Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2011 The Android Open Source Project |
| 3 | * |
| 4 | * Licensed under the Apache License, Version 2.0 (the "License"); |
| 5 | * you may not use this file except in compliance with the License. |
| 6 | * You may obtain a copy of the License at |
| 7 | * |
| 8 | * http://www.apache.org/licenses/LICENSE-2.0 |
| 9 | * |
| 10 | * Unless required by applicable law or agreed to in writing, software |
| 11 | * distributed under the License is distributed on an "AS IS" BASIS, |
| 12 | * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. |
| 13 | * See the License for the specific language governing permissions and |
| 14 | * limitations under the License. |
| 15 | */ |
| 16 | |
| 17 | /* This file contains register alloction support. */ |
| 18 | |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 19 | #include "mir_to_lir-inl.h" |
| 20 | |
Andreas Gampe | 0b9203e | 2015-01-22 20:39:27 -0800 | [diff] [blame^] | 21 | #include "dex/compiler_ir.h" |
| 22 | #include "dex/mir_graph.h" |
| 23 | #include "driver/compiler_driver.h" |
| 24 | #include "driver/dex_compilation_unit.h" |
| 25 | |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 26 | namespace art { |
| 27 | |
| 28 | /* |
| 29 | * Free all allocated temps in the temp pools. Note that this does |
| 30 | * not affect the "liveness" of a temp register, which will stay |
| 31 | * live until it is either explicitly killed or reallocated. |
| 32 | */ |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 33 | void Mir2Lir::ResetRegPool() { |
Vladimir Marko | e39c54e | 2014-09-22 14:50:02 +0100 | [diff] [blame] | 34 | for (RegisterInfo* info : tempreg_info_) { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 35 | info->MarkFree(); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 36 | } |
| 37 | // Reset temp tracking sanity check. |
| 38 | if (kIsDebugBuild) { |
| 39 | live_sreg_ = INVALID_SREG; |
| 40 | } |
| 41 | } |
| 42 | |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 43 | Mir2Lir::RegisterInfo::RegisterInfo(RegStorage r, const ResourceMask& mask) |
buzbee | 30adc73 | 2014-05-09 15:10:18 -0700 | [diff] [blame] | 44 | : reg_(r), is_temp_(false), wide_value_(false), dirty_(false), aliased_(false), partner_(r), |
buzbee | ba57451 | 2014-05-12 15:13:16 -0700 | [diff] [blame] | 45 | s_reg_(INVALID_SREG), def_use_mask_(mask), master_(this), def_start_(nullptr), |
| 46 | def_end_(nullptr), alias_chain_(nullptr) { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 47 | switch (r.StorageSize()) { |
| 48 | case 0: storage_mask_ = 0xffffffff; break; |
| 49 | case 4: storage_mask_ = 0x00000001; break; |
| 50 | case 8: storage_mask_ = 0x00000003; break; |
| 51 | case 16: storage_mask_ = 0x0000000f; break; |
| 52 | case 32: storage_mask_ = 0x000000ff; break; |
| 53 | case 64: storage_mask_ = 0x0000ffff; break; |
| 54 | case 128: storage_mask_ = 0xffffffff; break; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 55 | } |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 56 | used_storage_ = r.Valid() ? ~storage_mask_ : storage_mask_; |
buzbee | 30adc73 | 2014-05-09 15:10:18 -0700 | [diff] [blame] | 57 | liveness_ = used_storage_; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 58 | } |
| 59 | |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 60 | Mir2Lir::RegisterPool::RegisterPool(Mir2Lir* m2l, ArenaAllocator* arena, |
Vladimir Marko | 089142c | 2014-06-05 10:57:05 +0100 | [diff] [blame] | 61 | const ArrayRef<const RegStorage>& core_regs, |
| 62 | const ArrayRef<const RegStorage>& core64_regs, |
| 63 | const ArrayRef<const RegStorage>& sp_regs, |
| 64 | const ArrayRef<const RegStorage>& dp_regs, |
| 65 | const ArrayRef<const RegStorage>& reserved_regs, |
| 66 | const ArrayRef<const RegStorage>& reserved64_regs, |
| 67 | const ArrayRef<const RegStorage>& core_temps, |
| 68 | const ArrayRef<const RegStorage>& core64_temps, |
| 69 | const ArrayRef<const RegStorage>& sp_temps, |
| 70 | const ArrayRef<const RegStorage>& dp_temps) : |
Vladimir Marko | e39c54e | 2014-09-22 14:50:02 +0100 | [diff] [blame] | 71 | core_regs_(arena->Adapter()), next_core_reg_(0), |
| 72 | core64_regs_(arena->Adapter()), next_core64_reg_(0), |
| 73 | sp_regs_(arena->Adapter()), next_sp_reg_(0), |
| 74 | dp_regs_(arena->Adapter()), next_dp_reg_(0), m2l_(m2l) { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 75 | // Initialize the fast lookup map. |
Vladimir Marko | e39c54e | 2014-09-22 14:50:02 +0100 | [diff] [blame] | 76 | m2l_->reginfo_map_.clear(); |
| 77 | m2l_->reginfo_map_.resize(RegStorage::kMaxRegs, nullptr); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 78 | |
| 79 | // Construct the register pool. |
Vladimir Marko | e39c54e | 2014-09-22 14:50:02 +0100 | [diff] [blame] | 80 | core_regs_.reserve(core_regs.size()); |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 81 | for (const RegStorage& reg : core_regs) { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 82 | RegisterInfo* info = new (arena) RegisterInfo(reg, m2l_->GetRegMaskCommon(reg)); |
Vladimir Marko | e39c54e | 2014-09-22 14:50:02 +0100 | [diff] [blame] | 83 | m2l_->reginfo_map_[reg.GetReg()] = info; |
| 84 | core_regs_.push_back(info); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 85 | } |
Vladimir Marko | e39c54e | 2014-09-22 14:50:02 +0100 | [diff] [blame] | 86 | core64_regs_.reserve(core64_regs.size()); |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 87 | for (const RegStorage& reg : core64_regs) { |
buzbee | b01bf15 | 2014-05-13 15:59:07 -0700 | [diff] [blame] | 88 | RegisterInfo* info = new (arena) RegisterInfo(reg, m2l_->GetRegMaskCommon(reg)); |
Vladimir Marko | e39c54e | 2014-09-22 14:50:02 +0100 | [diff] [blame] | 89 | m2l_->reginfo_map_[reg.GetReg()] = info; |
| 90 | core64_regs_.push_back(info); |
buzbee | b01bf15 | 2014-05-13 15:59:07 -0700 | [diff] [blame] | 91 | } |
Vladimir Marko | e39c54e | 2014-09-22 14:50:02 +0100 | [diff] [blame] | 92 | sp_regs_.reserve(sp_regs.size()); |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 93 | for (const RegStorage& reg : sp_regs) { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 94 | RegisterInfo* info = new (arena) RegisterInfo(reg, m2l_->GetRegMaskCommon(reg)); |
Vladimir Marko | e39c54e | 2014-09-22 14:50:02 +0100 | [diff] [blame] | 95 | m2l_->reginfo_map_[reg.GetReg()] = info; |
| 96 | sp_regs_.push_back(info); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 97 | } |
Vladimir Marko | e39c54e | 2014-09-22 14:50:02 +0100 | [diff] [blame] | 98 | dp_regs_.reserve(dp_regs.size()); |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 99 | for (const RegStorage& reg : dp_regs) { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 100 | RegisterInfo* info = new (arena) RegisterInfo(reg, m2l_->GetRegMaskCommon(reg)); |
Vladimir Marko | e39c54e | 2014-09-22 14:50:02 +0100 | [diff] [blame] | 101 | m2l_->reginfo_map_[reg.GetReg()] = info; |
| 102 | dp_regs_.push_back(info); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 103 | } |
| 104 | |
| 105 | // Keep special registers from being allocated. |
| 106 | for (RegStorage reg : reserved_regs) { |
| 107 | m2l_->MarkInUse(reg); |
| 108 | } |
buzbee | b01bf15 | 2014-05-13 15:59:07 -0700 | [diff] [blame] | 109 | for (RegStorage reg : reserved64_regs) { |
| 110 | m2l_->MarkInUse(reg); |
| 111 | } |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 112 | |
| 113 | // Mark temp regs - all others not in use can be used for promotion |
| 114 | for (RegStorage reg : core_temps) { |
| 115 | m2l_->MarkTemp(reg); |
| 116 | } |
buzbee | b01bf15 | 2014-05-13 15:59:07 -0700 | [diff] [blame] | 117 | for (RegStorage reg : core64_temps) { |
| 118 | m2l_->MarkTemp(reg); |
| 119 | } |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 120 | for (RegStorage reg : sp_temps) { |
| 121 | m2l_->MarkTemp(reg); |
| 122 | } |
| 123 | for (RegStorage reg : dp_temps) { |
| 124 | m2l_->MarkTemp(reg); |
| 125 | } |
| 126 | |
| 127 | // Add an entry for InvalidReg with zero'd mask. |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 128 | RegisterInfo* invalid_reg = new (arena) RegisterInfo(RegStorage::InvalidReg(), kEncodeNone); |
Vladimir Marko | e39c54e | 2014-09-22 14:50:02 +0100 | [diff] [blame] | 129 | m2l_->reginfo_map_[RegStorage::InvalidReg().GetReg()] = invalid_reg; |
buzbee | a0cd2d7 | 2014-06-01 09:33:49 -0700 | [diff] [blame] | 130 | |
| 131 | // Existence of core64 registers implies wide references. |
Vladimir Marko | e39c54e | 2014-09-22 14:50:02 +0100 | [diff] [blame] | 132 | if (core64_regs_.size() != 0) { |
buzbee | a0cd2d7 | 2014-06-01 09:33:49 -0700 | [diff] [blame] | 133 | ref_regs_ = &core64_regs_; |
| 134 | next_ref_reg_ = &next_core64_reg_; |
| 135 | } else { |
| 136 | ref_regs_ = &core_regs_; |
| 137 | next_ref_reg_ = &next_core_reg_; |
| 138 | } |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 139 | } |
| 140 | |
Vladimir Marko | e39c54e | 2014-09-22 14:50:02 +0100 | [diff] [blame] | 141 | void Mir2Lir::DumpRegPool(ArenaVector<RegisterInfo*>* regs) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 142 | LOG(INFO) << "================================================"; |
Vladimir Marko | e39c54e | 2014-09-22 14:50:02 +0100 | [diff] [blame] | 143 | for (RegisterInfo* info : *regs) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 144 | LOG(INFO) << StringPrintf( |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 145 | "R[%d:%d:%c]: T:%d, U:%d, W:%d, p:%d, LV:%d, D:%d, SR:%d, DEF:%d", |
| 146 | info->GetReg().GetReg(), info->GetReg().GetRegNum(), info->GetReg().IsFloat() ? 'f' : 'c', |
| 147 | info->IsTemp(), info->InUse(), info->IsWide(), info->Partner().GetReg(), info->IsLive(), |
| 148 | info->IsDirty(), info->SReg(), info->DefStart() != nullptr); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 149 | } |
| 150 | LOG(INFO) << "================================================"; |
| 151 | } |
| 152 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 153 | void Mir2Lir::DumpCoreRegPool() { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 154 | DumpRegPool(®_pool_->core_regs_); |
buzbee | a0cd2d7 | 2014-06-01 09:33:49 -0700 | [diff] [blame] | 155 | DumpRegPool(®_pool_->core64_regs_); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 156 | } |
| 157 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 158 | void Mir2Lir::DumpFpRegPool() { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 159 | DumpRegPool(®_pool_->sp_regs_); |
| 160 | DumpRegPool(®_pool_->dp_regs_); |
| 161 | } |
| 162 | |
| 163 | void Mir2Lir::DumpRegPools() { |
| 164 | LOG(INFO) << "Core registers"; |
| 165 | DumpCoreRegPool(); |
| 166 | LOG(INFO) << "FP registers"; |
| 167 | DumpFpRegPool(); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 168 | } |
| 169 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 170 | void Mir2Lir::Clobber(RegStorage reg) { |
buzbee | ba57451 | 2014-05-12 15:13:16 -0700 | [diff] [blame] | 171 | if (UNLIKELY(reg.IsPair())) { |
buzbee | 30adc73 | 2014-05-09 15:10:18 -0700 | [diff] [blame] | 172 | DCHECK(!GetRegInfo(reg.GetLow())->IsAliased()); |
buzbee | ba57451 | 2014-05-12 15:13:16 -0700 | [diff] [blame] | 173 | Clobber(reg.GetLow()); |
buzbee | 30adc73 | 2014-05-09 15:10:18 -0700 | [diff] [blame] | 174 | DCHECK(!GetRegInfo(reg.GetHigh())->IsAliased()); |
buzbee | ba57451 | 2014-05-12 15:13:16 -0700 | [diff] [blame] | 175 | Clobber(reg.GetHigh()); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 176 | } else { |
buzbee | 30adc73 | 2014-05-09 15:10:18 -0700 | [diff] [blame] | 177 | RegisterInfo* info = GetRegInfo(reg); |
buzbee | ba57451 | 2014-05-12 15:13:16 -0700 | [diff] [blame] | 178 | if (info->IsTemp() && !info->IsDead()) { |
buzbee | b5860fb | 2014-06-21 15:31:01 -0700 | [diff] [blame] | 179 | if (info->GetReg().NotExactlyEquals(info->Partner())) { |
buzbee | 082833c | 2014-05-17 23:16:26 -0700 | [diff] [blame] | 180 | ClobberBody(GetRegInfo(info->Partner())); |
| 181 | } |
buzbee | ba57451 | 2014-05-12 15:13:16 -0700 | [diff] [blame] | 182 | ClobberBody(info); |
| 183 | if (info->IsAliased()) { |
buzbee | 642fe34 | 2014-05-23 16:04:08 -0700 | [diff] [blame] | 184 | ClobberAliases(info, info->StorageMask()); |
buzbee | ba57451 | 2014-05-12 15:13:16 -0700 | [diff] [blame] | 185 | } else { |
| 186 | RegisterInfo* master = info->Master(); |
| 187 | if (info != master) { |
| 188 | ClobberBody(info->Master()); |
buzbee | 642fe34 | 2014-05-23 16:04:08 -0700 | [diff] [blame] | 189 | ClobberAliases(info->Master(), info->StorageMask()); |
buzbee | ba57451 | 2014-05-12 15:13:16 -0700 | [diff] [blame] | 190 | } |
| 191 | } |
buzbee | 30adc73 | 2014-05-09 15:10:18 -0700 | [diff] [blame] | 192 | } |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 193 | } |
| 194 | } |
| 195 | |
buzbee | 642fe34 | 2014-05-23 16:04:08 -0700 | [diff] [blame] | 196 | void Mir2Lir::ClobberAliases(RegisterInfo* info, uint32_t clobber_mask) { |
buzbee | ba57451 | 2014-05-12 15:13:16 -0700 | [diff] [blame] | 197 | for (RegisterInfo* alias = info->GetAliasChain(); alias != nullptr; |
| 198 | alias = alias->GetAliasChain()) { |
| 199 | DCHECK(!alias->IsAliased()); // Only the master should be marked as alised. |
buzbee | 642fe34 | 2014-05-23 16:04:08 -0700 | [diff] [blame] | 200 | // Only clobber if we have overlap. |
| 201 | if ((alias->StorageMask() & clobber_mask) != 0) { |
| 202 | ClobberBody(alias); |
| 203 | } |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 204 | } |
| 205 | } |
| 206 | |
| 207 | /* |
| 208 | * Break the association between a Dalvik vreg and a physical temp register of either register |
| 209 | * class. |
| 210 | * TODO: Ideally, the public version of this code should not exist. Besides its local usage |
| 211 | * in the register utilities, is is also used by code gen routines to work around a deficiency in |
| 212 | * local register allocation, which fails to distinguish between the "in" and "out" identities |
| 213 | * of Dalvik vregs. This can result in useless register copies when the same Dalvik vreg |
| 214 | * is used both as the source and destination register of an operation in which the type |
| 215 | * changes (for example: INT_TO_FLOAT v1, v1). Revisit when improved register allocation is |
| 216 | * addressed. |
| 217 | */ |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 218 | void Mir2Lir::ClobberSReg(int s_reg) { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 219 | if (s_reg != INVALID_SREG) { |
buzbee | 30adc73 | 2014-05-09 15:10:18 -0700 | [diff] [blame] | 220 | if (kIsDebugBuild && s_reg == live_sreg_) { |
| 221 | live_sreg_ = INVALID_SREG; |
| 222 | } |
Vladimir Marko | e39c54e | 2014-09-22 14:50:02 +0100 | [diff] [blame] | 223 | for (RegisterInfo* info : tempreg_info_) { |
buzbee | 30adc73 | 2014-05-09 15:10:18 -0700 | [diff] [blame] | 224 | if (info->SReg() == s_reg) { |
buzbee | b5860fb | 2014-06-21 15:31:01 -0700 | [diff] [blame] | 225 | if (info->GetReg().NotExactlyEquals(info->Partner())) { |
buzbee | 082833c | 2014-05-17 23:16:26 -0700 | [diff] [blame] | 226 | // Dealing with a pair - clobber the other half. |
| 227 | DCHECK(!info->IsAliased()); |
| 228 | ClobberBody(GetRegInfo(info->Partner())); |
| 229 | } |
buzbee | ba57451 | 2014-05-12 15:13:16 -0700 | [diff] [blame] | 230 | ClobberBody(info); |
buzbee | 30adc73 | 2014-05-09 15:10:18 -0700 | [diff] [blame] | 231 | if (info->IsAliased()) { |
buzbee | 642fe34 | 2014-05-23 16:04:08 -0700 | [diff] [blame] | 232 | ClobberAliases(info, info->StorageMask()); |
buzbee | 30adc73 | 2014-05-09 15:10:18 -0700 | [diff] [blame] | 233 | } |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 234 | } |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 235 | } |
| 236 | } |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 237 | } |
| 238 | |
| 239 | /* |
| 240 | * SSA names associated with the initial definitions of Dalvik |
| 241 | * registers are the same as the Dalvik register number (and |
| 242 | * thus take the same position in the promotion_map. However, |
| 243 | * the special Method* and compiler temp resisters use negative |
| 244 | * v_reg numbers to distinguish them and can have an arbitrary |
| 245 | * ssa name (above the last original Dalvik register). This function |
| 246 | * maps SSA names to positions in the promotion_map array. |
| 247 | */ |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 248 | int Mir2Lir::SRegToPMap(int s_reg) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 249 | DCHECK_LT(s_reg, mir_graph_->GetNumSSARegs()); |
| 250 | DCHECK_GE(s_reg, 0); |
| 251 | int v_reg = mir_graph_->SRegToVReg(s_reg); |
Razvan A Lupusoru | 8d0d03e | 2014-06-06 17:04:52 -0700 | [diff] [blame] | 252 | return v_reg; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 253 | } |
| 254 | |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 255 | // TODO: refactor following Alloc/Record routines - much commonality. |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 256 | void Mir2Lir::RecordCorePromotion(RegStorage reg, int s_reg) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 257 | int p_map_idx = SRegToPMap(s_reg); |
| 258 | int v_reg = mir_graph_->SRegToVReg(s_reg); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 259 | int reg_num = reg.GetRegNum(); |
| 260 | GetRegInfo(reg)->MarkInUse(); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 261 | core_spill_mask_ |= (1 << reg_num); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 262 | // Include reg for later sort |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 263 | core_vmap_table_.push_back(reg_num << VREG_NUM_WIDTH | (v_reg & ((1 << VREG_NUM_WIDTH) - 1))); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 264 | num_core_spills_++; |
| 265 | promotion_map_[p_map_idx].core_location = kLocPhysReg; |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 266 | promotion_map_[p_map_idx].core_reg = reg_num; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 267 | } |
| 268 | |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 269 | /* Reserve a callee-save register. Return InvalidReg if none available */ |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 270 | RegStorage Mir2Lir::AllocPreservedCoreReg(int s_reg) { |
| 271 | RegStorage res; |
buzbee | b5860fb | 2014-06-21 15:31:01 -0700 | [diff] [blame] | 272 | /* |
| 273 | * Note: it really doesn't matter much whether we allocate from the core or core64 |
| 274 | * pool for 64-bit targets - but for some targets it does matter whether allocations |
| 275 | * happens from the single or double pool. This entire section of code could stand |
| 276 | * a good refactoring. |
| 277 | */ |
Vladimir Marko | e39c54e | 2014-09-22 14:50:02 +0100 | [diff] [blame] | 278 | for (RegisterInfo* info : reg_pool_->core_regs_) { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 279 | if (!info->IsTemp() && !info->InUse()) { |
| 280 | res = info->GetReg(); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 281 | RecordCorePromotion(res, s_reg); |
| 282 | break; |
| 283 | } |
| 284 | } |
| 285 | return res; |
| 286 | } |
| 287 | |
buzbee | b5860fb | 2014-06-21 15:31:01 -0700 | [diff] [blame] | 288 | void Mir2Lir::RecordFpPromotion(RegStorage reg, int s_reg) { |
| 289 | DCHECK_NE(cu_->instruction_set, kThumb2); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 290 | int p_map_idx = SRegToPMap(s_reg); |
| 291 | int v_reg = mir_graph_->SRegToVReg(s_reg); |
buzbee | b5860fb | 2014-06-21 15:31:01 -0700 | [diff] [blame] | 292 | int reg_num = reg.GetRegNum(); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 293 | GetRegInfo(reg)->MarkInUse(); |
buzbee | b5860fb | 2014-06-21 15:31:01 -0700 | [diff] [blame] | 294 | fp_spill_mask_ |= (1 << reg_num); |
| 295 | // Include reg for later sort |
| 296 | fp_vmap_table_.push_back(reg_num << VREG_NUM_WIDTH | (v_reg & ((1 << VREG_NUM_WIDTH) - 1))); |
| 297 | num_fp_spills_++; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 298 | promotion_map_[p_map_idx].fp_location = kLocPhysReg; |
buzbee | b5860fb | 2014-06-21 15:31:01 -0700 | [diff] [blame] | 299 | promotion_map_[p_map_idx].fp_reg = reg.GetReg(); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 300 | } |
| 301 | |
buzbee | b5860fb | 2014-06-21 15:31:01 -0700 | [diff] [blame] | 302 | // Reserve a callee-save floating point. |
| 303 | RegStorage Mir2Lir::AllocPreservedFpReg(int s_reg) { |
| 304 | /* |
| 305 | * For targets other than Thumb2, it doesn't matter whether we allocate from |
| 306 | * the sp_regs_ or dp_regs_ pool. Some refactoring is in order here. |
| 307 | */ |
| 308 | DCHECK_NE(cu_->instruction_set, kThumb2); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 309 | RegStorage res; |
Vladimir Marko | e39c54e | 2014-09-22 14:50:02 +0100 | [diff] [blame] | 310 | for (RegisterInfo* info : reg_pool_->sp_regs_) { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 311 | if (!info->IsTemp() && !info->InUse()) { |
| 312 | res = info->GetReg(); |
buzbee | b5860fb | 2014-06-21 15:31:01 -0700 | [diff] [blame] | 313 | RecordFpPromotion(res, s_reg); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 314 | break; |
| 315 | } |
| 316 | } |
| 317 | return res; |
| 318 | } |
| 319 | |
buzbee | b5860fb | 2014-06-21 15:31:01 -0700 | [diff] [blame] | 320 | // TODO: this is Thumb2 only. Remove when DoPromotion refactored. |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 321 | RegStorage Mir2Lir::AllocPreservedDouble(int s_reg) { |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 322 | UNUSED(s_reg); |
buzbee | b5860fb | 2014-06-21 15:31:01 -0700 | [diff] [blame] | 323 | UNIMPLEMENTED(FATAL) << "Unexpected use of AllocPreservedDouble"; |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 324 | UNREACHABLE(); |
buzbee | b5860fb | 2014-06-21 15:31:01 -0700 | [diff] [blame] | 325 | } |
| 326 | |
| 327 | // TODO: this is Thumb2 only. Remove when DoPromotion refactored. |
| 328 | RegStorage Mir2Lir::AllocPreservedSingle(int s_reg) { |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 329 | UNUSED(s_reg); |
buzbee | b5860fb | 2014-06-21 15:31:01 -0700 | [diff] [blame] | 330 | UNIMPLEMENTED(FATAL) << "Unexpected use of AllocPreservedSingle"; |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 331 | UNREACHABLE(); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 332 | } |
| 333 | |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 334 | |
Vladimir Marko | e39c54e | 2014-09-22 14:50:02 +0100 | [diff] [blame] | 335 | RegStorage Mir2Lir::AllocTempBody(ArenaVector<RegisterInfo*>& regs, int* next_temp, bool required) { |
| 336 | int num_regs = regs.size(); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 337 | int next = *next_temp; |
Brian Carlstrom | 38f85e4 | 2013-07-18 14:45:22 -0700 | [diff] [blame] | 338 | for (int i = 0; i< num_regs; i++) { |
Vladimir Marko | e39c54e | 2014-09-22 14:50:02 +0100 | [diff] [blame] | 339 | if (next >= num_regs) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 340 | next = 0; |
Vladimir Marko | e39c54e | 2014-09-22 14:50:02 +0100 | [diff] [blame] | 341 | } |
| 342 | RegisterInfo* info = regs[next]; |
buzbee | 30adc73 | 2014-05-09 15:10:18 -0700 | [diff] [blame] | 343 | // Try to allocate a register that doesn't hold a live value. |
buzbee | 082833c | 2014-05-17 23:16:26 -0700 | [diff] [blame] | 344 | if (info->IsTemp() && !info->InUse() && info->IsDead()) { |
buzbee | 88a6b41 | 2014-08-25 09:34:03 -0700 | [diff] [blame] | 345 | // If it's wide, split it up. |
| 346 | if (info->IsWide()) { |
| 347 | // If the pair was associated with a wide value, unmark the partner as well. |
| 348 | if (info->SReg() != INVALID_SREG) { |
| 349 | RegisterInfo* partner = GetRegInfo(info->Partner()); |
| 350 | DCHECK_EQ(info->GetReg().GetRegNum(), partner->Partner().GetRegNum()); |
| 351 | DCHECK(partner->IsWide()); |
| 352 | partner->SetIsWide(false); |
| 353 | } |
| 354 | info->SetIsWide(false); |
| 355 | } |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 356 | Clobber(info->GetReg()); |
| 357 | info->MarkInUse(); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 358 | *next_temp = next + 1; |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 359 | return info->GetReg(); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 360 | } |
| 361 | next++; |
| 362 | } |
| 363 | next = *next_temp; |
buzbee | 30adc73 | 2014-05-09 15:10:18 -0700 | [diff] [blame] | 364 | // No free non-live regs. Anything we can kill? |
Brian Carlstrom | 38f85e4 | 2013-07-18 14:45:22 -0700 | [diff] [blame] | 365 | for (int i = 0; i< num_regs; i++) { |
Vladimir Marko | e39c54e | 2014-09-22 14:50:02 +0100 | [diff] [blame] | 366 | if (next >= num_regs) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 367 | next = 0; |
Vladimir Marko | e39c54e | 2014-09-22 14:50:02 +0100 | [diff] [blame] | 368 | } |
| 369 | RegisterInfo* info = regs[next]; |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 370 | if (info->IsTemp() && !info->InUse()) { |
buzbee | 30adc73 | 2014-05-09 15:10:18 -0700 | [diff] [blame] | 371 | // Got one. Kill it. |
| 372 | ClobberSReg(info->SReg()); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 373 | Clobber(info->GetReg()); |
| 374 | info->MarkInUse(); |
buzbee | 082833c | 2014-05-17 23:16:26 -0700 | [diff] [blame] | 375 | if (info->IsWide()) { |
| 376 | RegisterInfo* partner = GetRegInfo(info->Partner()); |
| 377 | DCHECK_EQ(info->GetReg().GetRegNum(), partner->Partner().GetRegNum()); |
| 378 | DCHECK(partner->IsWide()); |
| 379 | info->SetIsWide(false); |
| 380 | partner->SetIsWide(false); |
| 381 | } |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 382 | *next_temp = next + 1; |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 383 | return info->GetReg(); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 384 | } |
| 385 | next++; |
| 386 | } |
| 387 | if (required) { |
| 388 | CodegenDump(); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 389 | DumpRegPools(); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 390 | LOG(FATAL) << "No free temp registers"; |
| 391 | } |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 392 | return RegStorage::InvalidReg(); // No register available |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 393 | } |
| 394 | |
Serguei Katkov | 9ee4519 | 2014-07-17 14:39:03 +0700 | [diff] [blame] | 395 | RegStorage Mir2Lir::AllocTemp(bool required) { |
| 396 | return AllocTempBody(reg_pool_->core_regs_, ®_pool_->next_core_reg_, required); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 397 | } |
| 398 | |
Serguei Katkov | 9ee4519 | 2014-07-17 14:39:03 +0700 | [diff] [blame] | 399 | RegStorage Mir2Lir::AllocTempWide(bool required) { |
buzbee | b01bf15 | 2014-05-13 15:59:07 -0700 | [diff] [blame] | 400 | RegStorage res; |
Vladimir Marko | e39c54e | 2014-09-22 14:50:02 +0100 | [diff] [blame] | 401 | if (reg_pool_->core64_regs_.size() != 0) { |
Serguei Katkov | 9ee4519 | 2014-07-17 14:39:03 +0700 | [diff] [blame] | 402 | res = AllocTempBody(reg_pool_->core64_regs_, ®_pool_->next_core64_reg_, required); |
buzbee | b01bf15 | 2014-05-13 15:59:07 -0700 | [diff] [blame] | 403 | } else { |
| 404 | RegStorage low_reg = AllocTemp(); |
| 405 | RegStorage high_reg = AllocTemp(); |
| 406 | res = RegStorage::MakeRegPair(low_reg, high_reg); |
| 407 | } |
Serguei Katkov | 9ee4519 | 2014-07-17 14:39:03 +0700 | [diff] [blame] | 408 | if (required) { |
| 409 | CheckRegStorage(res, WidenessCheck::kCheckWide, RefCheck::kIgnoreRef, FPCheck::kCheckNotFP); |
| 410 | } |
buzbee | b01bf15 | 2014-05-13 15:59:07 -0700 | [diff] [blame] | 411 | return res; |
| 412 | } |
| 413 | |
Serguei Katkov | 9ee4519 | 2014-07-17 14:39:03 +0700 | [diff] [blame] | 414 | RegStorage Mir2Lir::AllocTempRef(bool required) { |
| 415 | RegStorage res = AllocTempBody(*reg_pool_->ref_regs_, reg_pool_->next_ref_reg_, required); |
| 416 | if (required) { |
| 417 | DCHECK(!res.IsPair()); |
| 418 | CheckRegStorage(res, WidenessCheck::kCheckNotWide, RefCheck::kCheckRef, FPCheck::kCheckNotFP); |
| 419 | } |
buzbee | a0cd2d7 | 2014-06-01 09:33:49 -0700 | [diff] [blame] | 420 | return res; |
Matteo Franchin | 0955f7e | 2014-05-23 17:32:52 +0100 | [diff] [blame] | 421 | } |
| 422 | |
Serguei Katkov | 9ee4519 | 2014-07-17 14:39:03 +0700 | [diff] [blame] | 423 | RegStorage Mir2Lir::AllocTempSingle(bool required) { |
| 424 | RegStorage res = AllocTempBody(reg_pool_->sp_regs_, ®_pool_->next_sp_reg_, required); |
| 425 | if (required) { |
| 426 | DCHECK(res.IsSingle()) << "Reg: 0x" << std::hex << res.GetRawBits(); |
| 427 | CheckRegStorage(res, WidenessCheck::kCheckNotWide, RefCheck::kCheckNotRef, FPCheck::kIgnoreFP); |
| 428 | } |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 429 | return res; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 430 | } |
| 431 | |
Serguei Katkov | 9ee4519 | 2014-07-17 14:39:03 +0700 | [diff] [blame] | 432 | RegStorage Mir2Lir::AllocTempDouble(bool required) { |
| 433 | RegStorage res = AllocTempBody(reg_pool_->dp_regs_, ®_pool_->next_dp_reg_, required); |
| 434 | if (required) { |
| 435 | DCHECK(res.IsDouble()) << "Reg: 0x" << std::hex << res.GetRawBits(); |
| 436 | CheckRegStorage(res, WidenessCheck::kCheckWide, RefCheck::kCheckNotRef, FPCheck::kIgnoreFP); |
| 437 | } |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 438 | return res; |
| 439 | } |
| 440 | |
Serguei Katkov | 9ee4519 | 2014-07-17 14:39:03 +0700 | [diff] [blame] | 441 | RegStorage Mir2Lir::AllocTypedTempWide(bool fp_hint, int reg_class, bool required) { |
buzbee | a0cd2d7 | 2014-06-01 09:33:49 -0700 | [diff] [blame] | 442 | DCHECK_NE(reg_class, kRefReg); // NOTE: the Dalvik width of a reference is always 32 bits. |
buzbee | b01bf15 | 2014-05-13 15:59:07 -0700 | [diff] [blame] | 443 | if (((reg_class == kAnyReg) && fp_hint) || (reg_class == kFPReg)) { |
Serguei Katkov | 9ee4519 | 2014-07-17 14:39:03 +0700 | [diff] [blame] | 444 | return AllocTempDouble(required); |
buzbee | b01bf15 | 2014-05-13 15:59:07 -0700 | [diff] [blame] | 445 | } |
Serguei Katkov | 9ee4519 | 2014-07-17 14:39:03 +0700 | [diff] [blame] | 446 | return AllocTempWide(required); |
buzbee | b01bf15 | 2014-05-13 15:59:07 -0700 | [diff] [blame] | 447 | } |
| 448 | |
Serguei Katkov | 9ee4519 | 2014-07-17 14:39:03 +0700 | [diff] [blame] | 449 | RegStorage Mir2Lir::AllocTypedTemp(bool fp_hint, int reg_class, bool required) { |
buzbee | b01bf15 | 2014-05-13 15:59:07 -0700 | [diff] [blame] | 450 | if (((reg_class == kAnyReg) && fp_hint) || (reg_class == kFPReg)) { |
Serguei Katkov | 9ee4519 | 2014-07-17 14:39:03 +0700 | [diff] [blame] | 451 | return AllocTempSingle(required); |
buzbee | a0cd2d7 | 2014-06-01 09:33:49 -0700 | [diff] [blame] | 452 | } else if (reg_class == kRefReg) { |
Serguei Katkov | 9ee4519 | 2014-07-17 14:39:03 +0700 | [diff] [blame] | 453 | return AllocTempRef(required); |
buzbee | b01bf15 | 2014-05-13 15:59:07 -0700 | [diff] [blame] | 454 | } |
Serguei Katkov | 9ee4519 | 2014-07-17 14:39:03 +0700 | [diff] [blame] | 455 | return AllocTemp(required); |
buzbee | b01bf15 | 2014-05-13 15:59:07 -0700 | [diff] [blame] | 456 | } |
| 457 | |
Vladimir Marko | e39c54e | 2014-09-22 14:50:02 +0100 | [diff] [blame] | 458 | RegStorage Mir2Lir::FindLiveReg(ArenaVector<RegisterInfo*>& regs, int s_reg) { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 459 | RegStorage res; |
Vladimir Marko | e39c54e | 2014-09-22 14:50:02 +0100 | [diff] [blame] | 460 | for (RegisterInfo* info : regs) { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 461 | if ((info->SReg() == s_reg) && info->IsLive()) { |
| 462 | res = info->GetReg(); |
| 463 | break; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 464 | } |
| 465 | } |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 466 | return res; |
| 467 | } |
| 468 | |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 469 | RegStorage Mir2Lir::AllocLiveReg(int s_reg, int reg_class, bool wide) { |
| 470 | RegStorage reg; |
buzbee | a0cd2d7 | 2014-06-01 09:33:49 -0700 | [diff] [blame] | 471 | if (reg_class == kRefReg) { |
| 472 | reg = FindLiveReg(*reg_pool_->ref_regs_, s_reg); |
Andreas Gampe | 4b537a8 | 2014-06-30 22:24:53 -0700 | [diff] [blame] | 473 | CheckRegStorage(reg, WidenessCheck::kCheckNotWide, RefCheck::kCheckRef, FPCheck::kCheckNotFP); |
buzbee | a0cd2d7 | 2014-06-01 09:33:49 -0700 | [diff] [blame] | 474 | } |
| 475 | if (!reg.Valid() && ((reg_class == kAnyReg) || (reg_class == kFPReg))) { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 476 | reg = FindLiveReg(wide ? reg_pool_->dp_regs_ : reg_pool_->sp_regs_, s_reg); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 477 | } |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 478 | if (!reg.Valid() && (reg_class != kFPReg)) { |
buzbee | 33ae558 | 2014-06-12 14:56:32 -0700 | [diff] [blame] | 479 | if (cu_->target64) { |
Andreas Gampe | 4b537a8 | 2014-06-30 22:24:53 -0700 | [diff] [blame] | 480 | reg = FindLiveReg(wide || reg_class == kRefReg ? reg_pool_->core64_regs_ : |
| 481 | reg_pool_->core_regs_, s_reg); |
Serban Constantinescu | ed65c5e | 2014-05-22 15:10:18 +0100 | [diff] [blame] | 482 | } else { |
| 483 | reg = FindLiveReg(reg_pool_->core_regs_, s_reg); |
| 484 | } |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 485 | } |
| 486 | if (reg.Valid()) { |
buzbee | 33ae558 | 2014-06-12 14:56:32 -0700 | [diff] [blame] | 487 | if (wide && !reg.IsFloat() && !cu_->target64) { |
buzbee | 30adc73 | 2014-05-09 15:10:18 -0700 | [diff] [blame] | 488 | // Only allow reg pairs for core regs on 32-bit targets. |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 489 | RegStorage high_reg = FindLiveReg(reg_pool_->core_regs_, s_reg + 1); |
| 490 | if (high_reg.Valid()) { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 491 | reg = RegStorage::MakeRegPair(reg, high_reg); |
| 492 | MarkWide(reg); |
| 493 | } else { |
buzbee | 30adc73 | 2014-05-09 15:10:18 -0700 | [diff] [blame] | 494 | // Only half available. |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 495 | reg = RegStorage::InvalidReg(); |
| 496 | } |
| 497 | } |
buzbee | 30adc73 | 2014-05-09 15:10:18 -0700 | [diff] [blame] | 498 | if (reg.Valid() && (wide != GetRegInfo(reg)->IsWide())) { |
| 499 | // Width mismatch - don't try to reuse. |
| 500 | reg = RegStorage::InvalidReg(); |
| 501 | } |
| 502 | } |
| 503 | if (reg.Valid()) { |
| 504 | if (reg.IsPair()) { |
| 505 | RegisterInfo* info_low = GetRegInfo(reg.GetLow()); |
| 506 | RegisterInfo* info_high = GetRegInfo(reg.GetHigh()); |
| 507 | if (info_low->IsTemp()) { |
| 508 | info_low->MarkInUse(); |
| 509 | } |
| 510 | if (info_high->IsTemp()) { |
| 511 | info_high->MarkInUse(); |
| 512 | } |
| 513 | } else { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 514 | RegisterInfo* info = GetRegInfo(reg); |
| 515 | if (info->IsTemp()) { |
| 516 | info->MarkInUse(); |
| 517 | } |
| 518 | } |
buzbee | 30adc73 | 2014-05-09 15:10:18 -0700 | [diff] [blame] | 519 | } else { |
| 520 | // Either not found, or something didn't match up. Clobber to prevent any stale instances. |
| 521 | ClobberSReg(s_reg); |
| 522 | if (wide) { |
| 523 | ClobberSReg(s_reg + 1); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 524 | } |
| 525 | } |
Andreas Gampe | 4b537a8 | 2014-06-30 22:24:53 -0700 | [diff] [blame] | 526 | CheckRegStorage(reg, WidenessCheck::kIgnoreWide, |
| 527 | reg_class == kRefReg ? RefCheck::kCheckRef : RefCheck::kIgnoreRef, |
| 528 | FPCheck::kIgnoreFP); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 529 | return reg; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 530 | } |
| 531 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 532 | void Mir2Lir::FreeTemp(RegStorage reg) { |
| 533 | if (reg.IsPair()) { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 534 | FreeTemp(reg.GetLow()); |
| 535 | FreeTemp(reg.GetHigh()); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 536 | } else { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 537 | RegisterInfo* p = GetRegInfo(reg); |
| 538 | if (p->IsTemp()) { |
| 539 | p->MarkFree(); |
| 540 | p->SetIsWide(false); |
| 541 | p->SetPartner(reg); |
| 542 | } |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 543 | } |
| 544 | } |
| 545 | |
buzbee | 082833c | 2014-05-17 23:16:26 -0700 | [diff] [blame] | 546 | void Mir2Lir::FreeRegLocTemps(RegLocation rl_keep, RegLocation rl_free) { |
| 547 | DCHECK(rl_keep.wide); |
| 548 | DCHECK(rl_free.wide); |
| 549 | int free_low = rl_free.reg.GetLowReg(); |
| 550 | int free_high = rl_free.reg.GetHighReg(); |
| 551 | int keep_low = rl_keep.reg.GetLowReg(); |
| 552 | int keep_high = rl_keep.reg.GetHighReg(); |
| 553 | if ((free_low != keep_low) && (free_low != keep_high) && |
| 554 | (free_high != keep_low) && (free_high != keep_high)) { |
| 555 | // No overlap, free both |
| 556 | FreeTemp(rl_free.reg); |
| 557 | } |
| 558 | } |
| 559 | |
buzbee | 262b299 | 2014-03-27 11:22:43 -0700 | [diff] [blame] | 560 | bool Mir2Lir::IsLive(RegStorage reg) { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 561 | bool res; |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 562 | if (reg.IsPair()) { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 563 | RegisterInfo* p_lo = GetRegInfo(reg.GetLow()); |
| 564 | RegisterInfo* p_hi = GetRegInfo(reg.GetHigh()); |
buzbee | 30adc73 | 2014-05-09 15:10:18 -0700 | [diff] [blame] | 565 | DCHECK_EQ(p_lo->IsLive(), p_hi->IsLive()); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 566 | res = p_lo->IsLive() || p_hi->IsLive(); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 567 | } else { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 568 | RegisterInfo* p = GetRegInfo(reg); |
| 569 | res = p->IsLive(); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 570 | } |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 571 | return res; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 572 | } |
| 573 | |
buzbee | 262b299 | 2014-03-27 11:22:43 -0700 | [diff] [blame] | 574 | bool Mir2Lir::IsTemp(RegStorage reg) { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 575 | bool res; |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 576 | if (reg.IsPair()) { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 577 | RegisterInfo* p_lo = GetRegInfo(reg.GetLow()); |
| 578 | RegisterInfo* p_hi = GetRegInfo(reg.GetHigh()); |
| 579 | res = p_lo->IsTemp() || p_hi->IsTemp(); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 580 | } else { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 581 | RegisterInfo* p = GetRegInfo(reg); |
| 582 | res = p->IsTemp(); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 583 | } |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 584 | return res; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 585 | } |
| 586 | |
buzbee | 262b299 | 2014-03-27 11:22:43 -0700 | [diff] [blame] | 587 | bool Mir2Lir::IsPromoted(RegStorage reg) { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 588 | bool res; |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 589 | if (reg.IsPair()) { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 590 | RegisterInfo* p_lo = GetRegInfo(reg.GetLow()); |
| 591 | RegisterInfo* p_hi = GetRegInfo(reg.GetHigh()); |
| 592 | res = !p_lo->IsTemp() || !p_hi->IsTemp(); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 593 | } else { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 594 | RegisterInfo* p = GetRegInfo(reg); |
| 595 | res = !p->IsTemp(); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 596 | } |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 597 | return res; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 598 | } |
| 599 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 600 | bool Mir2Lir::IsDirty(RegStorage reg) { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 601 | bool res; |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 602 | if (reg.IsPair()) { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 603 | RegisterInfo* p_lo = GetRegInfo(reg.GetLow()); |
| 604 | RegisterInfo* p_hi = GetRegInfo(reg.GetHigh()); |
| 605 | res = p_lo->IsDirty() || p_hi->IsDirty(); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 606 | } else { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 607 | RegisterInfo* p = GetRegInfo(reg); |
| 608 | res = p->IsDirty(); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 609 | } |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 610 | return res; |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 611 | } |
| 612 | |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 613 | /* |
| 614 | * Similar to AllocTemp(), but forces the allocation of a specific |
| 615 | * register. No check is made to see if the register was previously |
| 616 | * allocated. Use with caution. |
| 617 | */ |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 618 | void Mir2Lir::LockTemp(RegStorage reg) { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 619 | DCHECK(IsTemp(reg)); |
| 620 | if (reg.IsPair()) { |
| 621 | RegisterInfo* p_lo = GetRegInfo(reg.GetLow()); |
| 622 | RegisterInfo* p_hi = GetRegInfo(reg.GetHigh()); |
| 623 | p_lo->MarkInUse(); |
buzbee | 30adc73 | 2014-05-09 15:10:18 -0700 | [diff] [blame] | 624 | p_lo->MarkDead(); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 625 | p_hi->MarkInUse(); |
buzbee | 30adc73 | 2014-05-09 15:10:18 -0700 | [diff] [blame] | 626 | p_hi->MarkDead(); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 627 | } else { |
| 628 | RegisterInfo* p = GetRegInfo(reg); |
| 629 | p->MarkInUse(); |
buzbee | 30adc73 | 2014-05-09 15:10:18 -0700 | [diff] [blame] | 630 | p->MarkDead(); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 631 | } |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 632 | } |
| 633 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 634 | void Mir2Lir::ResetDef(RegStorage reg) { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 635 | if (reg.IsPair()) { |
| 636 | GetRegInfo(reg.GetLow())->ResetDefBody(); |
| 637 | GetRegInfo(reg.GetHigh())->ResetDefBody(); |
| 638 | } else { |
| 639 | GetRegInfo(reg)->ResetDefBody(); |
| 640 | } |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 641 | } |
| 642 | |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 643 | void Mir2Lir::NullifyRange(RegStorage reg, int s_reg) { |
| 644 | RegisterInfo* info = nullptr; |
| 645 | RegStorage rs = reg.IsPair() ? reg.GetLow() : reg; |
| 646 | if (IsTemp(rs)) { |
| 647 | info = GetRegInfo(reg); |
| 648 | } |
| 649 | if ((info != nullptr) && (info->DefStart() != nullptr) && (info->DefEnd() != nullptr)) { |
| 650 | DCHECK_EQ(info->SReg(), s_reg); // Make sure we're on the same page. |
| 651 | for (LIR* p = info->DefStart();; p = p->next) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 652 | NopLIR(p); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 653 | if (p == info->DefEnd()) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 654 | break; |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 655 | } |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 656 | } |
| 657 | } |
| 658 | } |
| 659 | |
| 660 | /* |
| 661 | * Mark the beginning and end LIR of a def sequence. Note that |
| 662 | * on entry start points to the LIR prior to the beginning of the |
| 663 | * sequence. |
| 664 | */ |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 665 | void Mir2Lir::MarkDef(RegLocation rl, LIR *start, LIR *finish) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 666 | DCHECK(!rl.wide); |
| 667 | DCHECK(start && start->next); |
| 668 | DCHECK(finish); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 669 | RegisterInfo* p = GetRegInfo(rl.reg); |
| 670 | p->SetDefStart(start->next); |
| 671 | p->SetDefEnd(finish); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 672 | } |
| 673 | |
| 674 | /* |
| 675 | * Mark the beginning and end LIR of a def sequence. Note that |
| 676 | * on entry start points to the LIR prior to the beginning of the |
| 677 | * sequence. |
| 678 | */ |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 679 | void Mir2Lir::MarkDefWide(RegLocation rl, LIR *start, LIR *finish) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 680 | DCHECK(rl.wide); |
| 681 | DCHECK(start && start->next); |
| 682 | DCHECK(finish); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 683 | RegisterInfo* p; |
| 684 | if (rl.reg.IsPair()) { |
| 685 | p = GetRegInfo(rl.reg.GetLow()); |
| 686 | ResetDef(rl.reg.GetHigh()); // Only track low of pair |
| 687 | } else { |
| 688 | p = GetRegInfo(rl.reg); |
| 689 | } |
| 690 | p->SetDefStart(start->next); |
| 691 | p->SetDefEnd(finish); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 692 | } |
| 693 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 694 | void Mir2Lir::ResetDefLoc(RegLocation rl) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 695 | DCHECK(!rl.wide); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 696 | if (IsTemp(rl.reg) && !(cu_->disable_opt & (1 << kSuppressLoads))) { |
| 697 | NullifyRange(rl.reg, rl.s_reg_low); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 698 | } |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 699 | ResetDef(rl.reg); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 700 | } |
| 701 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 702 | void Mir2Lir::ResetDefLocWide(RegLocation rl) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 703 | DCHECK(rl.wide); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 704 | // If pair, only track low reg of pair. |
| 705 | RegStorage rs = rl.reg.IsPair() ? rl.reg.GetLow() : rl.reg; |
| 706 | if (IsTemp(rs) && !(cu_->disable_opt & (1 << kSuppressLoads))) { |
| 707 | NullifyRange(rs, rl.s_reg_low); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 708 | } |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 709 | ResetDef(rs); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 710 | } |
| 711 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 712 | void Mir2Lir::ResetDefTracking() { |
Vladimir Marko | e39c54e | 2014-09-22 14:50:02 +0100 | [diff] [blame] | 713 | for (RegisterInfo* info : tempreg_info_) { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 714 | info->ResetDefBody(); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 715 | } |
| 716 | } |
| 717 | |
buzbee | ba57451 | 2014-05-12 15:13:16 -0700 | [diff] [blame] | 718 | void Mir2Lir::ClobberAllTemps() { |
Vladimir Marko | e39c54e | 2014-09-22 14:50:02 +0100 | [diff] [blame] | 719 | for (RegisterInfo* info : tempreg_info_) { |
buzbee | 30adc73 | 2014-05-09 15:10:18 -0700 | [diff] [blame] | 720 | ClobberBody(info); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 721 | } |
| 722 | } |
| 723 | |
| 724 | void Mir2Lir::FlushRegWide(RegStorage reg) { |
| 725 | if (reg.IsPair()) { |
| 726 | RegisterInfo* info1 = GetRegInfo(reg.GetLow()); |
| 727 | RegisterInfo* info2 = GetRegInfo(reg.GetHigh()); |
| 728 | DCHECK(info1 && info2 && info1->IsWide() && info2->IsWide() && |
buzbee | b5860fb | 2014-06-21 15:31:01 -0700 | [diff] [blame] | 729 | (info1->Partner().ExactlyEquals(info2->GetReg())) && |
| 730 | (info2->Partner().ExactlyEquals(info1->GetReg()))); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 731 | if ((info1->IsLive() && info1->IsDirty()) || (info2->IsLive() && info2->IsDirty())) { |
| 732 | if (!(info1->IsTemp() && info2->IsTemp())) { |
| 733 | /* Should not happen. If it does, there's a problem in eval_loc */ |
| 734 | LOG(FATAL) << "Long half-temp, half-promoted"; |
| 735 | } |
| 736 | |
| 737 | info1->SetIsDirty(false); |
| 738 | info2->SetIsDirty(false); |
| 739 | if (mir_graph_->SRegToVReg(info2->SReg()) < mir_graph_->SRegToVReg(info1->SReg())) { |
| 740 | info1 = info2; |
| 741 | } |
| 742 | int v_reg = mir_graph_->SRegToVReg(info1->SReg()); |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 743 | ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg); |
Chao-ying Fu | a77ee51 | 2014-07-01 17:43:41 -0700 | [diff] [blame] | 744 | StoreBaseDisp(TargetPtrReg(kSp), VRegOffset(v_reg), reg, k64, kNotVolatile); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 745 | } |
| 746 | } else { |
| 747 | RegisterInfo* info = GetRegInfo(reg); |
| 748 | if (info->IsLive() && info->IsDirty()) { |
| 749 | info->SetIsDirty(false); |
| 750 | int v_reg = mir_graph_->SRegToVReg(info->SReg()); |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 751 | ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg); |
Chao-ying Fu | a77ee51 | 2014-07-01 17:43:41 -0700 | [diff] [blame] | 752 | StoreBaseDisp(TargetPtrReg(kSp), VRegOffset(v_reg), reg, k64, kNotVolatile); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 753 | } |
| 754 | } |
| 755 | } |
| 756 | |
| 757 | void Mir2Lir::FlushReg(RegStorage reg) { |
| 758 | DCHECK(!reg.IsPair()); |
| 759 | RegisterInfo* info = GetRegInfo(reg); |
| 760 | if (info->IsLive() && info->IsDirty()) { |
| 761 | info->SetIsDirty(false); |
| 762 | int v_reg = mir_graph_->SRegToVReg(info->SReg()); |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 763 | ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg); |
Chao-ying Fu | a77ee51 | 2014-07-01 17:43:41 -0700 | [diff] [blame] | 764 | StoreBaseDisp(TargetPtrReg(kSp), VRegOffset(v_reg), reg, kWord, kNotVolatile); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 765 | } |
| 766 | } |
| 767 | |
Razvan A Lupusoru | 614c2b4 | 2014-01-28 17:05:21 -0800 | [diff] [blame] | 768 | void Mir2Lir::FlushSpecificReg(RegisterInfo* info) { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 769 | if (info->IsWide()) { |
| 770 | FlushRegWide(info->GetReg()); |
Razvan A Lupusoru | 614c2b4 | 2014-01-28 17:05:21 -0800 | [diff] [blame] | 771 | } else { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 772 | FlushReg(info->GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 773 | } |
| 774 | } |
| 775 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 776 | void Mir2Lir::FlushAllRegs() { |
Vladimir Marko | e39c54e | 2014-09-22 14:50:02 +0100 | [diff] [blame] | 777 | for (RegisterInfo* info : tempreg_info_) { |
buzbee | ba57451 | 2014-05-12 15:13:16 -0700 | [diff] [blame] | 778 | if (info->IsDirty() && info->IsLive()) { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 779 | FlushSpecificReg(info); |
| 780 | } |
buzbee | 30adc73 | 2014-05-09 15:10:18 -0700 | [diff] [blame] | 781 | info->MarkDead(); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 782 | info->SetIsWide(false); |
| 783 | } |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 784 | } |
| 785 | |
| 786 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 787 | bool Mir2Lir::RegClassMatches(int reg_class, RegStorage reg) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 788 | if (reg_class == kAnyReg) { |
| 789 | return true; |
buzbee | a0cd2d7 | 2014-06-01 09:33:49 -0700 | [diff] [blame] | 790 | } else if ((reg_class == kCoreReg) || (reg_class == kRefReg)) { |
| 791 | /* |
| 792 | * For this purpose, consider Core and Ref to be the same class. We aren't dealing |
| 793 | * with width here - that should be checked at a higher level (if needed). |
| 794 | */ |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 795 | return !reg.IsFloat(); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 796 | } else { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 797 | return reg.IsFloat(); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 798 | } |
| 799 | } |
| 800 | |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 801 | void Mir2Lir::MarkLive(RegLocation loc) { |
| 802 | RegStorage reg = loc.reg; |
buzbee | 082833c | 2014-05-17 23:16:26 -0700 | [diff] [blame] | 803 | if (!IsTemp(reg)) { |
| 804 | return; |
| 805 | } |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 806 | int s_reg = loc.s_reg_low; |
buzbee | 082833c | 2014-05-17 23:16:26 -0700 | [diff] [blame] | 807 | if (s_reg == INVALID_SREG) { |
| 808 | // Can't be live if no associated sreg. |
| 809 | if (reg.IsPair()) { |
| 810 | GetRegInfo(reg.GetLow())->MarkDead(); |
| 811 | GetRegInfo(reg.GetHigh())->MarkDead(); |
| 812 | } else { |
| 813 | GetRegInfo(reg)->MarkDead(); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 814 | } |
buzbee | 082833c | 2014-05-17 23:16:26 -0700 | [diff] [blame] | 815 | } else { |
| 816 | if (reg.IsPair()) { |
| 817 | RegisterInfo* info_lo = GetRegInfo(reg.GetLow()); |
| 818 | RegisterInfo* info_hi = GetRegInfo(reg.GetHigh()); |
| 819 | if (info_lo->IsLive() && (info_lo->SReg() == s_reg) && info_hi->IsLive() && |
| 820 | (info_hi->SReg() == s_reg)) { |
| 821 | return; // Already live. |
| 822 | } |
| 823 | ClobberSReg(s_reg); |
| 824 | ClobberSReg(s_reg + 1); |
| 825 | info_lo->MarkLive(s_reg); |
| 826 | info_hi->MarkLive(s_reg + 1); |
| 827 | } else { |
| 828 | RegisterInfo* info = GetRegInfo(reg); |
| 829 | if (info->IsLive() && (info->SReg() == s_reg)) { |
| 830 | return; // Already live. |
| 831 | } |
| 832 | ClobberSReg(s_reg); |
| 833 | if (loc.wide) { |
| 834 | ClobberSReg(s_reg + 1); |
| 835 | } |
| 836 | info->MarkLive(s_reg); |
| 837 | } |
| 838 | if (loc.wide) { |
| 839 | MarkWide(reg); |
| 840 | } else { |
| 841 | MarkNarrow(reg); |
| 842 | } |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 843 | } |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 844 | } |
| 845 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 846 | void Mir2Lir::MarkTemp(RegStorage reg) { |
| 847 | DCHECK(!reg.IsPair()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 848 | RegisterInfo* info = GetRegInfo(reg); |
Vladimir Marko | e39c54e | 2014-09-22 14:50:02 +0100 | [diff] [blame] | 849 | tempreg_info_.push_back(info); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 850 | info->SetIsTemp(true); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 851 | } |
| 852 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 853 | void Mir2Lir::UnmarkTemp(RegStorage reg) { |
| 854 | DCHECK(!reg.IsPair()); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 855 | RegisterInfo* info = GetRegInfo(reg); |
Vladimir Marko | e39c54e | 2014-09-22 14:50:02 +0100 | [diff] [blame] | 856 | auto pos = std::find(tempreg_info_.begin(), tempreg_info_.end(), info); |
| 857 | DCHECK(pos != tempreg_info_.end()); |
| 858 | tempreg_info_.erase(pos); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 859 | info->SetIsTemp(false); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 860 | } |
| 861 | |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 862 | void Mir2Lir::MarkWide(RegStorage reg) { |
| 863 | if (reg.IsPair()) { |
| 864 | RegisterInfo* info_lo = GetRegInfo(reg.GetLow()); |
| 865 | RegisterInfo* info_hi = GetRegInfo(reg.GetHigh()); |
buzbee | 082833c | 2014-05-17 23:16:26 -0700 | [diff] [blame] | 866 | // Unpair any old partners. |
buzbee | b5860fb | 2014-06-21 15:31:01 -0700 | [diff] [blame] | 867 | if (info_lo->IsWide() && info_lo->Partner().NotExactlyEquals(info_hi->GetReg())) { |
buzbee | 082833c | 2014-05-17 23:16:26 -0700 | [diff] [blame] | 868 | GetRegInfo(info_lo->Partner())->SetIsWide(false); |
| 869 | } |
buzbee | b5860fb | 2014-06-21 15:31:01 -0700 | [diff] [blame] | 870 | if (info_hi->IsWide() && info_hi->Partner().NotExactlyEquals(info_lo->GetReg())) { |
buzbee | 082833c | 2014-05-17 23:16:26 -0700 | [diff] [blame] | 871 | GetRegInfo(info_hi->Partner())->SetIsWide(false); |
| 872 | } |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 873 | info_lo->SetIsWide(true); |
| 874 | info_hi->SetIsWide(true); |
| 875 | info_lo->SetPartner(reg.GetHigh()); |
| 876 | info_hi->SetPartner(reg.GetLow()); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 877 | } else { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 878 | RegisterInfo* info = GetRegInfo(reg); |
| 879 | info->SetIsWide(true); |
| 880 | info->SetPartner(reg); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 881 | } |
| 882 | } |
| 883 | |
buzbee | 082833c | 2014-05-17 23:16:26 -0700 | [diff] [blame] | 884 | void Mir2Lir::MarkNarrow(RegStorage reg) { |
| 885 | DCHECK(!reg.IsPair()); |
| 886 | RegisterInfo* info = GetRegInfo(reg); |
| 887 | info->SetIsWide(false); |
| 888 | info->SetPartner(reg); |
| 889 | } |
| 890 | |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 891 | void Mir2Lir::MarkClean(RegLocation loc) { |
| 892 | if (loc.reg.IsPair()) { |
| 893 | RegisterInfo* info = GetRegInfo(loc.reg.GetLow()); |
| 894 | info->SetIsDirty(false); |
| 895 | info = GetRegInfo(loc.reg.GetHigh()); |
| 896 | info->SetIsDirty(false); |
| 897 | } else { |
| 898 | RegisterInfo* info = GetRegInfo(loc.reg); |
| 899 | info->SetIsDirty(false); |
| 900 | } |
| 901 | } |
| 902 | |
| 903 | // FIXME: need to verify rules/assumptions about how wide values are treated in 64BitSolos. |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 904 | void Mir2Lir::MarkDirty(RegLocation loc) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 905 | if (loc.home) { |
| 906 | // If already home, can't be dirty |
| 907 | return; |
| 908 | } |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 909 | if (loc.reg.IsPair()) { |
| 910 | RegisterInfo* info = GetRegInfo(loc.reg.GetLow()); |
| 911 | info->SetIsDirty(true); |
| 912 | info = GetRegInfo(loc.reg.GetHigh()); |
| 913 | info->SetIsDirty(true); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 914 | } else { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 915 | RegisterInfo* info = GetRegInfo(loc.reg); |
| 916 | info->SetIsDirty(true); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 917 | } |
| 918 | } |
| 919 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 920 | void Mir2Lir::MarkInUse(RegStorage reg) { |
| 921 | if (reg.IsPair()) { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 922 | GetRegInfo(reg.GetLow())->MarkInUse(); |
| 923 | GetRegInfo(reg.GetHigh())->MarkInUse(); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 924 | } else { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 925 | GetRegInfo(reg)->MarkInUse(); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 926 | } |
| 927 | } |
| 928 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 929 | bool Mir2Lir::CheckCorePoolSanity() { |
Vladimir Marko | e39c54e | 2014-09-22 14:50:02 +0100 | [diff] [blame] | 930 | for (RegisterInfo* info : tempreg_info_) { |
buzbee | 3a65807 | 2014-08-28 13:48:56 -0700 | [diff] [blame] | 931 | int my_sreg = info->SReg(); |
| 932 | if (info->IsTemp() && info->IsLive() && info->IsWide() && my_sreg != INVALID_SREG) { |
buzbee | 082833c | 2014-05-17 23:16:26 -0700 | [diff] [blame] | 933 | RegStorage my_reg = info->GetReg(); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 934 | RegStorage partner_reg = info->Partner(); |
| 935 | RegisterInfo* partner = GetRegInfo(partner_reg); |
Brian Carlstrom | 6f485c6 | 2013-07-18 15:35:35 -0700 | [diff] [blame] | 936 | DCHECK(partner != NULL); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 937 | DCHECK(partner->IsWide()); |
| 938 | DCHECK_EQ(my_reg.GetReg(), partner->Partner().GetReg()); |
buzbee | 082833c | 2014-05-17 23:16:26 -0700 | [diff] [blame] | 939 | DCHECK(partner->IsLive()); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 940 | int partner_sreg = partner->SReg(); |
buzbee | 3a65807 | 2014-08-28 13:48:56 -0700 | [diff] [blame] | 941 | int diff = my_sreg - partner_sreg; |
| 942 | DCHECK((diff == 0) || (diff == -1) || (diff == 1)); |
Brian Carlstrom | 6f485c6 | 2013-07-18 15:35:35 -0700 | [diff] [blame] | 943 | } |
buzbee | 082833c | 2014-05-17 23:16:26 -0700 | [diff] [blame] | 944 | if (info->Master() != info) { |
| 945 | // Aliased. |
| 946 | if (info->IsLive() && (info->SReg() != INVALID_SREG)) { |
| 947 | // If I'm live, master should not be live, but should show liveness in alias set. |
| 948 | DCHECK_EQ(info->Master()->SReg(), INVALID_SREG); |
| 949 | DCHECK(!info->Master()->IsDead()); |
buzbee | 082833c | 2014-05-17 23:16:26 -0700 | [diff] [blame] | 950 | } |
buzbee | 642fe34 | 2014-05-23 16:04:08 -0700 | [diff] [blame] | 951 | // TODO: Add checks in !info->IsDead() case to ensure every live bit is owned by exactly 1 reg. |
buzbee | 082833c | 2014-05-17 23:16:26 -0700 | [diff] [blame] | 952 | } |
| 953 | if (info->IsAliased()) { |
| 954 | // Has child aliases. |
| 955 | DCHECK_EQ(info->Master(), info); |
| 956 | if (info->IsLive() && (info->SReg() != INVALID_SREG)) { |
| 957 | // Master live, no child should be dead - all should show liveness in set. |
| 958 | for (RegisterInfo* p = info->GetAliasChain(); p != nullptr; p = p->GetAliasChain()) { |
| 959 | DCHECK(!p->IsDead()); |
| 960 | DCHECK_EQ(p->SReg(), INVALID_SREG); |
| 961 | } |
| 962 | } else if (!info->IsDead()) { |
| 963 | // Master not live, one or more aliases must be. |
| 964 | bool live_alias = false; |
| 965 | for (RegisterInfo* p = info->GetAliasChain(); p != nullptr; p = p->GetAliasChain()) { |
| 966 | live_alias |= p->IsLive(); |
| 967 | } |
| 968 | DCHECK(live_alias); |
| 969 | } |
| 970 | } |
| 971 | if (info->IsLive() && (info->SReg() == INVALID_SREG)) { |
| 972 | // If not fully live, should have INVALID_SREG and def's should be null. |
| 973 | DCHECK(info->DefStart() == nullptr); |
| 974 | DCHECK(info->DefEnd() == nullptr); |
Brian Carlstrom | 6f485c6 | 2013-07-18 15:35:35 -0700 | [diff] [blame] | 975 | } |
| 976 | } |
| 977 | return true; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 978 | } |
| 979 | |
| 980 | /* |
| 981 | * Return an updated location record with current in-register status. |
| 982 | * If the value lives in live temps, reflect that fact. No code |
| 983 | * is generated. If the live value is part of an older pair, |
| 984 | * clobber both low and high. |
| 985 | * TUNING: clobbering both is a bit heavy-handed, but the alternative |
| 986 | * is a bit complex when dealing with FP regs. Examine code to see |
| 987 | * if it's worthwhile trying to be more clever here. |
| 988 | */ |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 989 | RegLocation Mir2Lir::UpdateLoc(RegLocation loc) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 990 | DCHECK(!loc.wide); |
| 991 | DCHECK(CheckCorePoolSanity()); |
| 992 | if (loc.location != kLocPhysReg) { |
| 993 | DCHECK((loc.location == kLocDalvikFrame) || |
| 994 | (loc.location == kLocCompilerTemp)); |
Andreas Gampe | 4b537a8 | 2014-06-30 22:24:53 -0700 | [diff] [blame] | 995 | RegStorage reg = AllocLiveReg(loc.s_reg_low, loc.ref ? kRefReg : kAnyReg, false); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 996 | if (reg.Valid()) { |
| 997 | bool match = true; |
| 998 | RegisterInfo* info = GetRegInfo(reg); |
| 999 | match &= !reg.IsPair(); |
| 1000 | match &= !info->IsWide(); |
| 1001 | if (match) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1002 | loc.location = kLocPhysReg; |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 1003 | loc.reg = reg; |
| 1004 | } else { |
| 1005 | Clobber(reg); |
| 1006 | FreeTemp(reg); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1007 | } |
| 1008 | } |
Andreas Gampe | 4b537a8 | 2014-06-30 22:24:53 -0700 | [diff] [blame] | 1009 | CheckRegLocation(loc); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1010 | } |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1011 | return loc; |
| 1012 | } |
| 1013 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 1014 | RegLocation Mir2Lir::UpdateLocWide(RegLocation loc) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1015 | DCHECK(loc.wide); |
| 1016 | DCHECK(CheckCorePoolSanity()); |
| 1017 | if (loc.location != kLocPhysReg) { |
| 1018 | DCHECK((loc.location == kLocDalvikFrame) || |
| 1019 | (loc.location == kLocCompilerTemp)); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 1020 | RegStorage reg = AllocLiveReg(loc.s_reg_low, kAnyReg, true); |
| 1021 | if (reg.Valid()) { |
| 1022 | bool match = true; |
| 1023 | if (reg.IsPair()) { |
| 1024 | // If we've got a register pair, make sure that it was last used as the same pair. |
| 1025 | RegisterInfo* info_lo = GetRegInfo(reg.GetLow()); |
| 1026 | RegisterInfo* info_hi = GetRegInfo(reg.GetHigh()); |
| 1027 | match &= info_lo->IsWide(); |
| 1028 | match &= info_hi->IsWide(); |
buzbee | b5860fb | 2014-06-21 15:31:01 -0700 | [diff] [blame] | 1029 | match &= (info_lo->Partner().ExactlyEquals(info_hi->GetReg())); |
| 1030 | match &= (info_hi->Partner().ExactlyEquals(info_lo->GetReg())); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 1031 | } else { |
| 1032 | RegisterInfo* info = GetRegInfo(reg); |
| 1033 | match &= info->IsWide(); |
buzbee | b5860fb | 2014-06-21 15:31:01 -0700 | [diff] [blame] | 1034 | match &= (info->GetReg().ExactlyEquals(info->Partner())); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 1035 | } |
| 1036 | if (match) { |
| 1037 | loc.location = kLocPhysReg; |
| 1038 | loc.reg = reg; |
| 1039 | } else { |
| 1040 | Clobber(reg); |
| 1041 | FreeTemp(reg); |
| 1042 | } |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1043 | } |
Andreas Gampe | 4b537a8 | 2014-06-30 22:24:53 -0700 | [diff] [blame] | 1044 | CheckRegLocation(loc); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1045 | } |
| 1046 | return loc; |
| 1047 | } |
| 1048 | |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1049 | /* For use in cases we don't know (or care) width */ |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 1050 | RegLocation Mir2Lir::UpdateRawLoc(RegLocation loc) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1051 | if (loc.wide) |
| 1052 | return UpdateLocWide(loc); |
| 1053 | else |
| 1054 | return UpdateLoc(loc); |
| 1055 | } |
| 1056 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 1057 | RegLocation Mir2Lir::EvalLocWide(RegLocation loc, int reg_class, bool update) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1058 | DCHECK(loc.wide); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1059 | |
| 1060 | loc = UpdateLocWide(loc); |
| 1061 | |
| 1062 | /* If already in registers, we can assume proper form. Right reg class? */ |
| 1063 | if (loc.location == kLocPhysReg) { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 1064 | if (!RegClassMatches(reg_class, loc.reg)) { |
Vladimir Marko | 0dc242d | 2014-05-12 16:22:14 +0100 | [diff] [blame] | 1065 | // Wrong register class. Reallocate and transfer ownership. |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame] | 1066 | RegStorage new_regs = AllocTypedTempWide(loc.fp, reg_class); |
buzbee | 082833c | 2014-05-17 23:16:26 -0700 | [diff] [blame] | 1067 | // Clobber the old regs. |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 1068 | Clobber(loc.reg); |
buzbee | 082833c | 2014-05-17 23:16:26 -0700 | [diff] [blame] | 1069 | // ...and mark the new ones live. |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame] | 1070 | loc.reg = new_regs; |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 1071 | MarkWide(loc.reg); |
buzbee | 082833c | 2014-05-17 23:16:26 -0700 | [diff] [blame] | 1072 | MarkLive(loc); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1073 | } |
Andreas Gampe | 4b537a8 | 2014-06-30 22:24:53 -0700 | [diff] [blame] | 1074 | CheckRegLocation(loc); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1075 | return loc; |
| 1076 | } |
| 1077 | |
| 1078 | DCHECK_NE(loc.s_reg_low, INVALID_SREG); |
| 1079 | DCHECK_NE(GetSRegHi(loc.s_reg_low), INVALID_SREG); |
| 1080 | |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame] | 1081 | loc.reg = AllocTypedTempWide(loc.fp, reg_class); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 1082 | MarkWide(loc.reg); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1083 | |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1084 | if (update) { |
| 1085 | loc.location = kLocPhysReg; |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 1086 | MarkLive(loc); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1087 | } |
Andreas Gampe | 4b537a8 | 2014-06-30 22:24:53 -0700 | [diff] [blame] | 1088 | CheckRegLocation(loc); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1089 | return loc; |
| 1090 | } |
| 1091 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 1092 | RegLocation Mir2Lir::EvalLoc(RegLocation loc, int reg_class, bool update) { |
Andreas Gampe | 4b537a8 | 2014-06-30 22:24:53 -0700 | [diff] [blame] | 1093 | // Narrow reg_class if the loc is a ref. |
| 1094 | if (loc.ref && reg_class == kAnyReg) { |
| 1095 | reg_class = kRefReg; |
| 1096 | } |
| 1097 | |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 1098 | if (loc.wide) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1099 | return EvalLocWide(loc, reg_class, update); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 1100 | } |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1101 | |
| 1102 | loc = UpdateLoc(loc); |
| 1103 | |
| 1104 | if (loc.location == kLocPhysReg) { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 1105 | if (!RegClassMatches(reg_class, loc.reg)) { |
Vladimir Marko | 0dc242d | 2014-05-12 16:22:14 +0100 | [diff] [blame] | 1106 | // Wrong register class. Reallocate and transfer ownership. |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 1107 | RegStorage new_reg = AllocTypedTemp(loc.fp, reg_class); |
buzbee | 082833c | 2014-05-17 23:16:26 -0700 | [diff] [blame] | 1108 | // Clobber the old reg. |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 1109 | Clobber(loc.reg); |
buzbee | 082833c | 2014-05-17 23:16:26 -0700 | [diff] [blame] | 1110 | // ...and mark the new one live. |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 1111 | loc.reg = new_reg; |
buzbee | 082833c | 2014-05-17 23:16:26 -0700 | [diff] [blame] | 1112 | MarkLive(loc); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1113 | } |
Andreas Gampe | 4b537a8 | 2014-06-30 22:24:53 -0700 | [diff] [blame] | 1114 | CheckRegLocation(loc); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1115 | return loc; |
| 1116 | } |
| 1117 | |
| 1118 | DCHECK_NE(loc.s_reg_low, INVALID_SREG); |
| 1119 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 1120 | loc.reg = AllocTypedTemp(loc.fp, reg_class); |
Andreas Gampe | 4b537a8 | 2014-06-30 22:24:53 -0700 | [diff] [blame] | 1121 | CheckRegLocation(loc); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1122 | |
| 1123 | if (update) { |
| 1124 | loc.location = kLocPhysReg; |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 1125 | MarkLive(loc); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1126 | } |
Andreas Gampe | 4b537a8 | 2014-06-30 22:24:53 -0700 | [diff] [blame] | 1127 | CheckRegLocation(loc); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1128 | return loc; |
| 1129 | } |
| 1130 | |
| 1131 | /* USE SSA names to count references of base Dalvik v_regs. */ |
buzbee | c729a6b | 2013-09-14 16:04:31 -0700 | [diff] [blame] | 1132 | void Mir2Lir::CountRefs(RefCounts* core_counts, RefCounts* fp_counts, size_t num_regs) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1133 | for (int i = 0; i < mir_graph_->GetNumSSARegs(); i++) { |
| 1134 | RegLocation loc = mir_graph_->reg_location_[i]; |
| 1135 | RefCounts* counts = loc.fp ? fp_counts : core_counts; |
| 1136 | int p_map_idx = SRegToPMap(loc.s_reg_low); |
buzbee | b5860fb | 2014-06-21 15:31:01 -0700 | [diff] [blame] | 1137 | int use_count = mir_graph_->GetUseCount(i); |
buzbee | c729a6b | 2013-09-14 16:04:31 -0700 | [diff] [blame] | 1138 | if (loc.fp) { |
| 1139 | if (loc.wide) { |
Serguei Katkov | 59a42af | 2014-07-05 00:55:46 +0700 | [diff] [blame] | 1140 | if (WideFPRsAreAliases()) { |
| 1141 | // Floats and doubles can be counted together. |
| 1142 | counts[p_map_idx].count += use_count; |
| 1143 | } else { |
| 1144 | // Treat doubles as a unit, using upper half of fp_counts array. |
| 1145 | counts[p_map_idx + num_regs].count += use_count; |
| 1146 | } |
buzbee | c729a6b | 2013-09-14 16:04:31 -0700 | [diff] [blame] | 1147 | i++; |
| 1148 | } else { |
buzbee | b5860fb | 2014-06-21 15:31:01 -0700 | [diff] [blame] | 1149 | counts[p_map_idx].count += use_count; |
buzbee | c729a6b | 2013-09-14 16:04:31 -0700 | [diff] [blame] | 1150 | } |
Matteo Franchin | c763e35 | 2014-07-04 12:53:27 +0100 | [diff] [blame] | 1151 | } else { |
Serguei Katkov | 59a42af | 2014-07-05 00:55:46 +0700 | [diff] [blame] | 1152 | if (loc.wide && WideGPRsAreAliases()) { |
buzbee | b5860fb | 2014-06-21 15:31:01 -0700 | [diff] [blame] | 1153 | i++; |
buzbee | b5860fb | 2014-06-21 15:31:01 -0700 | [diff] [blame] | 1154 | } |
Matteo Franchin | c763e35 | 2014-07-04 12:53:27 +0100 | [diff] [blame] | 1155 | if (!IsInexpensiveConstant(loc)) { |
| 1156 | counts[p_map_idx].count += use_count; |
| 1157 | } |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1158 | } |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1159 | } |
| 1160 | } |
| 1161 | |
| 1162 | /* qsort callback function, sort descending */ |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 1163 | static int SortCounts(const void *val1, const void *val2) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1164 | const Mir2Lir::RefCounts* op1 = reinterpret_cast<const Mir2Lir::RefCounts*>(val1); |
| 1165 | const Mir2Lir::RefCounts* op2 = reinterpret_cast<const Mir2Lir::RefCounts*>(val2); |
Matteo Franchin | c763e35 | 2014-07-04 12:53:27 +0100 | [diff] [blame] | 1166 | // Note that we fall back to sorting on reg so we get stable output on differing qsort |
| 1167 | // implementations (such as on host and target or between local host and build servers). |
| 1168 | // Note also that if a wide val1 and a non-wide val2 have the same count, then val1 always |
| 1169 | // ``loses'' (as STARTING_WIDE_SREG is or-ed in val1->s_reg). |
Brian Carlstrom | 4b8c13e | 2013-08-23 18:10:32 -0700 | [diff] [blame] | 1170 | return (op1->count == op2->count) |
| 1171 | ? (op1->s_reg - op2->s_reg) |
| 1172 | : (op1->count < op2->count ? 1 : -1); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1173 | } |
| 1174 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 1175 | void Mir2Lir::DumpCounts(const RefCounts* arr, int size, const char* msg) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1176 | LOG(INFO) << msg; |
| 1177 | for (int i = 0; i < size; i++) { |
buzbee | b5860fb | 2014-06-21 15:31:01 -0700 | [diff] [blame] | 1178 | if ((arr[i].s_reg & STARTING_WIDE_SREG) != 0) { |
| 1179 | LOG(INFO) << "s_reg[64_" << (arr[i].s_reg & ~STARTING_WIDE_SREG) << "]: " << arr[i].count; |
buzbee | c729a6b | 2013-09-14 16:04:31 -0700 | [diff] [blame] | 1180 | } else { |
buzbee | b5860fb | 2014-06-21 15:31:01 -0700 | [diff] [blame] | 1181 | LOG(INFO) << "s_reg[32_" << arr[i].s_reg << "]: " << arr[i].count; |
buzbee | c729a6b | 2013-09-14 16:04:31 -0700 | [diff] [blame] | 1182 | } |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1183 | } |
| 1184 | } |
| 1185 | |
| 1186 | /* |
| 1187 | * Note: some portions of this code required even if the kPromoteRegs |
| 1188 | * optimization is disabled. |
| 1189 | */ |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 1190 | void Mir2Lir::DoPromotion() { |
Razvan A Lupusoru | 8d0d03e | 2014-06-06 17:04:52 -0700 | [diff] [blame] | 1191 | int num_regs = mir_graph_->GetNumOfCodeAndTempVRs(); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1192 | const int promotion_threshold = 1; |
buzbee | d69835d | 2014-02-03 14:40:27 -0800 | [diff] [blame] | 1193 | // Allocate the promotion map - one entry for each Dalvik vReg or compiler temp |
| 1194 | promotion_map_ = static_cast<PromotionMap*> |
Vladimir Marko | 83cc7ae | 2014-02-12 18:02:05 +0000 | [diff] [blame] | 1195 | (arena_->Alloc(num_regs * sizeof(promotion_map_[0]), kArenaAllocRegAlloc)); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1196 | |
| 1197 | // Allow target code to add any special registers |
| 1198 | AdjustSpillMask(); |
| 1199 | |
| 1200 | /* |
| 1201 | * Simple register promotion. Just do a static count of the uses |
| 1202 | * of Dalvik registers. Note that we examine the SSA names, but |
| 1203 | * count based on original Dalvik register name. Count refs |
| 1204 | * separately based on type in order to give allocation |
| 1205 | * preference to fp doubles - which must be allocated sequential |
buzbee | c729a6b | 2013-09-14 16:04:31 -0700 | [diff] [blame] | 1206 | * physical single fp registers starting with an even-numbered |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1207 | * reg. |
| 1208 | * TUNING: replace with linear scan once we have the ability |
| 1209 | * to describe register live ranges for GC. |
| 1210 | */ |
Matteo Franchin | c763e35 | 2014-07-04 12:53:27 +0100 | [diff] [blame] | 1211 | size_t core_reg_count_size = WideGPRsAreAliases() ? num_regs : num_regs * 2; |
| 1212 | size_t fp_reg_count_size = WideFPRsAreAliases() ? num_regs : num_regs * 2; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1213 | RefCounts *core_regs = |
buzbee | b5860fb | 2014-06-21 15:31:01 -0700 | [diff] [blame] | 1214 | static_cast<RefCounts*>(arena_->Alloc(sizeof(RefCounts) * core_reg_count_size, |
Vladimir Marko | 83cc7ae | 2014-02-12 18:02:05 +0000 | [diff] [blame] | 1215 | kArenaAllocRegAlloc)); |
buzbee | b5860fb | 2014-06-21 15:31:01 -0700 | [diff] [blame] | 1216 | RefCounts *fp_regs = |
| 1217 | static_cast<RefCounts *>(arena_->Alloc(sizeof(RefCounts) * fp_reg_count_size, |
Vladimir Marko | 83cc7ae | 2014-02-12 18:02:05 +0000 | [diff] [blame] | 1218 | kArenaAllocRegAlloc)); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1219 | // Set ssa names for original Dalvik registers |
Razvan A Lupusoru | 8d0d03e | 2014-06-06 17:04:52 -0700 | [diff] [blame] | 1220 | for (int i = 0; i < num_regs; i++) { |
buzbee | b5860fb | 2014-06-21 15:31:01 -0700 | [diff] [blame] | 1221 | core_regs[i].s_reg = fp_regs[i].s_reg = i; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1222 | } |
Razvan A Lupusoru | da7a69b | 2014-01-08 15:09:50 -0800 | [diff] [blame] | 1223 | |
buzbee | b5860fb | 2014-06-21 15:31:01 -0700 | [diff] [blame] | 1224 | // Duplicate in upper half to represent possible wide starting sregs. |
| 1225 | for (size_t i = num_regs; i < fp_reg_count_size; i++) { |
| 1226 | fp_regs[i].s_reg = fp_regs[i - num_regs].s_reg | STARTING_WIDE_SREG; |
| 1227 | } |
| 1228 | for (size_t i = num_regs; i < core_reg_count_size; i++) { |
| 1229 | core_regs[i].s_reg = core_regs[i - num_regs].s_reg | STARTING_WIDE_SREG; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1230 | } |
| 1231 | |
| 1232 | // Sum use counts of SSA regs by original Dalvik vreg. |
buzbee | b5860fb | 2014-06-21 15:31:01 -0700 | [diff] [blame] | 1233 | CountRefs(core_regs, fp_regs, num_regs); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1234 | |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1235 | // Sort the count arrays |
buzbee | b5860fb | 2014-06-21 15:31:01 -0700 | [diff] [blame] | 1236 | qsort(core_regs, core_reg_count_size, sizeof(RefCounts), SortCounts); |
| 1237 | qsort(fp_regs, fp_reg_count_size, sizeof(RefCounts), SortCounts); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1238 | |
| 1239 | if (cu_->verbose) { |
buzbee | b5860fb | 2014-06-21 15:31:01 -0700 | [diff] [blame] | 1240 | DumpCounts(core_regs, core_reg_count_size, "Core regs after sort"); |
| 1241 | DumpCounts(fp_regs, fp_reg_count_size, "Fp regs after sort"); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1242 | } |
| 1243 | |
| 1244 | if (!(cu_->disable_opt & (1 << kPromoteRegs))) { |
buzbee | b5860fb | 2014-06-21 15:31:01 -0700 | [diff] [blame] | 1245 | // Promote fp regs |
| 1246 | for (size_t i = 0; (i < fp_reg_count_size) && (fp_regs[i].count >= promotion_threshold); i++) { |
| 1247 | int low_sreg = fp_regs[i].s_reg & ~STARTING_WIDE_SREG; |
| 1248 | size_t p_map_idx = SRegToPMap(low_sreg); |
| 1249 | RegStorage reg = RegStorage::InvalidReg(); |
| 1250 | if (promotion_map_[p_map_idx].fp_location != kLocPhysReg) { |
| 1251 | // TODO: break out the Thumb2-specific code. |
| 1252 | if (cu_->instruction_set == kThumb2) { |
| 1253 | bool wide = fp_regs[i].s_reg & STARTING_WIDE_SREG; |
| 1254 | if (wide) { |
Andreas Gampe | 01758d5 | 2014-07-08 21:10:55 -0700 | [diff] [blame] | 1255 | if (promotion_map_[p_map_idx + 1].fp_location != kLocPhysReg) { |
buzbee | b5860fb | 2014-06-21 15:31:01 -0700 | [diff] [blame] | 1256 | // Ignore result - if can't alloc double may still be able to alloc singles. |
| 1257 | AllocPreservedDouble(low_sreg); |
| 1258 | } |
| 1259 | // Continue regardless of success - might still be able to grab a single. |
| 1260 | continue; |
| 1261 | } else { |
| 1262 | reg = AllocPreservedSingle(low_sreg); |
| 1263 | } |
| 1264 | } else { |
| 1265 | reg = AllocPreservedFpReg(low_sreg); |
buzbee | c729a6b | 2013-09-14 16:04:31 -0700 | [diff] [blame] | 1266 | } |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 1267 | if (!reg.Valid()) { |
buzbee | b5860fb | 2014-06-21 15:31:01 -0700 | [diff] [blame] | 1268 | break; // No more left |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1269 | } |
| 1270 | } |
| 1271 | } |
| 1272 | |
| 1273 | // Promote core regs |
buzbee | b5860fb | 2014-06-21 15:31:01 -0700 | [diff] [blame] | 1274 | for (size_t i = 0; (i < core_reg_count_size) && |
| 1275 | (core_regs[i].count >= promotion_threshold); i++) { |
| 1276 | int low_sreg = core_regs[i].s_reg & ~STARTING_WIDE_SREG; |
| 1277 | size_t p_map_idx = SRegToPMap(low_sreg); |
| 1278 | if (promotion_map_[p_map_idx].core_location != kLocPhysReg) { |
| 1279 | RegStorage reg = AllocPreservedCoreReg(low_sreg); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 1280 | if (!reg.Valid()) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1281 | break; // No more left |
| 1282 | } |
| 1283 | } |
| 1284 | } |
| 1285 | } |
| 1286 | |
| 1287 | // Now, update SSA names to new home locations |
| 1288 | for (int i = 0; i < mir_graph_->GetNumSSARegs(); i++) { |
| 1289 | RegLocation *curr = &mir_graph_->reg_location_[i]; |
| 1290 | int p_map_idx = SRegToPMap(curr->s_reg_low); |
buzbee | b5860fb | 2014-06-21 15:31:01 -0700 | [diff] [blame] | 1291 | int reg_num = curr->fp ? promotion_map_[p_map_idx].fp_reg : promotion_map_[p_map_idx].core_reg; |
Chao-ying Fu | a77ee51 | 2014-07-01 17:43:41 -0700 | [diff] [blame] | 1292 | bool wide = curr->wide || (cu_->target64 && curr->ref); |
buzbee | b5860fb | 2014-06-21 15:31:01 -0700 | [diff] [blame] | 1293 | RegStorage reg = RegStorage::InvalidReg(); |
| 1294 | if (curr->fp && promotion_map_[p_map_idx].fp_location == kLocPhysReg) { |
| 1295 | if (wide && cu_->instruction_set == kThumb2) { |
| 1296 | if (promotion_map_[p_map_idx + 1].fp_location == kLocPhysReg) { |
| 1297 | int high_reg = promotion_map_[p_map_idx+1].fp_reg; |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 1298 | // TODO: move target-specific restrictions out of here. |
buzbee | b5860fb | 2014-06-21 15:31:01 -0700 | [diff] [blame] | 1299 | if (((reg_num & 0x1) == 0) && ((reg_num + 1) == high_reg)) { |
| 1300 | reg = RegStorage::FloatSolo64(RegStorage::RegNum(reg_num) >> 1); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1301 | } |
| 1302 | } |
| 1303 | } else { |
buzbee | b5860fb | 2014-06-21 15:31:01 -0700 | [diff] [blame] | 1304 | reg = wide ? RegStorage::FloatSolo64(reg_num) : RegStorage::FloatSolo32(reg_num); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1305 | } |
buzbee | b5860fb | 2014-06-21 15:31:01 -0700 | [diff] [blame] | 1306 | } else if (!curr->fp && promotion_map_[p_map_idx].core_location == kLocPhysReg) { |
| 1307 | if (wide && !cu_->target64) { |
| 1308 | if (promotion_map_[p_map_idx + 1].core_location == kLocPhysReg) { |
| 1309 | int high_reg = promotion_map_[p_map_idx+1].core_reg; |
| 1310 | reg = RegStorage(RegStorage::k64BitPair, reg_num, high_reg); |
| 1311 | } |
| 1312 | } else { |
| 1313 | reg = wide ? RegStorage::Solo64(reg_num) : RegStorage::Solo32(reg_num); |
| 1314 | } |
| 1315 | } |
| 1316 | if (reg.Valid()) { |
| 1317 | curr->reg = reg; |
| 1318 | curr->location = kLocPhysReg; |
| 1319 | curr->home = true; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1320 | } |
| 1321 | } |
| 1322 | if (cu_->verbose) { |
| 1323 | DumpPromotionMap(); |
| 1324 | } |
| 1325 | } |
| 1326 | |
| 1327 | /* Returns sp-relative offset in bytes for a VReg */ |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 1328 | int Mir2Lir::VRegOffset(int v_reg) { |
Razvan A Lupusoru | 7503597 | 2014-09-11 15:24:59 -0700 | [diff] [blame] | 1329 | const DexFile::CodeItem* code_item = mir_graph_->GetCurrentDexCompilationUnit()->GetCodeItem(); |
| 1330 | return StackVisitor::GetVRegOffset(code_item, core_spill_mask_, |
Nicolas Geoffray | 42fcd98 | 2014-04-22 11:03:52 +0000 | [diff] [blame] | 1331 | fp_spill_mask_, frame_size_, v_reg, |
| 1332 | cu_->instruction_set); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1333 | } |
| 1334 | |
| 1335 | /* Returns sp-relative offset in bytes for a SReg */ |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 1336 | int Mir2Lir::SRegOffset(int s_reg) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1337 | return VRegOffset(mir_graph_->SRegToVReg(s_reg)); |
| 1338 | } |
| 1339 | |
| 1340 | /* Mark register usage state and return long retloc */ |
buzbee | a0cd2d7 | 2014-06-01 09:33:49 -0700 | [diff] [blame] | 1341 | RegLocation Mir2Lir::GetReturnWide(RegisterClass reg_class) { |
| 1342 | RegLocation res; |
| 1343 | switch (reg_class) { |
| 1344 | case kRefReg: LOG(FATAL); break; |
| 1345 | case kFPReg: res = LocCReturnDouble(); break; |
| 1346 | default: res = LocCReturnWide(); break; |
| 1347 | } |
buzbee | 082833c | 2014-05-17 23:16:26 -0700 | [diff] [blame] | 1348 | Clobber(res.reg); |
| 1349 | LockTemp(res.reg); |
| 1350 | MarkWide(res.reg); |
Andreas Gampe | 4b537a8 | 2014-06-30 22:24:53 -0700 | [diff] [blame] | 1351 | CheckRegLocation(res); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1352 | return res; |
| 1353 | } |
| 1354 | |
buzbee | a0cd2d7 | 2014-06-01 09:33:49 -0700 | [diff] [blame] | 1355 | RegLocation Mir2Lir::GetReturn(RegisterClass reg_class) { |
| 1356 | RegLocation res; |
| 1357 | switch (reg_class) { |
| 1358 | case kRefReg: res = LocCReturnRef(); break; |
| 1359 | case kFPReg: res = LocCReturnFloat(); break; |
| 1360 | default: res = LocCReturn(); break; |
| 1361 | } |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 1362 | Clobber(res.reg); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1363 | if (cu_->instruction_set == kMips) { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 1364 | MarkInUse(res.reg); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1365 | } else { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 1366 | LockTemp(res.reg); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1367 | } |
Andreas Gampe | 4b537a8 | 2014-06-30 22:24:53 -0700 | [diff] [blame] | 1368 | CheckRegLocation(res); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1369 | return res; |
| 1370 | } |
| 1371 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 1372 | void Mir2Lir::SimpleRegAlloc() { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1373 | DoPromotion(); |
| 1374 | |
| 1375 | if (cu_->verbose && !(cu_->disable_opt & (1 << kPromoteRegs))) { |
| 1376 | LOG(INFO) << "After Promotion"; |
| 1377 | mir_graph_->DumpRegLocTable(mir_graph_->reg_location_, mir_graph_->GetNumSSARegs()); |
| 1378 | } |
| 1379 | |
| 1380 | /* Set the frame size */ |
| 1381 | frame_size_ = ComputeFrameSize(); |
| 1382 | } |
| 1383 | |
| 1384 | /* |
| 1385 | * Get the "real" sreg number associated with an s_reg slot. In general, |
| 1386 | * s_reg values passed through codegen are the SSA names created by |
| 1387 | * dataflow analysis and refer to slot numbers in the mir_graph_->reg_location |
| 1388 | * array. However, renaming is accomplished by simply replacing RegLocation |
| 1389 | * entries in the reglocation[] array. Therefore, when location |
| 1390 | * records for operands are first created, we need to ask the locRecord |
| 1391 | * identified by the dataflow pass what it's new name is. |
| 1392 | */ |
| 1393 | int Mir2Lir::GetSRegHi(int lowSreg) { |
| 1394 | return (lowSreg == INVALID_SREG) ? INVALID_SREG : lowSreg + 1; |
| 1395 | } |
| 1396 | |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 1397 | bool Mir2Lir::LiveOut(int s_reg) { |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 1398 | UNUSED(s_reg); |
Brian Carlstrom | 7934ac2 | 2013-07-26 10:54:15 -0700 | [diff] [blame] | 1399 | // For now. |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1400 | return true; |
| 1401 | } |
| 1402 | |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1403 | } // namespace art |