blob: 2c4f26216f1059256722801511d30efcc6d6e33d [file] [log] [blame]
Matteo Franchin43ec8732014-03-31 15:00:14 +01001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "arm64_lir.h"
18#include "codegen_arm64.h"
19#include "dex/quick/mir_to_lir-inl.h"
20
21namespace art {
22
Matteo Franchine45fb9e2014-05-06 10:10:30 +010023// The macros below are exclusively used in the encoding map.
24
25// Most generic way of providing two variants for one instructions.
26#define CUSTOM_VARIANTS(variant1, variant2) variant1, variant2
27
28// Used for instructions which do not have a wide variant.
29#define NO_VARIANTS(variant) \
30 CUSTOM_VARIANTS(variant, 0)
31
32// Used for instructions which have a wide variant with the sf bit set to 1.
33#define SF_VARIANTS(sf0_skeleton) \
34 CUSTOM_VARIANTS(sf0_skeleton, (sf0_skeleton | 0x80000000))
35
36// Used for instructions which have a wide variant with the size bits set to either x0 or x1.
37#define SIZE_VARIANTS(sizex0_skeleton) \
38 CUSTOM_VARIANTS(sizex0_skeleton, (sizex0_skeleton | 0x40000000))
39
40// Used for instructions which have a wide variant with the sf and n bits set to 1.
41#define SF_N_VARIANTS(sf0_n0_skeleton) \
42 CUSTOM_VARIANTS(sf0_n0_skeleton, (sf0_n0_skeleton | 0x80400000))
43
44// Used for FP instructions which have a single and double precision variants, with he type bits set
45// to either 00 or 01.
46#define FLOAT_VARIANTS(type00_skeleton) \
47 CUSTOM_VARIANTS(type00_skeleton, (type00_skeleton | 0x00400000))
48
Matteo Franchin43ec8732014-03-31 15:00:14 +010049/*
50 * opcode: ArmOpcode enum
Matteo Franchine45fb9e2014-05-06 10:10:30 +010051 * variants: instruction skeletons supplied via CUSTOM_VARIANTS or derived macros.
52 * a{n}k: key to applying argument {n} \
53 * a{n}s: argument {n} start bit position | n = 0, 1, 2, 3
54 * a{n}e: argument {n} end bit position /
55 * flags: instruction attributes (used in optimization)
Matteo Franchin43ec8732014-03-31 15:00:14 +010056 * name: mnemonic name
57 * fmt: for pretty-printing
Matteo Franchine45fb9e2014-05-06 10:10:30 +010058 * fixup: used for second-pass fixes (e.g. adresses fixups in branch instructions).
Matteo Franchin43ec8732014-03-31 15:00:14 +010059 */
Matteo Franchine45fb9e2014-05-06 10:10:30 +010060#define ENCODING_MAP(opcode, variants, a0k, a0s, a0e, a1k, a1s, a1e, a2k, a2s, a2e, \
61 a3k, a3s, a3e, flags, name, fmt, fixup) \
62 {variants, {{a0k, a0s, a0e}, {a1k, a1s, a1e}, {a2k, a2s, a2e}, \
63 {a3k, a3s, a3e}}, opcode, flags, name, fmt, 4, fixup}
Matteo Franchin43ec8732014-03-31 15:00:14 +010064
65/* Instruction dump string format keys: !pf, where "!" is the start
66 * of the key, "p" is which numeric operand to use and "f" is the
67 * print format.
68 *
69 * [p]ositions:
70 * 0 -> operands[0] (dest)
71 * 1 -> operands[1] (src1)
72 * 2 -> operands[2] (src2)
73 * 3 -> operands[3] (extra)
74 *
75 * [f]ormats:
Matteo Franchin43ec8732014-03-31 15:00:14 +010076 * d -> decimal
Matteo Franchine45fb9e2014-05-06 10:10:30 +010077 * D -> decimal*4 or decimal*8 depending on the instruction width
Matteo Franchin43ec8732014-03-31 15:00:14 +010078 * E -> decimal*4
79 * F -> decimal*2
Matteo Franchine45fb9e2014-05-06 10:10:30 +010080 * G -> ", lsl #2" or ", lsl #3" depending on the instruction width
81 * c -> branch condition (eq, ne, etc.)
Matteo Franchin43ec8732014-03-31 15:00:14 +010082 * t -> pc-relative target
Matteo Franchine45fb9e2014-05-06 10:10:30 +010083 * p -> pc-relative address
Matteo Franchin43ec8732014-03-31 15:00:14 +010084 * s -> single precision floating point register
85 * S -> double precision floating point register
Matteo Franchine45fb9e2014-05-06 10:10:30 +010086 * f -> single or double precision register (depending on instruction width)
87 * I -> 8-bit immediate floating point number
88 * l -> logical immediate
89 * M -> 16-bit shift expression ("" or ", lsl #16" or ", lsl #32"...)
Matteo Franchin43ec8732014-03-31 15:00:14 +010090 * B -> dmb option string (sy, st, ish, ishst, nsh, hshst)
91 * H -> operand shift
Matteo Franchine45fb9e2014-05-06 10:10:30 +010092 * T -> register shift (either ", lsl #0" or ", lsl #12")
93 * e -> register extend (e.g. uxtb #1)
94 * o -> register shift (e.g. lsl #1) for Word registers
95 * w -> word (32-bit) register wn, or wzr
96 * W -> word (32-bit) register wn, or wsp
97 * x -> extended (64-bit) register xn, or xzr
98 * X -> extended (64-bit) register xn, or sp
99 * r -> register with same width as instruction, r31 -> wzr, xzr
100 * R -> register with same width as instruction, r31 -> wsp, sp
Matteo Franchin43ec8732014-03-31 15:00:14 +0100101 *
102 * [!] escape. To insert "!", use "!!"
103 */
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100104/* NOTE: must be kept in sync with enum ArmOpcode from arm64_lir.h */
105const ArmEncodingMap Arm64Mir2Lir::EncodingMap[kA64Last] = {
106 ENCODING_MAP(WIDE(kA64Adc3rrr), SF_VARIANTS(0x1a000000),
107 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16,
108 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1,
109 "adc", "!0r, !1r, !2r", kFixupNone),
110 ENCODING_MAP(WIDE(kA64Add4RRdT), SF_VARIANTS(0x11000000),
111 kFmtRegROrSp, 4, 0, kFmtRegROrSp, 9, 5, kFmtBitBlt, 21, 10,
112 kFmtBitBlt, 23, 22, IS_QUAD_OP | REG_DEF0_USE1,
113 "add", "!0R, !1R, #!2d!3T", kFixupNone),
114 ENCODING_MAP(WIDE(kA64Add4rrro), SF_VARIANTS(0x0b000000),
115 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16,
116 kFmtShift, -1, -1, IS_QUAD_OP | REG_DEF0_USE1,
117 "add", "!0r, !1r, !2r!3o", kFixupNone),
118 // Note: adr is binary, but declared as tertiary. The third argument is used while doing the
119 // fixups and contains information to identify the adr label.
120 ENCODING_MAP(kA64Adr2xd, NO_VARIANTS(0x10000000),
121 kFmtRegX, 4, 0, kFmtImm21, -1, -1, kFmtUnused, -1, -1,
122 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0 | NEEDS_FIXUP,
123 "adr", "!0x, #!1d", kFixupAdr),
124 ENCODING_MAP(WIDE(kA64And3Rrl), SF_VARIANTS(0x12000000),
125 kFmtRegROrSp, 4, 0, kFmtRegR, 9, 5, kFmtBitBlt, 22, 10,
126 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1,
127 "and", "!0R, !1r, #!2l", kFixupNone),
128 ENCODING_MAP(WIDE(kA64And4rrro), SF_VARIANTS(0x0a000000),
129 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16,
130 kFmtShift, -1, -1, IS_QUAD_OP | REG_DEF0_USE12,
131 "and", "!0r, !1r, !2r!3o", kFixupNone),
132 ENCODING_MAP(WIDE(kA64Asr3rrd), CUSTOM_VARIANTS(0x13007c00, 0x9340fc00),
133 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtBitBlt, 21, 16,
134 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1,
135 "asr", "!0r, !1r, #!2d", kFixupNone),
136 ENCODING_MAP(WIDE(kA64Asr3rrr), SF_VARIANTS(0x1ac02800),
137 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16,
138 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12,
139 "asr", "!0r, !1r, !2r", kFixupNone),
140 ENCODING_MAP(kA64B2ct, NO_VARIANTS(0x54000000),
141 kFmtBitBlt, 3, 0, kFmtBitBlt, 23, 5, kFmtUnused, -1, -1,
Matteo Franchin43ec8732014-03-31 15:00:14 +0100142 kFmtUnused, -1, -1, IS_BINARY_OP | IS_BRANCH | USES_CCODES |
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100143 NEEDS_FIXUP, "b.!0c", "!1t", kFixupCondBranch),
144 ENCODING_MAP(kA64Blr1x, NO_VARIANTS(0xd63f0000),
145 kFmtRegX, 9, 5, kFmtUnused, -1, -1, kFmtUnused, -1, -1,
Matteo Franchin43ec8732014-03-31 15:00:14 +0100146 kFmtUnused, -1, -1,
147 IS_UNARY_OP | REG_USE0 | IS_BRANCH | REG_DEF_LR,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100148 "blr", "!0x", kFixupNone),
149 ENCODING_MAP(kA64Br1x, NO_VARIANTS(0xd61f0000),
150 kFmtRegX, 9, 5, kFmtUnused, -1, -1, kFmtUnused, -1, -1,
151 kFmtUnused, -1, -1, IS_UNARY_OP | REG_USE0 | IS_BRANCH,
152 "br", "!0x", kFixupNone),
153 ENCODING_MAP(kA64Brk1d, NO_VARIANTS(0xd4200000),
154 kFmtBitBlt, 20, 5, kFmtUnused, -1, -1, kFmtUnused, -1, -1,
Matteo Franchin43ec8732014-03-31 15:00:14 +0100155 kFmtUnused, -1, -1, IS_UNARY_OP | IS_BRANCH,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100156 "brk", "!0d", kFixupNone),
157 ENCODING_MAP(kA64B1t, NO_VARIANTS(0x14000000),
158 kFmtBitBlt, 25, 0, kFmtUnused, -1, -1, kFmtUnused, -1, -1,
159 kFmtUnused, -1, -1, IS_UNARY_OP | IS_BRANCH | NEEDS_FIXUP,
160 "b", "!0t", kFixupT1Branch),
161 ENCODING_MAP(WIDE(kA64Cbnz2rt), SF_VARIANTS(0x35000000),
162 kFmtRegR, 4, 0, kFmtBitBlt, 23, 5, kFmtUnused, -1, -1,
Matteo Franchin43ec8732014-03-31 15:00:14 +0100163 kFmtUnused, -1, -1,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100164 IS_BINARY_OP | REG_USE0 | IS_BRANCH | NEEDS_FIXUP,
165 "cbnz", "!0r, !1t", kFixupCBxZ),
166 ENCODING_MAP(WIDE(kA64Cbz2rt), SF_VARIANTS(0x34000000),
167 kFmtRegR, 4, 0, kFmtBitBlt, 23, 5, kFmtUnused, -1, -1,
Matteo Franchin43ec8732014-03-31 15:00:14 +0100168 kFmtUnused, -1, -1,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100169 IS_BINARY_OP | REG_USE0 | IS_BRANCH | NEEDS_FIXUP,
170 "cbz", "!0r, !1t", kFixupCBxZ),
Matteo Franchinbc6d1972014-05-13 12:33:28 +0100171 ENCODING_MAP(WIDE(kA64Cmn3rro), SF_VARIANTS(0x2b00001f),
172 kFmtRegR, 9, 5, kFmtRegR, 20, 16, kFmtShift, -1, -1,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100173 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE01 | SETS_CCODES,
Matteo Franchinbc6d1972014-05-13 12:33:28 +0100174 "cmn", "!0r, !1r!2o", kFixupNone),
175 ENCODING_MAP(WIDE(kA64Cmn3Rre), SF_VARIANTS(0x2b20001f),
176 kFmtRegROrSp, 9, 5, kFmtRegR, 20, 16, kFmtExtend, -1, -1,
177 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE01 | SETS_CCODES,
178 "cmn", "!0R, !1r!2e", kFixupNone),
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100179 ENCODING_MAP(WIDE(kA64Cmn3RdT), SF_VARIANTS(0x3100001f),
180 kFmtRegROrSp, 9, 5, kFmtBitBlt, 21, 10, kFmtBitBlt, 23, 22,
181 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE0 | SETS_CCODES,
182 "cmn", "!0R, #!1d!2T", kFixupNone),
Matteo Franchinbc6d1972014-05-13 12:33:28 +0100183 ENCODING_MAP(WIDE(kA64Cmp3rro), SF_VARIANTS(0x6b00001f),
184 kFmtRegR, 9, 5, kFmtRegR, 20, 16, kFmtShift, -1, -1,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100185 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE01 | SETS_CCODES,
Matteo Franchinbc6d1972014-05-13 12:33:28 +0100186 "cmp", "!0r, !1r!2o", kFixupNone),
187 ENCODING_MAP(WIDE(kA64Cmp3Rre), SF_VARIANTS(0x6b20001f),
188 kFmtRegROrSp, 9, 5, kFmtRegR, 20, 16, kFmtExtend, -1, -1,
189 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE01 | SETS_CCODES,
190 "cmp", "!0R, !1r!2e", kFixupNone),
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100191 ENCODING_MAP(WIDE(kA64Cmp3RdT), SF_VARIANTS(0x7100001f),
192 kFmtRegROrSp, 9, 5, kFmtBitBlt, 21, 10, kFmtBitBlt, 23, 22,
193 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE0 | SETS_CCODES,
194 "cmp", "!0R, #!1d!2T", kFixupNone),
195 ENCODING_MAP(WIDE(kA64Csel4rrrc), SF_VARIANTS(0x1a800000),
196 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16,
197 kFmtBitBlt, 15, 12, IS_QUAD_OP | REG_DEF0_USE12 | USES_CCODES,
198 "csel", "!0r, !1r, !2r, !3c", kFixupNone),
199 ENCODING_MAP(WIDE(kA64Csinc4rrrc), SF_VARIANTS(0x1a800400),
200 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16,
201 kFmtBitBlt, 15, 12, IS_QUAD_OP | REG_DEF0_USE12 | USES_CCODES,
202 "csinc", "!0r, !1r, !2r, !3c", kFixupNone),
203 ENCODING_MAP(WIDE(kA64Csneg4rrrc), SF_VARIANTS(0x5a800400),
204 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16,
205 kFmtBitBlt, 15, 12, IS_QUAD_OP | REG_DEF0_USE12 | USES_CCODES,
206 "csneg", "!0r, !1r, !2r, !3c", kFixupNone),
207 ENCODING_MAP(kA64Dmb1B, NO_VARIANTS(0xd50330bf),
208 kFmtBitBlt, 11, 8, kFmtUnused, -1, -1, kFmtUnused, -1, -1,
Matteo Franchin43ec8732014-03-31 15:00:14 +0100209 kFmtUnused, -1, -1, IS_UNARY_OP,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100210 "dmb", "#!0B", kFixupNone),
211 ENCODING_MAP(WIDE(kA64Eor3Rrl), SF_VARIANTS(0x52000000),
212 kFmtRegROrSp, 4, 0, kFmtRegR, 9, 5, kFmtBitBlt, 22, 10,
213 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1,
214 "eor", "!0R, !1r, #!2l", kFixupNone),
215 ENCODING_MAP(WIDE(kA64Eor4rrro), SF_VARIANTS(0x4a000000),
216 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16,
217 kFmtShift, -1, -1, IS_QUAD_OP | REG_DEF0_USE12,
218 "eor", "!0r, !1r, !2r!3o", kFixupNone),
219 ENCODING_MAP(WIDE(kA64Extr4rrrd), SF_N_VARIANTS(0x13800000),
220 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16,
221 kFmtBitBlt, 15, 10, IS_QUAD_OP | REG_DEF0_USE12,
222 "extr", "!0r, !1r, !2r, #!3d", kFixupNone),
223 ENCODING_MAP(FWIDE(kA64Fabs2ff), FLOAT_VARIANTS(0x1e20c000),
224 kFmtRegF, 4, 0, kFmtRegF, 9, 5, kFmtUnused, -1, -1,
225 kFmtUnused, -1, -1, IS_BINARY_OP| REG_DEF0_USE1,
226 "fabs", "!0f, !1f", kFixupNone),
227 ENCODING_MAP(FWIDE(kA64Fadd3fff), FLOAT_VARIANTS(0x1e202800),
228 kFmtRegF, 4, 0, kFmtRegF, 9, 5, kFmtRegF, 20, 16,
229 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12,
230 "fadd", "!0f, !1f, !2f", kFixupNone),
231 ENCODING_MAP(FWIDE(kA64Fcmp1f), FLOAT_VARIANTS(0x1e202008),
232 kFmtRegF, 9, 5, kFmtUnused, -1, -1, kFmtUnused, -1, -1,
233 kFmtUnused, -1, -1, IS_UNARY_OP | REG_USE0 | SETS_CCODES,
234 "fcmp", "!0f, #0", kFixupNone),
235 ENCODING_MAP(FWIDE(kA64Fcmp2ff), FLOAT_VARIANTS(0x1e202000),
236 kFmtRegF, 9, 5, kFmtRegF, 20, 16, kFmtUnused, -1, -1,
237 kFmtUnused, -1, -1, IS_BINARY_OP | REG_USE01 | SETS_CCODES,
238 "fcmp", "!0f, !1f", kFixupNone),
239 ENCODING_MAP(FWIDE(kA64Fcvtzs2wf), FLOAT_VARIANTS(0x1e380000),
240 kFmtRegW, 4, 0, kFmtRegF, 9, 5, kFmtUnused, -1, -1,
241 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
242 "fcvtzs", "!0w, !1f", kFixupNone),
243 ENCODING_MAP(FWIDE(kA64Fcvtzs2xf), FLOAT_VARIANTS(0x9e380000),
244 kFmtRegX, 4, 0, kFmtRegF, 9, 5, kFmtUnused, -1, -1,
245 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
246 "fcvtzs", "!0x, !1f", kFixupNone),
247 ENCODING_MAP(kA64Fcvt2Ss, NO_VARIANTS(0x1e22C000),
248 kFmtRegD, 4, 0, kFmtRegS, 9, 5, kFmtUnused, -1, -1,
249 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
250 "fcvt", "!0S, !1s", kFixupNone),
251 ENCODING_MAP(kA64Fcvt2sS, NO_VARIANTS(0x1e624000),
252 kFmtRegS, 4, 0, kFmtRegD, 9, 5, kFmtUnused, -1, -1,
253 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
254 "fcvt", "!0s, !1S", kFixupNone),
255 ENCODING_MAP(FWIDE(kA64Fdiv3fff), FLOAT_VARIANTS(0x1e201800),
256 kFmtRegF, 4, 0, kFmtRegF, 9, 5, kFmtRegF, 20, 16,
257 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12,
258 "fdiv", "!0f, !1f, !2f", kFixupNone),
259 ENCODING_MAP(FWIDE(kA64Fmov2ff), FLOAT_VARIANTS(0x1e204000),
260 kFmtRegF, 4, 0, kFmtRegF, 9, 5, kFmtUnused, -1, -1,
261 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
262 "fmov", "!0f, !1f", kFixupNone),
263 ENCODING_MAP(FWIDE(kA64Fmov2fI), FLOAT_VARIANTS(0x1e201000),
264 kFmtRegF, 4, 0, kFmtBitBlt, 20, 13, kFmtUnused, -1, -1,
265 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0,
266 "fmov", "!0f, #!1I", kFixupNone),
267 ENCODING_MAP(kA64Fmov2sw, NO_VARIANTS(0x1e270000),
268 kFmtRegS, 4, 0, kFmtRegW, 9, 5, kFmtUnused, -1, -1,
269 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
270 "fmov", "!0s, !1w", kFixupNone),
Zheng Xue2eb29e2014-06-12 10:22:33 +0800271 ENCODING_MAP(kA64Fmov2Sx, NO_VARIANTS(0x9e670000),
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100272 kFmtRegD, 4, 0, kFmtRegX, 9, 5, kFmtUnused, -1, -1,
273 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
274 "fmov", "!0S, !1x", kFixupNone),
275 ENCODING_MAP(kA64Fmov2ws, NO_VARIANTS(0x1e260000),
276 kFmtRegW, 4, 0, kFmtRegS, 9, 5, kFmtUnused, -1, -1,
277 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
278 "fmov", "!0w, !1s", kFixupNone),
279 ENCODING_MAP(kA64Fmov2xS, NO_VARIANTS(0x9e6e0000),
280 kFmtRegX, 4, 0, kFmtRegD, 9, 5, kFmtUnused, -1, -1,
281 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
282 "fmov", "!0x, !1S", kFixupNone),
283 ENCODING_MAP(FWIDE(kA64Fmul3fff), FLOAT_VARIANTS(0x1e200800),
284 kFmtRegF, 4, 0, kFmtRegF, 9, 5, kFmtRegF, 20, 16,
285 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12,
286 "fmul", "!0f, !1f, !2f", kFixupNone),
287 ENCODING_MAP(FWIDE(kA64Fneg2ff), FLOAT_VARIANTS(0x1e214000),
288 kFmtRegF, 4, 0, kFmtRegF, 9, 5, kFmtUnused, -1, -1,
289 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
290 "fneg", "!0f, !1f", kFixupNone),
291 ENCODING_MAP(FWIDE(kA64Frintz2ff), FLOAT_VARIANTS(0x1e25c000),
292 kFmtRegF, 4, 0, kFmtRegF, 9, 5, kFmtUnused, -1, -1,
293 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
294 "frintz", "!0f, !1f", kFixupNone),
295 ENCODING_MAP(FWIDE(kA64Fsqrt2ff), FLOAT_VARIANTS(0x1e61c000),
296 kFmtRegF, 4, 0, kFmtRegF, 9, 5, kFmtUnused, -1, -1,
297 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
298 "fsqrt", "!0f, !1f", kFixupNone),
299 ENCODING_MAP(FWIDE(kA64Fsub3fff), FLOAT_VARIANTS(0x1e203800),
300 kFmtRegF, 4, 0, kFmtRegF, 9, 5, kFmtRegF, 20, 16,
301 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12,
302 "fsub", "!0f, !1f, !2f", kFixupNone),
303 ENCODING_MAP(kA64Ldrb3wXd, NO_VARIANTS(0x39400000),
304 kFmtRegW, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 21, 10,
305 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1 | IS_LOAD,
306 "ldrb", "!0w, [!1X, #!2d]", kFixupNone),
307 ENCODING_MAP(kA64Ldrb3wXx, NO_VARIANTS(0x38606800),
308 kFmtRegW, 4, 0, kFmtRegXOrSp, 9, 5, kFmtRegX, 20, 16,
309 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12 | IS_LOAD,
310 "ldrb", "!0w, [!1X, !2x]", kFixupNone),
311 ENCODING_MAP(WIDE(kA64Ldrsb3rXd), CUSTOM_VARIANTS(0x39c00000, 0x39800000),
312 kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 21, 10,
313 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1 | IS_LOAD,
314 "ldrsb", "!0r, [!1X, #!2d]", kFixupNone),
315 ENCODING_MAP(WIDE(kA64Ldrsb3rXx), CUSTOM_VARIANTS(0x38e06800, 0x38a06800),
316 kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtRegX, 20, 16,
317 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12 | IS_LOAD,
318 "ldrsb", "!0r, [!1X, !2x]", kFixupNone),
319 ENCODING_MAP(kA64Ldrh3wXF, NO_VARIANTS(0x79400000),
320 kFmtRegW, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 21, 10,
321 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1 | IS_LOAD,
322 "ldrh", "!0w, [!1X, #!2F]", kFixupNone),
323 ENCODING_MAP(kA64Ldrh4wXxd, NO_VARIANTS(0x78606800),
324 kFmtRegW, 4, 0, kFmtRegXOrSp, 9, 5, kFmtRegX, 20, 16,
325 kFmtBitBlt, 12, 12, IS_QUAD_OP | REG_DEF0_USE12 | IS_LOAD,
326 "ldrh", "!0w, [!1X, !2x, lsl #!3d]", kFixupNone),
327 ENCODING_MAP(WIDE(kA64Ldrsh3rXF), CUSTOM_VARIANTS(0x79c00000, 0x79800000),
328 kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 21, 10,
329 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1 | IS_LOAD,
330 "ldrsh", "!0r, [!1X, #!2F]", kFixupNone),
331 ENCODING_MAP(WIDE(kA64Ldrsh4rXxd), CUSTOM_VARIANTS(0x78e06800, 0x78906800),
332 kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtRegX, 20, 16,
333 kFmtBitBlt, 12, 12, IS_QUAD_OP | REG_DEF0_USE12 | IS_LOAD,
334 "ldrsh", "!0r, [!1X, !2x, lsl #!3d]", kFixupNone),
335 ENCODING_MAP(FWIDE(kA64Ldr2fp), SIZE_VARIANTS(0x1c000000),
336 kFmtRegF, 4, 0, kFmtBitBlt, 23, 5, kFmtUnused, -1, -1,
Matteo Franchin43ec8732014-03-31 15:00:14 +0100337 kFmtUnused, -1, -1,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100338 IS_BINARY_OP | REG_DEF0 | REG_USE_PC | IS_LOAD | NEEDS_FIXUP,
339 "ldr", "!0f, !1p", kFixupLoad),
340 ENCODING_MAP(WIDE(kA64Ldr2rp), SIZE_VARIANTS(0x18000000),
341 kFmtRegR, 4, 0, kFmtBitBlt, 23, 5, kFmtUnused, -1, -1,
Matteo Franchin43ec8732014-03-31 15:00:14 +0100342 kFmtUnused, -1, -1,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100343 IS_BINARY_OP | REG_DEF0 | REG_USE_PC | IS_LOAD | NEEDS_FIXUP,
344 "ldr", "!0r, !1p", kFixupLoad),
345 ENCODING_MAP(FWIDE(kA64Ldr3fXD), SIZE_VARIANTS(0xbd400000),
346 kFmtRegF, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 21, 10,
347 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1 | IS_LOAD,
348 "ldr", "!0f, [!1X, #!2D]", kFixupNone),
349 ENCODING_MAP(WIDE(kA64Ldr3rXD), SIZE_VARIANTS(0xb9400000),
350 kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 21, 10,
351 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1 | IS_LOAD,
352 "ldr", "!0r, [!1X, #!2D]", kFixupNone),
353 ENCODING_MAP(FWIDE(kA64Ldr4fXxG), SIZE_VARIANTS(0xbc606800),
354 kFmtRegF, 4, 0, kFmtRegXOrSp, 9, 5, kFmtRegX, 20, 16,
355 kFmtBitBlt, 12, 12, IS_QUAD_OP | REG_DEF0_USE12 | IS_LOAD,
356 "ldr", "!0f, [!1X, !2x!3G]", kFixupNone),
357 ENCODING_MAP(WIDE(kA64Ldr4rXxG), SIZE_VARIANTS(0xb8606800),
358 kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtRegX, 20, 16,
359 kFmtBitBlt, 12, 12, IS_QUAD_OP | REG_DEF0_USE12 | IS_LOAD,
360 "ldr", "!0r, [!1X, !2x!3G]", kFixupNone),
361 ENCODING_MAP(WIDE(kA64LdrPost3rXd), SIZE_VARIANTS(0xb8400400),
362 kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 20, 12,
363 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF01 | REG_USE1 | IS_LOAD,
364 "ldr", "!0r, [!1X], #!2d", kFixupNone),
Matteo Franchinbc6d1972014-05-13 12:33:28 +0100365 ENCODING_MAP(WIDE(kA64Ldp4ffXD), CUSTOM_VARIANTS(0x2d400000, 0x6d400000),
366 kFmtRegF, 4, 0, kFmtRegF, 14, 10, kFmtRegXOrSp, 9, 5,
367 kFmtBitBlt, 21, 15, IS_QUAD_OP | REG_USE2 | REG_DEF01 | IS_LOAD,
368 "ldp", "!0f, !1f, [!2X, #!3D]", kFixupNone),
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100369 ENCODING_MAP(WIDE(kA64Ldp4rrXD), SF_VARIANTS(0x29400000),
370 kFmtRegR, 4, 0, kFmtRegR, 14, 10, kFmtRegXOrSp, 9, 5,
Matteo Franchinbc6d1972014-05-13 12:33:28 +0100371 kFmtBitBlt, 21, 15, IS_QUAD_OP | REG_USE2 | REG_DEF01 | IS_LOAD,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100372 "ldp", "!0r, !1r, [!2X, #!3D]", kFixupNone),
373 ENCODING_MAP(WIDE(kA64LdpPost4rrXD), CUSTOM_VARIANTS(0x28c00000, 0xa8c00000),
374 kFmtRegR, 4, 0, kFmtRegR, 14, 10, kFmtRegXOrSp, 9, 5,
375 kFmtBitBlt, 21, 15, IS_QUAD_OP | REG_USE2 | REG_DEF012 | IS_LOAD,
376 "ldp", "!0r, !1r, [!2X], #!3D", kFixupNone),
377 ENCODING_MAP(FWIDE(kA64Ldur3fXd), CUSTOM_VARIANTS(0xbc400000, 0xfc400000),
378 kFmtRegF, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 20, 12,
379 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1 | IS_LOAD,
380 "ldur", "!0f, [!1X, #!2d]", kFixupNone),
381 ENCODING_MAP(WIDE(kA64Ldur3rXd), SIZE_VARIANTS(0xb8400000),
382 kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 20, 12,
383 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1 | IS_LOAD,
384 "ldur", "!0r, [!1X, #!2d]", kFixupNone),
385 ENCODING_MAP(WIDE(kA64Ldxr2rX), SIZE_VARIANTS(0x885f7c00),
386 kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtUnused, -1, -1,
387 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1 | IS_LOAD,
388 "ldxr", "!0r, [!1X]", kFixupNone),
Serban Constantinescu169489b2014-06-11 16:43:35 +0100389 ENCODING_MAP(WIDE(kA64Ldaxr2rX), SIZE_VARIANTS(0x885ffc00),
390 kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtUnused, -1, -1,
391 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1 | IS_LOAD,
392 "ldaxr", "!0r, [!1X]", kFixupNone),
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100393 ENCODING_MAP(WIDE(kA64Lsl3rrr), SF_VARIANTS(0x1ac02000),
394 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16,
395 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12,
396 "lsl", "!0r, !1r, !2r", kFixupNone),
397 ENCODING_MAP(WIDE(kA64Lsr3rrd), CUSTOM_VARIANTS(0x53007c00, 0xd340fc00),
398 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtBitBlt, 21, 16,
399 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1,
400 "lsr", "!0r, !1r, #!2d", kFixupNone),
401 ENCODING_MAP(WIDE(kA64Lsr3rrr), SF_VARIANTS(0x1ac02400),
402 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16,
403 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12,
404 "lsr", "!0r, !1r, !2r", kFixupNone),
405 ENCODING_MAP(WIDE(kA64Movk3rdM), SF_VARIANTS(0x72800000),
406 kFmtRegR, 4, 0, kFmtBitBlt, 20, 5, kFmtBitBlt, 22, 21,
407 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE0,
408 "movk", "!0r, #!1d!2M", kFixupNone),
409 ENCODING_MAP(WIDE(kA64Movn3rdM), SF_VARIANTS(0x12800000),
410 kFmtRegR, 4, 0, kFmtBitBlt, 20, 5, kFmtBitBlt, 22, 21,
411 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0,
412 "movn", "!0r, #!1d!2M", kFixupNone),
413 ENCODING_MAP(WIDE(kA64Movz3rdM), SF_VARIANTS(0x52800000),
414 kFmtRegR, 4, 0, kFmtBitBlt, 20, 5, kFmtBitBlt, 22, 21,
415 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0,
416 "movz", "!0r, #!1d!2M", kFixupNone),
417 ENCODING_MAP(WIDE(kA64Mov2rr), SF_VARIANTS(0x2a0003e0),
418 kFmtRegR, 4, 0, kFmtRegR, 20, 16, kFmtUnused, -1, -1,
419 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
420 "mov", "!0r, !1r", kFixupNone),
421 ENCODING_MAP(WIDE(kA64Mvn2rr), SF_VARIANTS(0x2a2003e0),
422 kFmtRegR, 4, 0, kFmtRegR, 20, 16, kFmtUnused, -1, -1,
423 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
424 "mvn", "!0r, !1r", kFixupNone),
425 ENCODING_MAP(WIDE(kA64Mul3rrr), SF_VARIANTS(0x1b007c00),
426 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16,
427 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12,
428 "mul", "!0r, !1r, !2r", kFixupNone),
Serban Constantinescued65c5e2014-05-22 15:10:18 +0100429 ENCODING_MAP(WIDE(kA64Msub4rrrr), SF_VARIANTS(0x1b008000),
430 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 14, 10,
431 kFmtRegR, 20, 16, IS_QUAD_OP | REG_DEF0_USE123,
432 "msub", "!0r, !1r, !3r, !2r", kFixupNone),
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100433 ENCODING_MAP(WIDE(kA64Neg3rro), SF_VARIANTS(0x4b0003e0),
434 kFmtRegR, 4, 0, kFmtRegR, 20, 16, kFmtShift, -1, -1,
435 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1,
436 "neg", "!0r, !1r!2o", kFixupNone),
437 ENCODING_MAP(WIDE(kA64Orr3Rrl), SF_VARIANTS(0x32000000),
438 kFmtRegROrSp, 4, 0, kFmtRegR, 9, 5, kFmtBitBlt, 22, 10,
439 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1,
440 "orr", "!0R, !1r, #!2l", kFixupNone),
441 ENCODING_MAP(WIDE(kA64Orr4rrro), SF_VARIANTS(0x2a000000),
442 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16,
443 kFmtShift, -1, -1, IS_QUAD_OP | REG_DEF0_USE12,
444 "orr", "!0r, !1r, !2r!3o", kFixupNone),
445 ENCODING_MAP(kA64Ret, NO_VARIANTS(0xd65f03c0),
Matteo Franchin43ec8732014-03-31 15:00:14 +0100446 kFmtUnused, -1, -1, kFmtUnused, -1, -1, kFmtUnused, -1, -1,
Matteo Franchin43ec8732014-03-31 15:00:14 +0100447 kFmtUnused, -1, -1, NO_OPERAND | IS_BRANCH,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100448 "ret", "", kFixupNone),
449 ENCODING_MAP(WIDE(kA64Rev2rr), CUSTOM_VARIANTS(0x5ac00800, 0xdac00c00),
Serban Constantinescu169489b2014-06-11 16:43:35 +0100450 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtUnused, -1, -1,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100451 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
452 "rev", "!0r, !1r", kFixupNone),
Serban Constantinescu169489b2014-06-11 16:43:35 +0100453 ENCODING_MAP(WIDE(kA64Rev162rr), SF_VARIANTS(0x5ac00400),
454 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtUnused, -1, -1,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100455 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
456 "rev16", "!0r, !1r", kFixupNone),
457 ENCODING_MAP(WIDE(kA64Ror3rrr), SF_VARIANTS(0x1ac02c00),
458 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16,
459 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12,
460 "ror", "!0r, !1r, !2r", kFixupNone),
461 ENCODING_MAP(WIDE(kA64Sbc3rrr), SF_VARIANTS(0x5a000000),
462 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16,
463 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12,
464 "sbc", "!0r, !1r, !2r", kFixupNone),
465 ENCODING_MAP(WIDE(kA64Sbfm4rrdd), SF_N_VARIANTS(0x13000000),
466 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtBitBlt, 21, 16,
467 kFmtBitBlt, 15, 10, IS_QUAD_OP | REG_DEF0_USE1,
468 "sbfm", "!0r, !1r, #!2d, #!3d", kFixupNone),
469 ENCODING_MAP(FWIDE(kA64Scvtf2fw), FLOAT_VARIANTS(0x1e220000),
470 kFmtRegF, 4, 0, kFmtRegW, 9, 5, kFmtUnused, -1, -1,
471 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
472 "scvtf", "!0f, !1w", kFixupNone),
473 ENCODING_MAP(FWIDE(kA64Scvtf2fx), FLOAT_VARIANTS(0x9e220000),
474 kFmtRegF, 4, 0, kFmtRegX, 9, 5, kFmtUnused, -1, -1,
475 kFmtUnused, -1, -1, IS_BINARY_OP | REG_DEF0_USE1,
476 "scvtf", "!0f, !1x", kFixupNone),
477 ENCODING_MAP(WIDE(kA64Sdiv3rrr), SF_VARIANTS(0x1ac00c00),
478 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16,
479 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12,
480 "sdiv", "!0r, !1r, !2r", kFixupNone),
481 ENCODING_MAP(WIDE(kA64Smaddl4xwwx), NO_VARIANTS(0x9b200000),
482 kFmtRegX, 4, 0, kFmtRegW, 9, 5, kFmtRegW, 20, 16,
483 kFmtRegX, -1, -1, IS_QUAD_OP | REG_DEF0_USE123,
484 "smaddl", "!0x, !1w, !2w, !3x", kFixupNone),
Matteo Franchinbc6d1972014-05-13 12:33:28 +0100485 ENCODING_MAP(WIDE(kA64Stp4ffXD), CUSTOM_VARIANTS(0x2d000000, 0x6d000000),
486 kFmtRegF, 4, 0, kFmtRegF, 14, 10, kFmtRegXOrSp, 9, 5,
487 kFmtBitBlt, 21, 15, IS_QUAD_OP | REG_USE012 | IS_STORE,
488 "stp", "!0f, !1f, [!2X, #!3D]", kFixupNone),
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100489 ENCODING_MAP(WIDE(kA64Stp4rrXD), SF_VARIANTS(0x29000000),
490 kFmtRegR, 4, 0, kFmtRegR, 14, 10, kFmtRegXOrSp, 9, 5,
Matteo Franchinbc6d1972014-05-13 12:33:28 +0100491 kFmtBitBlt, 21, 15, IS_QUAD_OP | REG_USE012 | IS_STORE,
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100492 "stp", "!0r, !1r, [!2X, #!3D]", kFixupNone),
493 ENCODING_MAP(WIDE(kA64StpPost4rrXD), CUSTOM_VARIANTS(0x28800000, 0xa8800000),
494 kFmtRegR, 4, 0, kFmtRegR, 14, 10, kFmtRegXOrSp, 9, 5,
495 kFmtBitBlt, 21, 15, IS_QUAD_OP | REG_DEF2 | REG_USE012 | IS_STORE,
496 "stp", "!0r, !1r, [!2X], #!3D", kFixupNone),
497 ENCODING_MAP(WIDE(kA64StpPre4rrXD), CUSTOM_VARIANTS(0x29800000, 0xa9800000),
498 kFmtRegR, 4, 0, kFmtRegR, 14, 10, kFmtRegXOrSp, 9, 5,
499 kFmtBitBlt, 21, 15, IS_QUAD_OP | REG_DEF2 | REG_USE012 | IS_STORE,
500 "stp", "!0r, !1r, [!2X, #!3D]!!", kFixupNone),
501 ENCODING_MAP(FWIDE(kA64Str3fXD), CUSTOM_VARIANTS(0xbd000000, 0xfd000000),
502 kFmtRegF, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 21, 10,
503 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE01 | IS_STORE,
504 "str", "!0f, [!1X, #!2D]", kFixupNone),
505 ENCODING_MAP(FWIDE(kA64Str4fXxG), CUSTOM_VARIANTS(0xbc206800, 0xfc206800),
506 kFmtRegF, 4, 0, kFmtRegXOrSp, 9, 5, kFmtRegX, 20, 16,
507 kFmtBitBlt, 12, 12, IS_QUAD_OP | REG_USE012 | IS_STORE,
508 "str", "!0f, [!1X, !2x!3G]", kFixupNone),
509 ENCODING_MAP(WIDE(kA64Str3rXD), SIZE_VARIANTS(0xb9000000),
510 kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 21, 10,
511 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE01 | IS_STORE,
512 "str", "!0r, [!1X, #!2D]", kFixupNone),
513 ENCODING_MAP(WIDE(kA64Str4rXxG), SIZE_VARIANTS(0xb8206800),
514 kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtRegX, 20, 16,
515 kFmtBitBlt, 12, 12, IS_QUAD_OP | REG_USE012 | IS_STORE,
516 "str", "!0r, [!1X, !2x!3G]", kFixupNone),
517 ENCODING_MAP(kA64Strb3wXd, NO_VARIANTS(0x39000000),
518 kFmtRegW, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 21, 10,
519 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE01 | IS_STORE,
520 "strb", "!0w, [!1X, #!2d]", kFixupNone),
521 ENCODING_MAP(kA64Strb3wXx, NO_VARIANTS(0x38206800),
522 kFmtRegW, 4, 0, kFmtRegXOrSp, 9, 5, kFmtRegX, 20, 16,
523 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE012 | IS_STORE,
524 "strb", "!0w, [!1X, !2x]", kFixupNone),
525 ENCODING_MAP(kA64Strh3wXF, NO_VARIANTS(0x79000000),
526 kFmtRegW, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 21, 10,
527 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE01 | IS_STORE,
528 "strh", "!0w, [!1X, #!2F]", kFixupNone),
529 ENCODING_MAP(kA64Strh4wXxd, NO_VARIANTS(0x78206800),
530 kFmtRegW, 4, 0, kFmtRegXOrSp, 9, 5, kFmtRegX, 20, 16,
531 kFmtBitBlt, 12, 12, IS_QUAD_OP | REG_USE012 | IS_STORE,
532 "strh", "!0w, [!1X, !2x, lsl #!3d]", kFixupNone),
533 ENCODING_MAP(WIDE(kA64StrPost3rXd), SIZE_VARIANTS(0xb8000400),
534 kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 20, 12,
535 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE01 | REG_DEF1 | IS_STORE,
536 "str", "!0r, [!1X], #!2d", kFixupNone),
537 ENCODING_MAP(FWIDE(kA64Stur3fXd), CUSTOM_VARIANTS(0xbc000000, 0xfc000000),
538 kFmtRegF, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 20, 12,
539 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE01 | IS_STORE,
540 "stur", "!0f, [!1X, #!2d]", kFixupNone),
541 ENCODING_MAP(WIDE(kA64Stur3rXd), SIZE_VARIANTS(0xb8000000),
542 kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5, kFmtBitBlt, 20, 12,
543 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_USE01 | IS_STORE,
544 "stur", "!0r, [!1X, #!2d]", kFixupNone),
545 ENCODING_MAP(WIDE(kA64Stxr3wrX), SIZE_VARIANTS(0x88007c00),
546 kFmtRegW, 20, 16, kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5,
547 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12 | IS_STORE,
548 "stxr", "!0w, !1r, [!2X]", kFixupNone),
Serban Constantinescu169489b2014-06-11 16:43:35 +0100549 ENCODING_MAP(WIDE(kA64Stlxr3wrX), SIZE_VARIANTS(0x8800fc00),
550 kFmtRegW, 20, 16, kFmtRegR, 4, 0, kFmtRegXOrSp, 9, 5,
551 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE12 | IS_STORE,
552 "stlxr", "!0w, !1r, [!2X]", kFixupNone),
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100553 ENCODING_MAP(WIDE(kA64Sub4RRdT), SF_VARIANTS(0x51000000),
554 kFmtRegROrSp, 4, 0, kFmtRegROrSp, 9, 5, kFmtBitBlt, 21, 10,
555 kFmtBitBlt, 23, 22, IS_QUAD_OP | REG_DEF0_USE1,
556 "sub", "!0R, !1R, #!2d!3T", kFixupNone),
557 ENCODING_MAP(WIDE(kA64Sub4rrro), SF_VARIANTS(0x4b000000),
558 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtRegR, 20, 16,
559 kFmtShift, -1, -1, IS_QUAD_OP | REG_DEF0_USE12,
560 "sub", "!0r, !1r, !2r!3o", kFixupNone),
561 ENCODING_MAP(WIDE(kA64Subs3rRd), SF_VARIANTS(0x71000000),
562 kFmtRegR, 4, 0, kFmtRegROrSp, 9, 5, kFmtBitBlt, 21, 10,
563 kFmtUnused, -1, -1, IS_TERTIARY_OP | REG_DEF0_USE1 | SETS_CCODES,
564 "subs", "!0r, !1R, #!2d", kFixupNone),
565 ENCODING_MAP(WIDE(kA64Tst3rro), SF_VARIANTS(0x6a000000),
566 kFmtRegR, 9, 5, kFmtRegR, 20, 16, kFmtShift, -1, -1,
567 kFmtUnused, -1, -1, IS_QUAD_OP | REG_USE01 | SETS_CCODES,
568 "tst", "!0r, !1r!2o", kFixupNone),
569 ENCODING_MAP(WIDE(kA64Ubfm4rrdd), SF_N_VARIANTS(0x53000000),
570 kFmtRegR, 4, 0, kFmtRegR, 9, 5, kFmtBitBlt, 21, 16,
571 kFmtBitBlt, 15, 10, IS_QUAD_OP | REG_DEF0_USE1,
572 "ubfm", "!0r, !1r, !2d, !3d", kFixupNone),
Matteo Franchin43ec8732014-03-31 15:00:14 +0100573};
574
575// new_lir replaces orig_lir in the pcrel_fixup list.
576void Arm64Mir2Lir::ReplaceFixup(LIR* prev_lir, LIR* orig_lir, LIR* new_lir) {
577 new_lir->u.a.pcrel_next = orig_lir->u.a.pcrel_next;
578 if (UNLIKELY(prev_lir == NULL)) {
579 first_fixup_ = new_lir;
580 } else {
581 prev_lir->u.a.pcrel_next = new_lir;
582 }
583 orig_lir->flags.fixup = kFixupNone;
584}
585
586// new_lir is inserted before orig_lir in the pcrel_fixup list.
587void Arm64Mir2Lir::InsertFixupBefore(LIR* prev_lir, LIR* orig_lir, LIR* new_lir) {
588 new_lir->u.a.pcrel_next = orig_lir;
589 if (UNLIKELY(prev_lir == NULL)) {
590 first_fixup_ = new_lir;
591 } else {
592 DCHECK(prev_lir->u.a.pcrel_next == orig_lir);
593 prev_lir->u.a.pcrel_next = new_lir;
594 }
595}
596
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100597/* Nop, used for aligning code. Nop is an alias for hint #0. */
598#define PADDING_NOP (UINT32_C(0xd503201f))
Matteo Franchin43ec8732014-03-31 15:00:14 +0100599
600uint8_t* Arm64Mir2Lir::EncodeLIRs(uint8_t* write_pos, LIR* lir) {
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100601 for (; lir != nullptr; lir = NEXT_LIR(lir)) {
602 bool opcode_is_wide = IS_WIDE(lir->opcode);
603 ArmOpcode opcode = UNWIDE(lir->opcode);
604
605 if (UNLIKELY(IsPseudoLirOp(opcode))) {
606 continue;
607 }
608
609 if (LIKELY(!lir->flags.is_nop)) {
610 const ArmEncodingMap *encoder = &EncodingMap[opcode];
611
612 // Select the right variant of the skeleton.
613 uint32_t bits = opcode_is_wide ? encoder->xskeleton : encoder->wskeleton;
614 DCHECK(!opcode_is_wide || IS_WIDE(encoder->opcode));
615
616 for (int i = 0; i < 4; i++) {
617 ArmEncodingKind kind = encoder->field_loc[i].kind;
618 uint32_t operand = lir->operands[i];
619 uint32_t value;
620
621 if (LIKELY(static_cast<unsigned>(kind) <= kFmtBitBlt)) {
622 // Note: this will handle kFmtReg* and kFmtBitBlt.
623
624 if (static_cast<unsigned>(kind) < kFmtBitBlt) {
625 bool is_zero = A64_REG_IS_ZR(operand);
626
627 if (kIsDebugBuild) {
628 // Register usage checks: First establish register usage requirements based on the
629 // format in `kind'.
630 bool want_float = false;
631 bool want_64_bit = false;
632 bool want_size_match = false;
633 bool want_zero = false;
634 switch (kind) {
635 case kFmtRegX:
636 want_64_bit = true;
637 // Intentional fall-through.
638 case kFmtRegW:
639 want_size_match = true;
640 // Intentional fall-through.
641 case kFmtRegR:
642 want_zero = true;
643 break;
644 case kFmtRegXOrSp:
645 want_64_bit = true;
646 // Intentional fall-through.
647 case kFmtRegWOrSp:
648 want_size_match = true;
649 break;
650 case kFmtRegROrSp:
651 break;
652 case kFmtRegD:
653 want_64_bit = true;
654 // Intentional fall-through.
655 case kFmtRegS:
656 want_size_match = true;
657 // Intentional fall-through.
658 case kFmtRegF:
659 want_float = true;
660 break;
661 default:
662 LOG(FATAL) << "Bad fmt for arg n. " << i << " of " << encoder->name
663 << " (" << kind << ")";
664 break;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100665 }
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100666
667 // Now check that the requirements are satisfied.
Zheng Xuc8304302014-05-15 17:21:01 +0100668 RegStorage reg(operand | RegStorage::kValid);
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100669 const char *expected = nullptr;
670 if (want_float) {
671 if (!reg.IsFloat()) {
672 expected = "float register";
673 } else if (want_size_match && (reg.IsDouble() != want_64_bit)) {
674 expected = (want_64_bit) ? "double register" : "single register";
Matteo Franchin43ec8732014-03-31 15:00:14 +0100675 }
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100676 } else {
677 if (reg.IsFloat()) {
678 expected = "core register";
679 } else if (want_size_match && (reg.Is64Bit() != want_64_bit)) {
680 expected = (want_64_bit) ? "x-register" : "w-register";
buzbeeb01bf152014-05-13 15:59:07 -0700681 } else if (reg.GetRegNum() == 31 && is_zero != want_zero) {
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100682 expected = (want_zero) ? "zero-register" : "sp-register";
683 }
684 }
685
686 // TODO(Arm64): if !want_size_match, then we still should compare the size of the
687 // register with the size required by the instruction width (kA64Wide).
688
689 // Fail, if `expected' contains an unsatisfied requirement.
690 if (expected != nullptr) {
691 // TODO(Arm64): make this FATAL.
692 LOG(WARNING) << "Bad argument n. " << i << " of " << encoder->name
693 << ". Expected " << expected << ", got 0x" << std::hex << operand;
694 }
695 }
696
697 // TODO(Arm64): this may or may not be necessary, depending on how wzr, xzr are
698 // defined.
699 if (is_zero) {
700 operand = 31;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100701 }
702 }
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100703
704 value = (operand << encoder->field_loc[i].start) &
705 ((1 << (encoder->field_loc[i].end + 1)) - 1);
706 bits |= value;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100707 } else {
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100708 switch (kind) {
709 case kFmtSkip:
710 break; // Nothing to do, but continue to next.
711 case kFmtUnused:
712 i = 4; // Done, break out of the enclosing loop.
713 break;
714 case kFmtShift:
715 // Intentional fallthrough.
716 case kFmtExtend:
717 DCHECK_EQ((operand & (1 << 6)) == 0, kind == kFmtShift);
718 value = (operand & 0x3f) << 10;
719 value |= ((operand & 0x1c0) >> 6) << 21;
720 bits |= value;
721 break;
722 case kFmtImm21:
723 value = (operand & 0x3) << 29;
724 value |= ((operand & 0x1ffffc) >> 2) << 5;
725 bits |= value;
726 break;
727 default:
728 LOG(FATAL) << "Bad fmt for arg. " << i << " in " << encoder->name
729 << " (" << kind << ")";
730 }
Matteo Franchin43ec8732014-03-31 15:00:14 +0100731 }
732 }
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100733
734 DCHECK_EQ(encoder->size, 4);
735 write_pos[0] = (bits & 0xff);
736 write_pos[1] = ((bits >> 8) & 0xff);
737 write_pos[2] = ((bits >> 16) & 0xff);
738 write_pos[3] = ((bits >> 24) & 0xff);
739 write_pos += 4;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100740 }
741 }
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100742
Matteo Franchin43ec8732014-03-31 15:00:14 +0100743 return write_pos;
744}
745
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100746// Align data offset on 8 byte boundary: it will only contain double-word items, as word immediates
747// are better set directly from the code (they will require no more than 2 instructions).
748#define ALIGNED_DATA_OFFSET(offset) (((offset) + 0x7) & ~0x7)
749
Matteo Franchin43ec8732014-03-31 15:00:14 +0100750// Assemble the LIR into binary instruction format.
751void Arm64Mir2Lir::AssembleLIR() {
752 LIR* lir;
753 LIR* prev_lir;
754 cu_->NewTimingSplit("Assemble");
755 int assembler_retries = 0;
756 CodeOffset starting_offset = LinkFixupInsns(first_lir_insn_, last_lir_insn_, 0);
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100757 data_offset_ = ALIGNED_DATA_OFFSET(starting_offset);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100758 int32_t offset_adjustment;
759 AssignDataOffsets();
760
761 /*
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100762 * Note: generation must be 1 on first pass (to distinguish from initialized state of 0
763 * for non-visited nodes). Start at zero here, and bit will be flipped to 1 on entry to the loop.
Matteo Franchin43ec8732014-03-31 15:00:14 +0100764 */
765 int generation = 0;
766 while (true) {
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100767 // TODO(Arm64): check whether passes and offset adjustments are really necessary.
768 // Currently they aren't, as - in the fixups below - LIR are never inserted.
769 // Things can be different if jump ranges above 1 MB need to be supported.
770 // If they are not, then we can get rid of the assembler retry logic.
771
Matteo Franchin43ec8732014-03-31 15:00:14 +0100772 offset_adjustment = 0;
773 AssemblerStatus res = kSuccess; // Assume success
774 generation ^= 1;
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100775 // Note: nodes requiring possible fixup linked in ascending order.
Matteo Franchin43ec8732014-03-31 15:00:14 +0100776 lir = first_fixup_;
777 prev_lir = NULL;
778 while (lir != NULL) {
779 /*
780 * NOTE: the lir being considered here will be encoded following the switch (so long as
781 * we're not in a retry situation). However, any new non-pc_rel instructions inserted
782 * due to retry must be explicitly encoded at the time of insertion. Note that
783 * inserted instructions don't need use/def flags, but do need size and pc-rel status
784 * properly updated.
785 */
786 lir->offset += offset_adjustment;
787 // During pass, allows us to tell whether a node has been updated with offset_adjustment yet.
788 lir->flags.generation = generation;
789 switch (static_cast<FixupKind>(lir->flags.fixup)) {
790 case kFixupLabel:
791 case kFixupNone:
Matteo Franchin43ec8732014-03-31 15:00:14 +0100792 case kFixupVLoad:
Matteo Franchin43ec8732014-03-31 15:00:14 +0100793 break;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100794 case kFixupT1Branch: {
795 LIR *target_lir = lir->target;
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100796 DCHECK(target_lir);
797 CodeOffset pc = lir->offset;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100798 CodeOffset target = target_lir->offset +
799 ((target_lir->flags.generation == lir->flags.generation) ? 0 : offset_adjustment);
800 int32_t delta = target - pc;
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100801 if (!((delta & 0x3) == 0 && IS_SIGNED_IMM19(delta >> 2))) {
802 LOG(FATAL) << "Invalid jump range in kFixupT1Branch";
Matteo Franchin43ec8732014-03-31 15:00:14 +0100803 }
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100804 lir->operands[0] = delta >> 2;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100805 break;
806 }
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100807 case kFixupLoad:
808 case kFixupCBxZ:
809 case kFixupCondBranch: {
810 LIR *target_lir = lir->target;
811 DCHECK(target_lir);
812 CodeOffset pc = lir->offset;
813 CodeOffset target = target_lir->offset +
Serban Constantinescu169489b2014-06-11 16:43:35 +0100814 ((target_lir->flags.generation == lir->flags.generation) ? 0 : offset_adjustment);
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100815 int32_t delta = target - pc;
816 if (!((delta & 0x3) == 0 && IS_SIGNED_IMM19(delta >> 2))) {
817 LOG(FATAL) << "Invalid jump range in kFixupLoad";
Matteo Franchin43ec8732014-03-31 15:00:14 +0100818 }
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100819 lir->operands[1] = delta >> 2;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100820 break;
821 }
822 case kFixupAdr: {
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100823 LIR* target_lir = lir->target;
824 int32_t delta;
825 if (target_lir) {
826 CodeOffset target_offs = ((target_lir->flags.generation == lir->flags.generation) ?
827 0 : offset_adjustment) + target_lir->offset;
828 delta = target_offs - lir->offset;
829 } else if (lir->operands[2] >= 0) {
830 EmbeddedData* tab = reinterpret_cast<EmbeddedData*>(UnwrapPointer(lir->operands[2]));
831 delta = tab->offset + offset_adjustment - lir->offset;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100832 } else {
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100833 // No fixup: this usage allows to retrieve the current PC.
834 delta = lir->operands[1];
Matteo Franchin43ec8732014-03-31 15:00:14 +0100835 }
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100836 if (!IS_SIGNED_IMM21(delta)) {
837 LOG(FATAL) << "Jump range above 1MB in kFixupAdr";
Matteo Franchin43ec8732014-03-31 15:00:14 +0100838 }
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100839 lir->operands[1] = delta;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100840 break;
841 }
842 default:
843 LOG(FATAL) << "Unexpected case " << lir->flags.fixup;
844 }
845 prev_lir = lir;
846 lir = lir->u.a.pcrel_next;
847 }
848
849 if (res == kSuccess) {
850 break;
851 } else {
852 assembler_retries++;
853 if (assembler_retries > MAX_ASSEMBLER_RETRIES) {
854 CodegenDump();
855 LOG(FATAL) << "Assembler error - too many retries";
856 }
857 starting_offset += offset_adjustment;
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100858 data_offset_ = ALIGNED_DATA_OFFSET(starting_offset);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100859 AssignDataOffsets();
860 }
861 }
862
863 // Build the CodeBuffer.
864 DCHECK_LE(data_offset_, total_size_);
865 code_buffer_.reserve(total_size_);
866 code_buffer_.resize(starting_offset);
867 uint8_t* write_pos = &code_buffer_[0];
868 write_pos = EncodeLIRs(write_pos, first_lir_insn_);
869 DCHECK_EQ(static_cast<CodeOffset>(write_pos - &code_buffer_[0]), starting_offset);
870
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100871 DCHECK_EQ(data_offset_, ALIGNED_DATA_OFFSET(code_buffer_.size()));
Matteo Franchin43ec8732014-03-31 15:00:14 +0100872
873 // Install literals
874 InstallLiteralPools();
875
876 // Install switch tables
877 InstallSwitchTables();
878
879 // Install fill array data
880 InstallFillArrayData();
881
882 // Create the mapping table and native offset to reference map.
883 cu_->NewTimingSplit("PcMappingTable");
884 CreateMappingTables();
885
886 cu_->NewTimingSplit("GcMap");
887 CreateNativeGcMap();
888}
889
890int Arm64Mir2Lir::GetInsnSize(LIR* lir) {
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100891 ArmOpcode opcode = UNWIDE(lir->opcode);
892 DCHECK(!IsPseudoLirOp(opcode));
893 return EncodingMap[opcode].size;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100894}
895
896// Encode instruction bit pattern and assign offsets.
897uint32_t Arm64Mir2Lir::LinkFixupInsns(LIR* head_lir, LIR* tail_lir, uint32_t offset) {
898 LIR* end_lir = tail_lir->next;
899
900 LIR* last_fixup = NULL;
901 for (LIR* lir = head_lir; lir != end_lir; lir = NEXT_LIR(lir)) {
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100902 ArmOpcode opcode = UNWIDE(lir->opcode);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100903 if (!lir->flags.is_nop) {
904 if (lir->flags.fixup != kFixupNone) {
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100905 if (!IsPseudoLirOp(opcode)) {
906 lir->flags.size = EncodingMap[opcode].size;
907 lir->flags.fixup = EncodingMap[opcode].fixup;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100908 } else {
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100909 DCHECK_NE(static_cast<int>(opcode), kPseudoPseudoAlign4);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100910 lir->flags.size = 0;
911 lir->flags.fixup = kFixupLabel;
912 }
913 // Link into the fixup chain.
914 lir->flags.use_def_invalid = true;
915 lir->u.a.pcrel_next = NULL;
916 if (first_fixup_ == NULL) {
917 first_fixup_ = lir;
918 } else {
919 last_fixup->u.a.pcrel_next = lir;
920 }
921 last_fixup = lir;
922 lir->offset = offset;
923 }
924 offset += lir->flags.size;
925 }
926 }
927 return offset;
928}
929
930void Arm64Mir2Lir::AssignDataOffsets() {
931 /* Set up offsets for literals */
932 CodeOffset offset = data_offset_;
933
934 offset = AssignLiteralOffset(offset);
935
936 offset = AssignSwitchTablesOffset(offset);
937
938 total_size_ = AssignFillArrayDataOffset(offset);
939}
940
941} // namespace art