blob: 842533b66ba4f320f6261e813ff6a8e52ff29c9c [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "dex/compiler_ir.h"
Vladimir Marko5c96e6b2013-11-14 15:34:17 +000018#include "dex/frontend.h"
19#include "dex/quick/dex_file_method_inliner.h"
20#include "dex/quick/dex_file_to_method_inliner_map.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070021#include "dex_file-inl.h"
Ian Rogers166db042013-07-26 12:05:57 -070022#include "entrypoints/quick/quick_entrypoints.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070023#include "invoke_type.h"
24#include "mirror/array.h"
Dmitry Petrochenko37498b62014-05-05 20:33:38 +070025#include "mirror/object_array-inl.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070026#include "mirror/string.h"
27#include "mir_to_lir-inl.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070028#include "x86/codegen_x86.h"
29
30namespace art {
31
Dmitry Petrochenko37498b62014-05-05 20:33:38 +070032// Shortcuts to repeatedly used long types.
33typedef mirror::ObjectArray<mirror::Object> ObjArray;
34
Brian Carlstrom7940e442013-07-12 13:46:57 -070035/*
36 * This source files contains "gen" codegen routines that should
37 * be applicable to most targets. Only mid-level support utilities
38 * and "op" calls may be used here.
39 */
40
Mingyao Yang3a74d152014-04-21 15:39:44 -070041void Mir2Lir::AddIntrinsicSlowPath(CallInfo* info, LIR* branch, LIR* resume) {
42 class IntrinsicSlowPathPath : public Mir2Lir::LIRSlowPath {
Vladimir Marko3bc86152014-03-13 14:11:28 +000043 public:
Mingyao Yang3a74d152014-04-21 15:39:44 -070044 IntrinsicSlowPathPath(Mir2Lir* m2l, CallInfo* info, LIR* branch, LIR* resume = nullptr)
Vladimir Marko3bc86152014-03-13 14:11:28 +000045 : LIRSlowPath(m2l, info->offset, branch, resume), info_(info) {
46 }
47
48 void Compile() {
49 m2l_->ResetRegPool();
50 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -070051 GenerateTargetLabel(kPseudoIntrinsicRetry);
Vladimir Marko3bc86152014-03-13 14:11:28 +000052 // NOTE: GenInvokeNoInline() handles MarkSafepointPC.
53 m2l_->GenInvokeNoInline(info_);
54 if (cont_ != nullptr) {
55 m2l_->OpUnconditionalBranch(cont_);
56 }
57 }
58
59 private:
60 CallInfo* const info_;
61 };
62
Mingyao Yang3a74d152014-04-21 15:39:44 -070063 AddSlowPath(new (arena_) IntrinsicSlowPathPath(this, info, branch, resume));
Vladimir Marko3bc86152014-03-13 14:11:28 +000064}
65
Andreas Gampe2f244e92014-05-08 03:35:25 -070066// Macro to help instantiate.
67// TODO: This might be used to only instantiate <4> on pure 32b systems.
68#define INSTANTIATE(sig_part1, ...) \
69 template sig_part1(ThreadOffset<4>, __VA_ARGS__); \
70 template sig_part1(ThreadOffset<8>, __VA_ARGS__); \
71
72
Brian Carlstrom7940e442013-07-12 13:46:57 -070073/*
74 * To save scheduling time, helper calls are broken into two parts: generation of
Dave Allisond6ed6422014-04-09 23:36:15 +000075 * the helper target address, and the actual call to the helper. Because x86
76 * has a memory call operation, part 1 is a NOP for x86. For other targets,
77 * load arguments between the two parts.
Brian Carlstrom7940e442013-07-12 13:46:57 -070078 */
Andreas Gampe2f244e92014-05-08 03:35:25 -070079// template <size_t pointer_size>
Ian Rogersdd7624d2014-03-14 17:43:00 -070080RegStorage Mir2Lir::CallHelperSetup(ThreadOffset<4> helper_offset) {
Andreas Gampe2f244e92014-05-08 03:35:25 -070081 // All CallRuntimeHelperXXX call this first. So make a central check here.
82 DCHECK_EQ(4U, GetInstructionSetPointerSize(cu_->instruction_set));
83
84 if (cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64) {
85 return RegStorage::InvalidReg();
86 } else {
87 return LoadHelper(helper_offset);
88 }
89}
90
91RegStorage Mir2Lir::CallHelperSetup(ThreadOffset<8> helper_offset) {
92 // All CallRuntimeHelperXXX call this first. So make a central check here.
93 DCHECK_EQ(8U, GetInstructionSetPointerSize(cu_->instruction_set));
94
95 if (cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64) {
96 return RegStorage::InvalidReg();
97 } else {
98 return LoadHelper(helper_offset);
99 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700100}
101
102/* NOTE: if r_tgt is a temp, it will be freed following use */
Andreas Gampe2f244e92014-05-08 03:35:25 -0700103template <size_t pointer_size>
104LIR* Mir2Lir::CallHelper(RegStorage r_tgt, ThreadOffset<pointer_size> helper_offset,
105 bool safepoint_pc, bool use_link) {
Dave Allisond6ed6422014-04-09 23:36:15 +0000106 LIR* call_inst;
Brian Carlstrom60d7a652014-03-13 18:10:08 -0700107 OpKind op = use_link ? kOpBlx : kOpBx;
Dave Allisond6ed6422014-04-09 23:36:15 +0000108 if (cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64) {
109 call_inst = OpThreadMem(op, helper_offset);
110 } else {
111 call_inst = OpReg(op, r_tgt);
112 FreeTemp(r_tgt);
113 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700114 if (safepoint_pc) {
115 MarkSafepointPC(call_inst);
116 }
117 return call_inst;
118}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700119template LIR* Mir2Lir::CallHelper(RegStorage r_tgt, ThreadOffset<4> helper_offset,
120 bool safepoint_pc, bool use_link);
121template LIR* Mir2Lir::CallHelper(RegStorage r_tgt, ThreadOffset<8> helper_offset,
122 bool safepoint_pc, bool use_link);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700123
Andreas Gampe2f244e92014-05-08 03:35:25 -0700124template <size_t pointer_size>
125void Mir2Lir::CallRuntimeHelper(ThreadOffset<pointer_size> helper_offset, bool safepoint_pc) {
Mingyao Yang42894562014-04-07 12:42:16 -0700126 RegStorage r_tgt = CallHelperSetup(helper_offset);
127 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700128 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Mingyao Yang42894562014-04-07 12:42:16 -0700129}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700130INSTANTIATE(void Mir2Lir::CallRuntimeHelper, bool safepoint_pc)
Mingyao Yang42894562014-04-07 12:42:16 -0700131
Andreas Gampe2f244e92014-05-08 03:35:25 -0700132template <size_t pointer_size>
133void Mir2Lir::CallRuntimeHelperImm(ThreadOffset<pointer_size> helper_offset, int arg0, bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800134 RegStorage r_tgt = CallHelperSetup(helper_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700135 LoadConstant(TargetReg(kArg0), arg0);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000136 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700137 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700138}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700139INSTANTIATE(void Mir2Lir::CallRuntimeHelperImm, int arg0, bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700140
Andreas Gampe2f244e92014-05-08 03:35:25 -0700141template <size_t pointer_size>
142void Mir2Lir::CallRuntimeHelperReg(ThreadOffset<pointer_size> helper_offset, RegStorage arg0,
Ian Rogersdd7624d2014-03-14 17:43:00 -0700143 bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800144 RegStorage r_tgt = CallHelperSetup(helper_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700145 OpRegCopy(TargetReg(kArg0), arg0);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000146 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700147 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700148}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700149INSTANTIATE(void Mir2Lir::CallRuntimeHelperReg, RegStorage arg0, bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700150
Andreas Gampe2f244e92014-05-08 03:35:25 -0700151template <size_t pointer_size>
152void Mir2Lir::CallRuntimeHelperRegLocation(ThreadOffset<pointer_size> helper_offset,
153 RegLocation arg0, bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800154 RegStorage r_tgt = CallHelperSetup(helper_offset);
155 if (arg0.wide == 0) {
156 LoadValueDirectFixed(arg0, TargetReg(kArg0));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700157 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800158 RegStorage r_tmp = RegStorage::MakeRegPair(TargetReg(kArg0), TargetReg(kArg1));
159 LoadValueDirectWideFixed(arg0, r_tmp);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700160 }
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000161 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700162 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700163}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700164INSTANTIATE(void Mir2Lir::CallRuntimeHelperRegLocation, RegLocation arg0, bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700165
Andreas Gampe2f244e92014-05-08 03:35:25 -0700166template <size_t pointer_size>
167void Mir2Lir::CallRuntimeHelperImmImm(ThreadOffset<pointer_size> helper_offset, int arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700168 bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800169 RegStorage r_tgt = CallHelperSetup(helper_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700170 LoadConstant(TargetReg(kArg0), arg0);
171 LoadConstant(TargetReg(kArg1), arg1);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000172 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700173 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700174}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700175INSTANTIATE(void Mir2Lir::CallRuntimeHelperImmImm, int arg0, int arg1, bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700176
Andreas Gampe2f244e92014-05-08 03:35:25 -0700177template <size_t pointer_size>
178void Mir2Lir::CallRuntimeHelperImmRegLocation(ThreadOffset<pointer_size> helper_offset, int arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700179 RegLocation arg1, bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800180 RegStorage r_tgt = CallHelperSetup(helper_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700181 if (arg1.wide == 0) {
182 LoadValueDirectFixed(arg1, TargetReg(kArg1));
183 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800184 RegStorage r_tmp = RegStorage::MakeRegPair(TargetReg(kArg1), TargetReg(kArg2));
185 LoadValueDirectWideFixed(arg1, r_tmp);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700186 }
187 LoadConstant(TargetReg(kArg0), arg0);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000188 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700189 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700190}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700191INSTANTIATE(void Mir2Lir::CallRuntimeHelperImmRegLocation, int arg0, RegLocation arg1,
192 bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700193
Andreas Gampe2f244e92014-05-08 03:35:25 -0700194template <size_t pointer_size>
195void Mir2Lir::CallRuntimeHelperRegLocationImm(ThreadOffset<pointer_size> helper_offset,
196 RegLocation arg0, int arg1, bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800197 RegStorage r_tgt = CallHelperSetup(helper_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700198 LoadValueDirectFixed(arg0, TargetReg(kArg0));
199 LoadConstant(TargetReg(kArg1), arg1);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000200 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700201 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700202}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700203INSTANTIATE(void Mir2Lir::CallRuntimeHelperRegLocationImm, RegLocation arg0, int arg1,
204 bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700205
Andreas Gampe2f244e92014-05-08 03:35:25 -0700206template <size_t pointer_size>
207void Mir2Lir::CallRuntimeHelperImmReg(ThreadOffset<pointer_size> helper_offset, int arg0,
208 RegStorage arg1, bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800209 RegStorage r_tgt = CallHelperSetup(helper_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700210 OpRegCopy(TargetReg(kArg1), arg1);
211 LoadConstant(TargetReg(kArg0), arg0);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000212 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700213 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700214}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700215INSTANTIATE(void Mir2Lir::CallRuntimeHelperImmReg, int arg0, RegStorage arg1, bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700216
Andreas Gampe2f244e92014-05-08 03:35:25 -0700217template <size_t pointer_size>
218void Mir2Lir::CallRuntimeHelperRegImm(ThreadOffset<pointer_size> helper_offset, RegStorage arg0,
219 int arg1, bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800220 RegStorage r_tgt = CallHelperSetup(helper_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700221 OpRegCopy(TargetReg(kArg0), arg0);
222 LoadConstant(TargetReg(kArg1), arg1);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000223 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700224 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700225}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700226INSTANTIATE(void Mir2Lir::CallRuntimeHelperRegImm, RegStorage arg0, int arg1, bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700227
Andreas Gampe2f244e92014-05-08 03:35:25 -0700228template <size_t pointer_size>
229void Mir2Lir::CallRuntimeHelperImmMethod(ThreadOffset<pointer_size> helper_offset, int arg0,
Ian Rogersdd7624d2014-03-14 17:43:00 -0700230 bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800231 RegStorage r_tgt = CallHelperSetup(helper_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700232 LoadCurrMethodDirect(TargetReg(kArg1));
233 LoadConstant(TargetReg(kArg0), arg0);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000234 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700235 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700236}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700237INSTANTIATE(void Mir2Lir::CallRuntimeHelperImmMethod, int arg0, bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700238
Andreas Gampe2f244e92014-05-08 03:35:25 -0700239template <size_t pointer_size>
240void Mir2Lir::CallRuntimeHelperRegMethod(ThreadOffset<pointer_size> helper_offset, RegStorage arg0,
buzbee2700f7e2014-03-07 09:46:20 -0800241 bool safepoint_pc) {
242 RegStorage r_tgt = CallHelperSetup(helper_offset);
243 DCHECK_NE(TargetReg(kArg1).GetReg(), arg0.GetReg());
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -0800244 if (TargetReg(kArg0) != arg0) {
245 OpRegCopy(TargetReg(kArg0), arg0);
246 }
247 LoadCurrMethodDirect(TargetReg(kArg1));
248 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700249 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -0800250}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700251INSTANTIATE(void Mir2Lir::CallRuntimeHelperRegMethod, RegStorage arg0, bool safepoint_pc)
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -0800252
Andreas Gampe2f244e92014-05-08 03:35:25 -0700253template <size_t pointer_size>
254void Mir2Lir::CallRuntimeHelperRegMethodRegLocation(ThreadOffset<pointer_size> helper_offset,
255 RegStorage arg0, RegLocation arg2,
256 bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800257 RegStorage r_tgt = CallHelperSetup(helper_offset);
258 DCHECK_NE(TargetReg(kArg1).GetReg(), arg0.GetReg());
Hiroshi Yamauchibb8f0ab2014-01-27 16:50:29 -0800259 if (TargetReg(kArg0) != arg0) {
260 OpRegCopy(TargetReg(kArg0), arg0);
261 }
262 LoadCurrMethodDirect(TargetReg(kArg1));
263 LoadValueDirectFixed(arg2, TargetReg(kArg2));
264 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700265 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Hiroshi Yamauchibb8f0ab2014-01-27 16:50:29 -0800266}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700267INSTANTIATE(void Mir2Lir::CallRuntimeHelperRegMethodRegLocation, RegStorage arg0, RegLocation arg2,
268 bool safepoint_pc)
Hiroshi Yamauchibb8f0ab2014-01-27 16:50:29 -0800269
Andreas Gampe2f244e92014-05-08 03:35:25 -0700270template <size_t pointer_size>
271void Mir2Lir::CallRuntimeHelperRegLocationRegLocation(ThreadOffset<pointer_size> helper_offset,
Ian Rogersdd7624d2014-03-14 17:43:00 -0700272 RegLocation arg0, RegLocation arg1,
273 bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800274 RegStorage r_tgt = CallHelperSetup(helper_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700275 if (arg0.wide == 0) {
276 LoadValueDirectFixed(arg0, arg0.fp ? TargetReg(kFArg0) : TargetReg(kArg0));
277 if (arg1.wide == 0) {
278 if (cu_->instruction_set == kMips) {
279 LoadValueDirectFixed(arg1, arg1.fp ? TargetReg(kFArg2) : TargetReg(kArg1));
280 } else {
281 LoadValueDirectFixed(arg1, TargetReg(kArg1));
282 }
283 } else {
284 if (cu_->instruction_set == kMips) {
buzbee2700f7e2014-03-07 09:46:20 -0800285 RegStorage r_tmp;
286 if (arg1.fp) {
287 r_tmp = RegStorage::MakeRegPair(TargetReg(kFArg2), TargetReg(kFArg3));
288 } else {
289 r_tmp = RegStorage::MakeRegPair(TargetReg(kArg1), TargetReg(kArg2));
290 }
291 LoadValueDirectWideFixed(arg1, r_tmp);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700292 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800293 RegStorage r_tmp = RegStorage::MakeRegPair(TargetReg(kArg1), TargetReg(kArg2));
294 LoadValueDirectWideFixed(arg1, r_tmp);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700295 }
296 }
297 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800298 RegStorage r_tmp;
299 if (arg0.fp) {
300 r_tmp = RegStorage::MakeRegPair(TargetReg(kFArg0), TargetReg(kFArg1));
301 } else {
302 r_tmp = RegStorage::MakeRegPair(TargetReg(kArg0), TargetReg(kArg1));
303 }
304 LoadValueDirectWideFixed(arg0, r_tmp);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700305 if (arg1.wide == 0) {
306 LoadValueDirectFixed(arg1, arg1.fp ? TargetReg(kFArg2) : TargetReg(kArg2));
307 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800308 RegStorage r_tmp;
309 if (arg1.fp) {
310 r_tmp = RegStorage::MakeRegPair(TargetReg(kFArg2), TargetReg(kFArg3));
311 } else {
312 r_tmp = RegStorage::MakeRegPair(TargetReg(kArg2), TargetReg(kArg3));
313 }
314 LoadValueDirectWideFixed(arg1, r_tmp);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700315 }
316 }
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000317 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700318 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700319}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700320INSTANTIATE(void Mir2Lir::CallRuntimeHelperRegLocationRegLocation, RegLocation arg0,
321 RegLocation arg1, bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700322
Mingyao Yang80365d92014-04-18 12:10:58 -0700323void Mir2Lir::CopyToArgumentRegs(RegStorage arg0, RegStorage arg1) {
324 if (arg1.GetReg() == TargetReg(kArg0).GetReg()) {
325 if (arg0.GetReg() == TargetReg(kArg1).GetReg()) {
326 // Swap kArg0 and kArg1 with kArg2 as temp.
327 OpRegCopy(TargetReg(kArg2), arg1);
328 OpRegCopy(TargetReg(kArg0), arg0);
329 OpRegCopy(TargetReg(kArg1), TargetReg(kArg2));
330 } else {
331 OpRegCopy(TargetReg(kArg1), arg1);
332 OpRegCopy(TargetReg(kArg0), arg0);
333 }
334 } else {
335 OpRegCopy(TargetReg(kArg0), arg0);
336 OpRegCopy(TargetReg(kArg1), arg1);
337 }
338}
339
Andreas Gampe2f244e92014-05-08 03:35:25 -0700340template <size_t pointer_size>
341void Mir2Lir::CallRuntimeHelperRegReg(ThreadOffset<pointer_size> helper_offset, RegStorage arg0,
buzbee2700f7e2014-03-07 09:46:20 -0800342 RegStorage arg1, bool safepoint_pc) {
343 RegStorage r_tgt = CallHelperSetup(helper_offset);
Mingyao Yang80365d92014-04-18 12:10:58 -0700344 CopyToArgumentRegs(arg0, arg1);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000345 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700346 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700347}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700348INSTANTIATE(void Mir2Lir::CallRuntimeHelperRegReg, RegStorage arg0, RegStorage arg1,
349 bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700350
Andreas Gampe2f244e92014-05-08 03:35:25 -0700351template <size_t pointer_size>
352void Mir2Lir::CallRuntimeHelperRegRegImm(ThreadOffset<pointer_size> helper_offset, RegStorage arg0,
buzbee2700f7e2014-03-07 09:46:20 -0800353 RegStorage arg1, int arg2, bool safepoint_pc) {
354 RegStorage r_tgt = CallHelperSetup(helper_offset);
Mingyao Yang80365d92014-04-18 12:10:58 -0700355 CopyToArgumentRegs(arg0, arg1);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700356 LoadConstant(TargetReg(kArg2), arg2);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000357 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700358 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700359}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700360INSTANTIATE(void Mir2Lir::CallRuntimeHelperRegRegImm, RegStorage arg0, RegStorage arg1, int arg2,
361 bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700362
Andreas Gampe2f244e92014-05-08 03:35:25 -0700363template <size_t pointer_size>
364void Mir2Lir::CallRuntimeHelperImmMethodRegLocation(ThreadOffset<pointer_size> helper_offset,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700365 int arg0, RegLocation arg2, bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800366 RegStorage r_tgt = CallHelperSetup(helper_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700367 LoadValueDirectFixed(arg2, TargetReg(kArg2));
368 LoadCurrMethodDirect(TargetReg(kArg1));
369 LoadConstant(TargetReg(kArg0), arg0);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000370 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700371 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700372}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700373INSTANTIATE(void Mir2Lir::CallRuntimeHelperImmMethodRegLocation, int arg0, RegLocation arg2,
374 bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700375
Andreas Gampe2f244e92014-05-08 03:35:25 -0700376template <size_t pointer_size>
377void Mir2Lir::CallRuntimeHelperImmMethodImm(ThreadOffset<pointer_size> helper_offset, int arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700378 int arg2, bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800379 RegStorage r_tgt = CallHelperSetup(helper_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700380 LoadCurrMethodDirect(TargetReg(kArg1));
381 LoadConstant(TargetReg(kArg2), arg2);
382 LoadConstant(TargetReg(kArg0), arg0);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000383 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700384 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700385}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700386INSTANTIATE(void Mir2Lir::CallRuntimeHelperImmMethodImm, int arg0, int arg2, bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700387
Andreas Gampe2f244e92014-05-08 03:35:25 -0700388template <size_t pointer_size>
389void Mir2Lir::CallRuntimeHelperImmRegLocationRegLocation(ThreadOffset<pointer_size> helper_offset,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700390 int arg0, RegLocation arg1,
391 RegLocation arg2, bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800392 RegStorage r_tgt = CallHelperSetup(helper_offset);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700393 DCHECK_EQ(static_cast<unsigned int>(arg1.wide), 0U); // The static_cast works around an
394 // instantiation bug in GCC.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700395 LoadValueDirectFixed(arg1, TargetReg(kArg1));
396 if (arg2.wide == 0) {
397 LoadValueDirectFixed(arg2, TargetReg(kArg2));
398 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800399 RegStorage r_tmp = RegStorage::MakeRegPair(TargetReg(kArg2), TargetReg(kArg3));
400 LoadValueDirectWideFixed(arg2, r_tmp);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700401 }
402 LoadConstant(TargetReg(kArg0), arg0);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000403 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700404 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700405}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700406INSTANTIATE(void Mir2Lir::CallRuntimeHelperImmRegLocationRegLocation, int arg0, RegLocation arg1,
407 RegLocation arg2, bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700408
Andreas Gampe2f244e92014-05-08 03:35:25 -0700409template <size_t pointer_size>
410void Mir2Lir::CallRuntimeHelperRegLocationRegLocationRegLocation(ThreadOffset<pointer_size> helper_offset,
Ian Rogersa9a82542013-10-04 11:17:26 -0700411 RegLocation arg0, RegLocation arg1,
412 RegLocation arg2,
413 bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800414 RegStorage r_tgt = CallHelperSetup(helper_offset);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700415 DCHECK_EQ(static_cast<unsigned int>(arg0.wide), 0U);
Ian Rogersa9a82542013-10-04 11:17:26 -0700416 LoadValueDirectFixed(arg0, TargetReg(kArg0));
Andreas Gampe2f244e92014-05-08 03:35:25 -0700417 DCHECK_EQ(static_cast<unsigned int>(arg1.wide), 0U);
Ian Rogersa9a82542013-10-04 11:17:26 -0700418 LoadValueDirectFixed(arg1, TargetReg(kArg1));
Andreas Gampe2f244e92014-05-08 03:35:25 -0700419 DCHECK_EQ(static_cast<unsigned int>(arg1.wide), 0U);
Ian Rogersa9a82542013-10-04 11:17:26 -0700420 LoadValueDirectFixed(arg2, TargetReg(kArg2));
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000421 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700422 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Ian Rogersa9a82542013-10-04 11:17:26 -0700423}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700424INSTANTIATE(void Mir2Lir::CallRuntimeHelperRegLocationRegLocationRegLocation, RegLocation arg0,
425 RegLocation arg1, RegLocation arg2, bool safepoint_pc)
Ian Rogersa9a82542013-10-04 11:17:26 -0700426
Brian Carlstrom7940e442013-07-12 13:46:57 -0700427/*
428 * If there are any ins passed in registers that have not been promoted
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100429 * to a callee-save register, flush them to the frame. Perform initial
Brian Carlstrom7940e442013-07-12 13:46:57 -0700430 * assignment of promoted arguments.
431 *
432 * ArgLocs is an array of location records describing the incoming arguments
433 * with one location record per word of argument.
434 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700435void Mir2Lir::FlushIns(RegLocation* ArgLocs, RegLocation rl_method) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700436 /*
Zheng Xu511c8a62014-06-03 16:22:23 +0800437 * Dummy up a RegLocation for the incoming StackReference<mirror::ArtMethod>
Brian Carlstrom7940e442013-07-12 13:46:57 -0700438 * It will attempt to keep kArg0 live (or copy it to home location
439 * if promoted).
440 */
441 RegLocation rl_src = rl_method;
442 rl_src.location = kLocPhysReg;
buzbee2700f7e2014-03-07 09:46:20 -0800443 rl_src.reg = TargetReg(kArg0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700444 rl_src.home = false;
buzbee091cc402014-03-31 10:14:40 -0700445 MarkLive(rl_src);
buzbeef2c3e562014-05-29 12:37:25 -0700446 StoreValue(rl_method, rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700447 // If Method* has been promoted, explicitly flush
448 if (rl_method.location == kLocPhysReg) {
buzbeef2c3e562014-05-29 12:37:25 -0700449 StoreRefDisp(TargetReg(kSp), 0, TargetReg(kArg0));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700450 }
451
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800452 if (cu_->num_ins == 0) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700453 return;
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800454 }
455
Brian Carlstrom7940e442013-07-12 13:46:57 -0700456 int start_vreg = cu_->num_dalvik_registers - cu_->num_ins;
457 /*
458 * Copy incoming arguments to their proper home locations.
459 * NOTE: an older version of dx had an issue in which
460 * it would reuse static method argument registers.
461 * This could result in the same Dalvik virtual register
462 * being promoted to both core and fp regs. To account for this,
463 * we only copy to the corresponding promoted physical register
464 * if it matches the type of the SSA name for the incoming
465 * argument. It is also possible that long and double arguments
466 * end up half-promoted. In those cases, we must flush the promoted
467 * half to memory as well.
468 */
469 for (int i = 0; i < cu_->num_ins; i++) {
470 PromotionMap* v_map = &promotion_map_[start_vreg + i];
buzbee2700f7e2014-03-07 09:46:20 -0800471 RegStorage reg = GetArgMappingToPhysicalReg(i);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800472
buzbee2700f7e2014-03-07 09:46:20 -0800473 if (reg.Valid()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700474 // If arriving in register
475 bool need_flush = true;
476 RegLocation* t_loc = &ArgLocs[i];
477 if ((v_map->core_location == kLocPhysReg) && !t_loc->fp) {
buzbee2700f7e2014-03-07 09:46:20 -0800478 OpRegCopy(RegStorage::Solo32(v_map->core_reg), reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700479 need_flush = false;
480 } else if ((v_map->fp_location == kLocPhysReg) && t_loc->fp) {
buzbee2700f7e2014-03-07 09:46:20 -0800481 OpRegCopy(RegStorage::Solo32(v_map->FpReg), reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700482 need_flush = false;
483 } else {
484 need_flush = true;
485 }
486
buzbeed0a03b82013-09-14 08:21:05 -0700487 // For wide args, force flush if not fully promoted
Brian Carlstrom7940e442013-07-12 13:46:57 -0700488 if (t_loc->wide) {
489 PromotionMap* p_map = v_map + (t_loc->high_word ? -1 : +1);
buzbeed0a03b82013-09-14 08:21:05 -0700490 // Is only half promoted?
Brian Carlstrom7940e442013-07-12 13:46:57 -0700491 need_flush |= (p_map->core_location != v_map->core_location) ||
492 (p_map->fp_location != v_map->fp_location);
buzbeed0a03b82013-09-14 08:21:05 -0700493 if ((cu_->instruction_set == kThumb2) && t_loc->fp && !need_flush) {
494 /*
495 * In Arm, a double is represented as a pair of consecutive single float
496 * registers starting at an even number. It's possible that both Dalvik vRegs
497 * representing the incoming double were independently promoted as singles - but
498 * not in a form usable as a double. If so, we need to flush - even though the
499 * incoming arg appears fully in register. At this point in the code, both
500 * halves of the double are promoted. Make sure they are in a usable form.
501 */
502 int lowreg_index = start_vreg + i + (t_loc->high_word ? -1 : 0);
503 int low_reg = promotion_map_[lowreg_index].FpReg;
504 int high_reg = promotion_map_[lowreg_index + 1].FpReg;
505 if (((low_reg & 0x1) != 0) || (high_reg != (low_reg + 1))) {
506 need_flush = true;
507 }
508 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700509 }
510 if (need_flush) {
buzbee695d13a2014-04-19 13:32:20 -0700511 Store32Disp(TargetReg(kSp), SRegOffset(start_vreg + i), reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700512 }
513 } else {
514 // If arriving in frame & promoted
515 if (v_map->core_location == kLocPhysReg) {
buzbee695d13a2014-04-19 13:32:20 -0700516 Load32Disp(TargetReg(kSp), SRegOffset(start_vreg + i), RegStorage::Solo32(v_map->core_reg));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700517 }
518 if (v_map->fp_location == kLocPhysReg) {
buzbee695d13a2014-04-19 13:32:20 -0700519 Load32Disp(TargetReg(kSp), SRegOffset(start_vreg + i), RegStorage::Solo32(v_map->FpReg));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700520 }
521 }
522 }
523}
524
525/*
526 * Bit of a hack here - in the absence of a real scheduling pass,
527 * emit the next instruction in static & direct invoke sequences.
528 */
529static int NextSDCallInsn(CompilationUnit* cu, CallInfo* info,
530 int state, const MethodReference& target_method,
531 uint32_t unused,
532 uintptr_t direct_code, uintptr_t direct_method,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700533 InvokeType type) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700534 Mir2Lir* cg = static_cast<Mir2Lir*>(cu->cg.get());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700535 if (direct_code != 0 && direct_method != 0) {
536 switch (state) {
537 case 0: // Get the current Method* [sets kArg0]
Ian Rogersff093b32014-04-30 19:04:27 -0700538 if (direct_code != static_cast<uintptr_t>(-1)) {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700539 if (cu->instruction_set != kX86 && cu->instruction_set != kX86_64) {
Ian Rogers83883d72013-10-21 21:07:24 -0700540 cg->LoadConstant(cg->TargetReg(kInvokeTgt), direct_code);
541 }
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700542 } else if (cu->instruction_set != kX86 && cu->instruction_set != kX86_64) {
Jeff Hao49161ce2014-03-12 11:05:25 -0700543 cg->LoadCodeAddress(target_method, type, kInvokeTgt);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700544 }
Ian Rogersff093b32014-04-30 19:04:27 -0700545 if (direct_method != static_cast<uintptr_t>(-1)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700546 cg->LoadConstant(cg->TargetReg(kArg0), direct_method);
547 } else {
Jeff Hao49161ce2014-03-12 11:05:25 -0700548 cg->LoadMethodAddress(target_method, type, kArg0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700549 }
550 break;
551 default:
552 return -1;
553 }
554 } else {
555 switch (state) {
556 case 0: // Get the current Method* [sets kArg0]
557 // TUNING: we can save a reg copy if Method* has been promoted.
558 cg->LoadCurrMethodDirect(cg->TargetReg(kArg0));
559 break;
560 case 1: // Get method->dex_cache_resolved_methods_
buzbee695d13a2014-04-19 13:32:20 -0700561 cg->LoadRefDisp(cg->TargetReg(kArg0),
562 mirror::ArtMethod::DexCacheResolvedMethodsOffset().Int32Value(),
563 cg->TargetReg(kArg0));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700564 // Set up direct code if known.
565 if (direct_code != 0) {
Ian Rogersff093b32014-04-30 19:04:27 -0700566 if (direct_code != static_cast<uintptr_t>(-1)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700567 cg->LoadConstant(cg->TargetReg(kInvokeTgt), direct_code);
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700568 } else if (cu->instruction_set != kX86 && cu->instruction_set != kX86_64) {
Ian Rogers83883d72013-10-21 21:07:24 -0700569 CHECK_LT(target_method.dex_method_index, target_method.dex_file->NumMethodIds());
Jeff Hao49161ce2014-03-12 11:05:25 -0700570 cg->LoadCodeAddress(target_method, type, kInvokeTgt);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700571 }
572 }
573 break;
574 case 2: // Grab target method*
575 CHECK_EQ(cu->dex_file, target_method.dex_file);
buzbee695d13a2014-04-19 13:32:20 -0700576 cg->LoadRefDisp(cg->TargetReg(kArg0),
Dmitry Petrochenko37498b62014-05-05 20:33:38 +0700577 ObjArray::OffsetOfElement(target_method.dex_method_index).Int32Value(),
578 cg->TargetReg(kArg0));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700579 break;
580 case 3: // Grab the code from the method*
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700581 if (cu->instruction_set != kX86 && cu->instruction_set != kX86_64) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700582 if (direct_code == 0) {
583 cg->LoadWordDisp(cg->TargetReg(kArg0),
Ian Rogersef7d42f2014-01-06 12:55:46 -0800584 mirror::ArtMethod::EntryPointFromQuickCompiledCodeOffset().Int32Value(),
Brian Carlstrom7940e442013-07-12 13:46:57 -0700585 cg->TargetReg(kInvokeTgt));
586 }
587 break;
588 }
589 // Intentional fallthrough for x86
590 default:
591 return -1;
592 }
593 }
594 return state + 1;
595}
596
597/*
598 * Bit of a hack here - in the absence of a real scheduling pass,
599 * emit the next instruction in a virtual invoke sequence.
600 * We can use kLr as a temp prior to target address loading
601 * Note also that we'll load the first argument ("this") into
602 * kArg1 here rather than the standard LoadArgRegs.
603 */
604static int NextVCallInsn(CompilationUnit* cu, CallInfo* info,
605 int state, const MethodReference& target_method,
606 uint32_t method_idx, uintptr_t unused, uintptr_t unused2,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700607 InvokeType unused3) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700608 Mir2Lir* cg = static_cast<Mir2Lir*>(cu->cg.get());
609 /*
610 * This is the fast path in which the target virtual method is
611 * fully resolved at compile time.
612 */
613 switch (state) {
614 case 0: { // Get "this" [set kArg1]
615 RegLocation rl_arg = info->args[0];
616 cg->LoadValueDirectFixed(rl_arg, cg->TargetReg(kArg1));
617 break;
618 }
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700619 case 1: // Is "this" null? [use kArg1]
Dave Allisonb373e092014-02-20 16:06:36 -0800620 cg->GenNullCheck(cg->TargetReg(kArg1), info->opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700621 // get this->klass_ [use kArg1, set kInvokeTgt]
buzbee695d13a2014-04-19 13:32:20 -0700622 cg->LoadRefDisp(cg->TargetReg(kArg1), mirror::Object::ClassOffset().Int32Value(),
623 cg->TargetReg(kInvokeTgt));
Dave Allisonb373e092014-02-20 16:06:36 -0800624 cg->MarkPossibleNullPointerException(info->opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700625 break;
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700626 case 2: // Get this->klass_->vtable [usr kInvokeTgt, set kInvokeTgt]
buzbee695d13a2014-04-19 13:32:20 -0700627 cg->LoadRefDisp(cg->TargetReg(kInvokeTgt), mirror::Class::VTableOffset().Int32Value(),
628 cg->TargetReg(kInvokeTgt));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700629 break;
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700630 case 3: // Get target method [use kInvokeTgt, set kArg0]
Dmitry Petrochenko37498b62014-05-05 20:33:38 +0700631 cg->LoadRefDisp(cg->TargetReg(kInvokeTgt),
632 ObjArray::OffsetOfElement(method_idx).Int32Value(),
buzbee695d13a2014-04-19 13:32:20 -0700633 cg->TargetReg(kArg0));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700634 break;
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700635 case 4: // Get the compiled code address [uses kArg0, sets kInvokeTgt]
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700636 if (cu->instruction_set != kX86 && cu->instruction_set != kX86_64) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700637 cg->LoadWordDisp(cg->TargetReg(kArg0),
Ian Rogersef7d42f2014-01-06 12:55:46 -0800638 mirror::ArtMethod::EntryPointFromQuickCompiledCodeOffset().Int32Value(),
Brian Carlstrom7940e442013-07-12 13:46:57 -0700639 cg->TargetReg(kInvokeTgt));
640 break;
641 }
642 // Intentional fallthrough for X86
643 default:
644 return -1;
645 }
646 return state + 1;
647}
648
649/*
Jeff Hao88474b42013-10-23 16:24:40 -0700650 * Emit the next instruction in an invoke interface sequence. This will do a lookup in the
651 * class's IMT, calling either the actual method or art_quick_imt_conflict_trampoline if
652 * more than one interface method map to the same index. Note also that we'll load the first
653 * argument ("this") into kArg1 here rather than the standard LoadArgRegs.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700654 */
655static int NextInterfaceCallInsn(CompilationUnit* cu, CallInfo* info, int state,
656 const MethodReference& target_method,
Jeff Hao88474b42013-10-23 16:24:40 -0700657 uint32_t method_idx, uintptr_t unused,
658 uintptr_t direct_method, InvokeType unused2) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700659 Mir2Lir* cg = static_cast<Mir2Lir*>(cu->cg.get());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700660
Jeff Hao88474b42013-10-23 16:24:40 -0700661 switch (state) {
662 case 0: // Set target method index in case of conflict [set kHiddenArg, kHiddenFpArg (x86)]
Jeff Hao88474b42013-10-23 16:24:40 -0700663 CHECK_LT(target_method.dex_method_index, target_method.dex_file->NumMethodIds());
664 cg->LoadConstant(cg->TargetReg(kHiddenArg), target_method.dex_method_index);
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700665 if (cu->instruction_set == kX86 || cu->instruction_set == kX86_64) {
Jeff Hao88474b42013-10-23 16:24:40 -0700666 cg->OpRegCopy(cg->TargetReg(kHiddenFpArg), cg->TargetReg(kHiddenArg));
667 }
668 break;
669 case 1: { // Get "this" [set kArg1]
670 RegLocation rl_arg = info->args[0];
671 cg->LoadValueDirectFixed(rl_arg, cg->TargetReg(kArg1));
672 break;
673 }
674 case 2: // Is "this" null? [use kArg1]
Dave Allisonb373e092014-02-20 16:06:36 -0800675 cg->GenNullCheck(cg->TargetReg(kArg1), info->opt_flags);
Jeff Hao88474b42013-10-23 16:24:40 -0700676 // Get this->klass_ [use kArg1, set kInvokeTgt]
buzbee695d13a2014-04-19 13:32:20 -0700677 cg->LoadRefDisp(cg->TargetReg(kArg1), mirror::Object::ClassOffset().Int32Value(),
678 cg->TargetReg(kInvokeTgt));
Dave Allisonb373e092014-02-20 16:06:36 -0800679 cg->MarkPossibleNullPointerException(info->opt_flags);
Jeff Hao88474b42013-10-23 16:24:40 -0700680 break;
681 case 3: // Get this->klass_->imtable [use kInvokeTgt, set kInvokeTgt]
buzbee695d13a2014-04-19 13:32:20 -0700682 // NOTE: native pointer.
683 cg->LoadRefDisp(cg->TargetReg(kInvokeTgt), mirror::Class::ImTableOffset().Int32Value(),
684 cg->TargetReg(kInvokeTgt));
Jeff Hao88474b42013-10-23 16:24:40 -0700685 break;
686 case 4: // Get target method [use kInvokeTgt, set kArg0]
buzbee695d13a2014-04-19 13:32:20 -0700687 // NOTE: native pointer.
Dmitry Petrochenko37498b62014-05-05 20:33:38 +0700688 cg->LoadRefDisp(cg->TargetReg(kInvokeTgt),
689 ObjArray::OffsetOfElement(method_idx % ClassLinker::kImtSize).Int32Value(),
Brian Carlstrom7940e442013-07-12 13:46:57 -0700690 cg->TargetReg(kArg0));
691 break;
Jeff Hao88474b42013-10-23 16:24:40 -0700692 case 5: // Get the compiled code address [use kArg0, set kInvokeTgt]
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700693 if (cu->instruction_set != kX86 && cu->instruction_set != kX86_64) {
Jeff Hao88474b42013-10-23 16:24:40 -0700694 cg->LoadWordDisp(cg->TargetReg(kArg0),
Ian Rogersef7d42f2014-01-06 12:55:46 -0800695 mirror::ArtMethod::EntryPointFromQuickCompiledCodeOffset().Int32Value(),
Jeff Hao88474b42013-10-23 16:24:40 -0700696 cg->TargetReg(kInvokeTgt));
697 break;
698 }
699 // Intentional fallthrough for X86
Brian Carlstrom7940e442013-07-12 13:46:57 -0700700 default:
701 return -1;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700702 }
703 return state + 1;
704}
705
Andreas Gampe2f244e92014-05-08 03:35:25 -0700706template <size_t pointer_size>
707static int NextInvokeInsnSP(CompilationUnit* cu, CallInfo* info, ThreadOffset<pointer_size> trampoline,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700708 int state, const MethodReference& target_method,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700709 uint32_t method_idx) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700710 Mir2Lir* cg = static_cast<Mir2Lir*>(cu->cg.get());
711 /*
712 * This handles the case in which the base method is not fully
713 * resolved at compile time, we bail to a runtime helper.
714 */
715 if (state == 0) {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700716 if (cu->instruction_set != kX86 && cu->instruction_set != kX86_64) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700717 // Load trampoline target
Ian Rogers848871b2013-08-05 10:56:33 -0700718 cg->LoadWordDisp(cg->TargetReg(kSelf), trampoline.Int32Value(), cg->TargetReg(kInvokeTgt));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700719 }
720 // Load kArg0 with method index
721 CHECK_EQ(cu->dex_file, target_method.dex_file);
722 cg->LoadConstant(cg->TargetReg(kArg0), target_method.dex_method_index);
723 return 1;
724 }
725 return -1;
726}
727
728static int NextStaticCallInsnSP(CompilationUnit* cu, CallInfo* info,
729 int state,
730 const MethodReference& target_method,
Vladimir Markof096aad2014-01-23 15:51:58 +0000731 uint32_t unused, uintptr_t unused2,
732 uintptr_t unused3, InvokeType unused4) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700733 if (Is64BitInstructionSet(cu->instruction_set)) {
734 ThreadOffset<8> trampoline = QUICK_ENTRYPOINT_OFFSET(8, pInvokeStaticTrampolineWithAccessCheck);
735 return NextInvokeInsnSP<8>(cu, info, trampoline, state, target_method, 0);
736 } else {
737 ThreadOffset<4> trampoline = QUICK_ENTRYPOINT_OFFSET(4, pInvokeStaticTrampolineWithAccessCheck);
738 return NextInvokeInsnSP<4>(cu, info, trampoline, state, target_method, 0);
739 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700740}
741
742static int NextDirectCallInsnSP(CompilationUnit* cu, CallInfo* info, int state,
743 const MethodReference& target_method,
Vladimir Markof096aad2014-01-23 15:51:58 +0000744 uint32_t unused, uintptr_t unused2,
745 uintptr_t unused3, InvokeType unused4) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700746 if (Is64BitInstructionSet(cu->instruction_set)) {
747 ThreadOffset<8> trampoline = QUICK_ENTRYPOINT_OFFSET(8, pInvokeDirectTrampolineWithAccessCheck);
748 return NextInvokeInsnSP<8>(cu, info, trampoline, state, target_method, 0);
749 } else {
750 ThreadOffset<4> trampoline = QUICK_ENTRYPOINT_OFFSET(4, pInvokeDirectTrampolineWithAccessCheck);
751 return NextInvokeInsnSP<4>(cu, info, trampoline, state, target_method, 0);
752 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700753}
754
755static int NextSuperCallInsnSP(CompilationUnit* cu, CallInfo* info, int state,
756 const MethodReference& target_method,
Vladimir Markof096aad2014-01-23 15:51:58 +0000757 uint32_t unused, uintptr_t unused2,
758 uintptr_t unused3, InvokeType unused4) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700759 if (Is64BitInstructionSet(cu->instruction_set)) {
760 ThreadOffset<8> trampoline = QUICK_ENTRYPOINT_OFFSET(8, pInvokeSuperTrampolineWithAccessCheck);
761 return NextInvokeInsnSP<8>(cu, info, trampoline, state, target_method, 0);
762 } else {
763 ThreadOffset<4> trampoline = QUICK_ENTRYPOINT_OFFSET(4, pInvokeSuperTrampolineWithAccessCheck);
764 return NextInvokeInsnSP<4>(cu, info, trampoline, state, target_method, 0);
765 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700766}
767
768static int NextVCallInsnSP(CompilationUnit* cu, CallInfo* info, int state,
769 const MethodReference& target_method,
Vladimir Markof096aad2014-01-23 15:51:58 +0000770 uint32_t unused, uintptr_t unused2,
771 uintptr_t unused3, InvokeType unused4) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700772 if (Is64BitInstructionSet(cu->instruction_set)) {
773 ThreadOffset<8> trampoline = QUICK_ENTRYPOINT_OFFSET(8, pInvokeVirtualTrampolineWithAccessCheck);
774 return NextInvokeInsnSP<8>(cu, info, trampoline, state, target_method, 0);
775 } else {
776 ThreadOffset<4> trampoline = QUICK_ENTRYPOINT_OFFSET(4, pInvokeVirtualTrampolineWithAccessCheck);
777 return NextInvokeInsnSP<4>(cu, info, trampoline, state, target_method, 0);
778 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700779}
780
781static int NextInterfaceCallInsnWithAccessCheck(CompilationUnit* cu,
782 CallInfo* info, int state,
783 const MethodReference& target_method,
Vladimir Markof096aad2014-01-23 15:51:58 +0000784 uint32_t unused, uintptr_t unused2,
785 uintptr_t unused3, InvokeType unused4) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700786 if (Is64BitInstructionSet(cu->instruction_set)) {
787 ThreadOffset<8> trampoline = QUICK_ENTRYPOINT_OFFSET(8, pInvokeInterfaceTrampolineWithAccessCheck);
788 return NextInvokeInsnSP<8>(cu, info, trampoline, state, target_method, 0);
789 } else {
790 ThreadOffset<4> trampoline = QUICK_ENTRYPOINT_OFFSET(4, pInvokeInterfaceTrampolineWithAccessCheck);
791 return NextInvokeInsnSP<4>(cu, info, trampoline, state, target_method, 0);
792 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700793}
794
795int Mir2Lir::LoadArgRegs(CallInfo* info, int call_state,
796 NextCallInsn next_call_insn,
797 const MethodReference& target_method,
798 uint32_t vtable_idx, uintptr_t direct_code,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700799 uintptr_t direct_method, InvokeType type, bool skip_this) {
Dmitry Petrochenko26ee07a2014-05-13 12:58:19 +0700800 int last_arg_reg = 3 - 1;
801 int arg_regs[3] = {TargetReg(kArg1).GetReg(), TargetReg(kArg2).GetReg(), TargetReg(kArg3).GetReg()};
802
803 int next_reg = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700804 int next_arg = 0;
805 if (skip_this) {
806 next_reg++;
807 next_arg++;
808 }
809 for (; (next_reg <= last_arg_reg) && (next_arg < info->num_arg_words); next_reg++) {
810 RegLocation rl_arg = info->args[next_arg++];
811 rl_arg = UpdateRawLoc(rl_arg);
Dmitry Petrochenko26ee07a2014-05-13 12:58:19 +0700812 if (rl_arg.wide && (next_reg <= last_arg_reg - 1)) {
813 RegStorage r_tmp(RegStorage::k64BitPair, arg_regs[next_reg], arg_regs[next_reg + 1]);
buzbee2700f7e2014-03-07 09:46:20 -0800814 LoadValueDirectWideFixed(rl_arg, r_tmp);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700815 next_reg++;
816 next_arg++;
817 } else {
818 if (rl_arg.wide) {
buzbee2700f7e2014-03-07 09:46:20 -0800819 rl_arg = NarrowRegLoc(rl_arg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700820 rl_arg.is_const = false;
821 }
Dmitry Petrochenko26ee07a2014-05-13 12:58:19 +0700822 LoadValueDirectFixed(rl_arg, RegStorage::Solo32(arg_regs[next_reg]));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700823 }
824 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
825 direct_code, direct_method, type);
826 }
827 return call_state;
828}
829
830/*
831 * Load up to 5 arguments, the first three of which will be in
832 * kArg1 .. kArg3. On entry kArg0 contains the current method pointer,
833 * and as part of the load sequence, it must be replaced with
834 * the target method pointer. Note, this may also be called
835 * for "range" variants if the number of arguments is 5 or fewer.
836 */
837int Mir2Lir::GenDalvikArgsNoRange(CallInfo* info,
838 int call_state, LIR** pcrLabel, NextCallInsn next_call_insn,
839 const MethodReference& target_method,
840 uint32_t vtable_idx, uintptr_t direct_code,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700841 uintptr_t direct_method, InvokeType type, bool skip_this) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700842 RegLocation rl_arg;
843
844 /* If no arguments, just return */
845 if (info->num_arg_words == 0)
846 return call_state;
847
848 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
849 direct_code, direct_method, type);
850
851 DCHECK_LE(info->num_arg_words, 5);
852 if (info->num_arg_words > 3) {
853 int32_t next_use = 3;
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700854 // Detect special case of wide arg spanning arg3/arg4
Brian Carlstrom7940e442013-07-12 13:46:57 -0700855 RegLocation rl_use0 = info->args[0];
856 RegLocation rl_use1 = info->args[1];
857 RegLocation rl_use2 = info->args[2];
buzbee2700f7e2014-03-07 09:46:20 -0800858 if (((!rl_use0.wide && !rl_use1.wide) || rl_use0.wide) && rl_use2.wide) {
859 RegStorage reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700860 // Wide spans, we need the 2nd half of uses[2].
861 rl_arg = UpdateLocWide(rl_use2);
862 if (rl_arg.location == kLocPhysReg) {
buzbee85089dd2014-05-25 15:10:52 -0700863 if (rl_arg.reg.IsPair()) {
864 reg = rl_arg.reg.GetHigh();
865 } else {
866 RegisterInfo* info = GetRegInfo(rl_arg.reg);
867 info = info->FindMatchingView(RegisterInfo::kHighSingleStorageMask);
868 if (info == nullptr) {
869 // NOTE: For hard float convention we won't split arguments across reg/mem.
870 UNIMPLEMENTED(FATAL) << "Needs hard float api.";
871 }
872 reg = info->GetReg();
873 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700874 } else {
875 // kArg2 & rArg3 can safely be used here
876 reg = TargetReg(kArg3);
buzbee695d13a2014-04-19 13:32:20 -0700877 Load32Disp(TargetReg(kSp), SRegOffset(rl_arg.s_reg_low) + 4, reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700878 call_state = next_call_insn(cu_, info, call_state, target_method,
879 vtable_idx, direct_code, direct_method, type);
880 }
buzbee695d13a2014-04-19 13:32:20 -0700881 Store32Disp(TargetReg(kSp), (next_use + 1) * 4, reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700882 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
883 direct_code, direct_method, type);
884 next_use++;
885 }
886 // Loop through the rest
887 while (next_use < info->num_arg_words) {
buzbee091cc402014-03-31 10:14:40 -0700888 RegStorage arg_reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700889 rl_arg = info->args[next_use];
890 rl_arg = UpdateRawLoc(rl_arg);
891 if (rl_arg.location == kLocPhysReg) {
buzbee091cc402014-03-31 10:14:40 -0700892 arg_reg = rl_arg.reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700893 } else {
buzbee091cc402014-03-31 10:14:40 -0700894 arg_reg = rl_arg.wide ? RegStorage::MakeRegPair(TargetReg(kArg2), TargetReg(kArg3)) :
895 TargetReg(kArg2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700896 if (rl_arg.wide) {
buzbee091cc402014-03-31 10:14:40 -0700897 LoadValueDirectWideFixed(rl_arg, arg_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700898 } else {
buzbee091cc402014-03-31 10:14:40 -0700899 LoadValueDirectFixed(rl_arg, arg_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700900 }
901 call_state = next_call_insn(cu_, info, call_state, target_method,
902 vtable_idx, direct_code, direct_method, type);
903 }
904 int outs_offset = (next_use + 1) * 4;
905 if (rl_arg.wide) {
Vladimir Marko455759b2014-05-06 20:49:36 +0100906 StoreBaseDisp(TargetReg(kSp), outs_offset, arg_reg, k64);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700907 next_use += 2;
908 } else {
buzbee091cc402014-03-31 10:14:40 -0700909 Store32Disp(TargetReg(kSp), outs_offset, arg_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700910 next_use++;
911 }
912 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
913 direct_code, direct_method, type);
914 }
915 }
916
917 call_state = LoadArgRegs(info, call_state, next_call_insn,
918 target_method, vtable_idx, direct_code, direct_method,
919 type, skip_this);
920
921 if (pcrLabel) {
Dave Allisonf9439142014-03-27 15:10:22 -0700922 if (Runtime::Current()->ExplicitNullChecks()) {
923 *pcrLabel = GenExplicitNullCheck(TargetReg(kArg1), info->opt_flags);
924 } else {
925 *pcrLabel = nullptr;
926 // In lieu of generating a check for kArg1 being null, we need to
927 // perform a load when doing implicit checks.
928 RegStorage tmp = AllocTemp();
buzbee695d13a2014-04-19 13:32:20 -0700929 Load32Disp(TargetReg(kArg1), 0, tmp);
Dave Allisonf9439142014-03-27 15:10:22 -0700930 MarkPossibleNullPointerException(info->opt_flags);
931 FreeTemp(tmp);
932 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700933 }
934 return call_state;
935}
936
937/*
938 * May have 0+ arguments (also used for jumbo). Note that
939 * source virtual registers may be in physical registers, so may
940 * need to be flushed to home location before copying. This
941 * applies to arg3 and above (see below).
942 *
943 * Two general strategies:
944 * If < 20 arguments
945 * Pass args 3-18 using vldm/vstm block copy
946 * Pass arg0, arg1 & arg2 in kArg1-kArg3
947 * If 20+ arguments
948 * Pass args arg19+ using memcpy block copy
949 * Pass arg0, arg1 & arg2 in kArg1-kArg3
950 *
951 */
952int Mir2Lir::GenDalvikArgsRange(CallInfo* info, int call_state,
953 LIR** pcrLabel, NextCallInsn next_call_insn,
954 const MethodReference& target_method,
955 uint32_t vtable_idx, uintptr_t direct_code, uintptr_t direct_method,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700956 InvokeType type, bool skip_this) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700957 // If we can treat it as non-range (Jumbo ops will use range form)
958 if (info->num_arg_words <= 5)
959 return GenDalvikArgsNoRange(info, call_state, pcrLabel,
960 next_call_insn, target_method, vtable_idx,
961 direct_code, direct_method, type, skip_this);
962 /*
963 * First load the non-register arguments. Both forms expect all
964 * of the source arguments to be in their home frame location, so
965 * scan the s_reg names and flush any that have been promoted to
966 * frame backing storage.
967 */
968 // Scan the rest of the args - if in phys_reg flush to memory
969 for (int next_arg = 0; next_arg < info->num_arg_words;) {
970 RegLocation loc = info->args[next_arg];
971 if (loc.wide) {
972 loc = UpdateLocWide(loc);
973 if ((next_arg >= 2) && (loc.location == kLocPhysReg)) {
Vladimir Marko455759b2014-05-06 20:49:36 +0100974 StoreBaseDisp(TargetReg(kSp), SRegOffset(loc.s_reg_low), loc.reg, k64);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700975 }
976 next_arg += 2;
977 } else {
978 loc = UpdateLoc(loc);
979 if ((next_arg >= 3) && (loc.location == kLocPhysReg)) {
buzbee695d13a2014-04-19 13:32:20 -0700980 Store32Disp(TargetReg(kSp), SRegOffset(loc.s_reg_low), loc.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700981 }
982 next_arg++;
983 }
984 }
985
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800986 // Logic below assumes that Method pointer is at offset zero from SP.
987 DCHECK_EQ(VRegOffset(static_cast<int>(kVRegMethodPtrBaseReg)), 0);
988
989 // The first 3 arguments are passed via registers.
990 // TODO: For 64-bit, instead of hardcoding 4 for Method* size, we should either
991 // get size of uintptr_t or size of object reference according to model being used.
992 int outs_offset = 4 /* Method* */ + (3 * sizeof(uint32_t));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700993 int start_offset = SRegOffset(info->args[3].s_reg_low);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800994 int regs_left_to_pass_via_stack = info->num_arg_words - 3;
995 DCHECK_GT(regs_left_to_pass_via_stack, 0);
996
997 if (cu_->instruction_set == kThumb2 && regs_left_to_pass_via_stack <= 16) {
998 // Use vldm/vstm pair using kArg3 as a temp
999 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
1000 direct_code, direct_method, type);
1001 OpRegRegImm(kOpAdd, TargetReg(kArg3), TargetReg(kSp), start_offset);
1002 LIR* ld = OpVldm(TargetReg(kArg3), regs_left_to_pass_via_stack);
1003 // TUNING: loosen barrier
1004 ld->u.m.def_mask = ENCODE_ALL;
1005 SetMemRefType(ld, true /* is_load */, kDalvikReg);
1006 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
1007 direct_code, direct_method, type);
1008 OpRegRegImm(kOpAdd, TargetReg(kArg3), TargetReg(kSp), 4 /* Method* */ + (3 * 4));
1009 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
1010 direct_code, direct_method, type);
1011 LIR* st = OpVstm(TargetReg(kArg3), regs_left_to_pass_via_stack);
1012 SetMemRefType(st, false /* is_load */, kDalvikReg);
1013 st->u.m.def_mask = ENCODE_ALL;
1014 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
1015 direct_code, direct_method, type);
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001016 } else if (cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64) {
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001017 int current_src_offset = start_offset;
1018 int current_dest_offset = outs_offset;
1019
1020 while (regs_left_to_pass_via_stack > 0) {
1021 // This is based on the knowledge that the stack itself is 16-byte aligned.
1022 bool src_is_16b_aligned = (current_src_offset & 0xF) == 0;
1023 bool dest_is_16b_aligned = (current_dest_offset & 0xF) == 0;
1024 size_t bytes_to_move;
1025
1026 /*
1027 * The amount to move defaults to 32-bit. If there are 4 registers left to move, then do a
1028 * a 128-bit move because we won't get the chance to try to aligned. If there are more than
1029 * 4 registers left to move, consider doing a 128-bit only if either src or dest are aligned.
1030 * We do this because we could potentially do a smaller move to align.
1031 */
1032 if (regs_left_to_pass_via_stack == 4 ||
1033 (regs_left_to_pass_via_stack > 4 && (src_is_16b_aligned || dest_is_16b_aligned))) {
1034 // Moving 128-bits via xmm register.
1035 bytes_to_move = sizeof(uint32_t) * 4;
1036
1037 // Allocate a free xmm temp. Since we are working through the calling sequence,
Mark Mendelle87f9b52014-04-30 14:13:18 -04001038 // we expect to have an xmm temporary available. AllocTempDouble will abort if
1039 // there are no free registers.
buzbee2700f7e2014-03-07 09:46:20 -08001040 RegStorage temp = AllocTempDouble();
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001041
1042 LIR* ld1 = nullptr;
1043 LIR* ld2 = nullptr;
1044 LIR* st1 = nullptr;
1045 LIR* st2 = nullptr;
1046
1047 /*
1048 * The logic is similar for both loads and stores. If we have 16-byte alignment,
1049 * do an aligned move. If we have 8-byte alignment, then do the move in two
1050 * parts. This approach prevents possible cache line splits. Finally, fall back
1051 * to doing an unaligned move. In most cases we likely won't split the cache
1052 * line but we cannot prove it and thus take a conservative approach.
1053 */
1054 bool src_is_8b_aligned = (current_src_offset & 0x7) == 0;
1055 bool dest_is_8b_aligned = (current_dest_offset & 0x7) == 0;
1056
1057 if (src_is_16b_aligned) {
1058 ld1 = OpMovRegMem(temp, TargetReg(kSp), current_src_offset, kMovA128FP);
1059 } else if (src_is_8b_aligned) {
1060 ld1 = OpMovRegMem(temp, TargetReg(kSp), current_src_offset, kMovLo128FP);
buzbee2700f7e2014-03-07 09:46:20 -08001061 ld2 = OpMovRegMem(temp, TargetReg(kSp), current_src_offset + (bytes_to_move >> 1),
1062 kMovHi128FP);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001063 } else {
1064 ld1 = OpMovRegMem(temp, TargetReg(kSp), current_src_offset, kMovU128FP);
1065 }
1066
1067 if (dest_is_16b_aligned) {
1068 st1 = OpMovMemReg(TargetReg(kSp), current_dest_offset, temp, kMovA128FP);
1069 } else if (dest_is_8b_aligned) {
1070 st1 = OpMovMemReg(TargetReg(kSp), current_dest_offset, temp, kMovLo128FP);
buzbee2700f7e2014-03-07 09:46:20 -08001071 st2 = OpMovMemReg(TargetReg(kSp), current_dest_offset + (bytes_to_move >> 1),
1072 temp, kMovHi128FP);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001073 } else {
1074 st1 = OpMovMemReg(TargetReg(kSp), current_dest_offset, temp, kMovU128FP);
1075 }
1076
1077 // TODO If we could keep track of aliasing information for memory accesses that are wider
1078 // than 64-bit, we wouldn't need to set up a barrier.
1079 if (ld1 != nullptr) {
1080 if (ld2 != nullptr) {
1081 // For 64-bit load we can actually set up the aliasing information.
1082 AnnotateDalvikRegAccess(ld1, current_src_offset >> 2, true, true);
1083 AnnotateDalvikRegAccess(ld2, (current_src_offset + (bytes_to_move >> 1)) >> 2, true, true);
1084 } else {
1085 // Set barrier for 128-bit load.
1086 SetMemRefType(ld1, true /* is_load */, kDalvikReg);
1087 ld1->u.m.def_mask = ENCODE_ALL;
1088 }
1089 }
1090 if (st1 != nullptr) {
1091 if (st2 != nullptr) {
1092 // For 64-bit store we can actually set up the aliasing information.
1093 AnnotateDalvikRegAccess(st1, current_dest_offset >> 2, false, true);
1094 AnnotateDalvikRegAccess(st2, (current_dest_offset + (bytes_to_move >> 1)) >> 2, false, true);
1095 } else {
1096 // Set barrier for 128-bit store.
1097 SetMemRefType(st1, false /* is_load */, kDalvikReg);
1098 st1->u.m.def_mask = ENCODE_ALL;
1099 }
1100 }
1101
1102 // Free the temporary used for the data movement.
buzbee091cc402014-03-31 10:14:40 -07001103 FreeTemp(temp);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001104 } else {
1105 // Moving 32-bits via general purpose register.
1106 bytes_to_move = sizeof(uint32_t);
1107
1108 // Instead of allocating a new temp, simply reuse one of the registers being used
1109 // for argument passing.
buzbee2700f7e2014-03-07 09:46:20 -08001110 RegStorage temp = TargetReg(kArg3);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001111
1112 // Now load the argument VR and store to the outs.
buzbee695d13a2014-04-19 13:32:20 -07001113 Load32Disp(TargetReg(kSp), current_src_offset, temp);
1114 Store32Disp(TargetReg(kSp), current_dest_offset, temp);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001115 }
1116
1117 current_src_offset += bytes_to_move;
1118 current_dest_offset += bytes_to_move;
1119 regs_left_to_pass_via_stack -= (bytes_to_move >> 2);
1120 }
1121 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001122 // Generate memcpy
1123 OpRegRegImm(kOpAdd, TargetReg(kArg0), TargetReg(kSp), outs_offset);
1124 OpRegRegImm(kOpAdd, TargetReg(kArg1), TargetReg(kSp), start_offset);
Andreas Gampe2f244e92014-05-08 03:35:25 -07001125 if (Is64BitInstructionSet(cu_->instruction_set)) {
1126 CallRuntimeHelperRegRegImm(QUICK_ENTRYPOINT_OFFSET(8, pMemcpy), TargetReg(kArg0),
1127 TargetReg(kArg1), (info->num_arg_words - 3) * 4, false);
1128 } else {
1129 CallRuntimeHelperRegRegImm(QUICK_ENTRYPOINT_OFFSET(4, pMemcpy), TargetReg(kArg0),
1130 TargetReg(kArg1), (info->num_arg_words - 3) * 4, false);
1131 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001132 }
1133
1134 call_state = LoadArgRegs(info, call_state, next_call_insn,
1135 target_method, vtable_idx, direct_code, direct_method,
1136 type, skip_this);
1137
1138 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
1139 direct_code, direct_method, type);
1140 if (pcrLabel) {
Dave Allisonf9439142014-03-27 15:10:22 -07001141 if (Runtime::Current()->ExplicitNullChecks()) {
1142 *pcrLabel = GenExplicitNullCheck(TargetReg(kArg1), info->opt_flags);
1143 } else {
1144 *pcrLabel = nullptr;
1145 // In lieu of generating a check for kArg1 being null, we need to
1146 // perform a load when doing implicit checks.
1147 RegStorage tmp = AllocTemp();
buzbee695d13a2014-04-19 13:32:20 -07001148 Load32Disp(TargetReg(kArg1), 0, tmp);
Dave Allisonf9439142014-03-27 15:10:22 -07001149 MarkPossibleNullPointerException(info->opt_flags);
1150 FreeTemp(tmp);
1151 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001152 }
1153 return call_state;
1154}
1155
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001156RegLocation Mir2Lir::InlineTarget(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001157 RegLocation res;
1158 if (info->result.location == kLocInvalid) {
buzbeea0cd2d72014-06-01 09:33:49 -07001159 res = GetReturn(LocToRegClass(info->result));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001160 } else {
1161 res = info->result;
1162 }
1163 return res;
1164}
1165
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001166RegLocation Mir2Lir::InlineTargetWide(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001167 RegLocation res;
1168 if (info->result.location == kLocInvalid) {
buzbeea0cd2d72014-06-01 09:33:49 -07001169 res = GetReturnWide(kCoreReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001170 } else {
1171 res = info->result;
1172 }
1173 return res;
1174}
1175
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001176bool Mir2Lir::GenInlinedCharAt(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001177 if (cu_->instruction_set == kMips) {
1178 // TODO - add Mips implementation
1179 return false;
1180 }
1181 // Location of reference to data array
1182 int value_offset = mirror::String::ValueOffset().Int32Value();
1183 // Location of count
1184 int count_offset = mirror::String::CountOffset().Int32Value();
1185 // Starting offset within data array
1186 int offset_offset = mirror::String::OffsetOffset().Int32Value();
1187 // Start of char data with array_
1188 int data_offset = mirror::Array::DataOffset(sizeof(uint16_t)).Int32Value();
1189
1190 RegLocation rl_obj = info->args[0];
1191 RegLocation rl_idx = info->args[1];
buzbeea0cd2d72014-06-01 09:33:49 -07001192 rl_obj = LoadValue(rl_obj, kRefReg);
Mark Mendell2b724cb2014-02-06 05:24:20 -08001193 // X86 wants to avoid putting a constant index into a register.
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001194 if (!((cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64)&& rl_idx.is_const)) {
Mark Mendell2b724cb2014-02-06 05:24:20 -08001195 rl_idx = LoadValue(rl_idx, kCoreReg);
1196 }
buzbee2700f7e2014-03-07 09:46:20 -08001197 RegStorage reg_max;
1198 GenNullCheck(rl_obj.reg, info->opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001199 bool range_check = (!(info->opt_flags & MIR_IGNORE_RANGE_CHECK));
Vladimir Marko3bc86152014-03-13 14:11:28 +00001200 LIR* range_check_branch = nullptr;
buzbee2700f7e2014-03-07 09:46:20 -08001201 RegStorage reg_off;
1202 RegStorage reg_ptr;
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001203 if (cu_->instruction_set != kX86 && cu_->instruction_set != kX86_64) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001204 reg_off = AllocTemp();
buzbeea0cd2d72014-06-01 09:33:49 -07001205 reg_ptr = AllocTempRef();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001206 if (range_check) {
1207 reg_max = AllocTemp();
buzbee695d13a2014-04-19 13:32:20 -07001208 Load32Disp(rl_obj.reg, count_offset, reg_max);
Dave Allisonb373e092014-02-20 16:06:36 -08001209 MarkPossibleNullPointerException(info->opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001210 }
buzbee695d13a2014-04-19 13:32:20 -07001211 Load32Disp(rl_obj.reg, offset_offset, reg_off);
Dave Allisonb373e092014-02-20 16:06:36 -08001212 MarkPossibleNullPointerException(info->opt_flags);
buzbee695d13a2014-04-19 13:32:20 -07001213 Load32Disp(rl_obj.reg, value_offset, reg_ptr);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001214 if (range_check) {
Mingyao Yang3a74d152014-04-21 15:39:44 -07001215 // Set up a slow path to allow retry in case of bounds violation */
buzbee2700f7e2014-03-07 09:46:20 -08001216 OpRegReg(kOpCmp, rl_idx.reg, reg_max);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001217 FreeTemp(reg_max);
Vladimir Marko3bc86152014-03-13 14:11:28 +00001218 range_check_branch = OpCondBranch(kCondUge, nullptr);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001219 }
Mark Mendell2b724cb2014-02-06 05:24:20 -08001220 OpRegImm(kOpAdd, reg_ptr, data_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001221 } else {
1222 if (range_check) {
Mark Mendell2b724cb2014-02-06 05:24:20 -08001223 // On x86, we can compare to memory directly
Brian Carlstrom7940e442013-07-12 13:46:57 -07001224 // Set up a launch pad to allow retry in case of bounds violation */
Mark Mendell2b724cb2014-02-06 05:24:20 -08001225 if (rl_idx.is_const) {
Vladimir Marko3bc86152014-03-13 14:11:28 +00001226 range_check_branch = OpCmpMemImmBranch(
buzbee2700f7e2014-03-07 09:46:20 -08001227 kCondUlt, RegStorage::InvalidReg(), rl_obj.reg, count_offset,
Vladimir Marko3bc86152014-03-13 14:11:28 +00001228 mir_graph_->ConstantValue(rl_idx.orig_sreg), nullptr);
Mark Mendell2b724cb2014-02-06 05:24:20 -08001229 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001230 OpRegMem(kOpCmp, rl_idx.reg, rl_obj.reg, count_offset);
Vladimir Marko3bc86152014-03-13 14:11:28 +00001231 range_check_branch = OpCondBranch(kCondUge, nullptr);
Mark Mendell2b724cb2014-02-06 05:24:20 -08001232 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001233 }
1234 reg_off = AllocTemp();
buzbeea0cd2d72014-06-01 09:33:49 -07001235 reg_ptr = AllocTempRef();
buzbee695d13a2014-04-19 13:32:20 -07001236 Load32Disp(rl_obj.reg, offset_offset, reg_off);
buzbeea0cd2d72014-06-01 09:33:49 -07001237 LoadRefDisp(rl_obj.reg, value_offset, reg_ptr);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001238 }
Mark Mendell2b724cb2014-02-06 05:24:20 -08001239 if (rl_idx.is_const) {
1240 OpRegImm(kOpAdd, reg_off, mir_graph_->ConstantValue(rl_idx.orig_sreg));
1241 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001242 OpRegReg(kOpAdd, reg_off, rl_idx.reg);
Mark Mendell2b724cb2014-02-06 05:24:20 -08001243 }
buzbee2700f7e2014-03-07 09:46:20 -08001244 FreeTemp(rl_obj.reg);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00001245 if (rl_idx.location == kLocPhysReg) {
buzbee2700f7e2014-03-07 09:46:20 -08001246 FreeTemp(rl_idx.reg);
Mark Mendell2b724cb2014-02-06 05:24:20 -08001247 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001248 RegLocation rl_dest = InlineTarget(info);
1249 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001250 if (cu_->instruction_set != kX86 && cu_->instruction_set != kX86_64) {
buzbee2700f7e2014-03-07 09:46:20 -08001251 LoadBaseIndexed(reg_ptr, reg_off, rl_result.reg, 1, kUnsignedHalf);
Mark Mendell2b724cb2014-02-06 05:24:20 -08001252 } else {
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001253 LoadBaseIndexedDisp(reg_ptr, reg_off, 1, data_offset, rl_result.reg, kUnsignedHalf);
Mark Mendell2b724cb2014-02-06 05:24:20 -08001254 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001255 FreeTemp(reg_off);
1256 FreeTemp(reg_ptr);
1257 StoreValue(rl_dest, rl_result);
1258 if (range_check) {
Vladimir Marko3bc86152014-03-13 14:11:28 +00001259 DCHECK(range_check_branch != nullptr);
1260 info->opt_flags |= MIR_IGNORE_NULL_CHECK; // Record that we've already null checked.
Mingyao Yang3a74d152014-04-21 15:39:44 -07001261 AddIntrinsicSlowPath(info, range_check_branch);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001262 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001263 return true;
1264}
1265
1266// Generates an inlined String.is_empty or String.length.
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001267bool Mir2Lir::GenInlinedStringIsEmptyOrLength(CallInfo* info, bool is_empty) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001268 if (cu_->instruction_set == kMips) {
1269 // TODO - add Mips implementation
1270 return false;
1271 }
1272 // dst = src.length();
1273 RegLocation rl_obj = info->args[0];
buzbeea0cd2d72014-06-01 09:33:49 -07001274 rl_obj = LoadValue(rl_obj, kRefReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001275 RegLocation rl_dest = InlineTarget(info);
1276 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001277 GenNullCheck(rl_obj.reg, info->opt_flags);
buzbee695d13a2014-04-19 13:32:20 -07001278 Load32Disp(rl_obj.reg, mirror::String::CountOffset().Int32Value(), rl_result.reg);
Dave Allisonb373e092014-02-20 16:06:36 -08001279 MarkPossibleNullPointerException(info->opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001280 if (is_empty) {
1281 // dst = (dst == 0);
1282 if (cu_->instruction_set == kThumb2) {
buzbee2700f7e2014-03-07 09:46:20 -08001283 RegStorage t_reg = AllocTemp();
1284 OpRegReg(kOpNeg, t_reg, rl_result.reg);
1285 OpRegRegReg(kOpAdc, rl_result.reg, rl_result.reg, t_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001286 } else {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001287 DCHECK(cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64);
buzbee2700f7e2014-03-07 09:46:20 -08001288 OpRegImm(kOpSub, rl_result.reg, 1);
1289 OpRegImm(kOpLsr, rl_result.reg, 31);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001290 }
1291 }
1292 StoreValue(rl_dest, rl_result);
1293 return true;
1294}
1295
Vladimir Marko6bdf1ff2013-10-29 17:40:46 +00001296bool Mir2Lir::GenInlinedReverseBytes(CallInfo* info, OpSize size) {
1297 if (cu_->instruction_set == kMips) {
1298 // TODO - add Mips implementation
1299 return false;
1300 }
1301 RegLocation rl_src_i = info->args[0];
buzbee695d13a2014-04-19 13:32:20 -07001302 RegLocation rl_dest = (size == k64) ? InlineTargetWide(info) : InlineTarget(info); // result reg
Vladimir Marko6bdf1ff2013-10-29 17:40:46 +00001303 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee695d13a2014-04-19 13:32:20 -07001304 if (size == k64) {
Vladimir Marko6bdf1ff2013-10-29 17:40:46 +00001305 RegLocation rl_i = LoadValueWide(rl_src_i, kCoreReg);
buzbee2700f7e2014-03-07 09:46:20 -08001306 RegStorage r_i_low = rl_i.reg.GetLow();
1307 if (rl_i.reg.GetLowReg() == rl_result.reg.GetLowReg()) {
Bill Buzbee00e1ec62014-02-27 23:44:13 +00001308 // First REV shall clobber rl_result.reg.GetReg(), save the value in a temp for the second REV.
Vladimir Markof246af22013-11-27 12:30:15 +00001309 r_i_low = AllocTemp();
buzbee2700f7e2014-03-07 09:46:20 -08001310 OpRegCopy(r_i_low, rl_i.reg);
Vladimir Markof246af22013-11-27 12:30:15 +00001311 }
buzbee2700f7e2014-03-07 09:46:20 -08001312 OpRegReg(kOpRev, rl_result.reg.GetLow(), rl_i.reg.GetHigh());
1313 OpRegReg(kOpRev, rl_result.reg.GetHigh(), r_i_low);
1314 if (rl_i.reg.GetLowReg() == rl_result.reg.GetLowReg()) {
Vladimir Markof246af22013-11-27 12:30:15 +00001315 FreeTemp(r_i_low);
1316 }
Vladimir Marko6bdf1ff2013-10-29 17:40:46 +00001317 StoreValueWide(rl_dest, rl_result);
1318 } else {
buzbee695d13a2014-04-19 13:32:20 -07001319 DCHECK(size == k32 || size == kSignedHalf);
1320 OpKind op = (size == k32) ? kOpRev : kOpRevsh;
Vladimir Marko6bdf1ff2013-10-29 17:40:46 +00001321 RegLocation rl_i = LoadValue(rl_src_i, kCoreReg);
buzbee2700f7e2014-03-07 09:46:20 -08001322 OpRegReg(op, rl_result.reg, rl_i.reg);
Vladimir Marko6bdf1ff2013-10-29 17:40:46 +00001323 StoreValue(rl_dest, rl_result);
1324 }
1325 return true;
1326}
1327
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001328bool Mir2Lir::GenInlinedAbsInt(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001329 if (cu_->instruction_set == kMips) {
1330 // TODO - add Mips implementation
1331 return false;
1332 }
1333 RegLocation rl_src = info->args[0];
1334 rl_src = LoadValue(rl_src, kCoreReg);
1335 RegLocation rl_dest = InlineTarget(info);
1336 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001337 RegStorage sign_reg = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001338 // abs(x) = y<=x>>31, (x+y)^y.
buzbee2700f7e2014-03-07 09:46:20 -08001339 OpRegRegImm(kOpAsr, sign_reg, rl_src.reg, 31);
1340 OpRegRegReg(kOpAdd, rl_result.reg, rl_src.reg, sign_reg);
1341 OpRegReg(kOpXor, rl_result.reg, sign_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001342 StoreValue(rl_dest, rl_result);
1343 return true;
1344}
1345
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001346bool Mir2Lir::GenInlinedAbsLong(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001347 if (cu_->instruction_set == kMips) {
1348 // TODO - add Mips implementation
1349 return false;
1350 }
Vladimir Markob9823312014-03-20 17:38:43 +00001351 RegLocation rl_src = info->args[0];
1352 rl_src = LoadValueWide(rl_src, kCoreReg);
1353 RegLocation rl_dest = InlineTargetWide(info);
1354 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
1355
1356 // If on x86 or if we would clobber a register needed later, just copy the source first.
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001357 if (cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64 || rl_result.reg.GetLowReg() == rl_src.reg.GetHighReg()) {
buzbee2700f7e2014-03-07 09:46:20 -08001358 OpRegCopyWide(rl_result.reg, rl_src.reg);
1359 if (rl_result.reg.GetLowReg() != rl_src.reg.GetLowReg() &&
1360 rl_result.reg.GetLowReg() != rl_src.reg.GetHighReg() &&
1361 rl_result.reg.GetHighReg() != rl_src.reg.GetLowReg() &&
Vladimir Markob9823312014-03-20 17:38:43 +00001362 rl_result.reg.GetHighReg() != rl_src.reg.GetHighReg()) {
1363 // Reuse source registers to avoid running out of temps.
buzbee2700f7e2014-03-07 09:46:20 -08001364 FreeTemp(rl_src.reg);
Vladimir Markob9823312014-03-20 17:38:43 +00001365 }
1366 rl_src = rl_result;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001367 }
Vladimir Markob9823312014-03-20 17:38:43 +00001368
1369 // abs(x) = y<=x>>31, (x+y)^y.
buzbee2700f7e2014-03-07 09:46:20 -08001370 RegStorage sign_reg = AllocTemp();
1371 OpRegRegImm(kOpAsr, sign_reg, rl_src.reg.GetHigh(), 31);
1372 OpRegRegReg(kOpAdd, rl_result.reg.GetLow(), rl_src.reg.GetLow(), sign_reg);
1373 OpRegRegReg(kOpAdc, rl_result.reg.GetHigh(), rl_src.reg.GetHigh(), sign_reg);
1374 OpRegReg(kOpXor, rl_result.reg.GetLow(), sign_reg);
1375 OpRegReg(kOpXor, rl_result.reg.GetHigh(), sign_reg);
buzbee082833c2014-05-17 23:16:26 -07001376 FreeTemp(sign_reg);
Vladimir Markob9823312014-03-20 17:38:43 +00001377 StoreValueWide(rl_dest, rl_result);
1378 return true;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001379}
1380
Yixin Shoudbb17e32014-02-07 05:09:30 -08001381bool Mir2Lir::GenInlinedAbsFloat(CallInfo* info) {
1382 if (cu_->instruction_set == kMips) {
1383 // TODO - add Mips implementation
1384 return false;
1385 }
1386 RegLocation rl_src = info->args[0];
1387 rl_src = LoadValue(rl_src, kCoreReg);
1388 RegLocation rl_dest = InlineTarget(info);
1389 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001390 OpRegRegImm(kOpAnd, rl_result.reg, rl_src.reg, 0x7fffffff);
Yixin Shoudbb17e32014-02-07 05:09:30 -08001391 StoreValue(rl_dest, rl_result);
1392 return true;
1393}
1394
1395bool Mir2Lir::GenInlinedAbsDouble(CallInfo* info) {
1396 if (cu_->instruction_set == kMips) {
1397 // TODO - add Mips implementation
1398 return false;
1399 }
1400 RegLocation rl_src = info->args[0];
1401 rl_src = LoadValueWide(rl_src, kCoreReg);
1402 RegLocation rl_dest = InlineTargetWide(info);
1403 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001404 OpRegCopyWide(rl_result.reg, rl_src.reg);
1405 OpRegImm(kOpAnd, rl_result.reg.GetHigh(), 0x7fffffff);
Yixin Shoudbb17e32014-02-07 05:09:30 -08001406 StoreValueWide(rl_dest, rl_result);
1407 return true;
1408}
1409
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001410bool Mir2Lir::GenInlinedFloatCvt(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001411 if (cu_->instruction_set == kMips) {
1412 // TODO - add Mips implementation
1413 return false;
1414 }
1415 RegLocation rl_src = info->args[0];
1416 RegLocation rl_dest = InlineTarget(info);
1417 StoreValue(rl_dest, rl_src);
1418 return true;
1419}
1420
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001421bool Mir2Lir::GenInlinedDoubleCvt(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001422 if (cu_->instruction_set == kMips) {
1423 // TODO - add Mips implementation
1424 return false;
1425 }
1426 RegLocation rl_src = info->args[0];
1427 RegLocation rl_dest = InlineTargetWide(info);
1428 StoreValueWide(rl_dest, rl_src);
1429 return true;
1430}
1431
1432/*
Vladimir Marko3bc86152014-03-13 14:11:28 +00001433 * Fast String.indexOf(I) & (II). Tests for simple case of char <= 0xFFFF,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001434 * otherwise bails to standard library code.
1435 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001436bool Mir2Lir::GenInlinedIndexOf(CallInfo* info, bool zero_based) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001437 if (cu_->instruction_set == kMips) {
1438 // TODO - add Mips implementation
1439 return false;
1440 }
Vladimir Marko3bc86152014-03-13 14:11:28 +00001441 RegLocation rl_obj = info->args[0];
1442 RegLocation rl_char = info->args[1];
1443 if (rl_char.is_const && (mir_graph_->ConstantValue(rl_char) & ~0xFFFF) != 0) {
1444 // Code point beyond 0xFFFF. Punt to the real String.indexOf().
1445 return false;
1446 }
1447
Vladimir Marko31c2aac2013-12-09 16:31:19 +00001448 ClobberCallerSave();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001449 LockCallTemps(); // Using fixed registers
buzbee2700f7e2014-03-07 09:46:20 -08001450 RegStorage reg_ptr = TargetReg(kArg0);
1451 RegStorage reg_char = TargetReg(kArg1);
1452 RegStorage reg_start = TargetReg(kArg2);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001453
Brian Carlstrom7940e442013-07-12 13:46:57 -07001454 LoadValueDirectFixed(rl_obj, reg_ptr);
1455 LoadValueDirectFixed(rl_char, reg_char);
1456 if (zero_based) {
1457 LoadConstant(reg_start, 0);
1458 } else {
buzbeea44d4f52014-03-05 11:26:39 -08001459 RegLocation rl_start = info->args[2]; // 3rd arg only present in III flavor of IndexOf.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001460 LoadValueDirectFixed(rl_start, reg_start);
1461 }
Andreas Gampe2f244e92014-05-08 03:35:25 -07001462 RegStorage r_tgt = Is64BitInstructionSet(cu_->instruction_set) ?
1463 LoadHelper(QUICK_ENTRYPOINT_OFFSET(8, pIndexOf)) :
1464 LoadHelper(QUICK_ENTRYPOINT_OFFSET(4, pIndexOf));
Dave Allisonf9439142014-03-27 15:10:22 -07001465 GenExplicitNullCheck(reg_ptr, info->opt_flags);
Vladimir Marko3bc86152014-03-13 14:11:28 +00001466 LIR* high_code_point_branch =
1467 rl_char.is_const ? nullptr : OpCmpImmBranch(kCondGt, reg_char, 0xFFFF, nullptr);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001468 // NOTE: not a safepoint
Mark Mendell4028a6c2014-02-19 20:06:20 -08001469 OpReg(kOpBlx, r_tgt);
Vladimir Marko3bc86152014-03-13 14:11:28 +00001470 if (!rl_char.is_const) {
1471 // Add the slow path for code points beyond 0xFFFF.
1472 DCHECK(high_code_point_branch != nullptr);
1473 LIR* resume_tgt = NewLIR0(kPseudoTargetLabel);
1474 info->opt_flags |= MIR_IGNORE_NULL_CHECK; // Record that we've null checked.
Mingyao Yang3a74d152014-04-21 15:39:44 -07001475 AddIntrinsicSlowPath(info, high_code_point_branch, resume_tgt);
Vladimir Marko3bc86152014-03-13 14:11:28 +00001476 } else {
1477 DCHECK_EQ(mir_graph_->ConstantValue(rl_char) & ~0xFFFF, 0);
1478 DCHECK(high_code_point_branch == nullptr);
1479 }
buzbeea0cd2d72014-06-01 09:33:49 -07001480 RegLocation rl_return = GetReturn(kCoreReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001481 RegLocation rl_dest = InlineTarget(info);
1482 StoreValue(rl_dest, rl_return);
1483 return true;
1484}
1485
1486/* Fast string.compareTo(Ljava/lang/string;)I. */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001487bool Mir2Lir::GenInlinedStringCompareTo(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001488 if (cu_->instruction_set == kMips) {
1489 // TODO - add Mips implementation
1490 return false;
1491 }
Vladimir Marko31c2aac2013-12-09 16:31:19 +00001492 ClobberCallerSave();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001493 LockCallTemps(); // Using fixed registers
buzbee2700f7e2014-03-07 09:46:20 -08001494 RegStorage reg_this = TargetReg(kArg0);
1495 RegStorage reg_cmp = TargetReg(kArg1);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001496
1497 RegLocation rl_this = info->args[0];
1498 RegLocation rl_cmp = info->args[1];
1499 LoadValueDirectFixed(rl_this, reg_this);
1500 LoadValueDirectFixed(rl_cmp, reg_cmp);
Andreas Gampe2f244e92014-05-08 03:35:25 -07001501 RegStorage r_tgt;
1502 if (cu_->instruction_set != kX86 && cu_->instruction_set != kX86_64) {
1503 if (Is64BitInstructionSet(cu_->instruction_set)) {
1504 r_tgt = LoadHelper(QUICK_ENTRYPOINT_OFFSET(8, pStringCompareTo));
1505 } else {
1506 r_tgt = LoadHelper(QUICK_ENTRYPOINT_OFFSET(4, pStringCompareTo));
1507 }
1508 } else {
1509 r_tgt = RegStorage::InvalidReg();
1510 }
Dave Allisonf9439142014-03-27 15:10:22 -07001511 GenExplicitNullCheck(reg_this, info->opt_flags);
Vladimir Marko3bc86152014-03-13 14:11:28 +00001512 info->opt_flags |= MIR_IGNORE_NULL_CHECK; // Record that we've null checked.
Brian Carlstrom7934ac22013-07-26 10:54:15 -07001513 // TUNING: check if rl_cmp.s_reg_low is already null checked
Vladimir Marko3bc86152014-03-13 14:11:28 +00001514 LIR* cmp_null_check_branch = OpCmpImmBranch(kCondEq, reg_cmp, 0, nullptr);
Mingyao Yang3a74d152014-04-21 15:39:44 -07001515 AddIntrinsicSlowPath(info, cmp_null_check_branch);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001516 // NOTE: not a safepoint
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001517 if (cu_->instruction_set != kX86 && cu_->instruction_set != kX86_64) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001518 OpReg(kOpBlx, r_tgt);
1519 } else {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001520 if (Is64BitInstructionSet(cu_->instruction_set)) {
1521 OpThreadMem(kOpBlx, QUICK_ENTRYPOINT_OFFSET(8, pStringCompareTo));
1522 } else {
1523 OpThreadMem(kOpBlx, QUICK_ENTRYPOINT_OFFSET(4, pStringCompareTo));
1524 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001525 }
buzbeea0cd2d72014-06-01 09:33:49 -07001526 RegLocation rl_return = GetReturn(kCoreReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001527 RegLocation rl_dest = InlineTarget(info);
1528 StoreValue(rl_dest, rl_return);
1529 return true;
1530}
1531
1532bool Mir2Lir::GenInlinedCurrentThread(CallInfo* info) {
1533 RegLocation rl_dest = InlineTarget(info);
1534 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Andreas Gampe2f244e92014-05-08 03:35:25 -07001535
1536 switch (cu_->instruction_set) {
1537 case kArm:
1538 // Fall-through.
1539 case kThumb2:
1540 // Fall-through.
1541 case kMips:
1542 Load32Disp(TargetReg(kSelf), Thread::PeerOffset<4>().Int32Value(), rl_result.reg);
1543 break;
1544
1545 case kArm64:
1546 Load32Disp(TargetReg(kSelf), Thread::PeerOffset<8>().Int32Value(), rl_result.reg);
1547 break;
1548
1549 case kX86:
1550 reinterpret_cast<X86Mir2Lir*>(this)->OpRegThreadMem(kOpMov, rl_result.reg,
1551 Thread::PeerOffset<4>());
1552 break;
1553
1554 case kX86_64:
1555 reinterpret_cast<X86Mir2Lir*>(this)->OpRegThreadMem(kOpMov, rl_result.reg,
1556 Thread::PeerOffset<8>());
1557 break;
1558
1559 default:
1560 LOG(FATAL) << "Unexpected isa " << cu_->instruction_set;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001561 }
1562 StoreValue(rl_dest, rl_result);
1563 return true;
1564}
1565
1566bool Mir2Lir::GenInlinedUnsafeGet(CallInfo* info,
1567 bool is_long, bool is_volatile) {
1568 if (cu_->instruction_set == kMips) {
1569 // TODO - add Mips implementation
1570 return false;
1571 }
1572 // Unused - RegLocation rl_src_unsafe = info->args[0];
1573 RegLocation rl_src_obj = info->args[1]; // Object
1574 RegLocation rl_src_offset = info->args[2]; // long low
buzbee2700f7e2014-03-07 09:46:20 -08001575 rl_src_offset = NarrowRegLoc(rl_src_offset); // ignore high half in info->args[3]
Mark Mendell55d0eac2014-02-06 11:02:52 -08001576 RegLocation rl_dest = is_long ? InlineTargetWide(info) : InlineTarget(info); // result reg
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001577
buzbeea0cd2d72014-06-01 09:33:49 -07001578 RegLocation rl_object = LoadValue(rl_src_obj, kRefReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001579 RegLocation rl_offset = LoadValue(rl_src_offset, kCoreReg);
1580 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
1581 if (is_long) {
Dmitry Petrochenko9bf549d2014-05-12 11:14:46 +07001582 if (cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64) {
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001583 LoadBaseIndexedDisp(rl_object.reg, rl_offset.reg, 0, 0, rl_result.reg, k64);
Mathieu Chartier7c95cef2014-04-02 17:09:17 -07001584 } else {
1585 RegStorage rl_temp_offset = AllocTemp();
1586 OpRegRegReg(kOpAdd, rl_temp_offset, rl_object.reg, rl_offset.reg);
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001587 LoadBaseDisp(rl_temp_offset, 0, rl_result.reg, k64);
buzbee091cc402014-03-31 10:14:40 -07001588 FreeTemp(rl_temp_offset);
Mathieu Chartier7c95cef2014-04-02 17:09:17 -07001589 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001590 } else {
buzbee695d13a2014-04-19 13:32:20 -07001591 LoadBaseIndexed(rl_object.reg, rl_offset.reg, rl_result.reg, 0, k32);
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001592 }
1593
1594 if (is_volatile) {
1595 // Without context sensitive analysis, we must issue the most conservative barriers.
1596 // In this case, either a load or store may follow so we issue both barriers.
1597 GenMemBarrier(kLoadLoad);
1598 GenMemBarrier(kLoadStore);
1599 }
1600
1601 if (is_long) {
1602 StoreValueWide(rl_dest, rl_result);
1603 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001604 StoreValue(rl_dest, rl_result);
1605 }
1606 return true;
1607}
1608
1609bool Mir2Lir::GenInlinedUnsafePut(CallInfo* info, bool is_long,
1610 bool is_object, bool is_volatile, bool is_ordered) {
1611 if (cu_->instruction_set == kMips) {
1612 // TODO - add Mips implementation
1613 return false;
1614 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001615 // Unused - RegLocation rl_src_unsafe = info->args[0];
1616 RegLocation rl_src_obj = info->args[1]; // Object
1617 RegLocation rl_src_offset = info->args[2]; // long low
buzbee2700f7e2014-03-07 09:46:20 -08001618 rl_src_offset = NarrowRegLoc(rl_src_offset); // ignore high half in info->args[3]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001619 RegLocation rl_src_value = info->args[4]; // value to store
1620 if (is_volatile || is_ordered) {
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001621 // There might have been a store before this volatile one so insert StoreStore barrier.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001622 GenMemBarrier(kStoreStore);
1623 }
buzbeea0cd2d72014-06-01 09:33:49 -07001624 RegLocation rl_object = LoadValue(rl_src_obj, kRefReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001625 RegLocation rl_offset = LoadValue(rl_src_offset, kCoreReg);
1626 RegLocation rl_value;
1627 if (is_long) {
1628 rl_value = LoadValueWide(rl_src_value, kCoreReg);
Dmitry Petrochenko9bf549d2014-05-12 11:14:46 +07001629 if (cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64) {
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001630 StoreBaseIndexedDisp(rl_object.reg, rl_offset.reg, 0, 0, rl_value.reg, k64);
Mathieu Chartier7c95cef2014-04-02 17:09:17 -07001631 } else {
1632 RegStorage rl_temp_offset = AllocTemp();
1633 OpRegRegReg(kOpAdd, rl_temp_offset, rl_object.reg, rl_offset.reg);
Vladimir Marko455759b2014-05-06 20:49:36 +01001634 StoreBaseDisp(rl_temp_offset, 0, rl_value.reg, k64);
buzbee091cc402014-03-31 10:14:40 -07001635 FreeTemp(rl_temp_offset);
Mathieu Chartier7c95cef2014-04-02 17:09:17 -07001636 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001637 } else {
buzbeea0cd2d72014-06-01 09:33:49 -07001638 rl_value = LoadValue(rl_src_value);
buzbee695d13a2014-04-19 13:32:20 -07001639 StoreBaseIndexed(rl_object.reg, rl_offset.reg, rl_value.reg, 0, k32);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001640 }
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08001641
1642 // Free up the temp early, to ensure x86 doesn't run out of temporaries in MarkGCCard.
buzbee091cc402014-03-31 10:14:40 -07001643 FreeTemp(rl_offset.reg);
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001644
Brian Carlstrom7940e442013-07-12 13:46:57 -07001645 if (is_volatile) {
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001646 // A load might follow the volatile store so insert a StoreLoad barrier.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001647 GenMemBarrier(kStoreLoad);
1648 }
1649 if (is_object) {
buzbee2700f7e2014-03-07 09:46:20 -08001650 MarkGCCard(rl_value.reg, rl_object.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001651 }
1652 return true;
1653}
1654
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001655void Mir2Lir::GenInvoke(CallInfo* info) {
Vladimir Marko9820b7c2014-01-02 16:40:37 +00001656 if ((info->opt_flags & MIR_INLINED) != 0) {
1657 // Already inlined but we may still need the null check.
1658 if (info->type != kStatic &&
1659 ((cu_->disable_opt & (1 << kNullCheckElimination)) != 0 ||
1660 (info->opt_flags & MIR_IGNORE_NULL_CHECK) == 0)) {
buzbeea0cd2d72014-06-01 09:33:49 -07001661 RegLocation rl_obj = LoadValue(info->args[0], kRefReg);
Mingyao Yange643a172014-04-08 11:02:52 -07001662 GenNullCheck(rl_obj.reg);
Vladimir Marko9820b7c2014-01-02 16:40:37 +00001663 }
1664 return;
1665 }
Vladimir Marko3bc86152014-03-13 14:11:28 +00001666 DCHECK(cu_->compiler_driver->GetMethodInlinerMap() != nullptr);
Dmitry Petrochenko4c800432014-05-08 12:20:24 +07001667 // TODO: Enable instrinsics for x86_64
1668 // Temporary disable intrinsics for x86_64. We will enable them later step by step.
1669 if (cu_->instruction_set != kX86_64) {
1670 if (cu_->compiler_driver->GetMethodInlinerMap()->GetMethodInliner(cu_->dex_file)
1671 ->GenIntrinsic(this, info)) {
1672 return;
1673 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001674 }
Vladimir Marko3bc86152014-03-13 14:11:28 +00001675 GenInvokeNoInline(info);
1676}
1677
Andreas Gampe2f244e92014-05-08 03:35:25 -07001678template <size_t pointer_size>
1679static LIR* GenInvokeNoInlineCall(Mir2Lir* mir_to_lir, InvokeType type) {
1680 ThreadOffset<pointer_size> trampoline(-1);
1681 switch (type) {
1682 case kInterface:
1683 trampoline = QUICK_ENTRYPOINT_OFFSET(pointer_size, pInvokeInterfaceTrampolineWithAccessCheck);
1684 break;
1685 case kDirect:
1686 trampoline = QUICK_ENTRYPOINT_OFFSET(pointer_size, pInvokeDirectTrampolineWithAccessCheck);
1687 break;
1688 case kStatic:
1689 trampoline = QUICK_ENTRYPOINT_OFFSET(pointer_size, pInvokeStaticTrampolineWithAccessCheck);
1690 break;
1691 case kSuper:
1692 trampoline = QUICK_ENTRYPOINT_OFFSET(pointer_size, pInvokeSuperTrampolineWithAccessCheck);
1693 break;
1694 case kVirtual:
1695 trampoline = QUICK_ENTRYPOINT_OFFSET(pointer_size, pInvokeVirtualTrampolineWithAccessCheck);
1696 break;
1697 default:
1698 LOG(FATAL) << "Unexpected invoke type";
1699 }
1700 return mir_to_lir->OpThreadMem(kOpBlx, trampoline);
1701}
1702
Vladimir Marko3bc86152014-03-13 14:11:28 +00001703void Mir2Lir::GenInvokeNoInline(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001704 int call_state = 0;
1705 LIR* null_ck;
1706 LIR** p_null_ck = NULL;
1707 NextCallInsn next_call_insn;
1708 FlushAllRegs(); /* Everything to home location */
1709 // Explicit register usage
1710 LockCallTemps();
1711
Vladimir Markof096aad2014-01-23 15:51:58 +00001712 const MirMethodLoweringInfo& method_info = mir_graph_->GetMethodLoweringInfo(info->mir);
1713 cu_->compiler_driver->ProcessedInvoke(method_info.GetInvokeType(), method_info.StatsFlags());
Mark Mendelle87f9b52014-04-30 14:13:18 -04001714 BeginInvoke(info);
Vladimir Markof096aad2014-01-23 15:51:58 +00001715 InvokeType original_type = static_cast<InvokeType>(method_info.GetInvokeType());
1716 info->type = static_cast<InvokeType>(method_info.GetSharpType());
1717 bool fast_path = method_info.FastPath();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001718 bool skip_this;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001719 if (info->type == kInterface) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001720 next_call_insn = fast_path ? NextInterfaceCallInsn : NextInterfaceCallInsnWithAccessCheck;
Jeff Hao88474b42013-10-23 16:24:40 -07001721 skip_this = fast_path;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001722 } else if (info->type == kDirect) {
1723 if (fast_path) {
1724 p_null_ck = &null_ck;
1725 }
1726 next_call_insn = fast_path ? NextSDCallInsn : NextDirectCallInsnSP;
1727 skip_this = false;
1728 } else if (info->type == kStatic) {
1729 next_call_insn = fast_path ? NextSDCallInsn : NextStaticCallInsnSP;
1730 skip_this = false;
1731 } else if (info->type == kSuper) {
1732 DCHECK(!fast_path); // Fast path is a direct call.
1733 next_call_insn = NextSuperCallInsnSP;
1734 skip_this = false;
1735 } else {
1736 DCHECK_EQ(info->type, kVirtual);
1737 next_call_insn = fast_path ? NextVCallInsn : NextVCallInsnSP;
1738 skip_this = fast_path;
1739 }
Vladimir Markof096aad2014-01-23 15:51:58 +00001740 MethodReference target_method = method_info.GetTargetMethod();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001741 if (!info->is_range) {
1742 call_state = GenDalvikArgsNoRange(info, call_state, p_null_ck,
Vladimir Markof096aad2014-01-23 15:51:58 +00001743 next_call_insn, target_method, method_info.VTableIndex(),
1744 method_info.DirectCode(), method_info.DirectMethod(),
Brian Carlstrom7940e442013-07-12 13:46:57 -07001745 original_type, skip_this);
1746 } else {
1747 call_state = GenDalvikArgsRange(info, call_state, p_null_ck,
Vladimir Markof096aad2014-01-23 15:51:58 +00001748 next_call_insn, target_method, method_info.VTableIndex(),
1749 method_info.DirectCode(), method_info.DirectMethod(),
1750 original_type, skip_this);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001751 }
1752 // Finish up any of the call sequence not interleaved in arg loading
1753 while (call_state >= 0) {
Vladimir Markof096aad2014-01-23 15:51:58 +00001754 call_state = next_call_insn(cu_, info, call_state, target_method, method_info.VTableIndex(),
1755 method_info.DirectCode(), method_info.DirectMethod(), original_type);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001756 }
1757 LIR* call_inst;
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001758 if (cu_->instruction_set != kX86 && cu_->instruction_set != kX86_64) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001759 call_inst = OpReg(kOpBlx, TargetReg(kInvokeTgt));
1760 } else {
Jeff Hao88474b42013-10-23 16:24:40 -07001761 if (fast_path) {
Vladimir Markof096aad2014-01-23 15:51:58 +00001762 if (method_info.DirectCode() == static_cast<uintptr_t>(-1)) {
Mark Mendell55d0eac2014-02-06 11:02:52 -08001763 // We can have the linker fixup a call relative.
1764 call_inst =
Jeff Hao49161ce2014-03-12 11:05:25 -07001765 reinterpret_cast<X86Mir2Lir*>(this)->CallWithLinkerFixup(target_method, info->type);
Mark Mendell55d0eac2014-02-06 11:02:52 -08001766 } else {
1767 call_inst = OpMem(kOpBlx, TargetReg(kArg0),
1768 mirror::ArtMethod::EntryPointFromQuickCompiledCodeOffset().Int32Value());
1769 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001770 } else {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001771 // TODO: Extract?
1772 if (Is64BitInstructionSet(cu_->instruction_set)) {
1773 call_inst = GenInvokeNoInlineCall<8>(this, info->type);
1774 } else {
Andreas Gampe3ec5da22014-05-12 18:43:28 -07001775 call_inst = GenInvokeNoInlineCall<4>(this, info->type);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001776 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001777 }
1778 }
Mark Mendelle87f9b52014-04-30 14:13:18 -04001779 EndInvoke(info);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001780 MarkSafepointPC(call_inst);
1781
Vladimir Marko31c2aac2013-12-09 16:31:19 +00001782 ClobberCallerSave();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001783 if (info->result.location != kLocInvalid) {
1784 // We have a following MOVE_RESULT - do it now.
1785 if (info->result.wide) {
buzbeea0cd2d72014-06-01 09:33:49 -07001786 RegLocation ret_loc = GetReturnWide(LocToRegClass(info->result));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001787 StoreValueWide(info->result, ret_loc);
1788 } else {
buzbeea0cd2d72014-06-01 09:33:49 -07001789 RegLocation ret_loc = GetReturn(LocToRegClass(info->result));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001790 StoreValue(info->result, ret_loc);
1791 }
1792 }
1793}
1794
1795} // namespace art