blob: a299ecea7b6f4fdf3464e23edfee8c8727ba6f09 [file] [log] [blame]
Alexandre Rames5319def2014-10-23 10:03:10 +01001/*
2 * Copyright (C) 2014 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "code_generator_arm64.h"
18
Vladimir Markof4f2daa2017-03-20 18:26:59 +000019#include "arch/arm64/asm_support_arm64.h"
Serban Constantinescu579885a2015-02-22 20:51:33 +000020#include "arch/arm64/instruction_set_features_arm64.h"
Mathieu Chartiere401d142015-04-22 13:56:20 -070021#include "art_method.h"
Andreas Gampe5678db52017-06-08 14:11:18 -070022#include "base/bit_utils.h"
23#include "base/bit_utils_iterator.h"
Vladimir Marko94ec2db2017-09-06 17:21:03 +010024#include "class_table.h"
Zheng Xuc6667102015-05-15 16:08:45 +080025#include "code_generator_utils.h"
Vladimir Marko58155012015-08-19 12:49:41 +000026#include "compiled_method.h"
Alexandre Rames5319def2014-10-23 10:03:10 +010027#include "entrypoints/quick/quick_entrypoints.h"
Andreas Gampe1cc7dba2014-12-17 18:43:01 -080028#include "entrypoints/quick/quick_entrypoints_enum.h"
Alexandre Rames5319def2014-10-23 10:03:10 +010029#include "gc/accounting/card_table.h"
Vladimir Markoeebb8212018-06-05 14:57:24 +010030#include "gc/space/image_space.h"
Andreas Gampe09659c22017-09-18 18:23:32 -070031#include "heap_poisoning.h"
Andreas Gampe878d58c2015-01-15 23:24:00 -080032#include "intrinsics.h"
33#include "intrinsics_arm64.h"
Vladimir Markod8dbc8d2017-09-20 13:37:47 +010034#include "linker/linker_patch.h"
Andreas Gampe8cf9cb32017-07-19 09:28:38 -070035#include "lock_word.h"
Alexandre Rames5319def2014-10-23 10:03:10 +010036#include "mirror/array-inl.h"
Mathieu Chartiere401d142015-04-22 13:56:20 -070037#include "mirror/class-inl.h"
Calin Juravlecd6dffe2015-01-08 17:35:35 +000038#include "offsets.h"
Alexandre Rames5319def2014-10-23 10:03:10 +010039#include "thread.h"
40#include "utils/arm64/assembler_arm64.h"
41#include "utils/assembler.h"
42#include "utils/stack_checks.h"
43
Scott Wakeling97c72b72016-06-24 16:19:36 +010044using namespace vixl::aarch64; // NOLINT(build/namespaces)
Artem Serov914d7a82017-02-07 14:33:49 +000045using vixl::ExactAssemblyScope;
46using vixl::CodeBufferCheckScope;
47using vixl::EmissionCheckScope;
Alexandre Rames5319def2014-10-23 10:03:10 +010048
49#ifdef __
50#error "ARM64 Codegen VIXL macro-assembler macro already defined."
51#endif
52
Alexandre Rames5319def2014-10-23 10:03:10 +010053namespace art {
54
Roland Levillain22ccc3a2015-11-24 13:10:05 +000055template<class MirrorType>
56class GcRoot;
57
Alexandre Rames5319def2014-10-23 10:03:10 +010058namespace arm64 {
59
Alexandre Ramesbe919d92016-08-23 18:33:36 +010060using helpers::ARM64EncodableConstantOrRegister;
61using helpers::ArtVixlRegCodeCoherentForRegSet;
Andreas Gampe878d58c2015-01-15 23:24:00 -080062using helpers::CPURegisterFrom;
63using helpers::DRegisterFrom;
64using helpers::FPRegisterFrom;
65using helpers::HeapOperand;
66using helpers::HeapOperandFrom;
Alexandre Ramesbe919d92016-08-23 18:33:36 +010067using helpers::InputCPURegisterOrZeroRegAt;
Andreas Gampe878d58c2015-01-15 23:24:00 -080068using helpers::InputFPRegisterAt;
Andreas Gampe878d58c2015-01-15 23:24:00 -080069using helpers::InputOperandAt;
Alexandre Ramesbe919d92016-08-23 18:33:36 +010070using helpers::InputRegisterAt;
Evgeny Astigeevichf9e90542018-06-25 13:43:53 +010071using helpers::Int64FromLocation;
Alexandre Ramesbe919d92016-08-23 18:33:36 +010072using helpers::IsConstantZeroBitPattern;
Andreas Gampe878d58c2015-01-15 23:24:00 -080073using helpers::LocationFrom;
74using helpers::OperandFromMemOperand;
75using helpers::OutputCPURegister;
76using helpers::OutputFPRegister;
77using helpers::OutputRegister;
Artem Serovd4bccf12017-04-03 18:47:32 +010078using helpers::QRegisterFrom;
Andreas Gampe878d58c2015-01-15 23:24:00 -080079using helpers::RegisterFrom;
80using helpers::StackOperandFrom;
81using helpers::VIXLRegCodeFromART;
82using helpers::WRegisterFrom;
83using helpers::XRegisterFrom;
84
Vladimir Markof3e0ee22015-12-17 15:23:13 +000085// The compare/jump sequence will generate about (1.5 * num_entries + 3) instructions. While jump
Zheng Xu3927c8b2015-11-18 17:46:25 +080086// table version generates 7 instructions and num_entries literals. Compare/jump sequence will
87// generates less code/data with a small num_entries.
Vladimir Markof3e0ee22015-12-17 15:23:13 +000088static constexpr uint32_t kPackedSwitchCompareJumpThreshold = 7;
Alexandre Rames5319def2014-10-23 10:03:10 +010089
Vladimir Markof4f2daa2017-03-20 18:26:59 +000090// Reference load (except object array loads) is using LDR Wt, [Xn, #offset] which can handle
91// offset < 16KiB. For offsets >= 16KiB, the load shall be emitted as two or more instructions.
Vladimir Marko008e09f32018-08-06 15:42:43 +010092// For the Baker read barrier implementation using link-time generated thunks we need to split
Vladimir Markof4f2daa2017-03-20 18:26:59 +000093// the offset explicitly.
94constexpr uint32_t kReferenceLoadMinFarOffset = 16 * KB;
95
Alexandre Rames5319def2014-10-23 10:03:10 +010096inline Condition ARM64Condition(IfCondition cond) {
97 switch (cond) {
98 case kCondEQ: return eq;
99 case kCondNE: return ne;
100 case kCondLT: return lt;
101 case kCondLE: return le;
102 case kCondGT: return gt;
103 case kCondGE: return ge;
Aart Bike9f37602015-10-09 11:15:55 -0700104 case kCondB: return lo;
105 case kCondBE: return ls;
106 case kCondA: return hi;
107 case kCondAE: return hs;
Alexandre Rames5319def2014-10-23 10:03:10 +0100108 }
Roland Levillain7f63c522015-07-13 15:54:55 +0000109 LOG(FATAL) << "Unreachable";
110 UNREACHABLE();
Alexandre Rames5319def2014-10-23 10:03:10 +0100111}
112
Vladimir Markod6e069b2016-01-18 11:11:01 +0000113inline Condition ARM64FPCondition(IfCondition cond, bool gt_bias) {
114 // The ARM64 condition codes can express all the necessary branches, see the
115 // "Meaning (floating-point)" column in the table C1-1 in the ARMv8 reference manual.
116 // There is no dex instruction or HIR that would need the missing conditions
117 // "equal or unordered" or "not equal".
118 switch (cond) {
119 case kCondEQ: return eq;
120 case kCondNE: return ne /* unordered */;
121 case kCondLT: return gt_bias ? cc : lt /* unordered */;
122 case kCondLE: return gt_bias ? ls : le /* unordered */;
123 case kCondGT: return gt_bias ? hi /* unordered */ : gt;
124 case kCondGE: return gt_bias ? cs /* unordered */ : ge;
125 default:
126 LOG(FATAL) << "UNREACHABLE";
127 UNREACHABLE();
128 }
129}
130
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100131Location ARM64ReturnLocation(DataType::Type return_type) {
Alexandre Ramesa89086e2014-11-07 17:13:25 +0000132 // Note that in practice, `LocationFrom(x0)` and `LocationFrom(w0)` create the
133 // same Location object, and so do `LocationFrom(d0)` and `LocationFrom(s0)`,
134 // but we use the exact registers for clarity.
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100135 if (return_type == DataType::Type::kFloat32) {
Alexandre Ramesa89086e2014-11-07 17:13:25 +0000136 return LocationFrom(s0);
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100137 } else if (return_type == DataType::Type::kFloat64) {
Alexandre Ramesa89086e2014-11-07 17:13:25 +0000138 return LocationFrom(d0);
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100139 } else if (return_type == DataType::Type::kInt64) {
Alexandre Ramesa89086e2014-11-07 17:13:25 +0000140 return LocationFrom(x0);
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100141 } else if (return_type == DataType::Type::kVoid) {
Nicolas Geoffray925e5622015-06-03 12:23:32 +0100142 return Location::NoLocation();
Alexandre Ramesa89086e2014-11-07 17:13:25 +0000143 } else {
144 return LocationFrom(w0);
145 }
146}
147
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100148Location InvokeRuntimeCallingConvention::GetReturnLocation(DataType::Type return_type) {
Alexandre Ramesa89086e2014-11-07 17:13:25 +0000149 return ARM64ReturnLocation(return_type);
Alexandre Rames5319def2014-10-23 10:03:10 +0100150}
151
Vladimir Marko3232dbb2018-07-25 15:42:46 +0100152static RegisterSet OneRegInReferenceOutSaveEverythingCallerSaves() {
153 InvokeRuntimeCallingConvention calling_convention;
154 RegisterSet caller_saves = RegisterSet::Empty();
155 caller_saves.Add(Location::RegisterLocation(calling_convention.GetRegisterAt(0).GetCode()));
156 DCHECK_EQ(calling_convention.GetRegisterAt(0).GetCode(),
157 RegisterFrom(calling_convention.GetReturnLocation(DataType::Type::kReference),
158 DataType::Type::kReference).GetCode());
159 return caller_saves;
160}
161
Roland Levillain7cbd27f2016-08-11 23:53:33 +0100162// NOLINT on __ macro to suppress wrong warning/fix (misc-macro-parentheses) from clang-tidy.
163#define __ down_cast<CodeGeneratorARM64*>(codegen)->GetVIXLAssembler()-> // NOLINT
Andreas Gampe542451c2016-07-26 09:02:02 -0700164#define QUICK_ENTRY_POINT(x) QUICK_ENTRYPOINT_OFFSET(kArm64PointerSize, x).Int32Value()
Alexandre Rames5319def2014-10-23 10:03:10 +0100165
Zheng Xuda403092015-04-24 17:35:39 +0800166// Calculate memory accessing operand for save/restore live registers.
167static void SaveRestoreLiveRegistersHelper(CodeGenerator* codegen,
Vladimir Marko804b03f2016-09-14 16:26:36 +0100168 LocationSummary* locations,
Zheng Xuda403092015-04-24 17:35:39 +0800169 int64_t spill_offset,
170 bool is_save) {
Andreas Gampe3db70682018-12-26 15:12:03 -0800171 const uint32_t core_spills = codegen->GetSlowPathSpills(locations, /* core_registers= */ true);
172 const uint32_t fp_spills = codegen->GetSlowPathSpills(locations, /* core_registers= */ false);
Vladimir Marko804b03f2016-09-14 16:26:36 +0100173 DCHECK(ArtVixlRegCodeCoherentForRegSet(core_spills,
Zheng Xuda403092015-04-24 17:35:39 +0800174 codegen->GetNumberOfCoreRegisters(),
Vladimir Marko804b03f2016-09-14 16:26:36 +0100175 fp_spills,
Zheng Xuda403092015-04-24 17:35:39 +0800176 codegen->GetNumberOfFloatingPointRegisters()));
177
Vladimir Marko804b03f2016-09-14 16:26:36 +0100178 CPURegList core_list = CPURegList(CPURegister::kRegister, kXRegSize, core_spills);
Artem Serov7957d952017-04-04 15:44:09 +0100179 unsigned v_reg_size = codegen->GetGraph()->HasSIMD() ? kQRegSize : kDRegSize;
180 CPURegList fp_list = CPURegList(CPURegister::kVRegister, v_reg_size, fp_spills);
Zheng Xuda403092015-04-24 17:35:39 +0800181
182 MacroAssembler* masm = down_cast<CodeGeneratorARM64*>(codegen)->GetVIXLAssembler();
183 UseScratchRegisterScope temps(masm);
184
185 Register base = masm->StackPointer();
Scott Wakeling97c72b72016-06-24 16:19:36 +0100186 int64_t core_spill_size = core_list.GetTotalSizeInBytes();
187 int64_t fp_spill_size = fp_list.GetTotalSizeInBytes();
Zheng Xuda403092015-04-24 17:35:39 +0800188 int64_t reg_size = kXRegSizeInBytes;
189 int64_t max_ls_pair_offset = spill_offset + core_spill_size + fp_spill_size - 2 * reg_size;
190 uint32_t ls_access_size = WhichPowerOf2(reg_size);
Scott Wakeling97c72b72016-06-24 16:19:36 +0100191 if (((core_list.GetCount() > 1) || (fp_list.GetCount() > 1)) &&
Zheng Xuda403092015-04-24 17:35:39 +0800192 !masm->IsImmLSPair(max_ls_pair_offset, ls_access_size)) {
193 // If the offset does not fit in the instruction's immediate field, use an alternate register
194 // to compute the base address(float point registers spill base address).
195 Register new_base = temps.AcquireSameSizeAs(base);
196 __ Add(new_base, base, Operand(spill_offset + core_spill_size));
197 base = new_base;
198 spill_offset = -core_spill_size;
199 int64_t new_max_ls_pair_offset = fp_spill_size - 2 * reg_size;
200 DCHECK(masm->IsImmLSPair(spill_offset, ls_access_size));
201 DCHECK(masm->IsImmLSPair(new_max_ls_pair_offset, ls_access_size));
202 }
203
204 if (is_save) {
205 __ StoreCPURegList(core_list, MemOperand(base, spill_offset));
206 __ StoreCPURegList(fp_list, MemOperand(base, spill_offset + core_spill_size));
207 } else {
208 __ LoadCPURegList(core_list, MemOperand(base, spill_offset));
209 __ LoadCPURegList(fp_list, MemOperand(base, spill_offset + core_spill_size));
210 }
211}
212
213void SlowPathCodeARM64::SaveLiveRegisters(CodeGenerator* codegen, LocationSummary* locations) {
Zheng Xuda403092015-04-24 17:35:39 +0800214 size_t stack_offset = codegen->GetFirstRegisterSlotInSlowPath();
Andreas Gampe3db70682018-12-26 15:12:03 -0800215 const uint32_t core_spills = codegen->GetSlowPathSpills(locations, /* core_registers= */ true);
Vladimir Marko804b03f2016-09-14 16:26:36 +0100216 for (uint32_t i : LowToHighBits(core_spills)) {
217 // If the register holds an object, update the stack mask.
218 if (locations->RegisterContainsObject(i)) {
219 locations->SetStackBit(stack_offset / kVRegSize);
Zheng Xuda403092015-04-24 17:35:39 +0800220 }
Vladimir Marko804b03f2016-09-14 16:26:36 +0100221 DCHECK_LT(stack_offset, codegen->GetFrameSize() - codegen->FrameEntrySpillSize());
222 DCHECK_LT(i, kMaximumNumberOfExpectedRegisters);
223 saved_core_stack_offsets_[i] = stack_offset;
224 stack_offset += kXRegSizeInBytes;
Zheng Xuda403092015-04-24 17:35:39 +0800225 }
226
Artem Serov9df37b92019-07-23 16:41:54 +0100227 const size_t fp_reg_size = codegen->GetGraph()->HasSIMD() ? kQRegSizeInBytes : kDRegSizeInBytes;
Andreas Gampe3db70682018-12-26 15:12:03 -0800228 const uint32_t fp_spills = codegen->GetSlowPathSpills(locations, /* core_registers= */ false);
Vladimir Marko804b03f2016-09-14 16:26:36 +0100229 for (uint32_t i : LowToHighBits(fp_spills)) {
230 DCHECK_LT(stack_offset, codegen->GetFrameSize() - codegen->FrameEntrySpillSize());
231 DCHECK_LT(i, kMaximumNumberOfExpectedRegisters);
232 saved_fpu_stack_offsets_[i] = stack_offset;
Artem Serov9df37b92019-07-23 16:41:54 +0100233 stack_offset += fp_reg_size;
Zheng Xuda403092015-04-24 17:35:39 +0800234 }
235
Vladimir Marko804b03f2016-09-14 16:26:36 +0100236 SaveRestoreLiveRegistersHelper(codegen,
237 locations,
Andreas Gampe3db70682018-12-26 15:12:03 -0800238 codegen->GetFirstRegisterSlotInSlowPath(), /* is_save= */ true);
Zheng Xuda403092015-04-24 17:35:39 +0800239}
240
241void SlowPathCodeARM64::RestoreLiveRegisters(CodeGenerator* codegen, LocationSummary* locations) {
Vladimir Marko804b03f2016-09-14 16:26:36 +0100242 SaveRestoreLiveRegistersHelper(codegen,
243 locations,
Andreas Gampe3db70682018-12-26 15:12:03 -0800244 codegen->GetFirstRegisterSlotInSlowPath(), /* is_save= */ false);
Zheng Xuda403092015-04-24 17:35:39 +0800245}
246
Alexandre Rames5319def2014-10-23 10:03:10 +0100247class BoundsCheckSlowPathARM64 : public SlowPathCodeARM64 {
248 public:
David Srbecky9cd6d372016-02-09 15:24:47 +0000249 explicit BoundsCheckSlowPathARM64(HBoundsCheck* instruction) : SlowPathCodeARM64(instruction) {}
Alexandre Rames5319def2014-10-23 10:03:10 +0100250
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100251 void EmitNativeCode(CodeGenerator* codegen) override {
Serban Constantinescu5a6cc492015-08-13 15:20:25 +0100252 LocationSummary* locations = instruction_->GetLocations();
Alexandre Rames3e69f162014-12-10 10:36:50 +0000253 CodeGeneratorARM64* arm64_codegen = down_cast<CodeGeneratorARM64*>(codegen);
Serban Constantinescu5a6cc492015-08-13 15:20:25 +0100254
Alexandre Rames5319def2014-10-23 10:03:10 +0100255 __ Bind(GetEntryLabel());
David Brazdil77a48ae2015-09-15 12:34:04 +0000256 if (instruction_->CanThrowIntoCatchBlock()) {
257 // Live registers will be restored in the catch block if caught.
258 SaveLiveRegisters(codegen, instruction_->GetLocations());
259 }
Alexandre Rames3e69f162014-12-10 10:36:50 +0000260 // We're moving two locations to locations that could overlap, so we need a parallel
261 // move resolver.
262 InvokeRuntimeCallingConvention calling_convention;
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100263 codegen->EmitParallelMoves(locations->InAt(0),
264 LocationFrom(calling_convention.GetRegisterAt(0)),
265 DataType::Type::kInt32,
266 locations->InAt(1),
267 LocationFrom(calling_convention.GetRegisterAt(1)),
268 DataType::Type::kInt32);
Serban Constantinescu22f81d32016-02-18 16:06:31 +0000269 QuickEntrypointEnum entrypoint = instruction_->AsBoundsCheck()->IsStringCharAt()
270 ? kQuickThrowStringBounds
271 : kQuickThrowArrayBounds;
272 arm64_codegen->InvokeRuntime(entrypoint, instruction_, instruction_->GetDexPc(), this);
Vladimir Marko87f3fcb2016-04-28 15:52:11 +0100273 CheckEntrypointTypes<kQuickThrowStringBounds, void, int32_t, int32_t>();
Andreas Gampe1cc7dba2014-12-17 18:43:01 -0800274 CheckEntrypointTypes<kQuickThrowArrayBounds, void, int32_t, int32_t>();
Alexandre Rames5319def2014-10-23 10:03:10 +0100275 }
276
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100277 bool IsFatal() const override { return true; }
Alexandre Rames8158f282015-08-07 10:26:17 +0100278
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100279 const char* GetDescription() const override { return "BoundsCheckSlowPathARM64"; }
Alexandre Rames9931f312015-06-19 14:47:01 +0100280
Alexandre Rames5319def2014-10-23 10:03:10 +0100281 private:
Alexandre Rames5319def2014-10-23 10:03:10 +0100282 DISALLOW_COPY_AND_ASSIGN(BoundsCheckSlowPathARM64);
283};
284
Alexandre Rames67555f72014-11-18 10:55:16 +0000285class DivZeroCheckSlowPathARM64 : public SlowPathCodeARM64 {
286 public:
David Srbecky9cd6d372016-02-09 15:24:47 +0000287 explicit DivZeroCheckSlowPathARM64(HDivZeroCheck* instruction) : SlowPathCodeARM64(instruction) {}
Alexandre Rames67555f72014-11-18 10:55:16 +0000288
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100289 void EmitNativeCode(CodeGenerator* codegen) override {
Alexandre Rames67555f72014-11-18 10:55:16 +0000290 CodeGeneratorARM64* arm64_codegen = down_cast<CodeGeneratorARM64*>(codegen);
291 __ Bind(GetEntryLabel());
Serban Constantinescu22f81d32016-02-18 16:06:31 +0000292 arm64_codegen->InvokeRuntime(kQuickThrowDivZero, instruction_, instruction_->GetDexPc(), this);
Andreas Gampe1cc7dba2014-12-17 18:43:01 -0800293 CheckEntrypointTypes<kQuickThrowDivZero, void, void>();
Alexandre Rames67555f72014-11-18 10:55:16 +0000294 }
295
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100296 bool IsFatal() const override { return true; }
Alexandre Rames8158f282015-08-07 10:26:17 +0100297
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100298 const char* GetDescription() const override { return "DivZeroCheckSlowPathARM64"; }
Alexandre Rames9931f312015-06-19 14:47:01 +0100299
Alexandre Rames67555f72014-11-18 10:55:16 +0000300 private:
Alexandre Rames67555f72014-11-18 10:55:16 +0000301 DISALLOW_COPY_AND_ASSIGN(DivZeroCheckSlowPathARM64);
302};
303
304class LoadClassSlowPathARM64 : public SlowPathCodeARM64 {
305 public:
Vladimir Markoa9f303c2018-07-20 16:43:56 +0100306 LoadClassSlowPathARM64(HLoadClass* cls, HInstruction* at)
307 : SlowPathCodeARM64(at), cls_(cls) {
Alexandre Rames67555f72014-11-18 10:55:16 +0000308 DCHECK(at->IsLoadClass() || at->IsClinitCheck());
Vladimir Markoa9f303c2018-07-20 16:43:56 +0100309 DCHECK_EQ(instruction_->IsLoadClass(), cls_ == instruction_);
Alexandre Rames67555f72014-11-18 10:55:16 +0000310 }
311
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100312 void EmitNativeCode(CodeGenerator* codegen) override {
Vladimir Marko6bec91c2017-01-09 15:03:12 +0000313 LocationSummary* locations = instruction_->GetLocations();
Vladimir Markoea4c1262017-02-06 19:59:33 +0000314 Location out = locations->Out();
Vladimir Markoa9f303c2018-07-20 16:43:56 +0100315 const uint32_t dex_pc = instruction_->GetDexPc();
316 bool must_resolve_type = instruction_->IsLoadClass() && cls_->MustResolveTypeOnSlowPath();
317 bool must_do_clinit = instruction_->IsClinitCheck() || cls_->MustGenerateClinitCheck();
Alexandre Rames67555f72014-11-18 10:55:16 +0000318
Vladimir Markoa9f303c2018-07-20 16:43:56 +0100319 CodeGeneratorARM64* arm64_codegen = down_cast<CodeGeneratorARM64*>(codegen);
Alexandre Rames67555f72014-11-18 10:55:16 +0000320 __ Bind(GetEntryLabel());
Nicolas Geoffraya8ac9132015-03-13 16:36:36 +0000321 SaveLiveRegisters(codegen, locations);
Alexandre Rames67555f72014-11-18 10:55:16 +0000322
Vladimir Markof3c52b42017-11-17 17:32:12 +0000323 InvokeRuntimeCallingConvention calling_convention;
Vladimir Markoa9f303c2018-07-20 16:43:56 +0100324 if (must_resolve_type) {
325 DCHECK(IsSameDexFile(cls_->GetDexFile(), arm64_codegen->GetGraph()->GetDexFile()));
326 dex::TypeIndex type_index = cls_->GetTypeIndex();
327 __ Mov(calling_convention.GetRegisterAt(0).W(), type_index.index_);
Vladimir Marko9d479252018-07-24 11:35:20 +0100328 arm64_codegen->InvokeRuntime(kQuickResolveType, instruction_, dex_pc, this);
329 CheckEntrypointTypes<kQuickResolveType, void*, uint32_t>();
Vladimir Markoa9f303c2018-07-20 16:43:56 +0100330 // If we also must_do_clinit, the resolved type is now in the correct register.
331 } else {
332 DCHECK(must_do_clinit);
333 Location source = instruction_->IsLoadClass() ? out : locations->InAt(0);
334 arm64_codegen->MoveLocation(LocationFrom(calling_convention.GetRegisterAt(0)),
335 source,
336 cls_->GetType());
337 }
338 if (must_do_clinit) {
339 arm64_codegen->InvokeRuntime(kQuickInitializeStaticStorage, instruction_, dex_pc, this);
340 CheckEntrypointTypes<kQuickInitializeStaticStorage, void*, mirror::Class*>();
Andreas Gampe1cc7dba2014-12-17 18:43:01 -0800341 }
Alexandre Rames67555f72014-11-18 10:55:16 +0000342
343 // Move the class to the desired location.
Alexandre Rames67555f72014-11-18 10:55:16 +0000344 if (out.IsValid()) {
345 DCHECK(out.IsRegister() && !locations->GetLiveRegisters()->ContainsCoreRegister(out.reg()));
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100346 DataType::Type type = instruction_->GetType();
Alexandre Rames3e69f162014-12-10 10:36:50 +0000347 arm64_codegen->MoveLocation(out, calling_convention.GetReturnLocation(type), type);
Alexandre Rames67555f72014-11-18 10:55:16 +0000348 }
Nicolas Geoffraya8ac9132015-03-13 16:36:36 +0000349 RestoreLiveRegisters(codegen, locations);
Alexandre Rames67555f72014-11-18 10:55:16 +0000350 __ B(GetExitLabel());
351 }
352
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100353 const char* GetDescription() const override { return "LoadClassSlowPathARM64"; }
Alexandre Rames9931f312015-06-19 14:47:01 +0100354
Alexandre Rames67555f72014-11-18 10:55:16 +0000355 private:
356 // The class this slow path will load.
357 HLoadClass* const cls_;
358
Alexandre Rames67555f72014-11-18 10:55:16 +0000359 DISALLOW_COPY_AND_ASSIGN(LoadClassSlowPathARM64);
360};
361
Vladimir Markoaad75c62016-10-03 08:46:48 +0000362class LoadStringSlowPathARM64 : public SlowPathCodeARM64 {
363 public:
Vladimir Markof3c52b42017-11-17 17:32:12 +0000364 explicit LoadStringSlowPathARM64(HLoadString* instruction)
365 : SlowPathCodeARM64(instruction) {}
Vladimir Markoaad75c62016-10-03 08:46:48 +0000366
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100367 void EmitNativeCode(CodeGenerator* codegen) override {
Vladimir Markoaad75c62016-10-03 08:46:48 +0000368 LocationSummary* locations = instruction_->GetLocations();
369 DCHECK(!locations->GetLiveRegisters()->ContainsCoreRegister(locations->Out().reg()));
370 CodeGeneratorARM64* arm64_codegen = down_cast<CodeGeneratorARM64*>(codegen);
371
372 __ Bind(GetEntryLabel());
373 SaveLiveRegisters(codegen, locations);
374
Vladimir Markof3c52b42017-11-17 17:32:12 +0000375 InvokeRuntimeCallingConvention calling_convention;
Vladimir Marko6bec91c2017-01-09 15:03:12 +0000376 const dex::StringIndex string_index = instruction_->AsLoadString()->GetStringIndex();
377 __ Mov(calling_convention.GetRegisterAt(0).W(), string_index.index_);
Vladimir Markoaad75c62016-10-03 08:46:48 +0000378 arm64_codegen->InvokeRuntime(kQuickResolveString, instruction_, instruction_->GetDexPc(), this);
379 CheckEntrypointTypes<kQuickResolveString, void*, uint32_t>();
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100380 DataType::Type type = instruction_->GetType();
Vladimir Markoaad75c62016-10-03 08:46:48 +0000381 arm64_codegen->MoveLocation(locations->Out(), calling_convention.GetReturnLocation(type), type);
382
383 RestoreLiveRegisters(codegen, locations);
384
Vladimir Markoaad75c62016-10-03 08:46:48 +0000385 __ B(GetExitLabel());
386 }
387
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100388 const char* GetDescription() const override { return "LoadStringSlowPathARM64"; }
Vladimir Markoaad75c62016-10-03 08:46:48 +0000389
390 private:
391 DISALLOW_COPY_AND_ASSIGN(LoadStringSlowPathARM64);
392};
393
Alexandre Rames5319def2014-10-23 10:03:10 +0100394class NullCheckSlowPathARM64 : public SlowPathCodeARM64 {
395 public:
David Srbecky9cd6d372016-02-09 15:24:47 +0000396 explicit NullCheckSlowPathARM64(HNullCheck* instr) : SlowPathCodeARM64(instr) {}
Alexandre Rames5319def2014-10-23 10:03:10 +0100397
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100398 void EmitNativeCode(CodeGenerator* codegen) override {
Alexandre Rames67555f72014-11-18 10:55:16 +0000399 CodeGeneratorARM64* arm64_codegen = down_cast<CodeGeneratorARM64*>(codegen);
Alexandre Rames5319def2014-10-23 10:03:10 +0100400 __ Bind(GetEntryLabel());
David Brazdil77a48ae2015-09-15 12:34:04 +0000401 if (instruction_->CanThrowIntoCatchBlock()) {
402 // Live registers will be restored in the catch block if caught.
403 SaveLiveRegisters(codegen, instruction_->GetLocations());
404 }
Serban Constantinescu22f81d32016-02-18 16:06:31 +0000405 arm64_codegen->InvokeRuntime(kQuickThrowNullPointer,
406 instruction_,
407 instruction_->GetDexPc(),
408 this);
Andreas Gampe1cc7dba2014-12-17 18:43:01 -0800409 CheckEntrypointTypes<kQuickThrowNullPointer, void, void>();
Alexandre Rames5319def2014-10-23 10:03:10 +0100410 }
411
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100412 bool IsFatal() const override { return true; }
Alexandre Rames8158f282015-08-07 10:26:17 +0100413
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100414 const char* GetDescription() const override { return "NullCheckSlowPathARM64"; }
Alexandre Rames9931f312015-06-19 14:47:01 +0100415
Alexandre Rames5319def2014-10-23 10:03:10 +0100416 private:
Alexandre Rames5319def2014-10-23 10:03:10 +0100417 DISALLOW_COPY_AND_ASSIGN(NullCheckSlowPathARM64);
418};
419
420class SuspendCheckSlowPathARM64 : public SlowPathCodeARM64 {
421 public:
Roland Levillain3887c462015-08-12 18:15:42 +0100422 SuspendCheckSlowPathARM64(HSuspendCheck* instruction, HBasicBlock* successor)
David Srbecky9cd6d372016-02-09 15:24:47 +0000423 : SlowPathCodeARM64(instruction), successor_(successor) {}
Alexandre Rames5319def2014-10-23 10:03:10 +0100424
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100425 void EmitNativeCode(CodeGenerator* codegen) override {
Artem Serov7957d952017-04-04 15:44:09 +0100426 LocationSummary* locations = instruction_->GetLocations();
Alexandre Rames67555f72014-11-18 10:55:16 +0000427 CodeGeneratorARM64* arm64_codegen = down_cast<CodeGeneratorARM64*>(codegen);
Alexandre Rames5319def2014-10-23 10:03:10 +0100428 __ Bind(GetEntryLabel());
Artem Serov7957d952017-04-04 15:44:09 +0100429 SaveLiveRegisters(codegen, locations); // Only saves live 128-bit regs for SIMD.
Serban Constantinescu22f81d32016-02-18 16:06:31 +0000430 arm64_codegen->InvokeRuntime(kQuickTestSuspend, instruction_, instruction_->GetDexPc(), this);
Andreas Gampe1cc7dba2014-12-17 18:43:01 -0800431 CheckEntrypointTypes<kQuickTestSuspend, void, void>();
Artem Serov7957d952017-04-04 15:44:09 +0100432 RestoreLiveRegisters(codegen, locations); // Only restores live 128-bit regs for SIMD.
Alexandre Rames67555f72014-11-18 10:55:16 +0000433 if (successor_ == nullptr) {
434 __ B(GetReturnLabel());
435 } else {
436 __ B(arm64_codegen->GetLabelOf(successor_));
437 }
Alexandre Rames5319def2014-10-23 10:03:10 +0100438 }
439
Scott Wakeling97c72b72016-06-24 16:19:36 +0100440 vixl::aarch64::Label* GetReturnLabel() {
Alexandre Rames5319def2014-10-23 10:03:10 +0100441 DCHECK(successor_ == nullptr);
442 return &return_label_;
443 }
444
Nicolas Geoffraydb216f42015-05-05 17:02:20 +0100445 HBasicBlock* GetSuccessor() const {
446 return successor_;
447 }
448
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100449 const char* GetDescription() const override { return "SuspendCheckSlowPathARM64"; }
Alexandre Rames9931f312015-06-19 14:47:01 +0100450
Alexandre Rames5319def2014-10-23 10:03:10 +0100451 private:
Alexandre Rames5319def2014-10-23 10:03:10 +0100452 // If not null, the block to branch to after the suspend check.
453 HBasicBlock* const successor_;
454
455 // If `successor_` is null, the label to branch to after the suspend check.
Scott Wakeling97c72b72016-06-24 16:19:36 +0100456 vixl::aarch64::Label return_label_;
Alexandre Rames5319def2014-10-23 10:03:10 +0100457
458 DISALLOW_COPY_AND_ASSIGN(SuspendCheckSlowPathARM64);
459};
460
Alexandre Rames67555f72014-11-18 10:55:16 +0000461class TypeCheckSlowPathARM64 : public SlowPathCodeARM64 {
462 public:
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +0000463 TypeCheckSlowPathARM64(HInstruction* instruction, bool is_fatal)
David Srbecky9cd6d372016-02-09 15:24:47 +0000464 : SlowPathCodeARM64(instruction), is_fatal_(is_fatal) {}
Alexandre Rames67555f72014-11-18 10:55:16 +0000465
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100466 void EmitNativeCode(CodeGenerator* codegen) override {
Alexandre Rames3e69f162014-12-10 10:36:50 +0000467 LocationSummary* locations = instruction_->GetLocations();
Mathieu Chartierb99f4d62016-11-07 16:17:26 -0800468
Alexandre Rames3e69f162014-12-10 10:36:50 +0000469 DCHECK(instruction_->IsCheckCast()
470 || !locations->GetLiveRegisters()->ContainsCoreRegister(locations->Out().reg()));
471 CodeGeneratorARM64* arm64_codegen = down_cast<CodeGeneratorARM64*>(codegen);
Serban Constantinescu5a6cc492015-08-13 15:20:25 +0100472 uint32_t dex_pc = instruction_->GetDexPc();
Alexandre Rames3e69f162014-12-10 10:36:50 +0000473
Alexandre Rames67555f72014-11-18 10:55:16 +0000474 __ Bind(GetEntryLabel());
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +0000475
Vladimir Marko87584542017-12-12 17:47:52 +0000476 if (!is_fatal_ || instruction_->CanThrowIntoCatchBlock()) {
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +0000477 SaveLiveRegisters(codegen, locations);
478 }
Alexandre Rames3e69f162014-12-10 10:36:50 +0000479
480 // We're moving two locations to locations that could overlap, so we need a parallel
481 // move resolver.
482 InvokeRuntimeCallingConvention calling_convention;
Mathieu Chartier9fd8c602016-11-14 14:38:53 -0800483 codegen->EmitParallelMoves(locations->InAt(0),
Mathieu Chartierb99f4d62016-11-07 16:17:26 -0800484 LocationFrom(calling_convention.GetRegisterAt(0)),
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100485 DataType::Type::kReference,
Mathieu Chartier9fd8c602016-11-14 14:38:53 -0800486 locations->InAt(1),
Mathieu Chartierb99f4d62016-11-07 16:17:26 -0800487 LocationFrom(calling_convention.GetRegisterAt(1)),
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100488 DataType::Type::kReference);
Alexandre Rames3e69f162014-12-10 10:36:50 +0000489 if (instruction_->IsInstanceOf()) {
Serban Constantinescu22f81d32016-02-18 16:06:31 +0000490 arm64_codegen->InvokeRuntime(kQuickInstanceofNonTrivial, instruction_, dex_pc, this);
Mathieu Chartier9fd8c602016-11-14 14:38:53 -0800491 CheckEntrypointTypes<kQuickInstanceofNonTrivial, size_t, mirror::Object*, mirror::Class*>();
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100492 DataType::Type ret_type = instruction_->GetType();
Alexandre Rames3e69f162014-12-10 10:36:50 +0000493 Location ret_loc = calling_convention.GetReturnLocation(ret_type);
494 arm64_codegen->MoveLocation(locations->Out(), ret_loc, ret_type);
495 } else {
496 DCHECK(instruction_->IsCheckCast());
Mathieu Chartierb99f4d62016-11-07 16:17:26 -0800497 arm64_codegen->InvokeRuntime(kQuickCheckInstanceOf, instruction_, dex_pc, this);
498 CheckEntrypointTypes<kQuickCheckInstanceOf, void, mirror::Object*, mirror::Class*>();
Alexandre Rames3e69f162014-12-10 10:36:50 +0000499 }
500
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +0000501 if (!is_fatal_) {
502 RestoreLiveRegisters(codegen, locations);
503 __ B(GetExitLabel());
504 }
Alexandre Rames67555f72014-11-18 10:55:16 +0000505 }
506
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100507 const char* GetDescription() const override { return "TypeCheckSlowPathARM64"; }
508 bool IsFatal() const override { return is_fatal_; }
Alexandre Rames9931f312015-06-19 14:47:01 +0100509
Alexandre Rames67555f72014-11-18 10:55:16 +0000510 private:
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +0000511 const bool is_fatal_;
Alexandre Rames3e69f162014-12-10 10:36:50 +0000512
Alexandre Rames67555f72014-11-18 10:55:16 +0000513 DISALLOW_COPY_AND_ASSIGN(TypeCheckSlowPathARM64);
514};
515
Mingyao Yangd43b3ac2015-04-01 14:03:04 -0700516class DeoptimizationSlowPathARM64 : public SlowPathCodeARM64 {
517 public:
Aart Bik42249c32016-01-07 15:33:50 -0800518 explicit DeoptimizationSlowPathARM64(HDeoptimize* instruction)
David Srbecky9cd6d372016-02-09 15:24:47 +0000519 : SlowPathCodeARM64(instruction) {}
Mingyao Yangd43b3ac2015-04-01 14:03:04 -0700520
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100521 void EmitNativeCode(CodeGenerator* codegen) override {
Aart Bik42249c32016-01-07 15:33:50 -0800522 CodeGeneratorARM64* arm64_codegen = down_cast<CodeGeneratorARM64*>(codegen);
Mingyao Yangd43b3ac2015-04-01 14:03:04 -0700523 __ Bind(GetEntryLabel());
Nicolas Geoffray4e92c3c2017-05-08 09:34:26 +0100524 LocationSummary* locations = instruction_->GetLocations();
525 SaveLiveRegisters(codegen, locations);
526 InvokeRuntimeCallingConvention calling_convention;
527 __ Mov(calling_convention.GetRegisterAt(0),
528 static_cast<uint32_t>(instruction_->AsDeoptimize()->GetDeoptimizationKind()));
Serban Constantinescu22f81d32016-02-18 16:06:31 +0000529 arm64_codegen->InvokeRuntime(kQuickDeoptimize, instruction_, instruction_->GetDexPc(), this);
Nicolas Geoffray4e92c3c2017-05-08 09:34:26 +0100530 CheckEntrypointTypes<kQuickDeoptimize, void, DeoptimizationKind>();
Mingyao Yangd43b3ac2015-04-01 14:03:04 -0700531 }
532
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100533 const char* GetDescription() const override { return "DeoptimizationSlowPathARM64"; }
Alexandre Rames9931f312015-06-19 14:47:01 +0100534
Mingyao Yangd43b3ac2015-04-01 14:03:04 -0700535 private:
Mingyao Yangd43b3ac2015-04-01 14:03:04 -0700536 DISALLOW_COPY_AND_ASSIGN(DeoptimizationSlowPathARM64);
537};
538
Nicolas Geoffraye0395dd2015-09-25 11:04:45 +0100539class ArraySetSlowPathARM64 : public SlowPathCodeARM64 {
540 public:
David Srbecky9cd6d372016-02-09 15:24:47 +0000541 explicit ArraySetSlowPathARM64(HInstruction* instruction) : SlowPathCodeARM64(instruction) {}
Nicolas Geoffraye0395dd2015-09-25 11:04:45 +0100542
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100543 void EmitNativeCode(CodeGenerator* codegen) override {
Nicolas Geoffraye0395dd2015-09-25 11:04:45 +0100544 LocationSummary* locations = instruction_->GetLocations();
545 __ Bind(GetEntryLabel());
546 SaveLiveRegisters(codegen, locations);
547
548 InvokeRuntimeCallingConvention calling_convention;
Vladimir Markoca6fff82017-10-03 14:49:14 +0100549 HParallelMove parallel_move(codegen->GetGraph()->GetAllocator());
Nicolas Geoffraye0395dd2015-09-25 11:04:45 +0100550 parallel_move.AddMove(
551 locations->InAt(0),
552 LocationFrom(calling_convention.GetRegisterAt(0)),
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100553 DataType::Type::kReference,
Nicolas Geoffraye0395dd2015-09-25 11:04:45 +0100554 nullptr);
555 parallel_move.AddMove(
556 locations->InAt(1),
557 LocationFrom(calling_convention.GetRegisterAt(1)),
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100558 DataType::Type::kInt32,
Nicolas Geoffraye0395dd2015-09-25 11:04:45 +0100559 nullptr);
560 parallel_move.AddMove(
561 locations->InAt(2),
562 LocationFrom(calling_convention.GetRegisterAt(2)),
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100563 DataType::Type::kReference,
Nicolas Geoffraye0395dd2015-09-25 11:04:45 +0100564 nullptr);
565 codegen->GetMoveResolver()->EmitNativeCode(&parallel_move);
566
567 CodeGeneratorARM64* arm64_codegen = down_cast<CodeGeneratorARM64*>(codegen);
Serban Constantinescu22f81d32016-02-18 16:06:31 +0000568 arm64_codegen->InvokeRuntime(kQuickAputObject, instruction_, instruction_->GetDexPc(), this);
Nicolas Geoffraye0395dd2015-09-25 11:04:45 +0100569 CheckEntrypointTypes<kQuickAputObject, void, mirror::Array*, int32_t, mirror::Object*>();
570 RestoreLiveRegisters(codegen, locations);
571 __ B(GetExitLabel());
572 }
573
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100574 const char* GetDescription() const override { return "ArraySetSlowPathARM64"; }
Nicolas Geoffraye0395dd2015-09-25 11:04:45 +0100575
576 private:
Nicolas Geoffraye0395dd2015-09-25 11:04:45 +0100577 DISALLOW_COPY_AND_ASSIGN(ArraySetSlowPathARM64);
578};
579
Zheng Xu3927c8b2015-11-18 17:46:25 +0800580void JumpTableARM64::EmitTable(CodeGeneratorARM64* codegen) {
581 uint32_t num_entries = switch_instr_->GetNumEntries();
Vladimir Markof3e0ee22015-12-17 15:23:13 +0000582 DCHECK_GE(num_entries, kPackedSwitchCompareJumpThreshold);
Zheng Xu3927c8b2015-11-18 17:46:25 +0800583
584 // We are about to use the assembler to place literals directly. Make sure we have enough
585 // underlying code buffer and we have generated the jump table with right size.
Artem Serov914d7a82017-02-07 14:33:49 +0000586 EmissionCheckScope scope(codegen->GetVIXLAssembler(),
587 num_entries * sizeof(int32_t),
588 CodeBufferCheckScope::kExactSize);
Zheng Xu3927c8b2015-11-18 17:46:25 +0800589
590 __ Bind(&table_start_);
591 const ArenaVector<HBasicBlock*>& successors = switch_instr_->GetBlock()->GetSuccessors();
592 for (uint32_t i = 0; i < num_entries; i++) {
Scott Wakeling97c72b72016-06-24 16:19:36 +0100593 vixl::aarch64::Label* target_label = codegen->GetLabelOf(successors[i]);
Zheng Xu3927c8b2015-11-18 17:46:25 +0800594 DCHECK(target_label->IsBound());
Scott Wakeling97c72b72016-06-24 16:19:36 +0100595 ptrdiff_t jump_offset = target_label->GetLocation() - table_start_.GetLocation();
Zheng Xu3927c8b2015-11-18 17:46:25 +0800596 DCHECK_GT(jump_offset, std::numeric_limits<int32_t>::min());
597 DCHECK_LE(jump_offset, std::numeric_limits<int32_t>::max());
598 Literal<int32_t> literal(jump_offset);
599 __ place(&literal);
600 }
601}
602
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000603// Slow path generating a read barrier for a heap reference.
604class ReadBarrierForHeapReferenceSlowPathARM64 : public SlowPathCodeARM64 {
605 public:
606 ReadBarrierForHeapReferenceSlowPathARM64(HInstruction* instruction,
607 Location out,
608 Location ref,
609 Location obj,
610 uint32_t offset,
611 Location index)
David Srbecky9cd6d372016-02-09 15:24:47 +0000612 : SlowPathCodeARM64(instruction),
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000613 out_(out),
614 ref_(ref),
615 obj_(obj),
616 offset_(offset),
617 index_(index) {
618 DCHECK(kEmitCompilerReadBarrier);
619 // If `obj` is equal to `out` or `ref`, it means the initial object
620 // has been overwritten by (or after) the heap object reference load
621 // to be instrumented, e.g.:
622 //
623 // __ Ldr(out, HeapOperand(out, class_offset);
Roland Levillain44015862016-01-22 11:47:17 +0000624 // codegen_->GenerateReadBarrierSlow(instruction, out_loc, out_loc, out_loc, offset);
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000625 //
626 // In that case, we have lost the information about the original
627 // object, and the emitted read barrier cannot work properly.
628 DCHECK(!obj.Equals(out)) << "obj=" << obj << " out=" << out;
629 DCHECK(!obj.Equals(ref)) << "obj=" << obj << " ref=" << ref;
630 }
631
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100632 void EmitNativeCode(CodeGenerator* codegen) override {
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000633 CodeGeneratorARM64* arm64_codegen = down_cast<CodeGeneratorARM64*>(codegen);
634 LocationSummary* locations = instruction_->GetLocations();
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100635 DataType::Type type = DataType::Type::kReference;
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000636 DCHECK(locations->CanCall());
637 DCHECK(!locations->GetLiveRegisters()->ContainsCoreRegister(out_.reg()));
Roland Levillain3d312422016-06-23 13:53:42 +0100638 DCHECK(instruction_->IsInstanceFieldGet() ||
639 instruction_->IsStaticFieldGet() ||
640 instruction_->IsArrayGet() ||
641 instruction_->IsInstanceOf() ||
642 instruction_->IsCheckCast() ||
Andreas Gamped9911ee2017-03-27 13:27:24 -0700643 (instruction_->IsInvokeVirtual() && instruction_->GetLocations()->Intrinsified()))
Roland Levillain44015862016-01-22 11:47:17 +0000644 << "Unexpected instruction in read barrier for heap reference slow path: "
645 << instruction_->DebugName();
Roland Levillain19c54192016-11-04 13:44:09 +0000646 // The read barrier instrumentation of object ArrayGet
647 // instructions does not support the HIntermediateAddress
648 // instruction.
Roland Levillaincd3d0fb2016-01-15 19:26:48 +0000649 DCHECK(!(instruction_->IsArrayGet() &&
Artem Serov328429f2016-07-06 16:23:04 +0100650 instruction_->AsArrayGet()->GetArray()->IsIntermediateAddress()));
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000651
652 __ Bind(GetEntryLabel());
653
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000654 SaveLiveRegisters(codegen, locations);
655
656 // We may have to change the index's value, but as `index_` is a
657 // constant member (like other "inputs" of this slow path),
658 // introduce a copy of it, `index`.
659 Location index = index_;
660 if (index_.IsValid()) {
Roland Levillain3d312422016-06-23 13:53:42 +0100661 // Handle `index_` for HArrayGet and UnsafeGetObject/UnsafeGetObjectVolatile intrinsics.
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000662 if (instruction_->IsArrayGet()) {
663 // Compute the actual memory offset and store it in `index`.
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100664 Register index_reg = RegisterFrom(index_, DataType::Type::kInt32);
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000665 DCHECK(locations->GetLiveRegisters()->ContainsCoreRegister(index_.reg()));
666 if (codegen->IsCoreCalleeSaveRegister(index_.reg())) {
667 // We are about to change the value of `index_reg` (see the
668 // calls to vixl::MacroAssembler::Lsl and
669 // vixl::MacroAssembler::Mov below), but it has
670 // not been saved by the previous call to
671 // art::SlowPathCode::SaveLiveRegisters, as it is a
672 // callee-save register --
673 // art::SlowPathCode::SaveLiveRegisters does not consider
674 // callee-save registers, as it has been designed with the
675 // assumption that callee-save registers are supposed to be
676 // handled by the called function. So, as a callee-save
677 // register, `index_reg` _would_ eventually be saved onto
678 // the stack, but it would be too late: we would have
679 // changed its value earlier. Therefore, we manually save
680 // it here into another freely available register,
681 // `free_reg`, chosen of course among the caller-save
682 // registers (as a callee-save `free_reg` register would
683 // exhibit the same problem).
684 //
685 // Note we could have requested a temporary register from
686 // the register allocator instead; but we prefer not to, as
687 // this is a slow path, and we know we can find a
688 // caller-save register that is available.
689 Register free_reg = FindAvailableCallerSaveRegister(codegen);
690 __ Mov(free_reg.W(), index_reg);
691 index_reg = free_reg;
692 index = LocationFrom(index_reg);
693 } else {
694 // The initial register stored in `index_` has already been
695 // saved in the call to art::SlowPathCode::SaveLiveRegisters
696 // (as it is not a callee-save register), so we can freely
697 // use it.
698 }
699 // Shifting the index value contained in `index_reg` by the scale
700 // factor (2) cannot overflow in practice, as the runtime is
701 // unable to allocate object arrays with a size larger than
702 // 2^26 - 1 (that is, 2^28 - 4 bytes).
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100703 __ Lsl(index_reg, index_reg, DataType::SizeShift(type));
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000704 static_assert(
705 sizeof(mirror::HeapReference<mirror::Object>) == sizeof(int32_t),
706 "art::mirror::HeapReference<art::mirror::Object> and int32_t have different sizes.");
707 __ Add(index_reg, index_reg, Operand(offset_));
708 } else {
Roland Levillain3d312422016-06-23 13:53:42 +0100709 // In the case of the UnsafeGetObject/UnsafeGetObjectVolatile
710 // intrinsics, `index_` is not shifted by a scale factor of 2
711 // (as in the case of ArrayGet), as it is actually an offset
712 // to an object field within an object.
713 DCHECK(instruction_->IsInvoke()) << instruction_->DebugName();
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000714 DCHECK(instruction_->GetLocations()->Intrinsified());
715 DCHECK((instruction_->AsInvoke()->GetIntrinsic() == Intrinsics::kUnsafeGetObject) ||
716 (instruction_->AsInvoke()->GetIntrinsic() == Intrinsics::kUnsafeGetObjectVolatile))
717 << instruction_->AsInvoke()->GetIntrinsic();
Roland Levillaina1aa3b12016-10-26 13:03:38 +0100718 DCHECK_EQ(offset_, 0u);
Roland Levillaina7426c62016-08-03 15:02:10 +0100719 DCHECK(index_.IsRegister());
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000720 }
721 }
722
723 // We're moving two or three locations to locations that could
724 // overlap, so we need a parallel move resolver.
725 InvokeRuntimeCallingConvention calling_convention;
Vladimir Markoca6fff82017-10-03 14:49:14 +0100726 HParallelMove parallel_move(codegen->GetGraph()->GetAllocator());
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000727 parallel_move.AddMove(ref_,
728 LocationFrom(calling_convention.GetRegisterAt(0)),
729 type,
730 nullptr);
731 parallel_move.AddMove(obj_,
732 LocationFrom(calling_convention.GetRegisterAt(1)),
733 type,
734 nullptr);
735 if (index.IsValid()) {
736 parallel_move.AddMove(index,
737 LocationFrom(calling_convention.GetRegisterAt(2)),
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100738 DataType::Type::kInt32,
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000739 nullptr);
740 codegen->GetMoveResolver()->EmitNativeCode(&parallel_move);
741 } else {
742 codegen->GetMoveResolver()->EmitNativeCode(&parallel_move);
743 arm64_codegen->MoveConstant(LocationFrom(calling_convention.GetRegisterAt(2)), offset_);
744 }
Serban Constantinescu22f81d32016-02-18 16:06:31 +0000745 arm64_codegen->InvokeRuntime(kQuickReadBarrierSlow,
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000746 instruction_,
747 instruction_->GetDexPc(),
748 this);
749 CheckEntrypointTypes<
750 kQuickReadBarrierSlow, mirror::Object*, mirror::Object*, mirror::Object*, uint32_t>();
751 arm64_codegen->MoveLocation(out_, calling_convention.GetReturnLocation(type), type);
752
753 RestoreLiveRegisters(codegen, locations);
754
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000755 __ B(GetExitLabel());
756 }
757
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100758 const char* GetDescription() const override { return "ReadBarrierForHeapReferenceSlowPathARM64"; }
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000759
760 private:
761 Register FindAvailableCallerSaveRegister(CodeGenerator* codegen) {
Scott Wakeling97c72b72016-06-24 16:19:36 +0100762 size_t ref = static_cast<int>(XRegisterFrom(ref_).GetCode());
763 size_t obj = static_cast<int>(XRegisterFrom(obj_).GetCode());
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000764 for (size_t i = 0, e = codegen->GetNumberOfCoreRegisters(); i < e; ++i) {
765 if (i != ref && i != obj && !codegen->IsCoreCalleeSaveRegister(i)) {
766 return Register(VIXLRegCodeFromART(i), kXRegSize);
767 }
768 }
769 // We shall never fail to find a free caller-save register, as
770 // there are more than two core caller-save registers on ARM64
771 // (meaning it is possible to find one which is different from
772 // `ref` and `obj`).
773 DCHECK_GT(codegen->GetNumberOfCoreCallerSaveRegisters(), 2u);
774 LOG(FATAL) << "Could not find a free register";
775 UNREACHABLE();
776 }
777
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000778 const Location out_;
779 const Location ref_;
780 const Location obj_;
781 const uint32_t offset_;
782 // An additional location containing an index to an array.
783 // Only used for HArrayGet and the UnsafeGetObject &
784 // UnsafeGetObjectVolatile intrinsics.
785 const Location index_;
786
787 DISALLOW_COPY_AND_ASSIGN(ReadBarrierForHeapReferenceSlowPathARM64);
788};
789
790// Slow path generating a read barrier for a GC root.
791class ReadBarrierForRootSlowPathARM64 : public SlowPathCodeARM64 {
792 public:
793 ReadBarrierForRootSlowPathARM64(HInstruction* instruction, Location out, Location root)
David Srbecky9cd6d372016-02-09 15:24:47 +0000794 : SlowPathCodeARM64(instruction), out_(out), root_(root) {
Roland Levillain44015862016-01-22 11:47:17 +0000795 DCHECK(kEmitCompilerReadBarrier);
796 }
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000797
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100798 void EmitNativeCode(CodeGenerator* codegen) override {
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000799 LocationSummary* locations = instruction_->GetLocations();
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100800 DataType::Type type = DataType::Type::kReference;
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000801 DCHECK(locations->CanCall());
802 DCHECK(!locations->GetLiveRegisters()->ContainsCoreRegister(out_.reg()));
Roland Levillain44015862016-01-22 11:47:17 +0000803 DCHECK(instruction_->IsLoadClass() || instruction_->IsLoadString())
804 << "Unexpected instruction in read barrier for GC root slow path: "
805 << instruction_->DebugName();
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000806
807 __ Bind(GetEntryLabel());
808 SaveLiveRegisters(codegen, locations);
809
810 InvokeRuntimeCallingConvention calling_convention;
811 CodeGeneratorARM64* arm64_codegen = down_cast<CodeGeneratorARM64*>(codegen);
812 // The argument of the ReadBarrierForRootSlow is not a managed
813 // reference (`mirror::Object*`), but a `GcRoot<mirror::Object>*`;
814 // thus we need a 64-bit move here, and we cannot use
815 //
816 // arm64_codegen->MoveLocation(
817 // LocationFrom(calling_convention.GetRegisterAt(0)),
818 // root_,
819 // type);
820 //
821 // which would emit a 32-bit move, as `type` is a (32-bit wide)
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100822 // reference type (`DataType::Type::kReference`).
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000823 __ Mov(calling_convention.GetRegisterAt(0), XRegisterFrom(out_));
Serban Constantinescu22f81d32016-02-18 16:06:31 +0000824 arm64_codegen->InvokeRuntime(kQuickReadBarrierForRootSlow,
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000825 instruction_,
826 instruction_->GetDexPc(),
827 this);
828 CheckEntrypointTypes<kQuickReadBarrierForRootSlow, mirror::Object*, GcRoot<mirror::Object>*>();
829 arm64_codegen->MoveLocation(out_, calling_convention.GetReturnLocation(type), type);
830
831 RestoreLiveRegisters(codegen, locations);
832 __ B(GetExitLabel());
833 }
834
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100835 const char* GetDescription() const override { return "ReadBarrierForRootSlowPathARM64"; }
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000836
837 private:
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000838 const Location out_;
839 const Location root_;
840
841 DISALLOW_COPY_AND_ASSIGN(ReadBarrierForRootSlowPathARM64);
842};
843
Alexandre Rames5319def2014-10-23 10:03:10 +0100844#undef __
845
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100846Location InvokeDexCallingConventionVisitorARM64::GetNextLocation(DataType::Type type) {
Alexandre Rames5319def2014-10-23 10:03:10 +0100847 Location next_location;
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100848 if (type == DataType::Type::kVoid) {
Alexandre Rames5319def2014-10-23 10:03:10 +0100849 LOG(FATAL) << "Unreachable type " << type;
850 }
851
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100852 if (DataType::IsFloatingPointType(type) &&
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100853 (float_index_ < calling_convention.GetNumberOfFpuRegisters())) {
854 next_location = LocationFrom(calling_convention.GetFpuRegisterAt(float_index_++));
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100855 } else if (!DataType::IsFloatingPointType(type) &&
Alexandre Rames542361f2015-01-29 16:57:31 +0000856 (gp_index_ < calling_convention.GetNumberOfRegisters())) {
Alexandre Ramesa89086e2014-11-07 17:13:25 +0000857 next_location = LocationFrom(calling_convention.GetRegisterAt(gp_index_++));
858 } else {
859 size_t stack_offset = calling_convention.GetStackOffsetOf(stack_index_);
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100860 next_location = DataType::Is64BitType(type) ? Location::DoubleStackSlot(stack_offset)
861 : Location::StackSlot(stack_offset);
Alexandre Rames5319def2014-10-23 10:03:10 +0100862 }
863
Alexandre Ramesa89086e2014-11-07 17:13:25 +0000864 // Space on the stack is reserved for all arguments.
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100865 stack_index_ += DataType::Is64BitType(type) ? 2 : 1;
Alexandre Rames5319def2014-10-23 10:03:10 +0100866 return next_location;
867}
868
Nicolas Geoffrayfd88f162015-06-03 11:23:52 +0100869Location InvokeDexCallingConventionVisitorARM64::GetMethodLocation() const {
Nicolas Geoffray38207af2015-06-01 15:46:22 +0100870 return LocationFrom(kArtMethodRegister);
Nicolas Geoffrayfd88f162015-06-03 11:23:52 +0100871}
872
Serban Constantinescu579885a2015-02-22 20:51:33 +0000873CodeGeneratorARM64::CodeGeneratorARM64(HGraph* graph,
Serban Constantinescuecc43662015-08-13 13:33:12 +0100874 const CompilerOptions& compiler_options,
875 OptimizingCompilerStats* stats)
Alexandre Rames5319def2014-10-23 10:03:10 +0100876 : CodeGenerator(graph,
877 kNumberOfAllocatableRegisters,
Alexandre Ramesa89086e2014-11-07 17:13:25 +0000878 kNumberOfAllocatableFPRegisters,
Calin Juravlecd6dffe2015-01-08 17:35:35 +0000879 kNumberOfAllocatableRegisterPairs,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100880 callee_saved_core_registers.GetList(),
881 callee_saved_fp_registers.GetList(),
Serban Constantinescuecc43662015-08-13 13:33:12 +0100882 compiler_options,
883 stats),
Vladimir Markoca6fff82017-10-03 14:49:14 +0100884 block_labels_(graph->GetAllocator()->Adapter(kArenaAllocCodeGenerator)),
885 jump_tables_(graph->GetAllocator()->Adapter(kArenaAllocCodeGenerator)),
Alexandre Rames5319def2014-10-23 10:03:10 +0100886 location_builder_(graph, this),
Alexandre Rames3e69f162014-12-10 10:36:50 +0000887 instruction_visitor_(graph, this),
Vladimir Markoca6fff82017-10-03 14:49:14 +0100888 move_resolver_(graph->GetAllocator(), this),
Artem Serovaa6f4832018-11-21 18:57:54 +0000889 assembler_(graph->GetAllocator(),
890 compiler_options.GetInstructionSetFeatures()->AsArm64InstructionSetFeatures()),
Vladimir Marko59eb30f2018-02-20 11:52:34 +0000891 boot_image_method_patches_(graph->GetAllocator()->Adapter(kArenaAllocCodeGenerator)),
Vladimir Markoca6fff82017-10-03 14:49:14 +0100892 method_bss_entry_patches_(graph->GetAllocator()->Adapter(kArenaAllocCodeGenerator)),
Vladimir Marko59eb30f2018-02-20 11:52:34 +0000893 boot_image_type_patches_(graph->GetAllocator()->Adapter(kArenaAllocCodeGenerator)),
Vladimir Markoca6fff82017-10-03 14:49:14 +0100894 type_bss_entry_patches_(graph->GetAllocator()->Adapter(kArenaAllocCodeGenerator)),
Vladimir Marko59eb30f2018-02-20 11:52:34 +0000895 boot_image_string_patches_(graph->GetAllocator()->Adapter(kArenaAllocCodeGenerator)),
Vladimir Markoca6fff82017-10-03 14:49:14 +0100896 string_bss_entry_patches_(graph->GetAllocator()->Adapter(kArenaAllocCodeGenerator)),
Vladimir Marko2d06e022019-07-08 15:45:19 +0100897 boot_image_other_patches_(graph->GetAllocator()->Adapter(kArenaAllocCodeGenerator)),
Vladimir Markof6675082019-05-17 12:05:28 +0100898 call_entrypoint_patches_(graph->GetAllocator()->Adapter(kArenaAllocCodeGenerator)),
Vladimir Markoca6fff82017-10-03 14:49:14 +0100899 baker_read_barrier_patches_(graph->GetAllocator()->Adapter(kArenaAllocCodeGenerator)),
Vladimir Markof6675082019-05-17 12:05:28 +0100900 uint32_literals_(std::less<uint32_t>(),
901 graph->GetAllocator()->Adapter(kArenaAllocCodeGenerator)),
902 uint64_literals_(std::less<uint64_t>(),
903 graph->GetAllocator()->Adapter(kArenaAllocCodeGenerator)),
Nicolas Geoffray132d8362016-11-16 09:19:42 +0000904 jit_string_patches_(StringReferenceValueComparator(),
Vladimir Markoca6fff82017-10-03 14:49:14 +0100905 graph->GetAllocator()->Adapter(kArenaAllocCodeGenerator)),
Nicolas Geoffray22384ae2016-12-12 22:33:36 +0000906 jit_class_patches_(TypeReferenceValueComparator(),
Vladimir Marko966b46f2018-08-03 10:20:19 +0000907 graph->GetAllocator()->Adapter(kArenaAllocCodeGenerator)),
908 jit_baker_read_barrier_slow_paths_(std::less<uint32_t>(),
909 graph->GetAllocator()->Adapter(kArenaAllocCodeGenerator)) {
Nicolas Geoffrayd97dc402015-01-22 13:50:01 +0000910 // Save the link register (containing the return address) to mimic Quick.
Serban Constantinescu3d087de2015-01-28 11:57:05 +0000911 AddAllocatedRegister(LocationFrom(lr));
Nicolas Geoffrayd97dc402015-01-22 13:50:01 +0000912}
Alexandre Rames5319def2014-10-23 10:03:10 +0100913
Alexandre Rames67555f72014-11-18 10:55:16 +0000914#define __ GetVIXLAssembler()->
Alexandre Rames5319def2014-10-23 10:03:10 +0100915
Zheng Xu3927c8b2015-11-18 17:46:25 +0800916void CodeGeneratorARM64::EmitJumpTables() {
Alexandre Ramesc01a6642016-04-15 11:54:06 +0100917 for (auto&& jump_table : jump_tables_) {
Zheng Xu3927c8b2015-11-18 17:46:25 +0800918 jump_table->EmitTable(this);
919 }
920}
921
Serban Constantinescu32f5b4d2014-11-25 20:05:46 +0000922void CodeGeneratorARM64::Finalize(CodeAllocator* allocator) {
Zheng Xu3927c8b2015-11-18 17:46:25 +0800923 EmitJumpTables();
Vladimir Marko966b46f2018-08-03 10:20:19 +0000924
925 // Emit JIT baker read barrier slow paths.
926 DCHECK(Runtime::Current()->UseJitCompilation() || jit_baker_read_barrier_slow_paths_.empty());
927 for (auto& entry : jit_baker_read_barrier_slow_paths_) {
928 uint32_t encoded_data = entry.first;
929 vixl::aarch64::Label* slow_path_entry = &entry.second.label;
930 __ Bind(slow_path_entry);
Andreas Gampe3db70682018-12-26 15:12:03 -0800931 CompileBakerReadBarrierThunk(*GetAssembler(), encoded_data, /* debug_name= */ nullptr);
Vladimir Marko966b46f2018-08-03 10:20:19 +0000932 }
933
Serban Constantinescu32f5b4d2014-11-25 20:05:46 +0000934 // Ensure we emit the literal pool.
935 __ FinalizeCode();
Vladimir Marko58155012015-08-19 12:49:41 +0000936
Serban Constantinescu32f5b4d2014-11-25 20:05:46 +0000937 CodeGenerator::Finalize(allocator);
Vladimir Markoca1e0382018-04-11 09:58:41 +0000938
939 // Verify Baker read barrier linker patches.
940 if (kIsDebugBuild) {
941 ArrayRef<const uint8_t> code = allocator->GetMemory();
942 for (const BakerReadBarrierPatchInfo& info : baker_read_barrier_patches_) {
943 DCHECK(info.label.IsBound());
944 uint32_t literal_offset = info.label.GetLocation();
945 DCHECK_ALIGNED(literal_offset, 4u);
946
947 auto GetInsn = [&code](uint32_t offset) {
948 DCHECK_ALIGNED(offset, 4u);
949 return
950 (static_cast<uint32_t>(code[offset + 0]) << 0) +
951 (static_cast<uint32_t>(code[offset + 1]) << 8) +
952 (static_cast<uint32_t>(code[offset + 2]) << 16)+
953 (static_cast<uint32_t>(code[offset + 3]) << 24);
954 };
955
956 const uint32_t encoded_data = info.custom_data;
957 BakerReadBarrierKind kind = BakerReadBarrierKindField::Decode(encoded_data);
958 // Check that the next instruction matches the expected LDR.
959 switch (kind) {
Vladimir Marko0ecac682018-08-07 10:40:38 +0100960 case BakerReadBarrierKind::kField:
961 case BakerReadBarrierKind::kAcquire: {
Vladimir Markoca1e0382018-04-11 09:58:41 +0000962 DCHECK_GE(code.size() - literal_offset, 8u);
963 uint32_t next_insn = GetInsn(literal_offset + 4u);
Vladimir Markoca1e0382018-04-11 09:58:41 +0000964 CheckValidReg(next_insn & 0x1fu); // Check destination register.
965 const uint32_t base_reg = BakerReadBarrierFirstRegField::Decode(encoded_data);
Vladimir Marko0ecac682018-08-07 10:40:38 +0100966 if (kind == BakerReadBarrierKind::kField) {
967 // LDR (immediate) with correct base_reg.
968 CHECK_EQ(next_insn & 0xffc003e0u, 0xb9400000u | (base_reg << 5));
969 } else {
970 DCHECK(kind == BakerReadBarrierKind::kAcquire);
971 // LDAR with correct base_reg.
972 CHECK_EQ(next_insn & 0xffffffe0u, 0x88dffc00u | (base_reg << 5));
973 }
Vladimir Markoca1e0382018-04-11 09:58:41 +0000974 break;
975 }
976 case BakerReadBarrierKind::kArray: {
977 DCHECK_GE(code.size() - literal_offset, 8u);
978 uint32_t next_insn = GetInsn(literal_offset + 4u);
979 // LDR (register) with the correct base_reg, size=10 (32-bit), option=011 (extend = LSL),
980 // and S=1 (shift amount = 2 for 32-bit version), i.e. LDR Wt, [Xn, Xm, LSL #2].
981 CheckValidReg(next_insn & 0x1fu); // Check destination register.
982 const uint32_t base_reg = BakerReadBarrierFirstRegField::Decode(encoded_data);
983 CHECK_EQ(next_insn & 0xffe0ffe0u, 0xb8607800u | (base_reg << 5));
984 CheckValidReg((next_insn >> 16) & 0x1f); // Check index register
985 break;
986 }
987 case BakerReadBarrierKind::kGcRoot: {
988 DCHECK_GE(literal_offset, 4u);
989 uint32_t prev_insn = GetInsn(literal_offset - 4u);
Vladimir Markoca1e0382018-04-11 09:58:41 +0000990 const uint32_t root_reg = BakerReadBarrierFirstRegField::Decode(encoded_data);
Vladimir Marko94796f82018-08-08 15:15:33 +0100991 // Usually LDR (immediate) with correct root_reg but
992 // we may have a "MOV marked, old_value" for UnsafeCASObject.
993 if ((prev_insn & 0xffe0ffff) != (0x2a0003e0 | root_reg)) { // MOV?
994 CHECK_EQ(prev_insn & 0xffc0001fu, 0xb9400000u | root_reg); // LDR?
995 }
Vladimir Markoca1e0382018-04-11 09:58:41 +0000996 break;
997 }
998 default:
999 LOG(FATAL) << "Unexpected kind: " << static_cast<uint32_t>(kind);
1000 UNREACHABLE();
1001 }
1002 }
1003 }
Serban Constantinescu32f5b4d2014-11-25 20:05:46 +00001004}
1005
Zheng Xuad4450e2015-04-17 18:48:56 +08001006void ParallelMoveResolverARM64::PrepareForEmitNativeCode() {
1007 // Note: There are 6 kinds of moves:
1008 // 1. constant -> GPR/FPR (non-cycle)
1009 // 2. constant -> stack (non-cycle)
1010 // 3. GPR/FPR -> GPR/FPR
1011 // 4. GPR/FPR -> stack
1012 // 5. stack -> GPR/FPR
1013 // 6. stack -> stack (non-cycle)
1014 // Case 1, 2 and 6 should never be included in a dependency cycle on ARM64. For case 3, 4, and 5
1015 // VIXL uses at most 1 GPR. VIXL has 2 GPR and 1 FPR temps, and there should be no intersecting
1016 // cycles on ARM64, so we always have 1 GPR and 1 FPR available VIXL temps to resolve the
1017 // dependency.
1018 vixl_temps_.Open(GetVIXLAssembler());
1019}
1020
1021void ParallelMoveResolverARM64::FinishEmitNativeCode() {
1022 vixl_temps_.Close();
1023}
1024
1025Location ParallelMoveResolverARM64::AllocateScratchLocationFor(Location::Kind kind) {
Artem Serovd4bccf12017-04-03 18:47:32 +01001026 DCHECK(kind == Location::kRegister || kind == Location::kFpuRegister
1027 || kind == Location::kStackSlot || kind == Location::kDoubleStackSlot
1028 || kind == Location::kSIMDStackSlot);
1029 kind = (kind == Location::kFpuRegister || kind == Location::kSIMDStackSlot)
1030 ? Location::kFpuRegister
1031 : Location::kRegister;
Zheng Xuad4450e2015-04-17 18:48:56 +08001032 Location scratch = GetScratchLocation(kind);
1033 if (!scratch.Equals(Location::NoLocation())) {
1034 return scratch;
1035 }
1036 // Allocate from VIXL temp registers.
1037 if (kind == Location::kRegister) {
1038 scratch = LocationFrom(vixl_temps_.AcquireX());
1039 } else {
Roland Levillain952b2352017-05-03 19:49:14 +01001040 DCHECK_EQ(kind, Location::kFpuRegister);
Artem Serovd4bccf12017-04-03 18:47:32 +01001041 scratch = LocationFrom(codegen_->GetGraph()->HasSIMD()
1042 ? vixl_temps_.AcquireVRegisterOfSize(kQRegSize)
1043 : vixl_temps_.AcquireD());
Zheng Xuad4450e2015-04-17 18:48:56 +08001044 }
1045 AddScratchLocation(scratch);
1046 return scratch;
1047}
1048
1049void ParallelMoveResolverARM64::FreeScratchLocation(Location loc) {
1050 if (loc.IsRegister()) {
1051 vixl_temps_.Release(XRegisterFrom(loc));
1052 } else {
1053 DCHECK(loc.IsFpuRegister());
Artem Serovd4bccf12017-04-03 18:47:32 +01001054 vixl_temps_.Release(codegen_->GetGraph()->HasSIMD() ? QRegisterFrom(loc) : DRegisterFrom(loc));
Zheng Xuad4450e2015-04-17 18:48:56 +08001055 }
1056 RemoveScratchLocation(loc);
1057}
1058
Alexandre Rames3e69f162014-12-10 10:36:50 +00001059void ParallelMoveResolverARM64::EmitMove(size_t index) {
Vladimir Marko225b6462015-09-28 12:17:40 +01001060 MoveOperands* move = moves_[index];
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001061 codegen_->MoveLocation(move->GetDestination(), move->GetSource(), DataType::Type::kVoid);
Alexandre Rames3e69f162014-12-10 10:36:50 +00001062}
1063
Alexandre Rames5319def2014-10-23 10:03:10 +01001064void CodeGeneratorARM64::GenerateFrameEntry() {
Alexandre Ramesd921d642015-04-16 15:07:16 +01001065 MacroAssembler* masm = GetVIXLAssembler();
Nicolas Geoffray1cf95282014-12-12 19:22:03 +00001066 __ Bind(&frame_entry_label_);
1067
Nicolas Geoffray8d728322018-01-18 22:44:32 +00001068 if (GetCompilerOptions().CountHotnessInCompiledCode()) {
1069 UseScratchRegisterScope temps(masm);
1070 Register temp = temps.AcquireX();
Nicolas Geoffray7ab07772019-08-30 08:26:59 +00001071 __ Ldrh(temp, MemOperand(kArtMethodRegister, ArtMethod::HotnessCountOffset().Int32Value()));
1072 __ Add(temp, temp, 1);
Nicolas Geoffray8d728322018-01-18 22:44:32 +00001073 __ Strh(temp, MemOperand(kArtMethodRegister, ArtMethod::HotnessCountOffset().Int32Value()));
1074 }
1075
Vladimir Marko33bff252017-11-01 14:35:42 +00001076 bool do_overflow_check =
1077 FrameNeedsStackCheck(GetFrameSize(), InstructionSet::kArm64) || !IsLeafMethod();
Serban Constantinescu02164b32014-11-13 14:05:07 +00001078 if (do_overflow_check) {
Alexandre Ramesd921d642015-04-16 15:07:16 +01001079 UseScratchRegisterScope temps(masm);
Serban Constantinescu02164b32014-11-13 14:05:07 +00001080 Register temp = temps.AcquireX();
Nicolas Geoffrayd97dc402015-01-22 13:50:01 +00001081 DCHECK(GetCompilerOptions().GetImplicitStackOverflowChecks());
Vladimir Marko33bff252017-11-01 14:35:42 +00001082 __ Sub(temp, sp, static_cast<int32_t>(GetStackOverflowReservedBytes(InstructionSet::kArm64)));
Artem Serov914d7a82017-02-07 14:33:49 +00001083 {
1084 // Ensure that between load and RecordPcInfo there are no pools emitted.
1085 ExactAssemblyScope eas(GetVIXLAssembler(),
1086 kInstructionSize,
1087 CodeBufferCheckScope::kExactSize);
1088 __ ldr(wzr, MemOperand(temp, 0));
1089 RecordPcInfo(nullptr, 0);
1090 }
Serban Constantinescu02164b32014-11-13 14:05:07 +00001091 }
Alexandre Rames5319def2014-10-23 10:03:10 +01001092
Nicolas Geoffrayc0572a42015-02-06 14:35:25 +00001093 if (!HasEmptyFrame()) {
Nicolas Geoffrayc0572a42015-02-06 14:35:25 +00001094 // Stack layout:
1095 // sp[frame_size - 8] : lr.
1096 // ... : other preserved core registers.
1097 // ... : other preserved fp registers.
1098 // ... : reserved frame space.
1099 // sp[0] : current method.
Vladimir Marko1a225a72019-07-05 13:37:42 +01001100 int32_t frame_size = dchecked_integral_cast<int32_t>(GetFrameSize());
1101 uint32_t core_spills_offset = frame_size - GetCoreSpillSize();
1102 CPURegList preserved_core_registers = GetFramePreservedCoreRegisters();
1103 DCHECK(!preserved_core_registers.IsEmpty());
1104 uint32_t fp_spills_offset = frame_size - FrameEntrySpillSize();
1105 CPURegList preserved_fp_registers = GetFramePreservedFPRegisters();
Nicolas Geoffray96eeb4e2016-10-12 22:03:31 +01001106
Vladimir Marko1a225a72019-07-05 13:37:42 +01001107 // Save the current method if we need it, or if using STP reduces code
1108 // size. Note that we do not do this in HCurrentMethod, as the
1109 // instruction might have been removed in the SSA graph.
1110 CPURegister lowest_spill;
1111 if (core_spills_offset == kXRegSizeInBytes) {
1112 // If there is no gap between the method and the lowest core spill, use
1113 // aligned STP pre-index to store both. Max difference is 512. We do
1114 // that to reduce code size even if we do not have to save the method.
1115 DCHECK_LE(frame_size, 512); // 32 core registers are only 256 bytes.
1116 lowest_spill = preserved_core_registers.PopLowestIndex();
1117 __ Stp(kArtMethodRegister, lowest_spill, MemOperand(sp, -frame_size, PreIndex));
1118 } else if (RequiresCurrentMethod()) {
Nicolas Geoffray96eeb4e2016-10-12 22:03:31 +01001119 __ Str(kArtMethodRegister, MemOperand(sp, -frame_size, PreIndex));
Nicolas Geoffray9989b162016-10-13 13:42:30 +01001120 } else {
1121 __ Claim(frame_size);
Nicolas Geoffray96eeb4e2016-10-12 22:03:31 +01001122 }
David Srbeckyc6b4dd82015-04-07 20:32:43 +01001123 GetAssembler()->cfi().AdjustCFAOffset(frame_size);
Vladimir Marko1a225a72019-07-05 13:37:42 +01001124 if (lowest_spill.IsValid()) {
1125 GetAssembler()->cfi().RelOffset(DWARFReg(lowest_spill), core_spills_offset);
1126 core_spills_offset += kXRegSizeInBytes;
1127 }
1128 GetAssembler()->SpillRegisters(preserved_core_registers, core_spills_offset);
1129 GetAssembler()->SpillRegisters(preserved_fp_registers, fp_spills_offset);
Mingyao Yang063fc772016-08-02 11:02:54 -07001130
1131 if (GetGraph()->HasShouldDeoptimizeFlag()) {
1132 // Initialize should_deoptimize flag to 0.
1133 Register wzr = Register(VIXLRegCodeFromART(WZR), kWRegSize);
1134 __ Str(wzr, MemOperand(sp, GetStackOffsetOfShouldDeoptimizeFlag()));
1135 }
Nicolas Geoffrayc0572a42015-02-06 14:35:25 +00001136 }
Roland Levillain2b03a1f2017-06-06 16:09:59 +01001137
Andreas Gampe3db70682018-12-26 15:12:03 -08001138 MaybeGenerateMarkingRegisterCheck(/* code= */ __LINE__);
Alexandre Rames5319def2014-10-23 10:03:10 +01001139}
1140
1141void CodeGeneratorARM64::GenerateFrameExit() {
David Srbeckyc34dc932015-04-12 09:27:43 +01001142 GetAssembler()->cfi().RememberState();
Nicolas Geoffrayc0572a42015-02-06 14:35:25 +00001143 if (!HasEmptyFrame()) {
Vladimir Marko1a225a72019-07-05 13:37:42 +01001144 int32_t frame_size = dchecked_integral_cast<int32_t>(GetFrameSize());
1145 uint32_t core_spills_offset = frame_size - GetCoreSpillSize();
1146 CPURegList preserved_core_registers = GetFramePreservedCoreRegisters();
1147 DCHECK(!preserved_core_registers.IsEmpty());
1148 uint32_t fp_spills_offset = frame_size - FrameEntrySpillSize();
1149 CPURegList preserved_fp_registers = GetFramePreservedFPRegisters();
1150
1151 CPURegister lowest_spill;
1152 if (core_spills_offset == kXRegSizeInBytes) {
1153 // If there is no gap between the method and the lowest core spill, use
1154 // aligned LDP pre-index to pop both. Max difference is 504. We do
1155 // that to reduce code size even though the loaded method is unused.
1156 DCHECK_LE(frame_size, 504); // 32 core registers are only 256 bytes.
1157 lowest_spill = preserved_core_registers.PopLowestIndex();
1158 core_spills_offset += kXRegSizeInBytes;
1159 }
1160 GetAssembler()->UnspillRegisters(preserved_fp_registers, fp_spills_offset);
1161 GetAssembler()->UnspillRegisters(preserved_core_registers, core_spills_offset);
1162 if (lowest_spill.IsValid()) {
1163 __ Ldp(xzr, lowest_spill, MemOperand(sp, frame_size, PostIndex));
1164 GetAssembler()->cfi().Restore(DWARFReg(lowest_spill));
1165 } else {
1166 __ Drop(frame_size);
1167 }
David Srbeckyc6b4dd82015-04-07 20:32:43 +01001168 GetAssembler()->cfi().AdjustCFAOffset(-frame_size);
Nicolas Geoffrayc0572a42015-02-06 14:35:25 +00001169 }
David Srbeckyc34dc932015-04-12 09:27:43 +01001170 __ Ret();
1171 GetAssembler()->cfi().RestoreState();
1172 GetAssembler()->cfi().DefCFAOffset(GetFrameSize());
Alexandre Rames5319def2014-10-23 10:03:10 +01001173}
1174
Scott Wakeling97c72b72016-06-24 16:19:36 +01001175CPURegList CodeGeneratorARM64::GetFramePreservedCoreRegisters() const {
Zheng Xuda403092015-04-24 17:35:39 +08001176 DCHECK(ArtVixlRegCodeCoherentForRegSet(core_spill_mask_, GetNumberOfCoreRegisters(), 0, 0));
Scott Wakeling97c72b72016-06-24 16:19:36 +01001177 return CPURegList(CPURegister::kRegister, kXRegSize,
1178 core_spill_mask_);
Zheng Xuda403092015-04-24 17:35:39 +08001179}
1180
Scott Wakeling97c72b72016-06-24 16:19:36 +01001181CPURegList CodeGeneratorARM64::GetFramePreservedFPRegisters() const {
Zheng Xuda403092015-04-24 17:35:39 +08001182 DCHECK(ArtVixlRegCodeCoherentForRegSet(0, 0, fpu_spill_mask_,
1183 GetNumberOfFloatingPointRegisters()));
Scott Wakeling97c72b72016-06-24 16:19:36 +01001184 return CPURegList(CPURegister::kFPRegister, kDRegSize,
1185 fpu_spill_mask_);
Zheng Xuda403092015-04-24 17:35:39 +08001186}
1187
Alexandre Rames5319def2014-10-23 10:03:10 +01001188void CodeGeneratorARM64::Bind(HBasicBlock* block) {
1189 __ Bind(GetLabelOf(block));
1190}
1191
Calin Juravle175dc732015-08-25 15:42:32 +01001192void CodeGeneratorARM64::MoveConstant(Location location, int32_t value) {
1193 DCHECK(location.IsRegister());
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001194 __ Mov(RegisterFrom(location, DataType::Type::kInt32), value);
Calin Juravle175dc732015-08-25 15:42:32 +01001195}
1196
Calin Juravlee460d1d2015-09-29 04:52:17 +01001197void CodeGeneratorARM64::AddLocationAsTemp(Location location, LocationSummary* locations) {
1198 if (location.IsRegister()) {
1199 locations->AddTemp(location);
1200 } else {
1201 UNIMPLEMENTED(FATAL) << "AddLocationAsTemp not implemented for location " << location;
1202 }
1203}
1204
Nicolas Geoffray07276db2015-05-18 14:22:09 +01001205void CodeGeneratorARM64::MarkGCCard(Register object, Register value, bool value_can_be_null) {
Alexandre Rames67555f72014-11-18 10:55:16 +00001206 UseScratchRegisterScope temps(GetVIXLAssembler());
Alexandre Rames5319def2014-10-23 10:03:10 +01001207 Register card = temps.AcquireX();
Serban Constantinescu02164b32014-11-13 14:05:07 +00001208 Register temp = temps.AcquireW(); // Index within the CardTable - 32bit.
Scott Wakeling97c72b72016-06-24 16:19:36 +01001209 vixl::aarch64::Label done;
Nicolas Geoffray07276db2015-05-18 14:22:09 +01001210 if (value_can_be_null) {
1211 __ Cbz(value, &done);
1212 }
Roland Levillainc73f0522018-08-14 15:16:50 +01001213 // Load the address of the card table into `card`.
Andreas Gampe542451c2016-07-26 09:02:02 -07001214 __ Ldr(card, MemOperand(tr, Thread::CardTableOffset<kArm64PointerSize>().Int32Value()));
Roland Levillainc73f0522018-08-14 15:16:50 +01001215 // Calculate the offset (in the card table) of the card corresponding to
1216 // `object`.
Alexandre Rames5319def2014-10-23 10:03:10 +01001217 __ Lsr(temp, object, gc::accounting::CardTable::kCardShift);
Roland Levillainc73f0522018-08-14 15:16:50 +01001218 // Write the `art::gc::accounting::CardTable::kCardDirty` value into the
1219 // `object`'s card.
1220 //
1221 // Register `card` contains the address of the card table. Note that the card
1222 // table's base is biased during its creation so that it always starts at an
1223 // address whose least-significant byte is equal to `kCardDirty` (see
1224 // art::gc::accounting::CardTable::Create). Therefore the STRB instruction
1225 // below writes the `kCardDirty` (byte) value into the `object`'s card
1226 // (located at `card + object >> kCardShift`).
1227 //
1228 // This dual use of the value in register `card` (1. to calculate the location
1229 // of the card to mark; and 2. to load the `kCardDirty` value) saves a load
1230 // (no need to explicitly load `kCardDirty` as an immediate value).
Serban Constantinescu02164b32014-11-13 14:05:07 +00001231 __ Strb(card, MemOperand(card, temp.X()));
Nicolas Geoffray07276db2015-05-18 14:22:09 +01001232 if (value_can_be_null) {
1233 __ Bind(&done);
1234 }
Alexandre Rames5319def2014-10-23 10:03:10 +01001235}
1236
David Brazdil58282f42016-01-14 12:45:10 +00001237void CodeGeneratorARM64::SetupBlockedRegisters() const {
Serban Constantinescu3d087de2015-01-28 11:57:05 +00001238 // Blocked core registers:
1239 // lr : Runtime reserved.
1240 // tr : Runtime reserved.
Roland Levillain97c46462017-05-11 14:04:03 +01001241 // mr : Runtime reserved.
Serban Constantinescu3d087de2015-01-28 11:57:05 +00001242 // ip1 : VIXL core temp.
1243 // ip0 : VIXL core temp.
Peter Collingbournebd8e10c2018-04-12 16:39:55 -07001244 // x18 : Platform register.
Serban Constantinescu3d087de2015-01-28 11:57:05 +00001245 //
1246 // Blocked fp registers:
1247 // d31 : VIXL fp temp.
Alexandre Rames5319def2014-10-23 10:03:10 +01001248 CPURegList reserved_core_registers = vixl_reserved_core_registers;
1249 reserved_core_registers.Combine(runtime_reserved_core_registers);
Alexandre Rames5319def2014-10-23 10:03:10 +01001250 while (!reserved_core_registers.IsEmpty()) {
Scott Wakeling97c72b72016-06-24 16:19:36 +01001251 blocked_core_registers_[reserved_core_registers.PopLowestIndex().GetCode()] = true;
Alexandre Rames5319def2014-10-23 10:03:10 +01001252 }
Peter Collingbournebd8e10c2018-04-12 16:39:55 -07001253 blocked_core_registers_[X18] = true;
Serban Constantinescu3d087de2015-01-28 11:57:05 +00001254
Alexandre Ramesa89086e2014-11-07 17:13:25 +00001255 CPURegList reserved_fp_registers = vixl_reserved_fp_registers;
Zheng Xua3ec3942015-02-15 18:39:46 +08001256 while (!reserved_fp_registers.IsEmpty()) {
Scott Wakeling97c72b72016-06-24 16:19:36 +01001257 blocked_fpu_registers_[reserved_fp_registers.PopLowestIndex().GetCode()] = true;
Alexandre Ramesa89086e2014-11-07 17:13:25 +00001258 }
Serban Constantinescu3d087de2015-01-28 11:57:05 +00001259
David Brazdil58282f42016-01-14 12:45:10 +00001260 if (GetGraph()->IsDebuggable()) {
Nicolas Geoffrayecf680d2015-10-05 11:15:37 +01001261 // Stubs do not save callee-save floating point registers. If the graph
1262 // is debuggable, we need to deal with these registers differently. For
1263 // now, just block them.
David Brazdil58282f42016-01-14 12:45:10 +00001264 CPURegList reserved_fp_registers_debuggable = callee_saved_fp_registers;
1265 while (!reserved_fp_registers_debuggable.IsEmpty()) {
Scott Wakeling97c72b72016-06-24 16:19:36 +01001266 blocked_fpu_registers_[reserved_fp_registers_debuggable.PopLowestIndex().GetCode()] = true;
Serban Constantinescu3d087de2015-01-28 11:57:05 +00001267 }
1268 }
Alexandre Rames5319def2014-10-23 10:03:10 +01001269}
1270
Alexandre Rames3e69f162014-12-10 10:36:50 +00001271size_t CodeGeneratorARM64::SaveCoreRegister(size_t stack_index, uint32_t reg_id) {
1272 Register reg = Register(VIXLRegCodeFromART(reg_id), kXRegSize);
1273 __ Str(reg, MemOperand(sp, stack_index));
1274 return kArm64WordSize;
1275}
1276
1277size_t CodeGeneratorARM64::RestoreCoreRegister(size_t stack_index, uint32_t reg_id) {
1278 Register reg = Register(VIXLRegCodeFromART(reg_id), kXRegSize);
1279 __ Ldr(reg, MemOperand(sp, stack_index));
1280 return kArm64WordSize;
1281}
1282
Artem Serov9df37b92019-07-23 16:41:54 +01001283size_t CodeGeneratorARM64::SaveFloatingPointRegister(size_t stack_index ATTRIBUTE_UNUSED,
1284 uint32_t reg_id ATTRIBUTE_UNUSED) {
1285 LOG(FATAL) << "FP registers shouldn't be saved/restored individually, "
1286 << "use SaveRestoreLiveRegistersHelper";
1287 UNREACHABLE();
Alexandre Rames3e69f162014-12-10 10:36:50 +00001288}
1289
Artem Serov9df37b92019-07-23 16:41:54 +01001290size_t CodeGeneratorARM64::RestoreFloatingPointRegister(size_t stack_index ATTRIBUTE_UNUSED,
1291 uint32_t reg_id ATTRIBUTE_UNUSED) {
1292 LOG(FATAL) << "FP registers shouldn't be saved/restored individually, "
1293 << "use SaveRestoreLiveRegistersHelper";
1294 UNREACHABLE();
Alexandre Rames3e69f162014-12-10 10:36:50 +00001295}
1296
Alexandre Rames5319def2014-10-23 10:03:10 +01001297void CodeGeneratorARM64::DumpCoreRegister(std::ostream& stream, int reg) const {
David Brazdilc74652862015-05-13 17:50:09 +01001298 stream << XRegister(reg);
Alexandre Rames5319def2014-10-23 10:03:10 +01001299}
1300
1301void CodeGeneratorARM64::DumpFloatingPointRegister(std::ostream& stream, int reg) const {
David Brazdilc74652862015-05-13 17:50:09 +01001302 stream << DRegister(reg);
Alexandre Rames5319def2014-10-23 10:03:10 +01001303}
1304
Vladimir Markoa0431112018-06-25 09:32:54 +01001305const Arm64InstructionSetFeatures& CodeGeneratorARM64::GetInstructionSetFeatures() const {
1306 return *GetCompilerOptions().GetInstructionSetFeatures()->AsArm64InstructionSetFeatures();
1307}
1308
Alexandre Rames67555f72014-11-18 10:55:16 +00001309void CodeGeneratorARM64::MoveConstant(CPURegister destination, HConstant* constant) {
Nicolas Geoffrayd6138ef2015-02-18 14:48:53 +00001310 if (constant->IsIntConstant()) {
1311 __ Mov(Register(destination), constant->AsIntConstant()->GetValue());
1312 } else if (constant->IsLongConstant()) {
1313 __ Mov(Register(destination), constant->AsLongConstant()->GetValue());
1314 } else if (constant->IsNullConstant()) {
1315 __ Mov(Register(destination), 0);
Alexandre Rames67555f72014-11-18 10:55:16 +00001316 } else if (constant->IsFloatConstant()) {
1317 __ Fmov(FPRegister(destination), constant->AsFloatConstant()->GetValue());
1318 } else {
1319 DCHECK(constant->IsDoubleConstant());
1320 __ Fmov(FPRegister(destination), constant->AsDoubleConstant()->GetValue());
1321 }
1322}
1323
Alexandre Rames3e69f162014-12-10 10:36:50 +00001324
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001325static bool CoherentConstantAndType(Location constant, DataType::Type type) {
Alexandre Rames3e69f162014-12-10 10:36:50 +00001326 DCHECK(constant.IsConstant());
1327 HConstant* cst = constant.GetConstant();
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001328 return (cst->IsIntConstant() && type == DataType::Type::kInt32) ||
Nicolas Geoffrayd6138ef2015-02-18 14:48:53 +00001329 // Null is mapped to a core W register, which we associate with kPrimInt.
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001330 (cst->IsNullConstant() && type == DataType::Type::kInt32) ||
1331 (cst->IsLongConstant() && type == DataType::Type::kInt64) ||
1332 (cst->IsFloatConstant() && type == DataType::Type::kFloat32) ||
1333 (cst->IsDoubleConstant() && type == DataType::Type::kFloat64);
Alexandre Rames3e69f162014-12-10 10:36:50 +00001334}
1335
Roland Levillain952b2352017-05-03 19:49:14 +01001336// Allocate a scratch register from the VIXL pool, querying first
1337// the floating-point register pool, and then the core register
1338// pool. This is essentially a reimplementation of
Roland Levillain558dea12017-01-27 19:40:44 +00001339// vixl::aarch64::UseScratchRegisterScope::AcquireCPURegisterOfSize
1340// using a different allocation strategy.
1341static CPURegister AcquireFPOrCoreCPURegisterOfSize(vixl::aarch64::MacroAssembler* masm,
1342 vixl::aarch64::UseScratchRegisterScope* temps,
1343 int size_in_bits) {
1344 return masm->GetScratchFPRegisterList()->IsEmpty()
1345 ? CPURegister(temps->AcquireRegisterOfSize(size_in_bits))
1346 : CPURegister(temps->AcquireVRegisterOfSize(size_in_bits));
1347}
1348
Calin Juravlee460d1d2015-09-29 04:52:17 +01001349void CodeGeneratorARM64::MoveLocation(Location destination,
1350 Location source,
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001351 DataType::Type dst_type) {
Alexandre Ramesfc19de82014-11-07 17:13:31 +00001352 if (source.Equals(destination)) {
1353 return;
1354 }
Alexandre Rames3e69f162014-12-10 10:36:50 +00001355
1356 // A valid move can always be inferred from the destination and source
1357 // locations. When moving from and to a register, the argument type can be
1358 // used to generate 32bit instead of 64bit moves. In debug mode we also
1359 // checks the coherency of the locations and the type.
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001360 bool unspecified_type = (dst_type == DataType::Type::kVoid);
Alexandre Rames3e69f162014-12-10 10:36:50 +00001361
1362 if (destination.IsRegister() || destination.IsFpuRegister()) {
1363 if (unspecified_type) {
1364 HConstant* src_cst = source.IsConstant() ? source.GetConstant() : nullptr;
1365 if (source.IsStackSlot() ||
Nicolas Geoffrayd6138ef2015-02-18 14:48:53 +00001366 (src_cst != nullptr && (src_cst->IsIntConstant()
1367 || src_cst->IsFloatConstant()
1368 || src_cst->IsNullConstant()))) {
Alexandre Rames3e69f162014-12-10 10:36:50 +00001369 // For stack slots and 32bit constants, a 64bit type is appropriate.
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001370 dst_type = destination.IsRegister() ? DataType::Type::kInt32 : DataType::Type::kFloat32;
Alexandre Rames67555f72014-11-18 10:55:16 +00001371 } else {
Alexandre Rames3e69f162014-12-10 10:36:50 +00001372 // If the source is a double stack slot or a 64bit constant, a 64bit
1373 // type is appropriate. Else the source is a register, and since the
1374 // type has not been specified, we chose a 64bit type to force a 64bit
1375 // move.
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001376 dst_type = destination.IsRegister() ? DataType::Type::kInt64 : DataType::Type::kFloat64;
Alexandre Rames67555f72014-11-18 10:55:16 +00001377 }
Alexandre Rames3e69f162014-12-10 10:36:50 +00001378 }
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001379 DCHECK((destination.IsFpuRegister() && DataType::IsFloatingPointType(dst_type)) ||
1380 (destination.IsRegister() && !DataType::IsFloatingPointType(dst_type)));
Calin Juravlee460d1d2015-09-29 04:52:17 +01001381 CPURegister dst = CPURegisterFrom(destination, dst_type);
Alexandre Rames3e69f162014-12-10 10:36:50 +00001382 if (source.IsStackSlot() || source.IsDoubleStackSlot()) {
1383 DCHECK(dst.Is64Bits() == source.IsDoubleStackSlot());
1384 __ Ldr(dst, StackOperandFrom(source));
Artem Serovd4bccf12017-04-03 18:47:32 +01001385 } else if (source.IsSIMDStackSlot()) {
1386 __ Ldr(QRegisterFrom(destination), StackOperandFrom(source));
Alexandre Rames3e69f162014-12-10 10:36:50 +00001387 } else if (source.IsConstant()) {
Calin Juravlee460d1d2015-09-29 04:52:17 +01001388 DCHECK(CoherentConstantAndType(source, dst_type));
Alexandre Rames3e69f162014-12-10 10:36:50 +00001389 MoveConstant(dst, source.GetConstant());
Calin Juravlee460d1d2015-09-29 04:52:17 +01001390 } else if (source.IsRegister()) {
Alexandre Rames3e69f162014-12-10 10:36:50 +00001391 if (destination.IsRegister()) {
Calin Juravlee460d1d2015-09-29 04:52:17 +01001392 __ Mov(Register(dst), RegisterFrom(source, dst_type));
Alexandre Rames3e69f162014-12-10 10:36:50 +00001393 } else {
Zheng Xuad4450e2015-04-17 18:48:56 +08001394 DCHECK(destination.IsFpuRegister());
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001395 DataType::Type source_type = DataType::Is64BitType(dst_type)
1396 ? DataType::Type::kInt64
1397 : DataType::Type::kInt32;
Calin Juravlee460d1d2015-09-29 04:52:17 +01001398 __ Fmov(FPRegisterFrom(destination, dst_type), RegisterFrom(source, source_type));
1399 }
1400 } else {
1401 DCHECK(source.IsFpuRegister());
1402 if (destination.IsRegister()) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001403 DataType::Type source_type = DataType::Is64BitType(dst_type)
1404 ? DataType::Type::kFloat64
1405 : DataType::Type::kFloat32;
Calin Juravlee460d1d2015-09-29 04:52:17 +01001406 __ Fmov(RegisterFrom(destination, dst_type), FPRegisterFrom(source, source_type));
1407 } else {
1408 DCHECK(destination.IsFpuRegister());
Artem Serovd4bccf12017-04-03 18:47:32 +01001409 if (GetGraph()->HasSIMD()) {
1410 __ Mov(QRegisterFrom(destination), QRegisterFrom(source));
1411 } else {
1412 __ Fmov(FPRegister(dst), FPRegisterFrom(source, dst_type));
1413 }
1414 }
1415 }
1416 } else if (destination.IsSIMDStackSlot()) {
1417 if (source.IsFpuRegister()) {
1418 __ Str(QRegisterFrom(source), StackOperandFrom(destination));
1419 } else {
1420 DCHECK(source.IsSIMDStackSlot());
1421 UseScratchRegisterScope temps(GetVIXLAssembler());
1422 if (GetVIXLAssembler()->GetScratchFPRegisterList()->IsEmpty()) {
1423 Register temp = temps.AcquireX();
1424 __ Ldr(temp, MemOperand(sp, source.GetStackIndex()));
1425 __ Str(temp, MemOperand(sp, destination.GetStackIndex()));
1426 __ Ldr(temp, MemOperand(sp, source.GetStackIndex() + kArm64WordSize));
1427 __ Str(temp, MemOperand(sp, destination.GetStackIndex() + kArm64WordSize));
1428 } else {
1429 FPRegister temp = temps.AcquireVRegisterOfSize(kQRegSize);
1430 __ Ldr(temp, StackOperandFrom(source));
1431 __ Str(temp, StackOperandFrom(destination));
Alexandre Rames3e69f162014-12-10 10:36:50 +00001432 }
1433 }
Alexandre Rames3e69f162014-12-10 10:36:50 +00001434 } else { // The destination is not a register. It must be a stack slot.
1435 DCHECK(destination.IsStackSlot() || destination.IsDoubleStackSlot());
1436 if (source.IsRegister() || source.IsFpuRegister()) {
1437 if (unspecified_type) {
1438 if (source.IsRegister()) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001439 dst_type = destination.IsStackSlot() ? DataType::Type::kInt32 : DataType::Type::kInt64;
Alexandre Rames3e69f162014-12-10 10:36:50 +00001440 } else {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001441 dst_type =
1442 destination.IsStackSlot() ? DataType::Type::kFloat32 : DataType::Type::kFloat64;
Alexandre Rames3e69f162014-12-10 10:36:50 +00001443 }
1444 }
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001445 DCHECK((destination.IsDoubleStackSlot() == DataType::Is64BitType(dst_type)) &&
1446 (source.IsFpuRegister() == DataType::IsFloatingPointType(dst_type)));
Calin Juravlee460d1d2015-09-29 04:52:17 +01001447 __ Str(CPURegisterFrom(source, dst_type), StackOperandFrom(destination));
Alexandre Rames3e69f162014-12-10 10:36:50 +00001448 } else if (source.IsConstant()) {
Calin Juravlee460d1d2015-09-29 04:52:17 +01001449 DCHECK(unspecified_type || CoherentConstantAndType(source, dst_type))
1450 << source << " " << dst_type;
Alexandre Rames3e69f162014-12-10 10:36:50 +00001451 UseScratchRegisterScope temps(GetVIXLAssembler());
1452 HConstant* src_cst = source.GetConstant();
1453 CPURegister temp;
Alexandre Ramesb2b753c2016-08-02 13:45:28 +01001454 if (src_cst->IsZeroBitPattern()) {
Scott Wakeling79db9972017-01-19 14:08:42 +00001455 temp = (src_cst->IsLongConstant() || src_cst->IsDoubleConstant())
1456 ? Register(xzr)
1457 : Register(wzr);
Alexandre Rames3e69f162014-12-10 10:36:50 +00001458 } else {
Alexandre Ramesb2b753c2016-08-02 13:45:28 +01001459 if (src_cst->IsIntConstant()) {
1460 temp = temps.AcquireW();
1461 } else if (src_cst->IsLongConstant()) {
1462 temp = temps.AcquireX();
1463 } else if (src_cst->IsFloatConstant()) {
1464 temp = temps.AcquireS();
1465 } else {
1466 DCHECK(src_cst->IsDoubleConstant());
1467 temp = temps.AcquireD();
1468 }
1469 MoveConstant(temp, src_cst);
Alexandre Rames3e69f162014-12-10 10:36:50 +00001470 }
Alexandre Rames67555f72014-11-18 10:55:16 +00001471 __ Str(temp, StackOperandFrom(destination));
Alexandre Ramesfc19de82014-11-07 17:13:31 +00001472 } else {
Alexandre Rames67555f72014-11-18 10:55:16 +00001473 DCHECK(source.IsStackSlot() || source.IsDoubleStackSlot());
Alexandre Rames3e69f162014-12-10 10:36:50 +00001474 DCHECK(source.IsDoubleStackSlot() == destination.IsDoubleStackSlot());
Alexandre Rames67555f72014-11-18 10:55:16 +00001475 UseScratchRegisterScope temps(GetVIXLAssembler());
Roland Levillain78b3d5d2017-01-04 10:27:50 +00001476 // Use any scratch register (a core or a floating-point one)
1477 // from VIXL scratch register pools as a temporary.
1478 //
1479 // We used to only use the FP scratch register pool, but in some
1480 // rare cases the only register from this pool (D31) would
1481 // already be used (e.g. within a ParallelMove instruction, when
1482 // a move is blocked by a another move requiring a scratch FP
1483 // register, which would reserve D31). To prevent this issue, we
1484 // ask for a scratch register of any type (core or FP).
Roland Levillain558dea12017-01-27 19:40:44 +00001485 //
1486 // Also, we start by asking for a FP scratch register first, as the
Roland Levillain952b2352017-05-03 19:49:14 +01001487 // demand of scratch core registers is higher. This is why we
Roland Levillain558dea12017-01-27 19:40:44 +00001488 // use AcquireFPOrCoreCPURegisterOfSize instead of
1489 // UseScratchRegisterScope::AcquireCPURegisterOfSize, which
1490 // allocates core scratch registers first.
1491 CPURegister temp = AcquireFPOrCoreCPURegisterOfSize(
1492 GetVIXLAssembler(),
1493 &temps,
1494 (destination.IsDoubleStackSlot() ? kXRegSize : kWRegSize));
Alexandre Ramesfc19de82014-11-07 17:13:31 +00001495 __ Ldr(temp, StackOperandFrom(source));
1496 __ Str(temp, StackOperandFrom(destination));
1497 }
1498 }
1499}
1500
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001501void CodeGeneratorARM64::Load(DataType::Type type,
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00001502 CPURegister dst,
1503 const MemOperand& src) {
Alexandre Ramesfc19de82014-11-07 17:13:31 +00001504 switch (type) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001505 case DataType::Type::kBool:
Vladimir Markod5d2f2c2017-09-26 12:37:26 +01001506 case DataType::Type::kUint8:
Alexandre Rames67555f72014-11-18 10:55:16 +00001507 __ Ldrb(Register(dst), src);
Alexandre Ramesfc19de82014-11-07 17:13:31 +00001508 break;
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001509 case DataType::Type::kInt8:
Alexandre Rames67555f72014-11-18 10:55:16 +00001510 __ Ldrsb(Register(dst), src);
Alexandre Ramesfc19de82014-11-07 17:13:31 +00001511 break;
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001512 case DataType::Type::kUint16:
Alexandre Rames67555f72014-11-18 10:55:16 +00001513 __ Ldrh(Register(dst), src);
Alexandre Ramesfc19de82014-11-07 17:13:31 +00001514 break;
Vladimir Markod5d2f2c2017-09-26 12:37:26 +01001515 case DataType::Type::kInt16:
1516 __ Ldrsh(Register(dst), src);
1517 break;
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001518 case DataType::Type::kInt32:
1519 case DataType::Type::kReference:
1520 case DataType::Type::kInt64:
1521 case DataType::Type::kFloat32:
1522 case DataType::Type::kFloat64:
1523 DCHECK_EQ(dst.Is64Bits(), DataType::Is64BitType(type));
Alexandre Rames67555f72014-11-18 10:55:16 +00001524 __ Ldr(dst, src);
1525 break;
Aart Bik66c158e2018-01-31 12:55:04 -08001526 case DataType::Type::kUint32:
1527 case DataType::Type::kUint64:
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001528 case DataType::Type::kVoid:
Alexandre Ramesfc19de82014-11-07 17:13:31 +00001529 LOG(FATAL) << "Unreachable type " << type;
1530 }
1531}
1532
Calin Juravle77520bc2015-01-12 18:45:46 +00001533void CodeGeneratorARM64::LoadAcquire(HInstruction* instruction,
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00001534 CPURegister dst,
Roland Levillain44015862016-01-22 11:47:17 +00001535 const MemOperand& src,
1536 bool needs_null_check) {
Alexandre Ramesd921d642015-04-16 15:07:16 +01001537 MacroAssembler* masm = GetVIXLAssembler();
Alexandre Ramesd921d642015-04-16 15:07:16 +01001538 UseScratchRegisterScope temps(masm);
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00001539 Register temp_base = temps.AcquireX();
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001540 DataType::Type type = instruction->GetType();
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00001541
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00001542 DCHECK(!src.IsPreIndex());
1543 DCHECK(!src.IsPostIndex());
1544
1545 // TODO(vixl): Let the MacroAssembler handle MemOperand.
Scott Wakeling97c72b72016-06-24 16:19:36 +01001546 __ Add(temp_base, src.GetBaseRegister(), OperandFromMemOperand(src));
Artem Serov914d7a82017-02-07 14:33:49 +00001547 {
1548 // Ensure that between load and MaybeRecordImplicitNullCheck there are no pools emitted.
1549 MemOperand base = MemOperand(temp_base);
1550 switch (type) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001551 case DataType::Type::kBool:
Vladimir Markod5d2f2c2017-09-26 12:37:26 +01001552 case DataType::Type::kUint8:
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001553 case DataType::Type::kInt8:
Artem Serov914d7a82017-02-07 14:33:49 +00001554 {
1555 ExactAssemblyScope eas(masm, kInstructionSize, CodeBufferCheckScope::kExactSize);
1556 __ ldarb(Register(dst), base);
1557 if (needs_null_check) {
1558 MaybeRecordImplicitNullCheck(instruction);
1559 }
1560 }
Vladimir Markod5d2f2c2017-09-26 12:37:26 +01001561 if (type == DataType::Type::kInt8) {
1562 __ Sbfx(Register(dst), Register(dst), 0, DataType::Size(type) * kBitsPerByte);
Artem Serov914d7a82017-02-07 14:33:49 +00001563 }
1564 break;
Vladimir Markod5d2f2c2017-09-26 12:37:26 +01001565 case DataType::Type::kUint16:
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001566 case DataType::Type::kInt16:
Artem Serov914d7a82017-02-07 14:33:49 +00001567 {
1568 ExactAssemblyScope eas(masm, kInstructionSize, CodeBufferCheckScope::kExactSize);
1569 __ ldarh(Register(dst), base);
1570 if (needs_null_check) {
1571 MaybeRecordImplicitNullCheck(instruction);
1572 }
1573 }
Vladimir Markod5d2f2c2017-09-26 12:37:26 +01001574 if (type == DataType::Type::kInt16) {
1575 __ Sbfx(Register(dst), Register(dst), 0, DataType::Size(type) * kBitsPerByte);
1576 }
Artem Serov914d7a82017-02-07 14:33:49 +00001577 break;
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001578 case DataType::Type::kInt32:
1579 case DataType::Type::kReference:
1580 case DataType::Type::kInt64:
1581 DCHECK_EQ(dst.Is64Bits(), DataType::Is64BitType(type));
Artem Serov914d7a82017-02-07 14:33:49 +00001582 {
1583 ExactAssemblyScope eas(masm, kInstructionSize, CodeBufferCheckScope::kExactSize);
1584 __ ldar(Register(dst), base);
1585 if (needs_null_check) {
1586 MaybeRecordImplicitNullCheck(instruction);
1587 }
1588 }
1589 break;
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001590 case DataType::Type::kFloat32:
1591 case DataType::Type::kFloat64: {
Artem Serov914d7a82017-02-07 14:33:49 +00001592 DCHECK(dst.IsFPRegister());
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001593 DCHECK_EQ(dst.Is64Bits(), DataType::Is64BitType(type));
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00001594
Artem Serov914d7a82017-02-07 14:33:49 +00001595 Register temp = dst.Is64Bits() ? temps.AcquireX() : temps.AcquireW();
1596 {
1597 ExactAssemblyScope eas(masm, kInstructionSize, CodeBufferCheckScope::kExactSize);
1598 __ ldar(temp, base);
1599 if (needs_null_check) {
1600 MaybeRecordImplicitNullCheck(instruction);
1601 }
1602 }
1603 __ Fmov(FPRegister(dst), temp);
1604 break;
Roland Levillain44015862016-01-22 11:47:17 +00001605 }
Aart Bik66c158e2018-01-31 12:55:04 -08001606 case DataType::Type::kUint32:
1607 case DataType::Type::kUint64:
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001608 case DataType::Type::kVoid:
Artem Serov914d7a82017-02-07 14:33:49 +00001609 LOG(FATAL) << "Unreachable type " << type;
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00001610 }
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00001611 }
1612}
1613
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001614void CodeGeneratorARM64::Store(DataType::Type type,
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00001615 CPURegister src,
1616 const MemOperand& dst) {
Alexandre Ramesfc19de82014-11-07 17:13:31 +00001617 switch (type) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001618 case DataType::Type::kBool:
Vladimir Markod5d2f2c2017-09-26 12:37:26 +01001619 case DataType::Type::kUint8:
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001620 case DataType::Type::kInt8:
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00001621 __ Strb(Register(src), dst);
Alexandre Ramesfc19de82014-11-07 17:13:31 +00001622 break;
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001623 case DataType::Type::kUint16:
1624 case DataType::Type::kInt16:
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00001625 __ Strh(Register(src), dst);
Alexandre Ramesfc19de82014-11-07 17:13:31 +00001626 break;
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001627 case DataType::Type::kInt32:
1628 case DataType::Type::kReference:
1629 case DataType::Type::kInt64:
1630 case DataType::Type::kFloat32:
1631 case DataType::Type::kFloat64:
1632 DCHECK_EQ(src.Is64Bits(), DataType::Is64BitType(type));
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00001633 __ Str(src, dst);
Alexandre Rames67555f72014-11-18 10:55:16 +00001634 break;
Aart Bik66c158e2018-01-31 12:55:04 -08001635 case DataType::Type::kUint32:
1636 case DataType::Type::kUint64:
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001637 case DataType::Type::kVoid:
Alexandre Ramesfc19de82014-11-07 17:13:31 +00001638 LOG(FATAL) << "Unreachable type " << type;
1639 }
1640}
1641
Artem Serov914d7a82017-02-07 14:33:49 +00001642void CodeGeneratorARM64::StoreRelease(HInstruction* instruction,
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001643 DataType::Type type,
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00001644 CPURegister src,
Artem Serov914d7a82017-02-07 14:33:49 +00001645 const MemOperand& dst,
1646 bool needs_null_check) {
1647 MacroAssembler* masm = GetVIXLAssembler();
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00001648 UseScratchRegisterScope temps(GetVIXLAssembler());
1649 Register temp_base = temps.AcquireX();
1650
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00001651 DCHECK(!dst.IsPreIndex());
1652 DCHECK(!dst.IsPostIndex());
1653
1654 // TODO(vixl): Let the MacroAssembler handle this.
Andreas Gampe878d58c2015-01-15 23:24:00 -08001655 Operand op = OperandFromMemOperand(dst);
Scott Wakeling97c72b72016-06-24 16:19:36 +01001656 __ Add(temp_base, dst.GetBaseRegister(), op);
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00001657 MemOperand base = MemOperand(temp_base);
Artem Serov914d7a82017-02-07 14:33:49 +00001658 // Ensure that between store and MaybeRecordImplicitNullCheck there are no pools emitted.
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00001659 switch (type) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001660 case DataType::Type::kBool:
Vladimir Markod5d2f2c2017-09-26 12:37:26 +01001661 case DataType::Type::kUint8:
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001662 case DataType::Type::kInt8:
Artem Serov914d7a82017-02-07 14:33:49 +00001663 {
1664 ExactAssemblyScope eas(masm, kInstructionSize, CodeBufferCheckScope::kExactSize);
1665 __ stlrb(Register(src), base);
1666 if (needs_null_check) {
1667 MaybeRecordImplicitNullCheck(instruction);
1668 }
1669 }
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00001670 break;
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001671 case DataType::Type::kUint16:
1672 case DataType::Type::kInt16:
Artem Serov914d7a82017-02-07 14:33:49 +00001673 {
1674 ExactAssemblyScope eas(masm, kInstructionSize, CodeBufferCheckScope::kExactSize);
1675 __ stlrh(Register(src), base);
1676 if (needs_null_check) {
1677 MaybeRecordImplicitNullCheck(instruction);
1678 }
1679 }
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00001680 break;
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001681 case DataType::Type::kInt32:
1682 case DataType::Type::kReference:
1683 case DataType::Type::kInt64:
1684 DCHECK_EQ(src.Is64Bits(), DataType::Is64BitType(type));
Artem Serov914d7a82017-02-07 14:33:49 +00001685 {
1686 ExactAssemblyScope eas(masm, kInstructionSize, CodeBufferCheckScope::kExactSize);
1687 __ stlr(Register(src), base);
1688 if (needs_null_check) {
1689 MaybeRecordImplicitNullCheck(instruction);
1690 }
1691 }
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00001692 break;
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001693 case DataType::Type::kFloat32:
1694 case DataType::Type::kFloat64: {
1695 DCHECK_EQ(src.Is64Bits(), DataType::Is64BitType(type));
Alexandre Ramesbe919d92016-08-23 18:33:36 +01001696 Register temp_src;
1697 if (src.IsZero()) {
1698 // The zero register is used to avoid synthesizing zero constants.
1699 temp_src = Register(src);
1700 } else {
1701 DCHECK(src.IsFPRegister());
1702 temp_src = src.Is64Bits() ? temps.AcquireX() : temps.AcquireW();
1703 __ Fmov(temp_src, FPRegister(src));
1704 }
Artem Serov914d7a82017-02-07 14:33:49 +00001705 {
1706 ExactAssemblyScope eas(masm, kInstructionSize, CodeBufferCheckScope::kExactSize);
1707 __ stlr(temp_src, base);
1708 if (needs_null_check) {
1709 MaybeRecordImplicitNullCheck(instruction);
1710 }
1711 }
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00001712 break;
1713 }
Aart Bik66c158e2018-01-31 12:55:04 -08001714 case DataType::Type::kUint32:
1715 case DataType::Type::kUint64:
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001716 case DataType::Type::kVoid:
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00001717 LOG(FATAL) << "Unreachable type " << type;
1718 }
1719}
1720
Calin Juravle175dc732015-08-25 15:42:32 +01001721void CodeGeneratorARM64::InvokeRuntime(QuickEntrypointEnum entrypoint,
1722 HInstruction* instruction,
1723 uint32_t dex_pc,
1724 SlowPathCode* slow_path) {
Alexandre Rames91a65162016-09-19 13:54:30 +01001725 ValidateInvokeRuntime(entrypoint, instruction, slow_path);
Artem Serov914d7a82017-02-07 14:33:49 +00001726
Vladimir Markof6675082019-05-17 12:05:28 +01001727 ThreadOffset64 entrypoint_offset = GetThreadOffset<kArm64PointerSize>(entrypoint);
1728 // Reduce code size for AOT by using shared trampolines for slow path runtime calls across the
1729 // entire oat file. This adds an extra branch and we do not want to slow down the main path.
1730 // For JIT, thunk sharing is per-method, so the gains would be smaller or even negative.
1731 if (slow_path == nullptr || Runtime::Current()->UseJitCompilation()) {
1732 __ Ldr(lr, MemOperand(tr, entrypoint_offset.Int32Value()));
Artem Serov914d7a82017-02-07 14:33:49 +00001733 // Ensure the pc position is recorded immediately after the `blr` instruction.
1734 ExactAssemblyScope eas(GetVIXLAssembler(), kInstructionSize, CodeBufferCheckScope::kExactSize);
1735 __ blr(lr);
1736 if (EntrypointRequiresStackMap(entrypoint)) {
1737 RecordPcInfo(instruction, dex_pc, slow_path);
1738 }
Vladimir Markof6675082019-05-17 12:05:28 +01001739 } else {
1740 // Ensure the pc position is recorded immediately after the `bl` instruction.
1741 ExactAssemblyScope eas(GetVIXLAssembler(), kInstructionSize, CodeBufferCheckScope::kExactSize);
1742 EmitEntrypointThunkCall(entrypoint_offset);
1743 if (EntrypointRequiresStackMap(entrypoint)) {
1744 RecordPcInfo(instruction, dex_pc, slow_path);
1745 }
Serban Constantinescuda8ffec2016-03-09 12:02:11 +00001746 }
Alexandre Rames67555f72014-11-18 10:55:16 +00001747}
1748
Roland Levillaindec8f632016-07-22 17:10:06 +01001749void CodeGeneratorARM64::InvokeRuntimeWithoutRecordingPcInfo(int32_t entry_point_offset,
1750 HInstruction* instruction,
1751 SlowPathCode* slow_path) {
1752 ValidateInvokeRuntimeWithoutRecordingPcInfo(instruction, slow_path);
Roland Levillaindec8f632016-07-22 17:10:06 +01001753 __ Ldr(lr, MemOperand(tr, entry_point_offset));
1754 __ Blr(lr);
1755}
1756
Alexandre Rames67555f72014-11-18 10:55:16 +00001757void InstructionCodeGeneratorARM64::GenerateClassInitializationCheck(SlowPathCodeARM64* slow_path,
Scott Wakeling97c72b72016-06-24 16:19:36 +01001758 Register class_reg) {
Alexandre Rames67555f72014-11-18 10:55:16 +00001759 UseScratchRegisterScope temps(GetVIXLAssembler());
1760 Register temp = temps.AcquireW();
Vladimir Markodc682aa2018-01-04 18:42:57 +00001761 constexpr size_t status_lsb_position = SubtypeCheckBits::BitStructSizeOf();
Vladimir Markobf121912019-06-04 13:49:05 +01001762 constexpr uint32_t visibly_initialized = enum_cast<uint32_t>(ClassStatus::kVisiblyInitialized);
1763 static_assert(visibly_initialized == MaxInt<uint32_t>(32u - status_lsb_position),
1764 "kVisiblyInitialized must have all bits set");
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00001765
Vladimir Markobf121912019-06-04 13:49:05 +01001766 const size_t status_offset = mirror::Class::StatusOffset().SizeValue();
1767 __ Ldr(temp, HeapOperand(class_reg, status_offset));
1768 __ Mvn(temp, Operand(temp, ASR, status_lsb_position)); // Were all the bits of the status set?
1769 __ Cbnz(temp, slow_path->GetEntryLabel()); // If not, go to slow path.
Alexandre Rames67555f72014-11-18 10:55:16 +00001770 __ Bind(slow_path->GetExitLabel());
1771}
Alexandre Rames5319def2014-10-23 10:03:10 +01001772
Vladimir Marko175e7862018-03-27 09:03:13 +00001773void InstructionCodeGeneratorARM64::GenerateBitstringTypeCheckCompare(
1774 HTypeCheckInstruction* check, vixl::aarch64::Register temp) {
1775 uint32_t path_to_root = check->GetBitstringPathToRoot();
1776 uint32_t mask = check->GetBitstringMask();
1777 DCHECK(IsPowerOfTwo(mask + 1));
1778 size_t mask_bits = WhichPowerOf2(mask + 1);
1779
1780 if (mask_bits == 16u) {
1781 // Load only the bitstring part of the status word.
1782 __ Ldrh(temp, HeapOperand(temp, mirror::Class::StatusOffset()));
1783 } else {
1784 // /* uint32_t */ temp = temp->status_
1785 __ Ldr(temp, HeapOperand(temp, mirror::Class::StatusOffset()));
1786 // Extract the bitstring bits.
1787 __ Ubfx(temp, temp, 0, mask_bits);
1788 }
1789 // Compare the bitstring bits to `path_to_root`.
1790 __ Cmp(temp, path_to_root);
1791}
1792
Roland Levillain44015862016-01-22 11:47:17 +00001793void CodeGeneratorARM64::GenerateMemoryBarrier(MemBarrierKind kind) {
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00001794 BarrierType type = BarrierAll;
1795
1796 switch (kind) {
1797 case MemBarrierKind::kAnyAny:
1798 case MemBarrierKind::kAnyStore: {
1799 type = BarrierAll;
1800 break;
1801 }
1802 case MemBarrierKind::kLoadAny: {
1803 type = BarrierReads;
1804 break;
1805 }
1806 case MemBarrierKind::kStoreStore: {
1807 type = BarrierWrites;
1808 break;
1809 }
1810 default:
1811 LOG(FATAL) << "Unexpected memory barrier " << kind;
1812 }
1813 __ Dmb(InnerShareable, type);
1814}
1815
Serban Constantinescu02164b32014-11-13 14:05:07 +00001816void InstructionCodeGeneratorARM64::GenerateSuspendCheck(HSuspendCheck* instruction,
1817 HBasicBlock* successor) {
1818 SuspendCheckSlowPathARM64* slow_path =
Nicolas Geoffraydb216f42015-05-05 17:02:20 +01001819 down_cast<SuspendCheckSlowPathARM64*>(instruction->GetSlowPath());
1820 if (slow_path == nullptr) {
Vladimir Marko174b2e22017-10-12 13:34:49 +01001821 slow_path =
1822 new (codegen_->GetScopedAllocator()) SuspendCheckSlowPathARM64(instruction, successor);
Nicolas Geoffraydb216f42015-05-05 17:02:20 +01001823 instruction->SetSlowPath(slow_path);
1824 codegen_->AddSlowPath(slow_path);
1825 if (successor != nullptr) {
1826 DCHECK(successor->IsLoopHeader());
Nicolas Geoffraydb216f42015-05-05 17:02:20 +01001827 }
1828 } else {
1829 DCHECK_EQ(slow_path->GetSuccessor(), successor);
1830 }
1831
Serban Constantinescu02164b32014-11-13 14:05:07 +00001832 UseScratchRegisterScope temps(codegen_->GetVIXLAssembler());
1833 Register temp = temps.AcquireW();
1834
Andreas Gampe542451c2016-07-26 09:02:02 -07001835 __ Ldrh(temp, MemOperand(tr, Thread::ThreadFlagsOffset<kArm64PointerSize>().SizeValue()));
Serban Constantinescu02164b32014-11-13 14:05:07 +00001836 if (successor == nullptr) {
1837 __ Cbnz(temp, slow_path->GetEntryLabel());
1838 __ Bind(slow_path->GetReturnLabel());
1839 } else {
1840 __ Cbz(temp, codegen_->GetLabelOf(successor));
1841 __ B(slow_path->GetEntryLabel());
1842 // slow_path will return to GetLabelOf(successor).
1843 }
1844}
1845
Alexandre Rames5319def2014-10-23 10:03:10 +01001846InstructionCodeGeneratorARM64::InstructionCodeGeneratorARM64(HGraph* graph,
1847 CodeGeneratorARM64* codegen)
Aart Bik42249c32016-01-07 15:33:50 -08001848 : InstructionCodeGenerator(graph, codegen),
Alexandre Rames5319def2014-10-23 10:03:10 +01001849 assembler_(codegen->GetAssembler()),
1850 codegen_(codegen) {}
1851
Alexandre Rames67555f72014-11-18 10:55:16 +00001852void LocationsBuilderARM64::HandleBinaryOp(HBinaryOperation* instr) {
Alexandre Rames5319def2014-10-23 10:03:10 +01001853 DCHECK_EQ(instr->InputCount(), 2U);
Vladimir Markoca6fff82017-10-03 14:49:14 +01001854 LocationSummary* locations = new (GetGraph()->GetAllocator()) LocationSummary(instr);
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001855 DataType::Type type = instr->GetResultType();
Alexandre Rames5319def2014-10-23 10:03:10 +01001856 switch (type) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001857 case DataType::Type::kInt32:
1858 case DataType::Type::kInt64:
Alexandre Rames5319def2014-10-23 10:03:10 +01001859 locations->SetInAt(0, Location::RequiresRegister());
Serban Constantinescu2d35d9d2015-02-22 22:08:01 +00001860 locations->SetInAt(1, ARM64EncodableConstantOrRegister(instr->InputAt(1), instr));
Alexandre Ramesfb4e5fa2014-11-06 12:41:16 +00001861 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
Alexandre Rames5319def2014-10-23 10:03:10 +01001862 break;
Alexandre Ramesa89086e2014-11-07 17:13:25 +00001863
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001864 case DataType::Type::kFloat32:
1865 case DataType::Type::kFloat64:
Alexandre Ramesa89086e2014-11-07 17:13:25 +00001866 locations->SetInAt(0, Location::RequiresFpuRegister());
1867 locations->SetInAt(1, Location::RequiresFpuRegister());
Alexandre Rames67555f72014-11-18 10:55:16 +00001868 locations->SetOut(Location::RequiresFpuRegister(), Location::kNoOutputOverlap);
Alexandre Rames5319def2014-10-23 10:03:10 +01001869 break;
Alexandre Ramesa89086e2014-11-07 17:13:25 +00001870
Alexandre Rames5319def2014-10-23 10:03:10 +01001871 default:
Alexandre Ramesa89086e2014-11-07 17:13:25 +00001872 LOG(FATAL) << "Unexpected " << instr->DebugName() << " type " << type;
Alexandre Rames5319def2014-10-23 10:03:10 +01001873 }
1874}
1875
Vladimir Markof4f2daa2017-03-20 18:26:59 +00001876void LocationsBuilderARM64::HandleFieldGet(HInstruction* instruction,
1877 const FieldInfo& field_info) {
Roland Levillain22ccc3a2015-11-24 13:10:05 +00001878 DCHECK(instruction->IsInstanceFieldGet() || instruction->IsStaticFieldGet());
1879
1880 bool object_field_get_with_read_barrier =
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001881 kEmitCompilerReadBarrier && (instruction->GetType() == DataType::Type::kReference);
Alexandre Rames09a99962015-04-15 11:47:56 +01001882 LocationSummary* locations =
Vladimir Markoca6fff82017-10-03 14:49:14 +01001883 new (GetGraph()->GetAllocator()) LocationSummary(instruction,
1884 object_field_get_with_read_barrier
1885 ? LocationSummary::kCallOnSlowPath
1886 : LocationSummary::kNoCall);
Vladimir Marko70e97462016-08-09 11:04:26 +01001887 if (object_field_get_with_read_barrier && kUseBakerReadBarrier) {
Vladimir Marko804b03f2016-09-14 16:26:36 +01001888 locations->SetCustomSlowPathCallerSaves(RegisterSet::Empty()); // No caller-save registers.
Vladimir Marko0ecac682018-08-07 10:40:38 +01001889 // We need a temporary register for the read barrier load in
1890 // CodeGeneratorARM64::GenerateFieldLoadWithBakerReadBarrier()
1891 // only if the field is volatile or the offset is too big.
1892 if (field_info.IsVolatile() ||
1893 field_info.GetFieldOffset().Uint32Value() >= kReferenceLoadMinFarOffset) {
1894 locations->AddTemp(FixedTempLocation());
Vladimir Markof4f2daa2017-03-20 18:26:59 +00001895 }
Vladimir Marko70e97462016-08-09 11:04:26 +01001896 }
Alexandre Rames09a99962015-04-15 11:47:56 +01001897 locations->SetInAt(0, Location::RequiresRegister());
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001898 if (DataType::IsFloatingPointType(instruction->GetType())) {
Alexandre Rames09a99962015-04-15 11:47:56 +01001899 locations->SetOut(Location::RequiresFpuRegister());
1900 } else {
Roland Levillain22ccc3a2015-11-24 13:10:05 +00001901 // The output overlaps for an object field get when read barriers
1902 // are enabled: we do not want the load to overwrite the object's
1903 // location, as we need it to emit the read barrier.
1904 locations->SetOut(
1905 Location::RequiresRegister(),
1906 object_field_get_with_read_barrier ? Location::kOutputOverlap : Location::kNoOutputOverlap);
Alexandre Rames09a99962015-04-15 11:47:56 +01001907 }
1908}
1909
1910void InstructionCodeGeneratorARM64::HandleFieldGet(HInstruction* instruction,
1911 const FieldInfo& field_info) {
1912 DCHECK(instruction->IsInstanceFieldGet() || instruction->IsStaticFieldGet());
Roland Levillain44015862016-01-22 11:47:17 +00001913 LocationSummary* locations = instruction->GetLocations();
1914 Location base_loc = locations->InAt(0);
1915 Location out = locations->Out();
1916 uint32_t offset = field_info.GetFieldOffset().Uint32Value();
Vladimir Marko61b92282017-10-11 13:23:17 +01001917 DCHECK_EQ(DataType::Size(field_info.GetFieldType()), DataType::Size(instruction->GetType()));
1918 DataType::Type load_type = instruction->GetType();
Alexandre Rames09a99962015-04-15 11:47:56 +01001919 MemOperand field = HeapOperand(InputRegisterAt(instruction, 0), field_info.GetFieldOffset());
Alexandre Rames09a99962015-04-15 11:47:56 +01001920
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001921 if (kEmitCompilerReadBarrier && kUseBakerReadBarrier &&
Vladimir Marko61b92282017-10-11 13:23:17 +01001922 load_type == DataType::Type::kReference) {
Roland Levillain44015862016-01-22 11:47:17 +00001923 // Object FieldGet with Baker's read barrier case.
Roland Levillain44015862016-01-22 11:47:17 +00001924 // /* HeapReference<Object> */ out = *(base + offset)
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001925 Register base = RegisterFrom(base_loc, DataType::Type::kReference);
Vladimir Markof4f2daa2017-03-20 18:26:59 +00001926 Location maybe_temp =
1927 (locations->GetTempCount() != 0) ? locations->GetTemp(0) : Location::NoLocation();
Roland Levillain44015862016-01-22 11:47:17 +00001928 // Note that potential implicit null checks are handled in this
1929 // CodeGeneratorARM64::GenerateFieldLoadWithBakerReadBarrier call.
1930 codegen_->GenerateFieldLoadWithBakerReadBarrier(
1931 instruction,
1932 out,
1933 base,
1934 offset,
Vladimir Markof4f2daa2017-03-20 18:26:59 +00001935 maybe_temp,
Andreas Gampe3db70682018-12-26 15:12:03 -08001936 /* needs_null_check= */ true,
Serban Constantinescu4a6a67c2016-01-27 09:19:56 +00001937 field_info.IsVolatile());
Roland Levillain44015862016-01-22 11:47:17 +00001938 } else {
1939 // General case.
1940 if (field_info.IsVolatile()) {
Serban Constantinescu4a6a67c2016-01-27 09:19:56 +00001941 // Note that a potential implicit null check is handled in this
1942 // CodeGeneratorARM64::LoadAcquire call.
1943 // NB: LoadAcquire will record the pc info if needed.
1944 codegen_->LoadAcquire(
Andreas Gampe3db70682018-12-26 15:12:03 -08001945 instruction, OutputCPURegister(instruction), field, /* needs_null_check= */ true);
Alexandre Rames09a99962015-04-15 11:47:56 +01001946 } else {
Artem Serov914d7a82017-02-07 14:33:49 +00001947 // Ensure that between load and MaybeRecordImplicitNullCheck there are no pools emitted.
1948 EmissionCheckScope guard(GetVIXLAssembler(), kMaxMacroInstructionSizeInBytes);
Vladimir Marko61b92282017-10-11 13:23:17 +01001949 codegen_->Load(load_type, OutputCPURegister(instruction), field);
Alexandre Rames09a99962015-04-15 11:47:56 +01001950 codegen_->MaybeRecordImplicitNullCheck(instruction);
Alexandre Rames09a99962015-04-15 11:47:56 +01001951 }
Vladimir Marko61b92282017-10-11 13:23:17 +01001952 if (load_type == DataType::Type::kReference) {
Roland Levillain44015862016-01-22 11:47:17 +00001953 // If read barriers are enabled, emit read barriers other than
1954 // Baker's using a slow path (and also unpoison the loaded
1955 // reference, if heap poisoning is enabled).
1956 codegen_->MaybeGenerateReadBarrierSlow(instruction, out, out, base_loc, offset);
1957 }
Roland Levillain4d027112015-07-01 15:41:14 +01001958 }
Alexandre Rames09a99962015-04-15 11:47:56 +01001959}
1960
1961void LocationsBuilderARM64::HandleFieldSet(HInstruction* instruction) {
1962 LocationSummary* locations =
Vladimir Markoca6fff82017-10-03 14:49:14 +01001963 new (GetGraph()->GetAllocator()) LocationSummary(instruction, LocationSummary::kNoCall);
Alexandre Rames09a99962015-04-15 11:47:56 +01001964 locations->SetInAt(0, Location::RequiresRegister());
Alexandre Ramesbe919d92016-08-23 18:33:36 +01001965 if (IsConstantZeroBitPattern(instruction->InputAt(1))) {
1966 locations->SetInAt(1, Location::ConstantLocation(instruction->InputAt(1)->AsConstant()));
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001967 } else if (DataType::IsFloatingPointType(instruction->InputAt(1)->GetType())) {
Alexandre Rames09a99962015-04-15 11:47:56 +01001968 locations->SetInAt(1, Location::RequiresFpuRegister());
1969 } else {
1970 locations->SetInAt(1, Location::RequiresRegister());
1971 }
1972}
1973
1974void InstructionCodeGeneratorARM64::HandleFieldSet(HInstruction* instruction,
Nicolas Geoffray07276db2015-05-18 14:22:09 +01001975 const FieldInfo& field_info,
1976 bool value_can_be_null) {
Alexandre Rames09a99962015-04-15 11:47:56 +01001977 DCHECK(instruction->IsInstanceFieldSet() || instruction->IsStaticFieldSet());
1978
1979 Register obj = InputRegisterAt(instruction, 0);
Alexandre Ramesbe919d92016-08-23 18:33:36 +01001980 CPURegister value = InputCPURegisterOrZeroRegAt(instruction, 1);
Roland Levillain4d027112015-07-01 15:41:14 +01001981 CPURegister source = value;
Alexandre Rames09a99962015-04-15 11:47:56 +01001982 Offset offset = field_info.GetFieldOffset();
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001983 DataType::Type field_type = field_info.GetFieldType();
Alexandre Rames09a99962015-04-15 11:47:56 +01001984
Roland Levillain4d027112015-07-01 15:41:14 +01001985 {
1986 // We use a block to end the scratch scope before the write barrier, thus
1987 // freeing the temporary registers so they can be used in `MarkGCCard`.
1988 UseScratchRegisterScope temps(GetVIXLAssembler());
1989
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01001990 if (kPoisonHeapReferences && field_type == DataType::Type::kReference) {
Roland Levillain4d027112015-07-01 15:41:14 +01001991 DCHECK(value.IsW());
1992 Register temp = temps.AcquireW();
1993 __ Mov(temp, value.W());
1994 GetAssembler()->PoisonHeapReference(temp.W());
1995 source = temp;
Alexandre Rames09a99962015-04-15 11:47:56 +01001996 }
Roland Levillain4d027112015-07-01 15:41:14 +01001997
1998 if (field_info.IsVolatile()) {
Artem Serov914d7a82017-02-07 14:33:49 +00001999 codegen_->StoreRelease(
Andreas Gampe3db70682018-12-26 15:12:03 -08002000 instruction, field_type, source, HeapOperand(obj, offset), /* needs_null_check= */ true);
Roland Levillain4d027112015-07-01 15:41:14 +01002001 } else {
Artem Serov914d7a82017-02-07 14:33:49 +00002002 // Ensure that between store and MaybeRecordImplicitNullCheck there are no pools emitted.
2003 EmissionCheckScope guard(GetVIXLAssembler(), kMaxMacroInstructionSizeInBytes);
Roland Levillain4d027112015-07-01 15:41:14 +01002004 codegen_->Store(field_type, source, HeapOperand(obj, offset));
2005 codegen_->MaybeRecordImplicitNullCheck(instruction);
2006 }
Alexandre Rames09a99962015-04-15 11:47:56 +01002007 }
2008
2009 if (CodeGenerator::StoreNeedsWriteBarrier(field_type, instruction->InputAt(1))) {
Nicolas Geoffray07276db2015-05-18 14:22:09 +01002010 codegen_->MarkGCCard(obj, Register(value), value_can_be_null);
Alexandre Rames09a99962015-04-15 11:47:56 +01002011 }
2012}
2013
Alexandre Rames67555f72014-11-18 10:55:16 +00002014void InstructionCodeGeneratorARM64::HandleBinaryOp(HBinaryOperation* instr) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002015 DataType::Type type = instr->GetType();
Alexandre Rames5319def2014-10-23 10:03:10 +01002016
2017 switch (type) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002018 case DataType::Type::kInt32:
2019 case DataType::Type::kInt64: {
Alexandre Ramesa89086e2014-11-07 17:13:25 +00002020 Register dst = OutputRegister(instr);
2021 Register lhs = InputRegisterAt(instr, 0);
2022 Operand rhs = InputOperandAt(instr, 1);
Alexandre Rames5319def2014-10-23 10:03:10 +01002023 if (instr->IsAdd()) {
2024 __ Add(dst, lhs, rhs);
Alexandre Rames67555f72014-11-18 10:55:16 +00002025 } else if (instr->IsAnd()) {
2026 __ And(dst, lhs, rhs);
2027 } else if (instr->IsOr()) {
2028 __ Orr(dst, lhs, rhs);
2029 } else if (instr->IsSub()) {
Alexandre Rames5319def2014-10-23 10:03:10 +01002030 __ Sub(dst, lhs, rhs);
Scott Wakeling40a04bf2015-12-11 09:50:36 +00002031 } else if (instr->IsRor()) {
2032 if (rhs.IsImmediate()) {
Scott Wakeling97c72b72016-06-24 16:19:36 +01002033 uint32_t shift = rhs.GetImmediate() & (lhs.GetSizeInBits() - 1);
Scott Wakeling40a04bf2015-12-11 09:50:36 +00002034 __ Ror(dst, lhs, shift);
2035 } else {
2036 // Ensure shift distance is in the same size register as the result. If
2037 // we are rotating a long and the shift comes in a w register originally,
2038 // we don't need to sxtw for use as an x since the shift distances are
2039 // all & reg_bits - 1.
2040 __ Ror(dst, lhs, RegisterFrom(instr->GetLocations()->InAt(1), type));
2041 }
Petre-Ionut Tudor2227fe42018-04-20 17:12:05 +01002042 } else if (instr->IsMin() || instr->IsMax()) {
2043 __ Cmp(lhs, rhs);
2044 __ Csel(dst, lhs, rhs, instr->IsMin() ? lt : gt);
Alexandre Rames67555f72014-11-18 10:55:16 +00002045 } else {
2046 DCHECK(instr->IsXor());
2047 __ Eor(dst, lhs, rhs);
Alexandre Rames5319def2014-10-23 10:03:10 +01002048 }
2049 break;
Alexandre Ramesa89086e2014-11-07 17:13:25 +00002050 }
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002051 case DataType::Type::kFloat32:
2052 case DataType::Type::kFloat64: {
Alexandre Ramesa89086e2014-11-07 17:13:25 +00002053 FPRegister dst = OutputFPRegister(instr);
2054 FPRegister lhs = InputFPRegisterAt(instr, 0);
2055 FPRegister rhs = InputFPRegisterAt(instr, 1);
2056 if (instr->IsAdd()) {
2057 __ Fadd(dst, lhs, rhs);
Alexandre Rames67555f72014-11-18 10:55:16 +00002058 } else if (instr->IsSub()) {
Alexandre Ramesa89086e2014-11-07 17:13:25 +00002059 __ Fsub(dst, lhs, rhs);
Petre-Ionut Tudor2227fe42018-04-20 17:12:05 +01002060 } else if (instr->IsMin()) {
2061 __ Fmin(dst, lhs, rhs);
2062 } else if (instr->IsMax()) {
2063 __ Fmax(dst, lhs, rhs);
Alexandre Rames67555f72014-11-18 10:55:16 +00002064 } else {
2065 LOG(FATAL) << "Unexpected floating-point binary operation";
Alexandre Ramesa89086e2014-11-07 17:13:25 +00002066 }
Alexandre Rames5319def2014-10-23 10:03:10 +01002067 break;
Alexandre Ramesa89086e2014-11-07 17:13:25 +00002068 }
Alexandre Rames5319def2014-10-23 10:03:10 +01002069 default:
Alexandre Rames67555f72014-11-18 10:55:16 +00002070 LOG(FATAL) << "Unexpected binary operation type " << type;
Alexandre Rames5319def2014-10-23 10:03:10 +01002071 }
2072}
2073
Serban Constantinescu02164b32014-11-13 14:05:07 +00002074void LocationsBuilderARM64::HandleShift(HBinaryOperation* instr) {
2075 DCHECK(instr->IsShl() || instr->IsShr() || instr->IsUShr());
2076
Vladimir Markoca6fff82017-10-03 14:49:14 +01002077 LocationSummary* locations = new (GetGraph()->GetAllocator()) LocationSummary(instr);
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002078 DataType::Type type = instr->GetResultType();
Serban Constantinescu02164b32014-11-13 14:05:07 +00002079 switch (type) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002080 case DataType::Type::kInt32:
2081 case DataType::Type::kInt64: {
Serban Constantinescu02164b32014-11-13 14:05:07 +00002082 locations->SetInAt(0, Location::RequiresRegister());
2083 locations->SetInAt(1, Location::RegisterOrConstant(instr->InputAt(1)));
Artem Serov87c97052016-09-23 13:34:31 +01002084 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
Serban Constantinescu02164b32014-11-13 14:05:07 +00002085 break;
2086 }
2087 default:
2088 LOG(FATAL) << "Unexpected shift type " << type;
2089 }
2090}
2091
2092void InstructionCodeGeneratorARM64::HandleShift(HBinaryOperation* instr) {
2093 DCHECK(instr->IsShl() || instr->IsShr() || instr->IsUShr());
2094
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002095 DataType::Type type = instr->GetType();
Serban Constantinescu02164b32014-11-13 14:05:07 +00002096 switch (type) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002097 case DataType::Type::kInt32:
2098 case DataType::Type::kInt64: {
Serban Constantinescu02164b32014-11-13 14:05:07 +00002099 Register dst = OutputRegister(instr);
2100 Register lhs = InputRegisterAt(instr, 0);
2101 Operand rhs = InputOperandAt(instr, 1);
2102 if (rhs.IsImmediate()) {
Scott Wakeling97c72b72016-06-24 16:19:36 +01002103 uint32_t shift_value = rhs.GetImmediate() &
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002104 (type == DataType::Type::kInt32 ? kMaxIntShiftDistance : kMaxLongShiftDistance);
Serban Constantinescu02164b32014-11-13 14:05:07 +00002105 if (instr->IsShl()) {
2106 __ Lsl(dst, lhs, shift_value);
2107 } else if (instr->IsShr()) {
2108 __ Asr(dst, lhs, shift_value);
2109 } else {
2110 __ Lsr(dst, lhs, shift_value);
2111 }
2112 } else {
Scott Wakeling97c72b72016-06-24 16:19:36 +01002113 Register rhs_reg = dst.IsX() ? rhs.GetRegister().X() : rhs.GetRegister().W();
Serban Constantinescu02164b32014-11-13 14:05:07 +00002114
2115 if (instr->IsShl()) {
2116 __ Lsl(dst, lhs, rhs_reg);
2117 } else if (instr->IsShr()) {
2118 __ Asr(dst, lhs, rhs_reg);
2119 } else {
2120 __ Lsr(dst, lhs, rhs_reg);
2121 }
2122 }
2123 break;
2124 }
2125 default:
2126 LOG(FATAL) << "Unexpected shift operation type " << type;
2127 }
2128}
2129
Alexandre Rames5319def2014-10-23 10:03:10 +01002130void LocationsBuilderARM64::VisitAdd(HAdd* instruction) {
Alexandre Rames67555f72014-11-18 10:55:16 +00002131 HandleBinaryOp(instruction);
Alexandre Rames5319def2014-10-23 10:03:10 +01002132}
2133
2134void InstructionCodeGeneratorARM64::VisitAdd(HAdd* instruction) {
Alexandre Rames67555f72014-11-18 10:55:16 +00002135 HandleBinaryOp(instruction);
2136}
2137
2138void LocationsBuilderARM64::VisitAnd(HAnd* instruction) {
2139 HandleBinaryOp(instruction);
2140}
2141
2142void InstructionCodeGeneratorARM64::VisitAnd(HAnd* instruction) {
2143 HandleBinaryOp(instruction);
Alexandre Rames5319def2014-10-23 10:03:10 +01002144}
2145
Artem Serov7fc63502016-02-09 17:15:29 +00002146void LocationsBuilderARM64::VisitBitwiseNegatedRight(HBitwiseNegatedRight* instr) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002147 DCHECK(DataType::IsIntegralType(instr->GetType())) << instr->GetType();
Vladimir Markoca6fff82017-10-03 14:49:14 +01002148 LocationSummary* locations = new (GetGraph()->GetAllocator()) LocationSummary(instr);
Kevin Brodsky9ff0d202016-01-11 13:43:31 +00002149 locations->SetInAt(0, Location::RequiresRegister());
2150 // There is no immediate variant of negated bitwise instructions in AArch64.
2151 locations->SetInAt(1, Location::RequiresRegister());
2152 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
2153}
2154
Artem Serov7fc63502016-02-09 17:15:29 +00002155void InstructionCodeGeneratorARM64::VisitBitwiseNegatedRight(HBitwiseNegatedRight* instr) {
Kevin Brodsky9ff0d202016-01-11 13:43:31 +00002156 Register dst = OutputRegister(instr);
2157 Register lhs = InputRegisterAt(instr, 0);
2158 Register rhs = InputRegisterAt(instr, 1);
2159
2160 switch (instr->GetOpKind()) {
2161 case HInstruction::kAnd:
2162 __ Bic(dst, lhs, rhs);
2163 break;
2164 case HInstruction::kOr:
2165 __ Orn(dst, lhs, rhs);
2166 break;
2167 case HInstruction::kXor:
2168 __ Eon(dst, lhs, rhs);
2169 break;
2170 default:
2171 LOG(FATAL) << "Unreachable";
2172 }
2173}
2174
Anton Kirilov74234da2017-01-13 14:42:47 +00002175void LocationsBuilderARM64::VisitDataProcWithShifterOp(
2176 HDataProcWithShifterOp* instruction) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002177 DCHECK(instruction->GetType() == DataType::Type::kInt32 ||
2178 instruction->GetType() == DataType::Type::kInt64);
Alexandre Rames8626b742015-11-25 16:28:08 +00002179 LocationSummary* locations =
Vladimir Markoca6fff82017-10-03 14:49:14 +01002180 new (GetGraph()->GetAllocator()) LocationSummary(instruction, LocationSummary::kNoCall);
Alexandre Rames8626b742015-11-25 16:28:08 +00002181 if (instruction->GetInstrKind() == HInstruction::kNeg) {
2182 locations->SetInAt(0, Location::ConstantLocation(instruction->InputAt(0)->AsConstant()));
2183 } else {
2184 locations->SetInAt(0, Location::RequiresRegister());
2185 }
2186 locations->SetInAt(1, Location::RequiresRegister());
2187 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
2188}
2189
Anton Kirilov74234da2017-01-13 14:42:47 +00002190void InstructionCodeGeneratorARM64::VisitDataProcWithShifterOp(
2191 HDataProcWithShifterOp* instruction) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002192 DataType::Type type = instruction->GetType();
Alexandre Rames8626b742015-11-25 16:28:08 +00002193 HInstruction::InstructionKind kind = instruction->GetInstrKind();
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002194 DCHECK(type == DataType::Type::kInt32 || type == DataType::Type::kInt64);
Alexandre Rames8626b742015-11-25 16:28:08 +00002195 Register out = OutputRegister(instruction);
2196 Register left;
2197 if (kind != HInstruction::kNeg) {
2198 left = InputRegisterAt(instruction, 0);
2199 }
Anton Kirilov74234da2017-01-13 14:42:47 +00002200 // If this `HDataProcWithShifterOp` was created by merging a type conversion as the
Alexandre Rames8626b742015-11-25 16:28:08 +00002201 // shifter operand operation, the IR generating `right_reg` (input to the type
2202 // conversion) can have a different type from the current instruction's type,
2203 // so we manually indicate the type.
2204 Register right_reg = RegisterFrom(instruction->GetLocations()->InAt(1), type);
Alexandre Rames8626b742015-11-25 16:28:08 +00002205 Operand right_operand(0);
2206
Anton Kirilov74234da2017-01-13 14:42:47 +00002207 HDataProcWithShifterOp::OpKind op_kind = instruction->GetOpKind();
2208 if (HDataProcWithShifterOp::IsExtensionOp(op_kind)) {
Alexandre Rames8626b742015-11-25 16:28:08 +00002209 right_operand = Operand(right_reg, helpers::ExtendFromOpKind(op_kind));
2210 } else {
Anton Kirilov74234da2017-01-13 14:42:47 +00002211 right_operand = Operand(right_reg,
2212 helpers::ShiftFromOpKind(op_kind),
2213 instruction->GetShiftAmount());
Alexandre Rames8626b742015-11-25 16:28:08 +00002214 }
2215
2216 // Logical binary operations do not support extension operations in the
2217 // operand. Note that VIXL would still manage if it was passed by generating
2218 // the extension as a separate instruction.
2219 // `HNeg` also does not support extension. See comments in `ShifterOperandSupportsExtension()`.
2220 DCHECK(!right_operand.IsExtendedRegister() ||
2221 (kind != HInstruction::kAnd && kind != HInstruction::kOr && kind != HInstruction::kXor &&
2222 kind != HInstruction::kNeg));
2223 switch (kind) {
2224 case HInstruction::kAdd:
2225 __ Add(out, left, right_operand);
2226 break;
2227 case HInstruction::kAnd:
2228 __ And(out, left, right_operand);
2229 break;
2230 case HInstruction::kNeg:
Roland Levillain1a653882016-03-18 18:05:57 +00002231 DCHECK(instruction->InputAt(0)->AsConstant()->IsArithmeticZero());
Alexandre Rames8626b742015-11-25 16:28:08 +00002232 __ Neg(out, right_operand);
2233 break;
2234 case HInstruction::kOr:
2235 __ Orr(out, left, right_operand);
2236 break;
2237 case HInstruction::kSub:
2238 __ Sub(out, left, right_operand);
2239 break;
2240 case HInstruction::kXor:
2241 __ Eor(out, left, right_operand);
2242 break;
2243 default:
2244 LOG(FATAL) << "Unexpected operation kind: " << kind;
2245 UNREACHABLE();
2246 }
2247}
2248
Artem Serov328429f2016-07-06 16:23:04 +01002249void LocationsBuilderARM64::VisitIntermediateAddress(HIntermediateAddress* instruction) {
Alexandre Ramese6dbf482015-10-19 10:10:41 +01002250 LocationSummary* locations =
Vladimir Markoca6fff82017-10-03 14:49:14 +01002251 new (GetGraph()->GetAllocator()) LocationSummary(instruction, LocationSummary::kNoCall);
Alexandre Ramese6dbf482015-10-19 10:10:41 +01002252 locations->SetInAt(0, Location::RequiresRegister());
2253 locations->SetInAt(1, ARM64EncodableConstantOrRegister(instruction->GetOffset(), instruction));
Artem Serov87c97052016-09-23 13:34:31 +01002254 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
Alexandre Ramese6dbf482015-10-19 10:10:41 +01002255}
2256
Roland Levillain19c54192016-11-04 13:44:09 +00002257void InstructionCodeGeneratorARM64::VisitIntermediateAddress(HIntermediateAddress* instruction) {
Alexandre Ramese6dbf482015-10-19 10:10:41 +01002258 __ Add(OutputRegister(instruction),
2259 InputRegisterAt(instruction, 0),
2260 Operand(InputOperandAt(instruction, 1)));
2261}
2262
Artem Serove1811ed2017-04-27 16:50:47 +01002263void LocationsBuilderARM64::VisitIntermediateAddressIndex(HIntermediateAddressIndex* instruction) {
2264 LocationSummary* locations =
Vladimir Markoca6fff82017-10-03 14:49:14 +01002265 new (GetGraph()->GetAllocator()) LocationSummary(instruction, LocationSummary::kNoCall);
Artem Serove1811ed2017-04-27 16:50:47 +01002266
2267 HIntConstant* shift = instruction->GetShift()->AsIntConstant();
2268
2269 locations->SetInAt(0, Location::RequiresRegister());
2270 // For byte case we don't need to shift the index variable so we can encode the data offset into
2271 // ADD instruction. For other cases we prefer the data_offset to be in register; that will hoist
2272 // data offset constant generation out of the loop and reduce the critical path length in the
2273 // loop.
2274 locations->SetInAt(1, shift->GetValue() == 0
2275 ? Location::ConstantLocation(instruction->GetOffset()->AsIntConstant())
2276 : Location::RequiresRegister());
2277 locations->SetInAt(2, Location::ConstantLocation(shift));
2278 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
2279}
2280
2281void InstructionCodeGeneratorARM64::VisitIntermediateAddressIndex(
2282 HIntermediateAddressIndex* instruction) {
2283 Register index_reg = InputRegisterAt(instruction, 0);
Evgeny Astigeevichf9e90542018-06-25 13:43:53 +01002284 uint32_t shift = Int64FromLocation(instruction->GetLocations()->InAt(2));
Artem Serove1811ed2017-04-27 16:50:47 +01002285 uint32_t offset = instruction->GetOffset()->AsIntConstant()->GetValue();
2286
2287 if (shift == 0) {
2288 __ Add(OutputRegister(instruction), index_reg, offset);
2289 } else {
2290 Register offset_reg = InputRegisterAt(instruction, 1);
2291 __ Add(OutputRegister(instruction), offset_reg, Operand(index_reg, LSL, shift));
2292 }
2293}
2294
Artem Udovichenko4a0dad62016-01-26 12:28:31 +03002295void LocationsBuilderARM64::VisitMultiplyAccumulate(HMultiplyAccumulate* instr) {
Alexandre Rames418318f2015-11-20 15:55:47 +00002296 LocationSummary* locations =
Vladimir Markoca6fff82017-10-03 14:49:14 +01002297 new (GetGraph()->GetAllocator()) LocationSummary(instr, LocationSummary::kNoCall);
Artem Udovichenko4a0dad62016-01-26 12:28:31 +03002298 HInstruction* accumulator = instr->InputAt(HMultiplyAccumulate::kInputAccumulatorIndex);
2299 if (instr->GetOpKind() == HInstruction::kSub &&
2300 accumulator->IsConstant() &&
Roland Levillain1a653882016-03-18 18:05:57 +00002301 accumulator->AsConstant()->IsArithmeticZero()) {
Artem Udovichenko4a0dad62016-01-26 12:28:31 +03002302 // Don't allocate register for Mneg instruction.
2303 } else {
2304 locations->SetInAt(HMultiplyAccumulate::kInputAccumulatorIndex,
2305 Location::RequiresRegister());
2306 }
2307 locations->SetInAt(HMultiplyAccumulate::kInputMulLeftIndex, Location::RequiresRegister());
2308 locations->SetInAt(HMultiplyAccumulate::kInputMulRightIndex, Location::RequiresRegister());
Alexandre Rames418318f2015-11-20 15:55:47 +00002309 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
2310}
2311
Artem Udovichenko4a0dad62016-01-26 12:28:31 +03002312void InstructionCodeGeneratorARM64::VisitMultiplyAccumulate(HMultiplyAccumulate* instr) {
Alexandre Rames418318f2015-11-20 15:55:47 +00002313 Register res = OutputRegister(instr);
Artem Udovichenko4a0dad62016-01-26 12:28:31 +03002314 Register mul_left = InputRegisterAt(instr, HMultiplyAccumulate::kInputMulLeftIndex);
2315 Register mul_right = InputRegisterAt(instr, HMultiplyAccumulate::kInputMulRightIndex);
Alexandre Rames418318f2015-11-20 15:55:47 +00002316
2317 // Avoid emitting code that could trigger Cortex A53's erratum 835769.
2318 // This fixup should be carried out for all multiply-accumulate instructions:
2319 // madd, msub, smaddl, smsubl, umaddl and umsubl.
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002320 if (instr->GetType() == DataType::Type::kInt64 &&
Alexandre Rames418318f2015-11-20 15:55:47 +00002321 codegen_->GetInstructionSetFeatures().NeedFixCortexA53_835769()) {
2322 MacroAssembler* masm = down_cast<CodeGeneratorARM64*>(codegen_)->GetVIXLAssembler();
Scott Wakeling97c72b72016-06-24 16:19:36 +01002323 vixl::aarch64::Instruction* prev =
2324 masm->GetCursorAddress<vixl::aarch64::Instruction*>() - kInstructionSize;
Alexandre Rames418318f2015-11-20 15:55:47 +00002325 if (prev->IsLoadOrStore()) {
2326 // Make sure we emit only exactly one nop.
Artem Serov914d7a82017-02-07 14:33:49 +00002327 ExactAssemblyScope scope(masm, kInstructionSize, CodeBufferCheckScope::kExactSize);
Alexandre Rames418318f2015-11-20 15:55:47 +00002328 __ nop();
2329 }
2330 }
2331
2332 if (instr->GetOpKind() == HInstruction::kAdd) {
Artem Udovichenko4a0dad62016-01-26 12:28:31 +03002333 Register accumulator = InputRegisterAt(instr, HMultiplyAccumulate::kInputAccumulatorIndex);
Alexandre Rames418318f2015-11-20 15:55:47 +00002334 __ Madd(res, mul_left, mul_right, accumulator);
2335 } else {
2336 DCHECK(instr->GetOpKind() == HInstruction::kSub);
Artem Udovichenko4a0dad62016-01-26 12:28:31 +03002337 HInstruction* accum_instr = instr->InputAt(HMultiplyAccumulate::kInputAccumulatorIndex);
Roland Levillain1a653882016-03-18 18:05:57 +00002338 if (accum_instr->IsConstant() && accum_instr->AsConstant()->IsArithmeticZero()) {
Artem Udovichenko4a0dad62016-01-26 12:28:31 +03002339 __ Mneg(res, mul_left, mul_right);
2340 } else {
2341 Register accumulator = InputRegisterAt(instr, HMultiplyAccumulate::kInputAccumulatorIndex);
2342 __ Msub(res, mul_left, mul_right, accumulator);
2343 }
Alexandre Rames418318f2015-11-20 15:55:47 +00002344 }
2345}
2346
Alexandre Ramesfc19de82014-11-07 17:13:31 +00002347void LocationsBuilderARM64::VisitArrayGet(HArrayGet* instruction) {
Roland Levillain22ccc3a2015-11-24 13:10:05 +00002348 bool object_array_get_with_read_barrier =
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002349 kEmitCompilerReadBarrier && (instruction->GetType() == DataType::Type::kReference);
Alexandre Ramesfc19de82014-11-07 17:13:31 +00002350 LocationSummary* locations =
Vladimir Markoca6fff82017-10-03 14:49:14 +01002351 new (GetGraph()->GetAllocator()) LocationSummary(instruction,
2352 object_array_get_with_read_barrier
2353 ? LocationSummary::kCallOnSlowPath
2354 : LocationSummary::kNoCall);
Vladimir Marko70e97462016-08-09 11:04:26 +01002355 if (object_array_get_with_read_barrier && kUseBakerReadBarrier) {
Vladimir Marko804b03f2016-09-14 16:26:36 +01002356 locations->SetCustomSlowPathCallerSaves(RegisterSet::Empty()); // No caller-save registers.
Vladimir Marko008e09f32018-08-06 15:42:43 +01002357 if (instruction->GetIndex()->IsConstant()) {
Vladimir Markof4f2daa2017-03-20 18:26:59 +00002358 // Array loads with constant index are treated as field loads.
Vladimir Marko008e09f32018-08-06 15:42:43 +01002359 // We need a temporary register for the read barrier load in
2360 // CodeGeneratorARM64::GenerateFieldLoadWithBakerReadBarrier()
2361 // only if the offset is too big.
Vladimir Markof4f2daa2017-03-20 18:26:59 +00002362 uint32_t offset = CodeGenerator::GetArrayDataOffset(instruction);
2363 uint32_t index = instruction->GetIndex()->AsIntConstant()->GetValue();
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002364 offset += index << DataType::SizeShift(DataType::Type::kReference);
Vladimir Markof4f2daa2017-03-20 18:26:59 +00002365 if (offset >= kReferenceLoadMinFarOffset) {
2366 locations->AddTemp(FixedTempLocation());
2367 }
Artem Serov0806f582018-10-11 20:14:20 +01002368 } else if (!instruction->GetArray()->IsIntermediateAddress()) {
Vladimir Marko008e09f32018-08-06 15:42:43 +01002369 // We need a non-scratch temporary for the array data pointer in
Artem Serov0806f582018-10-11 20:14:20 +01002370 // CodeGeneratorARM64::GenerateArrayLoadWithBakerReadBarrier() for the case with no
2371 // intermediate address.
Vladimir Markof4f2daa2017-03-20 18:26:59 +00002372 locations->AddTemp(Location::RequiresRegister());
2373 }
Vladimir Marko70e97462016-08-09 11:04:26 +01002374 }
Alexandre Ramesfc19de82014-11-07 17:13:31 +00002375 locations->SetInAt(0, Location::RequiresRegister());
2376 locations->SetInAt(1, Location::RegisterOrConstant(instruction->InputAt(1)));
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002377 if (DataType::IsFloatingPointType(instruction->GetType())) {
Alexandre Rames88c13cd2015-04-14 17:35:39 +01002378 locations->SetOut(Location::RequiresFpuRegister(), Location::kNoOutputOverlap);
2379 } else {
Roland Levillain22ccc3a2015-11-24 13:10:05 +00002380 // The output overlaps in the case of an object array get with
2381 // read barriers enabled: we do not want the move to overwrite the
2382 // array's location, as we need it to emit the read barrier.
2383 locations->SetOut(
2384 Location::RequiresRegister(),
2385 object_array_get_with_read_barrier ? Location::kOutputOverlap : Location::kNoOutputOverlap);
Alexandre Rames88c13cd2015-04-14 17:35:39 +01002386 }
Alexandre Ramesfc19de82014-11-07 17:13:31 +00002387}
2388
2389void InstructionCodeGeneratorARM64::VisitArrayGet(HArrayGet* instruction) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002390 DataType::Type type = instruction->GetType();
Alexandre Ramesfc19de82014-11-07 17:13:31 +00002391 Register obj = InputRegisterAt(instruction, 0);
Roland Levillain22ccc3a2015-11-24 13:10:05 +00002392 LocationSummary* locations = instruction->GetLocations();
2393 Location index = locations->InAt(1);
Roland Levillain44015862016-01-22 11:47:17 +00002394 Location out = locations->Out();
Vladimir Marko87f3fcb2016-04-28 15:52:11 +01002395 uint32_t offset = CodeGenerator::GetArrayDataOffset(instruction);
jessicahandojo05765752016-09-09 19:01:32 -07002396 const bool maybe_compressed_char_at = mirror::kUseStringCompression &&
2397 instruction->IsStringCharAt();
Alexandre Ramesd921d642015-04-16 15:07:16 +01002398 MacroAssembler* masm = GetVIXLAssembler();
2399 UseScratchRegisterScope temps(masm);
Alexandre Ramesfc19de82014-11-07 17:13:31 +00002400
Artem Serov0806f582018-10-11 20:14:20 +01002401 // The non-Baker read barrier instrumentation of object ArrayGet instructions
Roland Levillain19c54192016-11-04 13:44:09 +00002402 // does not support the HIntermediateAddress instruction.
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002403 DCHECK(!((type == DataType::Type::kReference) &&
Roland Levillain19c54192016-11-04 13:44:09 +00002404 instruction->GetArray()->IsIntermediateAddress() &&
Artem Serov0806f582018-10-11 20:14:20 +01002405 kEmitCompilerReadBarrier &&
2406 !kUseBakerReadBarrier));
Roland Levillain19c54192016-11-04 13:44:09 +00002407
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002408 if (type == DataType::Type::kReference && kEmitCompilerReadBarrier && kUseBakerReadBarrier) {
Roland Levillain44015862016-01-22 11:47:17 +00002409 // Object ArrayGet with Baker's read barrier case.
Roland Levillain44015862016-01-22 11:47:17 +00002410 // Note that a potential implicit null check is handled in the
2411 // CodeGeneratorARM64::GenerateArrayLoadWithBakerReadBarrier call.
Vladimir Marko66d691d2017-04-07 17:53:39 +01002412 DCHECK(!instruction->CanDoImplicitNullCheckOn(instruction->InputAt(0)));
Vladimir Markof4f2daa2017-03-20 18:26:59 +00002413 if (index.IsConstant()) {
Artem Serov0806f582018-10-11 20:14:20 +01002414 DCHECK(!instruction->GetArray()->IsIntermediateAddress());
Vladimir Markof4f2daa2017-03-20 18:26:59 +00002415 // Array load with a constant index can be treated as a field load.
Evgeny Astigeevichf9e90542018-06-25 13:43:53 +01002416 offset += Int64FromLocation(index) << DataType::SizeShift(type);
Vladimir Markof4f2daa2017-03-20 18:26:59 +00002417 Location maybe_temp =
2418 (locations->GetTempCount() != 0) ? locations->GetTemp(0) : Location::NoLocation();
2419 codegen_->GenerateFieldLoadWithBakerReadBarrier(instruction,
2420 out,
2421 obj.W(),
2422 offset,
2423 maybe_temp,
Andreas Gampe3db70682018-12-26 15:12:03 -08002424 /* needs_null_check= */ false,
2425 /* use_load_acquire= */ false);
Vladimir Markof4f2daa2017-03-20 18:26:59 +00002426 } else {
Vladimir Markof4f2daa2017-03-20 18:26:59 +00002427 codegen_->GenerateArrayLoadWithBakerReadBarrier(
Andreas Gampe3db70682018-12-26 15:12:03 -08002428 instruction, out, obj.W(), offset, index, /* needs_null_check= */ false);
Vladimir Markof4f2daa2017-03-20 18:26:59 +00002429 }
Alexandre Ramesfc19de82014-11-07 17:13:31 +00002430 } else {
Roland Levillain44015862016-01-22 11:47:17 +00002431 // General case.
2432 MemOperand source = HeapOperand(obj);
jessicahandojo05765752016-09-09 19:01:32 -07002433 Register length;
2434 if (maybe_compressed_char_at) {
2435 uint32_t count_offset = mirror::String::CountOffset().Uint32Value();
2436 length = temps.AcquireW();
Artem Serov914d7a82017-02-07 14:33:49 +00002437 {
2438 // Ensure that between load and MaybeRecordImplicitNullCheck there are no pools emitted.
2439 EmissionCheckScope guard(GetVIXLAssembler(), kMaxMacroInstructionSizeInBytes);
2440
2441 if (instruction->GetArray()->IsIntermediateAddress()) {
2442 DCHECK_LT(count_offset, offset);
2443 int64_t adjusted_offset =
2444 static_cast<int64_t>(count_offset) - static_cast<int64_t>(offset);
2445 // Note that `adjusted_offset` is negative, so this will be a LDUR.
2446 __ Ldr(length, MemOperand(obj.X(), adjusted_offset));
2447 } else {
2448 __ Ldr(length, HeapOperand(obj, count_offset));
2449 }
2450 codegen_->MaybeRecordImplicitNullCheck(instruction);
Vladimir Markofdaf0f42016-10-13 19:29:53 +01002451 }
jessicahandojo05765752016-09-09 19:01:32 -07002452 }
Roland Levillain22ccc3a2015-11-24 13:10:05 +00002453 if (index.IsConstant()) {
jessicahandojo05765752016-09-09 19:01:32 -07002454 if (maybe_compressed_char_at) {
2455 vixl::aarch64::Label uncompressed_load, done;
Vladimir Markofdaf0f42016-10-13 19:29:53 +01002456 static_assert(static_cast<uint32_t>(mirror::StringCompressionFlag::kCompressed) == 0u,
2457 "Expecting 0=compressed, 1=uncompressed");
2458 __ Tbnz(length.W(), 0, &uncompressed_load);
jessicahandojo05765752016-09-09 19:01:32 -07002459 __ Ldrb(Register(OutputCPURegister(instruction)),
Evgeny Astigeevichf9e90542018-06-25 13:43:53 +01002460 HeapOperand(obj, offset + Int64FromLocation(index)));
jessicahandojo05765752016-09-09 19:01:32 -07002461 __ B(&done);
2462 __ Bind(&uncompressed_load);
2463 __ Ldrh(Register(OutputCPURegister(instruction)),
Evgeny Astigeevichf9e90542018-06-25 13:43:53 +01002464 HeapOperand(obj, offset + (Int64FromLocation(index) << 1)));
jessicahandojo05765752016-09-09 19:01:32 -07002465 __ Bind(&done);
2466 } else {
Evgeny Astigeevichf9e90542018-06-25 13:43:53 +01002467 offset += Int64FromLocation(index) << DataType::SizeShift(type);
jessicahandojo05765752016-09-09 19:01:32 -07002468 source = HeapOperand(obj, offset);
2469 }
Roland Levillain22ccc3a2015-11-24 13:10:05 +00002470 } else {
Roland Levillain44015862016-01-22 11:47:17 +00002471 Register temp = temps.AcquireSameSizeAs(obj);
Artem Serov328429f2016-07-06 16:23:04 +01002472 if (instruction->GetArray()->IsIntermediateAddress()) {
Roland Levillain44015862016-01-22 11:47:17 +00002473 // We do not need to compute the intermediate address from the array: the
2474 // input instruction has done it already. See the comment in
Artem Serov328429f2016-07-06 16:23:04 +01002475 // `TryExtractArrayAccessAddress()`.
Roland Levillain44015862016-01-22 11:47:17 +00002476 if (kIsDebugBuild) {
Artem Serov0806f582018-10-11 20:14:20 +01002477 HIntermediateAddress* interm_addr = instruction->GetArray()->AsIntermediateAddress();
2478 DCHECK_EQ(interm_addr->GetOffset()->AsIntConstant()->GetValueAsUint64(), offset);
Roland Levillain44015862016-01-22 11:47:17 +00002479 }
2480 temp = obj;
2481 } else {
2482 __ Add(temp, obj, offset);
2483 }
jessicahandojo05765752016-09-09 19:01:32 -07002484 if (maybe_compressed_char_at) {
2485 vixl::aarch64::Label uncompressed_load, done;
Vladimir Markofdaf0f42016-10-13 19:29:53 +01002486 static_assert(static_cast<uint32_t>(mirror::StringCompressionFlag::kCompressed) == 0u,
2487 "Expecting 0=compressed, 1=uncompressed");
2488 __ Tbnz(length.W(), 0, &uncompressed_load);
jessicahandojo05765752016-09-09 19:01:32 -07002489 __ Ldrb(Register(OutputCPURegister(instruction)),
2490 HeapOperand(temp, XRegisterFrom(index), LSL, 0));
2491 __ B(&done);
2492 __ Bind(&uncompressed_load);
2493 __ Ldrh(Register(OutputCPURegister(instruction)),
2494 HeapOperand(temp, XRegisterFrom(index), LSL, 1));
2495 __ Bind(&done);
2496 } else {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002497 source = HeapOperand(temp, XRegisterFrom(index), LSL, DataType::SizeShift(type));
jessicahandojo05765752016-09-09 19:01:32 -07002498 }
Roland Levillain44015862016-01-22 11:47:17 +00002499 }
jessicahandojo05765752016-09-09 19:01:32 -07002500 if (!maybe_compressed_char_at) {
Artem Serov914d7a82017-02-07 14:33:49 +00002501 // Ensure that between load and MaybeRecordImplicitNullCheck there are no pools emitted.
2502 EmissionCheckScope guard(GetVIXLAssembler(), kMaxMacroInstructionSizeInBytes);
jessicahandojo05765752016-09-09 19:01:32 -07002503 codegen_->Load(type, OutputCPURegister(instruction), source);
2504 codegen_->MaybeRecordImplicitNullCheck(instruction);
2505 }
Roland Levillain44015862016-01-22 11:47:17 +00002506
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002507 if (type == DataType::Type::kReference) {
Roland Levillain44015862016-01-22 11:47:17 +00002508 static_assert(
2509 sizeof(mirror::HeapReference<mirror::Object>) == sizeof(int32_t),
2510 "art::mirror::HeapReference<art::mirror::Object> and int32_t have different sizes.");
2511 Location obj_loc = locations->InAt(0);
2512 if (index.IsConstant()) {
2513 codegen_->MaybeGenerateReadBarrierSlow(instruction, out, out, obj_loc, offset);
2514 } else {
2515 codegen_->MaybeGenerateReadBarrierSlow(instruction, out, out, obj_loc, offset, index);
2516 }
Roland Levillain22ccc3a2015-11-24 13:10:05 +00002517 }
Roland Levillain4d027112015-07-01 15:41:14 +01002518 }
Alexandre Ramesfc19de82014-11-07 17:13:31 +00002519}
2520
Alexandre Rames5319def2014-10-23 10:03:10 +01002521void LocationsBuilderARM64::VisitArrayLength(HArrayLength* instruction) {
Vladimir Markoca6fff82017-10-03 14:49:14 +01002522 LocationSummary* locations = new (GetGraph()->GetAllocator()) LocationSummary(instruction);
Alexandre Rames5319def2014-10-23 10:03:10 +01002523 locations->SetInAt(0, Location::RequiresRegister());
Alexandre Ramesfb4e5fa2014-11-06 12:41:16 +00002524 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
Alexandre Rames5319def2014-10-23 10:03:10 +01002525}
2526
2527void InstructionCodeGeneratorARM64::VisitArrayLength(HArrayLength* instruction) {
Vladimir Markodce016e2016-04-28 13:10:02 +01002528 uint32_t offset = CodeGenerator::GetArrayLengthOffset(instruction);
jessicahandojo05765752016-09-09 19:01:32 -07002529 vixl::aarch64::Register out = OutputRegister(instruction);
Artem Serov914d7a82017-02-07 14:33:49 +00002530 {
2531 // Ensure that between load and MaybeRecordImplicitNullCheck there are no pools emitted.
2532 EmissionCheckScope guard(GetVIXLAssembler(), kMaxMacroInstructionSizeInBytes);
2533 __ Ldr(out, HeapOperand(InputRegisterAt(instruction, 0), offset));
2534 codegen_->MaybeRecordImplicitNullCheck(instruction);
2535 }
jessicahandojo05765752016-09-09 19:01:32 -07002536 // Mask out compression flag from String's array length.
2537 if (mirror::kUseStringCompression && instruction->IsStringLength()) {
Vladimir Markofdaf0f42016-10-13 19:29:53 +01002538 __ Lsr(out.W(), out.W(), 1u);
jessicahandojo05765752016-09-09 19:01:32 -07002539 }
Alexandre Rames5319def2014-10-23 10:03:10 +01002540}
2541
Alexandre Ramesfc19de82014-11-07 17:13:31 +00002542void LocationsBuilderARM64::VisitArraySet(HArraySet* instruction) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002543 DataType::Type value_type = instruction->GetComponentType();
Roland Levillain22ccc3a2015-11-24 13:10:05 +00002544
Vladimir Marko8fa839c2019-05-16 12:50:47 +00002545 bool needs_type_check = instruction->NeedsTypeCheck();
Vladimir Markoca6fff82017-10-03 14:49:14 +01002546 LocationSummary* locations = new (GetGraph()->GetAllocator()) LocationSummary(
Nicolas Geoffraye0395dd2015-09-25 11:04:45 +01002547 instruction,
Vladimir Marko8fa839c2019-05-16 12:50:47 +00002548 needs_type_check ? LocationSummary::kCallOnSlowPath : LocationSummary::kNoCall);
Nicolas Geoffraye0395dd2015-09-25 11:04:45 +01002549 locations->SetInAt(0, Location::RequiresRegister());
2550 locations->SetInAt(1, Location::RegisterOrConstant(instruction->InputAt(1)));
Alexandre Ramesbe919d92016-08-23 18:33:36 +01002551 if (IsConstantZeroBitPattern(instruction->InputAt(2))) {
2552 locations->SetInAt(2, Location::ConstantLocation(instruction->InputAt(2)->AsConstant()));
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002553 } else if (DataType::IsFloatingPointType(value_type)) {
Nicolas Geoffraye0395dd2015-09-25 11:04:45 +01002554 locations->SetInAt(2, Location::RequiresFpuRegister());
Alexandre Ramesfc19de82014-11-07 17:13:31 +00002555 } else {
Nicolas Geoffraye0395dd2015-09-25 11:04:45 +01002556 locations->SetInAt(2, Location::RequiresRegister());
Alexandre Ramesfc19de82014-11-07 17:13:31 +00002557 }
2558}
2559
2560void InstructionCodeGeneratorARM64::VisitArraySet(HArraySet* instruction) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002561 DataType::Type value_type = instruction->GetComponentType();
Alexandre Rames97833a02015-04-16 15:07:12 +01002562 LocationSummary* locations = instruction->GetLocations();
Vladimir Marko8fa839c2019-05-16 12:50:47 +00002563 bool needs_type_check = instruction->NeedsTypeCheck();
Nicolas Geoffraye0395dd2015-09-25 11:04:45 +01002564 bool needs_write_barrier =
2565 CodeGenerator::StoreNeedsWriteBarrier(value_type, instruction->GetValue());
Alexandre Rames97833a02015-04-16 15:07:12 +01002566
Nicolas Geoffraye0395dd2015-09-25 11:04:45 +01002567 Register array = InputRegisterAt(instruction, 0);
Alexandre Ramesbe919d92016-08-23 18:33:36 +01002568 CPURegister value = InputCPURegisterOrZeroRegAt(instruction, 2);
Nicolas Geoffraye0395dd2015-09-25 11:04:45 +01002569 CPURegister source = value;
2570 Location index = locations->InAt(1);
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002571 size_t offset = mirror::Array::DataOffset(DataType::Size(value_type)).Uint32Value();
Nicolas Geoffraye0395dd2015-09-25 11:04:45 +01002572 MemOperand destination = HeapOperand(array);
2573 MacroAssembler* masm = GetVIXLAssembler();
Nicolas Geoffraye0395dd2015-09-25 11:04:45 +01002574
2575 if (!needs_write_barrier) {
Vladimir Marko8fa839c2019-05-16 12:50:47 +00002576 DCHECK(!needs_type_check);
Nicolas Geoffraye0395dd2015-09-25 11:04:45 +01002577 if (index.IsConstant()) {
Evgeny Astigeevichf9e90542018-06-25 13:43:53 +01002578 offset += Int64FromLocation(index) << DataType::SizeShift(value_type);
Nicolas Geoffraye0395dd2015-09-25 11:04:45 +01002579 destination = HeapOperand(array, offset);
2580 } else {
2581 UseScratchRegisterScope temps(masm);
2582 Register temp = temps.AcquireSameSizeAs(array);
Artem Serov328429f2016-07-06 16:23:04 +01002583 if (instruction->GetArray()->IsIntermediateAddress()) {
Alexandre Ramese6dbf482015-10-19 10:10:41 +01002584 // We do not need to compute the intermediate address from the array: the
2585 // input instruction has done it already. See the comment in
Artem Serov328429f2016-07-06 16:23:04 +01002586 // `TryExtractArrayAccessAddress()`.
Alexandre Ramese6dbf482015-10-19 10:10:41 +01002587 if (kIsDebugBuild) {
Artem Serov0806f582018-10-11 20:14:20 +01002588 HIntermediateAddress* interm_addr = instruction->GetArray()->AsIntermediateAddress();
2589 DCHECK(interm_addr->GetOffset()->AsIntConstant()->GetValueAsUint64() == offset);
Alexandre Ramese6dbf482015-10-19 10:10:41 +01002590 }
2591 temp = array;
2592 } else {
2593 __ Add(temp, array, offset);
2594 }
Nicolas Geoffraye0395dd2015-09-25 11:04:45 +01002595 destination = HeapOperand(temp,
2596 XRegisterFrom(index),
2597 LSL,
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002598 DataType::SizeShift(value_type));
Nicolas Geoffraye0395dd2015-09-25 11:04:45 +01002599 }
Artem Serov914d7a82017-02-07 14:33:49 +00002600 {
2601 // Ensure that between store and MaybeRecordImplicitNullCheck there are no pools emitted.
2602 EmissionCheckScope guard(GetVIXLAssembler(), kMaxMacroInstructionSizeInBytes);
2603 codegen_->Store(value_type, value, destination);
2604 codegen_->MaybeRecordImplicitNullCheck(instruction);
2605 }
Alexandre Ramesfc19de82014-11-07 17:13:31 +00002606 } else {
Artem Serov328429f2016-07-06 16:23:04 +01002607 DCHECK(!instruction->GetArray()->IsIntermediateAddress());
Vladimir Marko8fa839c2019-05-16 12:50:47 +00002608
2609 bool can_value_be_null = instruction->GetValueCanBeNull();
2610 vixl::aarch64::Label do_store;
2611 if (can_value_be_null) {
2612 __ Cbz(Register(value), &do_store);
2613 }
2614
Vladimir Marko0dda8c82019-05-16 12:47:40 +00002615 SlowPathCodeARM64* slow_path = nullptr;
Vladimir Marko8fa839c2019-05-16 12:50:47 +00002616 if (needs_type_check) {
2617 slow_path = new (codegen_->GetScopedAllocator()) ArraySetSlowPathARM64(instruction);
2618 codegen_->AddSlowPath(slow_path);
2619
2620 const uint32_t class_offset = mirror::Object::ClassOffset().Int32Value();
2621 const uint32_t super_offset = mirror::Class::SuperClassOffset().Int32Value();
2622 const uint32_t component_offset = mirror::Class::ComponentTypeOffset().Int32Value();
2623
Alexandre Rames97833a02015-04-16 15:07:12 +01002624 UseScratchRegisterScope temps(masm);
Nicolas Geoffraye0395dd2015-09-25 11:04:45 +01002625 Register temp = temps.AcquireSameSizeAs(array);
Vladimir Marko8fa839c2019-05-16 12:50:47 +00002626 Register temp2 = temps.AcquireSameSizeAs(array);
2627
2628 // Note that when Baker read barriers are enabled, the type
2629 // checks are performed without read barriers. This is fine,
2630 // even in the case where a class object is in the from-space
2631 // after the flip, as a comparison involving such a type would
2632 // not produce a false positive; it may of course produce a
2633 // false negative, in which case we would take the ArraySet
2634 // slow path.
2635
2636 // /* HeapReference<Class> */ temp = array->klass_
2637 {
2638 // Ensure that between load and MaybeRecordImplicitNullCheck there are no pools emitted.
2639 EmissionCheckScope guard(GetVIXLAssembler(), kMaxMacroInstructionSizeInBytes);
2640 __ Ldr(temp, HeapOperand(array, class_offset));
2641 codegen_->MaybeRecordImplicitNullCheck(instruction);
Alexandre Rames97833a02015-04-16 15:07:12 +01002642 }
Vladimir Marko8fa839c2019-05-16 12:50:47 +00002643 GetAssembler()->MaybeUnpoisonHeapReference(temp);
Alexandre Rames97833a02015-04-16 15:07:12 +01002644
Vladimir Marko8fa839c2019-05-16 12:50:47 +00002645 // /* HeapReference<Class> */ temp = temp->component_type_
2646 __ Ldr(temp, HeapOperand(temp, component_offset));
2647 // /* HeapReference<Class> */ temp2 = value->klass_
2648 __ Ldr(temp2, HeapOperand(Register(value), class_offset));
2649 // If heap poisoning is enabled, no need to unpoison `temp`
2650 // nor `temp2`, as we are comparing two poisoned references.
2651 __ Cmp(temp, temp2);
Nicolas Geoffraye0395dd2015-09-25 11:04:45 +01002652
Vladimir Marko8fa839c2019-05-16 12:50:47 +00002653 if (instruction->StaticTypeOfArrayIsObjectArray()) {
2654 vixl::aarch64::Label do_put;
2655 __ B(eq, &do_put);
2656 // If heap poisoning is enabled, the `temp` reference has
2657 // not been unpoisoned yet; unpoison it now.
Roland Levillain9d6e1f82016-09-05 15:57:33 +01002658 GetAssembler()->MaybeUnpoisonHeapReference(temp);
Roland Levillain16d9f942016-08-25 17:27:56 +01002659
Vladimir Marko8fa839c2019-05-16 12:50:47 +00002660 // /* HeapReference<Class> */ temp = temp->super_class_
2661 __ Ldr(temp, HeapOperand(temp, super_offset));
2662 // If heap poisoning is enabled, no need to unpoison
2663 // `temp`, as we are comparing against null below.
2664 __ Cbnz(temp, slow_path->GetEntryLabel());
2665 __ Bind(&do_put);
Vladimir Markod1ef8732017-04-18 13:55:13 +01002666 } else {
Vladimir Marko8fa839c2019-05-16 12:50:47 +00002667 __ B(ne, slow_path->GetEntryLabel());
Vladimir Marko0dda8c82019-05-16 12:47:40 +00002668 }
2669 }
2670
Vladimir Marko8fa839c2019-05-16 12:50:47 +00002671 codegen_->MarkGCCard(array, value.W(), /* value_can_be_null= */ false);
Vladimir Marko0dda8c82019-05-16 12:47:40 +00002672
Vladimir Marko8fa839c2019-05-16 12:50:47 +00002673 if (can_value_be_null) {
2674 DCHECK(do_store.IsLinked());
2675 __ Bind(&do_store);
2676 }
2677
2678 UseScratchRegisterScope temps(masm);
2679 if (kPoisonHeapReferences) {
2680 Register temp_source = temps.AcquireSameSizeAs(array);
2681 DCHECK(value.IsW());
2682 __ Mov(temp_source, value.W());
2683 GetAssembler()->PoisonHeapReference(temp_source);
2684 source = temp_source;
2685 }
2686
2687 if (index.IsConstant()) {
2688 offset += Int64FromLocation(index) << DataType::SizeShift(value_type);
2689 destination = HeapOperand(array, offset);
2690 } else {
2691 Register temp_base = temps.AcquireSameSizeAs(array);
2692 __ Add(temp_base, array, offset);
2693 destination = HeapOperand(temp_base,
2694 XRegisterFrom(index),
2695 LSL,
2696 DataType::SizeShift(value_type));
2697 }
2698
2699 {
2700 // Ensure that between store and MaybeRecordImplicitNullCheck there are no pools emitted.
2701 EmissionCheckScope guard(GetVIXLAssembler(), kMaxMacroInstructionSizeInBytes);
2702 __ Str(source, destination);
2703
2704 if (can_value_be_null || !needs_type_check) {
2705 codegen_->MaybeRecordImplicitNullCheck(instruction);
2706 }
Vladimir Marko0dda8c82019-05-16 12:47:40 +00002707 }
2708
2709 if (slow_path != nullptr) {
Nicolas Geoffraye0395dd2015-09-25 11:04:45 +01002710 __ Bind(slow_path->GetExitLabel());
Alexandre Rames97833a02015-04-16 15:07:12 +01002711 }
Alexandre Ramesfc19de82014-11-07 17:13:31 +00002712 }
2713}
2714
Alexandre Rames67555f72014-11-18 10:55:16 +00002715void LocationsBuilderARM64::VisitBoundsCheck(HBoundsCheck* instruction) {
Vladimir Marko804b03f2016-09-14 16:26:36 +01002716 RegisterSet caller_saves = RegisterSet::Empty();
2717 InvokeRuntimeCallingConvention calling_convention;
2718 caller_saves.Add(Location::RegisterLocation(calling_convention.GetRegisterAt(0).GetCode()));
2719 caller_saves.Add(Location::RegisterLocation(calling_convention.GetRegisterAt(1).GetCode()));
2720 LocationSummary* locations = codegen_->CreateThrowingSlowPathLocations(instruction, caller_saves);
Georgia Kouvelibe530852019-01-17 10:46:41 +00002721
2722 // If both index and length are constant, we can check the bounds statically and
2723 // generate code accordingly. We want to make sure we generate constant locations
2724 // in that case, regardless of whether they are encodable in the comparison or not.
2725 HInstruction* index = instruction->InputAt(0);
2726 HInstruction* length = instruction->InputAt(1);
2727 bool both_const = index->IsConstant() && length->IsConstant();
2728 locations->SetInAt(0, both_const
2729 ? Location::ConstantLocation(index->AsConstant())
2730 : ARM64EncodableConstantOrRegister(index, instruction));
2731 locations->SetInAt(1, both_const
2732 ? Location::ConstantLocation(length->AsConstant())
2733 : ARM64EncodableConstantOrRegister(length, instruction));
Alexandre Rames67555f72014-11-18 10:55:16 +00002734}
2735
2736void InstructionCodeGeneratorARM64::VisitBoundsCheck(HBoundsCheck* instruction) {
Georgia Kouvelibe530852019-01-17 10:46:41 +00002737 LocationSummary* locations = instruction->GetLocations();
2738 Location index_loc = locations->InAt(0);
2739 Location length_loc = locations->InAt(1);
2740
2741 int cmp_first_input = 0;
2742 int cmp_second_input = 1;
2743 Condition cond = hs;
2744
2745 if (index_loc.IsConstant()) {
2746 int64_t index = Int64FromLocation(index_loc);
2747 if (length_loc.IsConstant()) {
2748 int64_t length = Int64FromLocation(length_loc);
2749 if (index < 0 || index >= length) {
2750 BoundsCheckSlowPathARM64* slow_path =
2751 new (codegen_->GetScopedAllocator()) BoundsCheckSlowPathARM64(instruction);
2752 codegen_->AddSlowPath(slow_path);
2753 __ B(slow_path->GetEntryLabel());
2754 } else {
2755 // BCE will remove the bounds check if we are guaranteed to pass.
2756 // However, some optimization after BCE may have generated this, and we should not
2757 // generate a bounds check if it is a valid range.
2758 }
2759 return;
2760 }
2761 // Only the index is constant: change the order of the operands and commute the condition
2762 // so we can use an immediate constant for the index (only the second input to a cmp
2763 // instruction can be an immediate).
2764 cmp_first_input = 1;
2765 cmp_second_input = 0;
2766 cond = ls;
2767 }
Serban Constantinescu5a6cc492015-08-13 15:20:25 +01002768 BoundsCheckSlowPathARM64* slow_path =
Vladimir Marko174b2e22017-10-12 13:34:49 +01002769 new (codegen_->GetScopedAllocator()) BoundsCheckSlowPathARM64(instruction);
Georgia Kouvelibe530852019-01-17 10:46:41 +00002770 __ Cmp(InputRegisterAt(instruction, cmp_first_input),
2771 InputOperandAt(instruction, cmp_second_input));
Alexandre Rames67555f72014-11-18 10:55:16 +00002772 codegen_->AddSlowPath(slow_path);
Georgia Kouvelibe530852019-01-17 10:46:41 +00002773 __ B(slow_path->GetEntryLabel(), cond);
Alexandre Rames67555f72014-11-18 10:55:16 +00002774}
2775
Alexandre Rames67555f72014-11-18 10:55:16 +00002776void LocationsBuilderARM64::VisitClinitCheck(HClinitCheck* check) {
2777 LocationSummary* locations =
Vladimir Markoca6fff82017-10-03 14:49:14 +01002778 new (GetGraph()->GetAllocator()) LocationSummary(check, LocationSummary::kCallOnSlowPath);
Alexandre Rames67555f72014-11-18 10:55:16 +00002779 locations->SetInAt(0, Location::RequiresRegister());
2780 if (check->HasUses()) {
2781 locations->SetOut(Location::SameAsFirstInput());
2782 }
Vladimir Marko3232dbb2018-07-25 15:42:46 +01002783 // Rely on the type initialization to save everything we need.
2784 locations->SetCustomSlowPathCallerSaves(OneRegInReferenceOutSaveEverythingCallerSaves());
Alexandre Rames67555f72014-11-18 10:55:16 +00002785}
2786
2787void InstructionCodeGeneratorARM64::VisitClinitCheck(HClinitCheck* check) {
2788 // We assume the class is not null.
Vladimir Markoa9f303c2018-07-20 16:43:56 +01002789 SlowPathCodeARM64* slow_path =
2790 new (codegen_->GetScopedAllocator()) LoadClassSlowPathARM64(check->GetLoadClass(), check);
Alexandre Rames67555f72014-11-18 10:55:16 +00002791 codegen_->AddSlowPath(slow_path);
2792 GenerateClassInitializationCheck(slow_path, InputRegisterAt(check, 0));
2793}
2794
Roland Levillain1a653882016-03-18 18:05:57 +00002795static bool IsFloatingPointZeroConstant(HInstruction* inst) {
2796 return (inst->IsFloatConstant() && (inst->AsFloatConstant()->IsArithmeticZero()))
2797 || (inst->IsDoubleConstant() && (inst->AsDoubleConstant()->IsArithmeticZero()));
2798}
2799
2800void InstructionCodeGeneratorARM64::GenerateFcmp(HInstruction* instruction) {
2801 FPRegister lhs_reg = InputFPRegisterAt(instruction, 0);
2802 Location rhs_loc = instruction->GetLocations()->InAt(1);
2803 if (rhs_loc.IsConstant()) {
2804 // 0.0 is the only immediate that can be encoded directly in
2805 // an FCMP instruction.
2806 //
2807 // Both the JLS (section 15.20.1) and the JVMS (section 6.5)
2808 // specify that in a floating-point comparison, positive zero
2809 // and negative zero are considered equal, so we can use the
2810 // literal 0.0 for both cases here.
2811 //
2812 // Note however that some methods (Float.equal, Float.compare,
2813 // Float.compareTo, Double.equal, Double.compare,
2814 // Double.compareTo, Math.max, Math.min, StrictMath.max,
2815 // StrictMath.min) consider 0.0 to be (strictly) greater than
2816 // -0.0. So if we ever translate calls to these methods into a
2817 // HCompare instruction, we must handle the -0.0 case with
2818 // care here.
2819 DCHECK(IsFloatingPointZeroConstant(rhs_loc.GetConstant()));
2820 __ Fcmp(lhs_reg, 0.0);
2821 } else {
2822 __ Fcmp(lhs_reg, InputFPRegisterAt(instruction, 1));
2823 }
Roland Levillain7f63c522015-07-13 15:54:55 +00002824}
2825
Serban Constantinescu02164b32014-11-13 14:05:07 +00002826void LocationsBuilderARM64::VisitCompare(HCompare* compare) {
Alexandre Rames5319def2014-10-23 10:03:10 +01002827 LocationSummary* locations =
Vladimir Markoca6fff82017-10-03 14:49:14 +01002828 new (GetGraph()->GetAllocator()) LocationSummary(compare, LocationSummary::kNoCall);
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002829 DataType::Type in_type = compare->InputAt(0)->GetType();
Alexandre Rames5319def2014-10-23 10:03:10 +01002830 switch (in_type) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002831 case DataType::Type::kBool:
Vladimir Markod5d2f2c2017-09-26 12:37:26 +01002832 case DataType::Type::kUint8:
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002833 case DataType::Type::kInt8:
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002834 case DataType::Type::kUint16:
Vladimir Markod5d2f2c2017-09-26 12:37:26 +01002835 case DataType::Type::kInt16:
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002836 case DataType::Type::kInt32:
2837 case DataType::Type::kInt64: {
Serban Constantinescu02164b32014-11-13 14:05:07 +00002838 locations->SetInAt(0, Location::RequiresRegister());
Serban Constantinescu2d35d9d2015-02-22 22:08:01 +00002839 locations->SetInAt(1, ARM64EncodableConstantOrRegister(compare->InputAt(1), compare));
Serban Constantinescu02164b32014-11-13 14:05:07 +00002840 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
2841 break;
2842 }
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002843 case DataType::Type::kFloat32:
2844 case DataType::Type::kFloat64: {
Serban Constantinescu02164b32014-11-13 14:05:07 +00002845 locations->SetInAt(0, Location::RequiresFpuRegister());
Roland Levillain7f63c522015-07-13 15:54:55 +00002846 locations->SetInAt(1,
2847 IsFloatingPointZeroConstant(compare->InputAt(1))
2848 ? Location::ConstantLocation(compare->InputAt(1)->AsConstant())
2849 : Location::RequiresFpuRegister());
Serban Constantinescu02164b32014-11-13 14:05:07 +00002850 locations->SetOut(Location::RequiresRegister());
2851 break;
2852 }
2853 default:
2854 LOG(FATAL) << "Unexpected type for compare operation " << in_type;
2855 }
2856}
2857
2858void InstructionCodeGeneratorARM64::VisitCompare(HCompare* compare) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002859 DataType::Type in_type = compare->InputAt(0)->GetType();
Serban Constantinescu02164b32014-11-13 14:05:07 +00002860
2861 // 0 if: left == right
2862 // 1 if: left > right
2863 // -1 if: left < right
2864 switch (in_type) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002865 case DataType::Type::kBool:
Vladimir Markod5d2f2c2017-09-26 12:37:26 +01002866 case DataType::Type::kUint8:
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002867 case DataType::Type::kInt8:
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002868 case DataType::Type::kUint16:
Vladimir Markod5d2f2c2017-09-26 12:37:26 +01002869 case DataType::Type::kInt16:
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002870 case DataType::Type::kInt32:
2871 case DataType::Type::kInt64: {
Serban Constantinescu02164b32014-11-13 14:05:07 +00002872 Register result = OutputRegister(compare);
2873 Register left = InputRegisterAt(compare, 0);
2874 Operand right = InputOperandAt(compare, 1);
Serban Constantinescu02164b32014-11-13 14:05:07 +00002875 __ Cmp(left, right);
Aart Bika19616e2016-02-01 18:57:58 -08002876 __ Cset(result, ne); // result == +1 if NE or 0 otherwise
2877 __ Cneg(result, result, lt); // result == -1 if LT or unchanged otherwise
Serban Constantinescu02164b32014-11-13 14:05:07 +00002878 break;
2879 }
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002880 case DataType::Type::kFloat32:
2881 case DataType::Type::kFloat64: {
Serban Constantinescu02164b32014-11-13 14:05:07 +00002882 Register result = OutputRegister(compare);
Roland Levillain1a653882016-03-18 18:05:57 +00002883 GenerateFcmp(compare);
Vladimir Markod6e069b2016-01-18 11:11:01 +00002884 __ Cset(result, ne);
2885 __ Cneg(result, result, ARM64FPCondition(kCondLT, compare->IsGtBias()));
Alexandre Rames5319def2014-10-23 10:03:10 +01002886 break;
2887 }
2888 default:
2889 LOG(FATAL) << "Unimplemented compare type " << in_type;
2890 }
2891}
2892
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00002893void LocationsBuilderARM64::HandleCondition(HCondition* instruction) {
Vladimir Markoca6fff82017-10-03 14:49:14 +01002894 LocationSummary* locations = new (GetGraph()->GetAllocator()) LocationSummary(instruction);
Roland Levillain7f63c522015-07-13 15:54:55 +00002895
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002896 if (DataType::IsFloatingPointType(instruction->InputAt(0)->GetType())) {
Roland Levillain7f63c522015-07-13 15:54:55 +00002897 locations->SetInAt(0, Location::RequiresFpuRegister());
2898 locations->SetInAt(1,
2899 IsFloatingPointZeroConstant(instruction->InputAt(1))
2900 ? Location::ConstantLocation(instruction->InputAt(1)->AsConstant())
2901 : Location::RequiresFpuRegister());
2902 } else {
2903 // Integer cases.
2904 locations->SetInAt(0, Location::RequiresRegister());
2905 locations->SetInAt(1, ARM64EncodableConstantOrRegister(instruction->InputAt(1), instruction));
2906 }
2907
David Brazdilb3e773e2016-01-26 11:28:37 +00002908 if (!instruction->IsEmittedAtUseSite()) {
Alexandre Ramesfb4e5fa2014-11-06 12:41:16 +00002909 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
Alexandre Rames5319def2014-10-23 10:03:10 +01002910 }
2911}
2912
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00002913void InstructionCodeGeneratorARM64::HandleCondition(HCondition* instruction) {
David Brazdilb3e773e2016-01-26 11:28:37 +00002914 if (instruction->IsEmittedAtUseSite()) {
Alexandre Rames5319def2014-10-23 10:03:10 +01002915 return;
2916 }
2917
2918 LocationSummary* locations = instruction->GetLocations();
Alexandre Rames5319def2014-10-23 10:03:10 +01002919 Register res = RegisterFrom(locations->Out(), instruction->GetType());
Roland Levillain7f63c522015-07-13 15:54:55 +00002920 IfCondition if_cond = instruction->GetCondition();
Alexandre Rames5319def2014-10-23 10:03:10 +01002921
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002922 if (DataType::IsFloatingPointType(instruction->InputAt(0)->GetType())) {
Roland Levillain1a653882016-03-18 18:05:57 +00002923 GenerateFcmp(instruction);
Vladimir Markod6e069b2016-01-18 11:11:01 +00002924 __ Cset(res, ARM64FPCondition(if_cond, instruction->IsGtBias()));
Roland Levillain7f63c522015-07-13 15:54:55 +00002925 } else {
2926 // Integer cases.
2927 Register lhs = InputRegisterAt(instruction, 0);
2928 Operand rhs = InputOperandAt(instruction, 1);
2929 __ Cmp(lhs, rhs);
Vladimir Markod6e069b2016-01-18 11:11:01 +00002930 __ Cset(res, ARM64Condition(if_cond));
Roland Levillain7f63c522015-07-13 15:54:55 +00002931 }
Alexandre Rames5319def2014-10-23 10:03:10 +01002932}
2933
2934#define FOR_EACH_CONDITION_INSTRUCTION(M) \
2935 M(Equal) \
2936 M(NotEqual) \
2937 M(LessThan) \
2938 M(LessThanOrEqual) \
2939 M(GreaterThan) \
Aart Bike9f37602015-10-09 11:15:55 -07002940 M(GreaterThanOrEqual) \
2941 M(Below) \
2942 M(BelowOrEqual) \
2943 M(Above) \
2944 M(AboveOrEqual)
Alexandre Rames5319def2014-10-23 10:03:10 +01002945#define DEFINE_CONDITION_VISITORS(Name) \
Vladimir Marko5f7b58e2015-11-23 19:49:34 +00002946void LocationsBuilderARM64::Visit##Name(H##Name* comp) { HandleCondition(comp); } \
2947void InstructionCodeGeneratorARM64::Visit##Name(H##Name* comp) { HandleCondition(comp); }
Alexandre Rames5319def2014-10-23 10:03:10 +01002948FOR_EACH_CONDITION_INSTRUCTION(DEFINE_CONDITION_VISITORS)
Alexandre Rames67555f72014-11-18 10:55:16 +00002949#undef DEFINE_CONDITION_VISITORS
Alexandre Rames5319def2014-10-23 10:03:10 +01002950#undef FOR_EACH_CONDITION_INSTRUCTION
2951
Evgeny Astigeevich878f17d2018-06-01 16:53:58 +01002952void InstructionCodeGeneratorARM64::GenerateIntDivForPower2Denom(HDiv* instruction) {
Evgeny Astigeevichf9e90542018-06-25 13:43:53 +01002953 int64_t imm = Int64FromLocation(instruction->GetLocations()->InAt(1));
Nicolas Geoffray68f62892016-01-04 08:39:49 +00002954 uint64_t abs_imm = static_cast<uint64_t>(AbsOrMin(imm));
Evgeny Astigeevich878f17d2018-06-01 16:53:58 +01002955 DCHECK(IsPowerOfTwo(abs_imm)) << abs_imm;
2956
2957 Register out = OutputRegister(instruction);
2958 Register dividend = InputRegisterAt(instruction, 0);
Evgeny Astigeevicha3234e92018-06-19 23:26:15 +01002959
2960 if (abs_imm == 2) {
2961 int bits = DataType::Size(instruction->GetResultType()) * kBitsPerByte;
2962 __ Add(out, dividend, Operand(dividend, LSR, bits - 1));
2963 } else {
2964 UseScratchRegisterScope temps(GetVIXLAssembler());
2965 Register temp = temps.AcquireSameSizeAs(out);
2966 __ Add(temp, dividend, abs_imm - 1);
2967 __ Cmp(dividend, 0);
2968 __ Csel(out, temp, dividend, lt);
2969 }
2970
Zheng Xuc6667102015-05-15 16:08:45 +08002971 int ctz_imm = CTZ(abs_imm);
Evgeny Astigeevich878f17d2018-06-01 16:53:58 +01002972 if (imm > 0) {
2973 __ Asr(out, out, ctz_imm);
Zheng Xuc6667102015-05-15 16:08:45 +08002974 } else {
Evgeny Astigeevich878f17d2018-06-01 16:53:58 +01002975 __ Neg(out, Operand(out, ASR, ctz_imm));
Zheng Xuc6667102015-05-15 16:08:45 +08002976 }
2977}
2978
2979void InstructionCodeGeneratorARM64::GenerateDivRemWithAnyConstant(HBinaryOperation* instruction) {
2980 DCHECK(instruction->IsDiv() || instruction->IsRem());
2981
2982 LocationSummary* locations = instruction->GetLocations();
2983 Location second = locations->InAt(1);
2984 DCHECK(second.IsConstant());
2985
2986 Register out = OutputRegister(instruction);
2987 Register dividend = InputRegisterAt(instruction, 0);
2988 int64_t imm = Int64FromConstant(second.GetConstant());
2989
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002990 DataType::Type type = instruction->GetResultType();
2991 DCHECK(type == DataType::Type::kInt32 || type == DataType::Type::kInt64);
Zheng Xuc6667102015-05-15 16:08:45 +08002992
2993 int64_t magic;
2994 int shift;
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01002995 CalculateMagicAndShiftForDivRem(
Andreas Gampe3db70682018-12-26 15:12:03 -08002996 imm, /* is_long= */ type == DataType::Type::kInt64, &magic, &shift);
Zheng Xuc6667102015-05-15 16:08:45 +08002997
2998 UseScratchRegisterScope temps(GetVIXLAssembler());
2999 Register temp = temps.AcquireSameSizeAs(out);
3000
3001 // temp = get_high(dividend * magic)
3002 __ Mov(temp, magic);
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01003003 if (type == DataType::Type::kInt64) {
Zheng Xuc6667102015-05-15 16:08:45 +08003004 __ Smulh(temp, dividend, temp);
3005 } else {
3006 __ Smull(temp.X(), dividend, temp);
3007 __ Lsr(temp.X(), temp.X(), 32);
3008 }
3009
3010 if (imm > 0 && magic < 0) {
3011 __ Add(temp, temp, dividend);
3012 } else if (imm < 0 && magic > 0) {
3013 __ Sub(temp, temp, dividend);
3014 }
3015
3016 if (shift != 0) {
3017 __ Asr(temp, temp, shift);
3018 }
3019
3020 if (instruction->IsDiv()) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01003021 __ Sub(out, temp, Operand(temp, ASR, type == DataType::Type::kInt64 ? 63 : 31));
Zheng Xuc6667102015-05-15 16:08:45 +08003022 } else {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01003023 __ Sub(temp, temp, Operand(temp, ASR, type == DataType::Type::kInt64 ? 63 : 31));
Zheng Xuc6667102015-05-15 16:08:45 +08003024 // TODO: Strength reduction for msub.
3025 Register temp_imm = temps.AcquireSameSizeAs(out);
3026 __ Mov(temp_imm, imm);
3027 __ Msub(out, temp, temp_imm, dividend);
3028 }
3029}
3030
Evgeny Astigeevich878f17d2018-06-01 16:53:58 +01003031void InstructionCodeGeneratorARM64::GenerateIntDivForConstDenom(HDiv *instruction) {
Evgeny Astigeevichf9e90542018-06-25 13:43:53 +01003032 int64_t imm = Int64FromLocation(instruction->GetLocations()->InAt(1));
Zheng Xuc6667102015-05-15 16:08:45 +08003033
Evgeny Astigeevich878f17d2018-06-01 16:53:58 +01003034 if (imm == 0) {
3035 // Do not generate anything. DivZeroCheck would prevent any code to be executed.
3036 return;
3037 }
Zheng Xuc6667102015-05-15 16:08:45 +08003038
Evgeny Astigeevich878f17d2018-06-01 16:53:58 +01003039 if (IsPowerOfTwo(AbsOrMin(imm))) {
3040 GenerateIntDivForPower2Denom(instruction);
Zheng Xuc6667102015-05-15 16:08:45 +08003041 } else {
Evgeny Astigeevich878f17d2018-06-01 16:53:58 +01003042 // Cases imm == -1 or imm == 1 are handled by InstructionSimplifier.
3043 DCHECK(imm < -2 || imm > 2) << imm;
3044 GenerateDivRemWithAnyConstant(instruction);
3045 }
3046}
3047
3048void InstructionCodeGeneratorARM64::GenerateIntDiv(HDiv *instruction) {
3049 DCHECK(DataType::IsIntOrLongType(instruction->GetResultType()))
3050 << instruction->GetResultType();
3051
3052 if (instruction->GetLocations()->InAt(1).IsConstant()) {
3053 GenerateIntDivForConstDenom(instruction);
3054 } else {
3055 Register out = OutputRegister(instruction);
Zheng Xuc6667102015-05-15 16:08:45 +08003056 Register dividend = InputRegisterAt(instruction, 0);
3057 Register divisor = InputRegisterAt(instruction, 1);
Evgeny Astigeevich878f17d2018-06-01 16:53:58 +01003058 __ Sdiv(out, dividend, divisor);
Zheng Xuc6667102015-05-15 16:08:45 +08003059 }
3060}
3061
Alexandre Ramesfc19de82014-11-07 17:13:31 +00003062void LocationsBuilderARM64::VisitDiv(HDiv* div) {
3063 LocationSummary* locations =
Vladimir Markoca6fff82017-10-03 14:49:14 +01003064 new (GetGraph()->GetAllocator()) LocationSummary(div, LocationSummary::kNoCall);
Alexandre Ramesfc19de82014-11-07 17:13:31 +00003065 switch (div->GetResultType()) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01003066 case DataType::Type::kInt32:
3067 case DataType::Type::kInt64:
Alexandre Ramesfc19de82014-11-07 17:13:31 +00003068 locations->SetInAt(0, Location::RequiresRegister());
Zheng Xuc6667102015-05-15 16:08:45 +08003069 locations->SetInAt(1, Location::RegisterOrConstant(div->InputAt(1)));
Alexandre Ramesfc19de82014-11-07 17:13:31 +00003070 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
3071 break;
3072
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01003073 case DataType::Type::kFloat32:
3074 case DataType::Type::kFloat64:
Alexandre Ramesfc19de82014-11-07 17:13:31 +00003075 locations->SetInAt(0, Location::RequiresFpuRegister());
3076 locations->SetInAt(1, Location::RequiresFpuRegister());
3077 locations->SetOut(Location::RequiresFpuRegister(), Location::kNoOutputOverlap);
3078 break;
3079
3080 default:
3081 LOG(FATAL) << "Unexpected div type " << div->GetResultType();
3082 }
3083}
3084
3085void InstructionCodeGeneratorARM64::VisitDiv(HDiv* div) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01003086 DataType::Type type = div->GetResultType();
Alexandre Ramesfc19de82014-11-07 17:13:31 +00003087 switch (type) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01003088 case DataType::Type::kInt32:
3089 case DataType::Type::kInt64:
Evgeny Astigeevich878f17d2018-06-01 16:53:58 +01003090 GenerateIntDiv(div);
Alexandre Ramesfc19de82014-11-07 17:13:31 +00003091 break;
3092
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01003093 case DataType::Type::kFloat32:
3094 case DataType::Type::kFloat64:
Alexandre Ramesfc19de82014-11-07 17:13:31 +00003095 __ Fdiv(OutputFPRegister(div), InputFPRegisterAt(div, 0), InputFPRegisterAt(div, 1));
3096 break;
3097
3098 default:
3099 LOG(FATAL) << "Unexpected div type " << type;
3100 }
3101}
3102
Alexandre Rames67555f72014-11-18 10:55:16 +00003103void LocationsBuilderARM64::VisitDivZeroCheck(HDivZeroCheck* instruction) {
Vladimir Marko804b03f2016-09-14 16:26:36 +01003104 LocationSummary* locations = codegen_->CreateThrowingSlowPathLocations(instruction);
Alexandre Rames67555f72014-11-18 10:55:16 +00003105 locations->SetInAt(0, Location::RegisterOrConstant(instruction->InputAt(0)));
Alexandre Rames67555f72014-11-18 10:55:16 +00003106}
3107
3108void InstructionCodeGeneratorARM64::VisitDivZeroCheck(HDivZeroCheck* instruction) {
3109 SlowPathCodeARM64* slow_path =
Vladimir Marko174b2e22017-10-12 13:34:49 +01003110 new (codegen_->GetScopedAllocator()) DivZeroCheckSlowPathARM64(instruction);
Alexandre Rames67555f72014-11-18 10:55:16 +00003111 codegen_->AddSlowPath(slow_path);
3112 Location value = instruction->GetLocations()->InAt(0);
3113
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01003114 DataType::Type type = instruction->GetType();
Alexandre Rames3e69f162014-12-10 10:36:50 +00003115
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01003116 if (!DataType::IsIntegralType(type)) {
Nicolas Geoffraye5671612016-03-16 11:03:54 +00003117 LOG(FATAL) << "Unexpected type " << type << " for DivZeroCheck.";
Elliott Hughesc1896c92018-11-29 11:33:18 -08003118 UNREACHABLE();
Alexandre Rames3e69f162014-12-10 10:36:50 +00003119 }
3120
Alexandre Rames67555f72014-11-18 10:55:16 +00003121 if (value.IsConstant()) {
Evgeny Astigeevichf9e90542018-06-25 13:43:53 +01003122 int64_t divisor = Int64FromLocation(value);
Alexandre Rames67555f72014-11-18 10:55:16 +00003123 if (divisor == 0) {
3124 __ B(slow_path->GetEntryLabel());
3125 } else {
Alexandre Rames3e69f162014-12-10 10:36:50 +00003126 // A division by a non-null constant is valid. We don't need to perform
3127 // any check, so simply fall through.
Alexandre Rames67555f72014-11-18 10:55:16 +00003128 }
3129 } else {
3130 __ Cbz(InputRegisterAt(instruction, 0), slow_path->GetEntryLabel());
3131 }
3132}
3133
Alexandre Ramesa89086e2014-11-07 17:13:25 +00003134void LocationsBuilderARM64::VisitDoubleConstant(HDoubleConstant* constant) {
3135 LocationSummary* locations =
Vladimir Markoca6fff82017-10-03 14:49:14 +01003136 new (GetGraph()->GetAllocator()) LocationSummary(constant, LocationSummary::kNoCall);
Alexandre Ramesa89086e2014-11-07 17:13:25 +00003137 locations->SetOut(Location::ConstantLocation(constant));
3138}
3139
Roland Levillain4b8f1ec2015-08-26 18:34:03 +01003140void InstructionCodeGeneratorARM64::VisitDoubleConstant(
3141 HDoubleConstant* constant ATTRIBUTE_UNUSED) {
Alexandre Ramesa89086e2014-11-07 17:13:25 +00003142 // Will be generated at use site.
3143}
3144
Alexandre Rames5319def2014-10-23 10:03:10 +01003145void LocationsBuilderARM64::VisitExit(HExit* exit) {
3146 exit->SetLocations(nullptr);
3147}
3148
Roland Levillain4b8f1ec2015-08-26 18:34:03 +01003149void InstructionCodeGeneratorARM64::VisitExit(HExit* exit ATTRIBUTE_UNUSED) {
Alexandre Rames5319def2014-10-23 10:03:10 +01003150}
3151
Alexandre Ramesa89086e2014-11-07 17:13:25 +00003152void LocationsBuilderARM64::VisitFloatConstant(HFloatConstant* constant) {
3153 LocationSummary* locations =
Vladimir Markoca6fff82017-10-03 14:49:14 +01003154 new (GetGraph()->GetAllocator()) LocationSummary(constant, LocationSummary::kNoCall);
Alexandre Ramesa89086e2014-11-07 17:13:25 +00003155 locations->SetOut(Location::ConstantLocation(constant));
3156}
3157
Roland Levillain4b8f1ec2015-08-26 18:34:03 +01003158void InstructionCodeGeneratorARM64::VisitFloatConstant(HFloatConstant* constant ATTRIBUTE_UNUSED) {
Alexandre Ramesa89086e2014-11-07 17:13:25 +00003159 // Will be generated at use site.
3160}
3161
David Brazdilfc6a86a2015-06-26 10:33:45 +00003162void InstructionCodeGeneratorARM64::HandleGoto(HInstruction* got, HBasicBlock* successor) {
Aart Bika8b8e9b2018-01-09 11:01:02 -08003163 if (successor->IsExitBlock()) {
3164 DCHECK(got->GetPrevious()->AlwaysThrows());
3165 return; // no code needed
3166 }
3167
Serban Constantinescu02164b32014-11-13 14:05:07 +00003168 HBasicBlock* block = got->GetBlock();
3169 HInstruction* previous = got->GetPrevious();
3170 HLoopInformation* info = block->GetLoopInformation();
3171
David Brazdil46e2a392015-03-16 17:31:52 +00003172 if (info != nullptr && info->IsBackEdge(*block) && info->HasSuspendCheck()) {
Nicolas Geoffray8d728322018-01-18 22:44:32 +00003173 if (codegen_->GetCompilerOptions().CountHotnessInCompiledCode()) {
3174 UseScratchRegisterScope temps(GetVIXLAssembler());
3175 Register temp1 = temps.AcquireX();
3176 Register temp2 = temps.AcquireX();
3177 __ Ldr(temp1, MemOperand(sp, 0));
Nicolas Geoffray7ab07772019-08-30 08:26:59 +00003178 __ Ldrh(temp2, MemOperand(temp1, ArtMethod::HotnessCountOffset().Int32Value()));
3179 __ Add(temp2, temp2, 1);
Nicolas Geoffray8d728322018-01-18 22:44:32 +00003180 __ Strh(temp2, MemOperand(temp1, ArtMethod::HotnessCountOffset().Int32Value()));
3181 }
Serban Constantinescu02164b32014-11-13 14:05:07 +00003182 GenerateSuspendCheck(info->GetSuspendCheck(), successor);
3183 return;
3184 }
3185 if (block->IsEntryBlock() && (previous != nullptr) && previous->IsSuspendCheck()) {
3186 GenerateSuspendCheck(previous->AsSuspendCheck(), nullptr);
Andreas Gampe3db70682018-12-26 15:12:03 -08003187 codegen_->MaybeGenerateMarkingRegisterCheck(/* code= */ __LINE__);
Serban Constantinescu02164b32014-11-13 14:05:07 +00003188 }
3189 if (!codegen_->GoesToNextBlock(block, successor)) {
Alexandre Rames5319def2014-10-23 10:03:10 +01003190 __ B(codegen_->GetLabelOf(successor));
3191 }
3192}
3193
David Brazdilfc6a86a2015-06-26 10:33:45 +00003194void LocationsBuilderARM64::VisitGoto(HGoto* got) {
3195 got->SetLocations(nullptr);
3196}
3197
3198void InstructionCodeGeneratorARM64::VisitGoto(HGoto* got) {
3199 HandleGoto(got, got->GetSuccessor());
3200}
3201
3202void LocationsBuilderARM64::VisitTryBoundary(HTryBoundary* try_boundary) {
3203 try_boundary->SetLocations(nullptr);
3204}
3205
3206void InstructionCodeGeneratorARM64::VisitTryBoundary(HTryBoundary* try_boundary) {
3207 HBasicBlock* successor = try_boundary->GetNormalFlowSuccessor();
3208 if (!successor->IsExitBlock()) {
3209 HandleGoto(try_boundary, successor);
3210 }
3211}
3212
Mingyao Yangd43b3ac2015-04-01 14:03:04 -07003213void InstructionCodeGeneratorARM64::GenerateTestAndBranch(HInstruction* instruction,
David Brazdil0debae72015-11-12 18:37:00 +00003214 size_t condition_input_index,
Scott Wakeling97c72b72016-06-24 16:19:36 +01003215 vixl::aarch64::Label* true_target,
3216 vixl::aarch64::Label* false_target) {
David Brazdil0debae72015-11-12 18:37:00 +00003217 HInstruction* cond = instruction->InputAt(condition_input_index);
Alexandre Rames5319def2014-10-23 10:03:10 +01003218
David Brazdil0debae72015-11-12 18:37:00 +00003219 if (true_target == nullptr && false_target == nullptr) {
3220 // Nothing to do. The code always falls through.
3221 return;
3222 } else if (cond->IsIntConstant()) {
Roland Levillain1a653882016-03-18 18:05:57 +00003223 // Constant condition, statically compared against "true" (integer value 1).
3224 if (cond->AsIntConstant()->IsTrue()) {
David Brazdil0debae72015-11-12 18:37:00 +00003225 if (true_target != nullptr) {
3226 __ B(true_target);
Serban Constantinescu02164b32014-11-13 14:05:07 +00003227 }
Serban Constantinescu02164b32014-11-13 14:05:07 +00003228 } else {
Roland Levillain1a653882016-03-18 18:05:57 +00003229 DCHECK(cond->AsIntConstant()->IsFalse()) << cond->AsIntConstant()->GetValue();
David Brazdil0debae72015-11-12 18:37:00 +00003230 if (false_target != nullptr) {
3231 __ B(false_target);
3232 }
Serban Constantinescu02164b32014-11-13 14:05:07 +00003233 }
David Brazdil0debae72015-11-12 18:37:00 +00003234 return;
3235 }
3236
3237 // The following code generates these patterns:
3238 // (1) true_target == nullptr && false_target != nullptr
3239 // - opposite condition true => branch to false_target
3240 // (2) true_target != nullptr && false_target == nullptr
3241 // - condition true => branch to true_target
3242 // (3) true_target != nullptr && false_target != nullptr
3243 // - condition true => branch to true_target
3244 // - branch to false_target
3245 if (IsBooleanValueOrMaterializedCondition(cond)) {
Alexandre Rames5319def2014-10-23 10:03:10 +01003246 // The condition instruction has been materialized, compare the output to 0.
David Brazdil0debae72015-11-12 18:37:00 +00003247 Location cond_val = instruction->GetLocations()->InAt(condition_input_index);
Alexandre Rames5319def2014-10-23 10:03:10 +01003248 DCHECK(cond_val.IsRegister());
David Brazdil0debae72015-11-12 18:37:00 +00003249 if (true_target == nullptr) {
3250 __ Cbz(InputRegisterAt(instruction, condition_input_index), false_target);
3251 } else {
3252 __ Cbnz(InputRegisterAt(instruction, condition_input_index), true_target);
3253 }
Alexandre Rames5319def2014-10-23 10:03:10 +01003254 } else {
3255 // The condition instruction has not been materialized, use its inputs as
3256 // the comparison and its condition as the branch condition.
David Brazdil0debae72015-11-12 18:37:00 +00003257 HCondition* condition = cond->AsCondition();
Roland Levillain7f63c522015-07-13 15:54:55 +00003258
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01003259 DataType::Type type = condition->InputAt(0)->GetType();
3260 if (DataType::IsFloatingPointType(type)) {
Roland Levillain1a653882016-03-18 18:05:57 +00003261 GenerateFcmp(condition);
David Brazdil0debae72015-11-12 18:37:00 +00003262 if (true_target == nullptr) {
Vladimir Markod6e069b2016-01-18 11:11:01 +00003263 IfCondition opposite_condition = condition->GetOppositeCondition();
3264 __ B(ARM64FPCondition(opposite_condition, condition->IsGtBias()), false_target);
David Brazdil0debae72015-11-12 18:37:00 +00003265 } else {
Vladimir Markod6e069b2016-01-18 11:11:01 +00003266 __ B(ARM64FPCondition(condition->GetCondition(), condition->IsGtBias()), true_target);
David Brazdil0debae72015-11-12 18:37:00 +00003267 }
Alexandre Rames5319def2014-10-23 10:03:10 +01003268 } else {
Roland Levillain7f63c522015-07-13 15:54:55 +00003269 // Integer cases.
3270 Register lhs = InputRegisterAt(condition, 0);
3271 Operand rhs = InputOperandAt(condition, 1);
David Brazdil0debae72015-11-12 18:37:00 +00003272
3273 Condition arm64_cond;
Scott Wakeling97c72b72016-06-24 16:19:36 +01003274 vixl::aarch64::Label* non_fallthrough_target;
David Brazdil0debae72015-11-12 18:37:00 +00003275 if (true_target == nullptr) {
3276 arm64_cond = ARM64Condition(condition->GetOppositeCondition());
3277 non_fallthrough_target = false_target;
3278 } else {
3279 arm64_cond = ARM64Condition(condition->GetCondition());
3280 non_fallthrough_target = true_target;
3281 }
3282
Aart Bik086d27e2016-01-20 17:02:00 -08003283 if ((arm64_cond == eq || arm64_cond == ne || arm64_cond == lt || arm64_cond == ge) &&
Scott Wakeling97c72b72016-06-24 16:19:36 +01003284 rhs.IsImmediate() && (rhs.GetImmediate() == 0)) {
Roland Levillain7f63c522015-07-13 15:54:55 +00003285 switch (arm64_cond) {
3286 case eq:
David Brazdil0debae72015-11-12 18:37:00 +00003287 __ Cbz(lhs, non_fallthrough_target);
Roland Levillain7f63c522015-07-13 15:54:55 +00003288 break;
3289 case ne:
David Brazdil0debae72015-11-12 18:37:00 +00003290 __ Cbnz(lhs, non_fallthrough_target);
Roland Levillain7f63c522015-07-13 15:54:55 +00003291 break;
3292 case lt:
3293 // Test the sign bit and branch accordingly.
David Brazdil0debae72015-11-12 18:37:00 +00003294 __ Tbnz(lhs, (lhs.IsX() ? kXRegSize : kWRegSize) - 1, non_fallthrough_target);
Roland Levillain7f63c522015-07-13 15:54:55 +00003295 break;
3296 case ge:
3297 // Test the sign bit and branch accordingly.
David Brazdil0debae72015-11-12 18:37:00 +00003298 __ Tbz(lhs, (lhs.IsX() ? kXRegSize : kWRegSize) - 1, non_fallthrough_target);
Roland Levillain7f63c522015-07-13 15:54:55 +00003299 break;
3300 default:
3301 // Without the `static_cast` the compiler throws an error for
3302 // `-Werror=sign-promo`.
3303 LOG(FATAL) << "Unexpected condition: " << static_cast<int>(arm64_cond);
3304 }
3305 } else {
3306 __ Cmp(lhs, rhs);
David Brazdil0debae72015-11-12 18:37:00 +00003307 __ B(arm64_cond, non_fallthrough_target);
Roland Levillain7f63c522015-07-13 15:54:55 +00003308 }
Alexandre Rames5319def2014-10-23 10:03:10 +01003309 }
3310 }
David Brazdil0debae72015-11-12 18:37:00 +00003311
3312 // If neither branch falls through (case 3), the conditional branch to `true_target`
3313 // was already emitted (case 2) and we need to emit a jump to `false_target`.
3314 if (true_target != nullptr && false_target != nullptr) {
Alexandre Rames5319def2014-10-23 10:03:10 +01003315 __ B(false_target);
3316 }
3317}
3318
Mingyao Yangd43b3ac2015-04-01 14:03:04 -07003319void LocationsBuilderARM64::VisitIf(HIf* if_instr) {
Vladimir Markoca6fff82017-10-03 14:49:14 +01003320 LocationSummary* locations = new (GetGraph()->GetAllocator()) LocationSummary(if_instr);
David Brazdil0debae72015-11-12 18:37:00 +00003321 if (IsBooleanValueOrMaterializedCondition(if_instr->InputAt(0))) {
Mingyao Yangd43b3ac2015-04-01 14:03:04 -07003322 locations->SetInAt(0, Location::RequiresRegister());
3323 }
3324}
3325
3326void InstructionCodeGeneratorARM64::VisitIf(HIf* if_instr) {
David Brazdil0debae72015-11-12 18:37:00 +00003327 HBasicBlock* true_successor = if_instr->IfTrueSuccessor();
3328 HBasicBlock* false_successor = if_instr->IfFalseSuccessor();
Scott Wakeling97c72b72016-06-24 16:19:36 +01003329 vixl::aarch64::Label* true_target = codegen_->GetLabelOf(true_successor);
3330 if (codegen_->GoesToNextBlock(if_instr->GetBlock(), true_successor)) {
3331 true_target = nullptr;
3332 }
3333 vixl::aarch64::Label* false_target = codegen_->GetLabelOf(false_successor);
3334 if (codegen_->GoesToNextBlock(if_instr->GetBlock(), false_successor)) {
3335 false_target = nullptr;
3336 }
Andreas Gampe3db70682018-12-26 15:12:03 -08003337 GenerateTestAndBranch(if_instr, /* condition_input_index= */ 0, true_target, false_target);
Mingyao Yangd43b3ac2015-04-01 14:03:04 -07003338}
3339
3340void LocationsBuilderARM64::VisitDeoptimize(HDeoptimize* deoptimize) {
Vladimir Markoca6fff82017-10-03 14:49:14 +01003341 LocationSummary* locations = new (GetGraph()->GetAllocator())
Mingyao Yangd43b3ac2015-04-01 14:03:04 -07003342 LocationSummary(deoptimize, LocationSummary::kCallOnSlowPath);
Nicolas Geoffray4e92c3c2017-05-08 09:34:26 +01003343 InvokeRuntimeCallingConvention calling_convention;
3344 RegisterSet caller_saves = RegisterSet::Empty();
3345 caller_saves.Add(Location::RegisterLocation(calling_convention.GetRegisterAt(0).GetCode()));
3346 locations->SetCustomSlowPathCallerSaves(caller_saves);
David Brazdil0debae72015-11-12 18:37:00 +00003347 if (IsBooleanValueOrMaterializedCondition(deoptimize->InputAt(0))) {
Mingyao Yangd43b3ac2015-04-01 14:03:04 -07003348 locations->SetInAt(0, Location::RequiresRegister());
3349 }
3350}
3351
3352void InstructionCodeGeneratorARM64::VisitDeoptimize(HDeoptimize* deoptimize) {
Aart Bik42249c32016-01-07 15:33:50 -08003353 SlowPathCodeARM64* slow_path =
3354 deopt_slow_paths_.NewSlowPath<DeoptimizationSlowPathARM64>(deoptimize);
David Brazdil0debae72015-11-12 18:37:00 +00003355 GenerateTestAndBranch(deoptimize,
Andreas Gampe3db70682018-12-26 15:12:03 -08003356 /* condition_input_index= */ 0,
David Brazdil0debae72015-11-12 18:37:00 +00003357 slow_path->GetEntryLabel(),
Andreas Gampe3db70682018-12-26 15:12:03 -08003358 /* false_target= */ nullptr);
Mingyao Yangd43b3ac2015-04-01 14:03:04 -07003359}
3360
Mingyao Yang063fc772016-08-02 11:02:54 -07003361void LocationsBuilderARM64::VisitShouldDeoptimizeFlag(HShouldDeoptimizeFlag* flag) {
Vladimir Markoca6fff82017-10-03 14:49:14 +01003362 LocationSummary* locations = new (GetGraph()->GetAllocator())
Mingyao Yang063fc772016-08-02 11:02:54 -07003363 LocationSummary(flag, LocationSummary::kNoCall);
3364 locations->SetOut(Location::RequiresRegister());
3365}
3366
3367void InstructionCodeGeneratorARM64::VisitShouldDeoptimizeFlag(HShouldDeoptimizeFlag* flag) {
3368 __ Ldr(OutputRegister(flag),
3369 MemOperand(sp, codegen_->GetStackOffsetOfShouldDeoptimizeFlag()));
3370}
3371
David Brazdilc0b601b2016-02-08 14:20:45 +00003372static inline bool IsConditionOnFloatingPointValues(HInstruction* condition) {
3373 return condition->IsCondition() &&
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01003374 DataType::IsFloatingPointType(condition->InputAt(0)->GetType());
David Brazdilc0b601b2016-02-08 14:20:45 +00003375}
3376
Alexandre Rames880f1192016-06-13 16:04:50 +01003377static inline Condition GetConditionForSelect(HCondition* condition) {
3378 IfCondition cond = condition->AsCondition()->GetCondition();
David Brazdilc0b601b2016-02-08 14:20:45 +00003379 return IsConditionOnFloatingPointValues(condition) ? ARM64FPCondition(cond, condition->IsGtBias())
3380 : ARM64Condition(cond);
3381}
3382
David Brazdil74eb1b22015-12-14 11:44:01 +00003383void LocationsBuilderARM64::VisitSelect(HSelect* select) {
Vladimir Markoca6fff82017-10-03 14:49:14 +01003384 LocationSummary* locations = new (GetGraph()->GetAllocator()) LocationSummary(select);
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01003385 if (DataType::IsFloatingPointType(select->GetType())) {
Alexandre Rames880f1192016-06-13 16:04:50 +01003386 locations->SetInAt(0, Location::RequiresFpuRegister());
3387 locations->SetInAt(1, Location::RequiresFpuRegister());
Donghui Bai426b49c2016-11-08 14:55:38 +08003388 locations->SetOut(Location::RequiresFpuRegister(), Location::kNoOutputOverlap);
Alexandre Rames880f1192016-06-13 16:04:50 +01003389 } else {
3390 HConstant* cst_true_value = select->GetTrueValue()->AsConstant();
3391 HConstant* cst_false_value = select->GetFalseValue()->AsConstant();
3392 bool is_true_value_constant = cst_true_value != nullptr;
3393 bool is_false_value_constant = cst_false_value != nullptr;
3394 // Ask VIXL whether we should synthesize constants in registers.
3395 // We give an arbitrary register to VIXL when dealing with non-constant inputs.
3396 Operand true_op = is_true_value_constant ?
3397 Operand(Int64FromConstant(cst_true_value)) : Operand(x1);
3398 Operand false_op = is_false_value_constant ?
3399 Operand(Int64FromConstant(cst_false_value)) : Operand(x2);
3400 bool true_value_in_register = false;
3401 bool false_value_in_register = false;
3402 MacroAssembler::GetCselSynthesisInformation(
3403 x0, true_op, false_op, &true_value_in_register, &false_value_in_register);
3404 true_value_in_register |= !is_true_value_constant;
3405 false_value_in_register |= !is_false_value_constant;
3406
3407 locations->SetInAt(1, true_value_in_register ? Location::RequiresRegister()
3408 : Location::ConstantLocation(cst_true_value));
3409 locations->SetInAt(0, false_value_in_register ? Location::RequiresRegister()
3410 : Location::ConstantLocation(cst_false_value));
Donghui Bai426b49c2016-11-08 14:55:38 +08003411 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
David Brazdil74eb1b22015-12-14 11:44:01 +00003412 }
Alexandre Rames880f1192016-06-13 16:04:50 +01003413
David Brazdil74eb1b22015-12-14 11:44:01 +00003414 if (IsBooleanValueOrMaterializedCondition(select->GetCondition())) {
3415 locations->SetInAt(2, Location::RequiresRegister());
3416 }
David Brazdil74eb1b22015-12-14 11:44:01 +00003417}
3418
3419void InstructionCodeGeneratorARM64::VisitSelect(HSelect* select) {
David Brazdilc0b601b2016-02-08 14:20:45 +00003420 HInstruction* cond = select->GetCondition();
David Brazdilc0b601b2016-02-08 14:20:45 +00003421 Condition csel_cond;
3422
3423 if (IsBooleanValueOrMaterializedCondition(cond)) {
3424 if (cond->IsCondition() && cond->GetNext() == select) {
Alexandre Rames880f1192016-06-13 16:04:50 +01003425 // Use the condition flags set by the previous instruction.
3426 csel_cond = GetConditionForSelect(cond->AsCondition());
David Brazdilc0b601b2016-02-08 14:20:45 +00003427 } else {
3428 __ Cmp(InputRegisterAt(select, 2), 0);
Alexandre Rames880f1192016-06-13 16:04:50 +01003429 csel_cond = ne;
David Brazdilc0b601b2016-02-08 14:20:45 +00003430 }
3431 } else if (IsConditionOnFloatingPointValues(cond)) {
Roland Levillain1a653882016-03-18 18:05:57 +00003432 GenerateFcmp(cond);
Alexandre Rames880f1192016-06-13 16:04:50 +01003433 csel_cond = GetConditionForSelect(cond->AsCondition());
David Brazdilc0b601b2016-02-08 14:20:45 +00003434 } else {
3435 __ Cmp(InputRegisterAt(cond, 0), InputOperandAt(cond, 1));
Alexandre Rames880f1192016-06-13 16:04:50 +01003436 csel_cond = GetConditionForSelect(cond->AsCondition());
David Brazdilc0b601b2016-02-08 14:20:45 +00003437 }
3438
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01003439 if (DataType::IsFloatingPointType(select->GetType())) {
Alexandre Rames880f1192016-06-13 16:04:50 +01003440 __ Fcsel(OutputFPRegister(select),
3441 InputFPRegisterAt(select, 1),
3442 InputFPRegisterAt(select, 0),
3443 csel_cond);
3444 } else {
3445 __ Csel(OutputRegister(select),
3446 InputOperandAt(select, 1),
3447 InputOperandAt(select, 0),
3448 csel_cond);
David Brazdilc0b601b2016-02-08 14:20:45 +00003449 }
David Brazdil74eb1b22015-12-14 11:44:01 +00003450}
3451
David Srbecky0cf44932015-12-09 14:09:59 +00003452void LocationsBuilderARM64::VisitNativeDebugInfo(HNativeDebugInfo* info) {
Vladimir Markoca6fff82017-10-03 14:49:14 +01003453 new (GetGraph()->GetAllocator()) LocationSummary(info);
David Srbecky0cf44932015-12-09 14:09:59 +00003454}
3455
David Srbeckyd28f4a02016-03-14 17:14:24 +00003456void InstructionCodeGeneratorARM64::VisitNativeDebugInfo(HNativeDebugInfo*) {
3457 // MaybeRecordNativeDebugInfo is already called implicitly in CodeGenerator::Compile.
David Srbeckyc7098ff2016-02-09 14:30:11 +00003458}
3459
3460void CodeGeneratorARM64::GenerateNop() {
3461 __ Nop();
David Srbecky0cf44932015-12-09 14:09:59 +00003462}
3463
Alexandre Rames5319def2014-10-23 10:03:10 +01003464void LocationsBuilderARM64::VisitInstanceFieldGet(HInstanceFieldGet* instruction) {
Vladimir Markof4f2daa2017-03-20 18:26:59 +00003465 HandleFieldGet(instruction, instruction->GetFieldInfo());
Alexandre Rames5319def2014-10-23 10:03:10 +01003466}
3467
3468void InstructionCodeGeneratorARM64::VisitInstanceFieldGet(HInstanceFieldGet* instruction) {
Alexandre Rames09a99962015-04-15 11:47:56 +01003469 HandleFieldGet(instruction, instruction->GetFieldInfo());
Alexandre Rames5319def2014-10-23 10:03:10 +01003470}
3471
3472void LocationsBuilderARM64::VisitInstanceFieldSet(HInstanceFieldSet* instruction) {
Alexandre Rames09a99962015-04-15 11:47:56 +01003473 HandleFieldSet(instruction);
Alexandre Rames5319def2014-10-23 10:03:10 +01003474}
3475
3476void InstructionCodeGeneratorARM64::VisitInstanceFieldSet(HInstanceFieldSet* instruction) {
Nicolas Geoffray07276db2015-05-18 14:22:09 +01003477 HandleFieldSet(instruction, instruction->GetFieldInfo(), instruction->GetValueCanBeNull());
Alexandre Rames5319def2014-10-23 10:03:10 +01003478}
3479
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -07003480// Temp is used for read barrier.
3481static size_t NumberOfInstanceOfTemps(TypeCheckKind type_check_kind) {
3482 if (kEmitCompilerReadBarrier &&
Roland Levillain44015862016-01-22 11:47:17 +00003483 (kUseBakerReadBarrier ||
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -07003484 type_check_kind == TypeCheckKind::kAbstractClassCheck ||
3485 type_check_kind == TypeCheckKind::kClassHierarchyCheck ||
3486 type_check_kind == TypeCheckKind::kArrayObjectCheck)) {
3487 return 1;
3488 }
3489 return 0;
3490}
3491
Mathieu Chartieraa474eb2016-11-09 15:18:27 -08003492// Interface case has 3 temps, one for holding the number of interfaces, one for the current
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -07003493// interface pointer, one for loading the current interface.
3494// The other checks have one temp for loading the object's class.
3495static size_t NumberOfCheckCastTemps(TypeCheckKind type_check_kind) {
3496 if (type_check_kind == TypeCheckKind::kInterfaceCheck) {
3497 return 3;
3498 }
3499 return 1 + NumberOfInstanceOfTemps(type_check_kind);
Roland Levillain44015862016-01-22 11:47:17 +00003500}
3501
Alexandre Rames67555f72014-11-18 10:55:16 +00003502void LocationsBuilderARM64::VisitInstanceOf(HInstanceOf* instruction) {
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003503 LocationSummary::CallKind call_kind = LocationSummary::kNoCall;
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003504 TypeCheckKind type_check_kind = instruction->GetTypeCheckKind();
Vladimir Marko70e97462016-08-09 11:04:26 +01003505 bool baker_read_barrier_slow_path = false;
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003506 switch (type_check_kind) {
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003507 case TypeCheckKind::kExactCheck:
3508 case TypeCheckKind::kAbstractClassCheck:
3509 case TypeCheckKind::kClassHierarchyCheck:
Vladimir Marko87584542017-12-12 17:47:52 +00003510 case TypeCheckKind::kArrayObjectCheck: {
3511 bool needs_read_barrier = CodeGenerator::InstanceOfNeedsReadBarrier(instruction);
3512 call_kind = needs_read_barrier ? LocationSummary::kCallOnSlowPath : LocationSummary::kNoCall;
3513 baker_read_barrier_slow_path = kUseBakerReadBarrier && needs_read_barrier;
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003514 break;
Vladimir Marko87584542017-12-12 17:47:52 +00003515 }
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003516 case TypeCheckKind::kArrayCheck:
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003517 case TypeCheckKind::kUnresolvedCheck:
3518 case TypeCheckKind::kInterfaceCheck:
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003519 call_kind = LocationSummary::kCallOnSlowPath;
3520 break;
Vladimir Marko175e7862018-03-27 09:03:13 +00003521 case TypeCheckKind::kBitstringCheck:
3522 break;
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003523 }
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003524
Vladimir Markoca6fff82017-10-03 14:49:14 +01003525 LocationSummary* locations =
3526 new (GetGraph()->GetAllocator()) LocationSummary(instruction, call_kind);
Vladimir Marko70e97462016-08-09 11:04:26 +01003527 if (baker_read_barrier_slow_path) {
Vladimir Marko804b03f2016-09-14 16:26:36 +01003528 locations->SetCustomSlowPathCallerSaves(RegisterSet::Empty()); // No caller-save registers.
Vladimir Marko70e97462016-08-09 11:04:26 +01003529 }
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003530 locations->SetInAt(0, Location::RequiresRegister());
Vladimir Marko175e7862018-03-27 09:03:13 +00003531 if (type_check_kind == TypeCheckKind::kBitstringCheck) {
3532 locations->SetInAt(1, Location::ConstantLocation(instruction->InputAt(1)->AsConstant()));
3533 locations->SetInAt(2, Location::ConstantLocation(instruction->InputAt(2)->AsConstant()));
3534 locations->SetInAt(3, Location::ConstantLocation(instruction->InputAt(3)->AsConstant()));
3535 } else {
3536 locations->SetInAt(1, Location::RequiresRegister());
3537 }
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003538 // The "out" register is used as a temporary, so it overlaps with the inputs.
3539 // Note that TypeCheckSlowPathARM64 uses this register too.
3540 locations->SetOut(Location::RequiresRegister(), Location::kOutputOverlap);
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -07003541 // Add temps if necessary for read barriers.
3542 locations->AddRegisterTemps(NumberOfInstanceOfTemps(type_check_kind));
Alexandre Rames67555f72014-11-18 10:55:16 +00003543}
3544
3545void InstructionCodeGeneratorARM64::VisitInstanceOf(HInstanceOf* instruction) {
Roland Levillain44015862016-01-22 11:47:17 +00003546 TypeCheckKind type_check_kind = instruction->GetTypeCheckKind();
Alexandre Rames67555f72014-11-18 10:55:16 +00003547 LocationSummary* locations = instruction->GetLocations();
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003548 Location obj_loc = locations->InAt(0);
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003549 Register obj = InputRegisterAt(instruction, 0);
Vladimir Marko175e7862018-03-27 09:03:13 +00003550 Register cls = (type_check_kind == TypeCheckKind::kBitstringCheck)
3551 ? Register()
3552 : InputRegisterAt(instruction, 1);
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003553 Location out_loc = locations->Out();
Alexandre Rames67555f72014-11-18 10:55:16 +00003554 Register out = OutputRegister(instruction);
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -07003555 const size_t num_temps = NumberOfInstanceOfTemps(type_check_kind);
3556 DCHECK_LE(num_temps, 1u);
3557 Location maybe_temp_loc = (num_temps >= 1) ? locations->GetTemp(0) : Location::NoLocation();
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003558 uint32_t class_offset = mirror::Object::ClassOffset().Int32Value();
3559 uint32_t super_offset = mirror::Class::SuperClassOffset().Int32Value();
3560 uint32_t component_offset = mirror::Class::ComponentTypeOffset().Int32Value();
3561 uint32_t primitive_offset = mirror::Class::PrimitiveTypeOffset().Int32Value();
Alexandre Rames67555f72014-11-18 10:55:16 +00003562
Scott Wakeling97c72b72016-06-24 16:19:36 +01003563 vixl::aarch64::Label done, zero;
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003564 SlowPathCodeARM64* slow_path = nullptr;
Alexandre Rames67555f72014-11-18 10:55:16 +00003565
3566 // Return 0 if `obj` is null.
Guillaume "Vermeille" Sanchezaf888352015-04-20 14:41:30 +01003567 // Avoid null check if we know `obj` is not null.
3568 if (instruction->MustDoNullCheck()) {
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003569 __ Cbz(obj, &zero);
3570 }
3571
Roland Levillain44015862016-01-22 11:47:17 +00003572 switch (type_check_kind) {
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003573 case TypeCheckKind::kExactCheck: {
Vladimir Marko87584542017-12-12 17:47:52 +00003574 ReadBarrierOption read_barrier_option =
3575 CodeGenerator::ReadBarrierOptionForInstanceOf(instruction);
Mathieu Chartier9fd8c602016-11-14 14:38:53 -08003576 // /* HeapReference<Class> */ out = obj->klass_
3577 GenerateReferenceLoadTwoRegisters(instruction,
3578 out_loc,
3579 obj_loc,
3580 class_offset,
3581 maybe_temp_loc,
Vladimir Marko87584542017-12-12 17:47:52 +00003582 read_barrier_option);
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003583 __ Cmp(out, cls);
3584 __ Cset(out, eq);
3585 if (zero.IsLinked()) {
3586 __ B(&done);
3587 }
3588 break;
3589 }
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003590
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003591 case TypeCheckKind::kAbstractClassCheck: {
Vladimir Marko87584542017-12-12 17:47:52 +00003592 ReadBarrierOption read_barrier_option =
3593 CodeGenerator::ReadBarrierOptionForInstanceOf(instruction);
Mathieu Chartier9fd8c602016-11-14 14:38:53 -08003594 // /* HeapReference<Class> */ out = obj->klass_
3595 GenerateReferenceLoadTwoRegisters(instruction,
3596 out_loc,
3597 obj_loc,
3598 class_offset,
3599 maybe_temp_loc,
Vladimir Marko87584542017-12-12 17:47:52 +00003600 read_barrier_option);
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003601 // If the class is abstract, we eagerly fetch the super class of the
3602 // object to avoid doing a comparison we know will fail.
Scott Wakeling97c72b72016-06-24 16:19:36 +01003603 vixl::aarch64::Label loop, success;
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003604 __ Bind(&loop);
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003605 // /* HeapReference<Class> */ out = out->super_class_
Mathieu Chartieraa474eb2016-11-09 15:18:27 -08003606 GenerateReferenceLoadOneRegister(instruction,
3607 out_loc,
3608 super_offset,
3609 maybe_temp_loc,
Vladimir Marko87584542017-12-12 17:47:52 +00003610 read_barrier_option);
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003611 // If `out` is null, we use it for the result, and jump to `done`.
3612 __ Cbz(out, &done);
3613 __ Cmp(out, cls);
3614 __ B(ne, &loop);
3615 __ Mov(out, 1);
3616 if (zero.IsLinked()) {
3617 __ B(&done);
3618 }
3619 break;
3620 }
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003621
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003622 case TypeCheckKind::kClassHierarchyCheck: {
Vladimir Marko87584542017-12-12 17:47:52 +00003623 ReadBarrierOption read_barrier_option =
3624 CodeGenerator::ReadBarrierOptionForInstanceOf(instruction);
Mathieu Chartier9fd8c602016-11-14 14:38:53 -08003625 // /* HeapReference<Class> */ out = obj->klass_
3626 GenerateReferenceLoadTwoRegisters(instruction,
3627 out_loc,
3628 obj_loc,
3629 class_offset,
3630 maybe_temp_loc,
Vladimir Marko87584542017-12-12 17:47:52 +00003631 read_barrier_option);
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003632 // Walk over the class hierarchy to find a match.
Scott Wakeling97c72b72016-06-24 16:19:36 +01003633 vixl::aarch64::Label loop, success;
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003634 __ Bind(&loop);
3635 __ Cmp(out, cls);
3636 __ B(eq, &success);
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003637 // /* HeapReference<Class> */ out = out->super_class_
Mathieu Chartieraa474eb2016-11-09 15:18:27 -08003638 GenerateReferenceLoadOneRegister(instruction,
3639 out_loc,
3640 super_offset,
3641 maybe_temp_loc,
Vladimir Marko87584542017-12-12 17:47:52 +00003642 read_barrier_option);
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003643 __ Cbnz(out, &loop);
3644 // If `out` is null, we use it for the result, and jump to `done`.
3645 __ B(&done);
3646 __ Bind(&success);
3647 __ Mov(out, 1);
3648 if (zero.IsLinked()) {
3649 __ B(&done);
3650 }
3651 break;
3652 }
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003653
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003654 case TypeCheckKind::kArrayObjectCheck: {
Vladimir Marko87584542017-12-12 17:47:52 +00003655 ReadBarrierOption read_barrier_option =
3656 CodeGenerator::ReadBarrierOptionForInstanceOf(instruction);
Mathieu Chartier9fd8c602016-11-14 14:38:53 -08003657 // /* HeapReference<Class> */ out = obj->klass_
3658 GenerateReferenceLoadTwoRegisters(instruction,
3659 out_loc,
3660 obj_loc,
3661 class_offset,
3662 maybe_temp_loc,
Vladimir Marko87584542017-12-12 17:47:52 +00003663 read_barrier_option);
Nicolas Geoffrayabfcf182015-09-21 18:41:21 +01003664 // Do an exact check.
Scott Wakeling97c72b72016-06-24 16:19:36 +01003665 vixl::aarch64::Label exact_check;
Nicolas Geoffrayabfcf182015-09-21 18:41:21 +01003666 __ Cmp(out, cls);
3667 __ B(eq, &exact_check);
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003668 // Otherwise, we need to check that the object's class is a non-primitive array.
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003669 // /* HeapReference<Class> */ out = out->component_type_
Mathieu Chartieraa474eb2016-11-09 15:18:27 -08003670 GenerateReferenceLoadOneRegister(instruction,
3671 out_loc,
3672 component_offset,
3673 maybe_temp_loc,
Vladimir Marko87584542017-12-12 17:47:52 +00003674 read_barrier_option);
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003675 // If `out` is null, we use it for the result, and jump to `done`.
3676 __ Cbz(out, &done);
3677 __ Ldrh(out, HeapOperand(out, primitive_offset));
3678 static_assert(Primitive::kPrimNot == 0, "Expected 0 for kPrimNot");
3679 __ Cbnz(out, &zero);
Nicolas Geoffrayabfcf182015-09-21 18:41:21 +01003680 __ Bind(&exact_check);
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003681 __ Mov(out, 1);
3682 __ B(&done);
3683 break;
3684 }
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003685
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003686 case TypeCheckKind::kArrayCheck: {
Mathieu Chartier9fd8c602016-11-14 14:38:53 -08003687 // No read barrier since the slow path will retry upon failure.
3688 // /* HeapReference<Class> */ out = obj->klass_
3689 GenerateReferenceLoadTwoRegisters(instruction,
3690 out_loc,
3691 obj_loc,
3692 class_offset,
3693 maybe_temp_loc,
3694 kWithoutReadBarrier);
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003695 __ Cmp(out, cls);
3696 DCHECK(locations->OnlyCallsOnSlowPath());
Vladimir Marko174b2e22017-10-12 13:34:49 +01003697 slow_path = new (codegen_->GetScopedAllocator()) TypeCheckSlowPathARM64(
Andreas Gampe3db70682018-12-26 15:12:03 -08003698 instruction, /* is_fatal= */ false);
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003699 codegen_->AddSlowPath(slow_path);
3700 __ B(ne, slow_path->GetEntryLabel());
3701 __ Mov(out, 1);
3702 if (zero.IsLinked()) {
3703 __ B(&done);
3704 }
3705 break;
3706 }
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003707
Calin Juravle98893e12015-10-02 21:05:03 +01003708 case TypeCheckKind::kUnresolvedCheck:
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003709 case TypeCheckKind::kInterfaceCheck: {
3710 // Note that we indeed only call on slow path, but we always go
3711 // into the slow path for the unresolved and interface check
3712 // cases.
3713 //
3714 // We cannot directly call the InstanceofNonTrivial runtime
3715 // entry point without resorting to a type checking slow path
3716 // here (i.e. by calling InvokeRuntime directly), as it would
3717 // require to assign fixed registers for the inputs of this
3718 // HInstanceOf instruction (following the runtime calling
3719 // convention), which might be cluttered by the potential first
3720 // read barrier emission at the beginning of this method.
Roland Levillain44015862016-01-22 11:47:17 +00003721 //
3722 // TODO: Introduce a new runtime entry point taking the object
3723 // to test (instead of its class) as argument, and let it deal
3724 // with the read barrier issues. This will let us refactor this
3725 // case of the `switch` code as it was previously (with a direct
3726 // call to the runtime not using a type checking slow path).
3727 // This should also be beneficial for the other cases above.
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003728 DCHECK(locations->OnlyCallsOnSlowPath());
Vladimir Marko174b2e22017-10-12 13:34:49 +01003729 slow_path = new (codegen_->GetScopedAllocator()) TypeCheckSlowPathARM64(
Andreas Gampe3db70682018-12-26 15:12:03 -08003730 instruction, /* is_fatal= */ false);
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003731 codegen_->AddSlowPath(slow_path);
3732 __ B(slow_path->GetEntryLabel());
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003733 if (zero.IsLinked()) {
3734 __ B(&done);
3735 }
3736 break;
3737 }
Vladimir Marko175e7862018-03-27 09:03:13 +00003738
3739 case TypeCheckKind::kBitstringCheck: {
3740 // /* HeapReference<Class> */ temp = obj->klass_
3741 GenerateReferenceLoadTwoRegisters(instruction,
3742 out_loc,
3743 obj_loc,
3744 class_offset,
3745 maybe_temp_loc,
3746 kWithoutReadBarrier);
3747
3748 GenerateBitstringTypeCheckCompare(instruction, out);
3749 __ Cset(out, eq);
3750 if (zero.IsLinked()) {
3751 __ B(&done);
3752 }
3753 break;
3754 }
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003755 }
3756
3757 if (zero.IsLinked()) {
3758 __ Bind(&zero);
Guillaume "Vermeille" Sanchezaf888352015-04-20 14:41:30 +01003759 __ Mov(out, 0);
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003760 }
3761
3762 if (done.IsLinked()) {
3763 __ Bind(&done);
3764 }
3765
3766 if (slow_path != nullptr) {
3767 __ Bind(slow_path->GetExitLabel());
3768 }
3769}
3770
3771void LocationsBuilderARM64::VisitCheckCast(HCheckCast* instruction) {
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003772 TypeCheckKind type_check_kind = instruction->GetTypeCheckKind();
Vladimir Marko87584542017-12-12 17:47:52 +00003773 LocationSummary::CallKind call_kind = CodeGenerator::GetCheckCastCallKind(instruction);
Vladimir Markoca6fff82017-10-03 14:49:14 +01003774 LocationSummary* locations =
3775 new (GetGraph()->GetAllocator()) LocationSummary(instruction, call_kind);
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003776 locations->SetInAt(0, Location::RequiresRegister());
Vladimir Marko175e7862018-03-27 09:03:13 +00003777 if (type_check_kind == TypeCheckKind::kBitstringCheck) {
3778 locations->SetInAt(1, Location::ConstantLocation(instruction->InputAt(1)->AsConstant()));
3779 locations->SetInAt(2, Location::ConstantLocation(instruction->InputAt(2)->AsConstant()));
3780 locations->SetInAt(3, Location::ConstantLocation(instruction->InputAt(3)->AsConstant()));
3781 } else {
3782 locations->SetInAt(1, Location::RequiresRegister());
3783 }
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -07003784 // Add temps for read barriers and other uses. One is used by TypeCheckSlowPathARM64.
3785 locations->AddRegisterTemps(NumberOfCheckCastTemps(type_check_kind));
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003786}
3787
3788void InstructionCodeGeneratorARM64::VisitCheckCast(HCheckCast* instruction) {
Roland Levillain44015862016-01-22 11:47:17 +00003789 TypeCheckKind type_check_kind = instruction->GetTypeCheckKind();
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003790 LocationSummary* locations = instruction->GetLocations();
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003791 Location obj_loc = locations->InAt(0);
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003792 Register obj = InputRegisterAt(instruction, 0);
Vladimir Marko175e7862018-03-27 09:03:13 +00003793 Register cls = (type_check_kind == TypeCheckKind::kBitstringCheck)
3794 ? Register()
3795 : InputRegisterAt(instruction, 1);
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -07003796 const size_t num_temps = NumberOfCheckCastTemps(type_check_kind);
3797 DCHECK_GE(num_temps, 1u);
3798 DCHECK_LE(num_temps, 3u);
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003799 Location temp_loc = locations->GetTemp(0);
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -07003800 Location maybe_temp2_loc = (num_temps >= 2) ? locations->GetTemp(1) : Location::NoLocation();
3801 Location maybe_temp3_loc = (num_temps >= 3) ? locations->GetTemp(2) : Location::NoLocation();
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003802 Register temp = WRegisterFrom(temp_loc);
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -07003803 const uint32_t class_offset = mirror::Object::ClassOffset().Int32Value();
3804 const uint32_t super_offset = mirror::Class::SuperClassOffset().Int32Value();
3805 const uint32_t component_offset = mirror::Class::ComponentTypeOffset().Int32Value();
3806 const uint32_t primitive_offset = mirror::Class::PrimitiveTypeOffset().Int32Value();
3807 const uint32_t iftable_offset = mirror::Class::IfTableOffset().Uint32Value();
3808 const uint32_t array_length_offset = mirror::Array::LengthOffset().Uint32Value();
3809 const uint32_t object_array_data_offset =
3810 mirror::Array::DataOffset(kHeapReferenceSize).Uint32Value();
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003811
Vladimir Marko87584542017-12-12 17:47:52 +00003812 bool is_type_check_slow_path_fatal = CodeGenerator::IsTypeCheckSlowPathFatal(instruction);
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003813 SlowPathCodeARM64* type_check_slow_path =
Vladimir Marko174b2e22017-10-12 13:34:49 +01003814 new (codegen_->GetScopedAllocator()) TypeCheckSlowPathARM64(
3815 instruction, is_type_check_slow_path_fatal);
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003816 codegen_->AddSlowPath(type_check_slow_path);
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003817
Scott Wakeling97c72b72016-06-24 16:19:36 +01003818 vixl::aarch64::Label done;
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003819 // Avoid null check if we know obj is not null.
3820 if (instruction->MustDoNullCheck()) {
Guillaume "Vermeille" Sanchezaf888352015-04-20 14:41:30 +01003821 __ Cbz(obj, &done);
3822 }
Alexandre Rames67555f72014-11-18 10:55:16 +00003823
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003824 switch (type_check_kind) {
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003825 case TypeCheckKind::kExactCheck:
3826 case TypeCheckKind::kArrayCheck: {
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -07003827 // /* HeapReference<Class> */ temp = obj->klass_
3828 GenerateReferenceLoadTwoRegisters(instruction,
3829 temp_loc,
3830 obj_loc,
3831 class_offset,
3832 maybe_temp2_loc,
Mathieu Chartier3af00dc2016-11-10 11:25:57 -08003833 kWithoutReadBarrier);
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -07003834
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003835 __ Cmp(temp, cls);
3836 // Jump to slow path for throwing the exception or doing a
3837 // more involved array check.
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003838 __ B(ne, type_check_slow_path->GetEntryLabel());
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003839 break;
3840 }
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003841
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003842 case TypeCheckKind::kAbstractClassCheck: {
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -07003843 // /* HeapReference<Class> */ temp = obj->klass_
3844 GenerateReferenceLoadTwoRegisters(instruction,
3845 temp_loc,
3846 obj_loc,
3847 class_offset,
3848 maybe_temp2_loc,
Mathieu Chartier3af00dc2016-11-10 11:25:57 -08003849 kWithoutReadBarrier);
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -07003850
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003851 // If the class is abstract, we eagerly fetch the super class of the
3852 // object to avoid doing a comparison we know will fail.
Mathieu Chartierb99f4d62016-11-07 16:17:26 -08003853 vixl::aarch64::Label loop;
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003854 __ Bind(&loop);
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003855 // /* HeapReference<Class> */ temp = temp->super_class_
Mathieu Chartieraa474eb2016-11-09 15:18:27 -08003856 GenerateReferenceLoadOneRegister(instruction,
3857 temp_loc,
3858 super_offset,
3859 maybe_temp2_loc,
Mathieu Chartier3af00dc2016-11-10 11:25:57 -08003860 kWithoutReadBarrier);
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003861
Mathieu Chartierb99f4d62016-11-07 16:17:26 -08003862 // If the class reference currently in `temp` is null, jump to the slow path to throw the
3863 // exception.
3864 __ Cbz(temp, type_check_slow_path->GetEntryLabel());
3865 // Otherwise, compare classes.
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003866 __ Cmp(temp, cls);
3867 __ B(ne, &loop);
3868 break;
3869 }
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003870
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003871 case TypeCheckKind::kClassHierarchyCheck: {
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -07003872 // /* HeapReference<Class> */ temp = obj->klass_
3873 GenerateReferenceLoadTwoRegisters(instruction,
3874 temp_loc,
3875 obj_loc,
3876 class_offset,
3877 maybe_temp2_loc,
Mathieu Chartier3af00dc2016-11-10 11:25:57 -08003878 kWithoutReadBarrier);
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -07003879
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003880 // Walk over the class hierarchy to find a match.
Scott Wakeling97c72b72016-06-24 16:19:36 +01003881 vixl::aarch64::Label loop;
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003882 __ Bind(&loop);
3883 __ Cmp(temp, cls);
Nicolas Geoffrayabfcf182015-09-21 18:41:21 +01003884 __ B(eq, &done);
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003885
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003886 // /* HeapReference<Class> */ temp = temp->super_class_
Mathieu Chartieraa474eb2016-11-09 15:18:27 -08003887 GenerateReferenceLoadOneRegister(instruction,
3888 temp_loc,
3889 super_offset,
3890 maybe_temp2_loc,
Mathieu Chartier3af00dc2016-11-10 11:25:57 -08003891 kWithoutReadBarrier);
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003892
3893 // If the class reference currently in `temp` is not null, jump
3894 // back at the beginning of the loop.
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003895 __ Cbnz(temp, &loop);
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003896 // Otherwise, jump to the slow path to throw the exception.
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003897 __ B(type_check_slow_path->GetEntryLabel());
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003898 break;
3899 }
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003900
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003901 case TypeCheckKind::kArrayObjectCheck: {
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -07003902 // /* HeapReference<Class> */ temp = obj->klass_
3903 GenerateReferenceLoadTwoRegisters(instruction,
3904 temp_loc,
3905 obj_loc,
3906 class_offset,
3907 maybe_temp2_loc,
Mathieu Chartier3af00dc2016-11-10 11:25:57 -08003908 kWithoutReadBarrier);
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -07003909
Nicolas Geoffrayabfcf182015-09-21 18:41:21 +01003910 // Do an exact check.
3911 __ Cmp(temp, cls);
3912 __ B(eq, &done);
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003913
3914 // Otherwise, we need to check that the object's class is a non-primitive array.
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003915 // /* HeapReference<Class> */ temp = temp->component_type_
Mathieu Chartieraa474eb2016-11-09 15:18:27 -08003916 GenerateReferenceLoadOneRegister(instruction,
3917 temp_loc,
3918 component_offset,
3919 maybe_temp2_loc,
Mathieu Chartier3af00dc2016-11-10 11:25:57 -08003920 kWithoutReadBarrier);
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003921
Mathieu Chartierb99f4d62016-11-07 16:17:26 -08003922 // If the component type is null, jump to the slow path to throw the exception.
3923 __ Cbz(temp, type_check_slow_path->GetEntryLabel());
3924 // Otherwise, the object is indeed an array. Further check that this component type is not a
3925 // primitive type.
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003926 __ Ldrh(temp, HeapOperand(temp, primitive_offset));
3927 static_assert(Primitive::kPrimNot == 0, "Expected 0 for kPrimNot");
Mathieu Chartierb99f4d62016-11-07 16:17:26 -08003928 __ Cbnz(temp, type_check_slow_path->GetEntryLabel());
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003929 break;
3930 }
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003931
Calin Juravle98893e12015-10-02 21:05:03 +01003932 case TypeCheckKind::kUnresolvedCheck:
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -07003933 // We always go into the type check slow path for the unresolved check cases.
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003934 //
3935 // We cannot directly call the CheckCast runtime entry point
3936 // without resorting to a type checking slow path here (i.e. by
3937 // calling InvokeRuntime directly), as it would require to
3938 // assign fixed registers for the inputs of this HInstanceOf
3939 // instruction (following the runtime calling convention), which
3940 // might be cluttered by the potential first read barrier
3941 // emission at the beginning of this method.
3942 __ B(type_check_slow_path->GetEntryLabel());
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003943 break;
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -07003944 case TypeCheckKind::kInterfaceCheck: {
3945 // /* HeapReference<Class> */ temp = obj->klass_
3946 GenerateReferenceLoadTwoRegisters(instruction,
3947 temp_loc,
3948 obj_loc,
3949 class_offset,
3950 maybe_temp2_loc,
Mathieu Chartier3af00dc2016-11-10 11:25:57 -08003951 kWithoutReadBarrier);
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -07003952
3953 // /* HeapReference<Class> */ temp = temp->iftable_
3954 GenerateReferenceLoadTwoRegisters(instruction,
3955 temp_loc,
3956 temp_loc,
3957 iftable_offset,
3958 maybe_temp2_loc,
Mathieu Chartier3af00dc2016-11-10 11:25:57 -08003959 kWithoutReadBarrier);
Mathieu Chartier6beced42016-11-15 15:51:31 -08003960 // Iftable is never null.
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -07003961 __ Ldr(WRegisterFrom(maybe_temp2_loc), HeapOperand(temp.W(), array_length_offset));
Mathieu Chartier6beced42016-11-15 15:51:31 -08003962 // Loop through the iftable and check if any class matches.
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -07003963 vixl::aarch64::Label start_loop;
3964 __ Bind(&start_loop);
Mathieu Chartierafbcdaf2016-11-14 10:50:29 -08003965 __ Cbz(WRegisterFrom(maybe_temp2_loc), type_check_slow_path->GetEntryLabel());
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -07003966 __ Ldr(WRegisterFrom(maybe_temp3_loc), HeapOperand(temp.W(), object_array_data_offset));
3967 GetAssembler()->MaybeUnpoisonHeapReference(WRegisterFrom(maybe_temp3_loc));
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -07003968 // Go to next interface.
3969 __ Add(temp, temp, 2 * kHeapReferenceSize);
3970 __ Sub(WRegisterFrom(maybe_temp2_loc), WRegisterFrom(maybe_temp2_loc), 2);
Mathieu Chartierafbcdaf2016-11-14 10:50:29 -08003971 // Compare the classes and continue the loop if they do not match.
3972 __ Cmp(cls, WRegisterFrom(maybe_temp3_loc));
3973 __ B(ne, &start_loop);
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -07003974 break;
3975 }
Vladimir Marko175e7862018-03-27 09:03:13 +00003976
3977 case TypeCheckKind::kBitstringCheck: {
3978 // /* HeapReference<Class> */ temp = obj->klass_
3979 GenerateReferenceLoadTwoRegisters(instruction,
3980 temp_loc,
3981 obj_loc,
3982 class_offset,
3983 maybe_temp2_loc,
3984 kWithoutReadBarrier);
3985
3986 GenerateBitstringTypeCheckCompare(instruction, temp);
3987 __ B(ne, type_check_slow_path->GetEntryLabel());
3988 break;
3989 }
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003990 }
Nicolas Geoffray75374372015-09-17 17:12:19 +00003991 __ Bind(&done);
Nicolas Geoffray85c7bab2015-09-18 13:40:46 +00003992
Roland Levillain22ccc3a2015-11-24 13:10:05 +00003993 __ Bind(type_check_slow_path->GetExitLabel());
Alexandre Rames67555f72014-11-18 10:55:16 +00003994}
3995
Alexandre Rames5319def2014-10-23 10:03:10 +01003996void LocationsBuilderARM64::VisitIntConstant(HIntConstant* constant) {
Vladimir Markoca6fff82017-10-03 14:49:14 +01003997 LocationSummary* locations = new (GetGraph()->GetAllocator()) LocationSummary(constant);
Alexandre Rames5319def2014-10-23 10:03:10 +01003998 locations->SetOut(Location::ConstantLocation(constant));
3999}
4000
Roland Levillain4b8f1ec2015-08-26 18:34:03 +01004001void InstructionCodeGeneratorARM64::VisitIntConstant(HIntConstant* constant ATTRIBUTE_UNUSED) {
Alexandre Rames5319def2014-10-23 10:03:10 +01004002 // Will be generated at use site.
4003}
4004
Nicolas Geoffrayd6138ef2015-02-18 14:48:53 +00004005void LocationsBuilderARM64::VisitNullConstant(HNullConstant* constant) {
Vladimir Markoca6fff82017-10-03 14:49:14 +01004006 LocationSummary* locations = new (GetGraph()->GetAllocator()) LocationSummary(constant);
Nicolas Geoffrayd6138ef2015-02-18 14:48:53 +00004007 locations->SetOut(Location::ConstantLocation(constant));
4008}
4009
Roland Levillain4b8f1ec2015-08-26 18:34:03 +01004010void InstructionCodeGeneratorARM64::VisitNullConstant(HNullConstant* constant ATTRIBUTE_UNUSED) {
Nicolas Geoffrayd6138ef2015-02-18 14:48:53 +00004011 // Will be generated at use site.
Nicolas Geoffrayd6138ef2015-02-18 14:48:53 +00004012}
4013
Calin Juravle175dc732015-08-25 15:42:32 +01004014void LocationsBuilderARM64::VisitInvokeUnresolved(HInvokeUnresolved* invoke) {
4015 // The trampoline uses the same calling convention as dex calling conventions,
4016 // except instead of loading arg0/r0 with the target Method*, arg0/r0 will contain
4017 // the method_idx.
4018 HandleInvoke(invoke);
4019}
4020
4021void InstructionCodeGeneratorARM64::VisitInvokeUnresolved(HInvokeUnresolved* invoke) {
4022 codegen_->GenerateInvokeUnresolvedRuntimeCall(invoke);
Andreas Gampe3db70682018-12-26 15:12:03 -08004023 codegen_->MaybeGenerateMarkingRegisterCheck(/* code= */ __LINE__);
Calin Juravle175dc732015-08-25 15:42:32 +01004024}
4025
Alexandre Rames5319def2014-10-23 10:03:10 +01004026void LocationsBuilderARM64::HandleInvoke(HInvoke* invoke) {
Roland Levillain2d27c8e2015-04-28 15:48:45 +01004027 InvokeDexCallingConventionVisitorARM64 calling_convention_visitor;
Nicolas Geoffrayfd88f162015-06-03 11:23:52 +01004028 CodeGenerator::CreateCommonInvokeLocationSummary(invoke, &calling_convention_visitor);
Alexandre Rames5319def2014-10-23 10:03:10 +01004029}
4030
Alexandre Rames67555f72014-11-18 10:55:16 +00004031void LocationsBuilderARM64::VisitInvokeInterface(HInvokeInterface* invoke) {
4032 HandleInvoke(invoke);
4033}
4034
4035void InstructionCodeGeneratorARM64::VisitInvokeInterface(HInvokeInterface* invoke) {
4036 // TODO: b/18116999, our IMTs can miss an IncompatibleClassChangeError.
Roland Levillain22ccc3a2015-11-24 13:10:05 +00004037 LocationSummary* locations = invoke->GetLocations();
4038 Register temp = XRegisterFrom(locations->GetTemp(0));
Roland Levillain22ccc3a2015-11-24 13:10:05 +00004039 Location receiver = locations->InAt(0);
Alexandre Rames67555f72014-11-18 10:55:16 +00004040 Offset class_offset = mirror::Object::ClassOffset();
Andreas Gampe542451c2016-07-26 09:02:02 -07004041 Offset entry_point = ArtMethod::EntryPointFromQuickCompiledCodeOffset(kArm64PointerSize);
Alexandre Rames67555f72014-11-18 10:55:16 +00004042
4043 // The register ip1 is required to be used for the hidden argument in
4044 // art_quick_imt_conflict_trampoline, so prevent VIXL from using it.
Alexandre Ramesd921d642015-04-16 15:07:16 +01004045 MacroAssembler* masm = GetVIXLAssembler();
4046 UseScratchRegisterScope scratch_scope(masm);
Alexandre Rames67555f72014-11-18 10:55:16 +00004047 scratch_scope.Exclude(ip1);
4048 __ Mov(ip1, invoke->GetDexMethodIndex());
4049
Artem Serov914d7a82017-02-07 14:33:49 +00004050 // Ensure that between load and MaybeRecordImplicitNullCheck there are no pools emitted.
Alexandre Rames67555f72014-11-18 10:55:16 +00004051 if (receiver.IsStackSlot()) {
Mathieu Chartiere401d142015-04-22 13:56:20 -07004052 __ Ldr(temp.W(), StackOperandFrom(receiver));
Artem Serov914d7a82017-02-07 14:33:49 +00004053 {
4054 EmissionCheckScope guard(GetVIXLAssembler(), kMaxMacroInstructionSizeInBytes);
4055 // /* HeapReference<Class> */ temp = temp->klass_
4056 __ Ldr(temp.W(), HeapOperand(temp.W(), class_offset));
4057 codegen_->MaybeRecordImplicitNullCheck(invoke);
4058 }
Alexandre Rames67555f72014-11-18 10:55:16 +00004059 } else {
Artem Serov914d7a82017-02-07 14:33:49 +00004060 EmissionCheckScope guard(GetVIXLAssembler(), kMaxMacroInstructionSizeInBytes);
Roland Levillain22ccc3a2015-11-24 13:10:05 +00004061 // /* HeapReference<Class> */ temp = receiver->klass_
Mathieu Chartiere401d142015-04-22 13:56:20 -07004062 __ Ldr(temp.W(), HeapOperandFrom(receiver, class_offset));
Artem Serov914d7a82017-02-07 14:33:49 +00004063 codegen_->MaybeRecordImplicitNullCheck(invoke);
Alexandre Rames67555f72014-11-18 10:55:16 +00004064 }
Artem Serov914d7a82017-02-07 14:33:49 +00004065
Roland Levillain22ccc3a2015-11-24 13:10:05 +00004066 // Instead of simply (possibly) unpoisoning `temp` here, we should
4067 // emit a read barrier for the previous class reference load.
4068 // However this is not required in practice, as this is an
4069 // intermediate/temporary reference and because the current
4070 // concurrent copying collector keeps the from-space memory
4071 // intact/accessible until the end of the marking phase (the
4072 // concurrent copying collector may not in the future).
Roland Levillain4d027112015-07-01 15:41:14 +01004073 GetAssembler()->MaybeUnpoisonHeapReference(temp.W());
Artem Udovichenkoa62cb9b2016-06-30 09:18:25 +00004074 __ Ldr(temp,
4075 MemOperand(temp, mirror::Class::ImtPtrOffset(kArm64PointerSize).Uint32Value()));
4076 uint32_t method_offset = static_cast<uint32_t>(ImTable::OffsetOfElement(
Matthew Gharrity465ecc82016-07-19 21:32:52 +00004077 invoke->GetImtIndex(), kArm64PointerSize));
Alexandre Rames67555f72014-11-18 10:55:16 +00004078 // temp = temp->GetImtEntryAt(method_offset);
Mathieu Chartiere401d142015-04-22 13:56:20 -07004079 __ Ldr(temp, MemOperand(temp, method_offset));
Alexandre Rames67555f72014-11-18 10:55:16 +00004080 // lr = temp->GetEntryPoint();
Mathieu Chartiere401d142015-04-22 13:56:20 -07004081 __ Ldr(lr, MemOperand(temp, entry_point.Int32Value()));
Artem Serov914d7a82017-02-07 14:33:49 +00004082
4083 {
4084 // Ensure the pc position is recorded immediately after the `blr` instruction.
4085 ExactAssemblyScope eas(GetVIXLAssembler(), kInstructionSize, CodeBufferCheckScope::kExactSize);
4086
4087 // lr();
4088 __ blr(lr);
4089 DCHECK(!codegen_->IsLeafMethod());
4090 codegen_->RecordPcInfo(invoke, invoke->GetDexPc());
4091 }
Roland Levillain2b03a1f2017-06-06 16:09:59 +01004092
Andreas Gampe3db70682018-12-26 15:12:03 -08004093 codegen_->MaybeGenerateMarkingRegisterCheck(/* code= */ __LINE__);
Alexandre Rames67555f72014-11-18 10:55:16 +00004094}
4095
4096void LocationsBuilderARM64::VisitInvokeVirtual(HInvokeVirtual* invoke) {
Vladimir Markoca6fff82017-10-03 14:49:14 +01004097 IntrinsicLocationsBuilderARM64 intrinsic(GetGraph()->GetAllocator(), codegen_);
Andreas Gampe878d58c2015-01-15 23:24:00 -08004098 if (intrinsic.TryDispatch(invoke)) {
4099 return;
4100 }
4101
Alexandre Rames67555f72014-11-18 10:55:16 +00004102 HandleInvoke(invoke);
4103}
4104
Nicolas Geoffraye53798a2014-12-01 10:31:54 +00004105void LocationsBuilderARM64::VisitInvokeStaticOrDirect(HInvokeStaticOrDirect* invoke) {
David Brazdil58282f42016-01-14 12:45:10 +00004106 // Explicit clinit checks triggered by static invokes must have been pruned by
4107 // art::PrepareForRegisterAllocation.
4108 DCHECK(!invoke->IsStaticWithExplicitClinitCheck());
Roland Levillain4c0eb422015-04-24 16:43:49 +01004109
Vladimir Markoca6fff82017-10-03 14:49:14 +01004110 IntrinsicLocationsBuilderARM64 intrinsic(GetGraph()->GetAllocator(), codegen_);
Andreas Gampe878d58c2015-01-15 23:24:00 -08004111 if (intrinsic.TryDispatch(invoke)) {
4112 return;
4113 }
4114
Alexandre Rames67555f72014-11-18 10:55:16 +00004115 HandleInvoke(invoke);
4116}
4117
Andreas Gampe878d58c2015-01-15 23:24:00 -08004118static bool TryGenerateIntrinsicCode(HInvoke* invoke, CodeGeneratorARM64* codegen) {
4119 if (invoke->GetLocations()->Intrinsified()) {
4120 IntrinsicCodeGeneratorARM64 intrinsic(codegen);
4121 intrinsic.Dispatch(invoke);
4122 return true;
4123 }
4124 return false;
4125}
4126
Vladimir Markodc151b22015-10-15 18:02:30 +01004127HInvokeStaticOrDirect::DispatchInfo CodeGeneratorARM64::GetSupportedInvokeStaticOrDirectDispatch(
4128 const HInvokeStaticOrDirect::DispatchInfo& desired_dispatch_info,
Nicolas Geoffraybdb2ecc2018-09-18 14:33:55 +01004129 ArtMethod* method ATTRIBUTE_UNUSED) {
Roland Levillain44015862016-01-22 11:47:17 +00004130 // On ARM64 we support all dispatch types.
Vladimir Markodc151b22015-10-15 18:02:30 +01004131 return desired_dispatch_info;
4132}
4133
Vladimir Markoe7197bf2017-06-02 17:00:23 +01004134void CodeGeneratorARM64::GenerateStaticOrDirectCall(
4135 HInvokeStaticOrDirect* invoke, Location temp, SlowPathCode* slow_path) {
Andreas Gampe878d58c2015-01-15 23:24:00 -08004136 // Make sure that ArtMethod* is passed in kArtMethodRegister as per the calling convention.
Vladimir Marko58155012015-08-19 12:49:41 +00004137 Location callee_method = temp; // For all kinds except kRecursive, callee will be in temp.
4138 switch (invoke->GetMethodLoadKind()) {
Nicolas Geoffrayda079bb2016-09-26 17:56:07 +01004139 case HInvokeStaticOrDirect::MethodLoadKind::kStringInit: {
4140 uint32_t offset =
4141 GetThreadOffset<kArm64PointerSize>(invoke->GetStringInitEntryPoint()).Int32Value();
Vladimir Marko58155012015-08-19 12:49:41 +00004142 // temp = thread->string_init_entrypoint
Nicolas Geoffrayda079bb2016-09-26 17:56:07 +01004143 __ Ldr(XRegisterFrom(temp), MemOperand(tr, offset));
Vladimir Marko58155012015-08-19 12:49:41 +00004144 break;
Nicolas Geoffrayda079bb2016-09-26 17:56:07 +01004145 }
Vladimir Marko58155012015-08-19 12:49:41 +00004146 case HInvokeStaticOrDirect::MethodLoadKind::kRecursive:
Vladimir Markoc53c0792015-11-19 15:48:33 +00004147 callee_method = invoke->GetLocations()->InAt(invoke->GetSpecialInputIndex());
Vladimir Marko58155012015-08-19 12:49:41 +00004148 break;
Vladimir Marko65979462017-05-19 17:25:12 +01004149 case HInvokeStaticOrDirect::MethodLoadKind::kBootImageLinkTimePcRelative: {
Vladimir Marko44ca0752019-07-29 10:18:25 +01004150 DCHECK(GetCompilerOptions().IsBootImage() || GetCompilerOptions().IsBootImageExtension());
Vladimir Marko65979462017-05-19 17:25:12 +01004151 // Add ADRP with its PC-relative method patch.
Vladimir Marko59eb30f2018-02-20 11:52:34 +00004152 vixl::aarch64::Label* adrp_label = NewBootImageMethodPatch(invoke->GetTargetMethod());
Vladimir Marko65979462017-05-19 17:25:12 +01004153 EmitAdrpPlaceholder(adrp_label, XRegisterFrom(temp));
4154 // Add ADD with its PC-relative method patch.
4155 vixl::aarch64::Label* add_label =
Vladimir Marko59eb30f2018-02-20 11:52:34 +00004156 NewBootImageMethodPatch(invoke->GetTargetMethod(), adrp_label);
Vladimir Marko65979462017-05-19 17:25:12 +01004157 EmitAddPlaceholder(add_label, XRegisterFrom(temp), XRegisterFrom(temp));
4158 break;
4159 }
Vladimir Markob066d432018-01-03 13:14:37 +00004160 case HInvokeStaticOrDirect::MethodLoadKind::kBootImageRelRo: {
4161 // Add ADRP with its PC-relative .data.bimg.rel.ro patch.
Vladimir Markoe47f60c2018-02-21 13:43:28 +00004162 uint32_t boot_image_offset = GetBootImageOffset(invoke);
Vladimir Markob066d432018-01-03 13:14:37 +00004163 vixl::aarch64::Label* adrp_label = NewBootImageRelRoPatch(boot_image_offset);
4164 EmitAdrpPlaceholder(adrp_label, XRegisterFrom(temp));
4165 // Add LDR with its PC-relative .data.bimg.rel.ro patch.
4166 vixl::aarch64::Label* ldr_label = NewBootImageRelRoPatch(boot_image_offset, adrp_label);
4167 // Note: Boot image is in the low 4GiB and the entry is 32-bit, so emit a 32-bit load.
4168 EmitLdrOffsetPlaceholder(ldr_label, WRegisterFrom(temp), XRegisterFrom(temp));
4169 break;
4170 }
Vladimir Marko0eb882b2017-05-15 13:39:18 +01004171 case HInvokeStaticOrDirect::MethodLoadKind::kBssEntry: {
Vladimir Markob066d432018-01-03 13:14:37 +00004172 // Add ADRP with its PC-relative .bss entry patch.
Vladimir Marko0eb882b2017-05-15 13:39:18 +01004173 MethodReference target_method(&GetGraph()->GetDexFile(), invoke->GetDexMethodIndex());
4174 vixl::aarch64::Label* adrp_label = NewMethodBssEntryPatch(target_method);
Vladimir Markoaad75c62016-10-03 08:46:48 +00004175 EmitAdrpPlaceholder(adrp_label, XRegisterFrom(temp));
Vladimir Markob066d432018-01-03 13:14:37 +00004176 // Add LDR with its PC-relative .bss entry patch.
Scott Wakeling97c72b72016-06-24 16:19:36 +01004177 vixl::aarch64::Label* ldr_label =
Vladimir Marko0eb882b2017-05-15 13:39:18 +01004178 NewMethodBssEntryPatch(target_method, adrp_label);
Vladimir Markod5fd5c32019-07-02 14:46:32 +01004179 // All aligned loads are implicitly atomic consume operations on ARM64.
Vladimir Markoaad75c62016-10-03 08:46:48 +00004180 EmitLdrOffsetPlaceholder(ldr_label, XRegisterFrom(temp), XRegisterFrom(temp));
Vladimir Marko58155012015-08-19 12:49:41 +00004181 break;
Vladimir Marko9b688a02015-05-06 14:12:42 +01004182 }
Vladimir Marko8e524ad2018-07-13 10:27:43 +01004183 case HInvokeStaticOrDirect::MethodLoadKind::kJitDirectAddress:
4184 // Load method address from literal pool.
4185 __ Ldr(XRegisterFrom(temp), DeduplicateUint64Literal(invoke->GetMethodAddress()));
4186 break;
Vladimir Markoe7197bf2017-06-02 17:00:23 +01004187 case HInvokeStaticOrDirect::MethodLoadKind::kRuntimeCall: {
4188 GenerateInvokeStaticOrDirectRuntimeCall(invoke, temp, slow_path);
4189 return; // No code pointer retrieval; the runtime performs the call directly.
Vladimir Marko58155012015-08-19 12:49:41 +00004190 }
4191 }
4192
4193 switch (invoke->GetCodePtrLocation()) {
4194 case HInvokeStaticOrDirect::CodePtrLocation::kCallSelf:
Vladimir Markoe7197bf2017-06-02 17:00:23 +01004195 {
4196 // Use a scope to help guarantee that `RecordPcInfo()` records the correct pc.
4197 ExactAssemblyScope eas(GetVIXLAssembler(),
4198 kInstructionSize,
4199 CodeBufferCheckScope::kExactSize);
4200 __ bl(&frame_entry_label_);
4201 RecordPcInfo(invoke, invoke->GetDexPc(), slow_path);
4202 }
Vladimir Marko58155012015-08-19 12:49:41 +00004203 break;
Vladimir Marko58155012015-08-19 12:49:41 +00004204 case HInvokeStaticOrDirect::CodePtrLocation::kCallArtMethod:
4205 // LR = callee_method->entry_point_from_quick_compiled_code_;
4206 __ Ldr(lr, MemOperand(
Alexandre Rames6dc01742015-11-12 14:44:19 +00004207 XRegisterFrom(callee_method),
Andreas Gampe542451c2016-07-26 09:02:02 -07004208 ArtMethod::EntryPointFromQuickCompiledCodeOffset(kArm64PointerSize).Int32Value()));
Artem Serov914d7a82017-02-07 14:33:49 +00004209 {
Vladimir Markoe7197bf2017-06-02 17:00:23 +01004210 // Use a scope to help guarantee that `RecordPcInfo()` records the correct pc.
Artem Serov914d7a82017-02-07 14:33:49 +00004211 ExactAssemblyScope eas(GetVIXLAssembler(),
4212 kInstructionSize,
4213 CodeBufferCheckScope::kExactSize);
4214 // lr()
4215 __ blr(lr);
Vladimir Markoe7197bf2017-06-02 17:00:23 +01004216 RecordPcInfo(invoke, invoke->GetDexPc(), slow_path);
Artem Serov914d7a82017-02-07 14:33:49 +00004217 }
Vladimir Marko58155012015-08-19 12:49:41 +00004218 break;
Nicolas Geoffray1cf95282014-12-12 19:22:03 +00004219 }
Alexandre Rames5319def2014-10-23 10:03:10 +01004220
Andreas Gampe878d58c2015-01-15 23:24:00 -08004221 DCHECK(!IsLeafMethod());
4222}
4223
Vladimir Markoe7197bf2017-06-02 17:00:23 +01004224void CodeGeneratorARM64::GenerateVirtualCall(
4225 HInvokeVirtual* invoke, Location temp_in, SlowPathCode* slow_path) {
Nicolas Geoffraye5234232015-12-02 09:06:11 +00004226 // Use the calling convention instead of the location of the receiver, as
4227 // intrinsics may have put the receiver in a different register. In the intrinsics
4228 // slow path, the arguments have been moved to the right place, so here we are
4229 // guaranteed that the receiver is the first register of the calling convention.
4230 InvokeDexCallingConvention calling_convention;
4231 Register receiver = calling_convention.GetRegisterAt(0);
Andreas Gampebfb5ba92015-09-01 15:45:02 +00004232 Register temp = XRegisterFrom(temp_in);
4233 size_t method_offset = mirror::Class::EmbeddedVTableEntryOffset(
4234 invoke->GetVTableIndex(), kArm64PointerSize).SizeValue();
4235 Offset class_offset = mirror::Object::ClassOffset();
Andreas Gampe542451c2016-07-26 09:02:02 -07004236 Offset entry_point = ArtMethod::EntryPointFromQuickCompiledCodeOffset(kArm64PointerSize);
Andreas Gampebfb5ba92015-09-01 15:45:02 +00004237
Andreas Gampebfb5ba92015-09-01 15:45:02 +00004238 DCHECK(receiver.IsRegister());
Artem Serov914d7a82017-02-07 14:33:49 +00004239
4240 {
4241 // Ensure that between load and MaybeRecordImplicitNullCheck there are no pools emitted.
4242 EmissionCheckScope guard(GetVIXLAssembler(), kMaxMacroInstructionSizeInBytes);
4243 // /* HeapReference<Class> */ temp = receiver->klass_
4244 __ Ldr(temp.W(), HeapOperandFrom(LocationFrom(receiver), class_offset));
4245 MaybeRecordImplicitNullCheck(invoke);
4246 }
Roland Levillain22ccc3a2015-11-24 13:10:05 +00004247 // Instead of simply (possibly) unpoisoning `temp` here, we should
4248 // emit a read barrier for the previous class reference load.
Roland Levillain22ccc3a2015-11-24 13:10:05 +00004249 // intermediate/temporary reference and because the current
4250 // concurrent copying collector keeps the from-space memory
4251 // intact/accessible until the end of the marking phase (the
4252 // concurrent copying collector may not in the future).
Andreas Gampebfb5ba92015-09-01 15:45:02 +00004253 GetAssembler()->MaybeUnpoisonHeapReference(temp.W());
4254 // temp = temp->GetMethodAt(method_offset);
4255 __ Ldr(temp, MemOperand(temp, method_offset));
4256 // lr = temp->GetEntryPoint();
4257 __ Ldr(lr, MemOperand(temp, entry_point.SizeValue()));
Artem Serov914d7a82017-02-07 14:33:49 +00004258 {
Vladimir Markoe7197bf2017-06-02 17:00:23 +01004259 // Use a scope to help guarantee that `RecordPcInfo()` records the correct pc.
Artem Serov914d7a82017-02-07 14:33:49 +00004260 ExactAssemblyScope eas(GetVIXLAssembler(), kInstructionSize, CodeBufferCheckScope::kExactSize);
4261 // lr();
4262 __ blr(lr);
Vladimir Markoe7197bf2017-06-02 17:00:23 +01004263 RecordPcInfo(invoke, invoke->GetDexPc(), slow_path);
Artem Serov914d7a82017-02-07 14:33:49 +00004264 }
Andreas Gampebfb5ba92015-09-01 15:45:02 +00004265}
4266
Orion Hodsonac141392017-01-13 11:53:47 +00004267void LocationsBuilderARM64::VisitInvokePolymorphic(HInvokePolymorphic* invoke) {
4268 HandleInvoke(invoke);
4269}
4270
4271void InstructionCodeGeneratorARM64::VisitInvokePolymorphic(HInvokePolymorphic* invoke) {
4272 codegen_->GenerateInvokePolymorphicCall(invoke);
Andreas Gampe3db70682018-12-26 15:12:03 -08004273 codegen_->MaybeGenerateMarkingRegisterCheck(/* code= */ __LINE__);
Orion Hodsonac141392017-01-13 11:53:47 +00004274}
4275
Orion Hodson4c8e12e2018-05-18 08:33:20 +01004276void LocationsBuilderARM64::VisitInvokeCustom(HInvokeCustom* invoke) {
4277 HandleInvoke(invoke);
4278}
4279
4280void InstructionCodeGeneratorARM64::VisitInvokeCustom(HInvokeCustom* invoke) {
4281 codegen_->GenerateInvokeCustomCall(invoke);
Andreas Gampe3db70682018-12-26 15:12:03 -08004282 codegen_->MaybeGenerateMarkingRegisterCheck(/* code= */ __LINE__);
Orion Hodson4c8e12e2018-05-18 08:33:20 +01004283}
4284
Vladimir Marko6fd16062018-06-26 11:02:04 +01004285vixl::aarch64::Label* CodeGeneratorARM64::NewBootImageIntrinsicPatch(
4286 uint32_t intrinsic_data,
4287 vixl::aarch64::Label* adrp_label) {
4288 return NewPcRelativePatch(
Vladimir Marko2d06e022019-07-08 15:45:19 +01004289 /* dex_file= */ nullptr, intrinsic_data, adrp_label, &boot_image_other_patches_);
Vladimir Marko6fd16062018-06-26 11:02:04 +01004290}
4291
Vladimir Markob066d432018-01-03 13:14:37 +00004292vixl::aarch64::Label* CodeGeneratorARM64::NewBootImageRelRoPatch(
4293 uint32_t boot_image_offset,
4294 vixl::aarch64::Label* adrp_label) {
4295 return NewPcRelativePatch(
Vladimir Marko2d06e022019-07-08 15:45:19 +01004296 /* dex_file= */ nullptr, boot_image_offset, adrp_label, &boot_image_other_patches_);
Vladimir Markob066d432018-01-03 13:14:37 +00004297}
4298
Vladimir Marko59eb30f2018-02-20 11:52:34 +00004299vixl::aarch64::Label* CodeGeneratorARM64::NewBootImageMethodPatch(
Vladimir Marko65979462017-05-19 17:25:12 +01004300 MethodReference target_method,
Scott Wakeling97c72b72016-06-24 16:19:36 +01004301 vixl::aarch64::Label* adrp_label) {
Vladimir Marko59eb30f2018-02-20 11:52:34 +00004302 return NewPcRelativePatch(
4303 target_method.dex_file, target_method.index, adrp_label, &boot_image_method_patches_);
Vladimir Markocac5a7e2016-02-22 10:39:50 +00004304}
4305
Vladimir Marko0eb882b2017-05-15 13:39:18 +01004306vixl::aarch64::Label* CodeGeneratorARM64::NewMethodBssEntryPatch(
4307 MethodReference target_method,
4308 vixl::aarch64::Label* adrp_label) {
Vladimir Marko59eb30f2018-02-20 11:52:34 +00004309 return NewPcRelativePatch(
4310 target_method.dex_file, target_method.index, adrp_label, &method_bss_entry_patches_);
Vladimir Marko0eb882b2017-05-15 13:39:18 +01004311}
4312
Vladimir Marko59eb30f2018-02-20 11:52:34 +00004313vixl::aarch64::Label* CodeGeneratorARM64::NewBootImageTypePatch(
Scott Wakeling97c72b72016-06-24 16:19:36 +01004314 const DexFile& dex_file,
Andreas Gampea5b09a62016-11-17 15:21:22 -08004315 dex::TypeIndex type_index,
Scott Wakeling97c72b72016-06-24 16:19:36 +01004316 vixl::aarch64::Label* adrp_label) {
Vladimir Marko59eb30f2018-02-20 11:52:34 +00004317 return NewPcRelativePatch(&dex_file, type_index.index_, adrp_label, &boot_image_type_patches_);
Vladimir Markodbb7f5b2016-03-30 13:23:58 +01004318}
4319
Vladimir Marko1998cd02017-01-13 13:02:58 +00004320vixl::aarch64::Label* CodeGeneratorARM64::NewBssEntryTypePatch(
4321 const DexFile& dex_file,
4322 dex::TypeIndex type_index,
4323 vixl::aarch64::Label* adrp_label) {
Vladimir Marko59eb30f2018-02-20 11:52:34 +00004324 return NewPcRelativePatch(&dex_file, type_index.index_, adrp_label, &type_bss_entry_patches_);
Vladimir Marko1998cd02017-01-13 13:02:58 +00004325}
4326
Vladimir Marko59eb30f2018-02-20 11:52:34 +00004327vixl::aarch64::Label* CodeGeneratorARM64::NewBootImageStringPatch(
Vladimir Marko65979462017-05-19 17:25:12 +01004328 const DexFile& dex_file,
4329 dex::StringIndex string_index,
4330 vixl::aarch64::Label* adrp_label) {
Vladimir Marko59eb30f2018-02-20 11:52:34 +00004331 return NewPcRelativePatch(
4332 &dex_file, string_index.index_, adrp_label, &boot_image_string_patches_);
Vladimir Marko65979462017-05-19 17:25:12 +01004333}
4334
Vladimir Marko6cfbdbc2017-07-25 13:26:39 +01004335vixl::aarch64::Label* CodeGeneratorARM64::NewStringBssEntryPatch(
4336 const DexFile& dex_file,
4337 dex::StringIndex string_index,
4338 vixl::aarch64::Label* adrp_label) {
Vladimir Marko59eb30f2018-02-20 11:52:34 +00004339 return NewPcRelativePatch(&dex_file, string_index.index_, adrp_label, &string_bss_entry_patches_);
Vladimir Marko6cfbdbc2017-07-25 13:26:39 +01004340}
4341
Vladimir Markof6675082019-05-17 12:05:28 +01004342void CodeGeneratorARM64::EmitEntrypointThunkCall(ThreadOffset64 entrypoint_offset) {
4343 DCHECK(!__ AllowMacroInstructions()); // In ExactAssemblyScope.
4344 DCHECK(!Runtime::Current()->UseJitCompilation());
4345 call_entrypoint_patches_.emplace_back(/*dex_file*/ nullptr, entrypoint_offset.Uint32Value());
4346 vixl::aarch64::Label* bl_label = &call_entrypoint_patches_.back().label;
4347 __ bind(bl_label);
4348 __ bl(static_cast<int64_t>(0)); // Placeholder, patched at link-time.
4349}
4350
Vladimir Marko966b46f2018-08-03 10:20:19 +00004351void CodeGeneratorARM64::EmitBakerReadBarrierCbnz(uint32_t custom_data) {
Vladimir Marko94796f82018-08-08 15:15:33 +01004352 DCHECK(!__ AllowMacroInstructions()); // In ExactAssemblyScope.
Vladimir Marko966b46f2018-08-03 10:20:19 +00004353 if (Runtime::Current()->UseJitCompilation()) {
4354 auto it = jit_baker_read_barrier_slow_paths_.FindOrAdd(custom_data);
4355 vixl::aarch64::Label* slow_path_entry = &it->second.label;
4356 __ cbnz(mr, slow_path_entry);
4357 } else {
4358 baker_read_barrier_patches_.emplace_back(custom_data);
4359 vixl::aarch64::Label* cbnz_label = &baker_read_barrier_patches_.back().label;
4360 __ bind(cbnz_label);
4361 __ cbnz(mr, static_cast<int64_t>(0)); // Placeholder, patched at link-time.
4362 }
Vladimir Markof4f2daa2017-03-20 18:26:59 +00004363}
4364
Scott Wakeling97c72b72016-06-24 16:19:36 +01004365vixl::aarch64::Label* CodeGeneratorARM64::NewPcRelativePatch(
Vladimir Marko59eb30f2018-02-20 11:52:34 +00004366 const DexFile* dex_file,
Scott Wakeling97c72b72016-06-24 16:19:36 +01004367 uint32_t offset_or_index,
4368 vixl::aarch64::Label* adrp_label,
4369 ArenaDeque<PcRelativePatchInfo>* patches) {
Vladimir Markocac5a7e2016-02-22 10:39:50 +00004370 // Add a patch entry and return the label.
4371 patches->emplace_back(dex_file, offset_or_index);
4372 PcRelativePatchInfo* info = &patches->back();
Scott Wakeling97c72b72016-06-24 16:19:36 +01004373 vixl::aarch64::Label* label = &info->label;
Vladimir Markocac5a7e2016-02-22 10:39:50 +00004374 // If adrp_label is null, this is the ADRP patch and needs to point to its own label.
4375 info->pc_insn_label = (adrp_label != nullptr) ? adrp_label : label;
4376 return label;
4377}
4378
Scott Wakeling97c72b72016-06-24 16:19:36 +01004379vixl::aarch64::Literal<uint32_t>* CodeGeneratorARM64::DeduplicateBootImageAddressLiteral(
4380 uint64_t address) {
Vladimir Marko0eb882b2017-05-15 13:39:18 +01004381 return DeduplicateUint32Literal(dchecked_integral_cast<uint32_t>(address));
Vladimir Markocac5a7e2016-02-22 10:39:50 +00004382}
4383
Nicolas Geoffray132d8362016-11-16 09:19:42 +00004384vixl::aarch64::Literal<uint32_t>* CodeGeneratorARM64::DeduplicateJitStringLiteral(
Nicolas Geoffrayf0acfe72017-01-09 20:54:52 +00004385 const DexFile& dex_file, dex::StringIndex string_index, Handle<mirror::String> handle) {
Vladimir Marko174b2e22017-10-12 13:34:49 +01004386 ReserveJitStringRoot(StringReference(&dex_file, string_index), handle);
Nicolas Geoffray132d8362016-11-16 09:19:42 +00004387 return jit_string_patches_.GetOrCreate(
4388 StringReference(&dex_file, string_index),
Andreas Gampe3db70682018-12-26 15:12:03 -08004389 [this]() { return __ CreateLiteralDestroyedWithPool<uint32_t>(/* value= */ 0u); });
Nicolas Geoffray132d8362016-11-16 09:19:42 +00004390}
4391
Nicolas Geoffray22384ae2016-12-12 22:33:36 +00004392vixl::aarch64::Literal<uint32_t>* CodeGeneratorARM64::DeduplicateJitClassLiteral(
Nicolas Geoffray5247c082017-01-13 14:17:29 +00004393 const DexFile& dex_file, dex::TypeIndex type_index, Handle<mirror::Class> handle) {
Vladimir Marko174b2e22017-10-12 13:34:49 +01004394 ReserveJitClassRoot(TypeReference(&dex_file, type_index), handle);
Nicolas Geoffray22384ae2016-12-12 22:33:36 +00004395 return jit_class_patches_.GetOrCreate(
4396 TypeReference(&dex_file, type_index),
Andreas Gampe3db70682018-12-26 15:12:03 -08004397 [this]() { return __ CreateLiteralDestroyedWithPool<uint32_t>(/* value= */ 0u); });
Nicolas Geoffray22384ae2016-12-12 22:33:36 +00004398}
4399
Vladimir Markoaad75c62016-10-03 08:46:48 +00004400void CodeGeneratorARM64::EmitAdrpPlaceholder(vixl::aarch64::Label* fixup_label,
4401 vixl::aarch64::Register reg) {
4402 DCHECK(reg.IsX());
4403 SingleEmissionCheckScope guard(GetVIXLAssembler());
4404 __ Bind(fixup_label);
Scott Wakelingb77051e2016-11-21 19:46:00 +00004405 __ adrp(reg, /* offset placeholder */ static_cast<int64_t>(0));
Vladimir Markoaad75c62016-10-03 08:46:48 +00004406}
4407
4408void CodeGeneratorARM64::EmitAddPlaceholder(vixl::aarch64::Label* fixup_label,
4409 vixl::aarch64::Register out,
4410 vixl::aarch64::Register base) {
4411 DCHECK(out.IsX());
4412 DCHECK(base.IsX());
4413 SingleEmissionCheckScope guard(GetVIXLAssembler());
4414 __ Bind(fixup_label);
4415 __ add(out, base, Operand(/* offset placeholder */ 0));
4416}
4417
4418void CodeGeneratorARM64::EmitLdrOffsetPlaceholder(vixl::aarch64::Label* fixup_label,
4419 vixl::aarch64::Register out,
4420 vixl::aarch64::Register base) {
4421 DCHECK(base.IsX());
4422 SingleEmissionCheckScope guard(GetVIXLAssembler());
4423 __ Bind(fixup_label);
4424 __ ldr(out, MemOperand(base, /* offset placeholder */ 0));
4425}
4426
Vladimir Markoeebb8212018-06-05 14:57:24 +01004427void CodeGeneratorARM64::LoadBootImageAddress(vixl::aarch64::Register reg,
Vladimir Marko6fd16062018-06-26 11:02:04 +01004428 uint32_t boot_image_reference) {
4429 if (GetCompilerOptions().IsBootImage()) {
4430 // Add ADRP with its PC-relative type patch.
4431 vixl::aarch64::Label* adrp_label = NewBootImageIntrinsicPatch(boot_image_reference);
4432 EmitAdrpPlaceholder(adrp_label, reg.X());
4433 // Add ADD with its PC-relative type patch.
4434 vixl::aarch64::Label* add_label = NewBootImageIntrinsicPatch(boot_image_reference, adrp_label);
4435 EmitAddPlaceholder(add_label, reg.X(), reg.X());
Vladimir Markoa2da9b92018-10-10 14:21:55 +01004436 } else if (GetCompilerOptions().GetCompilePic()) {
Vladimir Markoeebb8212018-06-05 14:57:24 +01004437 // Add ADRP with its PC-relative .data.bimg.rel.ro patch.
Vladimir Marko6fd16062018-06-26 11:02:04 +01004438 vixl::aarch64::Label* adrp_label = NewBootImageRelRoPatch(boot_image_reference);
Vladimir Markoeebb8212018-06-05 14:57:24 +01004439 EmitAdrpPlaceholder(adrp_label, reg.X());
4440 // Add LDR with its PC-relative .data.bimg.rel.ro patch.
Vladimir Marko6fd16062018-06-26 11:02:04 +01004441 vixl::aarch64::Label* ldr_label = NewBootImageRelRoPatch(boot_image_reference, adrp_label);
Vladimir Markoeebb8212018-06-05 14:57:24 +01004442 EmitLdrOffsetPlaceholder(ldr_label, reg.W(), reg.X());
4443 } else {
Vladimir Marko8e524ad2018-07-13 10:27:43 +01004444 DCHECK(Runtime::Current()->UseJitCompilation());
Vladimir Markoeebb8212018-06-05 14:57:24 +01004445 gc::Heap* heap = Runtime::Current()->GetHeap();
4446 DCHECK(!heap->GetBootImageSpaces().empty());
Vladimir Marko6fd16062018-06-26 11:02:04 +01004447 const uint8_t* address = heap->GetBootImageSpaces()[0]->Begin() + boot_image_reference;
Vladimir Markoeebb8212018-06-05 14:57:24 +01004448 __ Ldr(reg.W(), DeduplicateBootImageAddressLiteral(reinterpret_cast<uintptr_t>(address)));
4449 }
4450}
4451
Vladimir Marko6fd16062018-06-26 11:02:04 +01004452void CodeGeneratorARM64::AllocateInstanceForIntrinsic(HInvokeStaticOrDirect* invoke,
4453 uint32_t boot_image_offset) {
4454 DCHECK(invoke->IsStatic());
4455 InvokeRuntimeCallingConvention calling_convention;
4456 Register argument = calling_convention.GetRegisterAt(0);
4457 if (GetCompilerOptions().IsBootImage()) {
4458 DCHECK_EQ(boot_image_offset, IntrinsicVisitor::IntegerValueOfInfo::kInvalidReference);
4459 // Load the class the same way as for HLoadClass::LoadKind::kBootImageLinkTimePcRelative.
4460 MethodReference target_method = invoke->GetTargetMethod();
4461 dex::TypeIndex type_idx = target_method.dex_file->GetMethodId(target_method.index).class_idx_;
4462 // Add ADRP with its PC-relative type patch.
4463 vixl::aarch64::Label* adrp_label = NewBootImageTypePatch(*target_method.dex_file, type_idx);
4464 EmitAdrpPlaceholder(adrp_label, argument.X());
4465 // Add ADD with its PC-relative type patch.
4466 vixl::aarch64::Label* add_label =
4467 NewBootImageTypePatch(*target_method.dex_file, type_idx, adrp_label);
4468 EmitAddPlaceholder(add_label, argument.X(), argument.X());
4469 } else {
4470 LoadBootImageAddress(argument, boot_image_offset);
4471 }
4472 InvokeRuntime(kQuickAllocObjectInitialized, invoke, invoke->GetDexPc());
4473 CheckEntrypointTypes<kQuickAllocObjectWithChecks, void*, mirror::Class*>();
4474}
4475
Vladimir Markod8dbc8d2017-09-20 13:37:47 +01004476template <linker::LinkerPatch (*Factory)(size_t, const DexFile*, uint32_t, uint32_t)>
Vladimir Markoaad75c62016-10-03 08:46:48 +00004477inline void CodeGeneratorARM64::EmitPcRelativeLinkerPatches(
4478 const ArenaDeque<PcRelativePatchInfo>& infos,
Vladimir Markod8dbc8d2017-09-20 13:37:47 +01004479 ArenaVector<linker::LinkerPatch>* linker_patches) {
Vladimir Markoaad75c62016-10-03 08:46:48 +00004480 for (const PcRelativePatchInfo& info : infos) {
4481 linker_patches->push_back(Factory(info.label.GetLocation(),
Vladimir Marko59eb30f2018-02-20 11:52:34 +00004482 info.target_dex_file,
Vladimir Markoaad75c62016-10-03 08:46:48 +00004483 info.pc_insn_label->GetLocation(),
4484 info.offset_or_index));
4485 }
4486}
4487
Vladimir Marko6fd16062018-06-26 11:02:04 +01004488template <linker::LinkerPatch (*Factory)(size_t, uint32_t, uint32_t)>
4489linker::LinkerPatch NoDexFileAdapter(size_t literal_offset,
4490 const DexFile* target_dex_file,
4491 uint32_t pc_insn_offset,
4492 uint32_t boot_image_offset) {
4493 DCHECK(target_dex_file == nullptr); // Unused for these patches, should be null.
4494 return Factory(literal_offset, pc_insn_offset, boot_image_offset);
Vladimir Markob066d432018-01-03 13:14:37 +00004495}
4496
Vladimir Markod8dbc8d2017-09-20 13:37:47 +01004497void CodeGeneratorARM64::EmitLinkerPatches(ArenaVector<linker::LinkerPatch>* linker_patches) {
Vladimir Marko58155012015-08-19 12:49:41 +00004498 DCHECK(linker_patches->empty());
4499 size_t size =
Vladimir Marko59eb30f2018-02-20 11:52:34 +00004500 boot_image_method_patches_.size() +
Vladimir Marko0eb882b2017-05-15 13:39:18 +01004501 method_bss_entry_patches_.size() +
Vladimir Marko59eb30f2018-02-20 11:52:34 +00004502 boot_image_type_patches_.size() +
Vladimir Markof4f2daa2017-03-20 18:26:59 +00004503 type_bss_entry_patches_.size() +
Vladimir Marko59eb30f2018-02-20 11:52:34 +00004504 boot_image_string_patches_.size() +
Vladimir Marko6cfbdbc2017-07-25 13:26:39 +01004505 string_bss_entry_patches_.size() +
Vladimir Marko2d06e022019-07-08 15:45:19 +01004506 boot_image_other_patches_.size() +
Vladimir Markof6675082019-05-17 12:05:28 +01004507 call_entrypoint_patches_.size() +
Vladimir Markof4f2daa2017-03-20 18:26:59 +00004508 baker_read_barrier_patches_.size();
Vladimir Marko58155012015-08-19 12:49:41 +00004509 linker_patches->reserve(size);
Vladimir Marko44ca0752019-07-29 10:18:25 +01004510 if (GetCompilerOptions().IsBootImage() || GetCompilerOptions().IsBootImageExtension()) {
Vladimir Markod8dbc8d2017-09-20 13:37:47 +01004511 EmitPcRelativeLinkerPatches<linker::LinkerPatch::RelativeMethodPatch>(
Vladimir Marko59eb30f2018-02-20 11:52:34 +00004512 boot_image_method_patches_, linker_patches);
Vladimir Markod8dbc8d2017-09-20 13:37:47 +01004513 EmitPcRelativeLinkerPatches<linker::LinkerPatch::RelativeTypePatch>(
Vladimir Marko59eb30f2018-02-20 11:52:34 +00004514 boot_image_type_patches_, linker_patches);
Vladimir Markod8dbc8d2017-09-20 13:37:47 +01004515 EmitPcRelativeLinkerPatches<linker::LinkerPatch::RelativeStringPatch>(
Vladimir Marko59eb30f2018-02-20 11:52:34 +00004516 boot_image_string_patches_, linker_patches);
Vladimir Marko65979462017-05-19 17:25:12 +01004517 } else {
Vladimir Marko2d06e022019-07-08 15:45:19 +01004518 DCHECK(boot_image_method_patches_.empty());
Vladimir Markoe47f60c2018-02-21 13:43:28 +00004519 DCHECK(boot_image_type_patches_.empty());
4520 DCHECK(boot_image_string_patches_.empty());
Vladimir Marko2d06e022019-07-08 15:45:19 +01004521 }
4522 if (GetCompilerOptions().IsBootImage()) {
4523 EmitPcRelativeLinkerPatches<NoDexFileAdapter<linker::LinkerPatch::IntrinsicReferencePatch>>(
4524 boot_image_other_patches_, linker_patches);
4525 } else {
4526 EmitPcRelativeLinkerPatches<NoDexFileAdapter<linker::LinkerPatch::DataBimgRelRoPatch>>(
4527 boot_image_other_patches_, linker_patches);
Vladimir Markocac5a7e2016-02-22 10:39:50 +00004528 }
Vladimir Markod8dbc8d2017-09-20 13:37:47 +01004529 EmitPcRelativeLinkerPatches<linker::LinkerPatch::MethodBssEntryPatch>(
4530 method_bss_entry_patches_, linker_patches);
4531 EmitPcRelativeLinkerPatches<linker::LinkerPatch::TypeBssEntryPatch>(
4532 type_bss_entry_patches_, linker_patches);
4533 EmitPcRelativeLinkerPatches<linker::LinkerPatch::StringBssEntryPatch>(
4534 string_bss_entry_patches_, linker_patches);
Vladimir Markof6675082019-05-17 12:05:28 +01004535 for (const PatchInfo<vixl::aarch64::Label>& info : call_entrypoint_patches_) {
4536 DCHECK(info.target_dex_file == nullptr);
4537 linker_patches->push_back(linker::LinkerPatch::CallEntrypointPatch(
4538 info.label.GetLocation(), info.offset_or_index));
4539 }
Vladimir Markof4f2daa2017-03-20 18:26:59 +00004540 for (const BakerReadBarrierPatchInfo& info : baker_read_barrier_patches_) {
Vladimir Markod8dbc8d2017-09-20 13:37:47 +01004541 linker_patches->push_back(linker::LinkerPatch::BakerReadBarrierBranchPatch(
4542 info.label.GetLocation(), info.custom_data));
Vladimir Markof4f2daa2017-03-20 18:26:59 +00004543 }
Vladimir Marko1998cd02017-01-13 13:02:58 +00004544 DCHECK_EQ(size, linker_patches->size());
Vladimir Marko58155012015-08-19 12:49:41 +00004545}
4546
Vladimir Markoca1e0382018-04-11 09:58:41 +00004547bool CodeGeneratorARM64::NeedsThunkCode(const linker::LinkerPatch& patch) const {
Vladimir Markof6675082019-05-17 12:05:28 +01004548 return patch.GetType() == linker::LinkerPatch::Type::kCallEntrypoint ||
4549 patch.GetType() == linker::LinkerPatch::Type::kBakerReadBarrierBranch ||
Vladimir Markoca1e0382018-04-11 09:58:41 +00004550 patch.GetType() == linker::LinkerPatch::Type::kCallRelative;
4551}
4552
4553void CodeGeneratorARM64::EmitThunkCode(const linker::LinkerPatch& patch,
4554 /*out*/ ArenaVector<uint8_t>* code,
4555 /*out*/ std::string* debug_name) {
4556 Arm64Assembler assembler(GetGraph()->GetAllocator());
4557 switch (patch.GetType()) {
4558 case linker::LinkerPatch::Type::kCallRelative: {
4559 // The thunk just uses the entry point in the ArtMethod. This works even for calls
4560 // to the generic JNI and interpreter trampolines.
4561 Offset offset(ArtMethod::EntryPointFromQuickCompiledCodeOffset(
4562 kArm64PointerSize).Int32Value());
4563 assembler.JumpTo(ManagedRegister(arm64::X0), offset, ManagedRegister(arm64::IP0));
4564 if (GetCompilerOptions().GenerateAnyDebugInfo()) {
4565 *debug_name = "MethodCallThunk";
4566 }
4567 break;
4568 }
Vladimir Markof6675082019-05-17 12:05:28 +01004569 case linker::LinkerPatch::Type::kCallEntrypoint: {
4570 Offset offset(patch.EntrypointOffset());
4571 assembler.JumpTo(ManagedRegister(arm64::TR), offset, ManagedRegister(arm64::IP0));
4572 if (GetCompilerOptions().GenerateAnyDebugInfo()) {
4573 *debug_name = "EntrypointCallThunk_" + std::to_string(offset.Uint32Value());
4574 }
4575 break;
4576 }
Vladimir Markoca1e0382018-04-11 09:58:41 +00004577 case linker::LinkerPatch::Type::kBakerReadBarrierBranch: {
4578 DCHECK_EQ(patch.GetBakerCustomValue2(), 0u);
4579 CompileBakerReadBarrierThunk(assembler, patch.GetBakerCustomValue1(), debug_name);
4580 break;
4581 }
4582 default:
4583 LOG(FATAL) << "Unexpected patch type " << patch.GetType();
4584 UNREACHABLE();
4585 }
4586
4587 // Ensure we emit the literal pool if any.
4588 assembler.FinalizeCode();
4589 code->resize(assembler.CodeSize());
4590 MemoryRegion code_region(code->data(), code->size());
4591 assembler.FinalizeInstructions(code_region);
4592}
4593
Vladimir Marko0eb882b2017-05-15 13:39:18 +01004594vixl::aarch64::Literal<uint32_t>* CodeGeneratorARM64::DeduplicateUint32Literal(uint32_t value) {
4595 return uint32_literals_.GetOrCreate(
Vladimir Markocac5a7e2016-02-22 10:39:50 +00004596 value,
4597 [this, value]() { return __ CreateLiteralDestroyedWithPool<uint32_t>(value); });
4598}
4599
Scott Wakeling97c72b72016-06-24 16:19:36 +01004600vixl::aarch64::Literal<uint64_t>* CodeGeneratorARM64::DeduplicateUint64Literal(uint64_t value) {
Vladimir Markocac5a7e2016-02-22 10:39:50 +00004601 return uint64_literals_.GetOrCreate(
4602 value,
4603 [this, value]() { return __ CreateLiteralDestroyedWithPool<uint64_t>(value); });
Vladimir Marko58155012015-08-19 12:49:41 +00004604}
4605
Andreas Gampe878d58c2015-01-15 23:24:00 -08004606void InstructionCodeGeneratorARM64::VisitInvokeStaticOrDirect(HInvokeStaticOrDirect* invoke) {
David Brazdil58282f42016-01-14 12:45:10 +00004607 // Explicit clinit checks triggered by static invokes must have been pruned by
4608 // art::PrepareForRegisterAllocation.
4609 DCHECK(!invoke->IsStaticWithExplicitClinitCheck());
Roland Levillain4c0eb422015-04-24 16:43:49 +01004610
Andreas Gampe878d58c2015-01-15 23:24:00 -08004611 if (TryGenerateIntrinsicCode(invoke, codegen_)) {
Andreas Gampe3db70682018-12-26 15:12:03 -08004612 codegen_->MaybeGenerateMarkingRegisterCheck(/* code= */ __LINE__);
Andreas Gampe878d58c2015-01-15 23:24:00 -08004613 return;
4614 }
4615
Roland Levillain2b03a1f2017-06-06 16:09:59 +01004616 {
4617 // Ensure that between the BLR (emitted by GenerateStaticOrDirectCall) and RecordPcInfo there
4618 // are no pools emitted.
4619 EmissionCheckScope guard(GetVIXLAssembler(), kInvokeCodeMarginSizeInBytes);
4620 LocationSummary* locations = invoke->GetLocations();
4621 codegen_->GenerateStaticOrDirectCall(
4622 invoke, locations->HasTemps() ? locations->GetTemp(0) : Location::NoLocation());
4623 }
4624
Andreas Gampe3db70682018-12-26 15:12:03 -08004625 codegen_->MaybeGenerateMarkingRegisterCheck(/* code= */ __LINE__);
Alexandre Rames5319def2014-10-23 10:03:10 +01004626}
4627
4628void InstructionCodeGeneratorARM64::VisitInvokeVirtual(HInvokeVirtual* invoke) {
Andreas Gampe878d58c2015-01-15 23:24:00 -08004629 if (TryGenerateIntrinsicCode(invoke, codegen_)) {
Andreas Gampe3db70682018-12-26 15:12:03 -08004630 codegen_->MaybeGenerateMarkingRegisterCheck(/* code= */ __LINE__);
Andreas Gampe878d58c2015-01-15 23:24:00 -08004631 return;
4632 }
4633
Roland Levillain2b03a1f2017-06-06 16:09:59 +01004634 {
4635 // Ensure that between the BLR (emitted by GenerateVirtualCall) and RecordPcInfo there
4636 // are no pools emitted.
4637 EmissionCheckScope guard(GetVIXLAssembler(), kInvokeCodeMarginSizeInBytes);
4638 codegen_->GenerateVirtualCall(invoke, invoke->GetLocations()->GetTemp(0));
4639 DCHECK(!codegen_->IsLeafMethod());
4640 }
4641
Andreas Gampe3db70682018-12-26 15:12:03 -08004642 codegen_->MaybeGenerateMarkingRegisterCheck(/* code= */ __LINE__);
Alexandre Rames5319def2014-10-23 10:03:10 +01004643}
4644
Vladimir Markodbb7f5b2016-03-30 13:23:58 +01004645HLoadClass::LoadKind CodeGeneratorARM64::GetSupportedLoadClassKind(
4646 HLoadClass::LoadKind desired_class_load_kind) {
Vladimir Markodbb7f5b2016-03-30 13:23:58 +01004647 switch (desired_class_load_kind) {
Nicolas Geoffray83c8e272017-01-31 14:36:37 +00004648 case HLoadClass::LoadKind::kInvalid:
4649 LOG(FATAL) << "UNREACHABLE";
4650 UNREACHABLE();
Vladimir Markodbb7f5b2016-03-30 13:23:58 +01004651 case HLoadClass::LoadKind::kReferrersClass:
4652 break;
Vladimir Markodbb7f5b2016-03-30 13:23:58 +01004653 case HLoadClass::LoadKind::kBootImageLinkTimePcRelative:
Vladimir Markoe47f60c2018-02-21 13:43:28 +00004654 case HLoadClass::LoadKind::kBootImageRelRo:
Vladimir Marko6bec91c2017-01-09 15:03:12 +00004655 case HLoadClass::LoadKind::kBssEntry:
4656 DCHECK(!Runtime::Current()->UseJitCompilation());
4657 break;
Vladimir Marko8e524ad2018-07-13 10:27:43 +01004658 case HLoadClass::LoadKind::kJitBootImageAddress:
Nicolas Geoffray22384ae2016-12-12 22:33:36 +00004659 case HLoadClass::LoadKind::kJitTableAddress:
Vladimir Markodbb7f5b2016-03-30 13:23:58 +01004660 DCHECK(Runtime::Current()->UseJitCompilation());
4661 break;
Vladimir Marko847e6ce2017-06-02 13:55:07 +01004662 case HLoadClass::LoadKind::kRuntimeCall:
Vladimir Markodbb7f5b2016-03-30 13:23:58 +01004663 break;
4664 }
4665 return desired_class_load_kind;
4666}
4667
Alexandre Rames67555f72014-11-18 10:55:16 +00004668void LocationsBuilderARM64::VisitLoadClass(HLoadClass* cls) {
Vladimir Marko41559982017-01-06 14:04:23 +00004669 HLoadClass::LoadKind load_kind = cls->GetLoadKind();
Vladimir Marko847e6ce2017-06-02 13:55:07 +01004670 if (load_kind == HLoadClass::LoadKind::kRuntimeCall) {
Vladimir Markodbb7f5b2016-03-30 13:23:58 +01004671 InvokeRuntimeCallingConvention calling_convention;
Vladimir Marko41559982017-01-06 14:04:23 +00004672 CodeGenerator::CreateLoadClassRuntimeCallLocationSummary(
Vladimir Markodbb7f5b2016-03-30 13:23:58 +01004673 cls,
4674 LocationFrom(calling_convention.GetRegisterAt(0)),
Vladimir Marko41559982017-01-06 14:04:23 +00004675 LocationFrom(vixl::aarch64::x0));
Vladimir Markoea4c1262017-02-06 19:59:33 +00004676 DCHECK(calling_convention.GetRegisterAt(0).Is(vixl::aarch64::x0));
Vladimir Markodbb7f5b2016-03-30 13:23:58 +01004677 return;
4678 }
Vladimir Marko41559982017-01-06 14:04:23 +00004679 DCHECK(!cls->NeedsAccessCheck());
Vladimir Markodbb7f5b2016-03-30 13:23:58 +01004680
Mathieu Chartier31b12e32016-09-02 17:11:57 -07004681 const bool requires_read_barrier = kEmitCompilerReadBarrier && !cls->IsInBootImage();
4682 LocationSummary::CallKind call_kind = (cls->NeedsEnvironment() || requires_read_barrier)
Vladimir Markodbb7f5b2016-03-30 13:23:58 +01004683 ? LocationSummary::kCallOnSlowPath
4684 : LocationSummary::kNoCall;
Vladimir Markoca6fff82017-10-03 14:49:14 +01004685 LocationSummary* locations = new (GetGraph()->GetAllocator()) LocationSummary(cls, call_kind);
Mathieu Chartier31b12e32016-09-02 17:11:57 -07004686 if (kUseBakerReadBarrier && requires_read_barrier && !cls->NeedsEnvironment()) {
Vladimir Marko804b03f2016-09-14 16:26:36 +01004687 locations->SetCustomSlowPathCallerSaves(RegisterSet::Empty()); // No caller-save registers.
Vladimir Marko70e97462016-08-09 11:04:26 +01004688 }
4689
Vladimir Marko41559982017-01-06 14:04:23 +00004690 if (load_kind == HLoadClass::LoadKind::kReferrersClass) {
Vladimir Markodbb7f5b2016-03-30 13:23:58 +01004691 locations->SetInAt(0, Location::RequiresRegister());
4692 }
4693 locations->SetOut(Location::RequiresRegister());
Vladimir Markoea4c1262017-02-06 19:59:33 +00004694 if (cls->GetLoadKind() == HLoadClass::LoadKind::kBssEntry) {
4695 if (!kUseReadBarrier || kUseBakerReadBarrier) {
4696 // Rely on the type resolution or initialization and marking to save everything we need.
Vladimir Marko3232dbb2018-07-25 15:42:46 +01004697 locations->SetCustomSlowPathCallerSaves(OneRegInReferenceOutSaveEverythingCallerSaves());
Vladimir Markoea4c1262017-02-06 19:59:33 +00004698 } else {
4699 // For non-Baker read barrier we have a temp-clobbering call.
4700 }
4701 }
Alexandre Rames67555f72014-11-18 10:55:16 +00004702}
4703
Nicolas Geoffray5247c082017-01-13 14:17:29 +00004704// NO_THREAD_SAFETY_ANALYSIS as we manipulate handles whose internal object we know does not
4705// move.
4706void InstructionCodeGeneratorARM64::VisitLoadClass(HLoadClass* cls) NO_THREAD_SAFETY_ANALYSIS {
Vladimir Marko41559982017-01-06 14:04:23 +00004707 HLoadClass::LoadKind load_kind = cls->GetLoadKind();
Vladimir Marko847e6ce2017-06-02 13:55:07 +01004708 if (load_kind == HLoadClass::LoadKind::kRuntimeCall) {
Vladimir Marko41559982017-01-06 14:04:23 +00004709 codegen_->GenerateLoadClassRuntimeCall(cls);
Andreas Gampe3db70682018-12-26 15:12:03 -08004710 codegen_->MaybeGenerateMarkingRegisterCheck(/* code= */ __LINE__);
Calin Juravle580b6092015-10-06 17:35:58 +01004711 return;
4712 }
Vladimir Marko41559982017-01-06 14:04:23 +00004713 DCHECK(!cls->NeedsAccessCheck());
Calin Juravle580b6092015-10-06 17:35:58 +01004714
Roland Levillain22ccc3a2015-11-24 13:10:05 +00004715 Location out_loc = cls->GetLocations()->Out();
Calin Juravle580b6092015-10-06 17:35:58 +01004716 Register out = OutputRegister(cls);
Alexandre Rames67555f72014-11-18 10:55:16 +00004717
Mathieu Chartier3af00dc2016-11-10 11:25:57 -08004718 const ReadBarrierOption read_barrier_option = cls->IsInBootImage()
4719 ? kWithoutReadBarrier
4720 : kCompilerReadBarrierOption;
Vladimir Markodbb7f5b2016-03-30 13:23:58 +01004721 bool generate_null_check = false;
Vladimir Marko41559982017-01-06 14:04:23 +00004722 switch (load_kind) {
Vladimir Markodbb7f5b2016-03-30 13:23:58 +01004723 case HLoadClass::LoadKind::kReferrersClass: {
4724 DCHECK(!cls->CanCallRuntime());
4725 DCHECK(!cls->MustGenerateClinitCheck());
4726 // /* GcRoot<mirror::Class> */ out = current_method->declaring_class_
4727 Register current_method = InputRegisterAt(cls, 0);
Vladimir Markoca1e0382018-04-11 09:58:41 +00004728 codegen_->GenerateGcRootFieldLoad(cls,
4729 out_loc,
4730 current_method,
4731 ArtMethod::DeclaringClassOffset().Int32Value(),
Andreas Gampe3db70682018-12-26 15:12:03 -08004732 /* fixup_label= */ nullptr,
Vladimir Markoca1e0382018-04-11 09:58:41 +00004733 read_barrier_option);
Vladimir Markodbb7f5b2016-03-30 13:23:58 +01004734 break;
4735 }
Vladimir Markodbb7f5b2016-03-30 13:23:58 +01004736 case HLoadClass::LoadKind::kBootImageLinkTimePcRelative: {
Vladimir Marko44ca0752019-07-29 10:18:25 +01004737 DCHECK(codegen_->GetCompilerOptions().IsBootImage() ||
4738 codegen_->GetCompilerOptions().IsBootImageExtension());
Mathieu Chartier3af00dc2016-11-10 11:25:57 -08004739 DCHECK_EQ(read_barrier_option, kWithoutReadBarrier);
Vladimir Markodbb7f5b2016-03-30 13:23:58 +01004740 // Add ADRP with its PC-relative type patch.
4741 const DexFile& dex_file = cls->GetDexFile();
Andreas Gampea5b09a62016-11-17 15:21:22 -08004742 dex::TypeIndex type_index = cls->GetTypeIndex();
Vladimir Marko59eb30f2018-02-20 11:52:34 +00004743 vixl::aarch64::Label* adrp_label = codegen_->NewBootImageTypePatch(dex_file, type_index);
Vladimir Markoaad75c62016-10-03 08:46:48 +00004744 codegen_->EmitAdrpPlaceholder(adrp_label, out.X());
Vladimir Markodbb7f5b2016-03-30 13:23:58 +01004745 // Add ADD with its PC-relative type patch.
Scott Wakeling97c72b72016-06-24 16:19:36 +01004746 vixl::aarch64::Label* add_label =
Vladimir Marko59eb30f2018-02-20 11:52:34 +00004747 codegen_->NewBootImageTypePatch(dex_file, type_index, adrp_label);
Vladimir Markoaad75c62016-10-03 08:46:48 +00004748 codegen_->EmitAddPlaceholder(add_label, out.X(), out.X());
Vladimir Markodbb7f5b2016-03-30 13:23:58 +01004749 break;
4750 }
Vladimir Markoe47f60c2018-02-21 13:43:28 +00004751 case HLoadClass::LoadKind::kBootImageRelRo: {
Vladimir Marko94ec2db2017-09-06 17:21:03 +01004752 DCHECK(!codegen_->GetCompilerOptions().IsBootImage());
Vladimir Markoe47f60c2018-02-21 13:43:28 +00004753 uint32_t boot_image_offset = codegen_->GetBootImageOffset(cls);
4754 // Add ADRP with its PC-relative .data.bimg.rel.ro patch.
4755 vixl::aarch64::Label* adrp_label = codegen_->NewBootImageRelRoPatch(boot_image_offset);
Vladimir Marko94ec2db2017-09-06 17:21:03 +01004756 codegen_->EmitAdrpPlaceholder(adrp_label, out.X());
Vladimir Markoe47f60c2018-02-21 13:43:28 +00004757 // Add LDR with its PC-relative .data.bimg.rel.ro patch.
Vladimir Marko94ec2db2017-09-06 17:21:03 +01004758 vixl::aarch64::Label* ldr_label =
Vladimir Markoe47f60c2018-02-21 13:43:28 +00004759 codegen_->NewBootImageRelRoPatch(boot_image_offset, adrp_label);
Vladimir Marko94ec2db2017-09-06 17:21:03 +01004760 codegen_->EmitLdrOffsetPlaceholder(ldr_label, out.W(), out.X());
Vladimir Marko94ec2db2017-09-06 17:21:03 +01004761 break;
4762 }
Vladimir Marko6bec91c2017-01-09 15:03:12 +00004763 case HLoadClass::LoadKind::kBssEntry: {
4764 // Add ADRP with its PC-relative Class .bss entry patch.
4765 const DexFile& dex_file = cls->GetDexFile();
4766 dex::TypeIndex type_index = cls->GetTypeIndex();
Vladimir Markof3c52b42017-11-17 17:32:12 +00004767 vixl::aarch64::Register temp = XRegisterFrom(out_loc);
4768 vixl::aarch64::Label* adrp_label = codegen_->NewBssEntryTypePatch(dex_file, type_index);
4769 codegen_->EmitAdrpPlaceholder(adrp_label, temp);
Vladimir Markoe47f60c2018-02-21 13:43:28 +00004770 // Add LDR with its PC-relative Class .bss entry patch.
Vladimir Marko6bec91c2017-01-09 15:03:12 +00004771 vixl::aarch64::Label* ldr_label =
Vladimir Markof3c52b42017-11-17 17:32:12 +00004772 codegen_->NewBssEntryTypePatch(dex_file, type_index, adrp_label);
Vladimir Marko6bec91c2017-01-09 15:03:12 +00004773 // /* GcRoot<mirror::Class> */ out = *(base_address + offset) /* PC-relative */
Vladimir Markod5fd5c32019-07-02 14:46:32 +01004774 // All aligned loads are implicitly atomic consume operations on ARM64.
Vladimir Markoca1e0382018-04-11 09:58:41 +00004775 codegen_->GenerateGcRootFieldLoad(cls,
4776 out_loc,
4777 temp,
4778 /* offset placeholder */ 0u,
4779 ldr_label,
4780 read_barrier_option);
Vladimir Marko6bec91c2017-01-09 15:03:12 +00004781 generate_null_check = true;
4782 break;
4783 }
Vladimir Marko8e524ad2018-07-13 10:27:43 +01004784 case HLoadClass::LoadKind::kJitBootImageAddress: {
4785 DCHECK_EQ(read_barrier_option, kWithoutReadBarrier);
4786 uint32_t address = reinterpret_cast32<uint32_t>(cls->GetClass().Get());
4787 DCHECK_NE(address, 0u);
4788 __ Ldr(out.W(), codegen_->DeduplicateBootImageAddressLiteral(address));
4789 break;
4790 }
Nicolas Geoffray22384ae2016-12-12 22:33:36 +00004791 case HLoadClass::LoadKind::kJitTableAddress: {
4792 __ Ldr(out, codegen_->DeduplicateJitClassLiteral(cls->GetDexFile(),
4793 cls->GetTypeIndex(),
Nicolas Geoffray5247c082017-01-13 14:17:29 +00004794 cls->GetClass()));
Vladimir Markoca1e0382018-04-11 09:58:41 +00004795 codegen_->GenerateGcRootFieldLoad(cls,
4796 out_loc,
4797 out.X(),
Andreas Gampe3db70682018-12-26 15:12:03 -08004798 /* offset= */ 0,
4799 /* fixup_label= */ nullptr,
Vladimir Markoca1e0382018-04-11 09:58:41 +00004800 read_barrier_option);
Vladimir Markodbb7f5b2016-03-30 13:23:58 +01004801 break;
4802 }
Vladimir Marko847e6ce2017-06-02 13:55:07 +01004803 case HLoadClass::LoadKind::kRuntimeCall:
Nicolas Geoffray83c8e272017-01-31 14:36:37 +00004804 case HLoadClass::LoadKind::kInvalid:
Vladimir Marko41559982017-01-06 14:04:23 +00004805 LOG(FATAL) << "UNREACHABLE";
4806 UNREACHABLE();
Vladimir Markodbb7f5b2016-03-30 13:23:58 +01004807 }
4808
Vladimir Markoea4c1262017-02-06 19:59:33 +00004809 bool do_clinit = cls->MustGenerateClinitCheck();
4810 if (generate_null_check || do_clinit) {
Vladimir Markodbb7f5b2016-03-30 13:23:58 +01004811 DCHECK(cls->CanCallRuntime());
Vladimir Markoa9f303c2018-07-20 16:43:56 +01004812 SlowPathCodeARM64* slow_path =
4813 new (codegen_->GetScopedAllocator()) LoadClassSlowPathARM64(cls, cls);
Vladimir Markodbb7f5b2016-03-30 13:23:58 +01004814 codegen_->AddSlowPath(slow_path);
4815 if (generate_null_check) {
4816 __ Cbz(out, slow_path->GetEntryLabel());
4817 }
4818 if (cls->MustGenerateClinitCheck()) {
4819 GenerateClassInitializationCheck(slow_path, out);
4820 } else {
4821 __ Bind(slow_path->GetExitLabel());
Alexandre Rames67555f72014-11-18 10:55:16 +00004822 }
Andreas Gampe3db70682018-12-26 15:12:03 -08004823 codegen_->MaybeGenerateMarkingRegisterCheck(/* code= */ __LINE__);
Alexandre Rames67555f72014-11-18 10:55:16 +00004824 }
4825}
4826
Orion Hodsondbaa5c72018-05-10 08:22:46 +01004827void LocationsBuilderARM64::VisitLoadMethodHandle(HLoadMethodHandle* load) {
4828 InvokeRuntimeCallingConvention calling_convention;
4829 Location location = LocationFrom(calling_convention.GetRegisterAt(0));
4830 CodeGenerator::CreateLoadMethodHandleRuntimeCallLocationSummary(load, location, location);
4831}
4832
4833void InstructionCodeGeneratorARM64::VisitLoadMethodHandle(HLoadMethodHandle* load) {
4834 codegen_->GenerateLoadMethodHandleRuntimeCall(load);
4835}
4836
Orion Hodson18259d72018-04-12 11:18:23 +01004837void LocationsBuilderARM64::VisitLoadMethodType(HLoadMethodType* load) {
4838 InvokeRuntimeCallingConvention calling_convention;
4839 Location location = LocationFrom(calling_convention.GetRegisterAt(0));
4840 CodeGenerator::CreateLoadMethodTypeRuntimeCallLocationSummary(load, location, location);
4841}
4842
4843void InstructionCodeGeneratorARM64::VisitLoadMethodType(HLoadMethodType* load) {
4844 codegen_->GenerateLoadMethodTypeRuntimeCall(load);
4845}
4846
David Brazdilcb1c0552015-08-04 16:22:25 +01004847static MemOperand GetExceptionTlsAddress() {
Andreas Gampe542451c2016-07-26 09:02:02 -07004848 return MemOperand(tr, Thread::ExceptionOffset<kArm64PointerSize>().Int32Value());
David Brazdilcb1c0552015-08-04 16:22:25 +01004849}
4850
Alexandre Rames67555f72014-11-18 10:55:16 +00004851void LocationsBuilderARM64::VisitLoadException(HLoadException* load) {
4852 LocationSummary* locations =
Vladimir Markoca6fff82017-10-03 14:49:14 +01004853 new (GetGraph()->GetAllocator()) LocationSummary(load, LocationSummary::kNoCall);
Alexandre Rames67555f72014-11-18 10:55:16 +00004854 locations->SetOut(Location::RequiresRegister());
4855}
4856
4857void InstructionCodeGeneratorARM64::VisitLoadException(HLoadException* instruction) {
David Brazdilcb1c0552015-08-04 16:22:25 +01004858 __ Ldr(OutputRegister(instruction), GetExceptionTlsAddress());
4859}
4860
4861void LocationsBuilderARM64::VisitClearException(HClearException* clear) {
Vladimir Markoca6fff82017-10-03 14:49:14 +01004862 new (GetGraph()->GetAllocator()) LocationSummary(clear, LocationSummary::kNoCall);
David Brazdilcb1c0552015-08-04 16:22:25 +01004863}
4864
4865void InstructionCodeGeneratorARM64::VisitClearException(HClearException* clear ATTRIBUTE_UNUSED) {
4866 __ Str(wzr, GetExceptionTlsAddress());
Alexandre Rames67555f72014-11-18 10:55:16 +00004867}
4868
Vladimir Markocac5a7e2016-02-22 10:39:50 +00004869HLoadString::LoadKind CodeGeneratorARM64::GetSupportedLoadStringKind(
4870 HLoadString::LoadKind desired_string_load_kind) {
Vladimir Markocac5a7e2016-02-22 10:39:50 +00004871 switch (desired_string_load_kind) {
Vladimir Markocac5a7e2016-02-22 10:39:50 +00004872 case HLoadString::LoadKind::kBootImageLinkTimePcRelative:
Vladimir Markoe47f60c2018-02-21 13:43:28 +00004873 case HLoadString::LoadKind::kBootImageRelRo:
Vladimir Markoaad75c62016-10-03 08:46:48 +00004874 case HLoadString::LoadKind::kBssEntry:
Calin Juravleffc87072016-04-20 14:22:09 +01004875 DCHECK(!Runtime::Current()->UseJitCompilation());
Vladimir Markocac5a7e2016-02-22 10:39:50 +00004876 break;
Vladimir Marko8e524ad2018-07-13 10:27:43 +01004877 case HLoadString::LoadKind::kJitBootImageAddress:
Nicolas Geoffray132d8362016-11-16 09:19:42 +00004878 case HLoadString::LoadKind::kJitTableAddress:
4879 DCHECK(Runtime::Current()->UseJitCompilation());
4880 break;
Vladimir Marko847e6ce2017-06-02 13:55:07 +01004881 case HLoadString::LoadKind::kRuntimeCall:
Vladimir Marko6bec91c2017-01-09 15:03:12 +00004882 break;
Vladimir Markocac5a7e2016-02-22 10:39:50 +00004883 }
4884 return desired_string_load_kind;
4885}
4886
Alexandre Rames67555f72014-11-18 10:55:16 +00004887void LocationsBuilderARM64::VisitLoadString(HLoadString* load) {
Nicolas Geoffray132d8362016-11-16 09:19:42 +00004888 LocationSummary::CallKind call_kind = CodeGenerator::GetLoadStringCallKind(load);
Vladimir Markoca6fff82017-10-03 14:49:14 +01004889 LocationSummary* locations = new (GetGraph()->GetAllocator()) LocationSummary(load, call_kind);
Vladimir Marko847e6ce2017-06-02 13:55:07 +01004890 if (load->GetLoadKind() == HLoadString::LoadKind::kRuntimeCall) {
Christina Wadsworth1fe89ea2016-08-31 16:14:38 -07004891 InvokeRuntimeCallingConvention calling_convention;
4892 locations->SetOut(calling_convention.GetReturnLocation(load->GetType()));
4893 } else {
4894 locations->SetOut(Location::RequiresRegister());
Vladimir Marko94ce9c22016-09-30 14:50:51 +01004895 if (load->GetLoadKind() == HLoadString::LoadKind::kBssEntry) {
4896 if (!kUseReadBarrier || kUseBakerReadBarrier) {
Vladimir Markoea4c1262017-02-06 19:59:33 +00004897 // Rely on the pResolveString and marking to save everything we need.
Vladimir Marko3232dbb2018-07-25 15:42:46 +01004898 locations->SetCustomSlowPathCallerSaves(OneRegInReferenceOutSaveEverythingCallerSaves());
Vladimir Marko94ce9c22016-09-30 14:50:51 +01004899 } else {
4900 // For non-Baker read barrier we have a temp-clobbering call.
4901 }
4902 }
Vladimir Markocac5a7e2016-02-22 10:39:50 +00004903 }
Alexandre Rames67555f72014-11-18 10:55:16 +00004904}
4905
Nicolas Geoffrayf0acfe72017-01-09 20:54:52 +00004906// NO_THREAD_SAFETY_ANALYSIS as we manipulate handles whose internal object we know does not
4907// move.
4908void InstructionCodeGeneratorARM64::VisitLoadString(HLoadString* load) NO_THREAD_SAFETY_ANALYSIS {
Alexandre Rames67555f72014-11-18 10:55:16 +00004909 Register out = OutputRegister(load);
Nicolas Geoffray132d8362016-11-16 09:19:42 +00004910 Location out_loc = load->GetLocations()->Out();
Roland Levillain22ccc3a2015-11-24 13:10:05 +00004911
Vladimir Markocac5a7e2016-02-22 10:39:50 +00004912 switch (load->GetLoadKind()) {
Vladimir Markocac5a7e2016-02-22 10:39:50 +00004913 case HLoadString::LoadKind::kBootImageLinkTimePcRelative: {
Vladimir Marko44ca0752019-07-29 10:18:25 +01004914 DCHECK(codegen_->GetCompilerOptions().IsBootImage() ||
4915 codegen_->GetCompilerOptions().IsBootImageExtension());
Vladimir Markocac5a7e2016-02-22 10:39:50 +00004916 // Add ADRP with its PC-relative String patch.
4917 const DexFile& dex_file = load->GetDexFile();
Vladimir Marko6bec91c2017-01-09 15:03:12 +00004918 const dex::StringIndex string_index = load->GetStringIndex();
Vladimir Marko59eb30f2018-02-20 11:52:34 +00004919 vixl::aarch64::Label* adrp_label = codegen_->NewBootImageStringPatch(dex_file, string_index);
Vladimir Markoaad75c62016-10-03 08:46:48 +00004920 codegen_->EmitAdrpPlaceholder(adrp_label, out.X());
Vladimir Markocac5a7e2016-02-22 10:39:50 +00004921 // Add ADD with its PC-relative String patch.
Scott Wakeling97c72b72016-06-24 16:19:36 +01004922 vixl::aarch64::Label* add_label =
Vladimir Marko59eb30f2018-02-20 11:52:34 +00004923 codegen_->NewBootImageStringPatch(dex_file, string_index, adrp_label);
Vladimir Markoaad75c62016-10-03 08:46:48 +00004924 codegen_->EmitAddPlaceholder(add_label, out.X(), out.X());
Vladimir Marko6cfbdbc2017-07-25 13:26:39 +01004925 return;
Vladimir Markocac5a7e2016-02-22 10:39:50 +00004926 }
Vladimir Markoe47f60c2018-02-21 13:43:28 +00004927 case HLoadString::LoadKind::kBootImageRelRo: {
Vladimir Marko6cfbdbc2017-07-25 13:26:39 +01004928 DCHECK(!codegen_->GetCompilerOptions().IsBootImage());
Vladimir Markoe47f60c2018-02-21 13:43:28 +00004929 // Add ADRP with its PC-relative .data.bimg.rel.ro patch.
4930 uint32_t boot_image_offset = codegen_->GetBootImageOffset(load);
4931 vixl::aarch64::Label* adrp_label = codegen_->NewBootImageRelRoPatch(boot_image_offset);
Vladimir Marko6cfbdbc2017-07-25 13:26:39 +01004932 codegen_->EmitAdrpPlaceholder(adrp_label, out.X());
Vladimir Markoe47f60c2018-02-21 13:43:28 +00004933 // Add LDR with its PC-relative .data.bimg.rel.ro patch.
Vladimir Marko6cfbdbc2017-07-25 13:26:39 +01004934 vixl::aarch64::Label* ldr_label =
Vladimir Markoe47f60c2018-02-21 13:43:28 +00004935 codegen_->NewBootImageRelRoPatch(boot_image_offset, adrp_label);
Vladimir Marko6cfbdbc2017-07-25 13:26:39 +01004936 codegen_->EmitLdrOffsetPlaceholder(ldr_label, out.W(), out.X());
4937 return;
Vladimir Markocac5a7e2016-02-22 10:39:50 +00004938 }
Vladimir Markoaad75c62016-10-03 08:46:48 +00004939 case HLoadString::LoadKind::kBssEntry: {
4940 // Add ADRP with its PC-relative String .bss entry patch.
4941 const DexFile& dex_file = load->GetDexFile();
Vladimir Marko6bec91c2017-01-09 15:03:12 +00004942 const dex::StringIndex string_index = load->GetStringIndex();
Vladimir Markof3c52b42017-11-17 17:32:12 +00004943 Register temp = XRegisterFrom(out_loc);
Vladimir Marko6cfbdbc2017-07-25 13:26:39 +01004944 vixl::aarch64::Label* adrp_label = codegen_->NewStringBssEntryPatch(dex_file, string_index);
Vladimir Marko94ce9c22016-09-30 14:50:51 +01004945 codegen_->EmitAdrpPlaceholder(adrp_label, temp);
Vladimir Markoe47f60c2018-02-21 13:43:28 +00004946 // Add LDR with its PC-relative String .bss entry patch.
Vladimir Markoaad75c62016-10-03 08:46:48 +00004947 vixl::aarch64::Label* ldr_label =
Vladimir Marko6cfbdbc2017-07-25 13:26:39 +01004948 codegen_->NewStringBssEntryPatch(dex_file, string_index, adrp_label);
Nicolas Geoffray132d8362016-11-16 09:19:42 +00004949 // /* GcRoot<mirror::String> */ out = *(base_address + offset) /* PC-relative */
Vladimir Markod5fd5c32019-07-02 14:46:32 +01004950 // All aligned loads are implicitly atomic consume operations on ARM64.
Vladimir Markoca1e0382018-04-11 09:58:41 +00004951 codegen_->GenerateGcRootFieldLoad(load,
4952 out_loc,
4953 temp,
4954 /* offset placeholder */ 0u,
4955 ldr_label,
4956 kCompilerReadBarrierOption);
Vladimir Marko94ce9c22016-09-30 14:50:51 +01004957 SlowPathCodeARM64* slow_path =
Vladimir Markof3c52b42017-11-17 17:32:12 +00004958 new (codegen_->GetScopedAllocator()) LoadStringSlowPathARM64(load);
Vladimir Markoaad75c62016-10-03 08:46:48 +00004959 codegen_->AddSlowPath(slow_path);
4960 __ Cbz(out.X(), slow_path->GetEntryLabel());
4961 __ Bind(slow_path->GetExitLabel());
Andreas Gampe3db70682018-12-26 15:12:03 -08004962 codegen_->MaybeGenerateMarkingRegisterCheck(/* code= */ __LINE__);
Vladimir Markoaad75c62016-10-03 08:46:48 +00004963 return;
4964 }
Vladimir Marko8e524ad2018-07-13 10:27:43 +01004965 case HLoadString::LoadKind::kJitBootImageAddress: {
4966 uint32_t address = reinterpret_cast32<uint32_t>(load->GetString().Get());
4967 DCHECK_NE(address, 0u);
4968 __ Ldr(out.W(), codegen_->DeduplicateBootImageAddressLiteral(address));
4969 return;
4970 }
Nicolas Geoffray132d8362016-11-16 09:19:42 +00004971 case HLoadString::LoadKind::kJitTableAddress: {
4972 __ Ldr(out, codegen_->DeduplicateJitStringLiteral(load->GetDexFile(),
Nicolas Geoffrayf0acfe72017-01-09 20:54:52 +00004973 load->GetStringIndex(),
4974 load->GetString()));
Vladimir Markoca1e0382018-04-11 09:58:41 +00004975 codegen_->GenerateGcRootFieldLoad(load,
4976 out_loc,
4977 out.X(),
Andreas Gampe3db70682018-12-26 15:12:03 -08004978 /* offset= */ 0,
4979 /* fixup_label= */ nullptr,
Vladimir Markoca1e0382018-04-11 09:58:41 +00004980 kCompilerReadBarrierOption);
Nicolas Geoffray132d8362016-11-16 09:19:42 +00004981 return;
4982 }
Vladimir Markocac5a7e2016-02-22 10:39:50 +00004983 default:
Christina Wadsworthbf44e0e2016-08-18 10:37:42 -07004984 break;
Vladimir Markocac5a7e2016-02-22 10:39:50 +00004985 }
Roland Levillain22ccc3a2015-11-24 13:10:05 +00004986
Christina Wadsworthbf44e0e2016-08-18 10:37:42 -07004987 // TODO: Re-add the compiler code to do string dex cache lookup again.
Christina Wadsworth1fe89ea2016-08-31 16:14:38 -07004988 InvokeRuntimeCallingConvention calling_convention;
Vladimir Marko94ce9c22016-09-30 14:50:51 +01004989 DCHECK_EQ(calling_convention.GetRegisterAt(0).GetCode(), out.GetCode());
Andreas Gampe8a0128a2016-11-28 07:38:35 -08004990 __ Mov(calling_convention.GetRegisterAt(0).W(), load->GetStringIndex().index_);
Christina Wadsworth1fe89ea2016-08-31 16:14:38 -07004991 codegen_->InvokeRuntime(kQuickResolveString, load, load->GetDexPc());
4992 CheckEntrypointTypes<kQuickResolveString, void*, uint32_t>();
Andreas Gampe3db70682018-12-26 15:12:03 -08004993 codegen_->MaybeGenerateMarkingRegisterCheck(/* code= */ __LINE__);
Alexandre Rames67555f72014-11-18 10:55:16 +00004994}
4995
Alexandre Rames5319def2014-10-23 10:03:10 +01004996void LocationsBuilderARM64::VisitLongConstant(HLongConstant* constant) {
Vladimir Markoca6fff82017-10-03 14:49:14 +01004997 LocationSummary* locations = new (GetGraph()->GetAllocator()) LocationSummary(constant);
Alexandre Rames5319def2014-10-23 10:03:10 +01004998 locations->SetOut(Location::ConstantLocation(constant));
4999}
5000
Roland Levillain4b8f1ec2015-08-26 18:34:03 +01005001void InstructionCodeGeneratorARM64::VisitLongConstant(HLongConstant* constant ATTRIBUTE_UNUSED) {
Alexandre Rames5319def2014-10-23 10:03:10 +01005002 // Will be generated at use site.
5003}
5004
Alexandre Rames67555f72014-11-18 10:55:16 +00005005void LocationsBuilderARM64::VisitMonitorOperation(HMonitorOperation* instruction) {
Vladimir Markoca6fff82017-10-03 14:49:14 +01005006 LocationSummary* locations = new (GetGraph()->GetAllocator()) LocationSummary(
5007 instruction, LocationSummary::kCallOnMainOnly);
Alexandre Rames67555f72014-11-18 10:55:16 +00005008 InvokeRuntimeCallingConvention calling_convention;
5009 locations->SetInAt(0, LocationFrom(calling_convention.GetRegisterAt(0)));
5010}
5011
5012void InstructionCodeGeneratorARM64::VisitMonitorOperation(HMonitorOperation* instruction) {
Roland Levillain5e8d5f02016-10-18 18:03:43 +01005013 codegen_->InvokeRuntime(instruction->IsEnter() ? kQuickLockObject : kQuickUnlockObject,
Serban Constantinescu22f81d32016-02-18 16:06:31 +00005014 instruction,
5015 instruction->GetDexPc());
Roland Levillain888d0672015-11-23 18:53:50 +00005016 if (instruction->IsEnter()) {
5017 CheckEntrypointTypes<kQuickLockObject, void, mirror::Object*>();
5018 } else {
5019 CheckEntrypointTypes<kQuickUnlockObject, void, mirror::Object*>();
5020 }
Andreas Gampe3db70682018-12-26 15:12:03 -08005021 codegen_->MaybeGenerateMarkingRegisterCheck(/* code= */ __LINE__);
Alexandre Rames67555f72014-11-18 10:55:16 +00005022}
5023
Alexandre Rames42d641b2014-10-27 14:00:51 +00005024void LocationsBuilderARM64::VisitMul(HMul* mul) {
5025 LocationSummary* locations =
Vladimir Markoca6fff82017-10-03 14:49:14 +01005026 new (GetGraph()->GetAllocator()) LocationSummary(mul, LocationSummary::kNoCall);
Alexandre Rames42d641b2014-10-27 14:00:51 +00005027 switch (mul->GetResultType()) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005028 case DataType::Type::kInt32:
5029 case DataType::Type::kInt64:
Alexandre Rames42d641b2014-10-27 14:00:51 +00005030 locations->SetInAt(0, Location::RequiresRegister());
5031 locations->SetInAt(1, Location::RequiresRegister());
Alexandre Ramesfb4e5fa2014-11-06 12:41:16 +00005032 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
Alexandre Rames42d641b2014-10-27 14:00:51 +00005033 break;
5034
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005035 case DataType::Type::kFloat32:
5036 case DataType::Type::kFloat64:
Alexandre Ramesa89086e2014-11-07 17:13:25 +00005037 locations->SetInAt(0, Location::RequiresFpuRegister());
5038 locations->SetInAt(1, Location::RequiresFpuRegister());
Alexandre Rames67555f72014-11-18 10:55:16 +00005039 locations->SetOut(Location::RequiresFpuRegister(), Location::kNoOutputOverlap);
Alexandre Rames42d641b2014-10-27 14:00:51 +00005040 break;
5041
5042 default:
5043 LOG(FATAL) << "Unexpected mul type " << mul->GetResultType();
5044 }
5045}
5046
5047void InstructionCodeGeneratorARM64::VisitMul(HMul* mul) {
5048 switch (mul->GetResultType()) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005049 case DataType::Type::kInt32:
5050 case DataType::Type::kInt64:
Alexandre Rames42d641b2014-10-27 14:00:51 +00005051 __ Mul(OutputRegister(mul), InputRegisterAt(mul, 0), InputRegisterAt(mul, 1));
5052 break;
5053
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005054 case DataType::Type::kFloat32:
5055 case DataType::Type::kFloat64:
Alexandre Ramesa89086e2014-11-07 17:13:25 +00005056 __ Fmul(OutputFPRegister(mul), InputFPRegisterAt(mul, 0), InputFPRegisterAt(mul, 1));
Alexandre Rames42d641b2014-10-27 14:00:51 +00005057 break;
5058
5059 default:
5060 LOG(FATAL) << "Unexpected mul type " << mul->GetResultType();
5061 }
5062}
5063
Alexandre Ramesfc19de82014-11-07 17:13:31 +00005064void LocationsBuilderARM64::VisitNeg(HNeg* neg) {
5065 LocationSummary* locations =
Vladimir Markoca6fff82017-10-03 14:49:14 +01005066 new (GetGraph()->GetAllocator()) LocationSummary(neg, LocationSummary::kNoCall);
Alexandre Ramesfc19de82014-11-07 17:13:31 +00005067 switch (neg->GetResultType()) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005068 case DataType::Type::kInt32:
5069 case DataType::Type::kInt64:
Serban Constantinescu2d35d9d2015-02-22 22:08:01 +00005070 locations->SetInAt(0, ARM64EncodableConstantOrRegister(neg->InputAt(0), neg));
Alexandre Rames67555f72014-11-18 10:55:16 +00005071 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
Alexandre Ramesfc19de82014-11-07 17:13:31 +00005072 break;
Alexandre Ramesfc19de82014-11-07 17:13:31 +00005073
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005074 case DataType::Type::kFloat32:
5075 case DataType::Type::kFloat64:
Alexandre Rames67555f72014-11-18 10:55:16 +00005076 locations->SetInAt(0, Location::RequiresFpuRegister());
5077 locations->SetOut(Location::RequiresFpuRegister(), Location::kNoOutputOverlap);
Alexandre Ramesfc19de82014-11-07 17:13:31 +00005078 break;
5079
5080 default:
5081 LOG(FATAL) << "Unexpected neg type " << neg->GetResultType();
5082 }
5083}
5084
5085void InstructionCodeGeneratorARM64::VisitNeg(HNeg* neg) {
5086 switch (neg->GetResultType()) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005087 case DataType::Type::kInt32:
5088 case DataType::Type::kInt64:
Alexandre Ramesfc19de82014-11-07 17:13:31 +00005089 __ Neg(OutputRegister(neg), InputOperandAt(neg, 0));
5090 break;
5091
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005092 case DataType::Type::kFloat32:
5093 case DataType::Type::kFloat64:
Alexandre Rames67555f72014-11-18 10:55:16 +00005094 __ Fneg(OutputFPRegister(neg), InputFPRegisterAt(neg, 0));
Alexandre Ramesfc19de82014-11-07 17:13:31 +00005095 break;
5096
5097 default:
5098 LOG(FATAL) << "Unexpected neg type " << neg->GetResultType();
5099 }
5100}
5101
5102void LocationsBuilderARM64::VisitNewArray(HNewArray* instruction) {
Vladimir Markoca6fff82017-10-03 14:49:14 +01005103 LocationSummary* locations = new (GetGraph()->GetAllocator()) LocationSummary(
5104 instruction, LocationSummary::kCallOnMainOnly);
Alexandre Ramesfc19de82014-11-07 17:13:31 +00005105 InvokeRuntimeCallingConvention calling_convention;
Alexandre Ramesfc19de82014-11-07 17:13:31 +00005106 locations->SetOut(LocationFrom(x0));
Nicolas Geoffraye761bcc2017-01-19 08:59:37 +00005107 locations->SetInAt(0, LocationFrom(calling_convention.GetRegisterAt(0)));
5108 locations->SetInAt(1, LocationFrom(calling_convention.GetRegisterAt(1)));
Alexandre Ramesfc19de82014-11-07 17:13:31 +00005109}
5110
5111void InstructionCodeGeneratorARM64::VisitNewArray(HNewArray* instruction) {
Vladimir Markob5461632018-10-15 14:24:21 +01005112 // Note: if heap poisoning is enabled, the entry point takes care of poisoning the reference.
5113 QuickEntrypointEnum entrypoint = CodeGenerator::GetArrayAllocationEntrypoint(instruction);
Nicolas Geoffrayb048cb72017-01-23 22:50:24 +00005114 codegen_->InvokeRuntime(entrypoint, instruction, instruction->GetDexPc());
Nicolas Geoffraye761bcc2017-01-19 08:59:37 +00005115 CheckEntrypointTypes<kQuickAllocArrayResolved, void*, mirror::Class*, int32_t>();
Andreas Gampe3db70682018-12-26 15:12:03 -08005116 codegen_->MaybeGenerateMarkingRegisterCheck(/* code= */ __LINE__);
Alexandre Ramesfc19de82014-11-07 17:13:31 +00005117}
5118
Alexandre Rames5319def2014-10-23 10:03:10 +01005119void LocationsBuilderARM64::VisitNewInstance(HNewInstance* instruction) {
Vladimir Markoca6fff82017-10-03 14:49:14 +01005120 LocationSummary* locations = new (GetGraph()->GetAllocator()) LocationSummary(
5121 instruction, LocationSummary::kCallOnMainOnly);
Alexandre Rames5319def2014-10-23 10:03:10 +01005122 InvokeRuntimeCallingConvention calling_convention;
Alex Lightd109e302018-06-27 10:25:41 -07005123 locations->SetInAt(0, LocationFrom(calling_convention.GetRegisterAt(0)));
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005124 locations->SetOut(calling_convention.GetReturnLocation(DataType::Type::kReference));
Alexandre Rames5319def2014-10-23 10:03:10 +01005125}
5126
5127void InstructionCodeGeneratorARM64::VisitNewInstance(HNewInstance* instruction) {
Alex Lightd109e302018-06-27 10:25:41 -07005128 codegen_->InvokeRuntime(instruction->GetEntrypoint(), instruction, instruction->GetDexPc());
5129 CheckEntrypointTypes<kQuickAllocObjectWithChecks, void*, mirror::Class*>();
Andreas Gampe3db70682018-12-26 15:12:03 -08005130 codegen_->MaybeGenerateMarkingRegisterCheck(/* code= */ __LINE__);
Alexandre Rames5319def2014-10-23 10:03:10 +01005131}
5132
5133void LocationsBuilderARM64::VisitNot(HNot* instruction) {
Vladimir Markoca6fff82017-10-03 14:49:14 +01005134 LocationSummary* locations = new (GetGraph()->GetAllocator()) LocationSummary(instruction);
Alexandre Rames4e596512014-11-07 15:56:50 +00005135 locations->SetInAt(0, Location::RequiresRegister());
Alexandre Ramesfb4e5fa2014-11-06 12:41:16 +00005136 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
Alexandre Rames5319def2014-10-23 10:03:10 +01005137}
5138
5139void InstructionCodeGeneratorARM64::VisitNot(HNot* instruction) {
Nicolas Geoffrayd8ef2e92015-02-24 16:02:06 +00005140 switch (instruction->GetResultType()) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005141 case DataType::Type::kInt32:
5142 case DataType::Type::kInt64:
Roland Levillain55dcfb52014-10-24 18:09:09 +01005143 __ Mvn(OutputRegister(instruction), InputOperandAt(instruction, 0));
Alexandre Rames5319def2014-10-23 10:03:10 +01005144 break;
5145
5146 default:
5147 LOG(FATAL) << "Unexpected type for not operation " << instruction->GetResultType();
5148 }
5149}
5150
David Brazdil66d126e2015-04-03 16:02:44 +01005151void LocationsBuilderARM64::VisitBooleanNot(HBooleanNot* instruction) {
Vladimir Markoca6fff82017-10-03 14:49:14 +01005152 LocationSummary* locations = new (GetGraph()->GetAllocator()) LocationSummary(instruction);
David Brazdil66d126e2015-04-03 16:02:44 +01005153 locations->SetInAt(0, Location::RequiresRegister());
5154 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
5155}
5156
5157void InstructionCodeGeneratorARM64::VisitBooleanNot(HBooleanNot* instruction) {
Scott Wakeling97c72b72016-06-24 16:19:36 +01005158 __ Eor(OutputRegister(instruction), InputRegisterAt(instruction, 0), vixl::aarch64::Operand(1));
David Brazdil66d126e2015-04-03 16:02:44 +01005159}
5160
Alexandre Rames5319def2014-10-23 10:03:10 +01005161void LocationsBuilderARM64::VisitNullCheck(HNullCheck* instruction) {
Vladimir Marko804b03f2016-09-14 16:26:36 +01005162 LocationSummary* locations = codegen_->CreateThrowingSlowPathLocations(instruction);
5163 locations->SetInAt(0, Location::RequiresRegister());
Alexandre Rames5319def2014-10-23 10:03:10 +01005164}
5165
Calin Juravle2ae48182016-03-16 14:05:09 +00005166void CodeGeneratorARM64::GenerateImplicitNullCheck(HNullCheck* instruction) {
5167 if (CanMoveNullCheckToUser(instruction)) {
Calin Juravle77520bc2015-01-12 18:45:46 +00005168 return;
5169 }
Artem Serov914d7a82017-02-07 14:33:49 +00005170 {
Nicolas Geoffray61ba8d22018-08-07 09:55:57 +01005171 // Ensure that between load and RecordPcInfo there are no pools emitted.
Artem Serov914d7a82017-02-07 14:33:49 +00005172 EmissionCheckScope guard(GetVIXLAssembler(), kMaxMacroInstructionSizeInBytes);
5173 Location obj = instruction->GetLocations()->InAt(0);
5174 __ Ldr(wzr, HeapOperandFrom(obj, Offset(0)));
5175 RecordPcInfo(instruction, instruction->GetDexPc());
5176 }
Calin Juravlecd6dffe2015-01-08 17:35:35 +00005177}
5178
Calin Juravle2ae48182016-03-16 14:05:09 +00005179void CodeGeneratorARM64::GenerateExplicitNullCheck(HNullCheck* instruction) {
Vladimir Marko174b2e22017-10-12 13:34:49 +01005180 SlowPathCodeARM64* slow_path = new (GetScopedAllocator()) NullCheckSlowPathARM64(instruction);
Calin Juravle2ae48182016-03-16 14:05:09 +00005181 AddSlowPath(slow_path);
Alexandre Rames5319def2014-10-23 10:03:10 +01005182
5183 LocationSummary* locations = instruction->GetLocations();
5184 Location obj = locations->InAt(0);
Calin Juravle77520bc2015-01-12 18:45:46 +00005185
5186 __ Cbz(RegisterFrom(obj, instruction->InputAt(0)->GetType()), slow_path->GetEntryLabel());
Alexandre Rames5319def2014-10-23 10:03:10 +01005187}
5188
Calin Juravlecd6dffe2015-01-08 17:35:35 +00005189void InstructionCodeGeneratorARM64::VisitNullCheck(HNullCheck* instruction) {
Calin Juravle2ae48182016-03-16 14:05:09 +00005190 codegen_->GenerateNullCheck(instruction);
Calin Juravlecd6dffe2015-01-08 17:35:35 +00005191}
5192
Alexandre Rames67555f72014-11-18 10:55:16 +00005193void LocationsBuilderARM64::VisitOr(HOr* instruction) {
5194 HandleBinaryOp(instruction);
5195}
5196
5197void InstructionCodeGeneratorARM64::VisitOr(HOr* instruction) {
5198 HandleBinaryOp(instruction);
5199}
5200
Alexandre Rames3e69f162014-12-10 10:36:50 +00005201void LocationsBuilderARM64::VisitParallelMove(HParallelMove* instruction ATTRIBUTE_UNUSED) {
5202 LOG(FATAL) << "Unreachable";
5203}
5204
5205void InstructionCodeGeneratorARM64::VisitParallelMove(HParallelMove* instruction) {
Vladimir Markobea75ff2017-10-11 20:39:54 +01005206 if (instruction->GetNext()->IsSuspendCheck() &&
5207 instruction->GetBlock()->GetLoopInformation() != nullptr) {
5208 HSuspendCheck* suspend_check = instruction->GetNext()->AsSuspendCheck();
5209 // The back edge will generate the suspend check.
5210 codegen_->ClearSpillSlotsFromLoopPhisInStackMap(suspend_check, instruction);
5211 }
5212
Alexandre Rames3e69f162014-12-10 10:36:50 +00005213 codegen_->GetMoveResolver()->EmitNativeCode(instruction);
5214}
5215
Alexandre Rames5319def2014-10-23 10:03:10 +01005216void LocationsBuilderARM64::VisitParameterValue(HParameterValue* instruction) {
Vladimir Markoca6fff82017-10-03 14:49:14 +01005217 LocationSummary* locations = new (GetGraph()->GetAllocator()) LocationSummary(instruction);
Alexandre Rames5319def2014-10-23 10:03:10 +01005218 Location location = parameter_visitor_.GetNextLocation(instruction->GetType());
5219 if (location.IsStackSlot()) {
5220 location = Location::StackSlot(location.GetStackIndex() + codegen_->GetFrameSize());
5221 } else if (location.IsDoubleStackSlot()) {
5222 location = Location::DoubleStackSlot(location.GetStackIndex() + codegen_->GetFrameSize());
5223 }
5224 locations->SetOut(location);
5225}
5226
Nicolas Geoffray76b1e172015-05-27 17:18:33 +01005227void InstructionCodeGeneratorARM64::VisitParameterValue(
5228 HParameterValue* instruction ATTRIBUTE_UNUSED) {
Alexandre Rames5319def2014-10-23 10:03:10 +01005229 // Nothing to do, the parameter is already at its location.
Nicolas Geoffray76b1e172015-05-27 17:18:33 +01005230}
5231
5232void LocationsBuilderARM64::VisitCurrentMethod(HCurrentMethod* instruction) {
5233 LocationSummary* locations =
Vladimir Markoca6fff82017-10-03 14:49:14 +01005234 new (GetGraph()->GetAllocator()) LocationSummary(instruction, LocationSummary::kNoCall);
Nicolas Geoffray38207af2015-06-01 15:46:22 +01005235 locations->SetOut(LocationFrom(kArtMethodRegister));
Nicolas Geoffray76b1e172015-05-27 17:18:33 +01005236}
5237
5238void InstructionCodeGeneratorARM64::VisitCurrentMethod(
5239 HCurrentMethod* instruction ATTRIBUTE_UNUSED) {
5240 // Nothing to do, the method is already at its location.
Alexandre Rames5319def2014-10-23 10:03:10 +01005241}
5242
5243void LocationsBuilderARM64::VisitPhi(HPhi* instruction) {
Vladimir Markoca6fff82017-10-03 14:49:14 +01005244 LocationSummary* locations = new (GetGraph()->GetAllocator()) LocationSummary(instruction);
Vladimir Marko372f10e2016-05-17 16:30:10 +01005245 for (size_t i = 0, e = locations->GetInputCount(); i < e; ++i) {
Alexandre Rames5319def2014-10-23 10:03:10 +01005246 locations->SetInAt(i, Location::Any());
5247 }
5248 locations->SetOut(Location::Any());
5249}
5250
Roland Levillain4b8f1ec2015-08-26 18:34:03 +01005251void InstructionCodeGeneratorARM64::VisitPhi(HPhi* instruction ATTRIBUTE_UNUSED) {
Alexandre Rames5319def2014-10-23 10:03:10 +01005252 LOG(FATAL) << "Unreachable";
5253}
5254
Serban Constantinescu02164b32014-11-13 14:05:07 +00005255void LocationsBuilderARM64::VisitRem(HRem* rem) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005256 DataType::Type type = rem->GetResultType();
Alexandre Rames542361f2015-01-29 16:57:31 +00005257 LocationSummary::CallKind call_kind =
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005258 DataType::IsFloatingPointType(type) ? LocationSummary::kCallOnMainOnly
Serban Constantinescu54ff4822016-07-07 18:03:19 +01005259 : LocationSummary::kNoCall;
Vladimir Markoca6fff82017-10-03 14:49:14 +01005260 LocationSummary* locations = new (GetGraph()->GetAllocator()) LocationSummary(rem, call_kind);
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00005261
5262 switch (type) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005263 case DataType::Type::kInt32:
5264 case DataType::Type::kInt64:
Serban Constantinescu02164b32014-11-13 14:05:07 +00005265 locations->SetInAt(0, Location::RequiresRegister());
Zheng Xuc6667102015-05-15 16:08:45 +08005266 locations->SetInAt(1, Location::RegisterOrConstant(rem->InputAt(1)));
Serban Constantinescu02164b32014-11-13 14:05:07 +00005267 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
5268 break;
5269
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005270 case DataType::Type::kFloat32:
5271 case DataType::Type::kFloat64: {
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00005272 InvokeRuntimeCallingConvention calling_convention;
5273 locations->SetInAt(0, LocationFrom(calling_convention.GetFpuRegisterAt(0)));
5274 locations->SetInAt(1, LocationFrom(calling_convention.GetFpuRegisterAt(1)));
5275 locations->SetOut(calling_convention.GetReturnLocation(type));
5276
5277 break;
5278 }
5279
Serban Constantinescu02164b32014-11-13 14:05:07 +00005280 default:
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00005281 LOG(FATAL) << "Unexpected rem type " << type;
Serban Constantinescu02164b32014-11-13 14:05:07 +00005282 }
5283}
5284
Evgeny Astigeevich878f17d2018-06-01 16:53:58 +01005285void InstructionCodeGeneratorARM64::GenerateIntRemForPower2Denom(HRem *instruction) {
Evgeny Astigeevichf9e90542018-06-25 13:43:53 +01005286 int64_t imm = Int64FromLocation(instruction->GetLocations()->InAt(1));
Evgeny Astigeevich878f17d2018-06-01 16:53:58 +01005287 uint64_t abs_imm = static_cast<uint64_t>(AbsOrMin(imm));
5288 DCHECK(IsPowerOfTwo(abs_imm)) << abs_imm;
5289
5290 Register out = OutputRegister(instruction);
5291 Register dividend = InputRegisterAt(instruction, 0);
Evgeny Astigeevich878f17d2018-06-01 16:53:58 +01005292
Evgeny Astigeevicha3234e92018-06-19 23:26:15 +01005293 if (abs_imm == 2) {
5294 __ Cmp(dividend, 0);
5295 __ And(out, dividend, 1);
5296 __ Csneg(out, out, out, ge);
5297 } else {
5298 UseScratchRegisterScope temps(GetVIXLAssembler());
5299 Register temp = temps.AcquireSameSizeAs(out);
Evgeny Astigeevich878f17d2018-06-01 16:53:58 +01005300
Evgeny Astigeevicha3234e92018-06-19 23:26:15 +01005301 __ Negs(temp, dividend);
5302 __ And(out, dividend, abs_imm - 1);
5303 __ And(temp, temp, abs_imm - 1);
5304 __ Csneg(out, out, temp, mi);
5305 }
Evgeny Astigeevich878f17d2018-06-01 16:53:58 +01005306}
5307
Evgeny Astigeevich878f17d2018-06-01 16:53:58 +01005308void InstructionCodeGeneratorARM64::GenerateIntRemForConstDenom(HRem *instruction) {
Evgeny Astigeevichf9e90542018-06-25 13:43:53 +01005309 int64_t imm = Int64FromLocation(instruction->GetLocations()->InAt(1));
Evgeny Astigeevich878f17d2018-06-01 16:53:58 +01005310
5311 if (imm == 0) {
5312 // Do not generate anything.
5313 // DivZeroCheck would prevent any code to be executed.
5314 return;
5315 }
5316
Evgeny Astigeevichf58dc652018-06-25 17:54:07 +01005317 if (IsPowerOfTwo(AbsOrMin(imm))) {
5318 // Cases imm == -1 or imm == 1 are handled in constant folding by
5319 // InstructionWithAbsorbingInputSimplifier.
5320 // If the cases have survided till code generation they are handled in
5321 // GenerateIntRemForPower2Denom becauses -1 and 1 are the power of 2 (2^0).
5322 // The correct code is generated for them, just more instructions.
Evgeny Astigeevich878f17d2018-06-01 16:53:58 +01005323 GenerateIntRemForPower2Denom(instruction);
5324 } else {
5325 DCHECK(imm < -2 || imm > 2) << imm;
5326 GenerateDivRemWithAnyConstant(instruction);
5327 }
5328}
5329
5330void InstructionCodeGeneratorARM64::GenerateIntRem(HRem* instruction) {
5331 DCHECK(DataType::IsIntOrLongType(instruction->GetResultType()))
5332 << instruction->GetResultType();
5333
5334 if (instruction->GetLocations()->InAt(1).IsConstant()) {
5335 GenerateIntRemForConstDenom(instruction);
5336 } else {
5337 Register out = OutputRegister(instruction);
5338 Register dividend = InputRegisterAt(instruction, 0);
5339 Register divisor = InputRegisterAt(instruction, 1);
5340 UseScratchRegisterScope temps(GetVIXLAssembler());
5341 Register temp = temps.AcquireSameSizeAs(out);
5342 __ Sdiv(temp, dividend, divisor);
5343 __ Msub(out, temp, divisor, dividend);
5344 }
5345}
5346
Serban Constantinescu02164b32014-11-13 14:05:07 +00005347void InstructionCodeGeneratorARM64::VisitRem(HRem* rem) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005348 DataType::Type type = rem->GetResultType();
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00005349
Serban Constantinescu02164b32014-11-13 14:05:07 +00005350 switch (type) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005351 case DataType::Type::kInt32:
5352 case DataType::Type::kInt64: {
Evgeny Astigeevich878f17d2018-06-01 16:53:58 +01005353 GenerateIntRem(rem);
Serban Constantinescu02164b32014-11-13 14:05:07 +00005354 break;
5355 }
5356
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005357 case DataType::Type::kFloat32:
5358 case DataType::Type::kFloat64: {
5359 QuickEntrypointEnum entrypoint =
5360 (type == DataType::Type::kFloat32) ? kQuickFmodf : kQuickFmod;
Serban Constantinescu22f81d32016-02-18 16:06:31 +00005361 codegen_->InvokeRuntime(entrypoint, rem, rem->GetDexPc());
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005362 if (type == DataType::Type::kFloat32) {
Roland Levillain888d0672015-11-23 18:53:50 +00005363 CheckEntrypointTypes<kQuickFmodf, float, float, float>();
5364 } else {
5365 CheckEntrypointTypes<kQuickFmod, double, double, double>();
5366 }
Serban Constantinescu02d81cc2015-01-05 16:08:49 +00005367 break;
5368 }
5369
Serban Constantinescu02164b32014-11-13 14:05:07 +00005370 default:
5371 LOG(FATAL) << "Unexpected rem type " << type;
Vladimir Marko351dddf2015-12-11 16:34:46 +00005372 UNREACHABLE();
Serban Constantinescu02164b32014-11-13 14:05:07 +00005373 }
5374}
5375
Aart Bik1f8d51b2018-02-15 10:42:37 -08005376void LocationsBuilderARM64::VisitMin(HMin* min) {
Petre-Ionut Tudor2227fe42018-04-20 17:12:05 +01005377 HandleBinaryOp(min);
Aart Bik1f8d51b2018-02-15 10:42:37 -08005378}
5379
Aart Bik1f8d51b2018-02-15 10:42:37 -08005380void InstructionCodeGeneratorARM64::VisitMin(HMin* min) {
Petre-Ionut Tudor2227fe42018-04-20 17:12:05 +01005381 HandleBinaryOp(min);
Aart Bik1f8d51b2018-02-15 10:42:37 -08005382}
5383
5384void LocationsBuilderARM64::VisitMax(HMax* max) {
Petre-Ionut Tudor2227fe42018-04-20 17:12:05 +01005385 HandleBinaryOp(max);
Aart Bik1f8d51b2018-02-15 10:42:37 -08005386}
5387
5388void InstructionCodeGeneratorARM64::VisitMax(HMax* max) {
Petre-Ionut Tudor2227fe42018-04-20 17:12:05 +01005389 HandleBinaryOp(max);
Aart Bik1f8d51b2018-02-15 10:42:37 -08005390}
5391
Aart Bik3dad3412018-02-28 12:01:46 -08005392void LocationsBuilderARM64::VisitAbs(HAbs* abs) {
5393 LocationSummary* locations = new (GetGraph()->GetAllocator()) LocationSummary(abs);
5394 switch (abs->GetResultType()) {
5395 case DataType::Type::kInt32:
5396 case DataType::Type::kInt64:
5397 locations->SetInAt(0, Location::RequiresRegister());
5398 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
5399 break;
5400 case DataType::Type::kFloat32:
5401 case DataType::Type::kFloat64:
5402 locations->SetInAt(0, Location::RequiresFpuRegister());
5403 locations->SetOut(Location::RequiresFpuRegister(), Location::kNoOutputOverlap);
5404 break;
5405 default:
5406 LOG(FATAL) << "Unexpected type for abs operation " << abs->GetResultType();
5407 }
5408}
5409
5410void InstructionCodeGeneratorARM64::VisitAbs(HAbs* abs) {
5411 switch (abs->GetResultType()) {
5412 case DataType::Type::kInt32:
5413 case DataType::Type::kInt64: {
5414 Register in_reg = InputRegisterAt(abs, 0);
5415 Register out_reg = OutputRegister(abs);
5416 __ Cmp(in_reg, Operand(0));
5417 __ Cneg(out_reg, in_reg, lt);
5418 break;
5419 }
5420 case DataType::Type::kFloat32:
5421 case DataType::Type::kFloat64: {
5422 FPRegister in_reg = InputFPRegisterAt(abs, 0);
5423 FPRegister out_reg = OutputFPRegister(abs);
5424 __ Fabs(out_reg, in_reg);
5425 break;
5426 }
5427 default:
5428 LOG(FATAL) << "Unexpected type for abs operation " << abs->GetResultType();
5429 }
5430}
5431
Igor Murashkind01745e2017-04-05 16:40:31 -07005432void LocationsBuilderARM64::VisitConstructorFence(HConstructorFence* constructor_fence) {
5433 constructor_fence->SetLocations(nullptr);
5434}
5435
5436void InstructionCodeGeneratorARM64::VisitConstructorFence(
5437 HConstructorFence* constructor_fence ATTRIBUTE_UNUSED) {
5438 codegen_->GenerateMemoryBarrier(MemBarrierKind::kStoreStore);
5439}
5440
Calin Juravle27df7582015-04-17 19:12:31 +01005441void LocationsBuilderARM64::VisitMemoryBarrier(HMemoryBarrier* memory_barrier) {
5442 memory_barrier->SetLocations(nullptr);
5443}
5444
5445void InstructionCodeGeneratorARM64::VisitMemoryBarrier(HMemoryBarrier* memory_barrier) {
Roland Levillain44015862016-01-22 11:47:17 +00005446 codegen_->GenerateMemoryBarrier(memory_barrier->GetBarrierKind());
Calin Juravle27df7582015-04-17 19:12:31 +01005447}
5448
Alexandre Rames5319def2014-10-23 10:03:10 +01005449void LocationsBuilderARM64::VisitReturn(HReturn* instruction) {
Vladimir Markoca6fff82017-10-03 14:49:14 +01005450 LocationSummary* locations = new (GetGraph()->GetAllocator()) LocationSummary(instruction);
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005451 DataType::Type return_type = instruction->InputAt(0)->GetType();
Alexandre Ramesa89086e2014-11-07 17:13:25 +00005452 locations->SetInAt(0, ARM64ReturnLocation(return_type));
Alexandre Rames5319def2014-10-23 10:03:10 +01005453}
5454
Roland Levillain4b8f1ec2015-08-26 18:34:03 +01005455void InstructionCodeGeneratorARM64::VisitReturn(HReturn* instruction ATTRIBUTE_UNUSED) {
Alexandre Rames5319def2014-10-23 10:03:10 +01005456 codegen_->GenerateFrameExit();
Alexandre Rames5319def2014-10-23 10:03:10 +01005457}
5458
5459void LocationsBuilderARM64::VisitReturnVoid(HReturnVoid* instruction) {
5460 instruction->SetLocations(nullptr);
5461}
5462
Roland Levillain4b8f1ec2015-08-26 18:34:03 +01005463void InstructionCodeGeneratorARM64::VisitReturnVoid(HReturnVoid* instruction ATTRIBUTE_UNUSED) {
Alexandre Rames5319def2014-10-23 10:03:10 +01005464 codegen_->GenerateFrameExit();
Alexandre Rames5319def2014-10-23 10:03:10 +01005465}
5466
Scott Wakeling40a04bf2015-12-11 09:50:36 +00005467void LocationsBuilderARM64::VisitRor(HRor* ror) {
5468 HandleBinaryOp(ror);
5469}
5470
5471void InstructionCodeGeneratorARM64::VisitRor(HRor* ror) {
5472 HandleBinaryOp(ror);
5473}
5474
Serban Constantinescu02164b32014-11-13 14:05:07 +00005475void LocationsBuilderARM64::VisitShl(HShl* shl) {
5476 HandleShift(shl);
5477}
5478
5479void InstructionCodeGeneratorARM64::VisitShl(HShl* shl) {
5480 HandleShift(shl);
5481}
5482
5483void LocationsBuilderARM64::VisitShr(HShr* shr) {
5484 HandleShift(shr);
5485}
5486
5487void InstructionCodeGeneratorARM64::VisitShr(HShr* shr) {
5488 HandleShift(shr);
5489}
5490
Alexandre Rames5319def2014-10-23 10:03:10 +01005491void LocationsBuilderARM64::VisitSub(HSub* instruction) {
Alexandre Rames67555f72014-11-18 10:55:16 +00005492 HandleBinaryOp(instruction);
Alexandre Rames5319def2014-10-23 10:03:10 +01005493}
5494
5495void InstructionCodeGeneratorARM64::VisitSub(HSub* instruction) {
Alexandre Rames67555f72014-11-18 10:55:16 +00005496 HandleBinaryOp(instruction);
Alexandre Rames5319def2014-10-23 10:03:10 +01005497}
5498
Alexandre Rames67555f72014-11-18 10:55:16 +00005499void LocationsBuilderARM64::VisitStaticFieldGet(HStaticFieldGet* instruction) {
Vladimir Markof4f2daa2017-03-20 18:26:59 +00005500 HandleFieldGet(instruction, instruction->GetFieldInfo());
Alexandre Rames67555f72014-11-18 10:55:16 +00005501}
5502
5503void InstructionCodeGeneratorARM64::VisitStaticFieldGet(HStaticFieldGet* instruction) {
Alexandre Rames09a99962015-04-15 11:47:56 +01005504 HandleFieldGet(instruction, instruction->GetFieldInfo());
Alexandre Rames67555f72014-11-18 10:55:16 +00005505}
5506
5507void LocationsBuilderARM64::VisitStaticFieldSet(HStaticFieldSet* instruction) {
Alexandre Rames09a99962015-04-15 11:47:56 +01005508 HandleFieldSet(instruction);
Alexandre Rames5319def2014-10-23 10:03:10 +01005509}
5510
Alexandre Rames67555f72014-11-18 10:55:16 +00005511void InstructionCodeGeneratorARM64::VisitStaticFieldSet(HStaticFieldSet* instruction) {
Nicolas Geoffray07276db2015-05-18 14:22:09 +01005512 HandleFieldSet(instruction, instruction->GetFieldInfo(), instruction->GetValueCanBeNull());
Alexandre Rames5319def2014-10-23 10:03:10 +01005513}
5514
Vladimir Marko552a1342017-10-31 10:56:47 +00005515void LocationsBuilderARM64::VisitStringBuilderAppend(HStringBuilderAppend* instruction) {
5516 codegen_->CreateStringBuilderAppendLocations(instruction, LocationFrom(x0));
5517}
5518
5519void InstructionCodeGeneratorARM64::VisitStringBuilderAppend(HStringBuilderAppend* instruction) {
5520 __ Mov(w0, instruction->GetFormat()->GetValue());
5521 codegen_->InvokeRuntime(kQuickStringBuilderAppend, instruction, instruction->GetDexPc());
5522}
5523
Calin Juravlee460d1d2015-09-29 04:52:17 +01005524void LocationsBuilderARM64::VisitUnresolvedInstanceFieldGet(
5525 HUnresolvedInstanceFieldGet* instruction) {
5526 FieldAccessCallingConventionARM64 calling_convention;
5527 codegen_->CreateUnresolvedFieldLocationSummary(
5528 instruction, instruction->GetFieldType(), calling_convention);
5529}
5530
5531void InstructionCodeGeneratorARM64::VisitUnresolvedInstanceFieldGet(
5532 HUnresolvedInstanceFieldGet* instruction) {
5533 FieldAccessCallingConventionARM64 calling_convention;
5534 codegen_->GenerateUnresolvedFieldAccess(instruction,
5535 instruction->GetFieldType(),
5536 instruction->GetFieldIndex(),
5537 instruction->GetDexPc(),
5538 calling_convention);
5539}
5540
5541void LocationsBuilderARM64::VisitUnresolvedInstanceFieldSet(
5542 HUnresolvedInstanceFieldSet* instruction) {
5543 FieldAccessCallingConventionARM64 calling_convention;
5544 codegen_->CreateUnresolvedFieldLocationSummary(
5545 instruction, instruction->GetFieldType(), calling_convention);
5546}
5547
5548void InstructionCodeGeneratorARM64::VisitUnresolvedInstanceFieldSet(
5549 HUnresolvedInstanceFieldSet* instruction) {
5550 FieldAccessCallingConventionARM64 calling_convention;
5551 codegen_->GenerateUnresolvedFieldAccess(instruction,
5552 instruction->GetFieldType(),
5553 instruction->GetFieldIndex(),
5554 instruction->GetDexPc(),
5555 calling_convention);
5556}
5557
5558void LocationsBuilderARM64::VisitUnresolvedStaticFieldGet(
5559 HUnresolvedStaticFieldGet* instruction) {
5560 FieldAccessCallingConventionARM64 calling_convention;
5561 codegen_->CreateUnresolvedFieldLocationSummary(
5562 instruction, instruction->GetFieldType(), calling_convention);
5563}
5564
5565void InstructionCodeGeneratorARM64::VisitUnresolvedStaticFieldGet(
5566 HUnresolvedStaticFieldGet* instruction) {
5567 FieldAccessCallingConventionARM64 calling_convention;
5568 codegen_->GenerateUnresolvedFieldAccess(instruction,
5569 instruction->GetFieldType(),
5570 instruction->GetFieldIndex(),
5571 instruction->GetDexPc(),
5572 calling_convention);
5573}
5574
5575void LocationsBuilderARM64::VisitUnresolvedStaticFieldSet(
5576 HUnresolvedStaticFieldSet* instruction) {
5577 FieldAccessCallingConventionARM64 calling_convention;
5578 codegen_->CreateUnresolvedFieldLocationSummary(
5579 instruction, instruction->GetFieldType(), calling_convention);
5580}
5581
5582void InstructionCodeGeneratorARM64::VisitUnresolvedStaticFieldSet(
5583 HUnresolvedStaticFieldSet* instruction) {
5584 FieldAccessCallingConventionARM64 calling_convention;
5585 codegen_->GenerateUnresolvedFieldAccess(instruction,
5586 instruction->GetFieldType(),
5587 instruction->GetFieldIndex(),
5588 instruction->GetDexPc(),
5589 calling_convention);
5590}
5591
Alexandre Rames5319def2014-10-23 10:03:10 +01005592void LocationsBuilderARM64::VisitSuspendCheck(HSuspendCheck* instruction) {
Vladimir Markoca6fff82017-10-03 14:49:14 +01005593 LocationSummary* locations = new (GetGraph()->GetAllocator()) LocationSummary(
5594 instruction, LocationSummary::kCallOnSlowPath);
Artem Serov7957d952017-04-04 15:44:09 +01005595 // In suspend check slow path, usually there are no caller-save registers at all.
5596 // If SIMD instructions are present, however, we force spilling all live SIMD
5597 // registers in full width (since the runtime only saves/restores lower part).
5598 locations->SetCustomSlowPathCallerSaves(
5599 GetGraph()->HasSIMD() ? RegisterSet::AllFpu() : RegisterSet::Empty());
Alexandre Rames5319def2014-10-23 10:03:10 +01005600}
5601
5602void InstructionCodeGeneratorARM64::VisitSuspendCheck(HSuspendCheck* instruction) {
Serban Constantinescu02164b32014-11-13 14:05:07 +00005603 HBasicBlock* block = instruction->GetBlock();
5604 if (block->GetLoopInformation() != nullptr) {
5605 DCHECK(block->GetLoopInformation()->GetSuspendCheck() == instruction);
5606 // The back edge will generate the suspend check.
5607 return;
5608 }
5609 if (block->IsEntryBlock() && instruction->GetNext()->IsGoto()) {
5610 // The goto will generate the suspend check.
5611 return;
5612 }
5613 GenerateSuspendCheck(instruction, nullptr);
Andreas Gampe3db70682018-12-26 15:12:03 -08005614 codegen_->MaybeGenerateMarkingRegisterCheck(/* code= */ __LINE__);
Alexandre Rames5319def2014-10-23 10:03:10 +01005615}
5616
Alexandre Rames67555f72014-11-18 10:55:16 +00005617void LocationsBuilderARM64::VisitThrow(HThrow* instruction) {
Vladimir Markoca6fff82017-10-03 14:49:14 +01005618 LocationSummary* locations = new (GetGraph()->GetAllocator()) LocationSummary(
5619 instruction, LocationSummary::kCallOnMainOnly);
Alexandre Rames67555f72014-11-18 10:55:16 +00005620 InvokeRuntimeCallingConvention calling_convention;
5621 locations->SetInAt(0, LocationFrom(calling_convention.GetRegisterAt(0)));
5622}
5623
5624void InstructionCodeGeneratorARM64::VisitThrow(HThrow* instruction) {
Serban Constantinescu22f81d32016-02-18 16:06:31 +00005625 codegen_->InvokeRuntime(kQuickDeliverException, instruction, instruction->GetDexPc());
Andreas Gampe1cc7dba2014-12-17 18:43:01 -08005626 CheckEntrypointTypes<kQuickDeliverException, void, mirror::Object*>();
Alexandre Rames67555f72014-11-18 10:55:16 +00005627}
5628
5629void LocationsBuilderARM64::VisitTypeConversion(HTypeConversion* conversion) {
5630 LocationSummary* locations =
Vladimir Markoca6fff82017-10-03 14:49:14 +01005631 new (GetGraph()->GetAllocator()) LocationSummary(conversion, LocationSummary::kNoCall);
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005632 DataType::Type input_type = conversion->GetInputType();
5633 DataType::Type result_type = conversion->GetResultType();
Vladimir Markod5d2f2c2017-09-26 12:37:26 +01005634 DCHECK(!DataType::IsTypeConversionImplicit(input_type, result_type))
5635 << input_type << " -> " << result_type;
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005636 if ((input_type == DataType::Type::kReference) || (input_type == DataType::Type::kVoid) ||
5637 (result_type == DataType::Type::kReference) || (result_type == DataType::Type::kVoid)) {
Alexandre Rames67555f72014-11-18 10:55:16 +00005638 LOG(FATAL) << "Unexpected type conversion from " << input_type << " to " << result_type;
5639 }
5640
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005641 if (DataType::IsFloatingPointType(input_type)) {
Alexandre Rames67555f72014-11-18 10:55:16 +00005642 locations->SetInAt(0, Location::RequiresFpuRegister());
5643 } else {
5644 locations->SetInAt(0, Location::RequiresRegister());
5645 }
5646
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005647 if (DataType::IsFloatingPointType(result_type)) {
Alexandre Rames67555f72014-11-18 10:55:16 +00005648 locations->SetOut(Location::RequiresFpuRegister(), Location::kNoOutputOverlap);
5649 } else {
5650 locations->SetOut(Location::RequiresRegister(), Location::kNoOutputOverlap);
5651 }
5652}
5653
5654void InstructionCodeGeneratorARM64::VisitTypeConversion(HTypeConversion* conversion) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005655 DataType::Type result_type = conversion->GetResultType();
5656 DataType::Type input_type = conversion->GetInputType();
Alexandre Rames67555f72014-11-18 10:55:16 +00005657
Vladimir Markod5d2f2c2017-09-26 12:37:26 +01005658 DCHECK(!DataType::IsTypeConversionImplicit(input_type, result_type))
5659 << input_type << " -> " << result_type;
Alexandre Rames67555f72014-11-18 10:55:16 +00005660
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005661 if (DataType::IsIntegralType(result_type) && DataType::IsIntegralType(input_type)) {
5662 int result_size = DataType::Size(result_type);
5663 int input_size = DataType::Size(input_type);
Alexandre Rames3e69f162014-12-10 10:36:50 +00005664 int min_size = std::min(result_size, input_size);
Serban Constantinescu02164b32014-11-13 14:05:07 +00005665 Register output = OutputRegister(conversion);
5666 Register source = InputRegisterAt(conversion, 0);
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005667 if (result_type == DataType::Type::kInt32 && input_type == DataType::Type::kInt64) {
Alexandre Rames4dff2fd2015-08-20 13:36:35 +01005668 // 'int' values are used directly as W registers, discarding the top
5669 // bits, so we don't need to sign-extend and can just perform a move.
5670 // We do not pass the `kDiscardForSameWReg` argument to force clearing the
5671 // top 32 bits of the target register. We theoretically could leave those
5672 // bits unchanged, but we would have to make sure that no code uses a
5673 // 32bit input value as a 64bit value assuming that the top 32 bits are
5674 // zero.
5675 __ Mov(output.W(), source.W());
Vladimir Markod5d2f2c2017-09-26 12:37:26 +01005676 } else if (DataType::IsUnsignedType(result_type) ||
5677 (DataType::IsUnsignedType(input_type) && input_size < result_size)) {
5678 __ Ubfx(output, output.IsX() ? source.X() : source.W(), 0, result_size * kBitsPerByte);
Alexandre Rames67555f72014-11-18 10:55:16 +00005679 } else {
Alexandre Rames3e69f162014-12-10 10:36:50 +00005680 __ Sbfx(output, output.IsX() ? source.X() : source.W(), 0, min_size * kBitsPerByte);
Alexandre Rames67555f72014-11-18 10:55:16 +00005681 }
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005682 } else if (DataType::IsFloatingPointType(result_type) && DataType::IsIntegralType(input_type)) {
Serban Constantinescu02164b32014-11-13 14:05:07 +00005683 __ Scvtf(OutputFPRegister(conversion), InputRegisterAt(conversion, 0));
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005684 } else if (DataType::IsIntegralType(result_type) && DataType::IsFloatingPointType(input_type)) {
5685 CHECK(result_type == DataType::Type::kInt32 || result_type == DataType::Type::kInt64);
Serban Constantinescu02164b32014-11-13 14:05:07 +00005686 __ Fcvtzs(OutputRegister(conversion), InputFPRegisterAt(conversion, 0));
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005687 } else if (DataType::IsFloatingPointType(result_type) &&
5688 DataType::IsFloatingPointType(input_type)) {
Serban Constantinescu02164b32014-11-13 14:05:07 +00005689 __ Fcvt(OutputFPRegister(conversion), InputFPRegisterAt(conversion, 0));
5690 } else {
5691 LOG(FATAL) << "Unexpected or unimplemented type conversion from " << input_type
5692 << " to " << result_type;
Alexandre Rames67555f72014-11-18 10:55:16 +00005693 }
Serban Constantinescu02164b32014-11-13 14:05:07 +00005694}
Alexandre Rames67555f72014-11-18 10:55:16 +00005695
Serban Constantinescu02164b32014-11-13 14:05:07 +00005696void LocationsBuilderARM64::VisitUShr(HUShr* ushr) {
5697 HandleShift(ushr);
5698}
5699
5700void InstructionCodeGeneratorARM64::VisitUShr(HUShr* ushr) {
5701 HandleShift(ushr);
Alexandre Rames67555f72014-11-18 10:55:16 +00005702}
5703
5704void LocationsBuilderARM64::VisitXor(HXor* instruction) {
5705 HandleBinaryOp(instruction);
5706}
5707
5708void InstructionCodeGeneratorARM64::VisitXor(HXor* instruction) {
5709 HandleBinaryOp(instruction);
5710}
5711
Roland Levillain4b8f1ec2015-08-26 18:34:03 +01005712void LocationsBuilderARM64::VisitBoundType(HBoundType* instruction ATTRIBUTE_UNUSED) {
Calin Juravleb1498f62015-02-16 13:13:29 +00005713 // Nothing to do, this should be removed during prepare for register allocator.
Calin Juravleb1498f62015-02-16 13:13:29 +00005714 LOG(FATAL) << "Unreachable";
5715}
5716
Roland Levillain4b8f1ec2015-08-26 18:34:03 +01005717void InstructionCodeGeneratorARM64::VisitBoundType(HBoundType* instruction ATTRIBUTE_UNUSED) {
Calin Juravleb1498f62015-02-16 13:13:29 +00005718 // Nothing to do, this should be removed during prepare for register allocator.
Calin Juravleb1498f62015-02-16 13:13:29 +00005719 LOG(FATAL) << "Unreachable";
5720}
5721
Mark Mendellfe57faa2015-09-18 09:26:15 -04005722// Simple implementation of packed switch - generate cascaded compare/jumps.
5723void LocationsBuilderARM64::VisitPackedSwitch(HPackedSwitch* switch_instr) {
5724 LocationSummary* locations =
Vladimir Markoca6fff82017-10-03 14:49:14 +01005725 new (GetGraph()->GetAllocator()) LocationSummary(switch_instr, LocationSummary::kNoCall);
Mark Mendellfe57faa2015-09-18 09:26:15 -04005726 locations->SetInAt(0, Location::RequiresRegister());
5727}
5728
5729void InstructionCodeGeneratorARM64::VisitPackedSwitch(HPackedSwitch* switch_instr) {
5730 int32_t lower_bound = switch_instr->GetStartValue();
Zheng Xu3927c8b2015-11-18 17:46:25 +08005731 uint32_t num_entries = switch_instr->GetNumEntries();
Mark Mendellfe57faa2015-09-18 09:26:15 -04005732 Register value_reg = InputRegisterAt(switch_instr, 0);
5733 HBasicBlock* default_block = switch_instr->GetDefaultBlock();
5734
Zheng Xu3927c8b2015-11-18 17:46:25 +08005735 // Roughly set 16 as max average assemblies generated per HIR in a graph.
Scott Wakeling97c72b72016-06-24 16:19:36 +01005736 static constexpr int32_t kMaxExpectedSizePerHInstruction = 16 * kInstructionSize;
Zheng Xu3927c8b2015-11-18 17:46:25 +08005737 // ADR has a limited range(+/-1MB), so we set a threshold for the number of HIRs in the graph to
5738 // make sure we don't emit it if the target may run out of range.
5739 // TODO: Instead of emitting all jump tables at the end of the code, we could keep track of ADR
5740 // ranges and emit the tables only as required.
5741 static constexpr int32_t kJumpTableInstructionThreshold = 1* MB / kMaxExpectedSizePerHInstruction;
Mark Mendellfe57faa2015-09-18 09:26:15 -04005742
Vladimir Markof3e0ee22015-12-17 15:23:13 +00005743 if (num_entries <= kPackedSwitchCompareJumpThreshold ||
Zheng Xu3927c8b2015-11-18 17:46:25 +08005744 // Current instruction id is an upper bound of the number of HIRs in the graph.
5745 GetGraph()->GetCurrentInstructionId() > kJumpTableInstructionThreshold) {
5746 // Create a series of compare/jumps.
Vladimir Markof3e0ee22015-12-17 15:23:13 +00005747 UseScratchRegisterScope temps(codegen_->GetVIXLAssembler());
5748 Register temp = temps.AcquireW();
5749 __ Subs(temp, value_reg, Operand(lower_bound));
5750
Zheng Xu3927c8b2015-11-18 17:46:25 +08005751 const ArenaVector<HBasicBlock*>& successors = switch_instr->GetBlock()->GetSuccessors();
Vladimir Markof3e0ee22015-12-17 15:23:13 +00005752 // Jump to successors[0] if value == lower_bound.
5753 __ B(eq, codegen_->GetLabelOf(successors[0]));
5754 int32_t last_index = 0;
5755 for (; num_entries - last_index > 2; last_index += 2) {
5756 __ Subs(temp, temp, Operand(2));
5757 // Jump to successors[last_index + 1] if value < case_value[last_index + 2].
5758 __ B(lo, codegen_->GetLabelOf(successors[last_index + 1]));
5759 // Jump to successors[last_index + 2] if value == case_value[last_index + 2].
5760 __ B(eq, codegen_->GetLabelOf(successors[last_index + 2]));
5761 }
5762 if (num_entries - last_index == 2) {
5763 // The last missing case_value.
5764 __ Cmp(temp, Operand(1));
5765 __ B(eq, codegen_->GetLabelOf(successors[last_index + 1]));
Zheng Xu3927c8b2015-11-18 17:46:25 +08005766 }
5767
5768 // And the default for any other value.
5769 if (!codegen_->GoesToNextBlock(switch_instr->GetBlock(), default_block)) {
5770 __ B(codegen_->GetLabelOf(default_block));
5771 }
5772 } else {
Alexandre Ramesc01a6642016-04-15 11:54:06 +01005773 JumpTableARM64* jump_table = codegen_->CreateJumpTable(switch_instr);
Zheng Xu3927c8b2015-11-18 17:46:25 +08005774
5775 UseScratchRegisterScope temps(codegen_->GetVIXLAssembler());
5776
5777 // Below instructions should use at most one blocked register. Since there are two blocked
5778 // registers, we are free to block one.
5779 Register temp_w = temps.AcquireW();
5780 Register index;
5781 // Remove the bias.
5782 if (lower_bound != 0) {
5783 index = temp_w;
5784 __ Sub(index, value_reg, Operand(lower_bound));
5785 } else {
5786 index = value_reg;
5787 }
5788
5789 // Jump to default block if index is out of the range.
5790 __ Cmp(index, Operand(num_entries));
5791 __ B(hs, codegen_->GetLabelOf(default_block));
5792
5793 // In current VIXL implementation, it won't require any blocked registers to encode the
5794 // immediate value for Adr. So we are free to use both VIXL blocked registers to reduce the
5795 // register pressure.
5796 Register table_base = temps.AcquireX();
5797 // Load jump offset from the table.
5798 __ Adr(table_base, jump_table->GetTableStartLabel());
5799 Register jump_offset = temp_w;
5800 __ Ldr(jump_offset, MemOperand(table_base, index, UXTW, 2));
5801
5802 // Jump to target block by branching to table_base(pc related) + offset.
5803 Register target_address = table_base;
5804 __ Add(target_address, table_base, Operand(jump_offset, SXTW));
5805 __ Br(target_address);
Mark Mendellfe57faa2015-09-18 09:26:15 -04005806 }
5807}
5808
Mathieu Chartier3af00dc2016-11-10 11:25:57 -08005809void InstructionCodeGeneratorARM64::GenerateReferenceLoadOneRegister(
5810 HInstruction* instruction,
5811 Location out,
5812 uint32_t offset,
5813 Location maybe_temp,
5814 ReadBarrierOption read_barrier_option) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005815 DataType::Type type = DataType::Type::kReference;
Roland Levillain44015862016-01-22 11:47:17 +00005816 Register out_reg = RegisterFrom(out, type);
Mathieu Chartier3af00dc2016-11-10 11:25:57 -08005817 if (read_barrier_option == kWithReadBarrier) {
Mathieu Chartieraa474eb2016-11-09 15:18:27 -08005818 CHECK(kEmitCompilerReadBarrier);
Roland Levillain44015862016-01-22 11:47:17 +00005819 if (kUseBakerReadBarrier) {
5820 // Load with fast path based Baker's read barrier.
5821 // /* HeapReference<Object> */ out = *(out + offset)
5822 codegen_->GenerateFieldLoadWithBakerReadBarrier(instruction,
5823 out,
5824 out_reg,
5825 offset,
Vladimir Markof4f2daa2017-03-20 18:26:59 +00005826 maybe_temp,
Andreas Gampe3db70682018-12-26 15:12:03 -08005827 /* needs_null_check= */ false,
5828 /* use_load_acquire= */ false);
Roland Levillain44015862016-01-22 11:47:17 +00005829 } else {
5830 // Load with slow path based read barrier.
5831 // Save the value of `out` into `maybe_temp` before overwriting it
5832 // in the following move operation, as we will need it for the
5833 // read barrier below.
Vladimir Markof4f2daa2017-03-20 18:26:59 +00005834 Register temp_reg = RegisterFrom(maybe_temp, type);
Roland Levillain44015862016-01-22 11:47:17 +00005835 __ Mov(temp_reg, out_reg);
5836 // /* HeapReference<Object> */ out = *(out + offset)
5837 __ Ldr(out_reg, HeapOperand(out_reg, offset));
5838 codegen_->GenerateReadBarrierSlow(instruction, out, out, maybe_temp, offset);
5839 }
5840 } else {
5841 // Plain load with no read barrier.
5842 // /* HeapReference<Object> */ out = *(out + offset)
5843 __ Ldr(out_reg, HeapOperand(out_reg, offset));
5844 GetAssembler()->MaybeUnpoisonHeapReference(out_reg);
5845 }
5846}
5847
Mathieu Chartier3af00dc2016-11-10 11:25:57 -08005848void InstructionCodeGeneratorARM64::GenerateReferenceLoadTwoRegisters(
5849 HInstruction* instruction,
5850 Location out,
5851 Location obj,
5852 uint32_t offset,
5853 Location maybe_temp,
5854 ReadBarrierOption read_barrier_option) {
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005855 DataType::Type type = DataType::Type::kReference;
Roland Levillain44015862016-01-22 11:47:17 +00005856 Register out_reg = RegisterFrom(out, type);
5857 Register obj_reg = RegisterFrom(obj, type);
Mathieu Chartier3af00dc2016-11-10 11:25:57 -08005858 if (read_barrier_option == kWithReadBarrier) {
Mathieu Chartieraa474eb2016-11-09 15:18:27 -08005859 CHECK(kEmitCompilerReadBarrier);
Roland Levillain44015862016-01-22 11:47:17 +00005860 if (kUseBakerReadBarrier) {
5861 // Load with fast path based Baker's read barrier.
Roland Levillain44015862016-01-22 11:47:17 +00005862 // /* HeapReference<Object> */ out = *(obj + offset)
5863 codegen_->GenerateFieldLoadWithBakerReadBarrier(instruction,
5864 out,
5865 obj_reg,
5866 offset,
Vladimir Markof4f2daa2017-03-20 18:26:59 +00005867 maybe_temp,
Andreas Gampe3db70682018-12-26 15:12:03 -08005868 /* needs_null_check= */ false,
5869 /* use_load_acquire= */ false);
Roland Levillain44015862016-01-22 11:47:17 +00005870 } else {
5871 // Load with slow path based read barrier.
5872 // /* HeapReference<Object> */ out = *(obj + offset)
5873 __ Ldr(out_reg, HeapOperand(obj_reg, offset));
5874 codegen_->GenerateReadBarrierSlow(instruction, out, out, obj, offset);
5875 }
5876 } else {
5877 // Plain load with no read barrier.
5878 // /* HeapReference<Object> */ out = *(obj + offset)
5879 __ Ldr(out_reg, HeapOperand(obj_reg, offset));
5880 GetAssembler()->MaybeUnpoisonHeapReference(out_reg);
5881 }
5882}
5883
Vladimir Markoca1e0382018-04-11 09:58:41 +00005884void CodeGeneratorARM64::GenerateGcRootFieldLoad(
Mathieu Chartier3af00dc2016-11-10 11:25:57 -08005885 HInstruction* instruction,
5886 Location root,
5887 Register obj,
5888 uint32_t offset,
5889 vixl::aarch64::Label* fixup_label,
5890 ReadBarrierOption read_barrier_option) {
Vladimir Markoaad75c62016-10-03 08:46:48 +00005891 DCHECK(fixup_label == nullptr || offset == 0u);
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01005892 Register root_reg = RegisterFrom(root, DataType::Type::kReference);
Mathieu Chartier3af00dc2016-11-10 11:25:57 -08005893 if (read_barrier_option == kWithReadBarrier) {
Mathieu Chartier31b12e32016-09-02 17:11:57 -07005894 DCHECK(kEmitCompilerReadBarrier);
Roland Levillain44015862016-01-22 11:47:17 +00005895 if (kUseBakerReadBarrier) {
5896 // Fast path implementation of art::ReadBarrier::BarrierForRoot when
Roland Levillainba650a42017-03-06 13:52:32 +00005897 // Baker's read barrier are used.
Roland Levillain44015862016-01-22 11:47:17 +00005898
Vladimir Marko008e09f32018-08-06 15:42:43 +01005899 // Query `art::Thread::Current()->GetIsGcMarking()` (stored in
5900 // the Marking Register) to decide whether we need to enter
5901 // the slow path to mark the GC root.
5902 //
5903 // We use shared thunks for the slow path; shared within the method
5904 // for JIT, across methods for AOT. That thunk checks the reference
5905 // and jumps to the entrypoint if needed.
5906 //
5907 // lr = &return_address;
5908 // GcRoot<mirror::Object> root = *(obj+offset); // Original reference load.
5909 // if (mr) { // Thread::Current()->GetIsGcMarking()
5910 // goto gc_root_thunk<root_reg>(lr)
5911 // }
5912 // return_address:
Roland Levillainba650a42017-03-06 13:52:32 +00005913
Vladimir Marko008e09f32018-08-06 15:42:43 +01005914 UseScratchRegisterScope temps(GetVIXLAssembler());
5915 DCHECK(temps.IsAvailable(ip0));
5916 DCHECK(temps.IsAvailable(ip1));
5917 temps.Exclude(ip0, ip1);
5918 uint32_t custom_data = EncodeBakerReadBarrierGcRootData(root_reg.GetCode());
Roland Levillain44015862016-01-22 11:47:17 +00005919
Vladimir Marko008e09f32018-08-06 15:42:43 +01005920 ExactAssemblyScope guard(GetVIXLAssembler(), 3 * vixl::aarch64::kInstructionSize);
5921 vixl::aarch64::Label return_address;
5922 __ adr(lr, &return_address);
5923 if (fixup_label != nullptr) {
5924 __ bind(fixup_label);
Vladimir Markof4f2daa2017-03-20 18:26:59 +00005925 }
Vladimir Marko008e09f32018-08-06 15:42:43 +01005926 static_assert(BAKER_MARK_INTROSPECTION_GC_ROOT_LDR_OFFSET == -8,
Vladimir Marko94796f82018-08-08 15:15:33 +01005927 "GC root LDR must be 2 instructions (8B) before the return address label.");
Vladimir Marko008e09f32018-08-06 15:42:43 +01005928 __ ldr(root_reg, MemOperand(obj.X(), offset));
5929 EmitBakerReadBarrierCbnz(custom_data);
5930 __ bind(&return_address);
Roland Levillain44015862016-01-22 11:47:17 +00005931 } else {
5932 // GC root loaded through a slow path for read barriers other
5933 // than Baker's.
5934 // /* GcRoot<mirror::Object>* */ root = obj + offset
Vladimir Markocac5a7e2016-02-22 10:39:50 +00005935 if (fixup_label == nullptr) {
5936 __ Add(root_reg.X(), obj.X(), offset);
5937 } else {
Vladimir Markoca1e0382018-04-11 09:58:41 +00005938 EmitAddPlaceholder(fixup_label, root_reg.X(), obj.X());
Vladimir Markocac5a7e2016-02-22 10:39:50 +00005939 }
Roland Levillain44015862016-01-22 11:47:17 +00005940 // /* mirror::Object* */ root = root->Read()
Vladimir Markoca1e0382018-04-11 09:58:41 +00005941 GenerateReadBarrierForRootSlow(instruction, root, root);
Roland Levillain44015862016-01-22 11:47:17 +00005942 }
5943 } else {
5944 // Plain GC root load with no read barrier.
5945 // /* GcRoot<mirror::Object> */ root = *(obj + offset)
Vladimir Markocac5a7e2016-02-22 10:39:50 +00005946 if (fixup_label == nullptr) {
5947 __ Ldr(root_reg, MemOperand(obj, offset));
5948 } else {
Vladimir Markoca1e0382018-04-11 09:58:41 +00005949 EmitLdrOffsetPlaceholder(fixup_label, root_reg, obj.X());
Vladimir Markocac5a7e2016-02-22 10:39:50 +00005950 }
Roland Levillain44015862016-01-22 11:47:17 +00005951 // Note that GC roots are not affected by heap poisoning, thus we
5952 // do not have to unpoison `root_reg` here.
5953 }
Andreas Gampe3db70682018-12-26 15:12:03 -08005954 MaybeGenerateMarkingRegisterCheck(/* code= */ __LINE__);
Roland Levillain44015862016-01-22 11:47:17 +00005955}
5956
Vladimir Marko94796f82018-08-08 15:15:33 +01005957void CodeGeneratorARM64::GenerateUnsafeCasOldValueMovWithBakerReadBarrier(
5958 vixl::aarch64::Register marked,
5959 vixl::aarch64::Register old_value) {
5960 DCHECK(kEmitCompilerReadBarrier);
5961 DCHECK(kUseBakerReadBarrier);
5962
5963 // Similar to the Baker RB path in GenerateGcRootFieldLoad(), with a MOV instead of LDR.
5964 uint32_t custom_data = EncodeBakerReadBarrierGcRootData(marked.GetCode());
5965
5966 ExactAssemblyScope guard(GetVIXLAssembler(), 3 * vixl::aarch64::kInstructionSize);
5967 vixl::aarch64::Label return_address;
5968 __ adr(lr, &return_address);
5969 static_assert(BAKER_MARK_INTROSPECTION_GC_ROOT_LDR_OFFSET == -8,
5970 "GC root LDR must be 2 instructions (8B) before the return address label.");
5971 __ mov(marked, old_value);
5972 EmitBakerReadBarrierCbnz(custom_data);
5973 __ bind(&return_address);
5974}
5975
Roland Levillain44015862016-01-22 11:47:17 +00005976void CodeGeneratorARM64::GenerateFieldLoadWithBakerReadBarrier(HInstruction* instruction,
5977 Location ref,
Vladimir Marko248141f2018-08-10 10:40:07 +01005978 vixl::aarch64::Register obj,
5979 const vixl::aarch64::MemOperand& src,
Roland Levillain44015862016-01-22 11:47:17 +00005980 bool needs_null_check,
5981 bool use_load_acquire) {
5982 DCHECK(kEmitCompilerReadBarrier);
5983 DCHECK(kUseBakerReadBarrier);
5984
Vladimir Marko0ecac682018-08-07 10:40:38 +01005985 // Query `art::Thread::Current()->GetIsGcMarking()` (stored in the
5986 // Marking Register) to decide whether we need to enter the slow
5987 // path to mark the reference. Then, in the slow path, check the
5988 // gray bit in the lock word of the reference's holder (`obj`) to
5989 // decide whether to mark `ref` or not.
5990 //
5991 // We use shared thunks for the slow path; shared within the method
5992 // for JIT, across methods for AOT. That thunk checks the holder
5993 // and jumps to the entrypoint if needed. If the holder is not gray,
5994 // it creates a fake dependency and returns to the LDR instruction.
5995 //
5996 // lr = &gray_return_address;
5997 // if (mr) { // Thread::Current()->GetIsGcMarking()
5998 // goto field_thunk<holder_reg, base_reg, use_load_acquire>(lr)
5999 // }
6000 // not_gray_return_address:
6001 // // Original reference load. If the offset is too large to fit
6002 // // into LDR, we use an adjusted base register here.
6003 // HeapReference<mirror::Object> reference = *(obj+offset);
6004 // gray_return_address:
Vladimir Markof4f2daa2017-03-20 18:26:59 +00006005
Vladimir Marko248141f2018-08-10 10:40:07 +01006006 DCHECK(src.GetAddrMode() == vixl::aarch64::Offset);
6007 DCHECK_ALIGNED(src.GetOffset(), sizeof(mirror::HeapReference<mirror::Object>));
6008
6009 UseScratchRegisterScope temps(GetVIXLAssembler());
6010 DCHECK(temps.IsAvailable(ip0));
6011 DCHECK(temps.IsAvailable(ip1));
6012 temps.Exclude(ip0, ip1);
6013 uint32_t custom_data = use_load_acquire
6014 ? EncodeBakerReadBarrierAcquireData(src.GetBaseRegister().GetCode(), obj.GetCode())
6015 : EncodeBakerReadBarrierFieldData(src.GetBaseRegister().GetCode(), obj.GetCode());
6016
6017 {
6018 ExactAssemblyScope guard(GetVIXLAssembler(),
6019 (kPoisonHeapReferences ? 4u : 3u) * vixl::aarch64::kInstructionSize);
6020 vixl::aarch64::Label return_address;
6021 __ adr(lr, &return_address);
6022 EmitBakerReadBarrierCbnz(custom_data);
6023 static_assert(BAKER_MARK_INTROSPECTION_FIELD_LDR_OFFSET == (kPoisonHeapReferences ? -8 : -4),
6024 "Field LDR must be 1 instruction (4B) before the return address label; "
6025 " 2 instructions (8B) for heap poisoning.");
6026 Register ref_reg = RegisterFrom(ref, DataType::Type::kReference);
6027 if (use_load_acquire) {
6028 DCHECK_EQ(src.GetOffset(), 0);
6029 __ ldar(ref_reg, src);
6030 } else {
6031 __ ldr(ref_reg, src);
6032 }
6033 if (needs_null_check) {
6034 MaybeRecordImplicitNullCheck(instruction);
6035 }
6036 // Unpoison the reference explicitly if needed. MaybeUnpoisonHeapReference() uses
6037 // macro instructions disallowed in ExactAssemblyScope.
6038 if (kPoisonHeapReferences) {
6039 __ neg(ref_reg, Operand(ref_reg));
6040 }
6041 __ bind(&return_address);
6042 }
Andreas Gampe3db70682018-12-26 15:12:03 -08006043 MaybeGenerateMarkingRegisterCheck(/* code= */ __LINE__, /* temp_loc= */ LocationFrom(ip1));
Vladimir Marko248141f2018-08-10 10:40:07 +01006044}
6045
6046void CodeGeneratorARM64::GenerateFieldLoadWithBakerReadBarrier(HInstruction* instruction,
6047 Location ref,
6048 Register obj,
6049 uint32_t offset,
6050 Location maybe_temp,
6051 bool needs_null_check,
6052 bool use_load_acquire) {
Vladimir Marko0ecac682018-08-07 10:40:38 +01006053 DCHECK_ALIGNED(offset, sizeof(mirror::HeapReference<mirror::Object>));
6054 Register base = obj;
6055 if (use_load_acquire) {
6056 DCHECK(maybe_temp.IsRegister());
6057 base = WRegisterFrom(maybe_temp);
6058 __ Add(base, obj, offset);
6059 offset = 0u;
6060 } else if (offset >= kReferenceLoadMinFarOffset) {
6061 DCHECK(maybe_temp.IsRegister());
6062 base = WRegisterFrom(maybe_temp);
6063 static_assert(IsPowerOfTwo(kReferenceLoadMinFarOffset), "Expecting a power of 2.");
6064 __ Add(base, obj, Operand(offset & ~(kReferenceLoadMinFarOffset - 1u)));
6065 offset &= (kReferenceLoadMinFarOffset - 1u);
Vladimir Markof4f2daa2017-03-20 18:26:59 +00006066 }
Vladimir Marko248141f2018-08-10 10:40:07 +01006067 MemOperand src(base.X(), offset);
6068 GenerateFieldLoadWithBakerReadBarrier(
6069 instruction, ref, obj, src, needs_null_check, use_load_acquire);
Roland Levillain44015862016-01-22 11:47:17 +00006070}
6071
Artem Serov0806f582018-10-11 20:14:20 +01006072void CodeGeneratorARM64::GenerateArrayLoadWithBakerReadBarrier(HArrayGet* instruction,
6073 Location ref,
Scott Wakeling97c72b72016-06-24 16:19:36 +01006074 Register obj,
Roland Levillain44015862016-01-22 11:47:17 +00006075 uint32_t data_offset,
6076 Location index,
Roland Levillain44015862016-01-22 11:47:17 +00006077 bool needs_null_check) {
6078 DCHECK(kEmitCompilerReadBarrier);
6079 DCHECK(kUseBakerReadBarrier);
6080
Vladimir Marko66d691d2017-04-07 17:53:39 +01006081 static_assert(
6082 sizeof(mirror::HeapReference<mirror::Object>) == sizeof(int32_t),
6083 "art::mirror::HeapReference<art::mirror::Object> and int32_t have different sizes.");
Vladimir Marko0ebe0d82017-09-21 22:50:39 +01006084 size_t scale_factor = DataType::SizeShift(DataType::Type::kReference);
Vladimir Marko66d691d2017-04-07 17:53:39 +01006085
Vladimir Marko008e09f32018-08-06 15:42:43 +01006086 // Query `art::Thread::Current()->GetIsGcMarking()` (stored in the
6087 // Marking Register) to decide whether we need to enter the slow
6088 // path to mark the reference. Then, in the slow path, check the
6089 // gray bit in the lock word of the reference's holder (`obj`) to
6090 // decide whether to mark `ref` or not.
6091 //
6092 // We use shared thunks for the slow path; shared within the method
6093 // for JIT, across methods for AOT. That thunk checks the holder
6094 // and jumps to the entrypoint if needed. If the holder is not gray,
6095 // it creates a fake dependency and returns to the LDR instruction.
6096 //
6097 // lr = &gray_return_address;
6098 // if (mr) { // Thread::Current()->GetIsGcMarking()
6099 // goto array_thunk<base_reg>(lr)
6100 // }
6101 // not_gray_return_address:
6102 // // Original reference load. If the offset is too large to fit
6103 // // into LDR, we use an adjusted base register here.
6104 // HeapReference<mirror::Object> reference = data[index];
6105 // gray_return_address:
Vladimir Marko66d691d2017-04-07 17:53:39 +01006106
Vladimir Marko008e09f32018-08-06 15:42:43 +01006107 DCHECK(index.IsValid());
6108 Register index_reg = RegisterFrom(index, DataType::Type::kInt32);
6109 Register ref_reg = RegisterFrom(ref, DataType::Type::kReference);
Vladimir Marko66d691d2017-04-07 17:53:39 +01006110
Vladimir Marko008e09f32018-08-06 15:42:43 +01006111 UseScratchRegisterScope temps(GetVIXLAssembler());
6112 DCHECK(temps.IsAvailable(ip0));
6113 DCHECK(temps.IsAvailable(ip1));
6114 temps.Exclude(ip0, ip1);
Artem Serov0806f582018-10-11 20:14:20 +01006115
6116 Register temp;
6117 if (instruction->GetArray()->IsIntermediateAddress()) {
6118 // We do not need to compute the intermediate address from the array: the
6119 // input instruction has done it already. See the comment in
6120 // `TryExtractArrayAccessAddress()`.
6121 if (kIsDebugBuild) {
6122 HIntermediateAddress* interm_addr = instruction->GetArray()->AsIntermediateAddress();
6123 DCHECK_EQ(interm_addr->GetOffset()->AsIntConstant()->GetValueAsUint64(), data_offset);
6124 }
6125 temp = obj;
6126 } else {
6127 temp = WRegisterFrom(instruction->GetLocations()->GetTemp(0));
6128 __ Add(temp.X(), obj.X(), Operand(data_offset));
6129 }
6130
Vladimir Marko008e09f32018-08-06 15:42:43 +01006131 uint32_t custom_data = EncodeBakerReadBarrierArrayData(temp.GetCode());
Vladimir Marko66d691d2017-04-07 17:53:39 +01006132
Vladimir Marko008e09f32018-08-06 15:42:43 +01006133 {
6134 ExactAssemblyScope guard(GetVIXLAssembler(),
6135 (kPoisonHeapReferences ? 4u : 3u) * vixl::aarch64::kInstructionSize);
6136 vixl::aarch64::Label return_address;
6137 __ adr(lr, &return_address);
6138 EmitBakerReadBarrierCbnz(custom_data);
6139 static_assert(BAKER_MARK_INTROSPECTION_ARRAY_LDR_OFFSET == (kPoisonHeapReferences ? -8 : -4),
6140 "Array LDR must be 1 instruction (4B) before the return address label; "
6141 " 2 instructions (8B) for heap poisoning.");
6142 __ ldr(ref_reg, MemOperand(temp.X(), index_reg.X(), LSL, scale_factor));
6143 DCHECK(!needs_null_check); // The thunk cannot handle the null check.
6144 // Unpoison the reference explicitly if needed. MaybeUnpoisonHeapReference() uses
6145 // macro instructions disallowed in ExactAssemblyScope.
6146 if (kPoisonHeapReferences) {
6147 __ neg(ref_reg, Operand(ref_reg));
Roland Levillain2b03a1f2017-06-06 16:09:59 +01006148 }
Vladimir Marko008e09f32018-08-06 15:42:43 +01006149 __ bind(&return_address);
Vladimir Marko66d691d2017-04-07 17:53:39 +01006150 }
Andreas Gampe3db70682018-12-26 15:12:03 -08006151 MaybeGenerateMarkingRegisterCheck(/* code= */ __LINE__, /* temp_loc= */ LocationFrom(ip1));
Roland Levillain44015862016-01-22 11:47:17 +00006152}
6153
Roland Levillain2b03a1f2017-06-06 16:09:59 +01006154void CodeGeneratorARM64::MaybeGenerateMarkingRegisterCheck(int code, Location temp_loc) {
6155 // The following condition is a compile-time one, so it does not have a run-time cost.
6156 if (kEmitCompilerReadBarrier && kUseBakerReadBarrier && kIsDebugBuild) {
6157 // The following condition is a run-time one; it is executed after the
6158 // previous compile-time test, to avoid penalizing non-debug builds.
6159 if (GetCompilerOptions().EmitRunTimeChecksInDebugMode()) {
6160 UseScratchRegisterScope temps(GetVIXLAssembler());
6161 Register temp = temp_loc.IsValid() ? WRegisterFrom(temp_loc) : temps.AcquireW();
6162 GetAssembler()->GenerateMarkingRegisterCheck(temp, code);
6163 }
6164 }
6165}
6166
Roland Levillain44015862016-01-22 11:47:17 +00006167void CodeGeneratorARM64::GenerateReadBarrierSlow(HInstruction* instruction,
6168 Location out,
6169 Location ref,
6170 Location obj,
6171 uint32_t offset,
6172 Location index) {
Roland Levillain22ccc3a2015-11-24 13:10:05 +00006173 DCHECK(kEmitCompilerReadBarrier);
6174
Roland Levillain44015862016-01-22 11:47:17 +00006175 // Insert a slow path based read barrier *after* the reference load.
6176 //
Roland Levillain22ccc3a2015-11-24 13:10:05 +00006177 // If heap poisoning is enabled, the unpoisoning of the loaded
6178 // reference will be carried out by the runtime within the slow
6179 // path.
6180 //
6181 // Note that `ref` currently does not get unpoisoned (when heap
6182 // poisoning is enabled), which is alright as the `ref` argument is
6183 // not used by the artReadBarrierSlow entry point.
6184 //
6185 // TODO: Unpoison `ref` when it is used by artReadBarrierSlow.
Vladimir Marko174b2e22017-10-12 13:34:49 +01006186 SlowPathCodeARM64* slow_path = new (GetScopedAllocator())
Roland Levillain22ccc3a2015-11-24 13:10:05 +00006187 ReadBarrierForHeapReferenceSlowPathARM64(instruction, out, ref, obj, offset, index);
6188 AddSlowPath(slow_path);
6189
Roland Levillain22ccc3a2015-11-24 13:10:05 +00006190 __ B(slow_path->GetEntryLabel());
6191 __ Bind(slow_path->GetExitLabel());
6192}
6193
Roland Levillain44015862016-01-22 11:47:17 +00006194void CodeGeneratorARM64::MaybeGenerateReadBarrierSlow(HInstruction* instruction,
6195 Location out,
6196 Location ref,
6197 Location obj,
6198 uint32_t offset,
6199 Location index) {
Roland Levillain22ccc3a2015-11-24 13:10:05 +00006200 if (kEmitCompilerReadBarrier) {
Roland Levillain44015862016-01-22 11:47:17 +00006201 // Baker's read barriers shall be handled by the fast path
6202 // (CodeGeneratorARM64::GenerateReferenceLoadWithBakerReadBarrier).
6203 DCHECK(!kUseBakerReadBarrier);
Roland Levillain22ccc3a2015-11-24 13:10:05 +00006204 // If heap poisoning is enabled, unpoisoning will be taken care of
6205 // by the runtime within the slow path.
Roland Levillain44015862016-01-22 11:47:17 +00006206 GenerateReadBarrierSlow(instruction, out, ref, obj, offset, index);
Roland Levillain22ccc3a2015-11-24 13:10:05 +00006207 } else if (kPoisonHeapReferences) {
6208 GetAssembler()->UnpoisonHeapReference(WRegisterFrom(out));
6209 }
6210}
6211
Roland Levillain44015862016-01-22 11:47:17 +00006212void CodeGeneratorARM64::GenerateReadBarrierForRootSlow(HInstruction* instruction,
6213 Location out,
6214 Location root) {
Roland Levillain22ccc3a2015-11-24 13:10:05 +00006215 DCHECK(kEmitCompilerReadBarrier);
6216
Roland Levillain44015862016-01-22 11:47:17 +00006217 // Insert a slow path based read barrier *after* the GC root load.
6218 //
Roland Levillain22ccc3a2015-11-24 13:10:05 +00006219 // Note that GC roots are not affected by heap poisoning, so we do
6220 // not need to do anything special for this here.
6221 SlowPathCodeARM64* slow_path =
Vladimir Marko174b2e22017-10-12 13:34:49 +01006222 new (GetScopedAllocator()) ReadBarrierForRootSlowPathARM64(instruction, out, root);
Roland Levillain22ccc3a2015-11-24 13:10:05 +00006223 AddSlowPath(slow_path);
6224
Roland Levillain22ccc3a2015-11-24 13:10:05 +00006225 __ B(slow_path->GetEntryLabel());
6226 __ Bind(slow_path->GetExitLabel());
6227}
6228
Nicolas Geoffraya42363f2015-12-17 14:57:09 +00006229void LocationsBuilderARM64::VisitClassTableGet(HClassTableGet* instruction) {
6230 LocationSummary* locations =
Vladimir Markoca6fff82017-10-03 14:49:14 +01006231 new (GetGraph()->GetAllocator()) LocationSummary(instruction, LocationSummary::kNoCall);
Nicolas Geoffraya42363f2015-12-17 14:57:09 +00006232 locations->SetInAt(0, Location::RequiresRegister());
6233 locations->SetOut(Location::RequiresRegister());
6234}
6235
6236void InstructionCodeGeneratorARM64::VisitClassTableGet(HClassTableGet* instruction) {
6237 LocationSummary* locations = instruction->GetLocations();
Vladimir Markoa1de9182016-02-25 11:37:38 +00006238 if (instruction->GetTableKind() == HClassTableGet::TableKind::kVTable) {
Nicolas Geoffrayff484b92016-07-13 14:13:48 +01006239 uint32_t method_offset = mirror::Class::EmbeddedVTableEntryOffset(
Nicolas Geoffraya42363f2015-12-17 14:57:09 +00006240 instruction->GetIndex(), kArm64PointerSize).SizeValue();
Nicolas Geoffrayff484b92016-07-13 14:13:48 +01006241 __ Ldr(XRegisterFrom(locations->Out()),
6242 MemOperand(XRegisterFrom(locations->InAt(0)), method_offset));
Nicolas Geoffraya42363f2015-12-17 14:57:09 +00006243 } else {
Nicolas Geoffrayff484b92016-07-13 14:13:48 +01006244 uint32_t method_offset = static_cast<uint32_t>(ImTable::OffsetOfElement(
Matthew Gharrity465ecc82016-07-19 21:32:52 +00006245 instruction->GetIndex(), kArm64PointerSize));
Artem Udovichenkoa62cb9b2016-06-30 09:18:25 +00006246 __ Ldr(XRegisterFrom(locations->Out()), MemOperand(XRegisterFrom(locations->InAt(0)),
6247 mirror::Class::ImtPtrOffset(kArm64PointerSize).Uint32Value()));
Nicolas Geoffrayff484b92016-07-13 14:13:48 +01006248 __ Ldr(XRegisterFrom(locations->Out()),
6249 MemOperand(XRegisterFrom(locations->Out()), method_offset));
Nicolas Geoffraya42363f2015-12-17 14:57:09 +00006250 }
Nicolas Geoffraya42363f2015-12-17 14:57:09 +00006251}
6252
Nicolas Geoffray22384ae2016-12-12 22:33:36 +00006253static void PatchJitRootUse(uint8_t* code,
6254 const uint8_t* roots_data,
6255 vixl::aarch64::Literal<uint32_t>* literal,
6256 uint64_t index_in_table) {
6257 uint32_t literal_offset = literal->GetOffset();
6258 uintptr_t address =
6259 reinterpret_cast<uintptr_t>(roots_data) + index_in_table * sizeof(GcRoot<mirror::Object>);
6260 uint8_t* data = code + literal_offset;
6261 reinterpret_cast<uint32_t*>(data)[0] = dchecked_integral_cast<uint32_t>(address);
6262}
6263
Nicolas Geoffray132d8362016-11-16 09:19:42 +00006264void CodeGeneratorARM64::EmitJitRootPatches(uint8_t* code, const uint8_t* roots_data) {
6265 for (const auto& entry : jit_string_patches_) {
Vladimir Marko7d157fc2017-05-10 16:29:23 +01006266 const StringReference& string_reference = entry.first;
6267 vixl::aarch64::Literal<uint32_t>* table_entry_literal = entry.second;
Vladimir Marko174b2e22017-10-12 13:34:49 +01006268 uint64_t index_in_table = GetJitStringRootIndex(string_reference);
Vladimir Marko7d157fc2017-05-10 16:29:23 +01006269 PatchJitRootUse(code, roots_data, table_entry_literal, index_in_table);
Nicolas Geoffray22384ae2016-12-12 22:33:36 +00006270 }
6271 for (const auto& entry : jit_class_patches_) {
Vladimir Marko7d157fc2017-05-10 16:29:23 +01006272 const TypeReference& type_reference = entry.first;
6273 vixl::aarch64::Literal<uint32_t>* table_entry_literal = entry.second;
Vladimir Marko174b2e22017-10-12 13:34:49 +01006274 uint64_t index_in_table = GetJitClassRootIndex(type_reference);
Vladimir Marko7d157fc2017-05-10 16:29:23 +01006275 PatchJitRootUse(code, roots_data, table_entry_literal, index_in_table);
Nicolas Geoffray132d8362016-11-16 09:19:42 +00006276 }
6277}
Nicolas Geoffraya42363f2015-12-17 14:57:09 +00006278
Alexandre Rames67555f72014-11-18 10:55:16 +00006279#undef __
6280#undef QUICK_ENTRY_POINT
6281
Vladimir Markoca1e0382018-04-11 09:58:41 +00006282#define __ assembler.GetVIXLAssembler()->
6283
6284static void EmitGrayCheckAndFastPath(arm64::Arm64Assembler& assembler,
6285 vixl::aarch64::Register base_reg,
6286 vixl::aarch64::MemOperand& lock_word,
Vladimir Marko7a695052018-04-12 10:26:50 +01006287 vixl::aarch64::Label* slow_path,
6288 vixl::aarch64::Label* throw_npe = nullptr) {
Vladimir Markoca1e0382018-04-11 09:58:41 +00006289 // Load the lock word containing the rb_state.
6290 __ Ldr(ip0.W(), lock_word);
6291 // Given the numeric representation, it's enough to check the low bit of the rb_state.
Roland Levillain14e5a292018-06-28 12:00:56 +01006292 static_assert(ReadBarrier::NonGrayState() == 0, "Expecting non-gray to have value 0");
Vladimir Markoca1e0382018-04-11 09:58:41 +00006293 static_assert(ReadBarrier::GrayState() == 1, "Expecting gray to have value 1");
6294 __ Tbnz(ip0.W(), LockWord::kReadBarrierStateShift, slow_path);
6295 static_assert(
6296 BAKER_MARK_INTROSPECTION_ARRAY_LDR_OFFSET == BAKER_MARK_INTROSPECTION_FIELD_LDR_OFFSET,
6297 "Field and array LDR offsets must be the same to reuse the same code.");
Vladimir Marko7a695052018-04-12 10:26:50 +01006298 // To throw NPE, we return to the fast path; the artificial dependence below does not matter.
6299 if (throw_npe != nullptr) {
6300 __ Bind(throw_npe);
6301 }
Vladimir Markoca1e0382018-04-11 09:58:41 +00006302 // Adjust the return address back to the LDR (1 instruction; 2 for heap poisoning).
6303 static_assert(BAKER_MARK_INTROSPECTION_FIELD_LDR_OFFSET == (kPoisonHeapReferences ? -8 : -4),
6304 "Field LDR must be 1 instruction (4B) before the return address label; "
6305 " 2 instructions (8B) for heap poisoning.");
6306 __ Add(lr, lr, BAKER_MARK_INTROSPECTION_FIELD_LDR_OFFSET);
6307 // Introduce a dependency on the lock_word including rb_state,
6308 // to prevent load-load reordering, and without using
6309 // a memory barrier (which would be more expensive).
6310 __ Add(base_reg, base_reg, Operand(ip0, LSR, 32));
6311 __ Br(lr); // And return back to the function.
6312 // Note: The fake dependency is unnecessary for the slow path.
6313}
6314
6315// Load the read barrier introspection entrypoint in register `entrypoint`.
6316static void LoadReadBarrierMarkIntrospectionEntrypoint(arm64::Arm64Assembler& assembler,
6317 vixl::aarch64::Register entrypoint) {
6318 // entrypoint = Thread::Current()->pReadBarrierMarkReg16, i.e. pReadBarrierMarkIntrospection.
6319 DCHECK_EQ(ip0.GetCode(), 16u);
6320 const int32_t entry_point_offset =
6321 Thread::ReadBarrierMarkEntryPointsOffset<kArm64PointerSize>(ip0.GetCode());
6322 __ Ldr(entrypoint, MemOperand(tr, entry_point_offset));
6323}
6324
6325void CodeGeneratorARM64::CompileBakerReadBarrierThunk(Arm64Assembler& assembler,
6326 uint32_t encoded_data,
6327 /*out*/ std::string* debug_name) {
6328 BakerReadBarrierKind kind = BakerReadBarrierKindField::Decode(encoded_data);
6329 switch (kind) {
Vladimir Marko0ecac682018-08-07 10:40:38 +01006330 case BakerReadBarrierKind::kField:
6331 case BakerReadBarrierKind::kAcquire: {
Vladimir Markoca1e0382018-04-11 09:58:41 +00006332 auto base_reg =
6333 Register::GetXRegFromCode(BakerReadBarrierFirstRegField::Decode(encoded_data));
6334 CheckValidReg(base_reg.GetCode());
6335 auto holder_reg =
6336 Register::GetXRegFromCode(BakerReadBarrierSecondRegField::Decode(encoded_data));
6337 CheckValidReg(holder_reg.GetCode());
6338 UseScratchRegisterScope temps(assembler.GetVIXLAssembler());
6339 temps.Exclude(ip0, ip1);
Vladimir Marko7a695052018-04-12 10:26:50 +01006340 // If base_reg differs from holder_reg, the offset was too large and we must have emitted
6341 // an explicit null check before the load. Otherwise, for implicit null checks, we need to
6342 // null-check the holder as we do not necessarily do that check before going to the thunk.
6343 vixl::aarch64::Label throw_npe_label;
6344 vixl::aarch64::Label* throw_npe = nullptr;
6345 if (GetCompilerOptions().GetImplicitNullChecks() && holder_reg.Is(base_reg)) {
6346 throw_npe = &throw_npe_label;
6347 __ Cbz(holder_reg.W(), throw_npe);
Vladimir Markoca1e0382018-04-11 09:58:41 +00006348 }
Vladimir Marko7a695052018-04-12 10:26:50 +01006349 // Check if the holder is gray and, if not, add fake dependency to the base register
6350 // and return to the LDR instruction to load the reference. Otherwise, use introspection
6351 // to load the reference and call the entrypoint that performs further checks on the
6352 // reference and marks it if needed.
Vladimir Markoca1e0382018-04-11 09:58:41 +00006353 vixl::aarch64::Label slow_path;
6354 MemOperand lock_word(holder_reg, mirror::Object::MonitorOffset().Int32Value());
Vladimir Marko7a695052018-04-12 10:26:50 +01006355 EmitGrayCheckAndFastPath(assembler, base_reg, lock_word, &slow_path, throw_npe);
Vladimir Markoca1e0382018-04-11 09:58:41 +00006356 __ Bind(&slow_path);
Vladimir Marko0ecac682018-08-07 10:40:38 +01006357 if (kind == BakerReadBarrierKind::kField) {
6358 MemOperand ldr_address(lr, BAKER_MARK_INTROSPECTION_FIELD_LDR_OFFSET);
6359 __ Ldr(ip0.W(), ldr_address); // Load the LDR (immediate) unsigned offset.
6360 LoadReadBarrierMarkIntrospectionEntrypoint(assembler, ip1);
6361 __ Ubfx(ip0.W(), ip0.W(), 10, 12); // Extract the offset.
6362 __ Ldr(ip0.W(), MemOperand(base_reg, ip0, LSL, 2)); // Load the reference.
6363 } else {
6364 DCHECK(kind == BakerReadBarrierKind::kAcquire);
6365 DCHECK(!base_reg.Is(holder_reg));
6366 LoadReadBarrierMarkIntrospectionEntrypoint(assembler, ip1);
6367 __ Ldar(ip0.W(), MemOperand(base_reg));
6368 }
Vladimir Markoca1e0382018-04-11 09:58:41 +00006369 // Do not unpoison. With heap poisoning enabled, the entrypoint expects a poisoned reference.
6370 __ Br(ip1); // Jump to the entrypoint.
Vladimir Markoca1e0382018-04-11 09:58:41 +00006371 break;
6372 }
6373 case BakerReadBarrierKind::kArray: {
6374 auto base_reg =
6375 Register::GetXRegFromCode(BakerReadBarrierFirstRegField::Decode(encoded_data));
6376 CheckValidReg(base_reg.GetCode());
6377 DCHECK_EQ(kBakerReadBarrierInvalidEncodedReg,
6378 BakerReadBarrierSecondRegField::Decode(encoded_data));
6379 UseScratchRegisterScope temps(assembler.GetVIXLAssembler());
6380 temps.Exclude(ip0, ip1);
6381 vixl::aarch64::Label slow_path;
6382 int32_t data_offset =
6383 mirror::Array::DataOffset(Primitive::ComponentSize(Primitive::kPrimNot)).Int32Value();
6384 MemOperand lock_word(base_reg, mirror::Object::MonitorOffset().Int32Value() - data_offset);
6385 DCHECK_LT(lock_word.GetOffset(), 0);
6386 EmitGrayCheckAndFastPath(assembler, base_reg, lock_word, &slow_path);
6387 __ Bind(&slow_path);
6388 MemOperand ldr_address(lr, BAKER_MARK_INTROSPECTION_ARRAY_LDR_OFFSET);
6389 __ Ldr(ip0.W(), ldr_address); // Load the LDR (register) unsigned offset.
6390 LoadReadBarrierMarkIntrospectionEntrypoint(assembler, ip1);
6391 __ Ubfx(ip0, ip0, 16, 6); // Extract the index register, plus 32 (bit 21 is set).
6392 __ Bfi(ip1, ip0, 3, 6); // Insert ip0 to the entrypoint address to create
6393 // a switch case target based on the index register.
6394 __ Mov(ip0, base_reg); // Move the base register to ip0.
6395 __ Br(ip1); // Jump to the entrypoint's array switch case.
6396 break;
6397 }
6398 case BakerReadBarrierKind::kGcRoot: {
6399 // Check if the reference needs to be marked and if so (i.e. not null, not marked yet
6400 // and it does not have a forwarding address), call the correct introspection entrypoint;
6401 // otherwise return the reference (or the extracted forwarding address).
6402 // There is no gray bit check for GC roots.
6403 auto root_reg =
6404 Register::GetWRegFromCode(BakerReadBarrierFirstRegField::Decode(encoded_data));
6405 CheckValidReg(root_reg.GetCode());
6406 DCHECK_EQ(kBakerReadBarrierInvalidEncodedReg,
6407 BakerReadBarrierSecondRegField::Decode(encoded_data));
6408 UseScratchRegisterScope temps(assembler.GetVIXLAssembler());
6409 temps.Exclude(ip0, ip1);
6410 vixl::aarch64::Label return_label, not_marked, forwarding_address;
6411 __ Cbz(root_reg, &return_label);
6412 MemOperand lock_word(root_reg.X(), mirror::Object::MonitorOffset().Int32Value());
6413 __ Ldr(ip0.W(), lock_word);
6414 __ Tbz(ip0.W(), LockWord::kMarkBitStateShift, &not_marked);
6415 __ Bind(&return_label);
6416 __ Br(lr);
6417 __ Bind(&not_marked);
6418 __ Tst(ip0.W(), Operand(ip0.W(), LSL, 1));
6419 __ B(&forwarding_address, mi);
6420 LoadReadBarrierMarkIntrospectionEntrypoint(assembler, ip1);
6421 // Adjust the art_quick_read_barrier_mark_introspection address in IP1 to
6422 // art_quick_read_barrier_mark_introspection_gc_roots.
6423 __ Add(ip1, ip1, Operand(BAKER_MARK_INTROSPECTION_GC_ROOT_ENTRYPOINT_OFFSET));
6424 __ Mov(ip0.W(), root_reg);
6425 __ Br(ip1);
6426 __ Bind(&forwarding_address);
6427 __ Lsl(root_reg, ip0.W(), LockWord::kForwardingAddressShift);
6428 __ Br(lr);
6429 break;
6430 }
6431 default:
6432 LOG(FATAL) << "Unexpected kind: " << static_cast<uint32_t>(kind);
6433 UNREACHABLE();
6434 }
6435
Vladimir Marko966b46f2018-08-03 10:20:19 +00006436 // For JIT, the slow path is considered part of the compiled method,
6437 // so JIT should pass null as `debug_name`. Tests may not have a runtime.
6438 DCHECK(Runtime::Current() == nullptr ||
6439 !Runtime::Current()->UseJitCompilation() ||
6440 debug_name == nullptr);
6441 if (debug_name != nullptr && GetCompilerOptions().GenerateAnyDebugInfo()) {
Vladimir Markoca1e0382018-04-11 09:58:41 +00006442 std::ostringstream oss;
6443 oss << "BakerReadBarrierThunk";
6444 switch (kind) {
6445 case BakerReadBarrierKind::kField:
6446 oss << "Field_r" << BakerReadBarrierFirstRegField::Decode(encoded_data)
6447 << "_r" << BakerReadBarrierSecondRegField::Decode(encoded_data);
6448 break;
Vladimir Marko0ecac682018-08-07 10:40:38 +01006449 case BakerReadBarrierKind::kAcquire:
6450 oss << "Acquire_r" << BakerReadBarrierFirstRegField::Decode(encoded_data)
6451 << "_r" << BakerReadBarrierSecondRegField::Decode(encoded_data);
6452 break;
Vladimir Markoca1e0382018-04-11 09:58:41 +00006453 case BakerReadBarrierKind::kArray:
6454 oss << "Array_r" << BakerReadBarrierFirstRegField::Decode(encoded_data);
6455 DCHECK_EQ(kBakerReadBarrierInvalidEncodedReg,
6456 BakerReadBarrierSecondRegField::Decode(encoded_data));
6457 break;
6458 case BakerReadBarrierKind::kGcRoot:
6459 oss << "GcRoot_r" << BakerReadBarrierFirstRegField::Decode(encoded_data);
6460 DCHECK_EQ(kBakerReadBarrierInvalidEncodedReg,
6461 BakerReadBarrierSecondRegField::Decode(encoded_data));
6462 break;
6463 }
6464 *debug_name = oss.str();
6465 }
6466}
6467
6468#undef __
6469
Alexandre Rames5319def2014-10-23 10:03:10 +01006470} // namespace arm64
6471} // namespace art