blob: 1f69eb5aa2a77e2972d68e078abd4170aa9e6f9e [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_
18#define ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_
Brian Carlstrom7940e442013-07-12 13:46:57 -070019
20#include "invoke_type.h"
21#include "compiled_method.h"
22#include "dex/compiler_enums.h"
23#include "dex/compiler_ir.h"
Bill Buzbee00e1ec62014-02-27 23:44:13 +000024#include "dex/reg_storage.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070025#include "dex/backend.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070026#include "driver/compiler_driver.h"
Brian Carlstroma1ce1fe2014-02-24 23:23:58 -080027#include "leb128.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070028#include "safe_map.h"
Nicolas Geoffray818f2102014-02-18 16:43:35 +000029#include "utils/arena_allocator.h"
30#include "utils/growable_array.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070031
32namespace art {
33
buzbee0d829482013-10-11 15:24:55 -070034/*
35 * TODO: refactoring pass to move these (and other) typdefs towards usage style of runtime to
36 * add type safety (see runtime/offsets.h).
37 */
38typedef uint32_t DexOffset; // Dex offset in code units.
39typedef uint16_t NarrowDexOffset; // For use in structs, Dex offsets range from 0 .. 0xffff.
40typedef uint32_t CodeOffset; // Native code offset in bytes.
41
Brian Carlstrom7940e442013-07-12 13:46:57 -070042// Set to 1 to measure cost of suspend check.
43#define NO_SUSPEND 0
44
45#define IS_BINARY_OP (1ULL << kIsBinaryOp)
46#define IS_BRANCH (1ULL << kIsBranch)
47#define IS_IT (1ULL << kIsIT)
48#define IS_LOAD (1ULL << kMemLoad)
49#define IS_QUAD_OP (1ULL << kIsQuadOp)
50#define IS_QUIN_OP (1ULL << kIsQuinOp)
51#define IS_SEXTUPLE_OP (1ULL << kIsSextupleOp)
52#define IS_STORE (1ULL << kMemStore)
53#define IS_TERTIARY_OP (1ULL << kIsTertiaryOp)
54#define IS_UNARY_OP (1ULL << kIsUnaryOp)
55#define NEEDS_FIXUP (1ULL << kPCRelFixup)
56#define NO_OPERAND (1ULL << kNoOperand)
57#define REG_DEF0 (1ULL << kRegDef0)
58#define REG_DEF1 (1ULL << kRegDef1)
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -080059#define REG_DEF2 (1ULL << kRegDef2)
Brian Carlstrom7940e442013-07-12 13:46:57 -070060#define REG_DEFA (1ULL << kRegDefA)
61#define REG_DEFD (1ULL << kRegDefD)
62#define REG_DEF_FPCS_LIST0 (1ULL << kRegDefFPCSList0)
63#define REG_DEF_FPCS_LIST2 (1ULL << kRegDefFPCSList2)
64#define REG_DEF_LIST0 (1ULL << kRegDefList0)
65#define REG_DEF_LIST1 (1ULL << kRegDefList1)
66#define REG_DEF_LR (1ULL << kRegDefLR)
67#define REG_DEF_SP (1ULL << kRegDefSP)
68#define REG_USE0 (1ULL << kRegUse0)
69#define REG_USE1 (1ULL << kRegUse1)
70#define REG_USE2 (1ULL << kRegUse2)
71#define REG_USE3 (1ULL << kRegUse3)
72#define REG_USE4 (1ULL << kRegUse4)
73#define REG_USEA (1ULL << kRegUseA)
74#define REG_USEC (1ULL << kRegUseC)
75#define REG_USED (1ULL << kRegUseD)
Vladimir Marko70b797d2013-12-03 15:25:24 +000076#define REG_USEB (1ULL << kRegUseB)
Brian Carlstrom7940e442013-07-12 13:46:57 -070077#define REG_USE_FPCS_LIST0 (1ULL << kRegUseFPCSList0)
78#define REG_USE_FPCS_LIST2 (1ULL << kRegUseFPCSList2)
79#define REG_USE_LIST0 (1ULL << kRegUseList0)
80#define REG_USE_LIST1 (1ULL << kRegUseList1)
81#define REG_USE_LR (1ULL << kRegUseLR)
82#define REG_USE_PC (1ULL << kRegUsePC)
83#define REG_USE_SP (1ULL << kRegUseSP)
84#define SETS_CCODES (1ULL << kSetsCCodes)
85#define USES_CCODES (1ULL << kUsesCCodes)
Serguei Katkove90501d2014-03-12 15:56:54 +070086#define USE_FP_STACK (1ULL << kUseFpStack)
buzbee9da5c102014-03-28 12:59:18 -070087#define REG_USE_LO (1ULL << kUseLo)
88#define REG_USE_HI (1ULL << kUseHi)
89#define REG_DEF_LO (1ULL << kDefLo)
90#define REG_DEF_HI (1ULL << kDefHi)
Brian Carlstrom7940e442013-07-12 13:46:57 -070091
92// Common combo register usage patterns.
93#define REG_DEF01 (REG_DEF0 | REG_DEF1)
94#define REG_DEF01_USE2 (REG_DEF0 | REG_DEF1 | REG_USE2)
95#define REG_DEF0_USE01 (REG_DEF0 | REG_USE01)
96#define REG_DEF0_USE0 (REG_DEF0 | REG_USE0)
97#define REG_DEF0_USE12 (REG_DEF0 | REG_USE12)
Vladimir Marko3e5af822013-11-21 15:01:20 +000098#define REG_DEF0_USE123 (REG_DEF0 | REG_USE123)
Brian Carlstrom7940e442013-07-12 13:46:57 -070099#define REG_DEF0_USE1 (REG_DEF0 | REG_USE1)
100#define REG_DEF0_USE2 (REG_DEF0 | REG_USE2)
101#define REG_DEFAD_USEAD (REG_DEFAD_USEA | REG_USED)
102#define REG_DEFAD_USEA (REG_DEFA_USEA | REG_DEFD)
103#define REG_DEFA_USEA (REG_DEFA | REG_USEA)
104#define REG_USE012 (REG_USE01 | REG_USE2)
105#define REG_USE014 (REG_USE01 | REG_USE4)
106#define REG_USE01 (REG_USE0 | REG_USE1)
107#define REG_USE02 (REG_USE0 | REG_USE2)
108#define REG_USE12 (REG_USE1 | REG_USE2)
109#define REG_USE23 (REG_USE2 | REG_USE3)
Vladimir Marko3e5af822013-11-21 15:01:20 +0000110#define REG_USE123 (REG_USE1 | REG_USE2 | REG_USE3)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700111
112struct BasicBlock;
113struct CallInfo;
114struct CompilationUnit;
Vladimir Marko5816ed42013-11-27 17:04:20 +0000115struct InlineMethod;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700116struct MIR;
buzbeeb48819d2013-09-14 16:15:25 -0700117struct LIR;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700118struct RegLocation;
119struct RegisterInfo;
Vladimir Marko5c96e6b2013-11-14 15:34:17 +0000120class DexFileMethodInliner;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700121class MIRGraph;
122class Mir2Lir;
123
124typedef int (*NextCallInsn)(CompilationUnit*, CallInfo*, int,
125 const MethodReference& target_method,
126 uint32_t method_idx, uintptr_t direct_code,
127 uintptr_t direct_method, InvokeType type);
128
129typedef std::vector<uint8_t> CodeBuffer;
130
buzbeeb48819d2013-09-14 16:15:25 -0700131struct UseDefMasks {
132 uint64_t use_mask; // Resource mask for use.
133 uint64_t def_mask; // Resource mask for def.
134};
135
136struct AssemblyInfo {
137 LIR* pcrel_next; // Chain of LIR nodes needing pc relative fixups.
buzbeeb48819d2013-09-14 16:15:25 -0700138};
Brian Carlstrom7940e442013-07-12 13:46:57 -0700139
140struct LIR {
buzbee0d829482013-10-11 15:24:55 -0700141 CodeOffset offset; // Offset of this instruction.
142 NarrowDexOffset dalvik_offset; // Offset of Dalvik opcode in code units (16-bit words).
buzbeeb48819d2013-09-14 16:15:25 -0700143 int16_t opcode;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700144 LIR* next;
145 LIR* prev;
146 LIR* target;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700147 struct {
buzbeeb48819d2013-09-14 16:15:25 -0700148 unsigned int alias_info:17; // For Dalvik register disambiguation.
149 bool is_nop:1; // LIR is optimized away.
150 unsigned int size:4; // Note: size of encoded instruction is in bytes.
151 bool use_def_invalid:1; // If true, masks should not be used.
152 unsigned int generation:1; // Used to track visitation state during fixup pass.
153 unsigned int fixup:8; // Fixup kind.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700154 } flags;
buzbeeb48819d2013-09-14 16:15:25 -0700155 union {
buzbee0d829482013-10-11 15:24:55 -0700156 UseDefMasks m; // Use & Def masks used during optimization.
Vladimir Marko306f0172014-01-07 18:21:20 +0000157 AssemblyInfo a; // Instruction info used during assembly phase.
buzbeeb48819d2013-09-14 16:15:25 -0700158 } u;
buzbee0d829482013-10-11 15:24:55 -0700159 int32_t operands[5]; // [0..4] = [dest, src1, src2, extra, extra2].
Brian Carlstrom7940e442013-07-12 13:46:57 -0700160};
161
162// Target-specific initialization.
163Mir2Lir* ArmCodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
164 ArenaAllocator* const arena);
165Mir2Lir* MipsCodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
166 ArenaAllocator* const arena);
167Mir2Lir* X86CodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
168 ArenaAllocator* const arena);
169
170// Utility macros to traverse the LIR list.
171#define NEXT_LIR(lir) (lir->next)
172#define PREV_LIR(lir) (lir->prev)
173
174// Defines for alias_info (tracks Dalvik register references).
175#define DECODE_ALIAS_INFO_REG(X) (X & 0xffff)
buzbeeb48819d2013-09-14 16:15:25 -0700176#define DECODE_ALIAS_INFO_WIDE_FLAG (0x10000)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700177#define DECODE_ALIAS_INFO_WIDE(X) ((X & DECODE_ALIAS_INFO_WIDE_FLAG) ? 1 : 0)
178#define ENCODE_ALIAS_INFO(REG, ISWIDE) (REG | (ISWIDE ? DECODE_ALIAS_INFO_WIDE_FLAG : 0))
179
180// Common resource macros.
181#define ENCODE_CCODE (1ULL << kCCode)
182#define ENCODE_FP_STATUS (1ULL << kFPStatus)
183
184// Abstract memory locations.
185#define ENCODE_DALVIK_REG (1ULL << kDalvikReg)
186#define ENCODE_LITERAL (1ULL << kLiteral)
187#define ENCODE_HEAP_REF (1ULL << kHeapRef)
188#define ENCODE_MUST_NOT_ALIAS (1ULL << kMustNotAlias)
189
190#define ENCODE_ALL (~0ULL)
191#define ENCODE_MEM (ENCODE_DALVIK_REG | ENCODE_LITERAL | \
192 ENCODE_HEAP_REF | ENCODE_MUST_NOT_ALIAS)
buzbeec729a6b2013-09-14 16:04:31 -0700193
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800194#define ENCODE_REG_PAIR(low_reg, high_reg) ((low_reg & 0xff) | ((high_reg & 0xff) << 8))
195#define DECODE_REG_PAIR(both_regs, low_reg, high_reg) \
196 do { \
197 low_reg = both_regs & 0xff; \
198 high_reg = (both_regs >> 8) & 0xff; \
199 } while (false)
200
buzbeec729a6b2013-09-14 16:04:31 -0700201// Mask to denote sreg as the start of a double. Must not interfere with low 16 bits.
202#define STARTING_DOUBLE_SREG 0x10000
203
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700204// TODO: replace these macros
Brian Carlstrom7940e442013-07-12 13:46:57 -0700205#define SLOW_FIELD_PATH (cu_->enable_debug & (1 << kDebugSlowFieldPath))
206#define SLOW_INVOKE_PATH (cu_->enable_debug & (1 << kDebugSlowInvokePath))
207#define SLOW_STRING_PATH (cu_->enable_debug & (1 << kDebugSlowStringPath))
208#define SLOW_TYPE_PATH (cu_->enable_debug & (1 << kDebugSlowTypePath))
209#define EXERCISE_SLOWEST_STRING_PATH (cu_->enable_debug & (1 << kDebugSlowestStringPath))
Brian Carlstrom7940e442013-07-12 13:46:57 -0700210
211class Mir2Lir : public Backend {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700212 public:
buzbee0d829482013-10-11 15:24:55 -0700213 /*
214 * Auxiliary information describing the location of data embedded in the Dalvik
215 * byte code stream.
216 */
217 struct EmbeddedData {
218 CodeOffset offset; // Code offset of data block.
219 const uint16_t* table; // Original dex data.
220 DexOffset vaddr; // Dalvik offset of parent opcode.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700221 };
222
buzbee0d829482013-10-11 15:24:55 -0700223 struct FillArrayData : EmbeddedData {
224 int32_t size;
225 };
226
227 struct SwitchTable : EmbeddedData {
228 LIR* anchor; // Reference instruction for relative offsets.
229 LIR** targets; // Array of case targets.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700230 };
231
232 /* Static register use counts */
233 struct RefCounts {
234 int count;
235 int s_reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700236 };
237
238 /*
239 * Data structure tracking the mapping between a Dalvik register (pair) and a
240 * native register (pair). The idea is to reuse the previously loaded value
241 * if possible, otherwise to keep the value in a native register as long as
242 * possible.
243 */
244 struct RegisterInfo {
245 int reg; // Reg number
246 bool in_use; // Has it been allocated?
247 bool is_temp; // Can allocate as temp?
248 bool pair; // Part of a register pair?
249 int partner; // If pair, other reg of pair.
250 bool live; // Is there an associated SSA name?
251 bool dirty; // If live, is it dirty?
252 int s_reg; // Name of live value.
253 LIR *def_start; // Starting inst in last def sequence.
254 LIR *def_end; // Ending inst in last def sequence.
255 };
256
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700257 struct RegisterPool {
258 int num_core_regs;
259 RegisterInfo *core_regs;
260 int next_core_reg;
261 int num_fp_regs;
262 RegisterInfo *FPRegs;
263 int next_fp_reg;
264 };
Brian Carlstrom7940e442013-07-12 13:46:57 -0700265
266 struct PromotionMap {
267 RegLocationType core_location:3;
268 uint8_t core_reg;
269 RegLocationType fp_location:3;
270 uint8_t FpReg;
271 bool first_in_pair;
272 };
273
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800274 //
275 // Slow paths. This object is used generate a sequence of code that is executed in the
276 // slow path. For example, resolving a string or class is slow as it will only be executed
277 // once (after that it is resolved and doesn't need to be done again). We want slow paths
278 // to be placed out-of-line, and not require a (mispredicted, probably) conditional forward
279 // branch over them.
280 //
281 // If you want to create a slow path, declare a class derived from LIRSlowPath and provide
282 // the Compile() function that will be called near the end of the code generated by the
283 // method.
284 //
285 // The basic flow for a slow path is:
286 //
287 // CMP reg, #value
288 // BEQ fromfast
289 // cont:
290 // ...
291 // fast path code
292 // ...
293 // more code
294 // ...
295 // RETURN
296 ///
297 // fromfast:
298 // ...
299 // slow path code
300 // ...
301 // B cont
302 //
303 // So you see we need two labels and two branches. The first branch (called fromfast) is
304 // the conditional branch to the slow path code. The second label (called cont) is used
305 // as an unconditional branch target for getting back to the code after the slow path
306 // has completed.
307 //
308
309 class LIRSlowPath {
310 public:
311 LIRSlowPath(Mir2Lir* m2l, const DexOffset dexpc, LIR* fromfast,
312 LIR* cont = nullptr) :
313 m2l_(m2l), current_dex_pc_(dexpc), fromfast_(fromfast), cont_(cont) {
314 }
315 virtual ~LIRSlowPath() {}
316 virtual void Compile() = 0;
317
318 static void* operator new(size_t size, ArenaAllocator* arena) {
Vladimir Marko83cc7ae2014-02-12 18:02:05 +0000319 return arena->Alloc(size, kArenaAllocData);
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800320 }
321
322 protected:
323 LIR* GenerateTargetLabel();
324
325 Mir2Lir* const m2l_;
326 const DexOffset current_dex_pc_;
327 LIR* const fromfast_;
328 LIR* const cont_;
329 };
330
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700331 virtual ~Mir2Lir() {}
Brian Carlstrom7940e442013-07-12 13:46:57 -0700332
333 int32_t s4FromSwitchData(const void* switch_data) {
334 return *reinterpret_cast<const int32_t*>(switch_data);
335 }
336
337 RegisterClass oat_reg_class_by_size(OpSize size) {
338 return (size == kUnsignedHalf || size == kSignedHalf || size == kUnsignedByte ||
Brian Carlstromdf629502013-07-17 22:39:56 -0700339 size == kSignedByte) ? kCoreReg : kAnyReg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700340 }
341
342 size_t CodeBufferSizeInBytes() {
343 return code_buffer_.size() / sizeof(code_buffer_[0]);
344 }
345
Vladimir Marko306f0172014-01-07 18:21:20 +0000346 static bool IsPseudoLirOp(int opcode) {
buzbee409fe942013-10-11 10:49:56 -0700347 return (opcode < 0);
348 }
349
buzbee0d829482013-10-11 15:24:55 -0700350 /*
351 * LIR operands are 32-bit integers. Sometimes, (especially for managing
352 * instructions which require PC-relative fixups), we need the operands to carry
353 * pointers. To do this, we assign these pointers an index in pointer_storage_, and
354 * hold that index in the operand array.
355 * TUNING: If use of these utilities becomes more common on 32-bit builds, it
356 * may be worth conditionally-compiling a set of identity functions here.
357 */
358 uint32_t WrapPointer(void* pointer) {
359 uint32_t res = pointer_storage_.Size();
360 pointer_storage_.Insert(pointer);
361 return res;
362 }
363
364 void* UnwrapPointer(size_t index) {
365 return pointer_storage_.Get(index);
366 }
367
368 // strdup(), but allocates from the arena.
369 char* ArenaStrdup(const char* str) {
370 size_t len = strlen(str) + 1;
Vladimir Marko83cc7ae2014-02-12 18:02:05 +0000371 char* res = reinterpret_cast<char*>(arena_->Alloc(len, kArenaAllocMisc));
buzbee0d829482013-10-11 15:24:55 -0700372 if (res != NULL) {
373 strncpy(res, str, len);
374 }
375 return res;
376 }
377
Brian Carlstrom7940e442013-07-12 13:46:57 -0700378 // Shared by all targets - implemented in codegen_util.cc
379 void AppendLIR(LIR* lir);
380 void InsertLIRBefore(LIR* current_lir, LIR* new_lir);
381 void InsertLIRAfter(LIR* current_lir, LIR* new_lir);
382
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800383 /**
384 * @brief Provides the maximum number of compiler temporaries that the backend can/wants
385 * to place in a frame.
386 * @return Returns the maximum number of compiler temporaries.
387 */
388 size_t GetMaxPossibleCompilerTemps() const;
389
390 /**
391 * @brief Provides the number of bytes needed in frame for spilling of compiler temporaries.
392 * @return Returns the size in bytes for space needed for compiler temporary spill region.
393 */
394 size_t GetNumBytesForCompilerTempSpillRegion();
395
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800396 DexOffset GetCurrentDexPc() const {
397 return current_dalvik_offset_;
398 }
399
Brian Carlstrom7940e442013-07-12 13:46:57 -0700400 int ComputeFrameSize();
401 virtual void Materialize();
402 virtual CompiledMethod* GetCompiledMethod();
403 void MarkSafepointPC(LIR* inst);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700404 void SetupResourceMasks(LIR* lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700405 void SetMemRefType(LIR* lir, bool is_load, int mem_type);
406 void AnnotateDalvikRegAccess(LIR* lir, int reg_id, bool is_load, bool is64bit);
407 void SetupRegMask(uint64_t* mask, int reg);
408 void DumpLIRInsn(LIR* arg, unsigned char* base_addr);
409 void DumpPromotionMap();
410 void CodegenDump();
buzbee0d829482013-10-11 15:24:55 -0700411 LIR* RawLIR(DexOffset dalvik_offset, int opcode, int op0 = 0, int op1 = 0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700412 int op2 = 0, int op3 = 0, int op4 = 0, LIR* target = NULL);
413 LIR* NewLIR0(int opcode);
414 LIR* NewLIR1(int opcode, int dest);
415 LIR* NewLIR2(int opcode, int dest, int src1);
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800416 LIR* NewLIR2NoDest(int opcode, int src, int info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700417 LIR* NewLIR3(int opcode, int dest, int src1, int src2);
418 LIR* NewLIR4(int opcode, int dest, int src1, int src2, int info);
419 LIR* NewLIR5(int opcode, int dest, int src1, int src2, int info1, int info2);
420 LIR* ScanLiteralPool(LIR* data_target, int value, unsigned int delta);
421 LIR* ScanLiteralPoolWide(LIR* data_target, int val_lo, int val_hi);
422 LIR* AddWordData(LIR* *constant_list_p, int value);
423 LIR* AddWideData(LIR* *constant_list_p, int val_lo, int val_hi);
424 void ProcessSwitchTables();
425 void DumpSparseSwitchTable(const uint16_t* table);
426 void DumpPackedSwitchTable(const uint16_t* table);
buzbee0d829482013-10-11 15:24:55 -0700427 void MarkBoundary(DexOffset offset, const char* inst_str);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700428 void NopLIR(LIR* lir);
buzbee252254b2013-09-08 16:20:53 -0700429 void UnlinkLIR(LIR* lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700430 bool EvaluateBranch(Instruction::Code opcode, int src1, int src2);
431 bool IsInexpensiveConstant(RegLocation rl_src);
432 ConditionCode FlipComparisonOrder(ConditionCode before);
Vladimir Markoa1a70742014-03-03 10:28:05 +0000433 ConditionCode NegateComparison(ConditionCode before);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800434 virtual void InstallLiteralPools();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700435 void InstallSwitchTables();
436 void InstallFillArrayData();
437 bool VerifyCatchEntries();
438 void CreateMappingTables();
439 void CreateNativeGcMap();
buzbee0d829482013-10-11 15:24:55 -0700440 int AssignLiteralOffset(CodeOffset offset);
441 int AssignSwitchTablesOffset(CodeOffset offset);
442 int AssignFillArrayDataOffset(CodeOffset offset);
443 LIR* InsertCaseLabel(DexOffset vaddr, int keyVal);
444 void MarkPackedCaseLabels(Mir2Lir::SwitchTable* tab_rec);
445 void MarkSparseCaseLabels(Mir2Lir::SwitchTable* tab_rec);
buzbee2700f7e2014-03-07 09:46:20 -0800446 // Handle bookkeeping to convert a wide RegLocation to a narow RegLocation. No code generated.
447 RegLocation NarrowRegLoc(RegLocation loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700448
449 // Shared by all targets - implemented in local_optimizations.cc
buzbee2700f7e2014-03-07 09:46:20 -0800450 void ConvertMemOpIntoMove(LIR* orig_lir, RegStorage dest, RegStorage src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700451 void ApplyLoadStoreElimination(LIR* head_lir, LIR* tail_lir);
452 void ApplyLoadHoisting(LIR* head_lir, LIR* tail_lir);
453 void ApplyLocalOptimizations(LIR* head_lir, LIR* tail_lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700454
455 // Shared by all targets - implemented in ralloc_util.cc
456 int GetSRegHi(int lowSreg);
457 bool oat_live_out(int s_reg);
458 int oatSSASrc(MIR* mir, int num);
459 void SimpleRegAlloc();
460 void ResetRegPool();
461 void CompilerInitPool(RegisterInfo* regs, int* reg_nums, int num);
462 void DumpRegPool(RegisterInfo* p, int num_regs);
463 void DumpCoreRegPool();
464 void DumpFpRegPool();
465 /* Mark a temp register as dead. Does not affect allocation state. */
466 void Clobber(int reg) {
467 ClobberBody(GetRegInfo(reg));
468 }
buzbee2700f7e2014-03-07 09:46:20 -0800469 void Clobber(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700470 void ClobberSRegBody(RegisterInfo* p, int num_regs, int s_reg);
471 void ClobberSReg(int s_reg);
472 int SRegToPMap(int s_reg);
buzbee2700f7e2014-03-07 09:46:20 -0800473 void RecordCorePromotion(RegStorage reg, int s_reg);
474 RegStorage AllocPreservedCoreReg(int s_reg);
475 void RecordFpPromotion(RegStorage reg, int s_reg);
476 RegStorage AllocPreservedSingle(int s_reg);
477 RegStorage AllocPreservedDouble(int s_reg);
478 RegStorage AllocTempBody(RegisterInfo* p, int num_regs, int* next_temp, bool required);
479 virtual RegStorage AllocTempDouble();
480 RegStorage AllocFreeTemp();
481 RegStorage AllocTemp();
482 RegStorage AllocTempFloat();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700483 RegisterInfo* AllocLiveBody(RegisterInfo* p, int num_regs, int s_reg);
484 RegisterInfo* AllocLive(int s_reg, int reg_class);
485 void FreeTemp(int reg);
buzbee2700f7e2014-03-07 09:46:20 -0800486 void FreeTemp(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700487 RegisterInfo* IsLive(int reg);
buzbee262b2992014-03-27 11:22:43 -0700488 bool IsLive(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700489 RegisterInfo* IsTemp(int reg);
buzbee262b2992014-03-27 11:22:43 -0700490 bool IsTemp(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700491 RegisterInfo* IsPromoted(int reg);
buzbee262b2992014-03-27 11:22:43 -0700492 bool IsPromoted(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700493 bool IsDirty(int reg);
buzbee2700f7e2014-03-07 09:46:20 -0800494 bool IsDirty(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700495 void LockTemp(int reg);
buzbee2700f7e2014-03-07 09:46:20 -0800496 void LockTemp(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700497 void ResetDef(int reg);
buzbee2700f7e2014-03-07 09:46:20 -0800498 void ResetDef(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700499 void NullifyRange(LIR *start, LIR *finish, int s_reg1, int s_reg2);
500 void MarkDef(RegLocation rl, LIR *start, LIR *finish);
501 void MarkDefWide(RegLocation rl, LIR *start, LIR *finish);
502 RegLocation WideToNarrow(RegLocation rl);
503 void ResetDefLoc(RegLocation rl);
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000504 virtual void ResetDefLocWide(RegLocation rl);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700505 void ResetDefTracking();
506 void ClobberAllRegs();
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800507 void FlushSpecificReg(RegisterInfo* info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700508 void FlushAllRegsBody(RegisterInfo* info, int num_regs);
509 void FlushAllRegs();
buzbee2700f7e2014-03-07 09:46:20 -0800510 bool RegClassMatches(int reg_class, RegStorage reg);
511 void MarkLive(RegStorage reg, int s_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700512 void MarkTemp(int reg);
buzbee2700f7e2014-03-07 09:46:20 -0800513 void MarkTemp(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700514 void UnmarkTemp(int reg);
buzbee2700f7e2014-03-07 09:46:20 -0800515 void UnmarkTemp(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700516 void MarkPair(int low_reg, int high_reg);
517 void MarkClean(RegLocation loc);
518 void MarkDirty(RegLocation loc);
519 void MarkInUse(int reg);
buzbee2700f7e2014-03-07 09:46:20 -0800520 void MarkInUse(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700521 void CopyRegInfo(int new_reg, int old_reg);
buzbee2700f7e2014-03-07 09:46:20 -0800522 void CopyRegInfo(RegStorage new_reg, RegStorage old_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700523 bool CheckCorePoolSanity();
524 RegLocation UpdateLoc(RegLocation loc);
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000525 virtual RegLocation UpdateLocWide(RegLocation loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700526 RegLocation UpdateRawLoc(RegLocation loc);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800527
528 /**
529 * @brief Used to load register location into a typed temporary or pair of temporaries.
530 * @see EvalLoc
531 * @param loc The register location to load from.
532 * @param reg_class Type of register needed.
533 * @param update Whether the liveness information should be updated.
534 * @return Returns the properly typed temporary in physical register pairs.
535 */
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000536 virtual RegLocation EvalLocWide(RegLocation loc, int reg_class, bool update);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800537
538 /**
539 * @brief Used to load register location into a typed temporary.
540 * @param loc The register location to load from.
541 * @param reg_class Type of register needed.
542 * @param update Whether the liveness information should be updated.
543 * @return Returns the properly typed temporary in physical register.
544 */
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000545 virtual RegLocation EvalLoc(RegLocation loc, int reg_class, bool update);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800546
buzbeec729a6b2013-09-14 16:04:31 -0700547 void CountRefs(RefCounts* core_counts, RefCounts* fp_counts, size_t num_regs);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700548 void DumpCounts(const RefCounts* arr, int size, const char* msg);
549 void DoPromotion();
550 int VRegOffset(int v_reg);
551 int SRegOffset(int s_reg);
552 RegLocation GetReturnWide(bool is_double);
553 RegLocation GetReturn(bool is_float);
buzbeebd663de2013-09-10 15:41:31 -0700554 RegisterInfo* GetRegInfo(int reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700555
556 // Shared by all targets - implemented in gen_common.cc.
Vladimir Marko3bc86152014-03-13 14:11:28 +0000557 void AddIntrinsicLaunchpad(CallInfo* info, LIR* branch, LIR* resume = nullptr);
buzbee11b63d12013-08-27 07:34:17 -0700558 bool HandleEasyDivRem(Instruction::Code dalvik_opcode, bool is_div,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700559 RegLocation rl_src, RegLocation rl_dest, int lit);
560 bool HandleEasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit);
561 void HandleSuspendLaunchPads();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700562 void HandleThrowLaunchPads();
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800563 void HandleSlowPaths();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700564 void GenBarrier();
Mingyao Yange643a172014-04-08 11:02:52 -0700565 void GenDivZeroException();
566 // c_code holds condition code that's generated from testing divisor against 0.
567 void GenDivZeroCheck(ConditionCode c_code);
568 // reg holds divisor.
569 void GenDivZeroCheck(RegStorage reg);
Mingyao Yang80365d92014-04-18 12:10:58 -0700570 void GenArrayBoundsCheck(RegStorage index, RegStorage length);
571 void GenArrayBoundsCheck(int32_t index, RegStorage length);
Mingyao Yange643a172014-04-08 11:02:52 -0700572 LIR* GenNullCheck(RegStorage reg);
Dave Allisonb373e092014-02-20 16:06:36 -0800573 void MarkPossibleNullPointerException(int opt_flags);
574 void MarkPossibleStackOverflowException();
buzbee2700f7e2014-03-07 09:46:20 -0800575 void ForceImplicitNullCheck(RegStorage reg, int opt_flags);
576 LIR* GenImmedCheck(ConditionCode c_code, RegStorage reg, int imm_val, ThrowKind kind);
577 LIR* GenNullCheck(RegStorage m_reg, int opt_flags);
Dave Allisonf9439142014-03-27 15:10:22 -0700578 LIR* GenExplicitNullCheck(RegStorage m_reg, int opt_flags);
buzbee2700f7e2014-03-07 09:46:20 -0800579 LIR* GenRegRegCheck(ConditionCode c_code, RegStorage reg1, RegStorage reg2, ThrowKind kind);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700580 void GenCompareAndBranch(Instruction::Code opcode, RegLocation rl_src1,
581 RegLocation rl_src2, LIR* taken, LIR* fall_through);
582 void GenCompareZeroAndBranch(Instruction::Code opcode, RegLocation rl_src,
583 LIR* taken, LIR* fall_through);
584 void GenIntToLong(RegLocation rl_dest, RegLocation rl_src);
585 void GenIntNarrowing(Instruction::Code opcode, RegLocation rl_dest,
586 RegLocation rl_src);
587 void GenNewArray(uint32_t type_idx, RegLocation rl_dest,
588 RegLocation rl_src);
589 void GenFilledNewArray(CallInfo* info);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000590 void GenSput(MIR* mir, RegLocation rl_src,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700591 bool is_long_or_double, bool is_object);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000592 void GenSget(MIR* mir, RegLocation rl_dest,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700593 bool is_long_or_double, bool is_object);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000594 void GenIGet(MIR* mir, int opt_flags, OpSize size,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700595 RegLocation rl_dest, RegLocation rl_obj, bool is_long_or_double, bool is_object);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000596 void GenIPut(MIR* mir, int opt_flags, OpSize size,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700597 RegLocation rl_src, RegLocation rl_obj, bool is_long_or_double, bool is_object);
Ian Rogersa9a82542013-10-04 11:17:26 -0700598 void GenArrayObjPut(int opt_flags, RegLocation rl_array, RegLocation rl_index,
599 RegLocation rl_src);
600
Brian Carlstrom7940e442013-07-12 13:46:57 -0700601 void GenConstClass(uint32_t type_idx, RegLocation rl_dest);
602 void GenConstString(uint32_t string_idx, RegLocation rl_dest);
603 void GenNewInstance(uint32_t type_idx, RegLocation rl_dest);
604 void GenThrow(RegLocation rl_src);
buzbee2700f7e2014-03-07 09:46:20 -0800605 void GenInstanceof(uint32_t type_idx, RegLocation rl_dest, RegLocation rl_src);
606 void GenCheckCast(uint32_t insn_idx, uint32_t type_idx, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700607 void GenLong3Addr(OpKind first_op, OpKind second_op, RegLocation rl_dest,
608 RegLocation rl_src1, RegLocation rl_src2);
609 void GenShiftOpLong(Instruction::Code opcode, RegLocation rl_dest,
610 RegLocation rl_src1, RegLocation rl_shift);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700611 void GenArithOpIntLit(Instruction::Code opcode, RegLocation rl_dest,
612 RegLocation rl_src, int lit);
613 void GenArithOpLong(Instruction::Code opcode, RegLocation rl_dest,
614 RegLocation rl_src1, RegLocation rl_src2);
Ian Rogersdd7624d2014-03-14 17:43:00 -0700615 void GenConversionCall(ThreadOffset<4> func_offset, RegLocation rl_dest,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700616 RegLocation rl_src);
617 void GenSuspendTest(int opt_flags);
618 void GenSuspendTestAndBranch(int opt_flags, LIR* target);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800619
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000620 // This will be overridden by x86 implementation.
621 virtual void GenConstWide(RegLocation rl_dest, int64_t value);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800622 virtual void GenArithOpInt(Instruction::Code opcode, RegLocation rl_dest,
623 RegLocation rl_src1, RegLocation rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700624
625 // Shared by all targets - implemented in gen_invoke.cc.
Dave Allisond6ed6422014-04-09 23:36:15 +0000626 LIR* CallHelper(RegStorage r_tgt, ThreadOffset<4> helper_offset, bool safepoint_pc,
627 bool use_link = true);
628 RegStorage CallHelperSetup(ThreadOffset<4> helper_offset);
Mingyao Yang42894562014-04-07 12:42:16 -0700629 void CallRuntimeHelper(ThreadOffset<4> helper_offset, bool safepoint_pc);
Ian Rogersdd7624d2014-03-14 17:43:00 -0700630 void CallRuntimeHelperImm(ThreadOffset<4> helper_offset, int arg0, bool safepoint_pc);
631 void CallRuntimeHelperReg(ThreadOffset<4> helper_offset, RegStorage arg0, bool safepoint_pc);
632 void CallRuntimeHelperRegLocation(ThreadOffset<4> helper_offset, RegLocation arg0,
Ian Rogers468532e2013-08-05 10:56:33 -0700633 bool safepoint_pc);
Ian Rogersdd7624d2014-03-14 17:43:00 -0700634 void CallRuntimeHelperImmImm(ThreadOffset<4> helper_offset, int arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700635 bool safepoint_pc);
Ian Rogersdd7624d2014-03-14 17:43:00 -0700636 void CallRuntimeHelperImmRegLocation(ThreadOffset<4> helper_offset, int arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700637 RegLocation arg1, bool safepoint_pc);
Ian Rogersdd7624d2014-03-14 17:43:00 -0700638 void CallRuntimeHelperRegLocationImm(ThreadOffset<4> helper_offset, RegLocation arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700639 int arg1, bool safepoint_pc);
Ian Rogersdd7624d2014-03-14 17:43:00 -0700640 void CallRuntimeHelperImmReg(ThreadOffset<4> helper_offset, int arg0, RegStorage arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700641 bool safepoint_pc);
Ian Rogersdd7624d2014-03-14 17:43:00 -0700642 void CallRuntimeHelperRegImm(ThreadOffset<4> helper_offset, RegStorage arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700643 bool safepoint_pc);
Ian Rogersdd7624d2014-03-14 17:43:00 -0700644 void CallRuntimeHelperImmMethod(ThreadOffset<4> helper_offset, int arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700645 bool safepoint_pc);
Ian Rogersdd7624d2014-03-14 17:43:00 -0700646 void CallRuntimeHelperRegMethod(ThreadOffset<4> helper_offset, RegStorage arg0,
647 bool safepoint_pc);
648 void CallRuntimeHelperRegMethodRegLocation(ThreadOffset<4> helper_offset, RegStorage arg0,
Hiroshi Yamauchibb8f0ab2014-01-27 16:50:29 -0800649 RegLocation arg2, bool safepoint_pc);
Ian Rogersdd7624d2014-03-14 17:43:00 -0700650 void CallRuntimeHelperRegLocationRegLocation(ThreadOffset<4> helper_offset,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700651 RegLocation arg0, RegLocation arg1,
652 bool safepoint_pc);
Ian Rogersdd7624d2014-03-14 17:43:00 -0700653 void CallRuntimeHelperRegReg(ThreadOffset<4> helper_offset, RegStorage arg0, RegStorage arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700654 bool safepoint_pc);
Ian Rogersdd7624d2014-03-14 17:43:00 -0700655 void CallRuntimeHelperRegRegImm(ThreadOffset<4> helper_offset, RegStorage arg0, RegStorage arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700656 int arg2, bool safepoint_pc);
Ian Rogersdd7624d2014-03-14 17:43:00 -0700657 void CallRuntimeHelperImmMethodRegLocation(ThreadOffset<4> helper_offset, int arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700658 RegLocation arg2, bool safepoint_pc);
Ian Rogersdd7624d2014-03-14 17:43:00 -0700659 void CallRuntimeHelperImmMethodImm(ThreadOffset<4> helper_offset, int arg0, int arg2,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700660 bool safepoint_pc);
Ian Rogersdd7624d2014-03-14 17:43:00 -0700661 void CallRuntimeHelperImmRegLocationRegLocation(ThreadOffset<4> helper_offset,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700662 int arg0, RegLocation arg1, RegLocation arg2,
663 bool safepoint_pc);
Ian Rogersdd7624d2014-03-14 17:43:00 -0700664 void CallRuntimeHelperRegLocationRegLocationRegLocation(ThreadOffset<4> helper_offset,
Ian Rogersa9a82542013-10-04 11:17:26 -0700665 RegLocation arg0, RegLocation arg1,
666 RegLocation arg2,
667 bool safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700668 void GenInvoke(CallInfo* info);
Vladimir Marko3bc86152014-03-13 14:11:28 +0000669 void GenInvokeNoInline(CallInfo* info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700670 void FlushIns(RegLocation* ArgLocs, RegLocation rl_method);
671 int GenDalvikArgsNoRange(CallInfo* info, int call_state, LIR** pcrLabel,
672 NextCallInsn next_call_insn,
673 const MethodReference& target_method,
674 uint32_t vtable_idx,
675 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
676 bool skip_this);
677 int GenDalvikArgsRange(CallInfo* info, int call_state, LIR** pcrLabel,
678 NextCallInsn next_call_insn,
679 const MethodReference& target_method,
680 uint32_t vtable_idx,
681 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
682 bool skip_this);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800683
684 /**
685 * @brief Used to determine the register location of destination.
Ian Rogersdd7624d2014-03-14 17:43:00 -0700686 * @details This is needed during generation of inline intrinsics because it finds destination
687 * of return,
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800688 * either the physical register or the target of move-result.
689 * @param info Information about the invoke.
690 * @return Returns the destination location.
691 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700692 RegLocation InlineTarget(CallInfo* info);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800693
694 /**
695 * @brief Used to determine the wide register location of destination.
696 * @see InlineTarget
697 * @param info Information about the invoke.
698 * @return Returns the destination location.
699 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700700 RegLocation InlineTargetWide(CallInfo* info);
701
702 bool GenInlinedCharAt(CallInfo* info);
703 bool GenInlinedStringIsEmptyOrLength(CallInfo* info, bool is_empty);
Vladimir Marko6bdf1ff2013-10-29 17:40:46 +0000704 bool GenInlinedReverseBytes(CallInfo* info, OpSize size);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700705 bool GenInlinedAbsInt(CallInfo* info);
706 bool GenInlinedAbsLong(CallInfo* info);
Yixin Shoudbb17e32014-02-07 05:09:30 -0800707 bool GenInlinedAbsFloat(CallInfo* info);
708 bool GenInlinedAbsDouble(CallInfo* info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700709 bool GenInlinedFloatCvt(CallInfo* info);
710 bool GenInlinedDoubleCvt(CallInfo* info);
Mark Mendell4028a6c2014-02-19 20:06:20 -0800711 virtual bool GenInlinedIndexOf(CallInfo* info, bool zero_based);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700712 bool GenInlinedStringCompareTo(CallInfo* info);
713 bool GenInlinedCurrentThread(CallInfo* info);
714 bool GenInlinedUnsafeGet(CallInfo* info, bool is_long, bool is_volatile);
715 bool GenInlinedUnsafePut(CallInfo* info, bool is_long, bool is_object,
716 bool is_volatile, bool is_ordered);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700717 int LoadArgRegs(CallInfo* info, int call_state,
718 NextCallInsn next_call_insn,
719 const MethodReference& target_method,
720 uint32_t vtable_idx,
721 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
722 bool skip_this);
723
724 // Shared by all targets - implemented in gen_loadstore.cc.
725 RegLocation LoadCurrMethod();
buzbee2700f7e2014-03-07 09:46:20 -0800726 void LoadCurrMethodDirect(RegStorage r_tgt);
727 LIR* LoadConstant(RegStorage r_dest, int value);
728 LIR* LoadWordDisp(RegStorage r_base, int displacement, RegStorage r_dest);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700729 RegLocation LoadValue(RegLocation rl_src, RegisterClass op_kind);
730 RegLocation LoadValueWide(RegLocation rl_src, RegisterClass op_kind);
buzbee2700f7e2014-03-07 09:46:20 -0800731 void LoadValueDirect(RegLocation rl_src, RegStorage r_dest);
732 void LoadValueDirectFixed(RegLocation rl_src, RegStorage r_dest);
733 void LoadValueDirectWide(RegLocation rl_src, RegStorage r_dest);
734 void LoadValueDirectWideFixed(RegLocation rl_src, RegStorage r_dest);
735 LIR* StoreWordDisp(RegStorage r_base, int displacement, RegStorage r_src);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800736
737 /**
738 * @brief Used to do the final store in the destination as per bytecode semantics.
739 * @param rl_dest The destination dalvik register location.
740 * @param rl_src The source register location. Can be either physical register or dalvik register.
741 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700742 void StoreValue(RegLocation rl_dest, RegLocation rl_src);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800743
744 /**
745 * @brief Used to do the final store in a wide destination as per bytecode semantics.
746 * @see StoreValue
747 * @param rl_dest The destination dalvik register location.
Ian Rogersdd7624d2014-03-14 17:43:00 -0700748 * @param rl_src The source register location. Can be either physical register or dalvik
749 * register.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800750 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700751 void StoreValueWide(RegLocation rl_dest, RegLocation rl_src);
752
Mark Mendelle02d48f2014-01-15 11:19:23 -0800753 /**
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800754 * @brief Used to do the final store to a destination as per bytecode semantics.
755 * @see StoreValue
756 * @param rl_dest The destination dalvik register location.
757 * @param rl_src The source register location. It must be kLocPhysReg
758 *
759 * This is used for x86 two operand computations, where we have computed the correct
760 * register value that now needs to be properly registered. This is used to avoid an
761 * extra register copy that would result if StoreValue was called.
762 */
763 void StoreFinalValue(RegLocation rl_dest, RegLocation rl_src);
764
765 /**
Mark Mendelle02d48f2014-01-15 11:19:23 -0800766 * @brief Used to do the final store in a wide destination as per bytecode semantics.
767 * @see StoreValueWide
768 * @param rl_dest The destination dalvik register location.
769 * @param rl_src The source register location. It must be kLocPhysReg
770 *
771 * This is used for x86 two operand computations, where we have computed the correct
772 * register values that now need to be properly registered. This is used to avoid an
773 * extra pair of register copies that would result if StoreValueWide was called.
774 */
775 void StoreFinalValueWide(RegLocation rl_dest, RegLocation rl_src);
776
Brian Carlstrom7940e442013-07-12 13:46:57 -0700777 // Shared by all targets - implemented in mir_to_lir.cc.
778 void CompileDalvikInstruction(MIR* mir, BasicBlock* bb, LIR* label_list);
779 void HandleExtendedMethodMIR(BasicBlock* bb, MIR* mir);
780 bool MethodBlockCodeGen(BasicBlock* bb);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800781 bool SpecialMIR2LIR(const InlineMethod& special);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700782 void MethodMIR2LIR();
783
Mark Mendell55d0eac2014-02-06 11:02:52 -0800784 /*
785 * @brief Load the address of the dex method into the register.
Jeff Hao49161ce2014-03-12 11:05:25 -0700786 * @param target_method The MethodReference of the method to be invoked.
Mark Mendell55d0eac2014-02-06 11:02:52 -0800787 * @param type How the method will be invoked.
788 * @param register that will contain the code address.
789 * @note register will be passed to TargetReg to get physical register.
790 */
Jeff Hao49161ce2014-03-12 11:05:25 -0700791 void LoadCodeAddress(const MethodReference& target_method, InvokeType type,
Mark Mendell55d0eac2014-02-06 11:02:52 -0800792 SpecialTargetRegister symbolic_reg);
793
794 /*
795 * @brief Load the Method* of a dex method into the register.
Jeff Hao49161ce2014-03-12 11:05:25 -0700796 * @param target_method The MethodReference of the method to be invoked.
Mark Mendell55d0eac2014-02-06 11:02:52 -0800797 * @param type How the method will be invoked.
798 * @param register that will contain the code address.
799 * @note register will be passed to TargetReg to get physical register.
800 */
Jeff Hao49161ce2014-03-12 11:05:25 -0700801 virtual void LoadMethodAddress(const MethodReference& target_method, InvokeType type,
Mark Mendell55d0eac2014-02-06 11:02:52 -0800802 SpecialTargetRegister symbolic_reg);
803
804 /*
805 * @brief Load the Class* of a Dex Class type into the register.
806 * @param type How the method will be invoked.
807 * @param register that will contain the code address.
808 * @note register will be passed to TargetReg to get physical register.
809 */
810 virtual void LoadClassType(uint32_t type_idx, SpecialTargetRegister symbolic_reg);
811
Mark Mendell766e9292014-01-27 07:55:47 -0800812 // Routines that work for the generic case, but may be overriden by target.
813 /*
814 * @brief Compare memory to immediate, and branch if condition true.
815 * @param cond The condition code that when true will branch to the target.
816 * @param temp_reg A temporary register that can be used if compare to memory is not
817 * supported by the architecture.
818 * @param base_reg The register holding the base address.
819 * @param offset The offset from the base.
820 * @param check_value The immediate to compare to.
821 * @returns The branch instruction that was generated.
822 */
buzbee2700f7e2014-03-07 09:46:20 -0800823 virtual LIR* OpCmpMemImmBranch(ConditionCode cond, RegStorage temp_reg, RegStorage base_reg,
Mark Mendell766e9292014-01-27 07:55:47 -0800824 int offset, int check_value, LIR* target);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700825
826 // Required for target - codegen helpers.
buzbee11b63d12013-08-27 07:34:17 -0700827 virtual bool SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700828 RegLocation rl_src, RegLocation rl_dest, int lit) = 0;
Ian Rogerse2143c02014-03-28 08:47:16 -0700829 virtual bool EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) = 0;
Dave Allisonb373e092014-02-20 16:06:36 -0800830 virtual LIR* CheckSuspendUsingLoad() = 0;
Ian Rogersdd7624d2014-03-14 17:43:00 -0700831 virtual RegStorage LoadHelper(ThreadOffset<4> offset) = 0;
buzbee2700f7e2014-03-07 09:46:20 -0800832 virtual LIR* LoadBaseDisp(RegStorage r_base, int displacement, RegStorage r_dest, OpSize size,
833 int s_reg) = 0;
834 virtual LIR* LoadBaseDispWide(RegStorage r_base, int displacement, RegStorage r_dest,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700835 int s_reg) = 0;
buzbee2700f7e2014-03-07 09:46:20 -0800836 virtual LIR* LoadBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest,
837 int scale, OpSize size) = 0;
838 virtual LIR* LoadBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale,
839 int displacement, RegStorage r_dest, RegStorage r_dest_hi,
840 OpSize size, int s_reg) = 0;
841 virtual LIR* LoadConstantNoClobber(RegStorage r_dest, int value) = 0;
842 virtual LIR* LoadConstantWide(RegStorage r_dest, int64_t value) = 0;
843 virtual LIR* StoreBaseDisp(RegStorage r_base, int displacement, RegStorage r_src,
844 OpSize size) = 0;
845 virtual LIR* StoreBaseDispWide(RegStorage r_base, int displacement, RegStorage r_src) = 0;
846 virtual LIR* StoreBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src,
847 int scale, OpSize size) = 0;
848 virtual LIR* StoreBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale,
849 int displacement, RegStorage r_src, RegStorage r_src_hi,
850 OpSize size, int s_reg) = 0;
851 virtual void MarkGCCard(RegStorage val_reg, RegStorage tgt_addr_reg) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700852
853 // Required for target - register utilities.
854 virtual bool IsFpReg(int reg) = 0;
buzbee2700f7e2014-03-07 09:46:20 -0800855 virtual bool IsFpReg(RegStorage reg) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700856 virtual bool SameRegType(int reg1, int reg2) = 0;
buzbee2700f7e2014-03-07 09:46:20 -0800857 virtual RegStorage AllocTypedTemp(bool fp_hint, int reg_class) = 0;
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000858 virtual RegStorage AllocTypedTempWide(bool fp_hint, int reg_class) = 0;
buzbee2700f7e2014-03-07 09:46:20 -0800859 // TODO: elminate S2d.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700860 virtual int S2d(int low_reg, int high_reg) = 0;
buzbee2700f7e2014-03-07 09:46:20 -0800861 virtual RegStorage TargetReg(SpecialTargetRegister reg) = 0;
862 virtual RegStorage GetArgMappingToPhysicalReg(int arg_num) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700863 virtual RegLocation GetReturnAlt() = 0;
864 virtual RegLocation GetReturnWideAlt() = 0;
865 virtual RegLocation LocCReturn() = 0;
866 virtual RegLocation LocCReturnDouble() = 0;
867 virtual RegLocation LocCReturnFloat() = 0;
868 virtual RegLocation LocCReturnWide() = 0;
buzbee2700f7e2014-03-07 09:46:20 -0800869 // TODO: use to reduce/eliminate xx_FPREG() macro use.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700870 virtual uint32_t FpRegMask() = 0;
871 virtual uint64_t GetRegMaskCommon(int reg) = 0;
872 virtual void AdjustSpillMask() = 0;
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000873 virtual void ClobberCallerSave() = 0;
buzbee2700f7e2014-03-07 09:46:20 -0800874 virtual void FlushReg(RegStorage reg) = 0;
875 virtual void FlushRegWide(RegStorage reg) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700876 virtual void FreeCallTemps() = 0;
877 virtual void FreeRegLocTemps(RegLocation rl_keep, RegLocation rl_free) = 0;
878 virtual void LockCallTemps() = 0;
879 virtual void MarkPreservedSingle(int v_reg, int reg) = 0;
880 virtual void CompilerInitializeRegAlloc() = 0;
881
882 // Required for target - miscellaneous.
buzbeeb48819d2013-09-14 16:15:25 -0700883 virtual void AssembleLIR() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700884 virtual void DumpResourceMask(LIR* lir, uint64_t mask, const char* prefix) = 0;
buzbeeb48819d2013-09-14 16:15:25 -0700885 virtual void SetupTargetResourceMasks(LIR* lir, uint64_t flags) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700886 virtual const char* GetTargetInstFmt(int opcode) = 0;
887 virtual const char* GetTargetInstName(int opcode) = 0;
888 virtual std::string BuildInsnString(const char* fmt, LIR* lir, unsigned char* base_addr) = 0;
889 virtual uint64_t GetPCUseDefEncoding() = 0;
890 virtual uint64_t GetTargetInstFlags(int opcode) = 0;
891 virtual int GetInsnSize(LIR* lir) = 0;
892 virtual bool IsUnconditionalBranch(LIR* lir) = 0;
893
894 // Required for target - Dalvik-level generators.
895 virtual void GenArithImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
896 RegLocation rl_src1, RegLocation rl_src2) = 0;
Mark Mendelle02d48f2014-01-15 11:19:23 -0800897 virtual void GenMulLong(Instruction::Code,
898 RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700899 RegLocation rl_src2) = 0;
Mark Mendelle02d48f2014-01-15 11:19:23 -0800900 virtual void GenAddLong(Instruction::Code,
901 RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700902 RegLocation rl_src2) = 0;
Mark Mendelle02d48f2014-01-15 11:19:23 -0800903 virtual void GenAndLong(Instruction::Code,
904 RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700905 RegLocation rl_src2) = 0;
906 virtual void GenArithOpDouble(Instruction::Code opcode,
907 RegLocation rl_dest, RegLocation rl_src1,
908 RegLocation rl_src2) = 0;
909 virtual void GenArithOpFloat(Instruction::Code opcode, RegLocation rl_dest,
910 RegLocation rl_src1, RegLocation rl_src2) = 0;
911 virtual void GenCmpFP(Instruction::Code opcode, RegLocation rl_dest,
912 RegLocation rl_src1, RegLocation rl_src2) = 0;
913 virtual void GenConversion(Instruction::Code opcode, RegLocation rl_dest,
914 RegLocation rl_src) = 0;
Vladimir Marko1c282e22013-11-21 14:49:47 +0000915 virtual bool GenInlinedCas(CallInfo* info, bool is_long, bool is_object) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800916
917 /**
918 * @brief Used to generate code for intrinsic java\.lang\.Math methods min and max.
919 * @details This is also applicable for java\.lang\.StrictMath since it is a simple algorithm
920 * that applies on integers. The generated code will write the smallest or largest value
921 * directly into the destination register as specified by the invoke information.
922 * @param info Information about the invoke.
923 * @param is_min If true generates code that computes minimum. Otherwise computes maximum.
924 * @return Returns true if successfully generated
925 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700926 virtual bool GenInlinedMinMaxInt(CallInfo* info, bool is_min) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800927
Brian Carlstrom7940e442013-07-12 13:46:57 -0700928 virtual bool GenInlinedSqrt(CallInfo* info) = 0;
Vladimir Markoe508a202013-11-04 15:24:22 +0000929 virtual bool GenInlinedPeek(CallInfo* info, OpSize size) = 0;
930 virtual bool GenInlinedPoke(CallInfo* info, OpSize size) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700931 virtual void GenNegLong(RegLocation rl_dest, RegLocation rl_src) = 0;
buzbee2700f7e2014-03-07 09:46:20 -0800932 virtual void GenOrLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700933 RegLocation rl_src2) = 0;
buzbee2700f7e2014-03-07 09:46:20 -0800934 virtual void GenSubLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700935 RegLocation rl_src2) = 0;
buzbee2700f7e2014-03-07 09:46:20 -0800936 virtual void GenXorLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700937 RegLocation rl_src2) = 0;
buzbee2700f7e2014-03-07 09:46:20 -0800938 virtual LIR* GenRegMemCheck(ConditionCode c_code, RegStorage reg1, RegStorage base,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700939 int offset, ThrowKind kind) = 0;
buzbee2700f7e2014-03-07 09:46:20 -0800940 virtual RegLocation GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700941 bool is_div) = 0;
buzbee2700f7e2014-03-07 09:46:20 -0800942 virtual RegLocation GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700943 bool is_div) = 0;
Mark Mendell2bf31e62014-01-23 12:13:40 -0800944 /*
945 * @brief Generate an integer div or rem operation by a literal.
946 * @param rl_dest Destination Location.
947 * @param rl_src1 Numerator Location.
948 * @param rl_src2 Divisor Location.
949 * @param is_div 'true' if this is a division, 'false' for a remainder.
950 * @param check_zero 'true' if an exception should be generated if the divisor is 0.
951 */
952 virtual RegLocation GenDivRem(RegLocation rl_dest, RegLocation rl_src1,
953 RegLocation rl_src2, bool is_div, bool check_zero) = 0;
954 /*
955 * @brief Generate an integer div or rem operation by a literal.
956 * @param rl_dest Destination Location.
957 * @param rl_src Numerator Location.
958 * @param lit Divisor.
959 * @param is_div 'true' if this is a division, 'false' for a remainder.
960 */
buzbee2700f7e2014-03-07 09:46:20 -0800961 virtual RegLocation GenDivRemLit(RegLocation rl_dest, RegLocation rl_src1, int lit,
962 bool is_div) = 0;
963 virtual void GenCmpLong(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2) = 0;
Razvan A Lupusoru090dd442013-12-20 14:35:03 -0800964
965 /**
966 * @brief Used for generating code that throws ArithmeticException if both registers are zero.
Ian Rogersdd7624d2014-03-14 17:43:00 -0700967 * @details This is used for generating DivideByZero checks when divisor is held in two
968 * separate registers.
Mingyao Yange643a172014-04-08 11:02:52 -0700969 * @param reg The register holding the pair of 32-bit values.
Razvan A Lupusoru090dd442013-12-20 14:35:03 -0800970 */
Mingyao Yange643a172014-04-08 11:02:52 -0700971 virtual void GenDivZeroCheckWide(RegStorage reg) = 0;
Razvan A Lupusoru090dd442013-12-20 14:35:03 -0800972
buzbee2700f7e2014-03-07 09:46:20 -0800973 virtual void GenEntrySequence(RegLocation* ArgLocs, RegLocation rl_method) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700974 virtual void GenExitSequence() = 0;
buzbee2700f7e2014-03-07 09:46:20 -0800975 virtual void GenFillArrayData(DexOffset table_offset, RegLocation rl_src) = 0;
976 virtual void GenFusedFPCmpBranch(BasicBlock* bb, MIR* mir, bool gt_bias, bool is_double) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700977 virtual void GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir) = 0;
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800978
979 /**
980 * @brief Lowers the kMirOpSelect MIR into LIR.
981 * @param bb The basic block in which the MIR is from.
982 * @param mir The MIR whose opcode is kMirOpSelect.
983 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700984 virtual void GenSelect(BasicBlock* bb, MIR* mir) = 0;
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800985
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800986 /**
987 * @brief Used to generate a memory barrier in an architecture specific way.
988 * @details The last generated LIR will be considered for use as barrier. Namely,
989 * if the last LIR can be updated in a way where it will serve the semantics of
990 * barrier, then it will be used as such. Otherwise, a new LIR will be generated
991 * that can keep the semantics.
992 * @param barrier_kind The kind of memory barrier to generate.
993 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700994 virtual void GenMemBarrier(MemBarrierKind barrier_kind) = 0;
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800995
Brian Carlstrom7940e442013-07-12 13:46:57 -0700996 virtual void GenMoveException(RegLocation rl_dest) = 0;
buzbee2700f7e2014-03-07 09:46:20 -0800997 virtual void GenMultiplyByTwoBitMultiplier(RegLocation rl_src, RegLocation rl_result, int lit,
998 int first_bit, int second_bit) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700999 virtual void GenNegDouble(RegLocation rl_dest, RegLocation rl_src) = 0;
1000 virtual void GenNegFloat(RegLocation rl_dest, RegLocation rl_src) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001001 virtual void GenPackedSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src) = 0;
1002 virtual void GenSparseSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001003 virtual void GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
1004 RegLocation rl_index, RegLocation rl_dest, int scale) = 0;
1005 virtual void GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -07001006 RegLocation rl_index, RegLocation rl_src, int scale,
1007 bool card_mark) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001008 virtual void GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
1009 RegLocation rl_src1, RegLocation rl_shift) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001010
1011 // Required for target - single operation generators.
1012 virtual LIR* OpUnconditionalBranch(LIR* target) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001013 virtual LIR* OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target) = 0;
1014 virtual LIR* OpCmpImmBranch(ConditionCode cond, RegStorage reg, int check_value,
1015 LIR* target) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001016 virtual LIR* OpCondBranch(ConditionCode cc, LIR* target) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001017 virtual LIR* OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target) = 0;
1018 virtual LIR* OpFpRegCopy(RegStorage r_dest, RegStorage r_src) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001019 virtual LIR* OpIT(ConditionCode cond, const char* guide) = 0;
Dave Allison3da67a52014-04-02 17:03:45 -07001020 virtual void OpEndIT(LIR* it) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001021 virtual LIR* OpMem(OpKind op, RegStorage r_base, int disp) = 0;
1022 virtual LIR* OpPcRelLoad(RegStorage reg, LIR* target) = 0;
1023 virtual LIR* OpReg(OpKind op, RegStorage r_dest_src) = 0;
1024 virtual LIR* OpRegCopy(RegStorage r_dest, RegStorage r_src) = 0;
1025 virtual LIR* OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src) = 0;
1026 virtual LIR* OpRegImm(OpKind op, RegStorage r_dest_src1, int value) = 0;
1027 virtual LIR* OpRegMem(OpKind op, RegStorage r_dest, RegStorage r_base, int offset) = 0;
1028 virtual LIR* OpRegReg(OpKind op, RegStorage r_dest_src1, RegStorage r_src2) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001029
1030 /**
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001031 * @brief Used to generate an LIR that does a load from mem to reg.
1032 * @param r_dest The destination physical register.
1033 * @param r_base The base physical register for memory operand.
1034 * @param offset The displacement for memory operand.
1035 * @param move_type Specification on the move desired (size, alignment, register kind).
1036 * @return Returns the generate move LIR.
1037 */
buzbee2700f7e2014-03-07 09:46:20 -08001038 virtual LIR* OpMovRegMem(RegStorage r_dest, RegStorage r_base, int offset,
1039 MoveType move_type) = 0;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001040
1041 /**
1042 * @brief Used to generate an LIR that does a store from reg to mem.
1043 * @param r_base The base physical register for memory operand.
1044 * @param offset The displacement for memory operand.
1045 * @param r_src The destination physical register.
1046 * @param bytes_to_move The number of bytes to move.
1047 * @param is_aligned Whether the memory location is known to be aligned.
1048 * @return Returns the generate move LIR.
1049 */
buzbee2700f7e2014-03-07 09:46:20 -08001050 virtual LIR* OpMovMemReg(RegStorage r_base, int offset, RegStorage r_src,
1051 MoveType move_type) = 0;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001052
1053 /**
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001054 * @brief Used for generating a conditional register to register operation.
1055 * @param op The opcode kind.
1056 * @param cc The condition code that when true will perform the opcode.
1057 * @param r_dest The destination physical register.
1058 * @param r_src The source physical register.
1059 * @return Returns the newly created LIR or null in case of creation failure.
1060 */
buzbee2700f7e2014-03-07 09:46:20 -08001061 virtual LIR* OpCondRegReg(OpKind op, ConditionCode cc, RegStorage r_dest, RegStorage r_src) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001062
buzbee2700f7e2014-03-07 09:46:20 -08001063 virtual LIR* OpRegRegImm(OpKind op, RegStorage r_dest, RegStorage r_src1, int value) = 0;
1064 virtual LIR* OpRegRegReg(OpKind op, RegStorage r_dest, RegStorage r_src1,
1065 RegStorage r_src2) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001066 virtual LIR* OpTestSuspend(LIR* target) = 0;
Ian Rogersdd7624d2014-03-14 17:43:00 -07001067 virtual LIR* OpThreadMem(OpKind op, ThreadOffset<4> thread_offset) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001068 virtual LIR* OpVldm(RegStorage r_base, int count) = 0;
1069 virtual LIR* OpVstm(RegStorage r_base, int count) = 0;
1070 virtual void OpLea(RegStorage r_base, RegStorage reg1, RegStorage reg2, int scale,
1071 int offset) = 0;
1072 virtual void OpRegCopyWide(RegStorage dest, RegStorage src) = 0;
Ian Rogersdd7624d2014-03-14 17:43:00 -07001073 virtual void OpTlsCmp(ThreadOffset<4> offset, int val) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001074 virtual bool InexpensiveConstantInt(int32_t value) = 0;
1075 virtual bool InexpensiveConstantFloat(int32_t value) = 0;
1076 virtual bool InexpensiveConstantLong(int64_t value) = 0;
1077 virtual bool InexpensiveConstantDouble(int64_t value) = 0;
1078
Ian Rogersd9c4fc92013-10-01 19:45:43 -07001079 // May be optimized by targets.
1080 virtual void GenMonitorEnter(int opt_flags, RegLocation rl_src);
1081 virtual void GenMonitorExit(int opt_flags, RegLocation rl_src);
1082
Brian Carlstrom7940e442013-07-12 13:46:57 -07001083 // Temp workaround
buzbee2700f7e2014-03-07 09:46:20 -08001084 void Workaround7250540(RegLocation rl_dest, RegStorage zero_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001085
1086 protected:
1087 Mir2Lir(CompilationUnit* cu, MIRGraph* mir_graph, ArenaAllocator* arena);
1088
1089 CompilationUnit* GetCompilationUnit() {
1090 return cu_;
1091 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001092 /*
1093 * @brief Returns the index of the lowest set bit in 'x'.
1094 * @param x Value to be examined.
1095 * @returns The bit number of the lowest bit set in the value.
1096 */
1097 int32_t LowestSetBit(uint64_t x);
1098 /*
1099 * @brief Is this value a power of two?
1100 * @param x Value to be examined.
1101 * @returns 'true' if only 1 bit is set in the value.
1102 */
1103 bool IsPowerOfTwo(uint64_t x);
1104 /*
1105 * @brief Do these SRs overlap?
1106 * @param rl_op1 One RegLocation
1107 * @param rl_op2 The other RegLocation
1108 * @return 'true' if the VR pairs overlap
1109 *
1110 * Check to see if a result pair has a misaligned overlap with an operand pair. This
1111 * is not usual for dx to generate, but it is legal (for now). In a future rev of
1112 * dex, we'll want to make this case illegal.
1113 */
1114 bool BadOverlap(RegLocation rl_op1, RegLocation rl_op2);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001115
Mark Mendelle02d48f2014-01-15 11:19:23 -08001116 /*
1117 * @brief Force a location (in a register) into a temporary register
1118 * @param loc location of result
1119 * @returns update location
1120 */
1121 RegLocation ForceTemp(RegLocation loc);
1122
1123 /*
1124 * @brief Force a wide location (in registers) into temporary registers
1125 * @param loc location of result
1126 * @returns update location
1127 */
1128 RegLocation ForceTempWide(RegLocation loc);
1129
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08001130 virtual void GenInstanceofFinal(bool use_declaring_class, uint32_t type_idx,
1131 RegLocation rl_dest, RegLocation rl_src);
1132
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001133 void AddSlowPath(LIRSlowPath* slowpath);
1134
Mark Mendell6607d972014-02-10 06:54:18 -08001135 virtual void GenInstanceofCallingHelper(bool needs_access_check, bool type_known_final,
1136 bool type_known_abstract, bool use_declaring_class,
1137 bool can_assume_type_is_in_dex_cache,
1138 uint32_t type_idx, RegLocation rl_dest,
1139 RegLocation rl_src);
Mark Mendellae9fd932014-02-10 16:14:35 -08001140 /*
1141 * @brief Generate the debug_frame FDE information if possible.
1142 * @returns pointer to vector containg CFE information, or NULL.
1143 */
1144 virtual std::vector<uint8_t>* ReturnCallFrameInformation();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001145
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001146 /**
1147 * @brief Used to insert marker that can be used to associate MIR with LIR.
1148 * @details Only inserts marker if verbosity is enabled.
1149 * @param mir The mir that is currently being generated.
1150 */
1151 void GenPrintLabel(MIR* mir);
1152
1153 /**
1154 * @brief Used to generate return sequence when there is no frame.
1155 * @details Assumes that the return registers have already been populated.
1156 */
1157 virtual void GenSpecialExitSequence() = 0;
1158
1159 /**
1160 * @brief Used to generate code for special methods that are known to be
1161 * small enough to work in frameless mode.
1162 * @param bb The basic block of the first MIR.
1163 * @param mir The first MIR of the special method.
1164 * @param special Information about the special method.
1165 * @return Returns whether or not this was handled successfully. Returns false
1166 * if caller should punt to normal MIR2LIR conversion.
1167 */
1168 virtual bool GenSpecialCase(BasicBlock* bb, MIR* mir, const InlineMethod& special);
1169
Mark Mendell6607d972014-02-10 06:54:18 -08001170 private:
Brian Carlstrom7940e442013-07-12 13:46:57 -07001171 void ClobberBody(RegisterInfo* p);
1172 void ResetDefBody(RegisterInfo* p) {
1173 p->def_start = NULL;
1174 p->def_end = NULL;
1175 }
1176
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001177 void SetCurrentDexPc(DexOffset dexpc) {
1178 current_dalvik_offset_ = dexpc;
1179 }
1180
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001181 /**
1182 * @brief Used to lock register if argument at in_position was passed that way.
1183 * @details Does nothing if the argument is passed via stack.
1184 * @param in_position The argument number whose register to lock.
1185 * @param wide Whether the argument is wide.
1186 */
1187 void LockArg(int in_position, bool wide = false);
1188
1189 /**
1190 * @brief Used to load VR argument to a physical register.
1191 * @details The load is only done if the argument is not already in physical register.
1192 * LockArg must have been previously called.
1193 * @param in_position The argument number to load.
1194 * @param wide Whether the argument is 64-bit or not.
1195 * @return Returns the register (or register pair) for the loaded argument.
1196 */
buzbee2700f7e2014-03-07 09:46:20 -08001197 RegStorage LoadArg(int in_position, bool wide = false);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001198
1199 /**
1200 * @brief Used to load a VR argument directly to a specified register location.
1201 * @param in_position The argument number to place in register.
1202 * @param rl_dest The register location where to place argument.
1203 */
1204 void LoadArgDirect(int in_position, RegLocation rl_dest);
1205
1206 /**
1207 * @brief Used to generate LIR for special getter method.
1208 * @param mir The mir that represents the iget.
1209 * @param special Information about the special getter method.
1210 * @return Returns whether LIR was successfully generated.
1211 */
1212 bool GenSpecialIGet(MIR* mir, const InlineMethod& special);
1213
1214 /**
1215 * @brief Used to generate LIR for special setter method.
1216 * @param mir The mir that represents the iput.
1217 * @param special Information about the special setter method.
1218 * @return Returns whether LIR was successfully generated.
1219 */
1220 bool GenSpecialIPut(MIR* mir, const InlineMethod& special);
1221
1222 /**
1223 * @brief Used to generate LIR for special return-args method.
1224 * @param mir The mir that represents the return of argument.
1225 * @param special Information about the special return-args method.
1226 * @return Returns whether LIR was successfully generated.
1227 */
1228 bool GenSpecialIdentity(MIR* mir, const InlineMethod& special);
1229
Mingyao Yang42894562014-04-07 12:42:16 -07001230 void AddDivZeroCheckSlowPath(LIR* branch);
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001231
Mingyao Yang80365d92014-04-18 12:10:58 -07001232 // Copy arg0 and arg1 to kArg0 and kArg1 safely, possibly using
1233 // kArg2 as temp.
1234 void CopyToArgumentRegs(RegStorage arg0, RegStorage arg1);
1235
Brian Carlstrom7940e442013-07-12 13:46:57 -07001236 public:
1237 // TODO: add accessors for these.
1238 LIR* literal_list_; // Constants.
1239 LIR* method_literal_list_; // Method literals requiring patching.
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -08001240 LIR* class_literal_list_; // Class literals requiring patching.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001241 LIR* code_literal_list_; // Code literals requiring patching.
buzbeeb48819d2013-09-14 16:15:25 -07001242 LIR* first_fixup_; // Doubly-linked list of LIR nodes requiring fixups.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001243
1244 protected:
1245 CompilationUnit* const cu_;
1246 MIRGraph* const mir_graph_;
1247 GrowableArray<SwitchTable*> switch_tables_;
1248 GrowableArray<FillArrayData*> fill_array_data_;
1249 GrowableArray<LIR*> throw_launchpads_;
1250 GrowableArray<LIR*> suspend_launchpads_;
buzbeebd663de2013-09-10 15:41:31 -07001251 GrowableArray<RegisterInfo*> tempreg_info_;
1252 GrowableArray<RegisterInfo*> reginfo_map_;
buzbee0d829482013-10-11 15:24:55 -07001253 GrowableArray<void*> pointer_storage_;
buzbee0d829482013-10-11 15:24:55 -07001254 CodeOffset current_code_offset_; // Working byte offset of machine instructons.
1255 CodeOffset data_offset_; // starting offset of literal pool.
1256 size_t total_size_; // header + code size.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001257 LIR* block_label_list_;
1258 PromotionMap* promotion_map_;
1259 /*
1260 * TODO: The code generation utilities don't have a built-in
1261 * mechanism to propagate the original Dalvik opcode address to the
1262 * associated generated instructions. For the trace compiler, this wasn't
1263 * necessary because the interpreter handled all throws and debugging
1264 * requests. For now we'll handle this by placing the Dalvik offset
1265 * in the CompilationUnit struct before codegen for each instruction.
1266 * The low-level LIR creation utilites will pull it from here. Rework this.
1267 */
buzbee0d829482013-10-11 15:24:55 -07001268 DexOffset current_dalvik_offset_;
1269 size_t estimated_native_code_size_; // Just an estimate; used to reserve code_buffer_ size.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001270 RegisterPool* reg_pool_;
1271 /*
1272 * Sanity checking for the register temp tracking. The same ssa
1273 * name should never be associated with one temp register per
1274 * instruction compilation.
1275 */
1276 int live_sreg_;
1277 CodeBuffer code_buffer_;
Ian Rogers96faf5b2013-08-09 22:05:32 -07001278 // The encoding mapping table data (dex -> pc offset and pc offset -> dex) with a size prefix.
Vladimir Marko06606b92013-12-02 15:31:08 +00001279 std::vector<uint8_t> encoded_mapping_table_;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001280 std::vector<uint32_t> core_vmap_table_;
1281 std::vector<uint32_t> fp_vmap_table_;
1282 std::vector<uint8_t> native_gc_map_;
1283 int num_core_spills_;
1284 int num_fp_spills_;
1285 int frame_size_;
1286 unsigned int core_spill_mask_;
1287 unsigned int fp_spill_mask_;
1288 LIR* first_lir_insn_;
1289 LIR* last_lir_insn_;
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001290
1291 GrowableArray<LIRSlowPath*> slow_paths_;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001292}; // Class Mir2Lir
1293
1294} // namespace art
1295
Brian Carlstromfc0e3212013-07-17 14:40:12 -07001296#endif // ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_