blob: 8f03826778b738f23424d43849bb593ece101989 [file] [log] [blame]
Sandrine Bailleux01b916b2014-07-17 16:06:39 +01001/*
Vikram Kanigiriecf70f72016-01-21 14:08:15 +00002 * Copyright (c) 2014-2016, ARM Limited and Contributors. All rights reserved.
Sandrine Bailleux01b916b2014-07-17 16:06:39 +01003 *
dp-arm82cb2c12017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Sandrine Bailleux01b916b2014-07-17 16:06:39 +01005 */
6
7#ifndef __PLATFORM_DEF_H__
8#define __PLATFORM_DEF_H__
9
Dan Handleyf8b0b222015-03-19 19:22:44 +000010#include <arm_def.h>
11#include <board_arm_def.h>
12#include <board_css_def.h>
13#include <common_def.h>
14#include <css_def.h>
15#include <soc_css_def.h>
16#include <tzc400.h>
17#include <v2m_def.h>
Sandrine Bailleuxedfda102014-07-17 09:56:29 +010018#include "../juno_def.h"
Sandrine Bailleux01b916b2014-07-17 16:06:39 +010019
Soby Mathew01080472016-02-01 14:04:34 +000020/* Required platform porting definitions */
Soby Mathew5f3a6032015-05-08 10:18:59 +010021/* Juno supports system power domain */
22#define PLAT_MAX_PWR_LVL ARM_PWR_LVL2
23#define PLAT_NUM_PWR_DOMAINS (ARM_SYSTEM_COUNT + \
Soby Mathew01080472016-02-01 14:04:34 +000024 JUNO_CLUSTER_COUNT + \
Soby Mathew5f3a6032015-05-08 10:18:59 +010025 PLATFORM_CORE_COUNT)
Soby Mathew01080472016-02-01 14:04:34 +000026#define PLATFORM_CORE_COUNT (JUNO_CLUSTER0_CORE_COUNT + \
27 JUNO_CLUSTER1_CORE_COUNT)
28
Dan Handleyf8b0b222015-03-19 19:22:44 +000029/*
Soby Mathew5f3a6032015-05-08 10:18:59 +010030 * Other platform porting definitions are provided by included headers
Dan Handleyf8b0b222015-03-19 19:22:44 +000031 */
Sandrine Bailleux01b916b2014-07-17 16:06:39 +010032
Dan Handleyf8b0b222015-03-19 19:22:44 +000033/*
34 * Required ARM standard platform porting definitions
35 */
Soby Mathew01080472016-02-01 14:04:34 +000036#define PLAT_ARM_CLUSTER_COUNT JUNO_CLUSTER_COUNT
Sandrine Bailleux01b916b2014-07-17 16:06:39 +010037
Dan Handleyf8b0b222015-03-19 19:22:44 +000038/* Use the bypass address */
39#define PLAT_ARM_TRUSTED_ROM_BASE V2M_FLASH0_BASE + BL1_ROM_BYPASS_OFFSET
Sandrine Bailleux01b916b2014-07-17 16:06:39 +010040
Dan Handleyf8b0b222015-03-19 19:22:44 +000041/*
42 * Actual ROM size on Juno is 64 KB, but TBB currently requires at least 80 KB
43 * in debug mode. We can test TBB on Juno bypassing the ROM and using 128 KB of
44 * flash
45 */
Juan Castillo01df3c12015-01-07 13:49:59 +000046#if TRUSTED_BOARD_BOOT
Dan Handleyf8b0b222015-03-19 19:22:44 +000047#define PLAT_ARM_TRUSTED_ROM_SIZE 0x00020000
48#else
49#define PLAT_ARM_TRUSTED_ROM_SIZE 0x00010000
Juan Castillo01df3c12015-01-07 13:49:59 +000050#endif /* TRUSTED_BOARD_BOOT */
51
Vikram Kanigiric64a0442016-01-20 15:57:35 +000052/*
Antonio Nino Diaz02899702016-07-25 12:04:31 +010053 * If ARM_BOARD_OPTIMISE_MEM=0 then Juno uses the default, unoptimised values
Vikram Kanigiric64a0442016-01-20 15:57:35 +000054 * defined for ARM development platforms.
55 */
Antonio Nino Diaz02899702016-07-25 12:04:31 +010056#if ARM_BOARD_OPTIMISE_MEM
Vikram Kanigiric64a0442016-01-20 15:57:35 +000057/*
58 * PLAT_ARM_MMAP_ENTRIES depends on the number of entries in the
59 * plat_arm_mmap array defined for each BL stage.
60 */
Masahiro Yamada3d8256b2016-12-25 23:36:24 +090061#ifdef IMAGE_BL1
Vikram Kanigiric64a0442016-01-20 15:57:35 +000062# define PLAT_ARM_MMAP_ENTRIES 7
63# define MAX_XLAT_TABLES 4
64#endif
65
Masahiro Yamada3d8256b2016-12-25 23:36:24 +090066#ifdef IMAGE_BL2
Vikram Kanigiric64a0442016-01-20 15:57:35 +000067# define PLAT_ARM_MMAP_ENTRIES 8
68# define MAX_XLAT_TABLES 3
69#endif
70
Masahiro Yamada3d8256b2016-12-25 23:36:24 +090071#ifdef IMAGE_BL2U
Vikram Kanigiric64a0442016-01-20 15:57:35 +000072# define PLAT_ARM_MMAP_ENTRIES 4
73# define MAX_XLAT_TABLES 3
74#endif
75
Masahiro Yamada3d8256b2016-12-25 23:36:24 +090076#ifdef IMAGE_BL31
Vikram Kanigiric64a0442016-01-20 15:57:35 +000077# define PLAT_ARM_MMAP_ENTRIES 5
78# define MAX_XLAT_TABLES 2
79#endif
80
Masahiro Yamada3d8256b2016-12-25 23:36:24 +090081#ifdef IMAGE_BL32
Yatharth Kochar6f249342016-11-14 12:00:41 +000082# define PLAT_ARM_MMAP_ENTRIES 5
83# define MAX_XLAT_TABLES 4
Vikram Kanigiric64a0442016-01-20 15:57:35 +000084#endif
85
Antonio Nino Diaz02899702016-07-25 12:04:31 +010086/*
87 * PLAT_ARM_MAX_BL1_RW_SIZE is calculated using the current BL1 RW debug size
88 * plus a little space for growth.
89 */
90#if TRUSTED_BOARD_BOOT
91# define PLAT_ARM_MAX_BL1_RW_SIZE 0x9000
92#else
93# define PLAT_ARM_MAX_BL1_RW_SIZE 0x6000
94#endif
95
96/*
97 * PLAT_ARM_MAX_BL2_SIZE is calculated using the current BL2 debug size plus a
98 * little space for growth.
99 */
100#if TRUSTED_BOARD_BOOT
101# define PLAT_ARM_MAX_BL2_SIZE 0x1D000
102#else
103# define PLAT_ARM_MAX_BL2_SIZE 0xC000
104#endif
105
106/*
107 * PLAT_ARM_MAX_BL31_SIZE is calculated using the current BL31 debug size plus a
108 * little space for growth.
109 */
110#define PLAT_ARM_MAX_BL31_SIZE 0x1D000
111
112#endif /* ARM_BOARD_OPTIMISE_MEM */
Sandrine Bailleux01b916b2014-07-17 16:06:39 +0100113
Dan Handleyf8b0b222015-03-19 19:22:44 +0000114/* CCI related constants */
115#define PLAT_ARM_CCI_BASE 0x2c090000
116#define PLAT_ARM_CCI_CLUSTER0_SL_IFACE_IX 4
117#define PLAT_ARM_CCI_CLUSTER1_SL_IFACE_IX 3
118
Vikram Kanigiriecf70f72016-01-21 14:08:15 +0000119/* System timer related constants */
120#define PLAT_ARM_NSTIMER_FRAME_ID 1
121
Dan Handleyf8b0b222015-03-19 19:22:44 +0000122/* TZC related constants */
Vikram Kanigiriecf70f72016-01-21 14:08:15 +0000123#define PLAT_ARM_TZC_BASE 0x2a4a0000
Dan Handleyf8b0b222015-03-19 19:22:44 +0000124#define PLAT_ARM_TZC_NS_DEV_ACCESS ( \
125 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_CCI400) | \
126 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_PCIE) | \
127 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_HDLCD0) | \
128 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_HDLCD1) | \
129 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_USB) | \
130 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_DMA330) | \
131 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_THINLINKS) | \
132 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_AP) | \
133 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_GPU) | \
134 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_CORESIGHT))
Juan Castillo1217d282014-11-07 09:44:58 +0000135
136/*
Dan Handleyf8b0b222015-03-19 19:22:44 +0000137 * Required ARM CSS based platform porting definitions
Juan Castillo1217d282014-11-07 09:44:58 +0000138 */
Sandrine Bailleux01b916b2014-07-17 16:06:39 +0100139
Dan Handleyf8b0b222015-03-19 19:22:44 +0000140/* GIC related constants (no GICR in GIC-400) */
Achin Gupta27573c52015-11-03 14:18:34 +0000141#define PLAT_ARM_GICD_BASE 0x2c010000
142#define PLAT_ARM_GICC_BASE 0x2c02f000
143#define PLAT_ARM_GICH_BASE 0x2c04f000
144#define PLAT_ARM_GICV_BASE 0x2c06f000
Dan Handleyf8b0b222015-03-19 19:22:44 +0000145
Vikram Kanigiriecf70f72016-01-21 14:08:15 +0000146/* MHU related constants */
147#define PLAT_CSS_MHU_BASE 0x2b1f0000
148
Achin Gupta27573c52015-11-03 14:18:34 +0000149/*
Vikram Kanigiri8e083ec2016-02-08 16:29:30 +0000150 * Base address of the first memory region used for communication between AP
151 * and SCP. Used by the BOM and SCPI protocols.
152 *
153 * Note that this is located at the same address as SCP_BOOT_CFG_ADDR, which
154 * means the SCP/AP configuration data gets overwritten when the AP initiates
155 * communication with the SCP. The configuration data is expected to be a
156 * 32-bit word on all CSS platforms. On Juno, part of this configuration is
157 * which CPU is the primary, according to the shift and mask definitions below.
158 */
159#define PLAT_CSS_SCP_COM_SHARED_MEM_BASE (ARM_TRUSTED_SRAM_BASE + 0x80)
160#define PLAT_CSS_PRIMARY_CPU_SHIFT 8
161#define PLAT_CSS_PRIMARY_CPU_BIT_WIDTH 4
162
163/*
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +0100164 * PLAT_CSS_MAX_SCP_BL2_SIZE is calculated using the current
165 * SCP_BL2 size plus a little space for growth.
166 */
167#define PLAT_CSS_MAX_SCP_BL2_SIZE 0x1D000
168
169/*
Yatharth Kochar53d703a2016-11-11 13:57:50 +0000170 * PLAT_CSS_MAX_SCP_BL2U_SIZE is calculated using the current
171 * SCP_BL2U size plus a little space for growth.
172 */
173#define PLAT_CSS_MAX_SCP_BL2U_SIZE 0x1D000
174
175/*
Achin Gupta27573c52015-11-03 14:18:34 +0000176 * Define a list of Group 1 Secure and Group 0 interrupts as per GICv3
177 * terminology. On a GICv2 system or mode, the lists will be merged and treated
178 * as Group 0 interrupts.
179 */
180#define PLAT_ARM_G1S_IRQS CSS_G1S_IRQS, \
181 ARM_G1S_IRQS, \
Vikram Kanigiria7270d32015-06-24 17:51:09 +0100182 JUNO_IRQ_DMA_SMMU, \
183 JUNO_IRQ_HDLCD0_SMMU, \
184 JUNO_IRQ_HDLCD1_SMMU, \
185 JUNO_IRQ_USB_SMMU, \
186 JUNO_IRQ_THIN_LINKS_SMMU, \
187 JUNO_IRQ_SEC_I2C, \
188 JUNO_IRQ_GPU_SMMU_1, \
189 JUNO_IRQ_ETR_SMMU
Dan Handleyf8b0b222015-03-19 19:22:44 +0000190
Achin Gupta27573c52015-11-03 14:18:34 +0000191#define PLAT_ARM_G0_IRQS ARM_G0_IRQS
192
Juan Castillo1217d282014-11-07 09:44:58 +0000193/*
Dan Handleyf8b0b222015-03-19 19:22:44 +0000194 * Required ARM CSS SoC based platform porting definitions
Juan Castillo1217d282014-11-07 09:44:58 +0000195 */
Sandrine Bailleux01b916b2014-07-17 16:06:39 +0100196
Dan Handleyf8b0b222015-03-19 19:22:44 +0000197/* CSS SoC NIC-400 Global Programmers View (GPV) */
198#define PLAT_SOC_CSS_NIC400_BASE 0x2a000000
Sandrine Bailleux01b916b2014-07-17 16:06:39 +0100199
Sandrine Bailleux01b916b2014-07-17 16:06:39 +0100200#endif /* __PLATFORM_DEF_H__ */