blob: 506bed348de20a21a1e44716fdb52b445bfe3154 [file] [log] [blame]
Dan Handleyb4315302015-03-19 18:58:55 +00001/*
Soby Mathew0c306cc2018-01-10 15:59:31 +00002 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
Dan Handleyb4315302015-03-19 18:58:55 +00003 *
dp-arm82cb2c12017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handleyb4315302015-03-19 18:58:55 +00005 */
6#ifndef __PLAT_ARM_H__
7#define __PLAT_ARM_H__
8
Antonio Nino Diaz3b211ff2017-04-11 14:04:56 +01009#include <arm_xlat_tables.h>
Dan Handleyb4315302015-03-19 18:58:55 +000010#include <bakery_lock.h>
Dan Handleyb4315302015-03-19 18:58:55 +000011#include <cassert.h>
12#include <cpu_data.h>
13#include <stdint.h>
Summer Qin23411d22018-03-12 11:28:26 +080014#include <tzc_common.h>
Scott Branden53d9c9c2017-04-10 11:45:52 -070015#include <utils_def.h>
Dan Handleyb4315302015-03-19 18:58:55 +000016
Sandrine Bailleuxafc931f2016-09-15 10:09:53 +010017/*******************************************************************************
18 * Forward declarations
19 ******************************************************************************/
20struct bl31_params;
21struct meminfo;
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +010022struct image_info;
Soby Mathewcab0b5b2018-01-15 14:45:33 +000023struct bl_params;
Sandrine Bailleuxafc931f2016-09-15 10:09:53 +010024
Summer Qin23411d22018-03-12 11:28:26 +080025typedef struct arm_tzc_regions_info {
26 unsigned long long base;
27 unsigned long long end;
28 tzc_region_attributes_t sec_attr;
29 unsigned int nsaid_permissions;
30} arm_tzc_regions_info_t;
31
32/*******************************************************************************
33 * Default mapping definition of the TrustZone Controller for ARM standard
34 * platforms.
35 * Configure:
36 * - Region 0 with no access;
37 * - Region 1 with secure access only;
38 * - the remaining DRAM regions access from the given Non-Secure masters.
39 ******************************************************************************/
40#if ENABLE_SPM
41#define ARM_TZC_REGIONS_DEF \
42 {ARM_AP_TZC_DRAM1_BASE, ARM_EL3_TZC_DRAM1_END, \
43 TZC_REGION_S_RDWR, 0}, \
44 {ARM_NS_DRAM1_BASE, ARM_NS_DRAM1_END, ARM_TZC_NS_DRAM_S_ACCESS, \
45 PLAT_ARM_TZC_NS_DEV_ACCESS}, \
46 {ARM_DRAM2_BASE, ARM_DRAM2_END, ARM_TZC_NS_DRAM_S_ACCESS, \
47 PLAT_ARM_TZC_NS_DEV_ACCESS}, \
48 {ARM_SP_IMAGE_NS_BUF_BASE, (ARM_SP_IMAGE_NS_BUF_BASE + \
49 ARM_SP_IMAGE_NS_BUF_SIZE) - 1, TZC_REGION_S_NONE, \
50 PLAT_ARM_TZC_NS_DEV_ACCESS}
51
52#else
53#define ARM_TZC_REGIONS_DEF \
54 {ARM_AP_TZC_DRAM1_BASE, ARM_EL3_TZC_DRAM1_END, \
55 TZC_REGION_S_RDWR, 0}, \
56 {ARM_NS_DRAM1_BASE, ARM_NS_DRAM1_END, ARM_TZC_NS_DRAM_S_ACCESS, \
57 PLAT_ARM_TZC_NS_DEV_ACCESS}, \
58 {ARM_DRAM2_BASE, ARM_DRAM2_END, ARM_TZC_NS_DRAM_S_ACCESS, \
59 PLAT_ARM_TZC_NS_DEV_ACCESS}
60#endif
61
Chris Kay053b4f92018-05-09 15:46:07 +010062#define ARM_CASSERT_MMAP \
63 CASSERT((ARRAY_SIZE(plat_arm_mmap) - 1) <= PLAT_ARM_MMAP_ENTRIES, \
64 assert_plat_arm_mmap_mismatch); \
65 CASSERT((PLAT_ARM_MMAP_ENTRIES + ARM_BL_REGIONS) \
66 <= MAX_MMAP_REGIONS, \
Dan Handleyb4315302015-03-19 18:58:55 +000067 assert_max_mmap_regions);
68
69/*
70 * Utility functions common to ARM standard platforms
71 */
Daniel Boulbyd323af92018-07-06 16:54:44 +010072void arm_setup_page_tables(const mmap_region_t bl_regions[],
73 const mmap_region_t plat_regions[]);
Dan Handleyb4315302015-03-19 18:58:55 +000074
Soby Mathewe40e0752017-02-28 22:58:29 +000075#if defined(IMAGE_BL31) || (defined(AARCH32) && defined(IMAGE_BL32))
Dan Handleyb4315302015-03-19 18:58:55 +000076/*
77 * Use this macro to instantiate lock before it is used in below
78 * arm_lock_xxx() macros
79 */
Sandrine Bailleux1931d1d2018-07-11 13:59:18 +020080#define ARM_INSTANTIATE_LOCK static DEFINE_BAKERY_LOCK(arm_lock)
Soby Mathewc04a3b62016-11-14 12:25:45 +000081#define ARM_LOCK_GET_INSTANCE (&arm_lock)
Dan Handleyb4315302015-03-19 18:58:55 +000082/*
83 * These are wrapper macros to the Coherent Memory Bakery Lock API.
84 */
85#define arm_lock_init() bakery_lock_init(&arm_lock)
86#define arm_lock_get() bakery_lock_get(&arm_lock)
87#define arm_lock_release() bakery_lock_release(&arm_lock)
88
89#else
90
Dan Handleyb4315302015-03-19 18:58:55 +000091/*
Yatharth Kochar6f249342016-11-14 12:00:41 +000092 * Empty macros for all other BL stages other than BL31 and BL32
Dan Handleyb4315302015-03-19 18:58:55 +000093 */
Jeenu Viswambharan19583162017-08-23 14:12:59 +010094#define ARM_INSTANTIATE_LOCK static int arm_lock __unused
Soby Mathewc04a3b62016-11-14 12:25:45 +000095#define ARM_LOCK_GET_INSTANCE 0
Dan Handleyb4315302015-03-19 18:58:55 +000096#define arm_lock_init()
97#define arm_lock_get()
98#define arm_lock_release()
99
Soby Mathewe40e0752017-02-28 22:58:29 +0000100#endif /* defined(IMAGE_BL31) || (defined(AARCH32) && defined(IMAGE_BL32)) */
Dan Handleyb4315302015-03-19 18:58:55 +0000101
Soby Mathew2204afd2015-04-16 14:49:09 +0100102#if ARM_RECOM_STATE_ID_ENC
103/*
104 * Macros used to parse state information from State-ID if it is using the
105 * recommended encoding for State-ID.
106 */
107#define ARM_LOCAL_PSTATE_WIDTH 4
108#define ARM_LOCAL_PSTATE_MASK ((1 << ARM_LOCAL_PSTATE_WIDTH) - 1)
109
110/* Macros to construct the composite power state */
111
112/* Make composite power state parameter till power level 0 */
113#if PSCI_EXTENDED_STATE_ID
114
115#define arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type) \
116 (((lvl0_state) << PSTATE_ID_SHIFT) | ((type) << PSTATE_TYPE_SHIFT))
117#else
118#define arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type) \
119 (((lvl0_state) << PSTATE_ID_SHIFT) | \
120 ((pwr_lvl) << PSTATE_PWR_LVL_SHIFT) | \
121 ((type) << PSTATE_TYPE_SHIFT))
122#endif /* __PSCI_EXTENDED_STATE_ID__ */
123
124/* Make composite power state parameter till power level 1 */
125#define arm_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type) \
126 (((lvl1_state) << ARM_LOCAL_PSTATE_WIDTH) | \
127 arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type))
128
Soby Mathew5f3a6032015-05-08 10:18:59 +0100129/* Make composite power state parameter till power level 2 */
130#define arm_make_pwrstate_lvl2(lvl2_state, lvl1_state, lvl0_state, pwr_lvl, type) \
131 (((lvl2_state) << (ARM_LOCAL_PSTATE_WIDTH * 2)) | \
132 arm_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type))
133
Soby Mathew2204afd2015-04-16 14:49:09 +0100134#endif /* __ARM_RECOM_STATE_ID_ENC__ */
135
Jeenu Viswambharanb10d4492017-02-16 14:55:15 +0000136/* ARM State switch error codes */
137#define STATE_SW_E_PARAM (-2)
138#define STATE_SW_E_DENIED (-3)
Dan Handleyb4315302015-03-19 18:58:55 +0000139
Dan Handleyb4315302015-03-19 18:58:55 +0000140/* IO storage utility functions */
141void arm_io_setup(void);
142
143/* Security utility functions */
Summer Qin23411d22018-03-12 11:28:26 +0800144void arm_tzc400_setup(const arm_tzc_regions_info_t *tzc_regions);
Vikram Kanigiri618f0fe2016-01-29 12:32:58 +0000145struct tzc_dmc500_driver_data;
Summer Qin23411d22018-03-12 11:28:26 +0800146void arm_tzc_dmc500_setup(struct tzc_dmc500_driver_data *plat_driver_data,
147 const arm_tzc_regions_info_t *tzc_regions);
Dan Handleyb4315302015-03-19 18:58:55 +0000148
Antonio Nino Diaz88a05232018-06-19 09:29:36 +0100149/* Console utility functions */
150void arm_console_boot_init(void);
151void arm_console_boot_end(void);
152void arm_console_runtime_init(void);
153void arm_console_runtime_end(void);
154
Soby Mathewc1bb8a02015-10-12 17:32:29 +0100155/* Systimer utility function */
156void arm_configure_sys_timer(void);
157
Dan Handleyb4315302015-03-19 18:58:55 +0000158/* PM utility functions */
Soby Mathew38dce702015-07-01 16:16:20 +0100159int arm_validate_power_state(unsigned int power_state,
160 psci_power_state_t *req_state);
Jeenu Viswambharan71e7a4e2017-09-19 09:27:18 +0100161int arm_validate_psci_entrypoint(uintptr_t entrypoint);
Soby Mathewf9e858b2015-07-15 13:36:24 +0100162int arm_validate_ns_entrypoint(uintptr_t entrypoint);
Soby Mathewe35a3fb2017-10-11 16:08:58 +0100163void arm_system_pwr_domain_save(void);
Soby Mathewc1bb8a02015-10-12 17:32:29 +0100164void arm_system_pwr_domain_resume(void);
Roberto Vargasdc6aad22018-02-12 12:36:17 +0000165int arm_psci_read_mem_protect(int *enabled);
Roberto Vargasf1454032017-08-03 09:16:43 +0100166int arm_nor_psci_write_mem_protect(int val);
Roberto Vargas638b0342018-01-05 16:00:05 +0000167void arm_nor_psci_do_static_mem_protect(void);
168void arm_nor_psci_do_dyn_mem_protect(void);
Roberto Vargasf1454032017-08-03 09:16:43 +0100169int arm_psci_mem_protect_chk(uintptr_t base, u_register_t length);
Soby Mathew38dce702015-07-01 16:16:20 +0100170
171/* Topology utility function */
172int arm_check_mpidr(u_register_t mpidr);
Dan Handleyb4315302015-03-19 18:58:55 +0000173
174/* BL1 utility functions */
175void arm_bl1_early_platform_setup(void);
176void arm_bl1_platform_setup(void);
177void arm_bl1_plat_arch_setup(void);
178
179/* BL2 utility functions */
Soby Mathewcab0b5b2018-01-15 14:45:33 +0000180void arm_bl2_early_platform_setup(uintptr_t tb_fw_config, struct meminfo *mem_layout);
Dan Handleyb4315302015-03-19 18:58:55 +0000181void arm_bl2_platform_setup(void);
182void arm_bl2_plat_arch_setup(void);
183uint32_t arm_get_spsr_for_bl32_entry(void);
184uint32_t arm_get_spsr_for_bl33_entry(void);
Yatharth Kochar07570d52016-11-14 12:01:04 +0000185int arm_bl2_handle_post_image_load(unsigned int image_id);
Dan Handleyb4315302015-03-19 18:58:55 +0000186
Roberto Vargas81528db2017-11-17 13:22:18 +0000187/* BL2 at EL3 functions */
188void arm_bl2_el3_early_platform_setup(void);
189void arm_bl2_el3_plat_arch_setup(void);
190
Yatharth Kochardcda29f2015-10-14 15:28:11 +0100191/* BL2U utility functions */
192void arm_bl2u_early_platform_setup(struct meminfo *mem_layout,
193 void *plat_info);
194void arm_bl2u_platform_setup(void);
195void arm_bl2u_plat_arch_setup(void);
196
Juan Castillod1786372015-12-14 09:35:25 +0000197/* BL31 utility functions */
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +0100198#if LOAD_IMAGE_V2
Soby Mathew0c306cc2018-01-10 15:59:31 +0000199void arm_bl31_early_platform_setup(void *from_bl2, uintptr_t soc_fw_config,
200 uintptr_t hw_config, void *plat_params_from_bl2);
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +0100201#else
Soby Mathew0c306cc2018-01-10 15:59:31 +0000202void arm_bl31_early_platform_setup(struct bl31_params *from_bl2, uintptr_t soc_fw_config,
203 uintptr_t hw_config, void *plat_params_from_bl2);
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +0100204#endif /* LOAD_IMAGE_V2 */
Dan Handleyb4315302015-03-19 18:58:55 +0000205void arm_bl31_platform_setup(void);
Soby Mathew080225d2015-12-09 11:38:43 +0000206void arm_bl31_plat_runtime_setup(void);
Dan Handleyb4315302015-03-19 18:58:55 +0000207void arm_bl31_plat_arch_setup(void);
208
209/* TSP utility functions */
210void arm_tsp_early_platform_setup(void);
211
Soby Mathew181bbd42016-07-11 14:15:27 +0100212/* SP_MIN utility functions */
Soby Mathew0c306cc2018-01-10 15:59:31 +0000213void arm_sp_min_early_platform_setup(void *from_bl2, uintptr_t tos_fw_config,
214 uintptr_t hw_config, void *plat_params_from_bl2);
Dimitris Papastamos21568302017-06-07 13:45:41 +0100215void arm_sp_min_plat_runtime_setup(void);
Soby Mathew181bbd42016-07-11 14:15:27 +0100216
Yatharth Kochar436223d2015-10-11 14:14:55 +0100217/* FIP TOC validity check */
218int arm_io_is_toc_valid(void);
Dan Handleyb4315302015-03-19 18:58:55 +0000219
Soby Mathewc2289562018-01-15 14:43:42 +0000220/* Utility functions for Dynamic Config */
221void arm_load_tb_fw_config(void);
Soby Mathewcab0b5b2018-01-15 14:45:33 +0000222void arm_bl2_set_tb_cfg_addr(void *dtb);
223void arm_bl2_dyn_cfg_init(void);
Soby Mathewc2289562018-01-15 14:43:42 +0000224
Dan Handleyb4315302015-03-19 18:58:55 +0000225/*
226 * Mandatory functions required in ARM standard platforms
227 */
Soby Mathew01080472016-02-01 14:04:34 +0000228unsigned int plat_arm_get_cluster_core_count(u_register_t mpidr);
Achin Gupta27573c52015-11-03 14:18:34 +0000229void plat_arm_gic_driver_init(void);
Dan Handleyb4315302015-03-19 18:58:55 +0000230void plat_arm_gic_init(void);
Achin Gupta27573c52015-11-03 14:18:34 +0000231void plat_arm_gic_cpuif_enable(void);
232void plat_arm_gic_cpuif_disable(void);
Jeenu Viswambharand17b9532016-12-09 11:12:34 +0000233void plat_arm_gic_redistif_on(void);
234void plat_arm_gic_redistif_off(void);
Achin Gupta27573c52015-11-03 14:18:34 +0000235void plat_arm_gic_pcpu_init(void);
Soby Mathewe35a3fb2017-10-11 16:08:58 +0100236void plat_arm_gic_save(void);
237void plat_arm_gic_resume(void);
Dan Handleyb4315302015-03-19 18:58:55 +0000238void plat_arm_security_setup(void);
239void plat_arm_pwrc_setup(void);
Vikram Kanigiri6355f232016-02-15 11:54:14 +0000240void plat_arm_interconnect_init(void);
241void plat_arm_interconnect_enter_coherency(void);
242void plat_arm_interconnect_exit_coherency(void);
Dimitris Papastamos2a246d2e2018-06-18 13:01:06 +0100243void plat_arm_program_trusted_mailbox(uintptr_t address);
Dan Handleyb4315302015-03-19 18:58:55 +0000244
Summer Qind8d6cf22017-02-28 16:46:17 +0000245#if ARM_PLAT_MT
246unsigned int plat_arm_get_cpu_pe_count(u_register_t mpidr);
247#endif
248
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +0100249#if LOAD_IMAGE_V2
250/*
251 * This function is called after loading SCP_BL2 image and it is used to perform
252 * any platform-specific actions required to handle the SCP firmware.
253 */
254int plat_arm_bl2_handle_scp_bl2(struct image_info *scp_bl2_image_info);
255#endif
256
Dan Handleyb4315302015-03-19 18:58:55 +0000257/*
258 * Optional functions required in ARM standard platforms
259 */
260void plat_arm_io_setup(void);
261int plat_arm_get_alt_image_source(
Juan Castillo16948ae2015-04-13 17:36:19 +0100262 unsigned int image_id,
263 uintptr_t *dev_handle,
264 uintptr_t *image_spec);
Soby Mathew38dce702015-07-01 16:16:20 +0100265unsigned int plat_arm_calc_core_pos(u_register_t mpidr);
Vikram Kanigiri65cb1c42015-11-12 18:52:34 +0000266const mmap_region_t *plat_arm_get_mmap(void);
Dan Handleyb4315302015-03-19 18:58:55 +0000267
Soby Mathew5486a962016-10-21 17:51:22 +0100268/* Allow platform to override psci_pm_ops during runtime */
269const plat_psci_ops_t *plat_arm_psci_override_pm_ops(plat_psci_ops_t *ops);
270
Jeenu Viswambharanb10d4492017-02-16 14:55:15 +0000271/* Execution state switch in ARM platforms */
272int arm_execution_state_switch(unsigned int smc_fid,
273 uint32_t pc_hi,
274 uint32_t pc_lo,
275 uint32_t cookie_hi,
276 uint32_t cookie_lo,
277 void *handle);
278
Soby Mathew0ed8c002018-03-01 10:53:33 +0000279/* Optional functions for SP_MIN */
280void plat_arm_sp_min_early_platform_setup(u_register_t arg0, u_register_t arg1,
281 u_register_t arg2, u_register_t arg3);
282
Roberto Vargas1af540e2018-02-12 12:36:17 +0000283/* global variables */
284extern plat_psci_ops_t plat_arm_psci_pm_ops;
285extern const mmap_region_t plat_arm_mmap[];
Jeenu Viswambharanecd62422018-07-19 08:03:46 +0100286extern const unsigned int arm_pm_idle_states[];
Roberto Vargas1af540e2018-02-12 12:36:17 +0000287
Dan Handleyb4315302015-03-19 18:58:55 +0000288#endif /* __PLAT_ARM_H__ */