blob: 395d1fb6db158fe9c978202d48ff0051f1c11d9b [file] [log] [blame]
Sandrine Bailleux01b916b2014-07-17 16:06:39 +01001/*
Soby Mathew6c401f32017-06-13 17:59:17 +01002 * Copyright (c) 2014-2017, ARM Limited and Contributors. All rights reserved.
Sandrine Bailleux01b916b2014-07-17 16:06:39 +01003 *
dp-arm82cb2c12017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Sandrine Bailleux01b916b2014-07-17 16:06:39 +01005 */
6
7#ifndef __PLATFORM_DEF_H__
8#define __PLATFORM_DEF_H__
9
Dan Handleyf8b0b222015-03-19 19:22:44 +000010#include <arm_def.h>
11#include <board_arm_def.h>
12#include <board_css_def.h>
13#include <common_def.h>
14#include <css_def.h>
15#include <soc_css_def.h>
16#include <tzc400.h>
17#include <v2m_def.h>
Sandrine Bailleuxedfda102014-07-17 09:56:29 +010018#include "../juno_def.h"
Sandrine Bailleux01b916b2014-07-17 16:06:39 +010019
Soby Mathew01080472016-02-01 14:04:34 +000020/* Required platform porting definitions */
Soby Mathew5f3a6032015-05-08 10:18:59 +010021/* Juno supports system power domain */
22#define PLAT_MAX_PWR_LVL ARM_PWR_LVL2
23#define PLAT_NUM_PWR_DOMAINS (ARM_SYSTEM_COUNT + \
Soby Mathew01080472016-02-01 14:04:34 +000024 JUNO_CLUSTER_COUNT + \
Soby Mathew5f3a6032015-05-08 10:18:59 +010025 PLATFORM_CORE_COUNT)
Soby Mathew01080472016-02-01 14:04:34 +000026#define PLATFORM_CORE_COUNT (JUNO_CLUSTER0_CORE_COUNT + \
27 JUNO_CLUSTER1_CORE_COUNT)
28
Soby Mathewe60f2af2017-05-10 11:50:30 +010029/* Cryptocell HW Base address */
30#define PLAT_CRYPTOCELL_BASE 0x60050000
31
Dan Handleyf8b0b222015-03-19 19:22:44 +000032/*
Soby Mathew5f3a6032015-05-08 10:18:59 +010033 * Other platform porting definitions are provided by included headers
Dan Handleyf8b0b222015-03-19 19:22:44 +000034 */
Sandrine Bailleux01b916b2014-07-17 16:06:39 +010035
Dan Handleyf8b0b222015-03-19 19:22:44 +000036/*
37 * Required ARM standard platform porting definitions
38 */
Soby Mathew01080472016-02-01 14:04:34 +000039#define PLAT_ARM_CLUSTER_COUNT JUNO_CLUSTER_COUNT
Sandrine Bailleux01b916b2014-07-17 16:06:39 +010040
Dan Handleyf8b0b222015-03-19 19:22:44 +000041/* Use the bypass address */
42#define PLAT_ARM_TRUSTED_ROM_BASE V2M_FLASH0_BASE + BL1_ROM_BYPASS_OFFSET
Sandrine Bailleux01b916b2014-07-17 16:06:39 +010043
Dan Handleyf8b0b222015-03-19 19:22:44 +000044/*
45 * Actual ROM size on Juno is 64 KB, but TBB currently requires at least 80 KB
46 * in debug mode. We can test TBB on Juno bypassing the ROM and using 128 KB of
47 * flash
48 */
Juan Castillo01df3c12015-01-07 13:49:59 +000049#if TRUSTED_BOARD_BOOT
Dan Handleyf8b0b222015-03-19 19:22:44 +000050#define PLAT_ARM_TRUSTED_ROM_SIZE 0x00020000
51#else
52#define PLAT_ARM_TRUSTED_ROM_SIZE 0x00010000
Juan Castillo01df3c12015-01-07 13:49:59 +000053#endif /* TRUSTED_BOARD_BOOT */
54
Vikram Kanigiric64a0442016-01-20 15:57:35 +000055/*
Antonio Nino Diaz02899702016-07-25 12:04:31 +010056 * If ARM_BOARD_OPTIMISE_MEM=0 then Juno uses the default, unoptimised values
Vikram Kanigiric64a0442016-01-20 15:57:35 +000057 * defined for ARM development platforms.
58 */
Antonio Nino Diaz02899702016-07-25 12:04:31 +010059#if ARM_BOARD_OPTIMISE_MEM
Vikram Kanigiric64a0442016-01-20 15:57:35 +000060/*
61 * PLAT_ARM_MMAP_ENTRIES depends on the number of entries in the
62 * plat_arm_mmap array defined for each BL stage.
63 */
Masahiro Yamada3d8256b2016-12-25 23:36:24 +090064#ifdef IMAGE_BL1
Vikram Kanigiric64a0442016-01-20 15:57:35 +000065# define PLAT_ARM_MMAP_ENTRIES 7
66# define MAX_XLAT_TABLES 4
67#endif
68
Masahiro Yamada3d8256b2016-12-25 23:36:24 +090069#ifdef IMAGE_BL2
Summer Qin54661cd2017-04-24 16:49:28 +010070#ifdef SPD_opteed
Roberto Vargasb09ba052017-08-08 11:27:20 +010071# define PLAT_ARM_MMAP_ENTRIES 11
Roberto Vargasf1454032017-08-03 09:16:43 +010072# define MAX_XLAT_TABLES 5
Summer Qin54661cd2017-04-24 16:49:28 +010073#else
Roberto Vargasb09ba052017-08-08 11:27:20 +010074# define PLAT_ARM_MMAP_ENTRIES 10
Vikram Kanigiric64a0442016-01-20 15:57:35 +000075# define MAX_XLAT_TABLES 4
Vikram Kanigiric64a0442016-01-20 15:57:35 +000076#endif
Summer Qin54661cd2017-04-24 16:49:28 +010077#endif
Vikram Kanigiric64a0442016-01-20 15:57:35 +000078
Masahiro Yamada3d8256b2016-12-25 23:36:24 +090079#ifdef IMAGE_BL2U
Vikram Kanigiric64a0442016-01-20 15:57:35 +000080# define PLAT_ARM_MMAP_ENTRIES 4
81# define MAX_XLAT_TABLES 3
82#endif
83
Masahiro Yamada3d8256b2016-12-25 23:36:24 +090084#ifdef IMAGE_BL31
Roberto Vargasb09ba052017-08-08 11:27:20 +010085# define PLAT_ARM_MMAP_ENTRIES 7
Roberto Vargasf1454032017-08-03 09:16:43 +010086# define MAX_XLAT_TABLES 3
Vikram Kanigiric64a0442016-01-20 15:57:35 +000087#endif
88
Masahiro Yamada3d8256b2016-12-25 23:36:24 +090089#ifdef IMAGE_BL32
Yatharth Kochar6f249342016-11-14 12:00:41 +000090# define PLAT_ARM_MMAP_ENTRIES 5
91# define MAX_XLAT_TABLES 4
Vikram Kanigiric64a0442016-01-20 15:57:35 +000092#endif
93
Antonio Nino Diaz02899702016-07-25 12:04:31 +010094/*
95 * PLAT_ARM_MAX_BL1_RW_SIZE is calculated using the current BL1 RW debug size
96 * plus a little space for growth.
97 */
98#if TRUSTED_BOARD_BOOT
Qixiang Xuddfd38e2017-08-24 14:28:08 +080099# define PLAT_ARM_MAX_BL1_RW_SIZE 0xA000
Antonio Nino Diaz02899702016-07-25 12:04:31 +0100100#else
101# define PLAT_ARM_MAX_BL1_RW_SIZE 0x6000
102#endif
103
104/*
105 * PLAT_ARM_MAX_BL2_SIZE is calculated using the current BL2 debug size plus a
106 * little space for growth.
107 */
108#if TRUSTED_BOARD_BOOT
Qixiang Xuddfd38e2017-08-24 14:28:08 +0800109# define PLAT_ARM_MAX_BL2_SIZE 0x19000
Antonio Nino Diaz02899702016-07-25 12:04:31 +0100110#else
111# define PLAT_ARM_MAX_BL2_SIZE 0xC000
112#endif
113
114/*
115 * PLAT_ARM_MAX_BL31_SIZE is calculated using the current BL31 debug size plus a
116 * little space for growth.
Qixiang Xuddfd38e2017-08-24 14:28:08 +0800117 * SCP_BL2 image is loaded into the space BL31 -> BL1_RW_BASE.
118 * For TBB use case, PLAT_ARM_MAX_BL1_RW_SIZE has been increased and therefore
119 * PLAT_ARM_MAX_BL31_SIZE has been increased to ensure SCP_BL2 has the same
120 * space available.
Antonio Nino Diaz02899702016-07-25 12:04:31 +0100121 */
Qixiang Xuddfd38e2017-08-24 14:28:08 +0800122#define PLAT_ARM_MAX_BL31_SIZE 0x1E000
Antonio Nino Diaz02899702016-07-25 12:04:31 +0100123
Soby Mathewbea363a2017-08-22 14:06:19 +0100124/*
125 * Since free SRAM space is scant, enable the ASSERTION message size
126 * optimization by fixing the PLAT_LOG_LEVEL_ASSERT to LOG_LEVEL_INFO (40).
127 */
128#define PLAT_LOG_LEVEL_ASSERT 40
129
Antonio Nino Diaz02899702016-07-25 12:04:31 +0100130#endif /* ARM_BOARD_OPTIMISE_MEM */
Sandrine Bailleux01b916b2014-07-17 16:06:39 +0100131
Dan Handleyf8b0b222015-03-19 19:22:44 +0000132/* CCI related constants */
133#define PLAT_ARM_CCI_BASE 0x2c090000
134#define PLAT_ARM_CCI_CLUSTER0_SL_IFACE_IX 4
135#define PLAT_ARM_CCI_CLUSTER1_SL_IFACE_IX 3
136
Vikram Kanigiriecf70f72016-01-21 14:08:15 +0000137/* System timer related constants */
138#define PLAT_ARM_NSTIMER_FRAME_ID 1
139
Dan Handleyf8b0b222015-03-19 19:22:44 +0000140/* TZC related constants */
Vikram Kanigiriecf70f72016-01-21 14:08:15 +0000141#define PLAT_ARM_TZC_BASE 0x2a4a0000
Dan Handleyf8b0b222015-03-19 19:22:44 +0000142#define PLAT_ARM_TZC_NS_DEV_ACCESS ( \
143 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_CCI400) | \
144 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_PCIE) | \
145 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_HDLCD0) | \
146 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_HDLCD1) | \
147 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_USB) | \
148 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_DMA330) | \
149 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_THINLINKS) | \
150 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_AP) | \
151 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_GPU) | \
152 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_CORESIGHT))
Juan Castillo1217d282014-11-07 09:44:58 +0000153
154/*
Dan Handleyf8b0b222015-03-19 19:22:44 +0000155 * Required ARM CSS based platform porting definitions
Juan Castillo1217d282014-11-07 09:44:58 +0000156 */
Sandrine Bailleux01b916b2014-07-17 16:06:39 +0100157
Dan Handleyf8b0b222015-03-19 19:22:44 +0000158/* GIC related constants (no GICR in GIC-400) */
Achin Gupta27573c52015-11-03 14:18:34 +0000159#define PLAT_ARM_GICD_BASE 0x2c010000
160#define PLAT_ARM_GICC_BASE 0x2c02f000
161#define PLAT_ARM_GICH_BASE 0x2c04f000
162#define PLAT_ARM_GICV_BASE 0x2c06f000
Dan Handleyf8b0b222015-03-19 19:22:44 +0000163
Vikram Kanigiriecf70f72016-01-21 14:08:15 +0000164/* MHU related constants */
165#define PLAT_CSS_MHU_BASE 0x2b1f0000
166
Achin Gupta27573c52015-11-03 14:18:34 +0000167/*
Vikram Kanigiri8e083ec2016-02-08 16:29:30 +0000168 * Base address of the first memory region used for communication between AP
169 * and SCP. Used by the BOM and SCPI protocols.
Soby Mathew18e279e2017-06-12 12:37:10 +0100170 */
171#if !CSS_USE_SCMI_SDS_DRIVER
172/*
Vikram Kanigiri8e083ec2016-02-08 16:29:30 +0000173 * Note that this is located at the same address as SCP_BOOT_CFG_ADDR, which
174 * means the SCP/AP configuration data gets overwritten when the AP initiates
175 * communication with the SCP. The configuration data is expected to be a
176 * 32-bit word on all CSS platforms. On Juno, part of this configuration is
177 * which CPU is the primary, according to the shift and mask definitions below.
178 */
179#define PLAT_CSS_SCP_COM_SHARED_MEM_BASE (ARM_TRUSTED_SRAM_BASE + 0x80)
180#define PLAT_CSS_PRIMARY_CPU_SHIFT 8
181#define PLAT_CSS_PRIMARY_CPU_BIT_WIDTH 4
Soby Mathew18e279e2017-06-12 12:37:10 +0100182#endif
Vikram Kanigiri8e083ec2016-02-08 16:29:30 +0000183
184/*
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +0100185 * PLAT_CSS_MAX_SCP_BL2_SIZE is calculated using the current
186 * SCP_BL2 size plus a little space for growth.
187 */
Soby Mathew6c401f32017-06-13 17:59:17 +0100188#define PLAT_CSS_MAX_SCP_BL2_SIZE 0x14000
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +0100189
190/*
Yatharth Kochar53d703a2016-11-11 13:57:50 +0000191 * PLAT_CSS_MAX_SCP_BL2U_SIZE is calculated using the current
192 * SCP_BL2U size plus a little space for growth.
193 */
Soby Mathew6c401f32017-06-13 17:59:17 +0100194#define PLAT_CSS_MAX_SCP_BL2U_SIZE 0x14000
Yatharth Kochar53d703a2016-11-11 13:57:50 +0000195
Jeenu Viswambharanb2c363b2017-09-22 08:59:59 +0100196#define PLAT_ARM_G1S_IRQ_PROPS(grp) \
197 CSS_G1S_IRQ_PROPS(grp), \
198 ARM_G1S_IRQ_PROPS(grp), \
199 INTR_PROP_DESC(JUNO_IRQ_DMA_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
200 grp, GIC_INTR_CFG_LEVEL), \
201 INTR_PROP_DESC(JUNO_IRQ_HDLCD0_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
202 grp, GIC_INTR_CFG_LEVEL), \
203 INTR_PROP_DESC(JUNO_IRQ_HDLCD1_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
204 grp, GIC_INTR_CFG_LEVEL), \
205 INTR_PROP_DESC(JUNO_IRQ_USB_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
206 grp, GIC_INTR_CFG_LEVEL), \
207 INTR_PROP_DESC(JUNO_IRQ_THIN_LINKS_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
208 grp, GIC_INTR_CFG_LEVEL), \
209 INTR_PROP_DESC(JUNO_IRQ_SEC_I2C, GIC_HIGHEST_SEC_PRIORITY, \
210 grp, GIC_INTR_CFG_LEVEL), \
211 INTR_PROP_DESC(JUNO_IRQ_GPU_SMMU_1, GIC_HIGHEST_SEC_PRIORITY, \
212 grp, GIC_INTR_CFG_LEVEL), \
213 INTR_PROP_DESC(JUNO_IRQ_ETR_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
214 grp, GIC_INTR_CFG_LEVEL)
Dan Handleyf8b0b222015-03-19 19:22:44 +0000215
Jeenu Viswambharanb2c363b2017-09-22 08:59:59 +0100216#define PLAT_ARM_G0_IRQ_PROPS(grp) ARM_G0_IRQ_PROPS(grp)
Achin Gupta27573c52015-11-03 14:18:34 +0000217
Juan Castillo1217d282014-11-07 09:44:58 +0000218/*
Dan Handleyf8b0b222015-03-19 19:22:44 +0000219 * Required ARM CSS SoC based platform porting definitions
Juan Castillo1217d282014-11-07 09:44:58 +0000220 */
Sandrine Bailleux01b916b2014-07-17 16:06:39 +0100221
Dan Handleyf8b0b222015-03-19 19:22:44 +0000222/* CSS SoC NIC-400 Global Programmers View (GPV) */
223#define PLAT_SOC_CSS_NIC400_BASE 0x2a000000
Sandrine Bailleux01b916b2014-07-17 16:06:39 +0100224
Sandrine Bailleux01b916b2014-07-17 16:06:39 +0100225#endif /* __PLATFORM_DEF_H__ */