blob: dc4f1de7cb04d3f9238fc172f3e63cf20501cfae [file] [log] [blame]
Marat Dukhana5fda232017-12-04 16:08:25 -08001#include <gtest/gtest.h>
2
3#include <cpuinfo.h>
4#include <cpuinfo-mock.h>
5
6
7TEST(PROCESSORS, count) {
8 ASSERT_EQ(8, cpuinfo_get_processors_count());
9}
10
11TEST(PROCESSORS, non_null) {
12 ASSERT_TRUE(cpuinfo_get_processors());
13}
14
15TEST(PROCESSORS, smt_id) {
16 for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) {
17 ASSERT_EQ(0, cpuinfo_get_processor(i)->smt_id);
18 }
19}
20
21TEST(PROCESSORS, core) {
22 for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) {
23 ASSERT_EQ(cpuinfo_get_core(i), cpuinfo_get_processor(i)->core);
24 }
25}
26
Marat Dukhan2b307932018-03-18 16:15:36 -070027TEST(PROCESSORS, cluster) {
28 for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) {
29 switch (i) {
30 case 0:
31 case 1:
32 case 2:
33 case 3:
34 ASSERT_EQ(cpuinfo_get_cluster(0), cpuinfo_get_processor(i)->cluster);
35 break;
36 case 4:
37 case 5:
38 case 6:
39 case 7:
40 ASSERT_EQ(cpuinfo_get_cluster(1), cpuinfo_get_processor(i)->cluster);
41 break;
42 }
43 }
44}
45
Marat Dukhana5fda232017-12-04 16:08:25 -080046TEST(PROCESSORS, package) {
47 for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) {
48 ASSERT_EQ(cpuinfo_get_package(0), cpuinfo_get_processor(i)->package);
49 }
50}
51
52TEST(PROCESSORS, linux_id) {
53 for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) {
54 switch (i) {
55 case 0:
56 case 1:
57 case 2:
58 case 3:
59 ASSERT_EQ(i + 4, cpuinfo_get_processor(i)->linux_id);
60 break;
61 case 4:
62 case 5:
63 case 6:
64 case 7:
65 ASSERT_EQ(i - 4, cpuinfo_get_processor(i)->linux_id);
66 break;
67 }
68 }
69}
70
71TEST(PROCESSORS, l1i) {
72 for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) {
73 ASSERT_EQ(cpuinfo_get_l1i_cache(i), cpuinfo_get_processor(i)->cache.l1i);
74 }
75}
76
77TEST(PROCESSORS, l1d) {
78 for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) {
79 ASSERT_EQ(cpuinfo_get_l1d_cache(i), cpuinfo_get_processor(i)->cache.l1d);
80 }
81}
82
83TEST(PROCESSORS, l2) {
84 for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) {
85 switch (i) {
86 case 0:
87 case 1:
88 case 2:
89 case 3:
90 ASSERT_EQ(cpuinfo_get_l2_cache(0), cpuinfo_get_processor(i)->cache.l2);
91 break;
92 case 4:
93 case 5:
94 case 6:
95 case 7:
96 ASSERT_EQ(cpuinfo_get_l2_cache(1), cpuinfo_get_processor(i)->cache.l2);
97 break;
98 }
99 }
100}
101
102TEST(PROCESSORS, l3) {
103 for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) {
104 ASSERT_FALSE(cpuinfo_get_processor(i)->cache.l3);
105 }
106}
107
108TEST(PROCESSORS, l4) {
109 for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) {
110 ASSERT_FALSE(cpuinfo_get_processor(i)->cache.l4);
111 }
112}
113
114TEST(CORES, count) {
115 ASSERT_EQ(8, cpuinfo_get_cores_count());
116}
117
118TEST(CORES, non_null) {
119 ASSERT_TRUE(cpuinfo_get_cores());
120}
121
122TEST(CORES, processor_start) {
123 for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) {
124 ASSERT_EQ(i, cpuinfo_get_core(i)->processor_start);
125 }
126}
127
128TEST(CORES, processor_count) {
129 for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) {
130 ASSERT_EQ(1, cpuinfo_get_core(i)->processor_count);
131 }
132}
133
134TEST(CORES, core_id) {
135 for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) {
136 ASSERT_EQ(i, cpuinfo_get_core(i)->core_id);
137 }
138}
139
Marat Dukhan2b307932018-03-18 16:15:36 -0700140TEST(CORES, cluster) {
141 for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) {
142 switch (i) {
143 case 0:
144 case 1:
145 case 2:
146 case 3:
147 ASSERT_EQ(cpuinfo_get_cluster(0), cpuinfo_get_core(i)->cluster);
148 break;
149 case 4:
150 case 5:
151 case 6:
152 case 7:
153 ASSERT_EQ(cpuinfo_get_cluster(1), cpuinfo_get_core(i)->cluster);
154 break;
155 }
156 }
157}
158
Marat Dukhana5fda232017-12-04 16:08:25 -0800159TEST(CORES, package) {
160 for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) {
161 ASSERT_EQ(cpuinfo_get_package(0), cpuinfo_get_core(i)->package);
162 }
163}
164
165TEST(CORES, vendor) {
166 for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) {
167 ASSERT_EQ(cpuinfo_vendor_arm, cpuinfo_get_core(i)->vendor);
168 }
169}
170
171TEST(CORES, uarch) {
172 for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) {
173 ASSERT_EQ(cpuinfo_uarch_cortex_a53, cpuinfo_get_core(i)->uarch);
174 }
175}
176
177TEST(CORES, midr) {
178 for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) {
179 ASSERT_EQ(UINT32_C(0x410FD034), cpuinfo_get_core(i)->midr);
180 }
181}
182
Marat Dukhan575a6302018-03-10 14:38:49 -0800183TEST(CORES, DISABLED_frequency) {
184 for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) {
185 ASSERT_EQ(UINT64_C(2016000000), cpuinfo_get_core(i)->frequency);
186 }
187}
188
Marat Dukhandbc78402018-03-18 22:49:35 -0700189TEST(CLUSTERS, count) {
190 ASSERT_EQ(2, cpuinfo_get_clusters_count());
191}
192
193TEST(CLUSTERS, non_null) {
194 ASSERT_TRUE(cpuinfo_get_clusters());
195}
196
197TEST(CLUSTERS, processor_start) {
198 for (uint32_t i = 0; i < cpuinfo_get_clusters_count(); i++) {
199 switch (i) {
200 case 0:
201 ASSERT_EQ(0, cpuinfo_get_cluster(i)->processor_start);
202 break;
203 case 1:
204 ASSERT_EQ(4, cpuinfo_get_cluster(i)->processor_start);
205 break;
206 }
207 }
208}
209
210TEST(CLUSTERS, processor_count) {
211 for (uint32_t i = 0; i < cpuinfo_get_clusters_count(); i++) {
212 ASSERT_EQ(4, cpuinfo_get_cluster(i)->processor_count);
213 }
214}
215
216TEST(CLUSTERS, core_start) {
217 for (uint32_t i = 0; i < cpuinfo_get_clusters_count(); i++) {
218 switch (i) {
219 case 0:
220 ASSERT_EQ(0, cpuinfo_get_cluster(i)->core_start);
221 break;
222 case 1:
223 ASSERT_EQ(4, cpuinfo_get_cluster(i)->core_start);
224 break;
225 }
226 }
227}
228
229TEST(CLUSTERS, core_count) {
230 for (uint32_t i = 0; i < cpuinfo_get_clusters_count(); i++) {
231 ASSERT_EQ(4, cpuinfo_get_cluster(i)->core_count);
232 }
233}
234
235TEST(CLUSTERS, cluster_id) {
236 for (uint32_t i = 0; i < cpuinfo_get_clusters_count(); i++) {
237 ASSERT_EQ(i, cpuinfo_get_cluster(i)->cluster_id);
238 }
239}
240
241TEST(CLUSTERS, package) {
242 for (uint32_t i = 0; i < cpuinfo_get_clusters_count(); i++) {
243 ASSERT_EQ(cpuinfo_get_package(0), cpuinfo_get_cluster(i)->package);
244 }
245}
246
247TEST(CLUSTERS, vendor) {
248 for (uint32_t i = 0; i < cpuinfo_get_clusters_count(); i++) {
249 ASSERT_EQ(cpuinfo_vendor_arm, cpuinfo_get_cluster(i)->vendor);
250 }
251}
252
253TEST(CLUSTERS, uarch) {
254 for (uint32_t i = 0; i < cpuinfo_get_clusters_count(); i++) {
255 ASSERT_EQ(cpuinfo_uarch_cortex_a53, cpuinfo_get_cluster(i)->uarch);
256 }
257}
258
259TEST(CLUSTERS, midr) {
260 for (uint32_t i = 0; i < cpuinfo_get_clusters_count(); i++) {
261 ASSERT_EQ(UINT32_C(0x410FD034), cpuinfo_get_cluster(i)->midr);
262 }
263}
264
265TEST(CLUSTERS, DISABLED_frequency) {
266 for (uint32_t i = 0; i < cpuinfo_get_clusters_count(); i++) {
267 ASSERT_EQ(UINT64_C(2016000000), cpuinfo_get_core(i)->frequency);
268 }
269}
270
Marat Dukhana5fda232017-12-04 16:08:25 -0800271TEST(PACKAGES, count) {
272 ASSERT_EQ(1, cpuinfo_get_packages_count());
273}
274
275TEST(PACKAGES, name) {
276 for (uint32_t i = 0; i < cpuinfo_get_packages_count(); i++) {
277 ASSERT_EQ("Qualcomm MSM8953",
278 std::string(cpuinfo_get_package(i)->name,
279 strnlen(cpuinfo_get_package(i)->name, CPUINFO_PACKAGE_NAME_MAX)));
280 }
281}
282
Marat Dukhanfd0f3ef2017-12-18 17:45:18 -0800283TEST(PACKAGES, gpu_name) {
284 for (uint32_t i = 0; i < cpuinfo_get_packages_count(); i++) {
285 ASSERT_EQ("Qualcomm Adreno 506",
286 std::string(cpuinfo_get_package(i)->gpu_name,
287 strnlen(cpuinfo_get_package(i)->gpu_name, CPUINFO_GPU_NAME_MAX)));
288 }
289}
290
Marat Dukhana5fda232017-12-04 16:08:25 -0800291TEST(PACKAGES, processor_start) {
292 for (uint32_t i = 0; i < cpuinfo_get_packages_count(); i++) {
293 ASSERT_EQ(0, cpuinfo_get_package(i)->processor_start);
294 }
295}
296
297TEST(PACKAGES, processor_count) {
298 for (uint32_t i = 0; i < cpuinfo_get_packages_count(); i++) {
299 ASSERT_EQ(8, cpuinfo_get_package(i)->processor_count);
300 }
301}
302
303TEST(PACKAGES, core_start) {
304 for (uint32_t i = 0; i < cpuinfo_get_packages_count(); i++) {
305 ASSERT_EQ(0, cpuinfo_get_package(i)->core_start);
306 }
307}
308
309TEST(PACKAGES, core_count) {
310 for (uint32_t i = 0; i < cpuinfo_get_packages_count(); i++) {
311 ASSERT_EQ(8, cpuinfo_get_package(i)->core_count);
312 }
313}
314
Marat Dukhan2b307932018-03-18 16:15:36 -0700315TEST(PACKAGES, cluster_start) {
316 for (uint32_t i = 0; i < cpuinfo_get_packages_count(); i++) {
317 ASSERT_EQ(0, cpuinfo_get_package(i)->cluster_start);
318 }
319}
320
321TEST(PACKAGES, cluster_count) {
322 for (uint32_t i = 0; i < cpuinfo_get_packages_count(); i++) {
323 ASSERT_EQ(2, cpuinfo_get_package(i)->cluster_count);
324 }
325}
326
Marat Dukhana5fda232017-12-04 16:08:25 -0800327TEST(ISA, thumb) {
328 #if CPUINFO_ARCH_ARM
329 ASSERT_TRUE(cpuinfo_has_arm_thumb());
330 #elif CPUINFO_ARCH_ARM64
331 ASSERT_FALSE(cpuinfo_has_arm_thumb());
332 #endif
333}
334
335TEST(ISA, thumb2) {
336 #if CPUINFO_ARCH_ARM
337 ASSERT_TRUE(cpuinfo_has_arm_thumb2());
338 #elif CPUINFO_ARCH_ARM64
339 ASSERT_FALSE(cpuinfo_has_arm_thumb2());
340 #endif
341}
342
343TEST(ISA, armv5e) {
344 #if CPUINFO_ARCH_ARM
345 ASSERT_TRUE(cpuinfo_has_arm_v5e());
346 #elif CPUINFO_ARCH_ARM64
347 ASSERT_FALSE(cpuinfo_has_arm_v5e());
348 #endif
349}
350
351TEST(ISA, armv6) {
352 #if CPUINFO_ARCH_ARM
353 ASSERT_TRUE(cpuinfo_has_arm_v6());
354 #elif CPUINFO_ARCH_ARM64
355 ASSERT_FALSE(cpuinfo_has_arm_v6());
356 #endif
357}
358
359TEST(ISA, armv6k) {
360 #if CPUINFO_ARCH_ARM
361 ASSERT_TRUE(cpuinfo_has_arm_v6k());
362 #elif CPUINFO_ARCH_ARM64
363 ASSERT_FALSE(cpuinfo_has_arm_v6k());
364 #endif
365}
366
367TEST(ISA, armv7) {
368 #if CPUINFO_ARCH_ARM
369 ASSERT_TRUE(cpuinfo_has_arm_v7());
370 #elif CPUINFO_ARCH_ARM64
371 ASSERT_FALSE(cpuinfo_has_arm_v7());
372 #endif
373}
374
375TEST(ISA, armv7mp) {
376 #if CPUINFO_ARCH_ARM
377 ASSERT_TRUE(cpuinfo_has_arm_v7mp());
378 #elif CPUINFO_ARCH_ARM64
379 ASSERT_FALSE(cpuinfo_has_arm_v7mp());
380 #endif
381}
382
383TEST(ISA, idiv) {
384 ASSERT_TRUE(cpuinfo_has_arm_idiv());
385}
386
387TEST(ISA, vfpv2) {
388 ASSERT_FALSE(cpuinfo_has_arm_vfpv2());
389}
390
391TEST(ISA, vfpv3) {
392 ASSERT_TRUE(cpuinfo_has_arm_vfpv3());
393}
394
395TEST(ISA, vfpv3_d32) {
396 ASSERT_TRUE(cpuinfo_has_arm_vfpv3_d32());
397}
398
399TEST(ISA, vfpv3_fp16) {
400 ASSERT_TRUE(cpuinfo_has_arm_vfpv3_fp16());
401}
402
403TEST(ISA, vfpv3_fp16_d32) {
404 ASSERT_TRUE(cpuinfo_has_arm_vfpv3_fp16_d32());
405}
406
407TEST(ISA, vfpv4) {
408 ASSERT_TRUE(cpuinfo_has_arm_vfpv4());
409}
410
411TEST(ISA, vfpv4_d32) {
412 ASSERT_TRUE(cpuinfo_has_arm_vfpv4_d32());
413}
414
415TEST(ISA, wmmx) {
416 ASSERT_FALSE(cpuinfo_has_arm_wmmx());
417}
418
419TEST(ISA, wmmx2) {
420 ASSERT_FALSE(cpuinfo_has_arm_wmmx2());
421}
422
423TEST(ISA, neon) {
424 ASSERT_TRUE(cpuinfo_has_arm_neon());
425}
426
427TEST(ISA, neon_fp16) {
428 ASSERT_TRUE(cpuinfo_has_arm_neon_fp16());
429}
430
431TEST(ISA, neon_fma) {
432 ASSERT_TRUE(cpuinfo_has_arm_neon_fma());
433}
434
435TEST(ISA, atomics) {
436 ASSERT_FALSE(cpuinfo_has_arm_atomics());
437}
438
439TEST(ISA, neon_rdm) {
440 ASSERT_FALSE(cpuinfo_has_arm_neon_rdm());
441}
442
443TEST(ISA, fp16_arith) {
444 ASSERT_FALSE(cpuinfo_has_arm_fp16_arith());
445}
446
447TEST(ISA, jscvt) {
448 ASSERT_FALSE(cpuinfo_has_arm_jscvt());
449}
450
451TEST(ISA, fcma) {
452 ASSERT_FALSE(cpuinfo_has_arm_fcma());
453}
454
455TEST(ISA, aes) {
456 ASSERT_TRUE(cpuinfo_has_arm_aes());
457}
458
459TEST(ISA, sha1) {
460 ASSERT_TRUE(cpuinfo_has_arm_sha1());
461}
462
463TEST(ISA, sha2) {
464 ASSERT_TRUE(cpuinfo_has_arm_sha2());
465}
466
467TEST(ISA, pmull) {
468 ASSERT_TRUE(cpuinfo_has_arm_pmull());
469}
470
471TEST(ISA, crc32) {
472 ASSERT_TRUE(cpuinfo_has_arm_crc32());
473}
474
475TEST(L1I, count) {
476 ASSERT_EQ(8, cpuinfo_get_l1i_caches_count());
477}
478
479TEST(L1I, non_null) {
480 ASSERT_TRUE(cpuinfo_get_l1i_caches());
481}
482
483TEST(L1I, size) {
484 for (uint32_t i = 0; i < cpuinfo_get_l1i_caches_count(); i++) {
485 ASSERT_EQ(32 * 1024, cpuinfo_get_l1i_cache(i)->size);
486 }
487}
488
489TEST(L1I, associativity) {
490 for (uint32_t i = 0; i < cpuinfo_get_l1i_caches_count(); i++) {
491 ASSERT_EQ(2, cpuinfo_get_l1i_cache(i)->associativity);
492 }
493}
494
495TEST(L1I, sets) {
496 for (uint32_t i = 0; i < cpuinfo_get_l1i_caches_count(); i++) {
497 ASSERT_EQ(cpuinfo_get_l1i_cache(i)->size,
498 cpuinfo_get_l1i_cache(i)->sets * cpuinfo_get_l1i_cache(i)->line_size * cpuinfo_get_l1i_cache(i)->partitions * cpuinfo_get_l1i_cache(i)->associativity);
499 }
500}
501
502TEST(L1I, partitions) {
503 for (uint32_t i = 0; i < cpuinfo_get_l1i_caches_count(); i++) {
504 ASSERT_EQ(1, cpuinfo_get_l1i_cache(i)->partitions);
505 }
506}
507
508TEST(L1I, line_size) {
509 for (uint32_t i = 0; i < cpuinfo_get_l1i_caches_count(); i++) {
510 ASSERT_EQ(64, cpuinfo_get_l1i_cache(i)->line_size);
511 }
512}
513
514TEST(L1I, flags) {
515 for (uint32_t i = 0; i < cpuinfo_get_l1i_caches_count(); i++) {
516 ASSERT_EQ(0, cpuinfo_get_l1i_cache(i)->flags);
517 }
518}
519
520TEST(L1I, processors) {
521 for (uint32_t i = 0; i < cpuinfo_get_l1i_caches_count(); i++) {
522 ASSERT_EQ(i, cpuinfo_get_l1i_cache(i)->processor_start);
523 ASSERT_EQ(1, cpuinfo_get_l1i_cache(i)->processor_count);
524 }
525}
526
527TEST(L1D, count) {
528 ASSERT_EQ(8, cpuinfo_get_l1d_caches_count());
529}
530
531TEST(L1D, non_null) {
532 ASSERT_TRUE(cpuinfo_get_l1d_caches());
533}
534
535TEST(L1D, size) {
536 for (uint32_t i = 0; i < cpuinfo_get_l1d_caches_count(); i++) {
537 ASSERT_EQ(32 * 1024, cpuinfo_get_l1d_cache(i)->size);
538 }
539}
540
541TEST(L1D, associativity) {
542 for (uint32_t i = 0; i < cpuinfo_get_l1d_caches_count(); i++) {
543 ASSERT_EQ(4, cpuinfo_get_l1d_cache(i)->associativity);
544 }
545}
546
547TEST(L1D, sets) {
548 for (uint32_t i = 0; i < cpuinfo_get_l1d_caches_count(); i++) {
549 ASSERT_EQ(cpuinfo_get_l1d_cache(i)->size,
550 cpuinfo_get_l1d_cache(i)->sets * cpuinfo_get_l1d_cache(i)->line_size * cpuinfo_get_l1d_cache(i)->partitions * cpuinfo_get_l1d_cache(i)->associativity);
551 }
552}
553
554TEST(L1D, partitions) {
555 for (uint32_t i = 0; i < cpuinfo_get_l1d_caches_count(); i++) {
556 ASSERT_EQ(1, cpuinfo_get_l1d_cache(i)->partitions);
557 }
558}
559
560TEST(L1D, line_size) {
561 for (uint32_t i = 0; i < cpuinfo_get_l1d_caches_count(); i++) {
562 ASSERT_EQ(64, cpuinfo_get_l1d_cache(i)->line_size);
563 }
564}
565
566TEST(L1D, flags) {
567 for (uint32_t i = 0; i < cpuinfo_get_l1d_caches_count(); i++) {
568 ASSERT_EQ(0, cpuinfo_get_l1d_cache(i)->flags);
569 }
570}
571
572TEST(L1D, processors) {
573 for (uint32_t i = 0; i < cpuinfo_get_l1d_caches_count(); i++) {
574 ASSERT_EQ(i, cpuinfo_get_l1d_cache(i)->processor_start);
575 ASSERT_EQ(1, cpuinfo_get_l1d_cache(i)->processor_count);
576 }
577}
578
579TEST(L2, count) {
580 ASSERT_EQ(2, cpuinfo_get_l2_caches_count());
581}
582
583TEST(L2, non_null) {
584 ASSERT_TRUE(cpuinfo_get_l2_caches());
585}
586
587TEST(L2, size) {
588 for (uint32_t i = 0; i < cpuinfo_get_l2_caches_count(); i++) {
589 switch (i) {
590 case 0:
591 ASSERT_EQ(1024 * 1024, cpuinfo_get_l2_cache(i)->size);
592 break;
593 case 1:
594 ASSERT_EQ(512 * 1024, cpuinfo_get_l2_cache(i)->size);
595 break;
596 }
597 }
598}
599
600TEST(L2, associativity) {
601 for (uint32_t i = 0; i < cpuinfo_get_l2_caches_count(); i++) {
602 ASSERT_EQ(16, cpuinfo_get_l2_cache(i)->associativity);
603 }
604}
605
606TEST(L2, sets) {
607 for (uint32_t i = 0; i < cpuinfo_get_l2_caches_count(); i++) {
608 ASSERT_EQ(cpuinfo_get_l2_cache(i)->size,
609 cpuinfo_get_l2_cache(i)->sets * cpuinfo_get_l2_cache(i)->line_size * cpuinfo_get_l2_cache(i)->partitions * cpuinfo_get_l2_cache(i)->associativity);
610 }
611}
612
613TEST(L2, partitions) {
614 for (uint32_t i = 0; i < cpuinfo_get_l2_caches_count(); i++) {
615 ASSERT_EQ(1, cpuinfo_get_l2_cache(i)->partitions);
616 }
617}
618
619TEST(L2, line_size) {
620 for (uint32_t i = 0; i < cpuinfo_get_l2_caches_count(); i++) {
621 ASSERT_EQ(64, cpuinfo_get_l2_cache(i)->line_size);
622 }
623}
624
625TEST(L2, flags) {
626 for (uint32_t i = 0; i < cpuinfo_get_l2_caches_count(); i++) {
627 ASSERT_EQ(0, cpuinfo_get_l2_cache(i)->flags);
628 }
629}
630
631TEST(L2, processors) {
632 for (uint32_t i = 0; i < cpuinfo_get_l2_caches_count(); i++) {
633 switch (i) {
634 case 0:
635 ASSERT_EQ(0, cpuinfo_get_l2_cache(i)->processor_start);
636 ASSERT_EQ(4, cpuinfo_get_l2_cache(i)->processor_count);
637 break;
638 case 1:
639 ASSERT_EQ(4, cpuinfo_get_l2_cache(i)->processor_start);
640 ASSERT_EQ(4, cpuinfo_get_l2_cache(i)->processor_count);
641 break;
642 }
643 }
644}
645
646TEST(L3, none) {
647 ASSERT_EQ(0, cpuinfo_get_l3_caches_count());
648 ASSERT_FALSE(cpuinfo_get_l3_caches());
649}
650
651TEST(L4, none) {
652 ASSERT_EQ(0, cpuinfo_get_l4_caches_count());
653 ASSERT_FALSE(cpuinfo_get_l4_caches());
654}
655
656#include <xiaomi-redmi-note-4.h>
657
658int main(int argc, char* argv[]) {
659#if CPUINFO_ARCH_ARM
660 cpuinfo_set_hwcap(UINT32_C(0x0037B0D6));
661 cpuinfo_set_hwcap2(UINT32_C(0x0000001F));
662#elif CPUINFO_ARCH_ARM64
663 cpuinfo_set_hwcap(UINT32_C(0x000000FF));
664#endif
665 cpuinfo_mock_filesystem(filesystem);
666#ifdef __ANDROID__
667 cpuinfo_mock_android_properties(properties);
Marat Dukhanfd0f3ef2017-12-18 17:45:18 -0800668 cpuinfo_mock_gl_renderer("Adreno (TM) 506");
Marat Dukhana5fda232017-12-04 16:08:25 -0800669#endif
670 cpuinfo_initialize();
671 ::testing::InitGoogleTest(&argc, argv);
672 return RUN_ALL_TESTS();
673}