blob: 47a6520629bc5513b641e0d18290c83a29bbdc11 [file] [log] [blame]
Chris Lattner97f06932009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "asm-printer"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000016#include "ARM.h"
Jim Grosbachbaf120f2010-12-01 03:45:07 +000017#include "ARMAsmPrinter.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000018#include "ARMAddressingModes.h"
19#include "ARMBuildAttrs.h"
20#include "ARMBaseRegisterInfo.h"
21#include "ARMConstantPoolValue.h"
Chris Lattner97f06932009-10-19 20:20:46 +000022#include "ARMMachineFunctionInfo.h"
Evan Cheng5de5d4b2011-01-17 08:03:18 +000023#include "ARMMCExpr.h"
Chris Lattner97f06932009-10-19 20:20:46 +000024#include "ARMTargetMachine.h"
Jason W Kim17b443d2010-10-11 23:01:44 +000025#include "ARMTargetObjectFile.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000026#include "InstPrinter/ARMInstPrinter.h"
Dale Johannesen3f282aa2010-04-26 20:07:31 +000027#include "llvm/Analysis/DebugInfo.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000028#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000029#include "llvm/Module.h"
Benjamin Kramere55b15f2009-12-28 12:27:56 +000030#include "llvm/Type.h"
Dan Gohmancf20ac42009-08-13 01:36:44 +000031#include "llvm/Assembly/Writer.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000032#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000033#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chenga8e29892007-01-19 07:51:42 +000034#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000035#include "llvm/MC/MCAsmInfo.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000036#include "llvm/MC/MCAssembler.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000037#include "llvm/MC/MCContext.h"
Bill Wendlingbecd83e2010-03-09 00:40:17 +000038#include "llvm/MC/MCExpr.h"
Chris Lattner97f06932009-10-19 20:20:46 +000039#include "llvm/MC/MCInst.h"
Chris Lattnerf9bdedd2009-08-10 18:15:01 +000040#include "llvm/MC/MCSectionMachO.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000041#include "llvm/MC/MCObjectStreamer.h"
Chris Lattner6c2f9e12009-08-19 05:49:37 +000042#include "llvm/MC/MCStreamer.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000043#include "llvm/MC/MCSymbol.h"
Chris Lattnerd62f1b42010-03-12 21:19:23 +000044#include "llvm/Target/Mangler.h"
Rafael Espindolab01c4bb2006-07-27 11:38:51 +000045#include "llvm/Target/TargetData.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000046#include "llvm/Target/TargetMachine.h"
Evan Cheng5be54b02007-01-19 19:25:36 +000047#include "llvm/Target/TargetOptions.h"
Daniel Dunbar51b198a2009-07-15 20:24:03 +000048#include "llvm/Target/TargetRegistry.h"
Evan Chengc324ecb2009-07-24 18:19:46 +000049#include "llvm/ADT/SmallPtrSet.h"
Jim Grosbachc40d9f92009-09-01 18:49:12 +000050#include "llvm/ADT/SmallString.h"
Bob Wilson54c78ef2009-11-06 23:33:28 +000051#include "llvm/ADT/StringExtras.h"
Chris Lattner97f06932009-10-19 20:20:46 +000052#include "llvm/Support/CommandLine.h"
Devang Patel59135f42010-08-04 22:39:39 +000053#include "llvm/Support/Debug.h"
Torok Edwin30464702009-07-08 20:55:50 +000054#include "llvm/Support/ErrorHandling.h"
Chris Lattnerb23569a2010-04-04 08:18:47 +000055#include "llvm/Support/raw_ostream.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000056#include <cctype>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000057using namespace llvm;
58
Chris Lattner95b2c7d2006-12-19 22:59:26 +000059namespace {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000060
61 // Per section and per symbol attributes are not supported.
62 // To implement them we would need the ability to delay this emission
63 // until the assembly file is fully parsed/generated as only then do we
64 // know the symbol and section numbers.
65 class AttributeEmitter {
66 public:
67 virtual void MaybeSwitchVendor(StringRef Vendor) = 0;
68 virtual void EmitAttribute(unsigned Attribute, unsigned Value) = 0;
Jason W Kimf009a962011-02-07 00:49:53 +000069 virtual void EmitTextAttribute(unsigned Attribute, StringRef String) = 0;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000070 virtual void Finish() = 0;
Rafael Espindola4921e232010-10-25 18:38:32 +000071 virtual ~AttributeEmitter() {}
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000072 };
73
74 class AsmAttributeEmitter : public AttributeEmitter {
75 MCStreamer &Streamer;
76
77 public:
78 AsmAttributeEmitter(MCStreamer &Streamer_) : Streamer(Streamer_) {}
79 void MaybeSwitchVendor(StringRef Vendor) { }
80
81 void EmitAttribute(unsigned Attribute, unsigned Value) {
82 Streamer.EmitRawText("\t.eabi_attribute " +
83 Twine(Attribute) + ", " + Twine(Value));
84 }
85
Jason W Kimf009a962011-02-07 00:49:53 +000086 void EmitTextAttribute(unsigned Attribute, StringRef String) {
87 switch (Attribute) {
88 case ARMBuildAttrs::CPU_name:
Jason W Kimc046d642011-02-07 19:07:11 +000089 Streamer.EmitRawText(StringRef("\t.cpu ") + LowercaseString(String));
Jason W Kimf009a962011-02-07 00:49:53 +000090 break;
Renato Golin728ff0d2011-02-28 22:04:27 +000091 /* GAS requires .fpu to be emitted regardless of EABI attribute */
92 case ARMBuildAttrs::Advanced_SIMD_arch:
93 case ARMBuildAttrs::VFP_arch:
94 Streamer.EmitRawText(StringRef("\t.fpu ") + LowercaseString(String));
95 break;
Jason W Kimf009a962011-02-07 00:49:53 +000096 default: assert(0 && "Unsupported Text attribute in ASM Mode"); break;
97 }
98 }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000099 void Finish() { }
100 };
101
102 class ObjectAttributeEmitter : public AttributeEmitter {
103 MCObjectStreamer &Streamer;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000104 StringRef CurrentVendor;
105 SmallString<64> Contents;
106
107 public:
108 ObjectAttributeEmitter(MCObjectStreamer &Streamer_) :
109 Streamer(Streamer_), CurrentVendor("") { }
110
111 void MaybeSwitchVendor(StringRef Vendor) {
112 assert(!Vendor.empty() && "Vendor cannot be empty.");
113
114 if (CurrentVendor.empty())
115 CurrentVendor = Vendor;
116 else if (CurrentVendor == Vendor)
117 return;
118 else
119 Finish();
120
121 CurrentVendor = Vendor;
122
Rafael Espindola33363842010-10-25 22:26:55 +0000123 assert(Contents.size() == 0);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000124 }
125
126 void EmitAttribute(unsigned Attribute, unsigned Value) {
127 // FIXME: should be ULEB
128 Contents += Attribute;
129 Contents += Value;
130 }
131
Jason W Kimf009a962011-02-07 00:49:53 +0000132 void EmitTextAttribute(unsigned Attribute, StringRef String) {
133 Contents += Attribute;
Jason W Kimc046d642011-02-07 19:07:11 +0000134 Contents += UppercaseString(String);
Jason W Kimf009a962011-02-07 00:49:53 +0000135 Contents += 0;
136 }
137
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000138 void Finish() {
Rafael Espindola33363842010-10-25 22:26:55 +0000139 const size_t ContentsSize = Contents.size();
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000140
Rafael Espindola33363842010-10-25 22:26:55 +0000141 // Vendor size + Vendor name + '\0'
142 const size_t VendorHeaderSize = 4 + CurrentVendor.size() + 1;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000143
Rafael Espindola33363842010-10-25 22:26:55 +0000144 // Tag + Tag Size
145 const size_t TagHeaderSize = 1 + 4;
146
147 Streamer.EmitIntValue(VendorHeaderSize + TagHeaderSize + ContentsSize, 4);
148 Streamer.EmitBytes(CurrentVendor, 0);
149 Streamer.EmitIntValue(0, 1); // '\0'
150
151 Streamer.EmitIntValue(ARMBuildAttrs::File, 1);
152 Streamer.EmitIntValue(TagHeaderSize + ContentsSize, 4);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000153
154 Streamer.EmitBytes(Contents, 0);
Rafael Espindola33363842010-10-25 22:26:55 +0000155
156 Contents.clear();
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000157 }
158 };
159
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000160} // end of anonymous namespace
161
Jim Grosbachbaf120f2010-12-01 03:45:07 +0000162MachineLocation ARMAsmPrinter::
163getDebugValueLocation(const MachineInstr *MI) const {
164 MachineLocation Location;
165 assert(MI->getNumOperands() == 4 && "Invalid no. of machine operands!");
166 // Frame address. Currently handles register +- offset only.
167 if (MI->getOperand(0).isReg() && MI->getOperand(1).isImm())
168 Location.set(MI->getOperand(0).getReg(), MI->getOperand(1).getImm());
169 else {
170 DEBUG(dbgs() << "DBG_VALUE instruction ignored! " << *MI << "\n");
171 }
172 return Location;
173}
174
Devang Patel27f5acb2011-04-21 22:48:26 +0000175/// EmitDwarfRegOp - Emit dwarf register operation.
176void ARMAsmPrinter::EmitDwarfRegOp(const MachineLocation &MLoc) const {
177 const TargetRegisterInfo *RI = TM.getRegisterInfo();
178 if (RI->getDwarfRegNum(MLoc.getReg(), false) != -1)
179 AsmPrinter::EmitDwarfRegOp(MLoc);
180 else {
181 unsigned Reg = MLoc.getReg();
182 if (Reg >= ARM::S0 && Reg <= ARM::S31) {
183 // S registers are described as bit-pieces of a register
184 // S[2x] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 0)
185 // S[2x+1] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 32)
186
187 unsigned SReg = Reg - ARM::S0;
188 bool odd = SReg & 0x1;
189 unsigned Rx = 256 + (SReg >> 1);
190 OutStreamer.AddComment("Loc expr size");
191 // DW_OP_regx + ULEB + DW_OP_bit_piece + ULEB + ULEB
192 // 1 + ULEB(Rx) + 1 + 1 + 1
193 EmitInt16(4 + MCAsmInfo::getULEB128Size(Rx));
194
195 OutStreamer.AddComment("DW_OP_regx for S register");
196 EmitInt8(dwarf::DW_OP_regx);
197
198 OutStreamer.AddComment(Twine(SReg));
199 EmitULEB128(Rx);
200
201 if (odd) {
202 OutStreamer.AddComment("DW_OP_bit_piece 32 32");
203 EmitInt8(dwarf::DW_OP_bit_piece);
204 EmitULEB128(32);
205 EmitULEB128(32);
206 } else {
207 OutStreamer.AddComment("DW_OP_bit_piece 32 0");
208 EmitInt8(dwarf::DW_OP_bit_piece);
209 EmitULEB128(32);
210 EmitULEB128(0);
211 }
Devang Patel71f3f112011-04-21 23:22:35 +0000212 } else if (Reg >= ARM::Q0 && Reg <= ARM::Q15) {
213 // Q registers Q0-Q15 are described by composing two D registers together.
214 // Qx = DW_OP_regx(256+2x) DW_OP_piece(8) DW_OP_regx(256+2x+1) DW_OP_piece(8)
215
216 unsigned QReg = Reg - ARM::Q0;
217 unsigned D1 = 256 + 2 * QReg;
218 unsigned D2 = D1 + 1;
219
220 OutStreamer.AddComment("Loc expr size");
221 // DW_OP_regx + ULEB + DW_OP_piece + ULEB(8) +
222 // DW_OP_regx + ULEB + DW_OP_piece + ULEB(8);
223 // 6 + ULEB(D1) + ULEB(D2)
224 EmitInt16(6 + MCAsmInfo::getULEB128Size(D1) + MCAsmInfo::getULEB128Size(D2));
225
226 OutStreamer.AddComment("DW_OP_regx for Q register: D1");
227 EmitInt8(dwarf::DW_OP_regx);
228 EmitULEB128(D1);
229 OutStreamer.AddComment("DW_OP_piece 8");
230 EmitInt8(dwarf::DW_OP_piece);
231 EmitULEB128(8);
232
233 OutStreamer.AddComment("DW_OP_regx for Q register: D2");
234 EmitInt8(dwarf::DW_OP_regx);
235 EmitULEB128(D2);
236 OutStreamer.AddComment("DW_OP_piece 8");
237 EmitInt8(dwarf::DW_OP_piece);
238 EmitULEB128(8);
Devang Patel27f5acb2011-04-21 22:48:26 +0000239 }
240 }
241}
242
Chris Lattner953ebb72010-01-27 23:58:11 +0000243void ARMAsmPrinter::EmitFunctionEntryLabel() {
244 if (AFI->isThumbFunction()) {
Jim Grosbachce792992010-11-05 22:08:08 +0000245 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
246 OutStreamer.EmitThumbFunc(Subtarget->isTargetDarwin()? CurrentFnSym : 0);
Chris Lattner953ebb72010-01-27 23:58:11 +0000247 }
Jim Grosbachb0739b72010-09-02 01:02:06 +0000248
Chris Lattner953ebb72010-01-27 23:58:11 +0000249 OutStreamer.EmitLabel(CurrentFnSym);
250}
251
Jim Grosbach2317e402010-09-30 01:57:53 +0000252/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000253/// method to print assembly for each instruction.
254///
255bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Chenga8e29892007-01-19 07:51:42 +0000256 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng6d63a722008-09-18 07:27:23 +0000257 MCP = MF.getConstantPool();
Rafael Espindola4b442b52006-05-23 02:48:20 +0000258
Chris Lattnerd49fe1b2010-01-28 01:28:58 +0000259 return AsmPrinter::runOnMachineFunction(MF);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000260}
261
Evan Cheng055b0312009-06-29 07:51:04 +0000262void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000263 raw_ostream &O, const char *Modifier) {
Evan Cheng055b0312009-06-29 07:51:04 +0000264 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000265 unsigned TF = MO.getTargetFlags();
266
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000267 switch (MO.getType()) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000268 default:
269 assert(0 && "<unknown operand type>");
Bob Wilson5bafff32009-06-22 23:27:02 +0000270 case MachineOperand::MO_Register: {
271 unsigned Reg = MO.getReg();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000272 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach35636282010-10-06 21:22:32 +0000273 assert(!MO.getSubReg() && "Subregs should be eliminated!");
274 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000275 break;
Bob Wilson5bafff32009-06-22 23:27:02 +0000276 }
Evan Chenga8e29892007-01-19 07:51:42 +0000277 case MachineOperand::MO_Immediate: {
Evan Cheng5adb66a2009-09-28 09:14:39 +0000278 int64_t Imm = MO.getImm();
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000279 O << '#';
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000280 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000281 (TF == ARMII::MO_LO16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000282 O << ":lower16:";
283 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000284 (TF == ARMII::MO_HI16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000285 O << ":upper16:";
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000286 O << Imm;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000287 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000288 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000289 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000290 O << *MO.getMBB()->getSymbol();
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000291 return;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000292 case MachineOperand::MO_GlobalAddress: {
Dan Gohman46510a72010-04-15 01:51:59 +0000293 const GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000294 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
295 (TF & ARMII::MO_LO16))
296 O << ":lower16:";
297 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
298 (TF & ARMII::MO_HI16))
299 O << ":upper16:";
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000300 O << *Mang->getSymbol(GV);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000301
Chris Lattner0c08d092010-04-03 22:28:33 +0000302 printOffset(MO.getOffset(), O);
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000303 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000304 O << "(PLT)";
Evan Chenga8e29892007-01-19 07:51:42 +0000305 break;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000306 }
Evan Chenga8e29892007-01-19 07:51:42 +0000307 case MachineOperand::MO_ExternalSymbol: {
Chris Lattner10b318b2010-01-17 21:43:43 +0000308 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000309 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000310 O << "(PLT)";
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000311 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000312 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000313 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000314 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000315 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000316 case MachineOperand::MO_JumpTableIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000317 O << *GetJTISymbol(MO.getIndex());
Evan Chenga8e29892007-01-19 07:51:42 +0000318 break;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000319 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000320}
321
Evan Cheng055b0312009-06-29 07:51:04 +0000322//===--------------------------------------------------------------------===//
323
Chris Lattner0890cf12010-01-25 19:51:38 +0000324MCSymbol *ARMAsmPrinter::
325GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
326 const MachineBasicBlock *MBB) const {
327 SmallString<60> Name;
328 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix()
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000329 << getFunctionNumber() << '_' << uid << '_' << uid2
Chris Lattner0890cf12010-01-25 19:51:38 +0000330 << "_set_" << MBB->getNumber();
Chris Lattner9b97a732010-03-30 18:10:53 +0000331 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattner0890cf12010-01-25 19:51:38 +0000332}
333
334MCSymbol *ARMAsmPrinter::
335GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
336 SmallString<60> Name;
337 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "JTI"
Chris Lattner281e7762010-01-25 23:28:03 +0000338 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner9b97a732010-03-30 18:10:53 +0000339 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000340}
341
Jim Grosbach433a5782010-09-24 20:47:58 +0000342
343MCSymbol *ARMAsmPrinter::GetARMSJLJEHLabel(void) const {
344 SmallString<60> Name;
345 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "SJLJEH"
346 << getFunctionNumber();
347 return OutContext.GetOrCreateSymbol(Name.str());
348}
349
Evan Cheng055b0312009-06-29 07:51:04 +0000350bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000351 unsigned AsmVariant, const char *ExtraCode,
352 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000353 // Does this asm operand have a single letter operand modifier?
354 if (ExtraCode && ExtraCode[0]) {
355 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000356
Evan Chenga8e29892007-01-19 07:51:42 +0000357 switch (ExtraCode[0]) {
358 default: return true; // Unknown modifier.
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000359 case 'a': // Print as a memory address.
360 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach2f24c4e2010-09-30 15:25:22 +0000361 O << "["
362 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
363 << "]";
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000364 return false;
365 }
366 // Fallthrough
367 case 'c': // Don't print "#" before an immediate operand.
Bob Wilson4f38b382009-08-21 21:58:55 +0000368 if (!MI->getOperand(OpNum).isImm())
369 return true;
Jim Grosbach2317e402010-09-30 01:57:53 +0000370 O << MI->getOperand(OpNum).getImm();
Bob Wilson8f343462009-04-06 21:46:51 +0000371 return false;
Evan Chenge21e3962007-04-04 00:13:29 +0000372 case 'P': // Print a VFP double precision register.
Evan Chengd831cda2009-12-08 23:06:22 +0000373 case 'q': // Print a NEON quad precision register.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000374 printOperand(MI, OpNum, O);
Evan Cheng23a95702007-03-08 22:42:46 +0000375 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000376 case 'Q':
Bob Wilsond984eb62010-05-27 20:23:42 +0000377 case 'R':
Bob Wilsond984eb62010-05-27 20:23:42 +0000378 case 'H':
Bob Wilson9bb43e12010-12-17 23:06:42 +0000379 // These modifiers are not yet supported.
Bob Wilsond984eb62010-05-27 20:23:42 +0000380 return true;
Evan Cheng84f60b72010-05-27 22:08:38 +0000381 }
Evan Chenga8e29892007-01-19 07:51:42 +0000382 }
Jim Grosbache9952212009-09-04 01:38:51 +0000383
Chris Lattner35c33bd2010-04-04 04:47:45 +0000384 printOperand(MI, OpNum, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000385 return false;
386}
387
Bob Wilson224c2442009-05-19 05:53:42 +0000388bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Cheng055b0312009-06-29 07:51:04 +0000389 unsigned OpNum, unsigned AsmVariant,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000390 const char *ExtraCode,
391 raw_ostream &O) {
Bob Wilson224c2442009-05-19 05:53:42 +0000392 if (ExtraCode && ExtraCode[0])
393 return true; // Unknown modifier.
Bob Wilson765cc0b2009-10-13 20:50:28 +0000394
395 const MachineOperand &MO = MI->getOperand(OpNum);
396 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach2317e402010-09-30 01:57:53 +0000397 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilson224c2442009-05-19 05:53:42 +0000398 return false;
399}
400
Bob Wilson812209a2009-09-30 22:06:26 +0000401void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Bob Wilson0fb34682009-09-30 00:23:42 +0000402 if (Subtarget->isTargetDarwin()) {
403 Reloc::Model RelocM = TM.getRelocationModel();
404 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
405 // Declare all the text sections up front (before the DWARF sections
406 // emitted by AsmPrinter::doInitialization) so the assembler will keep
407 // them together at the beginning of the object file. This helps
408 // avoid out-of-range branches that are due a fundamental limitation of
409 // the way symbol offsets are encoded with the current Darwin ARM
410 // relocations.
Jim Grosbachb0739b72010-09-02 01:02:06 +0000411 const TargetLoweringObjectFileMachO &TLOFMacho =
Dan Gohman0d805c32010-04-17 16:44:48 +0000412 static_cast<const TargetLoweringObjectFileMachO &>(
413 getObjFileLowering());
Bob Wilson29e06692009-09-30 22:25:37 +0000414 OutStreamer.SwitchSection(TLOFMacho.getTextSection());
415 OutStreamer.SwitchSection(TLOFMacho.getTextCoalSection());
416 OutStreamer.SwitchSection(TLOFMacho.getConstTextCoalSection());
417 if (RelocM == Reloc::DynamicNoPIC) {
418 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000419 OutContext.getMachOSection("__TEXT", "__symbol_stub4",
420 MCSectionMachO::S_SYMBOL_STUBS,
421 12, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000422 OutStreamer.SwitchSection(sect);
423 } else {
424 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000425 OutContext.getMachOSection("__TEXT", "__picsymbolstub4",
426 MCSectionMachO::S_SYMBOL_STUBS,
427 16, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000428 OutStreamer.SwitchSection(sect);
429 }
Bob Wilson63db5942010-07-30 19:55:47 +0000430 const MCSection *StaticInitSect =
431 OutContext.getMachOSection("__TEXT", "__StaticInit",
432 MCSectionMachO::S_REGULAR |
433 MCSectionMachO::S_ATTR_PURE_INSTRUCTIONS,
434 SectionKind::getText());
435 OutStreamer.SwitchSection(StaticInitSect);
Bob Wilson0fb34682009-09-30 00:23:42 +0000436 }
437 }
438
Jim Grosbache5165492009-11-09 00:11:35 +0000439 // Use unified assembler syntax.
Jason W Kimafd1cc22010-09-30 02:45:56 +0000440 OutStreamer.EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovd61eca52009-06-17 23:43:18 +0000441
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000442 // Emit ARM Build Attributes
443 if (Subtarget->isTargetELF()) {
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000444
Jason W Kimdef9ac42010-10-06 22:36:46 +0000445 emitAttributes();
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000446 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000447}
448
Anton Korobeynikov0f3cc652008-08-07 09:54:23 +0000449
Chris Lattner4a071d62009-10-19 17:59:19 +0000450void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Evan Cheng5be54b02007-01-19 19:25:36 +0000451 if (Subtarget->isTargetDarwin()) {
Chris Lattnerf61159b2009-08-03 22:18:15 +0000452 // All darwin targets use mach-o.
Dan Gohman0d805c32010-04-17 16:44:48 +0000453 const TargetLoweringObjectFileMachO &TLOFMacho =
454 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000455 MachineModuleInfoMachO &MMIMacho =
456 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbache9952212009-09-04 01:38:51 +0000457
Evan Chenga8e29892007-01-19 07:51:42 +0000458 // Output non-lazy-pointers for external and common global variables.
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000459 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlingcebae362010-03-10 22:34:10 +0000460
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000461 if (!Stubs.empty()) {
Chris Lattnerff4bc462009-08-10 01:39:42 +0000462 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000463 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerc076a972009-08-10 18:01:34 +0000464 EmitAlignment(2);
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000465 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000466 // L_foo$stub:
467 OutStreamer.EmitLabel(Stubs[i].first);
468 // .indirect_symbol _foo
Bill Wendling52a50e52010-03-11 01:18:13 +0000469 MachineModuleInfoImpl::StubValueTy &MCSym = Stubs[i].second;
470 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(),MCSA_IndirectSymbol);
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000471
Bill Wendling52a50e52010-03-11 01:18:13 +0000472 if (MCSym.getInt())
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000473 // External to current translation unit.
474 OutStreamer.EmitIntValue(0, 4/*size*/, 0/*addrspace*/);
475 else
476 // Internal to current translation unit.
Bill Wendling5e1b55d2010-03-31 18:47:10 +0000477 //
Jim Grosbach1b935a32010-09-22 16:45:13 +0000478 // When we place the LSDA into the TEXT section, the type info
479 // pointers need to be indirect and pc-rel. We accomplish this by
480 // using NLPs; however, sometimes the types are local to the file.
481 // We need to fill in the value for the NLP in those cases.
Bill Wendling52a50e52010-03-11 01:18:13 +0000482 OutStreamer.EmitValue(MCSymbolRefExpr::Create(MCSym.getPointer(),
483 OutContext),
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000484 4/*size*/, 0/*addrspace*/);
Evan Chengae94e592008-12-05 01:06:39 +0000485 }
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000486
487 Stubs.clear();
488 OutStreamer.AddBlankLine();
Evan Chenga8e29892007-01-19 07:51:42 +0000489 }
490
Chris Lattnere4d9ea82009-10-19 18:44:38 +0000491 Stubs = MMIMacho.GetHiddenGVStubList();
492 if (!Stubs.empty()) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000493 OutStreamer.SwitchSection(getObjFileLowering().getDataSection());
Chris Lattnerf3231de2009-08-10 18:02:16 +0000494 EmitAlignment(2);
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000495 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
496 // L_foo$stub:
497 OutStreamer.EmitLabel(Stubs[i].first);
498 // .long _foo
Bill Wendlingcebae362010-03-10 22:34:10 +0000499 OutStreamer.EmitValue(MCSymbolRefExpr::
500 Create(Stubs[i].second.getPointer(),
501 OutContext),
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000502 4/*size*/, 0/*addrspace*/);
503 }
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000504
505 Stubs.clear();
506 OutStreamer.AddBlankLine();
Evan Chengae94e592008-12-05 01:06:39 +0000507 }
508
Evan Chenga8e29892007-01-19 07:51:42 +0000509 // Funny Darwin hack: This flag tells the linker that no global symbols
510 // contain code that falls through to other global symbols (e.g. the obvious
511 // implementation of multiple entry points). If this doesn't occur, the
512 // linker can safely perform dead code stripping. Since LLVM never
513 // generates code that does this, it is always safe to set.
Chris Lattnera5ad93a2010-01-23 06:39:22 +0000514 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindolab01c4bb2006-07-27 11:38:51 +0000515 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000516}
Anton Korobeynikov0bd89712008-08-17 13:55:10 +0000517
Chris Lattner97f06932009-10-19 20:20:46 +0000518//===----------------------------------------------------------------------===//
Jason W Kimdef9ac42010-10-06 22:36:46 +0000519// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
520// FIXME:
521// The following seem like one-off assembler flags, but they actually need
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000522// to appear in the .ARM.attributes section in ELF.
Jason W Kimdef9ac42010-10-06 22:36:46 +0000523// Instead of subclassing the MCELFStreamer, we do the work here.
524
525void ARMAsmPrinter::emitAttributes() {
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000526
Jason W Kim17b443d2010-10-11 23:01:44 +0000527 emitARMAttributeSection();
528
Renato Golin728ff0d2011-02-28 22:04:27 +0000529 /* GAS expect .fpu to be emitted, regardless of VFP build attribute */
530 bool emitFPU = false;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000531 AttributeEmitter *AttrEmitter;
Renato Golin728ff0d2011-02-28 22:04:27 +0000532 if (OutStreamer.hasRawTextSupport()) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000533 AttrEmitter = new AsmAttributeEmitter(OutStreamer);
Renato Golin728ff0d2011-02-28 22:04:27 +0000534 emitFPU = true;
535 } else {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000536 MCObjectStreamer &O = static_cast<MCObjectStreamer&>(OutStreamer);
537 AttrEmitter = new ObjectAttributeEmitter(O);
538 }
539
540 AttrEmitter->MaybeSwitchVendor("aeabi");
541
Jason W Kimdef9ac42010-10-06 22:36:46 +0000542 std::string CPUString = Subtarget->getCPUString();
Jason W Kimf009a962011-02-07 00:49:53 +0000543
544 if (CPUString == "cortex-a8" ||
545 Subtarget->isCortexA8()) {
Jason W Kimc046d642011-02-07 19:07:11 +0000546 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::CPU_name, "cortex-a8");
Jason W Kimf009a962011-02-07 00:49:53 +0000547 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v7);
548 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch_profile,
549 ARMBuildAttrs::ApplicationProfile);
550 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
551 ARMBuildAttrs::Allowed);
552 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
553 ARMBuildAttrs::AllowThumb32);
554 // Fixme: figure out when this is emitted.
555 //AttrEmitter->EmitAttribute(ARMBuildAttrs::WMMX_arch,
556 // ARMBuildAttrs::AllowWMMXv1);
557 //
558
559 /// ADD additional Else-cases here!
560 } else if (CPUString == "generic") {
Dale Johannesen7179d1e2010-11-08 19:17:22 +0000561 // FIXME: Why these defaults?
562 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v4T);
Jason W Kimf009a962011-02-07 00:49:53 +0000563 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
564 ARMBuildAttrs::Allowed);
565 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
566 ARMBuildAttrs::Allowed);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000567 }
Jason W Kimdef9ac42010-10-06 22:36:46 +0000568
Renato Goline89a0532011-03-02 21:20:09 +0000569 if (Subtarget->hasNEON() && emitFPU) {
Renato Golin728ff0d2011-02-28 22:04:27 +0000570 /* NEON is not exactly a VFP architecture, but GAS emit one of
571 * neon/vfpv3/vfpv2 for .fpu parameters */
572 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::Advanced_SIMD_arch, "neon");
573 /* If emitted for NEON, omit from VFP below, since you can have both
574 * NEON and VFP in build attributes but only one .fpu */
575 emitFPU = false;
576 }
577
578 /* VFPv3 + .fpu */
579 if (Subtarget->hasVFP3()) {
580 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
581 ARMBuildAttrs::AllowFPv3A);
582 if (emitFPU)
583 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv3");
584
585 /* VFPv2 + .fpu */
586 } else if (Subtarget->hasVFP2()) {
Jason W Kimf009a962011-02-07 00:49:53 +0000587 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
588 ARMBuildAttrs::AllowFPv2);
Renato Golin728ff0d2011-02-28 22:04:27 +0000589 if (emitFPU)
590 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv2");
591 }
592
593 /* TODO: ARMBuildAttrs::Allowed is not completely accurate,
594 * since NEON can have 1 (allowed) or 2 (fused MAC operations) */
595 if (Subtarget->hasNEON()) {
596 AttrEmitter->EmitAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
597 ARMBuildAttrs::Allowed);
598 }
Jason W Kimdef9ac42010-10-06 22:36:46 +0000599
600 // Signal various FP modes.
601 if (!UnsafeFPMath) {
Jason W Kimf009a962011-02-07 00:49:53 +0000602 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_denormal,
603 ARMBuildAttrs::Allowed);
604 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_exceptions,
605 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000606 }
607
608 if (NoInfsFPMath && NoNaNsFPMath)
Jason W Kimf009a962011-02-07 00:49:53 +0000609 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
610 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000611 else
Jason W Kimf009a962011-02-07 00:49:53 +0000612 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
613 ARMBuildAttrs::AllowIEE754);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000614
Jason W Kimf009a962011-02-07 00:49:53 +0000615 // FIXME: add more flags to ARMBuildAttrs.h
Jason W Kimdef9ac42010-10-06 22:36:46 +0000616 // 8-bytes alignment stuff.
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000617 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_needed, 1);
618 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_preserved, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000619
620 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
621 if (Subtarget->isAAPCS_ABI() && FloatABIType == FloatABI::Hard) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000622 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_HardFP_use, 3);
623 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_VFP_args, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000624 }
625 // FIXME: Should we signal R9 usage?
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000626
Jason W Kimf009a962011-02-07 00:49:53 +0000627 if (Subtarget->hasDivide())
628 AttrEmitter->EmitAttribute(ARMBuildAttrs::DIV_use, 1);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000629
630 AttrEmitter->Finish();
631 delete AttrEmitter;
Jason W Kimdef9ac42010-10-06 22:36:46 +0000632}
633
Jason W Kim17b443d2010-10-11 23:01:44 +0000634void ARMAsmPrinter::emitARMAttributeSection() {
635 // <format-version>
636 // [ <section-length> "vendor-name"
637 // [ <file-tag> <size> <attribute>*
638 // | <section-tag> <size> <section-number>* 0 <attribute>*
639 // | <symbol-tag> <size> <symbol-number>* 0 <attribute>*
640 // ]+
641 // ]*
642
643 if (OutStreamer.hasRawTextSupport())
644 return;
645
646 const ARMElfTargetObjectFile &TLOFELF =
647 static_cast<const ARMElfTargetObjectFile &>
648 (getObjFileLowering());
649
650 OutStreamer.SwitchSection(TLOFELF.getAttributesSection());
Jason W Kim17b443d2010-10-11 23:01:44 +0000651
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000652 // Format version
653 OutStreamer.EmitIntValue(0x41, 1);
Jason W Kim17b443d2010-10-11 23:01:44 +0000654}
655
Jason W Kimdef9ac42010-10-06 22:36:46 +0000656//===----------------------------------------------------------------------===//
Chris Lattner97f06932009-10-19 20:20:46 +0000657
Jim Grosbach988ce092010-09-18 00:05:05 +0000658static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber,
659 unsigned LabelId, MCContext &Ctx) {
660
661 MCSymbol *Label = Ctx.GetOrCreateSymbol(Twine(Prefix)
662 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
663 return Label;
664}
665
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000666static MCSymbolRefExpr::VariantKind
667getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
668 switch (Modifier) {
669 default: llvm_unreachable("Unknown modifier!");
670 case ARMCP::no_modifier: return MCSymbolRefExpr::VK_None;
671 case ARMCP::TLSGD: return MCSymbolRefExpr::VK_ARM_TLSGD;
672 case ARMCP::TPOFF: return MCSymbolRefExpr::VK_ARM_TPOFF;
673 case ARMCP::GOTTPOFF: return MCSymbolRefExpr::VK_ARM_GOTTPOFF;
674 case ARMCP::GOT: return MCSymbolRefExpr::VK_ARM_GOT;
675 case ARMCP::GOTOFF: return MCSymbolRefExpr::VK_ARM_GOTOFF;
676 }
677 return MCSymbolRefExpr::VK_None;
678}
679
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000680MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV) {
681 bool isIndirect = Subtarget->isTargetDarwin() &&
682 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
683 if (!isIndirect)
684 return Mang->getSymbol(GV);
685
686 // FIXME: Remove this when Darwin transition to @GOT like syntax.
687 MCSymbol *MCSym = GetSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
688 MachineModuleInfoMachO &MMIMachO =
689 MMI->getObjFileInfo<MachineModuleInfoMachO>();
690 MachineModuleInfoImpl::StubValueTy &StubSym =
691 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(MCSym) :
692 MMIMachO.getGVStubEntry(MCSym);
693 if (StubSym.getPointer() == 0)
694 StubSym = MachineModuleInfoImpl::
695 StubValueTy(Mang->getSymbol(GV), !GV->hasInternalLinkage());
696 return MCSym;
697}
698
Jim Grosbach5df08d82010-11-09 18:45:04 +0000699void ARMAsmPrinter::
700EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
701 int Size = TM.getTargetData()->getTypeAllocSize(MCPV->getType());
702
703 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000704
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000705 MCSymbol *MCSym;
Jim Grosbach5df08d82010-11-09 18:45:04 +0000706 if (ACPV->isLSDA()) {
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000707 SmallString<128> Str;
708 raw_svector_ostream OS(Str);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000709 OS << MAI->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber();
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000710 MCSym = OutContext.GetOrCreateSymbol(OS.str());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000711 } else if (ACPV->isBlockAddress()) {
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000712 MCSym = GetBlockAddressSymbol(ACPV->getBlockAddress());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000713 } else if (ACPV->isGlobalValue()) {
714 const GlobalValue *GV = ACPV->getGV();
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000715 MCSym = GetARMGVSymbol(GV);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000716 } else {
717 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000718 MCSym = GetExternalSymbolSymbol(ACPV->getSymbol());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000719 }
720
721 // Create an MCSymbol for the reference.
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000722 const MCExpr *Expr =
723 MCSymbolRefExpr::Create(MCSym, getModifierVariantKind(ACPV->getModifier()),
724 OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000725
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000726 if (ACPV->getPCAdjustment()) {
727 MCSymbol *PCLabel = getPICLabel(MAI->getPrivateGlobalPrefix(),
728 getFunctionNumber(),
729 ACPV->getLabelId(),
730 OutContext);
731 const MCExpr *PCRelExpr = MCSymbolRefExpr::Create(PCLabel, OutContext);
732 PCRelExpr =
733 MCBinaryExpr::CreateAdd(PCRelExpr,
734 MCConstantExpr::Create(ACPV->getPCAdjustment(),
735 OutContext),
736 OutContext);
737 if (ACPV->mustAddCurrentAddress()) {
738 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
739 // label, so just emit a local label end reference that instead.
740 MCSymbol *DotSym = OutContext.CreateTempSymbol();
741 OutStreamer.EmitLabel(DotSym);
742 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
743 PCRelExpr = MCBinaryExpr::CreateSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000744 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000745 Expr = MCBinaryExpr::CreateSub(Expr, PCRelExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000746 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000747 OutStreamer.EmitValue(Expr, Size);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000748}
749
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000750void ARMAsmPrinter::EmitJumpTable(const MachineInstr *MI) {
751 unsigned Opcode = MI->getOpcode();
752 int OpNum = 1;
753 if (Opcode == ARM::BR_JTadd)
754 OpNum = 2;
755 else if (Opcode == ARM::BR_JTm)
756 OpNum = 3;
757
758 const MachineOperand &MO1 = MI->getOperand(OpNum);
759 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
760 unsigned JTI = MO1.getIndex();
761
762 // Emit a label for the jump table.
763 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
764 OutStreamer.EmitLabel(JTISymbol);
765
766 // Emit each entry of the table.
767 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
768 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
769 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
770
771 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
772 MachineBasicBlock *MBB = JTBBs[i];
773 // Construct an MCExpr for the entry. We want a value of the form:
774 // (BasicBlockAddr - TableBeginAddr)
775 //
776 // For example, a table with entries jumping to basic blocks BB0 and BB1
777 // would look like:
778 // LJTI_0_0:
779 // .word (LBB0 - LJTI_0_0)
780 // .word (LBB1 - LJTI_0_0)
781 const MCExpr *Expr = MCSymbolRefExpr::Create(MBB->getSymbol(), OutContext);
782
783 if (TM.getRelocationModel() == Reloc::PIC_)
784 Expr = MCBinaryExpr::CreateSub(Expr, MCSymbolRefExpr::Create(JTISymbol,
785 OutContext),
786 OutContext);
787 OutStreamer.EmitValue(Expr, 4);
788 }
789}
790
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000791void ARMAsmPrinter::EmitJump2Table(const MachineInstr *MI) {
792 unsigned Opcode = MI->getOpcode();
793 int OpNum = (Opcode == ARM::t2BR_JT) ? 2 : 1;
794 const MachineOperand &MO1 = MI->getOperand(OpNum);
795 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
796 unsigned JTI = MO1.getIndex();
797
798 // Emit a label for the jump table.
799 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
800 OutStreamer.EmitLabel(JTISymbol);
801
802 // Emit each entry of the table.
803 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
804 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
805 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000806 unsigned OffsetWidth = 4;
Jim Grosbachd092a872010-11-29 21:28:32 +0000807 if (MI->getOpcode() == ARM::t2TBB_JT)
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000808 OffsetWidth = 1;
Jim Grosbachd092a872010-11-29 21:28:32 +0000809 else if (MI->getOpcode() == ARM::t2TBH_JT)
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000810 OffsetWidth = 2;
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000811
812 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
813 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000814 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::Create(MBB->getSymbol(),
815 OutContext);
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000816 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000817 if (OffsetWidth == 4) {
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000818 MCInst BrInst;
819 BrInst.setOpcode(ARM::t2B);
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000820 BrInst.addOperand(MCOperand::CreateExpr(MBBSymbolExpr));
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000821 OutStreamer.EmitInstruction(BrInst);
822 continue;
823 }
824 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000825 // MCExpr for the entry. We want a value of the form:
826 // (BasicBlockAddr - TableBeginAddr) / 2
827 //
828 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
829 // would look like:
830 // LJTI_0_0:
831 // .byte (LBB0 - LJTI_0_0) / 2
832 // .byte (LBB1 - LJTI_0_0) / 2
833 const MCExpr *Expr =
834 MCBinaryExpr::CreateSub(MBBSymbolExpr,
835 MCSymbolRefExpr::Create(JTISymbol, OutContext),
836 OutContext);
837 Expr = MCBinaryExpr::CreateDiv(Expr, MCConstantExpr::Create(2, OutContext),
838 OutContext);
839 OutStreamer.EmitValue(Expr, OffsetWidth);
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000840 }
841}
842
Jim Grosbach2d0f53b2010-09-28 17:05:56 +0000843void ARMAsmPrinter::PrintDebugValueComment(const MachineInstr *MI,
844 raw_ostream &OS) {
845 unsigned NOps = MI->getNumOperands();
846 assert(NOps==4);
847 OS << '\t' << MAI->getCommentString() << "DEBUG_VALUE: ";
848 // cast away const; DIetc do not take const operands for some reason.
849 DIVariable V(const_cast<MDNode *>(MI->getOperand(NOps-1).getMetadata()));
850 OS << V.getName();
851 OS << " <- ";
852 // Frame address. Currently handles register +- offset only.
853 assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm());
854 OS << '['; printOperand(MI, 0, OS); OS << '+'; printOperand(MI, 1, OS);
855 OS << ']';
856 OS << "+";
857 printOperand(MI, NOps-2, OS);
858}
859
Jim Grosbach40edf732010-12-14 21:10:47 +0000860static void populateADROperands(MCInst &Inst, unsigned Dest,
861 const MCSymbol *Label,
862 unsigned pred, unsigned ccreg,
863 MCContext &Ctx) {
864 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, Ctx);
865 Inst.addOperand(MCOperand::CreateReg(Dest));
866 Inst.addOperand(MCOperand::CreateExpr(SymbolExpr));
867 // Add predicate operands.
868 Inst.addOperand(MCOperand::CreateImm(pred));
869 Inst.addOperand(MCOperand::CreateReg(ccreg));
870}
871
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000872void ARMAsmPrinter::EmitPatchedInstruction(const MachineInstr *MI,
873 unsigned Opcode) {
874 MCInst TmpInst;
875
876 // Emit the instruction as usual, just patch the opcode.
877 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
878 TmpInst.setOpcode(Opcode);
879 OutStreamer.EmitInstruction(TmpInst);
880}
881
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000882void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) {
883 assert(MI->getFlag(MachineInstr::FrameSetup) &&
884 "Only instruction which are involved into frame setup code are allowed");
885
886 const MachineFunction &MF = *MI->getParent()->getParent();
887 const TargetRegisterInfo *RegInfo = MF.getTarget().getRegisterInfo();
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +0000888 const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000889
890 unsigned FramePtr = RegInfo->getFrameRegister(MF);
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000891 unsigned Opc = MI->getOpcode();
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000892 unsigned SrcReg, DstReg;
893
Anton Korobeynikov3daccd82011-03-05 18:43:50 +0000894 if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) {
895 // Two special cases:
896 // 1) tPUSH does not have src/dst regs.
897 // 2) for Thumb1 code we sometimes materialize the constant via constpool
898 // load. Yes, this is pretty fragile, but for now I don't see better
899 // way... :(
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000900 SrcReg = DstReg = ARM::SP;
901 } else {
Anton Korobeynikov3daccd82011-03-05 18:43:50 +0000902 SrcReg = MI->getOperand(1).getReg();
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000903 DstReg = MI->getOperand(0).getReg();
904 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000905
906 // Try to figure out the unwinding opcode out of src / dst regs.
907 if (MI->getDesc().mayStore()) {
908 // Register saves.
909 assert(DstReg == ARM::SP &&
910 "Only stack pointer as a destination reg is supported");
911
912 SmallVector<unsigned, 4> RegList;
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000913 // Skip src & dst reg, and pred ops.
914 unsigned StartOp = 2 + 2;
915 // Use all the operands.
916 unsigned NumOffset = 0;
917
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000918 switch (Opc) {
919 default:
920 MI->dump();
921 assert(0 && "Unsupported opcode for unwinding information");
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000922 case ARM::tPUSH:
923 // Special case here: no src & dst reg, but two extra imp ops.
924 StartOp = 2; NumOffset = 2;
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000925 case ARM::STMDB_UPD:
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000926 case ARM::t2STMDB_UPD:
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000927 case ARM::VSTMDDB_UPD:
928 assert(SrcReg == ARM::SP &&
929 "Only stack pointer as a source reg is supported");
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000930 for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset;
931 i != NumOps; ++i)
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000932 RegList.push_back(MI->getOperand(i).getReg());
933 break;
934 case ARM::STR_PRE:
935 assert(MI->getOperand(2).getReg() == ARM::SP &&
936 "Only stack pointer as a source reg is supported");
937 RegList.push_back(SrcReg);
938 break;
939 }
940 OutStreamer.EmitRegSave(RegList, Opc == ARM::VSTMDDB_UPD);
941 } else {
942 // Changes of stack / frame pointer.
943 if (SrcReg == ARM::SP) {
944 int64_t Offset = 0;
945 switch (Opc) {
946 default:
947 MI->dump();
948 assert(0 && "Unsupported opcode for unwinding information");
949 case ARM::MOVr:
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000950 case ARM::tMOVgpr2gpr:
Anton Korobeynikov3daccd82011-03-05 18:43:50 +0000951 case ARM::tMOVgpr2tgpr:
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000952 Offset = 0;
953 break;
954 case ARM::ADDri:
955 Offset = -MI->getOperand(2).getImm();
956 break;
957 case ARM::SUBri:
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000958 case ARM::t2SUBrSPi:
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000959 Offset = MI->getOperand(2).getImm();
960 break;
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000961 case ARM::tSUBspi:
962 Offset = MI->getOperand(2).getImm()*4;
963 break;
964 case ARM::tADDspi:
965 case ARM::tADDrSPi:
966 Offset = -MI->getOperand(2).getImm()*4;
967 break;
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +0000968 case ARM::tLDRpci: {
969 // Grab the constpool index and check, whether it corresponds to
970 // original or cloned constpool entry.
971 unsigned CPI = MI->getOperand(1).getIndex();
972 const MachineConstantPool *MCP = MF.getConstantPool();
973 if (CPI >= MCP->getConstants().size())
974 CPI = AFI.getOriginalCPIdx(CPI);
975 assert(CPI != -1U && "Invalid constpool index");
976
977 // Derive the actual offset.
978 const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI];
979 assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry");
980 // FIXME: Check for user, it should be "add" instruction!
981 Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue();
Anton Korobeynikov3daccd82011-03-05 18:43:50 +0000982 break;
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000983 }
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +0000984 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000985
986 if (DstReg == FramePtr && FramePtr != ARM::SP)
Anton Korobeynikove5163792011-03-05 18:44:00 +0000987 // Set-up of the frame pointer. Positive values correspond to "add"
988 // instruction.
989 OutStreamer.EmitSetFP(FramePtr, ARM::SP, -Offset);
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000990 else if (DstReg == ARM::SP) {
Anton Korobeynikove5163792011-03-05 18:44:00 +0000991 // Change of SP by an offset. Positive values correspond to "sub"
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000992 // instruction.
993 OutStreamer.EmitPad(Offset);
994 } else {
995 MI->dump();
996 assert(0 && "Unsupported opcode for unwinding information");
997 }
998 } else if (DstReg == ARM::SP) {
999 // FIXME: .movsp goes here
1000 MI->dump();
1001 assert(0 && "Unsupported opcode for unwinding information");
1002 }
1003 else {
1004 MI->dump();
1005 assert(0 && "Unsupported opcode for unwinding information");
1006 }
1007 }
1008}
1009
1010extern cl::opt<bool> EnableARMEHABI;
1011
Jim Grosbachb454cda2010-09-29 15:23:40 +00001012void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001013 unsigned Opc = MI->getOpcode();
1014 switch (Opc) {
Chris Lattner4d152222009-10-19 22:23:04 +00001015 default: break;
Jim Grosbach72422d32011-03-11 23:24:15 +00001016 case ARM::B: {
1017 // B is just a Bcc with an 'always' predicate.
1018 MCInst TmpInst;
1019 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
1020 TmpInst.setOpcode(ARM::Bcc);
1021 // Add predicate operands.
1022 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1023 TmpInst.addOperand(MCOperand::CreateReg(0));
1024 OutStreamer.EmitInstruction(TmpInst);
1025 return;
1026 }
Jim Grosbachdd119882011-03-11 22:51:41 +00001027 case ARM::LDMIA_RET: {
1028 // LDMIA_RET is just a normal LDMIA_UPD instruction that targets PC and as
1029 // such has additional code-gen properties and scheduling information.
1030 // To emit it, we just construct as normal and set the opcode to LDMIA_UPD.
1031 MCInst TmpInst;
1032 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
1033 TmpInst.setOpcode(ARM::LDMIA_UPD);
1034 OutStreamer.EmitInstruction(TmpInst);
1035 return;
1036 }
Jim Grosbach9702e602010-12-09 01:22:19 +00001037 case ARM::t2ADDrSPi:
1038 case ARM::t2ADDrSPi12:
1039 case ARM::t2SUBrSPi:
1040 case ARM::t2SUBrSPi12:
Jim Grosbach766a63d2010-12-09 01:23:51 +00001041 assert ((MI->getOperand(1).getReg() == ARM::SP) &&
1042 "Unexpected source register!");
Jim Grosbach9702e602010-12-09 01:22:19 +00001043 break;
1044
Chris Lattner112f2392010-11-14 20:31:06 +00001045 case ARM::t2MOVi32imm: assert(0 && "Should be lowered by thumb2it pass");
Jim Grosbach2d0f53b2010-09-28 17:05:56 +00001046 case ARM::DBG_VALUE: {
1047 if (isVerbose() && OutStreamer.hasRawTextSupport()) {
1048 SmallString<128> TmpStr;
1049 raw_svector_ostream OS(TmpStr);
1050 PrintDebugValueComment(MI, OS);
1051 OutStreamer.EmitRawText(StringRef(OS.str()));
1052 }
1053 return;
1054 }
Jim Grosbach3efad8f2010-12-16 19:11:16 +00001055 case ARM::tBfar: {
1056 MCInst TmpInst;
1057 TmpInst.setOpcode(ARM::tBL);
1058 TmpInst.addOperand(MCOperand::CreateExpr(MCSymbolRefExpr::Create(
1059 MI->getOperand(0).getMBB()->getSymbol(), OutContext)));
1060 OutStreamer.EmitInstruction(TmpInst);
1061 return;
1062 }
Jim Grosbach40edf732010-12-14 21:10:47 +00001063 case ARM::LEApcrel:
Jim Grosbachd40963c2010-12-14 22:28:03 +00001064 case ARM::tLEApcrel:
Jim Grosbach40edf732010-12-14 21:10:47 +00001065 case ARM::t2LEApcrel: {
Jim Grosbachdff84b02010-12-02 00:28:45 +00001066 // FIXME: Need to also handle globals and externals
Jim Grosbachdff84b02010-12-02 00:28:45 +00001067 MCInst TmpInst;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001068 TmpInst.setOpcode(MI->getOpcode() == ARM::t2LEApcrel ? ARM::t2ADR
1069 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
1070 : ARM::ADR));
Jim Grosbach40edf732010-12-14 21:10:47 +00001071 populateADROperands(TmpInst, MI->getOperand(0).getReg(),
1072 GetCPISymbol(MI->getOperand(1).getIndex()),
1073 MI->getOperand(2).getImm(), MI->getOperand(3).getReg(),
1074 OutContext);
Jim Grosbachdff84b02010-12-02 00:28:45 +00001075 OutStreamer.EmitInstruction(TmpInst);
1076 return;
1077 }
Jim Grosbachd40963c2010-12-14 22:28:03 +00001078 case ARM::LEApcrelJT:
1079 case ARM::tLEApcrelJT:
1080 case ARM::t2LEApcrelJT: {
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001081 MCInst TmpInst;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001082 TmpInst.setOpcode(MI->getOpcode() == ARM::t2LEApcrelJT ? ARM::t2ADR
1083 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
1084 : ARM::ADR));
Jim Grosbach40edf732010-12-14 21:10:47 +00001085 populateADROperands(TmpInst, MI->getOperand(0).getReg(),
1086 GetARMJTIPICJumpTableLabel2(MI->getOperand(1).getIndex(),
1087 MI->getOperand(2).getImm()),
1088 MI->getOperand(3).getImm(), MI->getOperand(4).getReg(),
1089 OutContext);
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001090 OutStreamer.EmitInstruction(TmpInst);
1091 return;
1092 }
Jim Grosbach2e812e12010-11-30 18:56:36 +00001093 case ARM::MOVPCRX: {
1094 MCInst TmpInst;
1095 TmpInst.setOpcode(ARM::MOVr);
1096 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1097 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1098 // Add predicate operands.
1099 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1100 TmpInst.addOperand(MCOperand::CreateReg(0));
1101 // Add 's' bit operand (always reg0 for this)
1102 TmpInst.addOperand(MCOperand::CreateReg(0));
1103 OutStreamer.EmitInstruction(TmpInst);
1104 return;
1105 }
Jim Grosbachf859a542011-03-12 00:45:26 +00001106 // Darwin call instructions are just normal call instructions with different
1107 // clobber semantics (they clobber R9).
1108 case ARM::BLr9:
1109 case ARM::BLr9_pred:
1110 case ARM::BLXr9:
1111 case ARM::BLXr9_pred: {
1112 unsigned newOpc;
1113 switch (Opc) {
1114 default: assert(0);
1115 case ARM::BLr9: newOpc = ARM::BL; break;
1116 case ARM::BLr9_pred: newOpc = ARM::BL_pred; break;
1117 case ARM::BLXr9: newOpc = ARM::BLX; break;
1118 case ARM::BLXr9_pred: newOpc = ARM::BLX_pred; break;
1119 }
1120 MCInst TmpInst;
1121 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
1122 TmpInst.setOpcode(newOpc);
1123 OutStreamer.EmitInstruction(TmpInst);
1124 return;
1125 }
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001126 case ARM::BXr9_CALL:
1127 case ARM::BX_CALL: {
1128 {
1129 MCInst TmpInst;
1130 TmpInst.setOpcode(ARM::MOVr);
1131 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1132 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1133 // Add predicate operands.
1134 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1135 TmpInst.addOperand(MCOperand::CreateReg(0));
1136 // Add 's' bit operand (always reg0 for this)
1137 TmpInst.addOperand(MCOperand::CreateReg(0));
1138 OutStreamer.EmitInstruction(TmpInst);
1139 }
1140 {
1141 MCInst TmpInst;
1142 TmpInst.setOpcode(ARM::BX);
1143 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1144 OutStreamer.EmitInstruction(TmpInst);
1145 }
1146 return;
1147 }
1148 case ARM::BMOVPCRXr9_CALL:
1149 case ARM::BMOVPCRX_CALL: {
1150 {
1151 MCInst TmpInst;
1152 TmpInst.setOpcode(ARM::MOVr);
1153 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1154 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1155 // Add predicate operands.
1156 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1157 TmpInst.addOperand(MCOperand::CreateReg(0));
1158 // Add 's' bit operand (always reg0 for this)
1159 TmpInst.addOperand(MCOperand::CreateReg(0));
1160 OutStreamer.EmitInstruction(TmpInst);
1161 }
1162 {
1163 MCInst TmpInst;
1164 TmpInst.setOpcode(ARM::MOVr);
1165 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1166 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1167 // Add predicate operands.
1168 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1169 TmpInst.addOperand(MCOperand::CreateReg(0));
1170 // Add 's' bit operand (always reg0 for this)
1171 TmpInst.addOperand(MCOperand::CreateReg(0));
1172 OutStreamer.EmitInstruction(TmpInst);
1173 }
1174 return;
1175 }
Evan Cheng53519f02011-01-21 18:55:51 +00001176 case ARM::MOVi16_ga_pcrel:
1177 case ARM::t2MOVi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001178 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +00001179 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001180 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1181
Evan Cheng53519f02011-01-21 18:55:51 +00001182 unsigned TF = MI->getOperand(1).getTargetFlags();
1183 bool isPIC = TF == ARMII::MO_LO16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001184 const GlobalValue *GV = MI->getOperand(1).getGlobal();
1185 MCSymbol *GVSym = GetARMGVSymbol(GV);
1186 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001187 if (isPIC) {
1188 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1189 getFunctionNumber(),
1190 MI->getOperand(2).getImm(), OutContext);
1191 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1192 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
1193 const MCExpr *PCRelExpr =
1194 ARMMCExpr::CreateLower16(MCBinaryExpr::CreateSub(GVSymExpr,
1195 MCBinaryExpr::CreateAdd(LabelSymExpr,
1196 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001197 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001198 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1199 } else {
1200 const MCExpr *RefExpr= ARMMCExpr::CreateLower16(GVSymExpr, OutContext);
1201 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1202 }
1203
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001204 // Add predicate operands.
1205 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1206 TmpInst.addOperand(MCOperand::CreateReg(0));
1207 // Add 's' bit operand (always reg0 for this)
1208 TmpInst.addOperand(MCOperand::CreateReg(0));
1209 OutStreamer.EmitInstruction(TmpInst);
1210 return;
1211 }
Evan Cheng53519f02011-01-21 18:55:51 +00001212 case ARM::MOVTi16_ga_pcrel:
1213 case ARM::t2MOVTi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001214 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +00001215 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
1216 ? ARM::MOVTi16 : ARM::t2MOVTi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001217 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1218 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1219
Evan Cheng53519f02011-01-21 18:55:51 +00001220 unsigned TF = MI->getOperand(2).getTargetFlags();
1221 bool isPIC = TF == ARMII::MO_HI16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001222 const GlobalValue *GV = MI->getOperand(2).getGlobal();
1223 MCSymbol *GVSym = GetARMGVSymbol(GV);
1224 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001225 if (isPIC) {
1226 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1227 getFunctionNumber(),
1228 MI->getOperand(3).getImm(), OutContext);
1229 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1230 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
1231 const MCExpr *PCRelExpr =
1232 ARMMCExpr::CreateUpper16(MCBinaryExpr::CreateSub(GVSymExpr,
1233 MCBinaryExpr::CreateAdd(LabelSymExpr,
1234 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001235 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001236 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1237 } else {
1238 const MCExpr *RefExpr= ARMMCExpr::CreateUpper16(GVSymExpr, OutContext);
1239 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1240 }
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001241 // Add predicate operands.
1242 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1243 TmpInst.addOperand(MCOperand::CreateReg(0));
1244 // Add 's' bit operand (always reg0 for this)
1245 TmpInst.addOperand(MCOperand::CreateReg(0));
1246 OutStreamer.EmitInstruction(TmpInst);
1247 return;
1248 }
Jim Grosbachfbd18732010-09-17 23:41:53 +00001249 case ARM::tPICADD: {
1250 // This is a pseudo op for a label + instruction sequence, which looks like:
1251 // LPC0:
1252 // add r0, pc
1253 // This adds the address of LPC0 to r0.
1254
1255 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001256 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1257 getFunctionNumber(), MI->getOperand(2).getImm(),
1258 OutContext));
Jim Grosbachfbd18732010-09-17 23:41:53 +00001259
1260 // Form and emit the add.
1261 MCInst AddInst;
1262 AddInst.setOpcode(ARM::tADDhirr);
1263 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1264 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1265 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1266 // Add predicate operands.
1267 AddInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1268 AddInst.addOperand(MCOperand::CreateReg(0));
1269 OutStreamer.EmitInstruction(AddInst);
1270 return;
1271 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001272 case ARM::PICADD: {
Chris Lattner4d152222009-10-19 22:23:04 +00001273 // This is a pseudo op for a label + instruction sequence, which looks like:
1274 // LPC0:
1275 // add r0, pc, r0
1276 // This adds the address of LPC0 to r0.
Jim Grosbachb0739b72010-09-02 01:02:06 +00001277
Chris Lattner4d152222009-10-19 22:23:04 +00001278 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001279 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1280 getFunctionNumber(), MI->getOperand(2).getImm(),
1281 OutContext));
Jim Grosbachb0739b72010-09-02 01:02:06 +00001282
Jim Grosbachf3f09522010-09-14 21:05:34 +00001283 // Form and emit the add.
Chris Lattner4d152222009-10-19 22:23:04 +00001284 MCInst AddInst;
1285 AddInst.setOpcode(ARM::ADDrr);
1286 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1287 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1288 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Jim Grosbach5b46d622010-09-14 21:28:17 +00001289 // Add predicate operands.
1290 AddInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
1291 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
1292 // Add 's' bit operand (always reg0 for this)
1293 AddInst.addOperand(MCOperand::CreateReg(0));
Chris Lattner850d2e22010-02-03 01:16:28 +00001294 OutStreamer.EmitInstruction(AddInst);
Chris Lattner4d152222009-10-19 22:23:04 +00001295 return;
1296 }
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001297 case ARM::PICSTR:
1298 case ARM::PICSTRB:
1299 case ARM::PICSTRH:
1300 case ARM::PICLDR:
1301 case ARM::PICLDRB:
1302 case ARM::PICLDRH:
1303 case ARM::PICLDRSB:
1304 case ARM::PICLDRSH: {
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001305 // This is a pseudo op for a label + instruction sequence, which looks like:
1306 // LPC0:
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001307 // OP r0, [pc, r0]
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001308 // The LCP0 label is referenced by a constant pool entry in order to get
1309 // a PC-relative address at the ldr instruction.
1310
1311 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001312 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1313 getFunctionNumber(), MI->getOperand(2).getImm(),
1314 OutContext));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001315
1316 // Form and emit the load
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001317 unsigned Opcode;
1318 switch (MI->getOpcode()) {
1319 default:
1320 llvm_unreachable("Unexpected opcode!");
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001321 case ARM::PICSTR: Opcode = ARM::STRrs; break;
1322 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001323 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach3e556122010-10-26 22:37:02 +00001324 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbachc1d30212010-10-27 00:19:44 +00001325 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001326 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1327 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1328 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1329 }
1330 MCInst LdStInst;
1331 LdStInst.setOpcode(Opcode);
1332 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1333 LdStInst.addOperand(MCOperand::CreateReg(ARM::PC));
1334 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1335 LdStInst.addOperand(MCOperand::CreateImm(0));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001336 // Add predicate operands.
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001337 LdStInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
1338 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
1339 OutStreamer.EmitInstruction(LdStInst);
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001340
1341 return;
1342 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001343 case ARM::CONSTPOOL_ENTRY: {
Chris Lattnera70e6442009-10-19 22:33:05 +00001344 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1345 /// in the function. The first operand is the ID# for this instruction, the
1346 /// second is the index into the MachineConstantPool that this is, the third
1347 /// is the size in bytes of this constant pool entry.
1348 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1349 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1350
1351 EmitAlignment(2);
Chris Lattner1b46f432010-01-23 07:00:21 +00001352 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattnera70e6442009-10-19 22:33:05 +00001353
1354 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1355 if (MCPE.isMachineConstantPoolEntry())
1356 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1357 else
1358 EmitGlobalConstant(MCPE.Val.ConstVal);
Jim Grosbachb0739b72010-09-02 01:02:06 +00001359
Chris Lattnera70e6442009-10-19 22:33:05 +00001360 return;
1361 }
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001362 case ARM::t2BR_JT: {
1363 // Lower and emit the instruction itself, then the jump table following it.
1364 MCInst TmpInst;
Jim Grosbach5ca66692010-11-29 22:37:40 +00001365 TmpInst.setOpcode(ARM::tMOVgpr2gpr);
1366 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1367 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1368 // Add predicate operands.
1369 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1370 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001371 OutStreamer.EmitInstruction(TmpInst);
Jim Grosbach5ca66692010-11-29 22:37:40 +00001372 // Output the data for the jump table itself
1373 EmitJump2Table(MI);
1374 return;
1375 }
1376 case ARM::t2TBB_JT: {
1377 // Lower and emit the instruction itself, then the jump table following it.
1378 MCInst TmpInst;
1379
1380 TmpInst.setOpcode(ARM::t2TBB);
1381 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1382 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1383 // Add predicate operands.
1384 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1385 TmpInst.addOperand(MCOperand::CreateReg(0));
1386 OutStreamer.EmitInstruction(TmpInst);
1387 // Output the data for the jump table itself
1388 EmitJump2Table(MI);
1389 // Make sure the next instruction is 2-byte aligned.
1390 EmitAlignment(1);
1391 return;
1392 }
1393 case ARM::t2TBH_JT: {
1394 // Lower and emit the instruction itself, then the jump table following it.
1395 MCInst TmpInst;
1396
1397 TmpInst.setOpcode(ARM::t2TBH);
1398 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1399 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1400 // Add predicate operands.
1401 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1402 TmpInst.addOperand(MCOperand::CreateReg(0));
1403 OutStreamer.EmitInstruction(TmpInst);
1404 // Output the data for the jump table itself
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001405 EmitJump2Table(MI);
1406 return;
1407 }
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001408 case ARM::tBR_JTr:
Jim Grosbach2dc77682010-11-29 18:37:44 +00001409 case ARM::BR_JTr: {
1410 // Lower and emit the instruction itself, then the jump table following it.
1411 // mov pc, target
1412 MCInst TmpInst;
Jim Grosbach5ca66692010-11-29 22:37:40 +00001413 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
1414 ARM::MOVr : ARM::tMOVgpr2gpr;
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001415 TmpInst.setOpcode(Opc);
Jim Grosbach2dc77682010-11-29 18:37:44 +00001416 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1417 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1418 // Add predicate operands.
1419 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1420 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001421 // Add 's' bit operand (always reg0 for this)
1422 if (Opc == ARM::MOVr)
1423 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach2dc77682010-11-29 18:37:44 +00001424 OutStreamer.EmitInstruction(TmpInst);
1425
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001426 // Make sure the Thumb jump table is 4-byte aligned.
Bill Wendlinga68a4fd2010-12-18 02:13:59 +00001427 if (Opc == ARM::tMOVgpr2gpr)
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001428 EmitAlignment(2);
1429
Jim Grosbach2dc77682010-11-29 18:37:44 +00001430 // Output the data for the jump table itself
1431 EmitJumpTable(MI);
1432 return;
1433 }
1434 case ARM::BR_JTm: {
1435 // Lower and emit the instruction itself, then the jump table following it.
1436 // ldr pc, target
1437 MCInst TmpInst;
1438 if (MI->getOperand(1).getReg() == 0) {
1439 // literal offset
1440 TmpInst.setOpcode(ARM::LDRi12);
1441 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1442 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1443 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1444 } else {
1445 TmpInst.setOpcode(ARM::LDRrs);
1446 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1447 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1448 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1449 TmpInst.addOperand(MCOperand::CreateImm(0));
1450 }
1451 // Add predicate operands.
1452 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1453 TmpInst.addOperand(MCOperand::CreateReg(0));
1454 OutStreamer.EmitInstruction(TmpInst);
1455
1456 // Output the data for the jump table itself
Jim Grosbacha2244cb2010-09-22 17:39:48 +00001457 EmitJumpTable(MI);
1458 return;
1459 }
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001460 case ARM::BR_JTadd: {
1461 // Lower and emit the instruction itself, then the jump table following it.
1462 // add pc, target, idx
Jim Grosbach2dc77682010-11-29 18:37:44 +00001463 MCInst TmpInst;
1464 TmpInst.setOpcode(ARM::ADDrr);
1465 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1466 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1467 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001468 // Add predicate operands.
Jim Grosbach2dc77682010-11-29 18:37:44 +00001469 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1470 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001471 // Add 's' bit operand (always reg0 for this)
Jim Grosbach2dc77682010-11-29 18:37:44 +00001472 TmpInst.addOperand(MCOperand::CreateReg(0));
1473 OutStreamer.EmitInstruction(TmpInst);
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001474
1475 // Output the data for the jump table itself
1476 EmitJumpTable(MI);
1477 return;
1478 }
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001479 case ARM::TRAP: {
1480 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1481 // FIXME: Remove this special case when they do.
1482 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001483 //.long 0xe7ffdefe @ trap
Jim Grosbachb2dda4b2010-09-23 19:42:17 +00001484 uint32_t Val = 0xe7ffdefeUL;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001485 OutStreamer.AddComment("trap");
1486 OutStreamer.EmitIntValue(Val, 4);
1487 return;
1488 }
1489 break;
1490 }
1491 case ARM::tTRAP: {
1492 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1493 // FIXME: Remove this special case when they do.
1494 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001495 //.short 57086 @ trap
Benjamin Kramerc8ab9eb2010-09-23 18:57:26 +00001496 uint16_t Val = 0xdefe;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001497 OutStreamer.AddComment("trap");
1498 OutStreamer.EmitIntValue(Val, 2);
1499 return;
1500 }
1501 break;
1502 }
Jim Grosbach433a5782010-09-24 20:47:58 +00001503 case ARM::t2Int_eh_sjlj_setjmp:
1504 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001505 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach433a5782010-09-24 20:47:58 +00001506 // Two incoming args: GPR:$src, GPR:$val
1507 // mov $val, pc
1508 // adds $val, #7
1509 // str $val, [$src, #4]
1510 // movs r0, #0
1511 // b 1f
1512 // movs r0, #1
1513 // 1:
1514 unsigned SrcReg = MI->getOperand(0).getReg();
1515 unsigned ValReg = MI->getOperand(1).getReg();
1516 MCSymbol *Label = GetARMSJLJEHLabel();
1517 {
1518 MCInst TmpInst;
1519 TmpInst.setOpcode(ARM::tMOVgpr2tgpr);
1520 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1521 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1522 // 's' bit operand
1523 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1524 OutStreamer.AddComment("eh_setjmp begin");
1525 OutStreamer.EmitInstruction(TmpInst);
1526 }
1527 {
1528 MCInst TmpInst;
1529 TmpInst.setOpcode(ARM::tADDi3);
1530 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1531 // 's' bit operand
1532 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1533 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1534 TmpInst.addOperand(MCOperand::CreateImm(7));
1535 // Predicate.
1536 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1537 TmpInst.addOperand(MCOperand::CreateReg(0));
1538 OutStreamer.EmitInstruction(TmpInst);
1539 }
1540 {
1541 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001542 TmpInst.setOpcode(ARM::tSTRi);
Jim Grosbach433a5782010-09-24 20:47:58 +00001543 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1544 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1545 // The offset immediate is #4. The operand value is scaled by 4 for the
1546 // tSTR instruction.
1547 TmpInst.addOperand(MCOperand::CreateImm(1));
Jim Grosbach433a5782010-09-24 20:47:58 +00001548 // Predicate.
1549 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1550 TmpInst.addOperand(MCOperand::CreateReg(0));
1551 OutStreamer.EmitInstruction(TmpInst);
1552 }
1553 {
1554 MCInst TmpInst;
1555 TmpInst.setOpcode(ARM::tMOVi8);
1556 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1557 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1558 TmpInst.addOperand(MCOperand::CreateImm(0));
1559 // Predicate.
1560 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1561 TmpInst.addOperand(MCOperand::CreateReg(0));
1562 OutStreamer.EmitInstruction(TmpInst);
1563 }
1564 {
1565 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, OutContext);
1566 MCInst TmpInst;
1567 TmpInst.setOpcode(ARM::tB);
1568 TmpInst.addOperand(MCOperand::CreateExpr(SymbolExpr));
1569 OutStreamer.EmitInstruction(TmpInst);
1570 }
1571 {
1572 MCInst TmpInst;
1573 TmpInst.setOpcode(ARM::tMOVi8);
1574 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1575 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1576 TmpInst.addOperand(MCOperand::CreateImm(1));
1577 // Predicate.
1578 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1579 TmpInst.addOperand(MCOperand::CreateReg(0));
1580 OutStreamer.AddComment("eh_setjmp end");
1581 OutStreamer.EmitInstruction(TmpInst);
1582 }
1583 OutStreamer.EmitLabel(Label);
1584 return;
1585 }
1586
Jim Grosbach45390082010-09-23 23:33:56 +00001587 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001588 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbach45390082010-09-23 23:33:56 +00001589 // Two incoming args: GPR:$src, GPR:$val
1590 // add $val, pc, #8
1591 // str $val, [$src, #+4]
1592 // mov r0, #0
1593 // add pc, pc, #0
1594 // mov r0, #1
1595 unsigned SrcReg = MI->getOperand(0).getReg();
1596 unsigned ValReg = MI->getOperand(1).getReg();
1597
1598 {
1599 MCInst TmpInst;
1600 TmpInst.setOpcode(ARM::ADDri);
1601 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1602 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1603 TmpInst.addOperand(MCOperand::CreateImm(8));
1604 // Predicate.
1605 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1606 TmpInst.addOperand(MCOperand::CreateReg(0));
1607 // 's' bit operand (always reg0 for this).
1608 TmpInst.addOperand(MCOperand::CreateReg(0));
1609 OutStreamer.AddComment("eh_setjmp begin");
1610 OutStreamer.EmitInstruction(TmpInst);
1611 }
1612 {
1613 MCInst TmpInst;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001614 TmpInst.setOpcode(ARM::STRi12);
Jim Grosbach45390082010-09-23 23:33:56 +00001615 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1616 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach45390082010-09-23 23:33:56 +00001617 TmpInst.addOperand(MCOperand::CreateImm(4));
1618 // Predicate.
1619 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1620 TmpInst.addOperand(MCOperand::CreateReg(0));
1621 OutStreamer.EmitInstruction(TmpInst);
1622 }
1623 {
1624 MCInst TmpInst;
1625 TmpInst.setOpcode(ARM::MOVi);
1626 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1627 TmpInst.addOperand(MCOperand::CreateImm(0));
1628 // Predicate.
1629 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1630 TmpInst.addOperand(MCOperand::CreateReg(0));
1631 // 's' bit operand (always reg0 for this).
1632 TmpInst.addOperand(MCOperand::CreateReg(0));
1633 OutStreamer.EmitInstruction(TmpInst);
1634 }
1635 {
1636 MCInst TmpInst;
1637 TmpInst.setOpcode(ARM::ADDri);
1638 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1639 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1640 TmpInst.addOperand(MCOperand::CreateImm(0));
1641 // Predicate.
1642 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1643 TmpInst.addOperand(MCOperand::CreateReg(0));
1644 // 's' bit operand (always reg0 for this).
1645 TmpInst.addOperand(MCOperand::CreateReg(0));
1646 OutStreamer.EmitInstruction(TmpInst);
1647 }
1648 {
1649 MCInst TmpInst;
1650 TmpInst.setOpcode(ARM::MOVi);
1651 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1652 TmpInst.addOperand(MCOperand::CreateImm(1));
1653 // Predicate.
1654 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1655 TmpInst.addOperand(MCOperand::CreateReg(0));
1656 // 's' bit operand (always reg0 for this).
1657 TmpInst.addOperand(MCOperand::CreateReg(0));
1658 OutStreamer.AddComment("eh_setjmp end");
1659 OutStreamer.EmitInstruction(TmpInst);
1660 }
1661 return;
1662 }
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001663 case ARM::Int_eh_sjlj_longjmp: {
1664 // ldr sp, [$src, #8]
1665 // ldr $scratch, [$src, #4]
1666 // ldr r7, [$src]
1667 // bx $scratch
1668 unsigned SrcReg = MI->getOperand(0).getReg();
1669 unsigned ScratchReg = MI->getOperand(1).getReg();
1670 {
1671 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001672 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001673 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
1674 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001675 TmpInst.addOperand(MCOperand::CreateImm(8));
1676 // Predicate.
1677 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1678 TmpInst.addOperand(MCOperand::CreateReg(0));
1679 OutStreamer.EmitInstruction(TmpInst);
1680 }
1681 {
1682 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001683 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001684 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1685 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001686 TmpInst.addOperand(MCOperand::CreateImm(4));
1687 // Predicate.
1688 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1689 TmpInst.addOperand(MCOperand::CreateReg(0));
1690 OutStreamer.EmitInstruction(TmpInst);
1691 }
1692 {
1693 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001694 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001695 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
1696 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001697 TmpInst.addOperand(MCOperand::CreateImm(0));
1698 // Predicate.
1699 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1700 TmpInst.addOperand(MCOperand::CreateReg(0));
1701 OutStreamer.EmitInstruction(TmpInst);
1702 }
1703 {
1704 MCInst TmpInst;
Bill Wendling6e46d842010-11-30 00:48:15 +00001705 TmpInst.setOpcode(ARM::BX);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001706 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1707 // Predicate.
1708 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1709 TmpInst.addOperand(MCOperand::CreateReg(0));
1710 OutStreamer.EmitInstruction(TmpInst);
1711 }
1712 return;
1713 }
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001714 case ARM::tInt_eh_sjlj_longjmp: {
1715 // ldr $scratch, [$src, #8]
1716 // mov sp, $scratch
1717 // ldr $scratch, [$src, #4]
1718 // ldr r7, [$src]
1719 // bx $scratch
1720 unsigned SrcReg = MI->getOperand(0).getReg();
1721 unsigned ScratchReg = MI->getOperand(1).getReg();
1722 {
1723 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001724 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001725 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1726 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1727 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendlingf4caf692010-12-14 03:36:38 +00001728 // tLDR instruction.
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001729 TmpInst.addOperand(MCOperand::CreateImm(2));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001730 // Predicate.
1731 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1732 TmpInst.addOperand(MCOperand::CreateReg(0));
1733 OutStreamer.EmitInstruction(TmpInst);
1734 }
1735 {
1736 MCInst TmpInst;
1737 TmpInst.setOpcode(ARM::tMOVtgpr2gpr);
1738 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
1739 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1740 // Predicate.
1741 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1742 TmpInst.addOperand(MCOperand::CreateReg(0));
1743 OutStreamer.EmitInstruction(TmpInst);
1744 }
1745 {
1746 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001747 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001748 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1749 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1750 TmpInst.addOperand(MCOperand::CreateImm(1));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001751 // Predicate.
1752 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1753 TmpInst.addOperand(MCOperand::CreateReg(0));
1754 OutStreamer.EmitInstruction(TmpInst);
1755 }
1756 {
1757 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001758 TmpInst.setOpcode(ARM::tLDRr);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001759 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
1760 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001761 TmpInst.addOperand(MCOperand::CreateReg(0));
1762 // Predicate.
1763 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1764 TmpInst.addOperand(MCOperand::CreateReg(0));
1765 OutStreamer.EmitInstruction(TmpInst);
1766 }
1767 {
1768 MCInst TmpInst;
1769 TmpInst.setOpcode(ARM::tBX_RET_vararg);
1770 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1771 // Predicate.
1772 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1773 TmpInst.addOperand(MCOperand::CreateReg(0));
1774 OutStreamer.EmitInstruction(TmpInst);
1775 }
1776 return;
1777 }
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001778 // Tail jump branches are really just branch instructions with additional
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001779 // code-gen attributes. Convert them to the canonical form here.
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001780 case ARM::TAILJMPd:
1781 case ARM::TAILJMPdND: {
1782 MCInst TmpInst, TmpInst2;
1783 // Lower the instruction as-is to get the operands properly converted.
1784 LowerARMMachineInstrToMCInst(MI, TmpInst2, *this);
1785 TmpInst.setOpcode(ARM::Bcc);
1786 TmpInst.addOperand(TmpInst2.getOperand(0));
1787 // Add predicate operands.
1788 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1789 TmpInst.addOperand(MCOperand::CreateReg(0));
1790 OutStreamer.AddComment("TAILCALL");
1791 OutStreamer.EmitInstruction(TmpInst);
1792 return;
1793 }
1794 case ARM::tTAILJMPd:
1795 case ARM::tTAILJMPdND: {
1796 MCInst TmpInst, TmpInst2;
1797 LowerARMMachineInstrToMCInst(MI, TmpInst2, *this);
1798 TmpInst.setOpcode(ARM::tB);
1799 TmpInst.addOperand(TmpInst2.getOperand(0));
1800 OutStreamer.AddComment("TAILCALL");
1801 OutStreamer.EmitInstruction(TmpInst);
1802 return;
1803 }
1804 case ARM::TAILJMPrND:
1805 case ARM::tTAILJMPrND:
1806 case ARM::TAILJMPr:
1807 case ARM::tTAILJMPr: {
1808 unsigned newOpc = (Opc == ARM::TAILJMPr || Opc == ARM::TAILJMPrND)
1809 ? ARM::BX : ARM::tBX;
1810 MCInst TmpInst;
1811 TmpInst.setOpcode(newOpc);
1812 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1813 // Predicate.
1814 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1815 TmpInst.addOperand(MCOperand::CreateReg(0));
1816 OutStreamer.AddComment("TAILCALL");
1817 OutStreamer.EmitInstruction(TmpInst);
1818 return;
1819 }
1820
Anton Korobeynikov4d728602011-01-01 20:38:38 +00001821 // These are the pseudos created to comply with stricter operand restrictions
1822 // on ARMv5. Lower them now to "normal" instructions, since all the
1823 // restrictions are already satisfied.
1824 case ARM::MULv5:
1825 EmitPatchedInstruction(MI, ARM::MUL);
1826 return;
1827 case ARM::MLAv5:
1828 EmitPatchedInstruction(MI, ARM::MLA);
1829 return;
1830 case ARM::SMULLv5:
1831 EmitPatchedInstruction(MI, ARM::SMULL);
1832 return;
1833 case ARM::UMULLv5:
1834 EmitPatchedInstruction(MI, ARM::UMULL);
1835 return;
1836 case ARM::SMLALv5:
1837 EmitPatchedInstruction(MI, ARM::SMLAL);
1838 return;
1839 case ARM::UMLALv5:
1840 EmitPatchedInstruction(MI, ARM::UMLAL);
1841 return;
1842 case ARM::UMAALv5:
1843 EmitPatchedInstruction(MI, ARM::UMAAL);
1844 return;
Chris Lattner97f06932009-10-19 20:20:46 +00001845 }
Jim Grosbachb0739b72010-09-02 01:02:06 +00001846
Chris Lattner97f06932009-10-19 20:20:46 +00001847 MCInst TmpInst;
Chris Lattner30e2cc22010-11-14 21:00:02 +00001848 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001849
1850 // Emit unwinding stuff for frame-related instructions
1851 if (EnableARMEHABI && MI->getFlag(MachineInstr::FrameSetup))
1852 EmitUnwindingInstruction(MI);
1853
Chris Lattner850d2e22010-02-03 01:16:28 +00001854 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner97f06932009-10-19 20:20:46 +00001855}
Daniel Dunbar2685a292009-10-20 05:15:36 +00001856
1857//===----------------------------------------------------------------------===//
1858// Target Registry Stuff
1859//===----------------------------------------------------------------------===//
1860
1861static MCInstPrinter *createARMMCInstPrinter(const Target &T,
Bill Wendlinga5c177e2011-03-21 04:13:46 +00001862 TargetMachine &TM,
Daniel Dunbar2685a292009-10-20 05:15:36 +00001863 unsigned SyntaxVariant,
Chris Lattnerd3740872010-04-04 05:04:31 +00001864 const MCAsmInfo &MAI) {
Daniel Dunbar2685a292009-10-20 05:15:36 +00001865 if (SyntaxVariant == 0)
Bill Wendlinga5c177e2011-03-21 04:13:46 +00001866 return new ARMInstPrinter(TM, MAI);
Daniel Dunbar2685a292009-10-20 05:15:36 +00001867 return 0;
1868}
1869
1870// Force static initialization.
1871extern "C" void LLVMInitializeARMAsmPrinter() {
1872 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMTarget);
1873 RegisterAsmPrinter<ARMAsmPrinter> Y(TheThumbTarget);
1874
1875 TargetRegistry::RegisterMCInstPrinter(TheARMTarget, createARMMCInstPrinter);
1876 TargetRegistry::RegisterMCInstPrinter(TheThumbTarget, createARMMCInstPrinter);
1877}
1878