blob: 2577d666cf10e4475e13f21c81978158764bc6a6 [file] [log] [blame]
Chris Lattner97f06932009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "asm-printer"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000016#include "ARM.h"
Anton Korobeynikov88ce6672009-05-23 19:51:20 +000017#include "ARMBuildAttrs.h"
Evan Chenga8e29892007-01-19 07:51:42 +000018#include "ARMAddressingModes.h"
19#include "ARMConstantPoolValue.h"
Chris Lattnerf447a5f2010-07-19 23:44:46 +000020#include "AsmPrinter/ARMInstPrinter.h"
Chris Lattner97f06932009-10-19 20:20:46 +000021#include "ARMMachineFunctionInfo.h"
22#include "ARMMCInstLower.h"
23#include "ARMTargetMachine.h"
Dale Johannesen3f282aa2010-04-26 20:07:31 +000024#include "llvm/Analysis/DebugInfo.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000025#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000026#include "llvm/Module.h"
Benjamin Kramere55b15f2009-12-28 12:27:56 +000027#include "llvm/Type.h"
Dan Gohmancf20ac42009-08-13 01:36:44 +000028#include "llvm/Assembly/Writer.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000029#include "llvm/CodeGen/AsmPrinter.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000030#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000031#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chenga8e29892007-01-19 07:51:42 +000032#include "llvm/CodeGen/MachineJumpTableInfo.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000033#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000034#include "llvm/MC/MCAsmInfo.h"
35#include "llvm/MC/MCContext.h"
Bill Wendlingbecd83e2010-03-09 00:40:17 +000036#include "llvm/MC/MCExpr.h"
Chris Lattner97f06932009-10-19 20:20:46 +000037#include "llvm/MC/MCInst.h"
Chris Lattnerf9bdedd2009-08-10 18:15:01 +000038#include "llvm/MC/MCSectionMachO.h"
Chris Lattner6c2f9e12009-08-19 05:49:37 +000039#include "llvm/MC/MCStreamer.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerd62f1b42010-03-12 21:19:23 +000041#include "llvm/Target/Mangler.h"
Rafael Espindolab01c4bb2006-07-27 11:38:51 +000042#include "llvm/Target/TargetData.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000043#include "llvm/Target/TargetMachine.h"
Evan Cheng5be54b02007-01-19 19:25:36 +000044#include "llvm/Target/TargetOptions.h"
Daniel Dunbar51b198a2009-07-15 20:24:03 +000045#include "llvm/Target/TargetRegistry.h"
Evan Chengc324ecb2009-07-24 18:19:46 +000046#include "llvm/ADT/SmallPtrSet.h"
Jim Grosbachc40d9f92009-09-01 18:49:12 +000047#include "llvm/ADT/SmallString.h"
Bob Wilson54c78ef2009-11-06 23:33:28 +000048#include "llvm/ADT/StringExtras.h"
Chris Lattner97f06932009-10-19 20:20:46 +000049#include "llvm/Support/CommandLine.h"
Devang Patel59135f42010-08-04 22:39:39 +000050#include "llvm/Support/Debug.h"
Torok Edwin30464702009-07-08 20:55:50 +000051#include "llvm/Support/ErrorHandling.h"
Chris Lattnerb23569a2010-04-04 08:18:47 +000052#include "llvm/Support/raw_ostream.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000053#include <cctype>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000054using namespace llvm;
55
Chris Lattner97f06932009-10-19 20:20:46 +000056static cl::opt<bool>
57EnableMCInst("enable-arm-mcinst-printer", cl::Hidden,
58 cl::desc("enable experimental asmprinter gunk in the arm backend"));
59
Jim Grosbach91729002010-07-21 23:03:52 +000060namespace llvm {
61 namespace ARM {
62 enum DW_ISA {
63 DW_ISA_ARM_thumb = 1,
64 DW_ISA_ARM_arm = 2
65 };
66 }
67}
68
Chris Lattner95b2c7d2006-12-19 22:59:26 +000069namespace {
Chris Lattner4a071d62009-10-19 17:59:19 +000070 class ARMAsmPrinter : public AsmPrinter {
Evan Chenga8e29892007-01-19 07:51:42 +000071
72 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
73 /// make the right decision when printing asm code for different targets.
74 const ARMSubtarget *Subtarget;
75
76 /// AFI - Keep a pointer to ARMFunctionInfo for the current
Evan Cheng6d63a722008-09-18 07:27:23 +000077 /// MachineFunction.
Evan Chenga8e29892007-01-19 07:51:42 +000078 ARMFunctionInfo *AFI;
79
Evan Cheng6d63a722008-09-18 07:27:23 +000080 /// MCP - Keep a pointer to constantpool entries of the current
81 /// MachineFunction.
82 const MachineConstantPool *MCP;
83
Bill Wendling57f0db82009-02-24 08:30:20 +000084 public:
Chris Lattnerb23569a2010-04-04 08:18:47 +000085 explicit ARMAsmPrinter(TargetMachine &TM, MCStreamer &Streamer)
86 : AsmPrinter(TM, Streamer), AFI(NULL), MCP(NULL) {
Bill Wendling57f0db82009-02-24 08:30:20 +000087 Subtarget = &TM.getSubtarget<ARMSubtarget>();
88 }
89
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000090 virtual const char *getPassName() const {
91 return "ARM Assembly Printer";
92 }
Jim Grosbachb0739b72010-09-02 01:02:06 +000093
Jim Grosbach882ef2b2010-09-21 23:28:16 +000094 void EmitJumpTable(const MachineInstr *MI);
95 void EmitJump2Table(const MachineInstr *MI);
Chris Lattner97f06932009-10-19 20:20:46 +000096 void printInstructionThroughMCStreamer(const MachineInstr *MI);
Jim Grosbachb0739b72010-09-02 01:02:06 +000097
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000098
Chris Lattner35c33bd2010-04-04 04:47:45 +000099 void printOperand(const MachineInstr *MI, int OpNum, raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000100 const char *Modifier = 0);
Chris Lattner35c33bd2010-04-04 04:47:45 +0000101 void printSOImmOperand(const MachineInstr *MI, int OpNum, raw_ostream &O);
102 void printSOImm2PartOperand(const MachineInstr *MI, int OpNum,
103 raw_ostream &O);
104 void printSORegOperand(const MachineInstr *MI, int OpNum,
105 raw_ostream &O);
106 void printAddrMode2Operand(const MachineInstr *MI, int OpNum,
107 raw_ostream &O);
108 void printAddrMode2OffsetOperand(const MachineInstr *MI, int OpNum,
109 raw_ostream &O);
110 void printAddrMode3Operand(const MachineInstr *MI, int OpNum,
111 raw_ostream &O);
112 void printAddrMode3OffsetOperand(const MachineInstr *MI, int OpNum,
113 raw_ostream &O);
114 void printAddrMode4Operand(const MachineInstr *MI, int OpNum,raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000115 const char *Modifier = 0);
Chris Lattner35c33bd2010-04-04 04:47:45 +0000116 void printAddrMode5Operand(const MachineInstr *MI, int OpNum,raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000117 const char *Modifier = 0);
Chris Lattner35c33bd2010-04-04 04:47:45 +0000118 void printAddrMode6Operand(const MachineInstr *MI, int OpNum,
119 raw_ostream &O);
120 void printAddrMode6OffsetOperand(const MachineInstr *MI, int OpNum,
121 raw_ostream &O);
Evan Cheng055b0312009-06-29 07:51:04 +0000122 void printAddrModePCOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000123 raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000124 const char *Modifier = 0);
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000125 void printBitfieldInvMaskImmOperand(const MachineInstr *MI, int OpNum,
126 raw_ostream &O);
Johnny Chen1adc40c2010-08-12 20:46:17 +0000127 void printMemBOption(const MachineInstr *MI, int OpNum,
128 raw_ostream &O);
Bob Wilson22f5dc72010-08-16 18:27:34 +0000129 void printShiftImmOperand(const MachineInstr *MI, int OpNum,
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000130 raw_ostream &O);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000131
Chris Lattner35c33bd2010-04-04 04:47:45 +0000132 void printThumbS4ImmOperand(const MachineInstr *MI, int OpNum,
133 raw_ostream &O);
134 void printThumbITMask(const MachineInstr *MI, int OpNum, raw_ostream &O);
135 void printThumbAddrModeRROperand(const MachineInstr *MI, int OpNum,
136 raw_ostream &O);
Evan Cheng055b0312009-06-29 07:51:04 +0000137 void printThumbAddrModeRI5Operand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000138 raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000139 unsigned Scale);
Chris Lattner35c33bd2010-04-04 04:47:45 +0000140 void printThumbAddrModeS1Operand(const MachineInstr *MI, int OpNum,
141 raw_ostream &O);
142 void printThumbAddrModeS2Operand(const MachineInstr *MI, int OpNum,
143 raw_ostream &O);
144 void printThumbAddrModeS4Operand(const MachineInstr *MI, int OpNum,
145 raw_ostream &O);
146 void printThumbAddrModeSPOperand(const MachineInstr *MI, int OpNum,
147 raw_ostream &O);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000148
Chris Lattner35c33bd2010-04-04 04:47:45 +0000149 void printT2SOOperand(const MachineInstr *MI, int OpNum, raw_ostream &O);
150 void printT2AddrModeImm12Operand(const MachineInstr *MI, int OpNum,
151 raw_ostream &O);
152 void printT2AddrModeImm8Operand(const MachineInstr *MI, int OpNum,
153 raw_ostream &O);
154 void printT2AddrModeImm8s4Operand(const MachineInstr *MI, int OpNum,
155 raw_ostream &O);
156 void printT2AddrModeImm8OffsetOperand(const MachineInstr *MI, int OpNum,
157 raw_ostream &O);
158 void printT2AddrModeImm8s4OffsetOperand(const MachineInstr *MI, int OpNum,
159 raw_ostream &O) {}
160 void printT2AddrModeSoRegOperand(const MachineInstr *MI, int OpNum,
161 raw_ostream &O);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000162
Chris Lattner35c33bd2010-04-04 04:47:45 +0000163 void printCPSOptionOperand(const MachineInstr *MI, int OpNum,
164 raw_ostream &O) {}
165 void printMSRMaskOperand(const MachineInstr *MI, int OpNum,
166 raw_ostream &O) {}
167 void printNegZeroOperand(const MachineInstr *MI, int OpNum,
168 raw_ostream &O) {}
169 void printPredicateOperand(const MachineInstr *MI, int OpNum,
170 raw_ostream &O);
171 void printMandatoryPredicateOperand(const MachineInstr *MI, int OpNum,
172 raw_ostream &O);
173 void printSBitModifierOperand(const MachineInstr *MI, int OpNum,
174 raw_ostream &O);
175 void printPCLabel(const MachineInstr *MI, int OpNum,
176 raw_ostream &O);
177 void printRegisterList(const MachineInstr *MI, int OpNum,
178 raw_ostream &O);
Evan Cheng055b0312009-06-29 07:51:04 +0000179 void printCPInstOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000180 raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000181 const char *Modifier);
Chris Lattner35c33bd2010-04-04 04:47:45 +0000182 void printJTBlockOperand(const MachineInstr *MI, int OpNum,
183 raw_ostream &O);
184 void printJT2BlockOperand(const MachineInstr *MI, int OpNum,
185 raw_ostream &O);
186 void printTBAddrMode(const MachineInstr *MI, int OpNum,
187 raw_ostream &O);
188 void printNoHashImmediate(const MachineInstr *MI, int OpNum,
189 raw_ostream &O);
190 void printVFPf32ImmOperand(const MachineInstr *MI, int OpNum,
191 raw_ostream &O);
192 void printVFPf64ImmOperand(const MachineInstr *MI, int OpNum,
193 raw_ostream &O);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000194 void printNEONModImmOperand(const MachineInstr *MI, int OpNum,
195 raw_ostream &O);
Bob Wilson54c78ef2009-11-06 23:33:28 +0000196
Evan Cheng055b0312009-06-29 07:51:04 +0000197 virtual bool PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000198 unsigned AsmVariant, const char *ExtraCode,
199 raw_ostream &O);
Evan Cheng055b0312009-06-29 07:51:04 +0000200 virtual bool PrintAsmMemoryOperand(const MachineInstr *MI, unsigned OpNum,
Bob Wilson224c2442009-05-19 05:53:42 +0000201 unsigned AsmVariant,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000202 const char *ExtraCode, raw_ostream &O);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000203
Chris Lattner35c33bd2010-04-04 04:47:45 +0000204 void printInstruction(const MachineInstr *MI, raw_ostream &O); // autogen
Chris Lattnerd95148f2009-09-13 20:19:22 +0000205 static const char *getRegisterName(unsigned RegNo);
Chris Lattner05af2612009-09-13 20:08:00 +0000206
Chris Lattnera786cea2010-01-28 01:10:34 +0000207 virtual void EmitInstruction(const MachineInstr *MI);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000208 bool runOnMachineFunction(MachineFunction &F);
Jim Grosbachb0739b72010-09-02 01:02:06 +0000209
Chris Lattnera2406192010-01-28 00:19:24 +0000210 virtual void EmitConstantPool() {} // we emit constant pools customly!
Chris Lattner953ebb72010-01-27 23:58:11 +0000211 virtual void EmitFunctionEntryLabel();
Bob Wilson812209a2009-09-30 22:06:26 +0000212 void EmitStartOfAsmFile(Module &M);
Chris Lattner4a071d62009-10-19 17:59:19 +0000213 void EmitEndOfAsmFile(Module &M);
Evan Chenga8e29892007-01-19 07:51:42 +0000214
Devang Patel59135f42010-08-04 22:39:39 +0000215 MachineLocation getDebugValueLocation(const MachineInstr *MI) const {
216 MachineLocation Location;
217 assert (MI->getNumOperands() == 4 && "Invalid no. of machine operands!");
218 // Frame address. Currently handles register +- offset only.
219 if (MI->getOperand(0).isReg() && MI->getOperand(1).isImm())
220 Location.set(MI->getOperand(0).getReg(), MI->getOperand(1).getImm());
221 else {
222 DEBUG(dbgs() << "DBG_VALUE instruction ignored! " << *MI << "\n");
223 }
224 return Location;
225 }
226
Jim Grosbach91729002010-07-21 23:03:52 +0000227 virtual unsigned getISAEncoding() {
228 // ARM/Darwin adds ISA to the DWARF info for each function.
229 if (!Subtarget->isTargetDarwin())
230 return 0;
231 return Subtarget->isThumb() ?
232 llvm::ARM::DW_ISA_ARM_thumb : llvm::ARM::DW_ISA_ARM_arm;
233 }
234
Chris Lattner0890cf12010-01-25 19:51:38 +0000235 MCSymbol *GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
236 const MachineBasicBlock *MBB) const;
237 MCSymbol *GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const;
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000238
Evan Cheng711b6dc2008-08-08 06:56:16 +0000239 /// EmitMachineConstantPoolValue - Print a machine constantpool value to
240 /// the .s file.
Evan Chenga8e29892007-01-19 07:51:42 +0000241 virtual void EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
Chris Lattner9d7efd32010-04-04 07:05:53 +0000242 SmallString<128> Str;
243 raw_svector_ostream OS(Str);
244 EmitMachineConstantPoolValue(MCPV, OS);
245 OutStreamer.EmitRawText(OS.str());
246 }
Jim Grosbachb0739b72010-09-02 01:02:06 +0000247
Chris Lattner9d7efd32010-04-04 07:05:53 +0000248 void EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV,
249 raw_ostream &O) {
Chris Lattnerea3cb402010-01-20 07:33:29 +0000250 switch (TM.getTargetData()->getTypeAllocSize(MCPV->getType())) {
251 case 1: O << MAI->getData8bitsDirective(0); break;
252 case 2: O << MAI->getData16bitsDirective(0); break;
253 case 4: O << MAI->getData32bitsDirective(0); break;
254 default: assert(0 && "Unknown CPV size");
255 }
Evan Chenga8e29892007-01-19 07:51:42 +0000256
Evan Cheng711b6dc2008-08-08 06:56:16 +0000257 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +0000258
259 if (ACPV->isLSDA()) {
Chris Lattner9d7efd32010-04-04 07:05:53 +0000260 O << MAI->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber();
Bob Wilson28989a82009-11-02 16:59:06 +0000261 } else if (ACPV->isBlockAddress()) {
Chris Lattner0752cda2010-04-05 16:32:14 +0000262 O << *GetBlockAddressSymbol(ACPV->getBlockAddress());
Bob Wilson28989a82009-11-02 16:59:06 +0000263 } else if (ACPV->isGlobalValue()) {
Dan Gohman46510a72010-04-15 01:51:59 +0000264 const GlobalValue *GV = ACPV->getGV();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000265 bool isIndirect = Subtarget->isTargetDarwin() &&
Evan Cheng63476a82009-09-03 07:04:02 +0000266 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
Evan Chenge4e4ed32009-08-28 23:18:09 +0000267 if (!isIndirect)
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000268 O << *Mang->getSymbol(GV);
Evan Chenge4e4ed32009-08-28 23:18:09 +0000269 else {
270 // FIXME: Remove this when Darwin transition to @GOT like syntax.
Chris Lattner7a2ba942010-01-16 18:37:32 +0000271 MCSymbol *Sym = GetSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
Chris Lattner10b318b2010-01-17 21:43:43 +0000272 O << *Sym;
Jim Grosbachb0739b72010-09-02 01:02:06 +0000273
Chris Lattnerb8f64a72009-10-19 18:49:14 +0000274 MachineModuleInfoMachO &MMIMachO =
275 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Bill Wendlingcebae362010-03-10 22:34:10 +0000276 MachineModuleInfoImpl::StubValueTy &StubSym =
Chris Lattnerb8f64a72009-10-19 18:49:14 +0000277 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(Sym) :
278 MMIMachO.getGVStubEntry(Sym);
Bill Wendlingcebae362010-03-10 22:34:10 +0000279 if (StubSym.getPointer() == 0)
280 StubSym = MachineModuleInfoImpl::
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000281 StubValueTy(Mang->getSymbol(GV), !GV->hasInternalLinkage());
Evan Chenge4e4ed32009-08-28 23:18:09 +0000282 }
Bob Wilson28989a82009-11-02 16:59:06 +0000283 } else {
284 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Chris Lattner10b318b2010-01-17 21:43:43 +0000285 O << *GetExternalSymbolSymbol(ACPV->getSymbol());
Bob Wilson28989a82009-11-02 16:59:06 +0000286 }
Jim Grosbache9952212009-09-04 01:38:51 +0000287
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000288 if (ACPV->hasModifier()) O << "(" << ACPV->getModifier() << ")";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000289 if (ACPV->getPCAdjustment() != 0) {
Chris Lattner33adcfb2009-08-22 21:43:10 +0000290 O << "-(" << MAI->getPrivateGlobalPrefix() << "PC"
Evan Chenge7e0d622009-11-06 22:24:13 +0000291 << getFunctionNumber() << "_" << ACPV->getLabelId()
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000292 << "+" << (unsigned)ACPV->getPCAdjustment();
293 if (ACPV->mustAddCurrentAddress())
294 O << "-.";
Chris Lattner8b378752010-01-15 23:26:49 +0000295 O << ')';
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000296 }
Evan Chenga8e29892007-01-19 07:51:42 +0000297 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000298 };
299} // end of anonymous namespace
300
301#include "ARMGenAsmWriter.inc"
302
Chris Lattner953ebb72010-01-27 23:58:11 +0000303void ARMAsmPrinter::EmitFunctionEntryLabel() {
304 if (AFI->isThumbFunction()) {
Chris Lattner9d7efd32010-04-04 07:05:53 +0000305 OutStreamer.EmitRawText(StringRef("\t.code\t16"));
Chris Lattner0752cda2010-04-05 16:32:14 +0000306 if (!Subtarget->isTargetDarwin())
Chris Lattner9d7efd32010-04-04 07:05:53 +0000307 OutStreamer.EmitRawText(StringRef("\t.thumb_func"));
Chris Lattner0752cda2010-04-05 16:32:14 +0000308 else {
309 // This needs to emit to a temporary string to get properly quoted
310 // MCSymbols when they have spaces in them.
311 SmallString<128> Tmp;
312 raw_svector_ostream OS(Tmp);
313 OS << "\t.thumb_func\t" << *CurrentFnSym;
314 OutStreamer.EmitRawText(OS.str());
315 }
Chris Lattner953ebb72010-01-27 23:58:11 +0000316 }
Jim Grosbachb0739b72010-09-02 01:02:06 +0000317
Chris Lattner953ebb72010-01-27 23:58:11 +0000318 OutStreamer.EmitLabel(CurrentFnSym);
319}
320
Evan Chenga8e29892007-01-19 07:51:42 +0000321/// runOnMachineFunction - This uses the printInstruction()
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000322/// method to print assembly for each instruction.
323///
324bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Chenga8e29892007-01-19 07:51:42 +0000325 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng6d63a722008-09-18 07:27:23 +0000326 MCP = MF.getConstantPool();
Rafael Espindola4b442b52006-05-23 02:48:20 +0000327
Chris Lattnerd49fe1b2010-01-28 01:28:58 +0000328 return AsmPrinter::runOnMachineFunction(MF);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000329}
330
Evan Cheng055b0312009-06-29 07:51:04 +0000331void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000332 raw_ostream &O, const char *Modifier) {
Evan Cheng055b0312009-06-29 07:51:04 +0000333 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000334 unsigned TF = MO.getTargetFlags();
335
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000336 switch (MO.getType()) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000337 default:
338 assert(0 && "<unknown operand type>");
Bob Wilson5bafff32009-06-22 23:27:02 +0000339 case MachineOperand::MO_Register: {
340 unsigned Reg = MO.getReg();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000341 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Bob Wilsonde0ae8f2010-09-16 04:55:00 +0000342 if (Modifier && strcmp(Modifier, "lane") == 0) {
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000343 unsigned RegNum = getARMRegisterNumbering(Reg);
Chris Lattner9d1c1ad2010-04-04 18:06:11 +0000344 unsigned DReg =
Jakob Stoklund Olesene00fa642010-05-25 00:15:15 +0000345 TM.getRegisterInfo()->getMatchingSuperReg(Reg,
346 RegNum & 1 ? ARM::ssub_1 : ARM::ssub_0, &ARM::DPR_VFP2RegClass);
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000347 O << getRegisterName(DReg) << '[' << (RegNum & 1) << ']';
348 } else {
Anton Korobeynikove8ea0112009-11-07 15:20:32 +0000349 assert(!MO.getSubReg() && "Subregs should be eliminated!");
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000350 O << getRegisterName(Reg);
351 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000352 break;
Bob Wilson5bafff32009-06-22 23:27:02 +0000353 }
Evan Chenga8e29892007-01-19 07:51:42 +0000354 case MachineOperand::MO_Immediate: {
Evan Cheng5adb66a2009-09-28 09:14:39 +0000355 int64_t Imm = MO.getImm();
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000356 O << '#';
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000357 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
358 (TF & ARMII::MO_LO16))
359 O << ":lower16:";
360 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
361 (TF & ARMII::MO_HI16))
362 O << ":upper16:";
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000363 O << Imm;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000364 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000365 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000366 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000367 O << *MO.getMBB()->getSymbol();
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000368 return;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000369 case MachineOperand::MO_GlobalAddress: {
Evan Chenga8e29892007-01-19 07:51:42 +0000370 bool isCallOp = Modifier && !strcmp(Modifier, "call");
Dan Gohman46510a72010-04-15 01:51:59 +0000371 const GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000372
373 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
374 (TF & ARMII::MO_LO16))
375 O << ":lower16:";
376 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
377 (TF & ARMII::MO_HI16))
378 O << ":upper16:";
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000379 O << *Mang->getSymbol(GV);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000380
Chris Lattner0c08d092010-04-03 22:28:33 +0000381 printOffset(MO.getOffset(), O);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000382
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000383 if (isCallOp && Subtarget->isTargetELF() &&
384 TM.getRelocationModel() == Reloc::PIC_)
385 O << "(PLT)";
Evan Chenga8e29892007-01-19 07:51:42 +0000386 break;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000387 }
Evan Chenga8e29892007-01-19 07:51:42 +0000388 case MachineOperand::MO_ExternalSymbol: {
389 bool isCallOp = Modifier && !strcmp(Modifier, "call");
Chris Lattner10b318b2010-01-17 21:43:43 +0000390 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Jim Grosbachb0739b72010-09-02 01:02:06 +0000391
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000392 if (isCallOp && Subtarget->isTargetELF() &&
393 TM.getRelocationModel() == Reloc::PIC_)
394 O << "(PLT)";
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000395 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000396 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000397 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000398 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000399 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000400 case MachineOperand::MO_JumpTableIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000401 O << *GetJTISymbol(MO.getIndex());
Evan Chenga8e29892007-01-19 07:51:42 +0000402 break;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000403 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000404}
405
Chris Lattner35c33bd2010-04-04 04:47:45 +0000406static void printSOImm(raw_ostream &O, int64_t V, bool VerboseAsm,
Chris Lattner33adcfb2009-08-22 21:43:10 +0000407 const MCAsmInfo *MAI) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000408 // Break it up into two parts that make up a shifter immediate.
409 V = ARM_AM::getSOImmVal(V);
410 assert(V != -1 && "Not a valid so_imm value!");
411
Evan Chengc70d1842007-03-20 08:11:30 +0000412 unsigned Imm = ARM_AM::getSOImmValImm(V);
413 unsigned Rot = ARM_AM::getSOImmValRot(V);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000414
Evan Chenga8e29892007-01-19 07:51:42 +0000415 // Print low-level immediate formation info, per
416 // A5.1.3: "Data-processing operands - Immediate".
417 if (Rot) {
418 O << "#" << Imm << ", " << Rot;
419 // Pretty printed version.
Evan Cheng39382422009-10-28 01:44:26 +0000420 if (VerboseAsm) {
Chris Lattner35c33bd2010-04-04 04:47:45 +0000421 O << "\t" << MAI->getCommentString() << ' ';
Evan Cheng39382422009-10-28 01:44:26 +0000422 O << (int)ARM_AM::rotr32(Imm, Rot);
423 }
Evan Chenga8e29892007-01-19 07:51:42 +0000424 } else {
425 O << "#" << Imm;
426 }
427}
428
Evan Chengc70d1842007-03-20 08:11:30 +0000429/// printSOImmOperand - SOImm is 4-bit rotate amount in bits 8-11 with 8-bit
430/// immediate in bits 0-7.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000431void ARMAsmPrinter::printSOImmOperand(const MachineInstr *MI, int OpNum,
432 raw_ostream &O) {
Evan Chengc70d1842007-03-20 08:11:30 +0000433 const MachineOperand &MO = MI->getOperand(OpNum);
Dan Gohmand735b802008-10-03 15:45:36 +0000434 assert(MO.isImm() && "Not a valid so_imm value!");
Chris Lattner3f53c832010-04-04 18:52:31 +0000435 printSOImm(O, MO.getImm(), isVerbose(), MAI);
Evan Chengc70d1842007-03-20 08:11:30 +0000436}
437
Evan Cheng90922132008-11-06 02:25:39 +0000438/// printSOImm2PartOperand - SOImm is broken into two pieces using a 'mov'
439/// followed by an 'orr' to materialize.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000440void ARMAsmPrinter::printSOImm2PartOperand(const MachineInstr *MI, int OpNum,
441 raw_ostream &O) {
Evan Chengc70d1842007-03-20 08:11:30 +0000442 const MachineOperand &MO = MI->getOperand(OpNum);
Dan Gohmand735b802008-10-03 15:45:36 +0000443 assert(MO.isImm() && "Not a valid so_imm value!");
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000444 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO.getImm());
445 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO.getImm());
Chris Lattner3f53c832010-04-04 18:52:31 +0000446 printSOImm(O, V1, isVerbose(), MAI);
Evan Cheng5e148a32007-06-05 18:55:18 +0000447 O << "\n\torr";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000448 printPredicateOperand(MI, 2, O);
Evan Cheng162e3092009-10-26 23:45:59 +0000449 O << "\t";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000450 printOperand(MI, 0, O);
Evan Chengc70d1842007-03-20 08:11:30 +0000451 O << ", ";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000452 printOperand(MI, 0, O);
Evan Chengc70d1842007-03-20 08:11:30 +0000453 O << ", ";
Chris Lattner3f53c832010-04-04 18:52:31 +0000454 printSOImm(O, V2, isVerbose(), MAI);
Evan Chengc70d1842007-03-20 08:11:30 +0000455}
456
Evan Chenga8e29892007-01-19 07:51:42 +0000457// so_reg is a 4-operand unit corresponding to register forms of the A5.1
458// "Addressing Mode 1 - Data-processing operands" forms. This includes:
Evan Cheng9cb9e672009-06-27 02:26:13 +0000459// REG 0 0 - e.g. R5
460// REG REG 0,SH_OPC - e.g. R5, ROR R3
Evan Chenga8e29892007-01-19 07:51:42 +0000461// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000462void ARMAsmPrinter::printSORegOperand(const MachineInstr *MI, int Op,
463 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000464 const MachineOperand &MO1 = MI->getOperand(Op);
465 const MachineOperand &MO2 = MI->getOperand(Op+1);
466 const MachineOperand &MO3 = MI->getOperand(Op+2);
467
Chris Lattner762ccea2009-09-13 20:31:40 +0000468 O << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000469
470 // Print the shift opc.
Bob Wilson1d9125a2010-08-05 00:34:42 +0000471 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO3.getImm());
472 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
Evan Chenga8e29892007-01-19 07:51:42 +0000473 if (MO2.getReg()) {
Bob Wilson1d9125a2010-08-05 00:34:42 +0000474 O << ' ' << getRegisterName(MO2.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000475 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Bob Wilson1d9125a2010-08-05 00:34:42 +0000476 } else if (ShOpc != ARM_AM::rrx) {
477 O << " #" << ARM_AM::getSORegOffset(MO3.getImm());
Evan Chenga8e29892007-01-19 07:51:42 +0000478 }
479}
480
Chris Lattner35c33bd2010-04-04 04:47:45 +0000481void ARMAsmPrinter::printAddrMode2Operand(const MachineInstr *MI, int Op,
482 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000483 const MachineOperand &MO1 = MI->getOperand(Op);
484 const MachineOperand &MO2 = MI->getOperand(Op+1);
485 const MachineOperand &MO3 = MI->getOperand(Op+2);
486
Dan Gohmand735b802008-10-03 15:45:36 +0000487 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000488 printOperand(MI, Op, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000489 return;
490 }
491
Chris Lattner762ccea2009-09-13 20:31:40 +0000492 O << "[" << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000493
494 if (!MO2.getReg()) {
Johnny Chen9e088762010-03-17 17:52:21 +0000495 if (ARM_AM::getAM2Offset(MO3.getImm())) // Don't print +0.
Evan Chenga8e29892007-01-19 07:51:42 +0000496 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000497 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000498 << ARM_AM::getAM2Offset(MO3.getImm());
499 O << "]";
500 return;
501 }
502
503 O << ", "
Johnny Chen9e088762010-03-17 17:52:21 +0000504 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
Chris Lattner762ccea2009-09-13 20:31:40 +0000505 << getRegisterName(MO2.getReg());
Jim Grosbache9952212009-09-04 01:38:51 +0000506
Evan Chenga8e29892007-01-19 07:51:42 +0000507 if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm()))
508 O << ", "
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000509 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000510 << " #" << ShImm;
511 O << "]";
512}
513
Chris Lattner35c33bd2010-04-04 04:47:45 +0000514void ARMAsmPrinter::printAddrMode2OffsetOperand(const MachineInstr *MI, int Op,
515 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000516 const MachineOperand &MO1 = MI->getOperand(Op);
517 const MachineOperand &MO2 = MI->getOperand(Op+1);
518
519 if (!MO1.getReg()) {
Evan Chengbdc98692007-05-03 23:30:36 +0000520 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
Evan Chengbdc98692007-05-03 23:30:36 +0000521 O << "#"
Johnny Chen9e088762010-03-17 17:52:21 +0000522 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
Evan Chengbdc98692007-05-03 23:30:36 +0000523 << ImmOffs;
Evan Chenga8e29892007-01-19 07:51:42 +0000524 return;
525 }
526
Johnny Chen9e088762010-03-17 17:52:21 +0000527 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
Chris Lattner762ccea2009-09-13 20:31:40 +0000528 << getRegisterName(MO1.getReg());
Jim Grosbache9952212009-09-04 01:38:51 +0000529
Evan Chenga8e29892007-01-19 07:51:42 +0000530 if (unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm()))
531 O << ", "
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000532 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO2.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000533 << " #" << ShImm;
534}
535
Chris Lattner35c33bd2010-04-04 04:47:45 +0000536void ARMAsmPrinter::printAddrMode3Operand(const MachineInstr *MI, int Op,
537 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000538 const MachineOperand &MO1 = MI->getOperand(Op);
539 const MachineOperand &MO2 = MI->getOperand(Op+1);
540 const MachineOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbache9952212009-09-04 01:38:51 +0000541
Dan Gohman6f0d0242008-02-10 18:45:23 +0000542 assert(TargetRegisterInfo::isPhysicalRegister(MO1.getReg()));
Chris Lattner762ccea2009-09-13 20:31:40 +0000543 O << "[" << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000544
545 if (MO2.getReg()) {
546 O << ", "
547 << (char)ARM_AM::getAM3Op(MO3.getImm())
Chris Lattner762ccea2009-09-13 20:31:40 +0000548 << getRegisterName(MO2.getReg())
Evan Chenga8e29892007-01-19 07:51:42 +0000549 << "]";
550 return;
551 }
Jim Grosbache9952212009-09-04 01:38:51 +0000552
Evan Chenga8e29892007-01-19 07:51:42 +0000553 if (unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm()))
554 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000555 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000556 << ImmOffs;
557 O << "]";
558}
559
Chris Lattner35c33bd2010-04-04 04:47:45 +0000560void ARMAsmPrinter::printAddrMode3OffsetOperand(const MachineInstr *MI, int Op,
561 raw_ostream &O){
Evan Chenga8e29892007-01-19 07:51:42 +0000562 const MachineOperand &MO1 = MI->getOperand(Op);
563 const MachineOperand &MO2 = MI->getOperand(Op+1);
564
565 if (MO1.getReg()) {
566 O << (char)ARM_AM::getAM3Op(MO2.getImm())
Chris Lattner762ccea2009-09-13 20:31:40 +0000567 << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000568 return;
569 }
570
571 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
572 O << "#"
Johnny Chen9e088762010-03-17 17:52:21 +0000573 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000574 << ImmOffs;
575}
Jim Grosbache9952212009-09-04 01:38:51 +0000576
Evan Chenga8e29892007-01-19 07:51:42 +0000577void ARMAsmPrinter::printAddrMode4Operand(const MachineInstr *MI, int Op,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000578 raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000579 const char *Modifier) {
Evan Chenga8e29892007-01-19 07:51:42 +0000580 const MachineOperand &MO2 = MI->getOperand(Op+1);
581 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
582 if (Modifier && strcmp(Modifier, "submode") == 0) {
Bob Wilsonea7f22c2010-03-16 16:19:07 +0000583 O << ARM_AM::getAMSubModeStr(Mode);
Evan Chengd77c7ab2009-08-07 21:19:10 +0000584 } else if (Modifier && strcmp(Modifier, "wide") == 0) {
585 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
586 if (Mode == ARM_AM::ia)
587 O << ".w";
Evan Chenga8e29892007-01-19 07:51:42 +0000588 } else {
Chris Lattner35c33bd2010-04-04 04:47:45 +0000589 printOperand(MI, Op, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000590 }
591}
592
593void ARMAsmPrinter::printAddrMode5Operand(const MachineInstr *MI, int Op,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000594 raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000595 const char *Modifier) {
596 const MachineOperand &MO1 = MI->getOperand(Op);
597 const MachineOperand &MO2 = MI->getOperand(Op+1);
598
Dan Gohmand735b802008-10-03 15:45:36 +0000599 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000600 printOperand(MI, Op, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000601 return;
602 }
Jim Grosbache9952212009-09-04 01:38:51 +0000603
Dan Gohman6f0d0242008-02-10 18:45:23 +0000604 assert(TargetRegisterInfo::isPhysicalRegister(MO1.getReg()));
Evan Chenga8e29892007-01-19 07:51:42 +0000605
Chris Lattner762ccea2009-09-13 20:31:40 +0000606 O << "[" << getRegisterName(MO1.getReg());
Jim Grosbache9952212009-09-04 01:38:51 +0000607
Evan Chenga8e29892007-01-19 07:51:42 +0000608 if (unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm())) {
609 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000610 << ARM_AM::getAddrOpcStr(ARM_AM::getAM5Op(MO2.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000611 << ImmOffs*4;
612 }
613 O << "]";
614}
615
Chris Lattner35c33bd2010-04-04 04:47:45 +0000616void ARMAsmPrinter::printAddrMode6Operand(const MachineInstr *MI, int Op,
617 raw_ostream &O) {
Bob Wilson8b024a52009-07-01 23:16:05 +0000618 const MachineOperand &MO1 = MI->getOperand(Op);
619 const MachineOperand &MO2 = MI->getOperand(Op+1);
Bob Wilson8b024a52009-07-01 23:16:05 +0000620
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000621 O << "[" << getRegisterName(MO1.getReg());
Bob Wilson226036e2010-03-20 22:13:40 +0000622 if (MO2.getImm()) {
Anton Korobeynikovbce3dbd2009-11-17 20:04:59 +0000623 // FIXME: Both darwin as and GNU as violate ARM docs here.
Bob Wilson273ff312010-07-14 23:54:43 +0000624 O << ", :" << (MO2.getImm() << 3);
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000625 }
626 O << "]";
Bob Wilson226036e2010-03-20 22:13:40 +0000627}
Bob Wilsona43e6bf2010-03-16 23:01:13 +0000628
Chris Lattner35c33bd2010-04-04 04:47:45 +0000629void ARMAsmPrinter::printAddrMode6OffsetOperand(const MachineInstr *MI, int Op,
630 raw_ostream &O){
Bob Wilson226036e2010-03-20 22:13:40 +0000631 const MachineOperand &MO = MI->getOperand(Op);
632 if (MO.getReg() == 0)
633 O << "!";
634 else
635 O << ", " << getRegisterName(MO.getReg());
Bob Wilson8b024a52009-07-01 23:16:05 +0000636}
637
Evan Chenga8e29892007-01-19 07:51:42 +0000638void ARMAsmPrinter::printAddrModePCOperand(const MachineInstr *MI, int Op,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000639 raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000640 const char *Modifier) {
641 if (Modifier && strcmp(Modifier, "label") == 0) {
Chris Lattner35c33bd2010-04-04 04:47:45 +0000642 printPCLabel(MI, Op+1, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000643 return;
644 }
645
646 const MachineOperand &MO1 = MI->getOperand(Op);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000647 assert(TargetRegisterInfo::isPhysicalRegister(MO1.getReg()));
Johnny Chen9e088762010-03-17 17:52:21 +0000648 O << "[pc, " << getRegisterName(MO1.getReg()) << "]";
Evan Chenga8e29892007-01-19 07:51:42 +0000649}
650
651void
Chris Lattner35c33bd2010-04-04 04:47:45 +0000652ARMAsmPrinter::printBitfieldInvMaskImmOperand(const MachineInstr *MI, int Op,
653 raw_ostream &O) {
Evan Chengf49810c2009-06-23 17:48:47 +0000654 const MachineOperand &MO = MI->getOperand(Op);
655 uint32_t v = ~MO.getImm();
Evan Cheng9e03cbe2009-06-25 22:04:44 +0000656 int32_t lsb = CountTrailingZeros_32(v);
Nick Lewyckyb825aaa2009-06-24 01:08:42 +0000657 int32_t width = (32 - CountLeadingZeros_32 (v)) - lsb;
Evan Chengf49810c2009-06-23 17:48:47 +0000658 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
659 O << "#" << lsb << ", #" << width;
660}
661
Johnny Chen1adc40c2010-08-12 20:46:17 +0000662void
663ARMAsmPrinter::printMemBOption(const MachineInstr *MI, int OpNum,
664 raw_ostream &O) {
665 unsigned val = MI->getOperand(OpNum).getImm();
666 O << ARM_MB::MemBOptToString(val);
667}
668
Bob Wilson22f5dc72010-08-16 18:27:34 +0000669void ARMAsmPrinter::printShiftImmOperand(const MachineInstr *MI, int OpNum,
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000670 raw_ostream &O) {
671 unsigned ShiftOp = MI->getOperand(OpNum).getImm();
672 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
673 switch (Opc) {
674 case ARM_AM::no_shift:
675 return;
676 case ARM_AM::lsl:
677 O << ", lsl #";
678 break;
679 case ARM_AM::asr:
680 O << ", asr #";
681 break;
682 default:
Bob Wilson22f5dc72010-08-16 18:27:34 +0000683 assert(0 && "unexpected shift opcode for shift immediate operand");
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000684 }
685 O << ARM_AM::getSORegOffset(ShiftOp);
686}
687
Evan Cheng055b0312009-06-29 07:51:04 +0000688//===--------------------------------------------------------------------===//
689
Chris Lattner35c33bd2010-04-04 04:47:45 +0000690void ARMAsmPrinter::printThumbS4ImmOperand(const MachineInstr *MI, int Op,
691 raw_ostream &O) {
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000692 O << "#" << MI->getOperand(Op).getImm() * 4;
693}
694
Evan Chengf49810c2009-06-23 17:48:47 +0000695void
Chris Lattner35c33bd2010-04-04 04:47:45 +0000696ARMAsmPrinter::printThumbITMask(const MachineInstr *MI, int Op,
697 raw_ostream &O) {
Evan Chenge5564742009-07-09 23:43:36 +0000698 // (3 - the number of trailing zeros) is the number of then / else.
699 unsigned Mask = MI->getOperand(Op).getImm();
Johnny Chen9e088762010-03-17 17:52:21 +0000700 unsigned CondBit0 = Mask >> 4 & 1;
Evan Chenge5564742009-07-09 23:43:36 +0000701 unsigned NumTZ = CountTrailingZeros_32(Mask);
702 assert(NumTZ <= 3 && "Invalid IT mask!");
Evan Cheng06e16582009-07-10 01:54:42 +0000703 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
Johnny Chen9e088762010-03-17 17:52:21 +0000704 bool T = ((Mask >> Pos) & 1) == CondBit0;
Evan Chenge5564742009-07-09 23:43:36 +0000705 if (T)
706 O << 't';
707 else
708 O << 'e';
709 }
710}
711
712void
Chris Lattner35c33bd2010-04-04 04:47:45 +0000713ARMAsmPrinter::printThumbAddrModeRROperand(const MachineInstr *MI, int Op,
714 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000715 const MachineOperand &MO1 = MI->getOperand(Op);
716 const MachineOperand &MO2 = MI->getOperand(Op+1);
Chris Lattner762ccea2009-09-13 20:31:40 +0000717 O << "[" << getRegisterName(MO1.getReg());
718 O << ", " << getRegisterName(MO2.getReg()) << "]";
Evan Chenga8e29892007-01-19 07:51:42 +0000719}
720
721void
722ARMAsmPrinter::printThumbAddrModeRI5Operand(const MachineInstr *MI, int Op,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000723 raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000724 unsigned Scale) {
725 const MachineOperand &MO1 = MI->getOperand(Op);
Evan Chengcea117d2007-01-30 02:35:32 +0000726 const MachineOperand &MO2 = MI->getOperand(Op+1);
727 const MachineOperand &MO3 = MI->getOperand(Op+2);
Evan Chenga8e29892007-01-19 07:51:42 +0000728
Dan Gohmand735b802008-10-03 15:45:36 +0000729 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000730 printOperand(MI, Op, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000731 return;
732 }
733
Chris Lattner762ccea2009-09-13 20:31:40 +0000734 O << "[" << getRegisterName(MO1.getReg());
Evan Chengcea117d2007-01-30 02:35:32 +0000735 if (MO3.getReg())
Chris Lattner762ccea2009-09-13 20:31:40 +0000736 O << ", " << getRegisterName(MO3.getReg());
Evan Cheng4b6bbe12009-11-10 19:48:13 +0000737 else if (unsigned ImmOffs = MO2.getImm())
Johnny Chen9e088762010-03-17 17:52:21 +0000738 O << ", #" << ImmOffs * Scale;
Evan Chenga8e29892007-01-19 07:51:42 +0000739 O << "]";
740}
741
742void
Chris Lattner35c33bd2010-04-04 04:47:45 +0000743ARMAsmPrinter::printThumbAddrModeS1Operand(const MachineInstr *MI, int Op,
744 raw_ostream &O) {
745 printThumbAddrModeRI5Operand(MI, Op, O, 1);
Evan Chenga8e29892007-01-19 07:51:42 +0000746}
747void
Chris Lattner35c33bd2010-04-04 04:47:45 +0000748ARMAsmPrinter::printThumbAddrModeS2Operand(const MachineInstr *MI, int Op,
749 raw_ostream &O) {
750 printThumbAddrModeRI5Operand(MI, Op, O, 2);
Evan Chenga8e29892007-01-19 07:51:42 +0000751}
752void
Chris Lattner35c33bd2010-04-04 04:47:45 +0000753ARMAsmPrinter::printThumbAddrModeS4Operand(const MachineInstr *MI, int Op,
754 raw_ostream &O) {
755 printThumbAddrModeRI5Operand(MI, Op, O, 4);
Evan Chenga8e29892007-01-19 07:51:42 +0000756}
757
Chris Lattner35c33bd2010-04-04 04:47:45 +0000758void ARMAsmPrinter::printThumbAddrModeSPOperand(const MachineInstr *MI,int Op,
759 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000760 const MachineOperand &MO1 = MI->getOperand(Op);
761 const MachineOperand &MO2 = MI->getOperand(Op+1);
Chris Lattner762ccea2009-09-13 20:31:40 +0000762 O << "[" << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000763 if (unsigned ImmOffs = MO2.getImm())
Johnny Chen9e088762010-03-17 17:52:21 +0000764 O << ", #" << ImmOffs*4;
Evan Chenga8e29892007-01-19 07:51:42 +0000765 O << "]";
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000766}
767
Evan Cheng055b0312009-06-29 07:51:04 +0000768//===--------------------------------------------------------------------===//
769
Evan Cheng9cb9e672009-06-27 02:26:13 +0000770// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
771// register with shift forms.
772// REG 0 0 - e.g. R5
773// REG IMM, SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000774void ARMAsmPrinter::printT2SOOperand(const MachineInstr *MI, int OpNum,
775 raw_ostream &O) {
Evan Cheng9cb9e672009-06-27 02:26:13 +0000776 const MachineOperand &MO1 = MI->getOperand(OpNum);
777 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
778
779 unsigned Reg = MO1.getReg();
780 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Chris Lattner762ccea2009-09-13 20:31:40 +0000781 O << getRegisterName(Reg);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000782
783 // Print the shift opc.
Evan Cheng9cb9e672009-06-27 02:26:13 +0000784 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
Bob Wilson1d9125a2010-08-05 00:34:42 +0000785 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO2.getImm());
786 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
787 if (ShOpc != ARM_AM::rrx)
788 O << " #" << ARM_AM::getSORegOffset(MO2.getImm());
Evan Cheng9cb9e672009-06-27 02:26:13 +0000789}
790
Evan Cheng055b0312009-06-29 07:51:04 +0000791void ARMAsmPrinter::printT2AddrModeImm12Operand(const MachineInstr *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000792 int OpNum,
793 raw_ostream &O) {
Evan Cheng055b0312009-06-29 07:51:04 +0000794 const MachineOperand &MO1 = MI->getOperand(OpNum);
795 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000796
Chris Lattner762ccea2009-09-13 20:31:40 +0000797 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000798
799 unsigned OffImm = MO2.getImm();
800 if (OffImm) // Don't print +0.
Johnny Chen9e088762010-03-17 17:52:21 +0000801 O << ", #" << OffImm;
Evan Cheng055b0312009-06-29 07:51:04 +0000802 O << "]";
803}
804
805void ARMAsmPrinter::printT2AddrModeImm8Operand(const MachineInstr *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000806 int OpNum,
807 raw_ostream &O) {
Evan Cheng055b0312009-06-29 07:51:04 +0000808 const MachineOperand &MO1 = MI->getOperand(OpNum);
809 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
810
Chris Lattner762ccea2009-09-13 20:31:40 +0000811 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000812
813 int32_t OffImm = (int32_t)MO2.getImm();
814 // Don't print +0.
815 if (OffImm < 0)
816 O << ", #-" << -OffImm;
817 else if (OffImm > 0)
Johnny Chen9e088762010-03-17 17:52:21 +0000818 O << ", #" << OffImm;
Evan Cheng055b0312009-06-29 07:51:04 +0000819 O << "]";
820}
821
Evan Cheng5c874172009-07-09 22:21:59 +0000822void ARMAsmPrinter::printT2AddrModeImm8s4Operand(const MachineInstr *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000823 int OpNum,
824 raw_ostream &O) {
Evan Cheng5c874172009-07-09 22:21:59 +0000825 const MachineOperand &MO1 = MI->getOperand(OpNum);
826 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
827
Chris Lattner762ccea2009-09-13 20:31:40 +0000828 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng5c874172009-07-09 22:21:59 +0000829
830 int32_t OffImm = (int32_t)MO2.getImm() / 4;
831 // Don't print +0.
832 if (OffImm < 0)
Evan Chenga64ce452009-11-19 06:31:26 +0000833 O << ", #-" << -OffImm * 4;
Evan Cheng5c874172009-07-09 22:21:59 +0000834 else if (OffImm > 0)
Johnny Chen9e088762010-03-17 17:52:21 +0000835 O << ", #" << OffImm * 4;
Evan Cheng5c874172009-07-09 22:21:59 +0000836 O << "]";
837}
838
Evan Chenge88d5ce2009-07-02 07:28:31 +0000839void ARMAsmPrinter::printT2AddrModeImm8OffsetOperand(const MachineInstr *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000840 int OpNum,
841 raw_ostream &O) {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000842 const MachineOperand &MO1 = MI->getOperand(OpNum);
843 int32_t OffImm = (int32_t)MO1.getImm();
844 // Don't print +0.
845 if (OffImm < 0)
846 O << "#-" << -OffImm;
847 else if (OffImm > 0)
Johnny Chen9e088762010-03-17 17:52:21 +0000848 O << "#" << OffImm;
849}
850
Evan Cheng055b0312009-06-29 07:51:04 +0000851void ARMAsmPrinter::printT2AddrModeSoRegOperand(const MachineInstr *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000852 int OpNum,
853 raw_ostream &O) {
Evan Cheng055b0312009-06-29 07:51:04 +0000854 const MachineOperand &MO1 = MI->getOperand(OpNum);
855 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
856 const MachineOperand &MO3 = MI->getOperand(OpNum+2);
857
Chris Lattner762ccea2009-09-13 20:31:40 +0000858 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000859
Evan Cheng3a214252009-08-11 08:52:18 +0000860 assert(MO2.getReg() && "Invalid so_reg load / store address!");
Chris Lattner762ccea2009-09-13 20:31:40 +0000861 O << ", " << getRegisterName(MO2.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000862
Evan Cheng3a214252009-08-11 08:52:18 +0000863 unsigned ShAmt = MO3.getImm();
864 if (ShAmt) {
865 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
866 O << ", lsl #" << ShAmt;
Evan Cheng055b0312009-06-29 07:51:04 +0000867 }
868 O << "]";
869}
870
871
872//===--------------------------------------------------------------------===//
873
Chris Lattner35c33bd2010-04-04 04:47:45 +0000874void ARMAsmPrinter::printPredicateOperand(const MachineInstr *MI, int OpNum,
875 raw_ostream &O) {
Evan Cheng055b0312009-06-29 07:51:04 +0000876 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
Evan Cheng44bec522007-05-15 01:29:07 +0000877 if (CC != ARMCC::AL)
878 O << ARMCondCodeToString(CC);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000879}
880
Johnny Chen9d3acaa2010-03-02 17:57:15 +0000881void ARMAsmPrinter::printMandatoryPredicateOperand(const MachineInstr *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000882 int OpNum,
883 raw_ostream &O) {
Johnny Chen9d3acaa2010-03-02 17:57:15 +0000884 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
885 O << ARMCondCodeToString(CC);
886}
887
Chris Lattner35c33bd2010-04-04 04:47:45 +0000888void ARMAsmPrinter::printSBitModifierOperand(const MachineInstr *MI, int OpNum,
889 raw_ostream &O){
Evan Cheng055b0312009-06-29 07:51:04 +0000890 unsigned Reg = MI->getOperand(OpNum).getReg();
Evan Chengdfb2eba2007-07-06 01:01:34 +0000891 if (Reg) {
892 assert(Reg == ARM::CPSR && "Expect ARM CPSR register!");
893 O << 's';
894 }
895}
896
Chris Lattner35c33bd2010-04-04 04:47:45 +0000897void ARMAsmPrinter::printPCLabel(const MachineInstr *MI, int OpNum,
898 raw_ostream &O) {
Evan Cheng055b0312009-06-29 07:51:04 +0000899 int Id = (int)MI->getOperand(OpNum).getImm();
Evan Chenge7e0d622009-11-06 22:24:13 +0000900 O << MAI->getPrivateGlobalPrefix()
901 << "PC" << getFunctionNumber() << "_" << Id;
Evan Chenga8e29892007-01-19 07:51:42 +0000902}
903
Chris Lattner35c33bd2010-04-04 04:47:45 +0000904void ARMAsmPrinter::printRegisterList(const MachineInstr *MI, int OpNum,
905 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000906 O << "{";
Bob Wilson815baeb2010-03-13 01:08:20 +0000907 for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) {
Evan Cheng4b322e52009-08-11 21:11:32 +0000908 if (MI->getOperand(i).isImplicit())
909 continue;
Bob Wilson815baeb2010-03-13 01:08:20 +0000910 if ((int)i != OpNum) O << ", ";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000911 printOperand(MI, i, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000912 }
913 O << "}";
914}
915
Evan Cheng055b0312009-06-29 07:51:04 +0000916void ARMAsmPrinter::printCPInstOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000917 raw_ostream &O, const char *Modifier) {
Evan Chenga8e29892007-01-19 07:51:42 +0000918 assert(Modifier && "This operand only works with a modifier!");
919 // There are two aspects to a CONSTANTPOOL_ENTRY operand, the label and the
920 // data itself.
921 if (!strcmp(Modifier, "label")) {
Evan Cheng055b0312009-06-29 07:51:04 +0000922 unsigned ID = MI->getOperand(OpNum).getImm();
Chris Lattner8e089a92010-02-10 00:36:00 +0000923 OutStreamer.EmitLabel(GetCPISymbol(ID));
Evan Chenga8e29892007-01-19 07:51:42 +0000924 } else {
925 assert(!strcmp(Modifier, "cpentry") && "Unknown modifier for CPE");
Evan Cheng055b0312009-06-29 07:51:04 +0000926 unsigned CPI = MI->getOperand(OpNum).getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +0000927
Evan Cheng6d63a722008-09-18 07:27:23 +0000928 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPI];
Jim Grosbache9952212009-09-04 01:38:51 +0000929
Evan Cheng711b6dc2008-08-08 06:56:16 +0000930 if (MCPE.isMachineConstantPoolEntry()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000931 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
Evan Cheng711b6dc2008-08-08 06:56:16 +0000932 } else {
Evan Chenga8e29892007-01-19 07:51:42 +0000933 EmitGlobalConstant(MCPE.Val.ConstVal);
Lauro Ramos Venancio305b8a52007-04-25 14:50:40 +0000934 }
Evan Chenga8e29892007-01-19 07:51:42 +0000935 }
936}
937
Chris Lattner0890cf12010-01-25 19:51:38 +0000938MCSymbol *ARMAsmPrinter::
939GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
940 const MachineBasicBlock *MBB) const {
941 SmallString<60> Name;
942 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix()
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000943 << getFunctionNumber() << '_' << uid << '_' << uid2
Chris Lattner0890cf12010-01-25 19:51:38 +0000944 << "_set_" << MBB->getNumber();
Chris Lattner9b97a732010-03-30 18:10:53 +0000945 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattner0890cf12010-01-25 19:51:38 +0000946}
947
948MCSymbol *ARMAsmPrinter::
949GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
950 SmallString<60> Name;
951 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "JTI"
Chris Lattner281e7762010-01-25 23:28:03 +0000952 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner9b97a732010-03-30 18:10:53 +0000953 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000954}
955
Chris Lattner35c33bd2010-04-04 04:47:45 +0000956void ARMAsmPrinter::printJTBlockOperand(const MachineInstr *MI, int OpNum,
957 raw_ostream &O) {
Evan Cheng66ac5312009-07-25 00:33:29 +0000958 assert(!Subtarget->isThumb2() && "Thumb2 should use double-jump jumptables!");
959
Evan Cheng055b0312009-06-29 07:51:04 +0000960 const MachineOperand &MO1 = MI->getOperand(OpNum);
961 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
Jim Grosbachb0739b72010-09-02 01:02:06 +0000962
Chris Lattner8aa797a2007-12-30 23:10:15 +0000963 unsigned JTI = MO1.getIndex();
Chris Lattner0890cf12010-01-25 19:51:38 +0000964 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
Chris Lattner03335352010-04-05 17:52:31 +0000965 // Can't use EmitLabel until instprinter happens, label comes out in the wrong
966 // order.
Bob Wilsond4d188e2010-07-31 06:28:10 +0000967 O << "\n" << *JTISymbol << ":\n";
Evan Chenga8e29892007-01-19 07:51:42 +0000968
Chris Lattner33adcfb2009-08-22 21:43:10 +0000969 const char *JTEntryDirective = MAI->getData32bitsDirective();
Evan Chenga8e29892007-01-19 07:51:42 +0000970
Dan Gohman45426112008-07-07 20:06:06 +0000971 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
Evan Chenga8e29892007-01-19 07:51:42 +0000972 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
973 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Chris Lattnercee63322010-01-26 20:40:54 +0000974 bool UseSet= MAI->hasSetDirective() && TM.getRelocationModel() == Reloc::PIC_;
Evan Chengc324ecb2009-07-24 18:19:46 +0000975 SmallPtrSet<MachineBasicBlock*, 8> JTSets;
Evan Chenga8e29892007-01-19 07:51:42 +0000976 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
977 MachineBasicBlock *MBB = JTBBs[i];
Evan Cheng66ac5312009-07-25 00:33:29 +0000978 bool isNew = JTSets.insert(MBB);
979
Chris Lattner0890cf12010-01-25 19:51:38 +0000980 if (UseSet && isNew) {
Chris Lattnercee63322010-01-26 20:40:54 +0000981 O << "\t.set\t"
Jim Grosbach1f9b48a2010-01-25 23:50:13 +0000982 << *GetARMSetPICJumpTableLabel2(JTI, MO2.getImm(), MBB) << ','
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000983 << *MBB->getSymbol() << '-' << *JTISymbol << '\n';
Chris Lattner0890cf12010-01-25 19:51:38 +0000984 }
Evan Chenga8e29892007-01-19 07:51:42 +0000985
986 O << JTEntryDirective << ' ';
987 if (UseSet)
Chris Lattner0890cf12010-01-25 19:51:38 +0000988 O << *GetARMSetPICJumpTableLabel2(JTI, MO2.getImm(), MBB);
989 else if (TM.getRelocationModel() == Reloc::PIC_)
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000990 O << *MBB->getSymbol() << '-' << *JTISymbol;
Chris Lattner0890cf12010-01-25 19:51:38 +0000991 else
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000992 O << *MBB->getSymbol();
Chris Lattner0890cf12010-01-25 19:51:38 +0000993
Evan Chengd85ac4d2007-01-27 02:29:45 +0000994 if (i != e-1)
995 O << '\n';
Evan Chenga8e29892007-01-19 07:51:42 +0000996 }
997}
998
Chris Lattner35c33bd2010-04-04 04:47:45 +0000999void ARMAsmPrinter::printJT2BlockOperand(const MachineInstr *MI, int OpNum,
1000 raw_ostream &O) {
Evan Cheng66ac5312009-07-25 00:33:29 +00001001 const MachineOperand &MO1 = MI->getOperand(OpNum);
1002 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
1003 unsigned JTI = MO1.getIndex();
Jim Grosbachb0739b72010-09-02 01:02:06 +00001004
Chris Lattner0890cf12010-01-25 19:51:38 +00001005 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
Jim Grosbachb0739b72010-09-02 01:02:06 +00001006
Chris Lattner03335352010-04-05 17:52:31 +00001007 // Can't use EmitLabel until instprinter happens, label comes out in the wrong
1008 // order.
Bob Wilsond4d188e2010-07-31 06:28:10 +00001009 O << "\n" << *JTISymbol << ":\n";
Evan Cheng66ac5312009-07-25 00:33:29 +00001010
Evan Cheng66ac5312009-07-25 00:33:29 +00001011 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
1012 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1013 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Evan Cheng5657c012009-07-29 02:18:14 +00001014 bool ByteOffset = false, HalfWordOffset = false;
1015 if (MI->getOpcode() == ARM::t2TBB)
1016 ByteOffset = true;
1017 else if (MI->getOpcode() == ARM::t2TBH)
1018 HalfWordOffset = true;
1019
Evan Cheng66ac5312009-07-25 00:33:29 +00001020 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
1021 MachineBasicBlock *MBB = JTBBs[i];
Evan Cheng5657c012009-07-29 02:18:14 +00001022 if (ByteOffset)
Chris Lattner33adcfb2009-08-22 21:43:10 +00001023 O << MAI->getData8bitsDirective();
Evan Cheng5657c012009-07-29 02:18:14 +00001024 else if (HalfWordOffset)
Chris Lattner33adcfb2009-08-22 21:43:10 +00001025 O << MAI->getData16bitsDirective();
Jim Grosbachb0739b72010-09-02 01:02:06 +00001026
Chris Lattner0890cf12010-01-25 19:51:38 +00001027 if (ByteOffset || HalfWordOffset)
Chris Lattner1b2eb0e2010-03-13 21:04:28 +00001028 O << '(' << *MBB->getSymbol() << "-" << *JTISymbol << ")/2";
Chris Lattner0890cf12010-01-25 19:51:38 +00001029 else
Chris Lattner1b2eb0e2010-03-13 21:04:28 +00001030 O << "\tb.w " << *MBB->getSymbol();
Chris Lattner0890cf12010-01-25 19:51:38 +00001031
Evan Cheng66ac5312009-07-25 00:33:29 +00001032 if (i != e-1)
1033 O << '\n';
1034 }
1035}
1036
Chris Lattner35c33bd2010-04-04 04:47:45 +00001037void ARMAsmPrinter::printTBAddrMode(const MachineInstr *MI, int OpNum,
1038 raw_ostream &O) {
Chris Lattner762ccea2009-09-13 20:31:40 +00001039 O << "[pc, " << getRegisterName(MI->getOperand(OpNum).getReg());
Evan Cheng5657c012009-07-29 02:18:14 +00001040 if (MI->getOpcode() == ARM::t2TBH)
1041 O << ", lsl #1";
1042 O << ']';
1043}
1044
Chris Lattner35c33bd2010-04-04 04:47:45 +00001045void ARMAsmPrinter::printNoHashImmediate(const MachineInstr *MI, int OpNum,
1046 raw_ostream &O) {
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +00001047 O << MI->getOperand(OpNum).getImm();
1048}
Evan Chenga8e29892007-01-19 07:51:42 +00001049
Chris Lattner35c33bd2010-04-04 04:47:45 +00001050void ARMAsmPrinter::printVFPf32ImmOperand(const MachineInstr *MI, int OpNum,
1051 raw_ostream &O) {
Evan Cheng39382422009-10-28 01:44:26 +00001052 const ConstantFP *FP = MI->getOperand(OpNum).getFPImm();
Jim Grosbach77b02be2009-11-23 21:08:25 +00001053 O << '#' << FP->getValueAPF().convertToFloat();
Chris Lattner3f53c832010-04-04 18:52:31 +00001054 if (isVerbose()) {
Chris Lattner35c33bd2010-04-04 04:47:45 +00001055 O << "\t\t" << MAI->getCommentString() << ' ';
Evan Cheng39382422009-10-28 01:44:26 +00001056 WriteAsOperand(O, FP, /*PrintType=*/false);
1057 }
1058}
1059
Chris Lattner35c33bd2010-04-04 04:47:45 +00001060void ARMAsmPrinter::printVFPf64ImmOperand(const MachineInstr *MI, int OpNum,
1061 raw_ostream &O) {
Evan Cheng39382422009-10-28 01:44:26 +00001062 const ConstantFP *FP = MI->getOperand(OpNum).getFPImm();
Jim Grosbach77b02be2009-11-23 21:08:25 +00001063 O << '#' << FP->getValueAPF().convertToDouble();
Chris Lattner3f53c832010-04-04 18:52:31 +00001064 if (isVerbose()) {
Chris Lattner35c33bd2010-04-04 04:47:45 +00001065 O << "\t\t" << MAI->getCommentString() << ' ';
Evan Cheng39382422009-10-28 01:44:26 +00001066 WriteAsOperand(O, FP, /*PrintType=*/false);
1067 }
1068}
1069
Bob Wilson1a913ed2010-06-11 21:34:50 +00001070void ARMAsmPrinter::printNEONModImmOperand(const MachineInstr *MI, int OpNum,
1071 raw_ostream &O) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00001072 unsigned EncodedImm = MI->getOperand(OpNum).getImm();
1073 unsigned EltBits;
1074 uint64_t Val = ARM_AM::decodeNEONModImm(EncodedImm, EltBits);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001075 O << "#0x" << utohexstr(Val);
1076}
1077
Evan Cheng055b0312009-06-29 07:51:04 +00001078bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattnerc75c0282010-04-04 05:29:35 +00001079 unsigned AsmVariant, const char *ExtraCode,
1080 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +00001081 // Does this asm operand have a single letter operand modifier?
1082 if (ExtraCode && ExtraCode[0]) {
1083 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +00001084
Evan Chenga8e29892007-01-19 07:51:42 +00001085 switch (ExtraCode[0]) {
1086 default: return true; // Unknown modifier.
Bob Wilson9b4b00a2009-07-09 23:54:51 +00001087 case 'a': // Print as a memory address.
1088 if (MI->getOperand(OpNum).isReg()) {
Chris Lattner762ccea2009-09-13 20:31:40 +00001089 O << "[" << getRegisterName(MI->getOperand(OpNum).getReg()) << "]";
Bob Wilson9b4b00a2009-07-09 23:54:51 +00001090 return false;
1091 }
1092 // Fallthrough
1093 case 'c': // Don't print "#" before an immediate operand.
Bob Wilson4f38b382009-08-21 21:58:55 +00001094 if (!MI->getOperand(OpNum).isImm())
1095 return true;
Chris Lattner35c33bd2010-04-04 04:47:45 +00001096 printNoHashImmediate(MI, OpNum, O);
Bob Wilson8f343462009-04-06 21:46:51 +00001097 return false;
Evan Chenge21e3962007-04-04 00:13:29 +00001098 case 'P': // Print a VFP double precision register.
Evan Chengd831cda2009-12-08 23:06:22 +00001099 case 'q': // Print a NEON quad precision register.
Chris Lattner35c33bd2010-04-04 04:47:45 +00001100 printOperand(MI, OpNum, O);
Evan Cheng23a95702007-03-08 22:42:46 +00001101 return false;
Evan Chenga8e29892007-01-19 07:51:42 +00001102 case 'Q':
Bob Wilsond984eb62010-05-27 20:23:42 +00001103 case 'R':
Bob Wilsond984eb62010-05-27 20:23:42 +00001104 case 'H':
Evan Cheng12616722010-05-27 23:45:31 +00001105 report_fatal_error("llvm does not support 'Q', 'R', and 'H' modifiers!");
Bob Wilsond984eb62010-05-27 20:23:42 +00001106 return true;
Evan Cheng84f60b72010-05-27 22:08:38 +00001107 }
Evan Chenga8e29892007-01-19 07:51:42 +00001108 }
Jim Grosbache9952212009-09-04 01:38:51 +00001109
Chris Lattner35c33bd2010-04-04 04:47:45 +00001110 printOperand(MI, OpNum, O);
Evan Chenga8e29892007-01-19 07:51:42 +00001111 return false;
1112}
1113
Bob Wilson224c2442009-05-19 05:53:42 +00001114bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Cheng055b0312009-06-29 07:51:04 +00001115 unsigned OpNum, unsigned AsmVariant,
Chris Lattnerc75c0282010-04-04 05:29:35 +00001116 const char *ExtraCode,
1117 raw_ostream &O) {
Bob Wilson224c2442009-05-19 05:53:42 +00001118 if (ExtraCode && ExtraCode[0])
1119 return true; // Unknown modifier.
Bob Wilson765cc0b2009-10-13 20:50:28 +00001120
1121 const MachineOperand &MO = MI->getOperand(OpNum);
1122 assert(MO.isReg() && "unexpected inline asm memory operand");
1123 O << "[" << getRegisterName(MO.getReg()) << "]";
Bob Wilson224c2442009-05-19 05:53:42 +00001124 return false;
1125}
1126
Chris Lattnera786cea2010-01-28 01:10:34 +00001127void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Chris Lattner97f06932009-10-19 20:20:46 +00001128 if (EnableMCInst) {
1129 printInstructionThroughMCStreamer(MI);
Chris Lattner7ad07c42010-04-04 06:12:20 +00001130 return;
Chris Lattner97f06932009-10-19 20:20:46 +00001131 }
Jim Grosbachb0739b72010-09-02 01:02:06 +00001132
Chris Lattner7ad07c42010-04-04 06:12:20 +00001133 if (MI->getOpcode() == ARM::CONSTPOOL_ENTRY)
1134 EmitAlignment(2);
Jim Grosbachb0739b72010-09-02 01:02:06 +00001135
Chris Lattner7ad07c42010-04-04 06:12:20 +00001136 SmallString<128> Str;
1137 raw_svector_ostream OS(Str);
Dale Johannesen3f282aa2010-04-26 20:07:31 +00001138 if (MI->getOpcode() == ARM::DBG_VALUE) {
1139 unsigned NOps = MI->getNumOperands();
1140 assert(NOps==4);
1141 OS << '\t' << MAI->getCommentString() << "DEBUG_VALUE: ";
1142 // cast away const; DIetc do not take const operands for some reason.
1143 DIVariable V(const_cast<MDNode *>(MI->getOperand(NOps-1).getMetadata()));
1144 OS << V.getName();
1145 OS << " <- ";
1146 // Frame address. Currently handles register +- offset only.
1147 assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm());
1148 OS << '['; printOperand(MI, 0, OS); OS << '+'; printOperand(MI, 1, OS);
1149 OS << ']';
1150 OS << "+";
1151 printOperand(MI, NOps-2, OS);
Jim Grosbache6be85e2010-09-17 22:36:38 +00001152 } else if (MI->getOpcode() == ARM::MOVs) {
1153 // FIXME: Thumb variants?
1154 const MachineOperand &Dst = MI->getOperand(0);
1155 const MachineOperand &MO1 = MI->getOperand(1);
1156 const MachineOperand &MO2 = MI->getOperand(2);
1157 const MachineOperand &MO3 = MI->getOperand(3);
Dale Johannesen3f282aa2010-04-26 20:07:31 +00001158
Jim Grosbache6be85e2010-09-17 22:36:38 +00001159 OS << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()));
1160 printSBitModifierOperand(MI, 6, OS);
1161 printPredicateOperand(MI, 4, OS);
1162
1163 OS << '\t' << getRegisterName(Dst.getReg())
1164 << ", " << getRegisterName(MO1.getReg());
1165
1166 if (ARM_AM::getSORegShOp(MO3.getImm()) != ARM_AM::rrx) {
1167 OS << ", ";
1168
1169 if (MO2.getReg()) {
1170 OS << getRegisterName(MO2.getReg());
1171 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
1172 } else {
1173 OS << "#" << ARM_AM::getSORegOffset(MO3.getImm());
1174 }
1175 }
1176 } else
1177 // A8.6.123 PUSH
1178 if ((MI->getOpcode() == ARM::STM_UPD || MI->getOpcode() == ARM::t2STM_UPD) &&
Jim Grosbach532baa52010-09-21 16:45:31 +00001179 MI->getOperand(0).getReg() == ARM::SP &&
1180 ARM_AM::getAM4SubMode(MI->getOperand(2).getImm()) == ARM_AM::db) {
1181 OS << '\t' << "push";
1182 printPredicateOperand(MI, 3, OS);
1183 OS << '\t';
1184 printRegisterList(MI, 5, OS);
Jim Grosbache6be85e2010-09-17 22:36:38 +00001185 } else
1186 // A8.6.122 POP
1187 if ((MI->getOpcode() == ARM::LDM_UPD || MI->getOpcode() == ARM::t2LDM_UPD) &&
Jim Grosbach532baa52010-09-21 16:45:31 +00001188 MI->getOperand(0).getReg() == ARM::SP &&
1189 ARM_AM::getAM4SubMode(MI->getOperand(2).getImm()) == ARM_AM::ia) {
1190 OS << '\t' << "pop";
1191 printPredicateOperand(MI, 3, OS);
1192 OS << '\t';
1193 printRegisterList(MI, 5, OS);
Jim Grosbache6be85e2010-09-17 22:36:38 +00001194 } else
1195 // A8.6.355 VPUSH
1196 if ((MI->getOpcode() == ARM::VSTMS_UPD || MI->getOpcode() ==ARM::VSTMD_UPD) &&
Jim Grosbach532baa52010-09-21 16:45:31 +00001197 MI->getOperand(0).getReg() == ARM::SP &&
1198 ARM_AM::getAM4SubMode(MI->getOperand(2).getImm()) == ARM_AM::db) {
1199 OS << '\t' << "vpush";
1200 printPredicateOperand(MI, 3, OS);
1201 OS << '\t';
1202 printRegisterList(MI, 5, OS);
Jim Grosbache6be85e2010-09-17 22:36:38 +00001203 } else
1204 // A8.6.354 VPOP
1205 if ((MI->getOpcode() == ARM::VLDMS_UPD || MI->getOpcode() ==ARM::VLDMD_UPD) &&
Jim Grosbach532baa52010-09-21 16:45:31 +00001206 MI->getOperand(0).getReg() == ARM::SP &&
1207 ARM_AM::getAM4SubMode(MI->getOperand(2).getImm()) == ARM_AM::ia) {
1208 OS << '\t' << "vpop";
1209 printPredicateOperand(MI, 3, OS);
1210 OS << '\t';
1211 printRegisterList(MI, 5, OS);
Jim Grosbache6be85e2010-09-17 22:36:38 +00001212 } else
1213 printInstruction(MI, OS);
1214
1215 // Output the instruction to the stream
Chris Lattner7ad07c42010-04-04 06:12:20 +00001216 OutStreamer.EmitRawText(OS.str());
Jim Grosbachb0739b72010-09-02 01:02:06 +00001217
Chris Lattner7ad07c42010-04-04 06:12:20 +00001218 // Make sure the instruction that follows TBB is 2-byte aligned.
1219 // FIXME: Constant island pass should insert an "ALIGN" instruction instead.
1220 if (MI->getOpcode() == ARM::t2TBB)
1221 EmitAlignment(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001222}
1223
Bob Wilson812209a2009-09-30 22:06:26 +00001224void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Bob Wilson0fb34682009-09-30 00:23:42 +00001225 if (Subtarget->isTargetDarwin()) {
1226 Reloc::Model RelocM = TM.getRelocationModel();
1227 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
1228 // Declare all the text sections up front (before the DWARF sections
1229 // emitted by AsmPrinter::doInitialization) so the assembler will keep
1230 // them together at the beginning of the object file. This helps
1231 // avoid out-of-range branches that are due a fundamental limitation of
1232 // the way symbol offsets are encoded with the current Darwin ARM
1233 // relocations.
Jim Grosbachb0739b72010-09-02 01:02:06 +00001234 const TargetLoweringObjectFileMachO &TLOFMacho =
Dan Gohman0d805c32010-04-17 16:44:48 +00001235 static_cast<const TargetLoweringObjectFileMachO &>(
1236 getObjFileLowering());
Bob Wilson29e06692009-09-30 22:25:37 +00001237 OutStreamer.SwitchSection(TLOFMacho.getTextSection());
1238 OutStreamer.SwitchSection(TLOFMacho.getTextCoalSection());
1239 OutStreamer.SwitchSection(TLOFMacho.getConstTextCoalSection());
1240 if (RelocM == Reloc::DynamicNoPIC) {
1241 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +00001242 OutContext.getMachOSection("__TEXT", "__symbol_stub4",
1243 MCSectionMachO::S_SYMBOL_STUBS,
1244 12, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +00001245 OutStreamer.SwitchSection(sect);
1246 } else {
1247 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +00001248 OutContext.getMachOSection("__TEXT", "__picsymbolstub4",
1249 MCSectionMachO::S_SYMBOL_STUBS,
1250 16, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +00001251 OutStreamer.SwitchSection(sect);
1252 }
Bob Wilson63db5942010-07-30 19:55:47 +00001253 const MCSection *StaticInitSect =
1254 OutContext.getMachOSection("__TEXT", "__StaticInit",
1255 MCSectionMachO::S_REGULAR |
1256 MCSectionMachO::S_ATTR_PURE_INSTRUCTIONS,
1257 SectionKind::getText());
1258 OutStreamer.SwitchSection(StaticInitSect);
Bob Wilson0fb34682009-09-30 00:23:42 +00001259 }
1260 }
1261
Jim Grosbache5165492009-11-09 00:11:35 +00001262 // Use unified assembler syntax.
Chris Lattner9d7efd32010-04-04 07:05:53 +00001263 OutStreamer.EmitRawText(StringRef("\t.syntax unified"));
Anton Korobeynikovd61eca52009-06-17 23:43:18 +00001264
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001265 // Emit ARM Build Attributes
1266 if (Subtarget->isTargetELF()) {
1267 // CPU Type
Anton Korobeynikovd260c242009-06-01 19:03:17 +00001268 std::string CPUString = Subtarget->getCPUString();
1269 if (CPUString != "generic")
Chris Lattner9d7efd32010-04-04 07:05:53 +00001270 OutStreamer.EmitRawText("\t.cpu " + Twine(CPUString));
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001271
1272 // FIXME: Emit FPU type
1273 if (Subtarget->hasVFP2())
Chris Lattner9d7efd32010-04-04 07:05:53 +00001274 OutStreamer.EmitRawText("\t.eabi_attribute " +
1275 Twine(ARMBuildAttrs::VFP_arch) + ", 2");
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001276
1277 // Signal various FP modes.
Chris Lattner9d7efd32010-04-04 07:05:53 +00001278 if (!UnsafeFPMath) {
1279 OutStreamer.EmitRawText("\t.eabi_attribute " +
1280 Twine(ARMBuildAttrs::ABI_FP_denormal) + ", 1");
1281 OutStreamer.EmitRawText("\t.eabi_attribute " +
1282 Twine(ARMBuildAttrs::ABI_FP_exceptions) + ", 1");
1283 }
Jim Grosbachb0739b72010-09-02 01:02:06 +00001284
Evan Cheng60108e92010-07-15 22:07:12 +00001285 if (NoInfsFPMath && NoNaNsFPMath)
Chris Lattner9d7efd32010-04-04 07:05:53 +00001286 OutStreamer.EmitRawText("\t.eabi_attribute " +
1287 Twine(ARMBuildAttrs::ABI_FP_number_model)+ ", 1");
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001288 else
Chris Lattner9d7efd32010-04-04 07:05:53 +00001289 OutStreamer.EmitRawText("\t.eabi_attribute " +
1290 Twine(ARMBuildAttrs::ABI_FP_number_model)+ ", 3");
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001291
1292 // 8-bytes alignment stuff.
Chris Lattner9d7efd32010-04-04 07:05:53 +00001293 OutStreamer.EmitRawText("\t.eabi_attribute " +
1294 Twine(ARMBuildAttrs::ABI_align8_needed) + ", 1");
1295 OutStreamer.EmitRawText("\t.eabi_attribute " +
1296 Twine(ARMBuildAttrs::ABI_align8_preserved) + ", 1");
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001297
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001298 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
Chris Lattner9d7efd32010-04-04 07:05:53 +00001299 if (Subtarget->isAAPCS_ABI() && FloatABIType == FloatABI::Hard) {
1300 OutStreamer.EmitRawText("\t.eabi_attribute " +
1301 Twine(ARMBuildAttrs::ABI_HardFP_use) + ", 3");
1302 OutStreamer.EmitRawText("\t.eabi_attribute " +
1303 Twine(ARMBuildAttrs::ABI_VFP_args) + ", 1");
1304 }
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001305 // FIXME: Should we signal R9 usage?
1306 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001307}
1308
Anton Korobeynikov0f3cc652008-08-07 09:54:23 +00001309
Chris Lattner4a071d62009-10-19 17:59:19 +00001310void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Evan Cheng5be54b02007-01-19 19:25:36 +00001311 if (Subtarget->isTargetDarwin()) {
Chris Lattnerf61159b2009-08-03 22:18:15 +00001312 // All darwin targets use mach-o.
Dan Gohman0d805c32010-04-17 16:44:48 +00001313 const TargetLoweringObjectFileMachO &TLOFMacho =
1314 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattnerb0f294c2009-10-19 18:38:33 +00001315 MachineModuleInfoMachO &MMIMacho =
1316 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbache9952212009-09-04 01:38:51 +00001317
Evan Chenga8e29892007-01-19 07:51:42 +00001318 // Output non-lazy-pointers for external and common global variables.
Chris Lattnerb0f294c2009-10-19 18:38:33 +00001319 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlingcebae362010-03-10 22:34:10 +00001320
Chris Lattnerb0f294c2009-10-19 18:38:33 +00001321 if (!Stubs.empty()) {
Chris Lattnerff4bc462009-08-10 01:39:42 +00001322 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner6c2f9e12009-08-19 05:49:37 +00001323 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerc076a972009-08-10 18:01:34 +00001324 EmitAlignment(2);
Chris Lattnerb0f294c2009-10-19 18:38:33 +00001325 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
Bill Wendlingbecd83e2010-03-09 00:40:17 +00001326 // L_foo$stub:
1327 OutStreamer.EmitLabel(Stubs[i].first);
1328 // .indirect_symbol _foo
Bill Wendling52a50e52010-03-11 01:18:13 +00001329 MachineModuleInfoImpl::StubValueTy &MCSym = Stubs[i].second;
1330 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(),MCSA_IndirectSymbol);
Bill Wendlingcf6f28d2010-03-09 00:43:34 +00001331
Bill Wendling52a50e52010-03-11 01:18:13 +00001332 if (MCSym.getInt())
Bill Wendlingcf6f28d2010-03-09 00:43:34 +00001333 // External to current translation unit.
1334 OutStreamer.EmitIntValue(0, 4/*size*/, 0/*addrspace*/);
1335 else
1336 // Internal to current translation unit.
Bill Wendling5e1b55d2010-03-31 18:47:10 +00001337 //
Jim Grosbach1b935a32010-09-22 16:45:13 +00001338 // When we place the LSDA into the TEXT section, the type info
1339 // pointers need to be indirect and pc-rel. We accomplish this by
1340 // using NLPs; however, sometimes the types are local to the file.
1341 // We need to fill in the value for the NLP in those cases.
Bill Wendling52a50e52010-03-11 01:18:13 +00001342 OutStreamer.EmitValue(MCSymbolRefExpr::Create(MCSym.getPointer(),
1343 OutContext),
Bill Wendlingcf6f28d2010-03-09 00:43:34 +00001344 4/*size*/, 0/*addrspace*/);
Evan Chengae94e592008-12-05 01:06:39 +00001345 }
Bill Wendlingbecd83e2010-03-09 00:40:17 +00001346
1347 Stubs.clear();
1348 OutStreamer.AddBlankLine();
Evan Chenga8e29892007-01-19 07:51:42 +00001349 }
1350
Chris Lattnere4d9ea82009-10-19 18:44:38 +00001351 Stubs = MMIMacho.GetHiddenGVStubList();
1352 if (!Stubs.empty()) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +00001353 OutStreamer.SwitchSection(getObjFileLowering().getDataSection());
Chris Lattnerf3231de2009-08-10 18:02:16 +00001354 EmitAlignment(2);
Bill Wendlingbecd83e2010-03-09 00:40:17 +00001355 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
1356 // L_foo$stub:
1357 OutStreamer.EmitLabel(Stubs[i].first);
1358 // .long _foo
Bill Wendlingcebae362010-03-10 22:34:10 +00001359 OutStreamer.EmitValue(MCSymbolRefExpr::
1360 Create(Stubs[i].second.getPointer(),
1361 OutContext),
Bill Wendlingbecd83e2010-03-09 00:40:17 +00001362 4/*size*/, 0/*addrspace*/);
1363 }
Bill Wendlingcf6f28d2010-03-09 00:43:34 +00001364
1365 Stubs.clear();
1366 OutStreamer.AddBlankLine();
Evan Chengae94e592008-12-05 01:06:39 +00001367 }
1368
Evan Chenga8e29892007-01-19 07:51:42 +00001369 // Funny Darwin hack: This flag tells the linker that no global symbols
1370 // contain code that falls through to other global symbols (e.g. the obvious
1371 // implementation of multiple entry points). If this doesn't occur, the
1372 // linker can safely perform dead code stripping. Since LLVM never
1373 // generates code that does this, it is always safe to set.
Chris Lattnera5ad93a2010-01-23 06:39:22 +00001374 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindolab01c4bb2006-07-27 11:38:51 +00001375 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001376}
Anton Korobeynikov0bd89712008-08-17 13:55:10 +00001377
Chris Lattner97f06932009-10-19 20:20:46 +00001378//===----------------------------------------------------------------------===//
1379
Jim Grosbach988ce092010-09-18 00:05:05 +00001380static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber,
1381 unsigned LabelId, MCContext &Ctx) {
1382
1383 MCSymbol *Label = Ctx.GetOrCreateSymbol(Twine(Prefix)
1384 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
1385 return Label;
1386}
1387
Jim Grosbacha2244cb2010-09-22 17:39:48 +00001388void ARMAsmPrinter::EmitJumpTable(const MachineInstr *MI) {
1389 unsigned Opcode = MI->getOpcode();
1390 int OpNum = 1;
1391 if (Opcode == ARM::BR_JTadd)
1392 OpNum = 2;
1393 else if (Opcode == ARM::BR_JTm)
1394 OpNum = 3;
1395
1396 const MachineOperand &MO1 = MI->getOperand(OpNum);
1397 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
1398 unsigned JTI = MO1.getIndex();
1399
1400 // Emit a label for the jump table.
1401 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
1402 OutStreamer.EmitLabel(JTISymbol);
1403
1404 // Emit each entry of the table.
1405 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
1406 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1407 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
1408
1409 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
1410 MachineBasicBlock *MBB = JTBBs[i];
1411 // Construct an MCExpr for the entry. We want a value of the form:
1412 // (BasicBlockAddr - TableBeginAddr)
1413 //
1414 // For example, a table with entries jumping to basic blocks BB0 and BB1
1415 // would look like:
1416 // LJTI_0_0:
1417 // .word (LBB0 - LJTI_0_0)
1418 // .word (LBB1 - LJTI_0_0)
1419 const MCExpr *Expr = MCSymbolRefExpr::Create(MBB->getSymbol(), OutContext);
1420
1421 if (TM.getRelocationModel() == Reloc::PIC_)
1422 Expr = MCBinaryExpr::CreateSub(Expr, MCSymbolRefExpr::Create(JTISymbol,
1423 OutContext),
1424 OutContext);
1425 OutStreamer.EmitValue(Expr, 4);
1426 }
1427}
1428
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001429void ARMAsmPrinter::EmitJump2Table(const MachineInstr *MI) {
1430 unsigned Opcode = MI->getOpcode();
1431 int OpNum = (Opcode == ARM::t2BR_JT) ? 2 : 1;
1432 const MachineOperand &MO1 = MI->getOperand(OpNum);
1433 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
1434 unsigned JTI = MO1.getIndex();
1435
1436 // Emit a label for the jump table.
1437 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
1438 OutStreamer.EmitLabel(JTISymbol);
1439
1440 // Emit each entry of the table.
1441 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
1442 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1443 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001444 unsigned OffsetWidth = 4;
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001445 if (MI->getOpcode() == ARM::t2TBB)
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001446 OffsetWidth = 1;
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001447 else if (MI->getOpcode() == ARM::t2TBH)
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001448 OffsetWidth = 2;
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001449
1450 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
1451 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001452 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::Create(MBB->getSymbol(),
1453 OutContext);
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001454 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001455 if (OffsetWidth == 4) {
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001456 MCInst BrInst;
1457 BrInst.setOpcode(ARM::t2B);
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001458 BrInst.addOperand(MCOperand::CreateExpr(MBBSymbolExpr));
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001459 OutStreamer.EmitInstruction(BrInst);
1460 continue;
1461 }
1462 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001463 // MCExpr for the entry. We want a value of the form:
1464 // (BasicBlockAddr - TableBeginAddr) / 2
1465 //
1466 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
1467 // would look like:
1468 // LJTI_0_0:
1469 // .byte (LBB0 - LJTI_0_0) / 2
1470 // .byte (LBB1 - LJTI_0_0) / 2
1471 const MCExpr *Expr =
1472 MCBinaryExpr::CreateSub(MBBSymbolExpr,
1473 MCSymbolRefExpr::Create(JTISymbol, OutContext),
1474 OutContext);
1475 Expr = MCBinaryExpr::CreateDiv(Expr, MCConstantExpr::Create(2, OutContext),
1476 OutContext);
1477 OutStreamer.EmitValue(Expr, OffsetWidth);
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001478 }
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001479
1480 // Make sure the instruction that follows TBB is 2-byte aligned.
1481 // FIXME: Constant island pass should insert an "ALIGN" instruction instead.
1482 if (MI->getOpcode() == ARM::t2TBB)
1483 EmitAlignment(1);
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001484}
1485
Chris Lattner97f06932009-10-19 20:20:46 +00001486void ARMAsmPrinter::printInstructionThroughMCStreamer(const MachineInstr *MI) {
Chris Lattner96bc2172009-10-20 00:52:47 +00001487 ARMMCInstLower MCInstLowering(OutContext, *Mang, *this);
Chris Lattner97f06932009-10-19 20:20:46 +00001488 switch (MI->getOpcode()) {
Chris Lattnerc6b8a992009-10-20 05:58:02 +00001489 case ARM::t2MOVi32imm:
1490 assert(0 && "Should be lowered by thumb2it pass");
Chris Lattner4d152222009-10-19 22:23:04 +00001491 default: break;
Jim Grosbachfbd18732010-09-17 23:41:53 +00001492 case ARM::tPICADD: {
1493 // This is a pseudo op for a label + instruction sequence, which looks like:
1494 // LPC0:
1495 // add r0, pc
1496 // This adds the address of LPC0 to r0.
1497
1498 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001499 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1500 getFunctionNumber(), MI->getOperand(2).getImm(),
1501 OutContext));
Jim Grosbachfbd18732010-09-17 23:41:53 +00001502
1503 // Form and emit the add.
1504 MCInst AddInst;
1505 AddInst.setOpcode(ARM::tADDhirr);
1506 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1507 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1508 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1509 // Add predicate operands.
1510 AddInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1511 AddInst.addOperand(MCOperand::CreateReg(0));
1512 OutStreamer.EmitInstruction(AddInst);
1513 return;
1514 }
Chris Lattner4d152222009-10-19 22:23:04 +00001515 case ARM::PICADD: { // FIXME: Remove asm string from td file.
1516 // This is a pseudo op for a label + instruction sequence, which looks like:
1517 // LPC0:
1518 // add r0, pc, r0
1519 // This adds the address of LPC0 to r0.
Jim Grosbachb0739b72010-09-02 01:02:06 +00001520
Chris Lattner4d152222009-10-19 22:23:04 +00001521 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001522 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1523 getFunctionNumber(), MI->getOperand(2).getImm(),
1524 OutContext));
Jim Grosbachb0739b72010-09-02 01:02:06 +00001525
Jim Grosbachf3f09522010-09-14 21:05:34 +00001526 // Form and emit the add.
Chris Lattner4d152222009-10-19 22:23:04 +00001527 MCInst AddInst;
1528 AddInst.setOpcode(ARM::ADDrr);
1529 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1530 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1531 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Jim Grosbach5b46d622010-09-14 21:28:17 +00001532 // Add predicate operands.
1533 AddInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
1534 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
1535 // Add 's' bit operand (always reg0 for this)
1536 AddInst.addOperand(MCOperand::CreateReg(0));
Chris Lattner850d2e22010-02-03 01:16:28 +00001537 OutStreamer.EmitInstruction(AddInst);
Chris Lattner4d152222009-10-19 22:23:04 +00001538 return;
1539 }
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001540 case ARM::PICSTR:
1541 case ARM::PICSTRB:
1542 case ARM::PICSTRH:
1543 case ARM::PICLDR:
1544 case ARM::PICLDRB:
1545 case ARM::PICLDRH:
1546 case ARM::PICLDRSB:
1547 case ARM::PICLDRSH: {
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001548 // This is a pseudo op for a label + instruction sequence, which looks like:
1549 // LPC0:
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001550 // OP r0, [pc, r0]
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001551 // The LCP0 label is referenced by a constant pool entry in order to get
1552 // a PC-relative address at the ldr instruction.
1553
1554 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001555 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1556 getFunctionNumber(), MI->getOperand(2).getImm(),
1557 OutContext));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001558
1559 // Form and emit the load
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001560 unsigned Opcode;
1561 switch (MI->getOpcode()) {
1562 default:
1563 llvm_unreachable("Unexpected opcode!");
1564 case ARM::PICSTR: Opcode = ARM::STR; break;
1565 case ARM::PICSTRB: Opcode = ARM::STRB; break;
1566 case ARM::PICSTRH: Opcode = ARM::STRH; break;
1567 case ARM::PICLDR: Opcode = ARM::LDR; break;
1568 case ARM::PICLDRB: Opcode = ARM::LDRB; break;
1569 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1570 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1571 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1572 }
1573 MCInst LdStInst;
1574 LdStInst.setOpcode(Opcode);
1575 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1576 LdStInst.addOperand(MCOperand::CreateReg(ARM::PC));
1577 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1578 LdStInst.addOperand(MCOperand::CreateImm(0));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001579 // Add predicate operands.
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001580 LdStInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
1581 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
1582 OutStreamer.EmitInstruction(LdStInst);
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001583
1584 return;
1585 }
Chris Lattnera70e6442009-10-19 22:33:05 +00001586 case ARM::CONSTPOOL_ENTRY: { // FIXME: Remove asm string from td file.
1587 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1588 /// in the function. The first operand is the ID# for this instruction, the
1589 /// second is the index into the MachineConstantPool that this is, the third
1590 /// is the size in bytes of this constant pool entry.
1591 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1592 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1593
1594 EmitAlignment(2);
Chris Lattner1b46f432010-01-23 07:00:21 +00001595 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattnera70e6442009-10-19 22:33:05 +00001596
1597 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1598 if (MCPE.isMachineConstantPoolEntry())
1599 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1600 else
1601 EmitGlobalConstant(MCPE.Val.ConstVal);
Jim Grosbachb0739b72010-09-02 01:02:06 +00001602
Chris Lattnera70e6442009-10-19 22:33:05 +00001603 return;
1604 }
Chris Lattner017d9472009-10-20 00:40:56 +00001605 case ARM::MOVi2pieces: { // FIXME: Remove asmstring from td file.
1606 // This is a hack that lowers as a two instruction sequence.
1607 unsigned DstReg = MI->getOperand(0).getReg();
1608 unsigned ImmVal = (unsigned)MI->getOperand(1).getImm();
1609
1610 unsigned SOImmValV1 = ARM_AM::getSOImmTwoPartFirst(ImmVal);
1611 unsigned SOImmValV2 = ARM_AM::getSOImmTwoPartSecond(ImmVal);
Jim Grosbachb0739b72010-09-02 01:02:06 +00001612
Chris Lattner017d9472009-10-20 00:40:56 +00001613 {
1614 MCInst TmpInst;
1615 TmpInst.setOpcode(ARM::MOVi);
1616 TmpInst.addOperand(MCOperand::CreateReg(DstReg));
1617 TmpInst.addOperand(MCOperand::CreateImm(SOImmValV1));
Jim Grosbachb0739b72010-09-02 01:02:06 +00001618
Chris Lattner017d9472009-10-20 00:40:56 +00001619 // Predicate.
1620 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1621 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
Chris Lattner233917c2009-10-20 00:46:11 +00001622
1623 TmpInst.addOperand(MCOperand::CreateReg(0)); // cc_out
Chris Lattner850d2e22010-02-03 01:16:28 +00001624 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner017d9472009-10-20 00:40:56 +00001625 }
1626
1627 {
1628 MCInst TmpInst;
1629 TmpInst.setOpcode(ARM::ORRri);
1630 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
1631 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // inreg
1632 TmpInst.addOperand(MCOperand::CreateImm(SOImmValV2)); // so_imm
1633 // Predicate.
1634 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1635 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
Jim Grosbachb0739b72010-09-02 01:02:06 +00001636
Chris Lattner017d9472009-10-20 00:40:56 +00001637 TmpInst.addOperand(MCOperand::CreateReg(0)); // cc_out
Chris Lattner850d2e22010-02-03 01:16:28 +00001638 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner017d9472009-10-20 00:40:56 +00001639 }
Jim Grosbachb0739b72010-09-02 01:02:06 +00001640 return;
Chris Lattner017d9472009-10-20 00:40:56 +00001641 }
Chris Lattner161dcbf2009-10-20 01:11:37 +00001642 case ARM::MOVi32imm: { // FIXME: Remove asmstring from td file.
1643 // This is a hack that lowers as a two instruction sequence.
1644 unsigned DstReg = MI->getOperand(0).getReg();
Rafael Espindola18c10212010-05-12 05:16:34 +00001645 const MachineOperand &MO = MI->getOperand(1);
1646 MCOperand V1, V2;
1647 if (MO.isImm()) {
1648 unsigned ImmVal = (unsigned)MI->getOperand(1).getImm();
1649 V1 = MCOperand::CreateImm(ImmVal & 65535);
1650 V2 = MCOperand::CreateImm(ImmVal >> 16);
1651 } else if (MO.isGlobal()) {
Jim Grosbachc686e332010-09-17 18:25:25 +00001652 MCSymbol *Symbol = MCInstLowering.GetGlobalAddressSymbol(MO.getGlobal());
Rafael Espindola18c10212010-05-12 05:16:34 +00001653 const MCSymbolRefExpr *SymRef1 =
Duncan Sands34727662010-07-12 08:16:59 +00001654 MCSymbolRefExpr::Create(Symbol,
1655 MCSymbolRefExpr::VK_ARM_LO16, OutContext);
Rafael Espindola18c10212010-05-12 05:16:34 +00001656 const MCSymbolRefExpr *SymRef2 =
Duncan Sands34727662010-07-12 08:16:59 +00001657 MCSymbolRefExpr::Create(Symbol,
1658 MCSymbolRefExpr::VK_ARM_HI16, OutContext);
Rafael Espindola18c10212010-05-12 05:16:34 +00001659 V1 = MCOperand::CreateExpr(SymRef1);
1660 V2 = MCOperand::CreateExpr(SymRef2);
1661 } else {
1662 MI->dump();
1663 llvm_unreachable("cannot handle this operand");
1664 }
1665
Chris Lattner161dcbf2009-10-20 01:11:37 +00001666 {
1667 MCInst TmpInst;
1668 TmpInst.setOpcode(ARM::MOVi16);
1669 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
Rafael Espindola18c10212010-05-12 05:16:34 +00001670 TmpInst.addOperand(V1); // lower16(imm)
Jim Grosbachb0739b72010-09-02 01:02:06 +00001671
Chris Lattner161dcbf2009-10-20 01:11:37 +00001672 // Predicate.
1673 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1674 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
Jim Grosbachb0739b72010-09-02 01:02:06 +00001675
Chris Lattner850d2e22010-02-03 01:16:28 +00001676 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner161dcbf2009-10-20 01:11:37 +00001677 }
Jim Grosbachb0739b72010-09-02 01:02:06 +00001678
Chris Lattner161dcbf2009-10-20 01:11:37 +00001679 {
1680 MCInst TmpInst;
1681 TmpInst.setOpcode(ARM::MOVTi16);
1682 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
1683 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // srcreg
Rafael Espindola18c10212010-05-12 05:16:34 +00001684 TmpInst.addOperand(V2); // upper16(imm)
Jim Grosbachb0739b72010-09-02 01:02:06 +00001685
Chris Lattner161dcbf2009-10-20 01:11:37 +00001686 // Predicate.
1687 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1688 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
Jim Grosbachb0739b72010-09-02 01:02:06 +00001689
Chris Lattner850d2e22010-02-03 01:16:28 +00001690 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner161dcbf2009-10-20 01:11:37 +00001691 }
Jim Grosbachb0739b72010-09-02 01:02:06 +00001692
Chris Lattner161dcbf2009-10-20 01:11:37 +00001693 return;
1694 }
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001695 case ARM::t2TBB:
1696 case ARM::t2TBH:
1697 case ARM::t2BR_JT: {
1698 // Lower and emit the instruction itself, then the jump table following it.
1699 MCInst TmpInst;
1700 MCInstLowering.Lower(MI, TmpInst);
1701 OutStreamer.EmitInstruction(TmpInst);
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001702 EmitJump2Table(MI);
1703 return;
1704 }
1705 case ARM::tBR_JTr:
1706 case ARM::BR_JTr:
1707 case ARM::BR_JTm:
Jim Grosbacha2244cb2010-09-22 17:39:48 +00001708 case ARM::BR_JTadd: {
1709 // Lower and emit the instruction itself, then the jump table following it.
1710 MCInst TmpInst;
1711 MCInstLowering.Lower(MI, TmpInst);
1712 OutStreamer.EmitInstruction(TmpInst);
1713 EmitJumpTable(MI);
1714 return;
1715 }
Chris Lattner97f06932009-10-19 20:20:46 +00001716 }
Jim Grosbachb0739b72010-09-02 01:02:06 +00001717
Chris Lattner97f06932009-10-19 20:20:46 +00001718 MCInst TmpInst;
1719 MCInstLowering.Lower(MI, TmpInst);
Chris Lattner850d2e22010-02-03 01:16:28 +00001720 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner97f06932009-10-19 20:20:46 +00001721}
Daniel Dunbar2685a292009-10-20 05:15:36 +00001722
1723//===----------------------------------------------------------------------===//
1724// Target Registry Stuff
1725//===----------------------------------------------------------------------===//
1726
1727static MCInstPrinter *createARMMCInstPrinter(const Target &T,
1728 unsigned SyntaxVariant,
Chris Lattnerd3740872010-04-04 05:04:31 +00001729 const MCAsmInfo &MAI) {
Daniel Dunbar2685a292009-10-20 05:15:36 +00001730 if (SyntaxVariant == 0)
Jim Grosbach74d7e6c2010-09-17 21:33:25 +00001731 return new ARMInstPrinter(MAI);
Daniel Dunbar2685a292009-10-20 05:15:36 +00001732 return 0;
1733}
1734
1735// Force static initialization.
1736extern "C" void LLVMInitializeARMAsmPrinter() {
1737 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMTarget);
1738 RegisterAsmPrinter<ARMAsmPrinter> Y(TheThumbTarget);
1739
1740 TargetRegistry::RegisterMCInstPrinter(TheARMTarget, createARMMCInstPrinter);
1741 TargetRegistry::RegisterMCInstPrinter(TheThumbTarget, createARMMCInstPrinter);
1742}
1743