blob: 61445c32371e24c4a0c4eea8de950c43f82235bd [file] [log] [blame]
Chris Lattner97f06932009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "asm-printer"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000016#include "ARM.h"
Anton Korobeynikov88ce6672009-05-23 19:51:20 +000017#include "ARMBuildAttrs.h"
Evan Chenga8e29892007-01-19 07:51:42 +000018#include "ARMAddressingModes.h"
19#include "ARMConstantPoolValue.h"
Jim Grosbach7ac16092010-10-01 22:39:28 +000020#include "InstPrinter/ARMInstPrinter.h"
Chris Lattner97f06932009-10-19 20:20:46 +000021#include "ARMMachineFunctionInfo.h"
22#include "ARMMCInstLower.h"
23#include "ARMTargetMachine.h"
Jason W Kim17b443d2010-10-11 23:01:44 +000024#include "ARMTargetObjectFile.h"
Dale Johannesen3f282aa2010-04-26 20:07:31 +000025#include "llvm/Analysis/DebugInfo.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000026#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000027#include "llvm/Module.h"
Benjamin Kramere55b15f2009-12-28 12:27:56 +000028#include "llvm/Type.h"
Dan Gohmancf20ac42009-08-13 01:36:44 +000029#include "llvm/Assembly/Writer.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000030#include "llvm/CodeGen/AsmPrinter.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000031#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000032#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chenga8e29892007-01-19 07:51:42 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000034#include "llvm/MC/MCAsmInfo.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000035#include "llvm/MC/MCAssembler.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000036#include "llvm/MC/MCContext.h"
Bill Wendlingbecd83e2010-03-09 00:40:17 +000037#include "llvm/MC/MCExpr.h"
Chris Lattner97f06932009-10-19 20:20:46 +000038#include "llvm/MC/MCInst.h"
Chris Lattnerf9bdedd2009-08-10 18:15:01 +000039#include "llvm/MC/MCSectionMachO.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000040#include "llvm/MC/MCObjectStreamer.h"
Chris Lattner6c2f9e12009-08-19 05:49:37 +000041#include "llvm/MC/MCStreamer.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000042#include "llvm/MC/MCSymbol.h"
Chris Lattnerd62f1b42010-03-12 21:19:23 +000043#include "llvm/Target/Mangler.h"
Rafael Espindolab01c4bb2006-07-27 11:38:51 +000044#include "llvm/Target/TargetData.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000045#include "llvm/Target/TargetMachine.h"
Evan Cheng5be54b02007-01-19 19:25:36 +000046#include "llvm/Target/TargetOptions.h"
Daniel Dunbar51b198a2009-07-15 20:24:03 +000047#include "llvm/Target/TargetRegistry.h"
Evan Chengc324ecb2009-07-24 18:19:46 +000048#include "llvm/ADT/SmallPtrSet.h"
Jim Grosbachc40d9f92009-09-01 18:49:12 +000049#include "llvm/ADT/SmallString.h"
Bob Wilson54c78ef2009-11-06 23:33:28 +000050#include "llvm/ADT/StringExtras.h"
Chris Lattner97f06932009-10-19 20:20:46 +000051#include "llvm/Support/CommandLine.h"
Devang Patel59135f42010-08-04 22:39:39 +000052#include "llvm/Support/Debug.h"
Torok Edwin30464702009-07-08 20:55:50 +000053#include "llvm/Support/ErrorHandling.h"
Chris Lattnerb23569a2010-04-04 08:18:47 +000054#include "llvm/Support/raw_ostream.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000055#include <cctype>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000056using namespace llvm;
57
Jim Grosbach91729002010-07-21 23:03:52 +000058namespace llvm {
59 namespace ARM {
60 enum DW_ISA {
61 DW_ISA_ARM_thumb = 1,
62 DW_ISA_ARM_arm = 2
63 };
64 }
65}
66
Chris Lattner95b2c7d2006-12-19 22:59:26 +000067namespace {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000068
69 // Per section and per symbol attributes are not supported.
70 // To implement them we would need the ability to delay this emission
71 // until the assembly file is fully parsed/generated as only then do we
72 // know the symbol and section numbers.
73 class AttributeEmitter {
74 public:
75 virtual void MaybeSwitchVendor(StringRef Vendor) = 0;
76 virtual void EmitAttribute(unsigned Attribute, unsigned Value) = 0;
77 virtual void Finish() = 0;
Rafael Espindola4921e232010-10-25 18:38:32 +000078 virtual ~AttributeEmitter() {}
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000079 };
80
81 class AsmAttributeEmitter : public AttributeEmitter {
82 MCStreamer &Streamer;
83
84 public:
85 AsmAttributeEmitter(MCStreamer &Streamer_) : Streamer(Streamer_) {}
86 void MaybeSwitchVendor(StringRef Vendor) { }
87
88 void EmitAttribute(unsigned Attribute, unsigned Value) {
89 Streamer.EmitRawText("\t.eabi_attribute " +
90 Twine(Attribute) + ", " + Twine(Value));
91 }
92
93 void Finish() { }
94 };
95
96 class ObjectAttributeEmitter : public AttributeEmitter {
97 MCObjectStreamer &Streamer;
98 size_t SectionStart;
99 size_t TagStart;
100 StringRef CurrentVendor;
101 SmallString<64> Contents;
102
103 public:
104 ObjectAttributeEmitter(MCObjectStreamer &Streamer_) :
105 Streamer(Streamer_), CurrentVendor("") { }
106
107 void MaybeSwitchVendor(StringRef Vendor) {
108 assert(!Vendor.empty() && "Vendor cannot be empty.");
109
110 if (CurrentVendor.empty())
111 CurrentVendor = Vendor;
112 else if (CurrentVendor == Vendor)
113 return;
114 else
115 Finish();
116
117 CurrentVendor = Vendor;
118
119 SectionStart = Contents.size();
120
121 // Length of the data for this vendor.
122 Contents.append(4, (char)0);
123
124 Contents.append(Vendor.begin(), Vendor.end());
125 Contents += 0;
126
127 Contents += ARMBuildAttrs::File;
128
129 TagStart = Contents.size();
130
131 // Length of the data for this tag.
132 Contents.append(4, (char)0);
133 }
134
135 void EmitAttribute(unsigned Attribute, unsigned Value) {
136 // FIXME: should be ULEB
137 Contents += Attribute;
138 Contents += Value;
139 }
140
141 void Finish() {
142 size_t EndPos = Contents.size();
143
144 // FIXME: endian.
145 *((uint32_t*)&Contents[SectionStart]) = EndPos - SectionStart;
146
147 // +1 since it includes the tag that came before it.
148 *((uint32_t*)&Contents[TagStart]) = EndPos - TagStart + 1;
149
150 Streamer.EmitBytes(Contents, 0);
151 }
152 };
153
Chris Lattner4a071d62009-10-19 17:59:19 +0000154 class ARMAsmPrinter : public AsmPrinter {
Evan Chenga8e29892007-01-19 07:51:42 +0000155
156 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
157 /// make the right decision when printing asm code for different targets.
158 const ARMSubtarget *Subtarget;
159
160 /// AFI - Keep a pointer to ARMFunctionInfo for the current
Evan Cheng6d63a722008-09-18 07:27:23 +0000161 /// MachineFunction.
Evan Chenga8e29892007-01-19 07:51:42 +0000162 ARMFunctionInfo *AFI;
163
Evan Cheng6d63a722008-09-18 07:27:23 +0000164 /// MCP - Keep a pointer to constantpool entries of the current
165 /// MachineFunction.
166 const MachineConstantPool *MCP;
167
Bill Wendling57f0db82009-02-24 08:30:20 +0000168 public:
Chris Lattnerb23569a2010-04-04 08:18:47 +0000169 explicit ARMAsmPrinter(TargetMachine &TM, MCStreamer &Streamer)
170 : AsmPrinter(TM, Streamer), AFI(NULL), MCP(NULL) {
Bill Wendling57f0db82009-02-24 08:30:20 +0000171 Subtarget = &TM.getSubtarget<ARMSubtarget>();
172 }
173
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000174 virtual const char *getPassName() const {
175 return "ARM Assembly Printer";
176 }
Jim Grosbachb0739b72010-09-02 01:02:06 +0000177
Chris Lattner35c33bd2010-04-04 04:47:45 +0000178 void printOperand(const MachineInstr *MI, int OpNum, raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000179 const char *Modifier = 0);
Bob Wilson54c78ef2009-11-06 23:33:28 +0000180
Evan Cheng055b0312009-06-29 07:51:04 +0000181 virtual bool PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000182 unsigned AsmVariant, const char *ExtraCode,
183 raw_ostream &O);
Evan Cheng055b0312009-06-29 07:51:04 +0000184 virtual bool PrintAsmMemoryOperand(const MachineInstr *MI, unsigned OpNum,
Bob Wilson224c2442009-05-19 05:53:42 +0000185 unsigned AsmVariant,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000186 const char *ExtraCode, raw_ostream &O);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000187
Jim Grosbach2317e402010-09-30 01:57:53 +0000188 void EmitJumpTable(const MachineInstr *MI);
189 void EmitJump2Table(const MachineInstr *MI);
Chris Lattnera786cea2010-01-28 01:10:34 +0000190 virtual void EmitInstruction(const MachineInstr *MI);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000191 bool runOnMachineFunction(MachineFunction &F);
Jim Grosbachb0739b72010-09-02 01:02:06 +0000192
Chris Lattnera2406192010-01-28 00:19:24 +0000193 virtual void EmitConstantPool() {} // we emit constant pools customly!
Chris Lattner953ebb72010-01-27 23:58:11 +0000194 virtual void EmitFunctionEntryLabel();
Bob Wilson812209a2009-09-30 22:06:26 +0000195 void EmitStartOfAsmFile(Module &M);
Chris Lattner4a071d62009-10-19 17:59:19 +0000196 void EmitEndOfAsmFile(Module &M);
Evan Chenga8e29892007-01-19 07:51:42 +0000197
Jason W Kimdef9ac42010-10-06 22:36:46 +0000198 private:
199 // Helpers for EmitStartOfAsmFile() and EmitEndOfAsmFile()
200 void emitAttributes();
Jason W Kimdef9ac42010-10-06 22:36:46 +0000201
Jason W Kim17b443d2010-10-11 23:01:44 +0000202 // Helper for ELF .o only
203 void emitARMAttributeSection();
204
Jason W Kimdef9ac42010-10-06 22:36:46 +0000205 public:
Jim Grosbach2d0f53b2010-09-28 17:05:56 +0000206 void PrintDebugValueComment(const MachineInstr *MI, raw_ostream &OS);
207
Devang Patel59135f42010-08-04 22:39:39 +0000208 MachineLocation getDebugValueLocation(const MachineInstr *MI) const {
209 MachineLocation Location;
210 assert (MI->getNumOperands() == 4 && "Invalid no. of machine operands!");
211 // Frame address. Currently handles register +- offset only.
212 if (MI->getOperand(0).isReg() && MI->getOperand(1).isImm())
213 Location.set(MI->getOperand(0).getReg(), MI->getOperand(1).getImm());
214 else {
215 DEBUG(dbgs() << "DBG_VALUE instruction ignored! " << *MI << "\n");
216 }
217 return Location;
218 }
219
Jim Grosbach91729002010-07-21 23:03:52 +0000220 virtual unsigned getISAEncoding() {
221 // ARM/Darwin adds ISA to the DWARF info for each function.
222 if (!Subtarget->isTargetDarwin())
223 return 0;
224 return Subtarget->isThumb() ?
225 llvm::ARM::DW_ISA_ARM_thumb : llvm::ARM::DW_ISA_ARM_arm;
226 }
227
Chris Lattner0890cf12010-01-25 19:51:38 +0000228 MCSymbol *GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
229 const MachineBasicBlock *MBB) const;
230 MCSymbol *GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const;
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000231
Jim Grosbach433a5782010-09-24 20:47:58 +0000232 MCSymbol *GetARMSJLJEHLabel(void) const;
233
Evan Cheng711b6dc2008-08-08 06:56:16 +0000234 /// EmitMachineConstantPoolValue - Print a machine constantpool value to
235 /// the .s file.
Evan Chenga8e29892007-01-19 07:51:42 +0000236 virtual void EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
Chris Lattner9d7efd32010-04-04 07:05:53 +0000237 SmallString<128> Str;
238 raw_svector_ostream OS(Str);
239 EmitMachineConstantPoolValue(MCPV, OS);
240 OutStreamer.EmitRawText(OS.str());
241 }
Jim Grosbachb0739b72010-09-02 01:02:06 +0000242
Chris Lattner9d7efd32010-04-04 07:05:53 +0000243 void EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV,
244 raw_ostream &O) {
Chris Lattnerea3cb402010-01-20 07:33:29 +0000245 switch (TM.getTargetData()->getTypeAllocSize(MCPV->getType())) {
246 case 1: O << MAI->getData8bitsDirective(0); break;
247 case 2: O << MAI->getData16bitsDirective(0); break;
248 case 4: O << MAI->getData32bitsDirective(0); break;
249 default: assert(0 && "Unknown CPV size");
250 }
Evan Chenga8e29892007-01-19 07:51:42 +0000251
Evan Cheng711b6dc2008-08-08 06:56:16 +0000252 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +0000253
254 if (ACPV->isLSDA()) {
Chris Lattner9d7efd32010-04-04 07:05:53 +0000255 O << MAI->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber();
Bob Wilson28989a82009-11-02 16:59:06 +0000256 } else if (ACPV->isBlockAddress()) {
Chris Lattner0752cda2010-04-05 16:32:14 +0000257 O << *GetBlockAddressSymbol(ACPV->getBlockAddress());
Bob Wilson28989a82009-11-02 16:59:06 +0000258 } else if (ACPV->isGlobalValue()) {
Dan Gohman46510a72010-04-15 01:51:59 +0000259 const GlobalValue *GV = ACPV->getGV();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000260 bool isIndirect = Subtarget->isTargetDarwin() &&
Evan Cheng63476a82009-09-03 07:04:02 +0000261 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
Evan Chenge4e4ed32009-08-28 23:18:09 +0000262 if (!isIndirect)
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000263 O << *Mang->getSymbol(GV);
Evan Chenge4e4ed32009-08-28 23:18:09 +0000264 else {
265 // FIXME: Remove this when Darwin transition to @GOT like syntax.
Chris Lattner7a2ba942010-01-16 18:37:32 +0000266 MCSymbol *Sym = GetSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
Chris Lattner10b318b2010-01-17 21:43:43 +0000267 O << *Sym;
Jim Grosbachb0739b72010-09-02 01:02:06 +0000268
Chris Lattnerb8f64a72009-10-19 18:49:14 +0000269 MachineModuleInfoMachO &MMIMachO =
270 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Bill Wendlingcebae362010-03-10 22:34:10 +0000271 MachineModuleInfoImpl::StubValueTy &StubSym =
Chris Lattnerb8f64a72009-10-19 18:49:14 +0000272 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(Sym) :
273 MMIMachO.getGVStubEntry(Sym);
Bill Wendlingcebae362010-03-10 22:34:10 +0000274 if (StubSym.getPointer() == 0)
275 StubSym = MachineModuleInfoImpl::
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000276 StubValueTy(Mang->getSymbol(GV), !GV->hasInternalLinkage());
Evan Chenge4e4ed32009-08-28 23:18:09 +0000277 }
Bob Wilson28989a82009-11-02 16:59:06 +0000278 } else {
279 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Chris Lattner10b318b2010-01-17 21:43:43 +0000280 O << *GetExternalSymbolSymbol(ACPV->getSymbol());
Bob Wilson28989a82009-11-02 16:59:06 +0000281 }
Jim Grosbache9952212009-09-04 01:38:51 +0000282
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000283 if (ACPV->hasModifier()) O << "(" << ACPV->getModifier() << ")";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000284 if (ACPV->getPCAdjustment() != 0) {
Chris Lattner33adcfb2009-08-22 21:43:10 +0000285 O << "-(" << MAI->getPrivateGlobalPrefix() << "PC"
Evan Chenge7e0d622009-11-06 22:24:13 +0000286 << getFunctionNumber() << "_" << ACPV->getLabelId()
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000287 << "+" << (unsigned)ACPV->getPCAdjustment();
288 if (ACPV->mustAddCurrentAddress())
289 O << "-.";
Chris Lattner8b378752010-01-15 23:26:49 +0000290 O << ')';
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000291 }
Evan Chenga8e29892007-01-19 07:51:42 +0000292 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000293 };
294} // end of anonymous namespace
295
Chris Lattner953ebb72010-01-27 23:58:11 +0000296void ARMAsmPrinter::EmitFunctionEntryLabel() {
297 if (AFI->isThumbFunction()) {
Chris Lattner9d7efd32010-04-04 07:05:53 +0000298 OutStreamer.EmitRawText(StringRef("\t.code\t16"));
Chris Lattner0752cda2010-04-05 16:32:14 +0000299 if (!Subtarget->isTargetDarwin())
Chris Lattner9d7efd32010-04-04 07:05:53 +0000300 OutStreamer.EmitRawText(StringRef("\t.thumb_func"));
Chris Lattner0752cda2010-04-05 16:32:14 +0000301 else {
302 // This needs to emit to a temporary string to get properly quoted
303 // MCSymbols when they have spaces in them.
304 SmallString<128> Tmp;
305 raw_svector_ostream OS(Tmp);
306 OS << "\t.thumb_func\t" << *CurrentFnSym;
307 OutStreamer.EmitRawText(OS.str());
308 }
Chris Lattner953ebb72010-01-27 23:58:11 +0000309 }
Jim Grosbachb0739b72010-09-02 01:02:06 +0000310
Chris Lattner953ebb72010-01-27 23:58:11 +0000311 OutStreamer.EmitLabel(CurrentFnSym);
312}
313
Jim Grosbach2317e402010-09-30 01:57:53 +0000314/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000315/// method to print assembly for each instruction.
316///
317bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Chenga8e29892007-01-19 07:51:42 +0000318 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng6d63a722008-09-18 07:27:23 +0000319 MCP = MF.getConstantPool();
Rafael Espindola4b442b52006-05-23 02:48:20 +0000320
Chris Lattnerd49fe1b2010-01-28 01:28:58 +0000321 return AsmPrinter::runOnMachineFunction(MF);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000322}
323
Evan Cheng055b0312009-06-29 07:51:04 +0000324void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000325 raw_ostream &O, const char *Modifier) {
Evan Cheng055b0312009-06-29 07:51:04 +0000326 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000327 unsigned TF = MO.getTargetFlags();
328
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000329 switch (MO.getType()) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000330 default:
331 assert(0 && "<unknown operand type>");
Bob Wilson5bafff32009-06-22 23:27:02 +0000332 case MachineOperand::MO_Register: {
333 unsigned Reg = MO.getReg();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000334 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach35636282010-10-06 21:22:32 +0000335 assert(!MO.getSubReg() && "Subregs should be eliminated!");
336 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000337 break;
Bob Wilson5bafff32009-06-22 23:27:02 +0000338 }
Evan Chenga8e29892007-01-19 07:51:42 +0000339 case MachineOperand::MO_Immediate: {
Evan Cheng5adb66a2009-09-28 09:14:39 +0000340 int64_t Imm = MO.getImm();
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000341 O << '#';
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000342 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
Jim Grosbach4dea9412010-10-06 16:51:55 +0000343 (TF == ARMII::MO_LO16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000344 O << ":lower16:";
345 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
Jim Grosbach4dea9412010-10-06 16:51:55 +0000346 (TF == ARMII::MO_HI16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000347 O << ":upper16:";
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000348 O << Imm;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000349 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000350 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000351 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000352 O << *MO.getMBB()->getSymbol();
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000353 return;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000354 case MachineOperand::MO_GlobalAddress: {
Dan Gohman46510a72010-04-15 01:51:59 +0000355 const GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000356 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
357 (TF & ARMII::MO_LO16))
358 O << ":lower16:";
359 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
360 (TF & ARMII::MO_HI16))
361 O << ":upper16:";
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000362 O << *Mang->getSymbol(GV);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000363
Chris Lattner0c08d092010-04-03 22:28:33 +0000364 printOffset(MO.getOffset(), O);
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000365 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000366 O << "(PLT)";
Evan Chenga8e29892007-01-19 07:51:42 +0000367 break;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000368 }
Evan Chenga8e29892007-01-19 07:51:42 +0000369 case MachineOperand::MO_ExternalSymbol: {
Chris Lattner10b318b2010-01-17 21:43:43 +0000370 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000371 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000372 O << "(PLT)";
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000373 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000374 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000375 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000376 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000377 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000378 case MachineOperand::MO_JumpTableIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000379 O << *GetJTISymbol(MO.getIndex());
Evan Chenga8e29892007-01-19 07:51:42 +0000380 break;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000381 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000382}
383
Evan Cheng055b0312009-06-29 07:51:04 +0000384//===--------------------------------------------------------------------===//
385
Chris Lattner0890cf12010-01-25 19:51:38 +0000386MCSymbol *ARMAsmPrinter::
387GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
388 const MachineBasicBlock *MBB) const {
389 SmallString<60> Name;
390 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix()
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000391 << getFunctionNumber() << '_' << uid << '_' << uid2
Chris Lattner0890cf12010-01-25 19:51:38 +0000392 << "_set_" << MBB->getNumber();
Chris Lattner9b97a732010-03-30 18:10:53 +0000393 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattner0890cf12010-01-25 19:51:38 +0000394}
395
396MCSymbol *ARMAsmPrinter::
397GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
398 SmallString<60> Name;
399 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "JTI"
Chris Lattner281e7762010-01-25 23:28:03 +0000400 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner9b97a732010-03-30 18:10:53 +0000401 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000402}
403
Jim Grosbach433a5782010-09-24 20:47:58 +0000404
405MCSymbol *ARMAsmPrinter::GetARMSJLJEHLabel(void) const {
406 SmallString<60> Name;
407 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "SJLJEH"
408 << getFunctionNumber();
409 return OutContext.GetOrCreateSymbol(Name.str());
410}
411
Evan Cheng055b0312009-06-29 07:51:04 +0000412bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000413 unsigned AsmVariant, const char *ExtraCode,
414 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000415 // Does this asm operand have a single letter operand modifier?
416 if (ExtraCode && ExtraCode[0]) {
417 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000418
Evan Chenga8e29892007-01-19 07:51:42 +0000419 switch (ExtraCode[0]) {
420 default: return true; // Unknown modifier.
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000421 case 'a': // Print as a memory address.
422 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach2f24c4e2010-09-30 15:25:22 +0000423 O << "["
424 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
425 << "]";
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000426 return false;
427 }
428 // Fallthrough
429 case 'c': // Don't print "#" before an immediate operand.
Bob Wilson4f38b382009-08-21 21:58:55 +0000430 if (!MI->getOperand(OpNum).isImm())
431 return true;
Jim Grosbach2317e402010-09-30 01:57:53 +0000432 O << MI->getOperand(OpNum).getImm();
Bob Wilson8f343462009-04-06 21:46:51 +0000433 return false;
Evan Chenge21e3962007-04-04 00:13:29 +0000434 case 'P': // Print a VFP double precision register.
Evan Chengd831cda2009-12-08 23:06:22 +0000435 case 'q': // Print a NEON quad precision register.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000436 printOperand(MI, OpNum, O);
Evan Cheng23a95702007-03-08 22:42:46 +0000437 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000438 case 'Q':
Bob Wilsond984eb62010-05-27 20:23:42 +0000439 case 'R':
Bob Wilsond984eb62010-05-27 20:23:42 +0000440 case 'H':
Evan Cheng12616722010-05-27 23:45:31 +0000441 report_fatal_error("llvm does not support 'Q', 'R', and 'H' modifiers!");
Bob Wilsond984eb62010-05-27 20:23:42 +0000442 return true;
Evan Cheng84f60b72010-05-27 22:08:38 +0000443 }
Evan Chenga8e29892007-01-19 07:51:42 +0000444 }
Jim Grosbache9952212009-09-04 01:38:51 +0000445
Chris Lattner35c33bd2010-04-04 04:47:45 +0000446 printOperand(MI, OpNum, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000447 return false;
448}
449
Bob Wilson224c2442009-05-19 05:53:42 +0000450bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Cheng055b0312009-06-29 07:51:04 +0000451 unsigned OpNum, unsigned AsmVariant,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000452 const char *ExtraCode,
453 raw_ostream &O) {
Bob Wilson224c2442009-05-19 05:53:42 +0000454 if (ExtraCode && ExtraCode[0])
455 return true; // Unknown modifier.
Bob Wilson765cc0b2009-10-13 20:50:28 +0000456
457 const MachineOperand &MO = MI->getOperand(OpNum);
458 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach2317e402010-09-30 01:57:53 +0000459 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilson224c2442009-05-19 05:53:42 +0000460 return false;
461}
462
Bob Wilson812209a2009-09-30 22:06:26 +0000463void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Bob Wilson0fb34682009-09-30 00:23:42 +0000464 if (Subtarget->isTargetDarwin()) {
465 Reloc::Model RelocM = TM.getRelocationModel();
466 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
467 // Declare all the text sections up front (before the DWARF sections
468 // emitted by AsmPrinter::doInitialization) so the assembler will keep
469 // them together at the beginning of the object file. This helps
470 // avoid out-of-range branches that are due a fundamental limitation of
471 // the way symbol offsets are encoded with the current Darwin ARM
472 // relocations.
Jim Grosbachb0739b72010-09-02 01:02:06 +0000473 const TargetLoweringObjectFileMachO &TLOFMacho =
Dan Gohman0d805c32010-04-17 16:44:48 +0000474 static_cast<const TargetLoweringObjectFileMachO &>(
475 getObjFileLowering());
Bob Wilson29e06692009-09-30 22:25:37 +0000476 OutStreamer.SwitchSection(TLOFMacho.getTextSection());
477 OutStreamer.SwitchSection(TLOFMacho.getTextCoalSection());
478 OutStreamer.SwitchSection(TLOFMacho.getConstTextCoalSection());
479 if (RelocM == Reloc::DynamicNoPIC) {
480 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000481 OutContext.getMachOSection("__TEXT", "__symbol_stub4",
482 MCSectionMachO::S_SYMBOL_STUBS,
483 12, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000484 OutStreamer.SwitchSection(sect);
485 } else {
486 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000487 OutContext.getMachOSection("__TEXT", "__picsymbolstub4",
488 MCSectionMachO::S_SYMBOL_STUBS,
489 16, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000490 OutStreamer.SwitchSection(sect);
491 }
Bob Wilson63db5942010-07-30 19:55:47 +0000492 const MCSection *StaticInitSect =
493 OutContext.getMachOSection("__TEXT", "__StaticInit",
494 MCSectionMachO::S_REGULAR |
495 MCSectionMachO::S_ATTR_PURE_INSTRUCTIONS,
496 SectionKind::getText());
497 OutStreamer.SwitchSection(StaticInitSect);
Bob Wilson0fb34682009-09-30 00:23:42 +0000498 }
499 }
500
Jim Grosbache5165492009-11-09 00:11:35 +0000501 // Use unified assembler syntax.
Jason W Kimafd1cc22010-09-30 02:45:56 +0000502 OutStreamer.EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovd61eca52009-06-17 23:43:18 +0000503
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000504 // Emit ARM Build Attributes
505 if (Subtarget->isTargetELF()) {
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000506
Jason W Kimdef9ac42010-10-06 22:36:46 +0000507 emitAttributes();
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000508 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000509}
510
Anton Korobeynikov0f3cc652008-08-07 09:54:23 +0000511
Chris Lattner4a071d62009-10-19 17:59:19 +0000512void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Evan Cheng5be54b02007-01-19 19:25:36 +0000513 if (Subtarget->isTargetDarwin()) {
Chris Lattnerf61159b2009-08-03 22:18:15 +0000514 // All darwin targets use mach-o.
Dan Gohman0d805c32010-04-17 16:44:48 +0000515 const TargetLoweringObjectFileMachO &TLOFMacho =
516 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000517 MachineModuleInfoMachO &MMIMacho =
518 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbache9952212009-09-04 01:38:51 +0000519
Evan Chenga8e29892007-01-19 07:51:42 +0000520 // Output non-lazy-pointers for external and common global variables.
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000521 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlingcebae362010-03-10 22:34:10 +0000522
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000523 if (!Stubs.empty()) {
Chris Lattnerff4bc462009-08-10 01:39:42 +0000524 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000525 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerc076a972009-08-10 18:01:34 +0000526 EmitAlignment(2);
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000527 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000528 // L_foo$stub:
529 OutStreamer.EmitLabel(Stubs[i].first);
530 // .indirect_symbol _foo
Bill Wendling52a50e52010-03-11 01:18:13 +0000531 MachineModuleInfoImpl::StubValueTy &MCSym = Stubs[i].second;
532 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(),MCSA_IndirectSymbol);
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000533
Bill Wendling52a50e52010-03-11 01:18:13 +0000534 if (MCSym.getInt())
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000535 // External to current translation unit.
536 OutStreamer.EmitIntValue(0, 4/*size*/, 0/*addrspace*/);
537 else
538 // Internal to current translation unit.
Bill Wendling5e1b55d2010-03-31 18:47:10 +0000539 //
Jim Grosbach1b935a32010-09-22 16:45:13 +0000540 // When we place the LSDA into the TEXT section, the type info
541 // pointers need to be indirect and pc-rel. We accomplish this by
542 // using NLPs; however, sometimes the types are local to the file.
543 // We need to fill in the value for the NLP in those cases.
Bill Wendling52a50e52010-03-11 01:18:13 +0000544 OutStreamer.EmitValue(MCSymbolRefExpr::Create(MCSym.getPointer(),
545 OutContext),
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000546 4/*size*/, 0/*addrspace*/);
Evan Chengae94e592008-12-05 01:06:39 +0000547 }
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000548
549 Stubs.clear();
550 OutStreamer.AddBlankLine();
Evan Chenga8e29892007-01-19 07:51:42 +0000551 }
552
Chris Lattnere4d9ea82009-10-19 18:44:38 +0000553 Stubs = MMIMacho.GetHiddenGVStubList();
554 if (!Stubs.empty()) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000555 OutStreamer.SwitchSection(getObjFileLowering().getDataSection());
Chris Lattnerf3231de2009-08-10 18:02:16 +0000556 EmitAlignment(2);
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000557 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
558 // L_foo$stub:
559 OutStreamer.EmitLabel(Stubs[i].first);
560 // .long _foo
Bill Wendlingcebae362010-03-10 22:34:10 +0000561 OutStreamer.EmitValue(MCSymbolRefExpr::
562 Create(Stubs[i].second.getPointer(),
563 OutContext),
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000564 4/*size*/, 0/*addrspace*/);
565 }
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000566
567 Stubs.clear();
568 OutStreamer.AddBlankLine();
Evan Chengae94e592008-12-05 01:06:39 +0000569 }
570
Evan Chenga8e29892007-01-19 07:51:42 +0000571 // Funny Darwin hack: This flag tells the linker that no global symbols
572 // contain code that falls through to other global symbols (e.g. the obvious
573 // implementation of multiple entry points). If this doesn't occur, the
574 // linker can safely perform dead code stripping. Since LLVM never
575 // generates code that does this, it is always safe to set.
Chris Lattnera5ad93a2010-01-23 06:39:22 +0000576 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindolab01c4bb2006-07-27 11:38:51 +0000577 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000578}
Anton Korobeynikov0bd89712008-08-17 13:55:10 +0000579
Chris Lattner97f06932009-10-19 20:20:46 +0000580//===----------------------------------------------------------------------===//
Jason W Kimdef9ac42010-10-06 22:36:46 +0000581// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
582// FIXME:
583// The following seem like one-off assembler flags, but they actually need
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000584// to appear in the .ARM.attributes section in ELF.
Jason W Kimdef9ac42010-10-06 22:36:46 +0000585// Instead of subclassing the MCELFStreamer, we do the work here.
586
587void ARMAsmPrinter::emitAttributes() {
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000588
Jason W Kim17b443d2010-10-11 23:01:44 +0000589 emitARMAttributeSection();
590
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000591 AttributeEmitter *AttrEmitter;
592 if (OutStreamer.hasRawTextSupport())
593 AttrEmitter = new AsmAttributeEmitter(OutStreamer);
594 else {
595 MCObjectStreamer &O = static_cast<MCObjectStreamer&>(OutStreamer);
596 AttrEmitter = new ObjectAttributeEmitter(O);
597 }
598
599 AttrEmitter->MaybeSwitchVendor("aeabi");
600
Jason W Kimdef9ac42010-10-06 22:36:46 +0000601 std::string CPUString = Subtarget->getCPUString();
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000602 if (OutStreamer.hasRawTextSupport()) {
603 if (CPUString != "generic")
604 OutStreamer.EmitRawText(StringRef("\t.cpu ") + CPUString);
605 } else {
606 assert(CPUString == "generic" && "Unsupported .cpu attribute for ELF/.o");
607 // FIXME: Why these defaults?
608 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v4T);
609 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use, 1);
610 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use, 1);
611 }
Jason W Kimdef9ac42010-10-06 22:36:46 +0000612
613 // FIXME: Emit FPU type
614 if (Subtarget->hasVFP2())
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000615 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch, 2);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000616
617 // Signal various FP modes.
618 if (!UnsafeFPMath) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000619 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_denormal, 1);
620 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_exceptions, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000621 }
622
623 if (NoInfsFPMath && NoNaNsFPMath)
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000624 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000625 else
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000626 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model, 3);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000627
628 // 8-bytes alignment stuff.
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000629 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_needed, 1);
630 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_preserved, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000631
632 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
633 if (Subtarget->isAAPCS_ABI() && FloatABIType == FloatABI::Hard) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000634 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_HardFP_use, 3);
635 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_VFP_args, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000636 }
637 // FIXME: Should we signal R9 usage?
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000638
639 AttrEmitter->EmitAttribute(ARMBuildAttrs::DIV_use, 1);
640
641 AttrEmitter->Finish();
642 delete AttrEmitter;
Jason W Kimdef9ac42010-10-06 22:36:46 +0000643}
644
Jason W Kim17b443d2010-10-11 23:01:44 +0000645void ARMAsmPrinter::emitARMAttributeSection() {
646 // <format-version>
647 // [ <section-length> "vendor-name"
648 // [ <file-tag> <size> <attribute>*
649 // | <section-tag> <size> <section-number>* 0 <attribute>*
650 // | <symbol-tag> <size> <symbol-number>* 0 <attribute>*
651 // ]+
652 // ]*
653
654 if (OutStreamer.hasRawTextSupport())
655 return;
656
657 const ARMElfTargetObjectFile &TLOFELF =
658 static_cast<const ARMElfTargetObjectFile &>
659 (getObjFileLowering());
660
661 OutStreamer.SwitchSection(TLOFELF.getAttributesSection());
Jason W Kim17b443d2010-10-11 23:01:44 +0000662
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000663 // Format version
664 OutStreamer.EmitIntValue(0x41, 1);
Jason W Kim17b443d2010-10-11 23:01:44 +0000665}
666
Jason W Kimdef9ac42010-10-06 22:36:46 +0000667//===----------------------------------------------------------------------===//
Chris Lattner97f06932009-10-19 20:20:46 +0000668
Jim Grosbach988ce092010-09-18 00:05:05 +0000669static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber,
670 unsigned LabelId, MCContext &Ctx) {
671
672 MCSymbol *Label = Ctx.GetOrCreateSymbol(Twine(Prefix)
673 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
674 return Label;
675}
676
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000677void ARMAsmPrinter::EmitJumpTable(const MachineInstr *MI) {
678 unsigned Opcode = MI->getOpcode();
679 int OpNum = 1;
680 if (Opcode == ARM::BR_JTadd)
681 OpNum = 2;
682 else if (Opcode == ARM::BR_JTm)
683 OpNum = 3;
684
685 const MachineOperand &MO1 = MI->getOperand(OpNum);
686 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
687 unsigned JTI = MO1.getIndex();
688
689 // Emit a label for the jump table.
690 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
691 OutStreamer.EmitLabel(JTISymbol);
692
693 // Emit each entry of the table.
694 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
695 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
696 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
697
698 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
699 MachineBasicBlock *MBB = JTBBs[i];
700 // Construct an MCExpr for the entry. We want a value of the form:
701 // (BasicBlockAddr - TableBeginAddr)
702 //
703 // For example, a table with entries jumping to basic blocks BB0 and BB1
704 // would look like:
705 // LJTI_0_0:
706 // .word (LBB0 - LJTI_0_0)
707 // .word (LBB1 - LJTI_0_0)
708 const MCExpr *Expr = MCSymbolRefExpr::Create(MBB->getSymbol(), OutContext);
709
710 if (TM.getRelocationModel() == Reloc::PIC_)
711 Expr = MCBinaryExpr::CreateSub(Expr, MCSymbolRefExpr::Create(JTISymbol,
712 OutContext),
713 OutContext);
714 OutStreamer.EmitValue(Expr, 4);
715 }
716}
717
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000718void ARMAsmPrinter::EmitJump2Table(const MachineInstr *MI) {
719 unsigned Opcode = MI->getOpcode();
720 int OpNum = (Opcode == ARM::t2BR_JT) ? 2 : 1;
721 const MachineOperand &MO1 = MI->getOperand(OpNum);
722 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
723 unsigned JTI = MO1.getIndex();
724
725 // Emit a label for the jump table.
726 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
727 OutStreamer.EmitLabel(JTISymbol);
728
729 // Emit each entry of the table.
730 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
731 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
732 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000733 unsigned OffsetWidth = 4;
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000734 if (MI->getOpcode() == ARM::t2TBB)
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000735 OffsetWidth = 1;
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000736 else if (MI->getOpcode() == ARM::t2TBH)
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000737 OffsetWidth = 2;
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000738
739 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
740 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000741 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::Create(MBB->getSymbol(),
742 OutContext);
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000743 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000744 if (OffsetWidth == 4) {
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000745 MCInst BrInst;
746 BrInst.setOpcode(ARM::t2B);
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000747 BrInst.addOperand(MCOperand::CreateExpr(MBBSymbolExpr));
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000748 OutStreamer.EmitInstruction(BrInst);
749 continue;
750 }
751 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000752 // MCExpr for the entry. We want a value of the form:
753 // (BasicBlockAddr - TableBeginAddr) / 2
754 //
755 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
756 // would look like:
757 // LJTI_0_0:
758 // .byte (LBB0 - LJTI_0_0) / 2
759 // .byte (LBB1 - LJTI_0_0) / 2
760 const MCExpr *Expr =
761 MCBinaryExpr::CreateSub(MBBSymbolExpr,
762 MCSymbolRefExpr::Create(JTISymbol, OutContext),
763 OutContext);
764 Expr = MCBinaryExpr::CreateDiv(Expr, MCConstantExpr::Create(2, OutContext),
765 OutContext);
766 OutStreamer.EmitValue(Expr, OffsetWidth);
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000767 }
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000768
769 // Make sure the instruction that follows TBB is 2-byte aligned.
770 // FIXME: Constant island pass should insert an "ALIGN" instruction instead.
771 if (MI->getOpcode() == ARM::t2TBB)
772 EmitAlignment(1);
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000773}
774
Jim Grosbach2d0f53b2010-09-28 17:05:56 +0000775void ARMAsmPrinter::PrintDebugValueComment(const MachineInstr *MI,
776 raw_ostream &OS) {
777 unsigned NOps = MI->getNumOperands();
778 assert(NOps==4);
779 OS << '\t' << MAI->getCommentString() << "DEBUG_VALUE: ";
780 // cast away const; DIetc do not take const operands for some reason.
781 DIVariable V(const_cast<MDNode *>(MI->getOperand(NOps-1).getMetadata()));
782 OS << V.getName();
783 OS << " <- ";
784 // Frame address. Currently handles register +- offset only.
785 assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm());
786 OS << '['; printOperand(MI, 0, OS); OS << '+'; printOperand(MI, 1, OS);
787 OS << ']';
788 OS << "+";
789 printOperand(MI, NOps-2, OS);
790}
791
Jim Grosbachb454cda2010-09-29 15:23:40 +0000792void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Chris Lattner96bc2172009-10-20 00:52:47 +0000793 ARMMCInstLower MCInstLowering(OutContext, *Mang, *this);
Chris Lattner97f06932009-10-19 20:20:46 +0000794 switch (MI->getOpcode()) {
Chris Lattnerc6b8a992009-10-20 05:58:02 +0000795 case ARM::t2MOVi32imm:
796 assert(0 && "Should be lowered by thumb2it pass");
Chris Lattner4d152222009-10-19 22:23:04 +0000797 default: break;
Jim Grosbach2d0f53b2010-09-28 17:05:56 +0000798 case ARM::DBG_VALUE: {
799 if (isVerbose() && OutStreamer.hasRawTextSupport()) {
800 SmallString<128> TmpStr;
801 raw_svector_ostream OS(TmpStr);
802 PrintDebugValueComment(MI, OS);
803 OutStreamer.EmitRawText(StringRef(OS.str()));
804 }
805 return;
806 }
Jim Grosbachfbd18732010-09-17 23:41:53 +0000807 case ARM::tPICADD: {
808 // This is a pseudo op for a label + instruction sequence, which looks like:
809 // LPC0:
810 // add r0, pc
811 // This adds the address of LPC0 to r0.
812
813 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +0000814 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
815 getFunctionNumber(), MI->getOperand(2).getImm(),
816 OutContext));
Jim Grosbachfbd18732010-09-17 23:41:53 +0000817
818 // Form and emit the add.
819 MCInst AddInst;
820 AddInst.setOpcode(ARM::tADDhirr);
821 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
822 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
823 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
824 // Add predicate operands.
825 AddInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
826 AddInst.addOperand(MCOperand::CreateReg(0));
827 OutStreamer.EmitInstruction(AddInst);
828 return;
829 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000830 case ARM::PICADD: {
Chris Lattner4d152222009-10-19 22:23:04 +0000831 // This is a pseudo op for a label + instruction sequence, which looks like:
832 // LPC0:
833 // add r0, pc, r0
834 // This adds the address of LPC0 to r0.
Jim Grosbachb0739b72010-09-02 01:02:06 +0000835
Chris Lattner4d152222009-10-19 22:23:04 +0000836 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +0000837 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
838 getFunctionNumber(), MI->getOperand(2).getImm(),
839 OutContext));
Jim Grosbachb0739b72010-09-02 01:02:06 +0000840
Jim Grosbachf3f09522010-09-14 21:05:34 +0000841 // Form and emit the add.
Chris Lattner4d152222009-10-19 22:23:04 +0000842 MCInst AddInst;
843 AddInst.setOpcode(ARM::ADDrr);
844 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
845 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
846 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Jim Grosbach5b46d622010-09-14 21:28:17 +0000847 // Add predicate operands.
848 AddInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
849 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
850 // Add 's' bit operand (always reg0 for this)
851 AddInst.addOperand(MCOperand::CreateReg(0));
Chris Lattner850d2e22010-02-03 01:16:28 +0000852 OutStreamer.EmitInstruction(AddInst);
Chris Lattner4d152222009-10-19 22:23:04 +0000853 return;
854 }
Jim Grosbacha28abbe2010-09-17 16:25:52 +0000855 case ARM::PICSTR:
856 case ARM::PICSTRB:
857 case ARM::PICSTRH:
858 case ARM::PICLDR:
859 case ARM::PICLDRB:
860 case ARM::PICLDRH:
861 case ARM::PICLDRSB:
862 case ARM::PICLDRSH: {
Jim Grosbachb74ca9d2010-09-16 17:43:25 +0000863 // This is a pseudo op for a label + instruction sequence, which looks like:
864 // LPC0:
Jim Grosbacha28abbe2010-09-17 16:25:52 +0000865 // OP r0, [pc, r0]
Jim Grosbachb74ca9d2010-09-16 17:43:25 +0000866 // The LCP0 label is referenced by a constant pool entry in order to get
867 // a PC-relative address at the ldr instruction.
868
869 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +0000870 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
871 getFunctionNumber(), MI->getOperand(2).getImm(),
872 OutContext));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +0000873
874 // Form and emit the load
Jim Grosbacha28abbe2010-09-17 16:25:52 +0000875 unsigned Opcode;
876 switch (MI->getOpcode()) {
877 default:
878 llvm_unreachable("Unexpected opcode!");
879 case ARM::PICSTR: Opcode = ARM::STR; break;
880 case ARM::PICSTRB: Opcode = ARM::STRB; break;
881 case ARM::PICSTRH: Opcode = ARM::STRH; break;
882 case ARM::PICLDR: Opcode = ARM::LDR; break;
883 case ARM::PICLDRB: Opcode = ARM::LDRB; break;
884 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
885 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
886 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
887 }
888 MCInst LdStInst;
889 LdStInst.setOpcode(Opcode);
890 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
891 LdStInst.addOperand(MCOperand::CreateReg(ARM::PC));
892 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
893 LdStInst.addOperand(MCOperand::CreateImm(0));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +0000894 // Add predicate operands.
Jim Grosbacha28abbe2010-09-17 16:25:52 +0000895 LdStInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
896 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
897 OutStreamer.EmitInstruction(LdStInst);
Jim Grosbachb74ca9d2010-09-16 17:43:25 +0000898
899 return;
900 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000901 case ARM::CONSTPOOL_ENTRY: {
Chris Lattnera70e6442009-10-19 22:33:05 +0000902 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
903 /// in the function. The first operand is the ID# for this instruction, the
904 /// second is the index into the MachineConstantPool that this is, the third
905 /// is the size in bytes of this constant pool entry.
906 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
907 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
908
909 EmitAlignment(2);
Chris Lattner1b46f432010-01-23 07:00:21 +0000910 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattnera70e6442009-10-19 22:33:05 +0000911
912 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
913 if (MCPE.isMachineConstantPoolEntry())
914 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
915 else
916 EmitGlobalConstant(MCPE.Val.ConstVal);
Jim Grosbachb0739b72010-09-02 01:02:06 +0000917
Chris Lattnera70e6442009-10-19 22:33:05 +0000918 return;
919 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000920 case ARM::MOVi2pieces: {
921 // FIXME: We'd like to remove the asm string in the .td file, but the
Chris Lattner017d9472009-10-20 00:40:56 +0000922 // This is a hack that lowers as a two instruction sequence.
923 unsigned DstReg = MI->getOperand(0).getReg();
924 unsigned ImmVal = (unsigned)MI->getOperand(1).getImm();
925
926 unsigned SOImmValV1 = ARM_AM::getSOImmTwoPartFirst(ImmVal);
927 unsigned SOImmValV2 = ARM_AM::getSOImmTwoPartSecond(ImmVal);
Jim Grosbachb0739b72010-09-02 01:02:06 +0000928
Chris Lattner017d9472009-10-20 00:40:56 +0000929 {
930 MCInst TmpInst;
931 TmpInst.setOpcode(ARM::MOVi);
932 TmpInst.addOperand(MCOperand::CreateReg(DstReg));
933 TmpInst.addOperand(MCOperand::CreateImm(SOImmValV1));
Jim Grosbachb0739b72010-09-02 01:02:06 +0000934
Chris Lattner017d9472009-10-20 00:40:56 +0000935 // Predicate.
936 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
937 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
Chris Lattner233917c2009-10-20 00:46:11 +0000938
939 TmpInst.addOperand(MCOperand::CreateReg(0)); // cc_out
Chris Lattner850d2e22010-02-03 01:16:28 +0000940 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner017d9472009-10-20 00:40:56 +0000941 }
942
943 {
944 MCInst TmpInst;
945 TmpInst.setOpcode(ARM::ORRri);
946 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
947 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // inreg
948 TmpInst.addOperand(MCOperand::CreateImm(SOImmValV2)); // so_imm
949 // Predicate.
950 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
951 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
Jim Grosbachb0739b72010-09-02 01:02:06 +0000952
Chris Lattner017d9472009-10-20 00:40:56 +0000953 TmpInst.addOperand(MCOperand::CreateReg(0)); // cc_out
Chris Lattner850d2e22010-02-03 01:16:28 +0000954 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner017d9472009-10-20 00:40:56 +0000955 }
Jim Grosbachb0739b72010-09-02 01:02:06 +0000956 return;
Chris Lattner017d9472009-10-20 00:40:56 +0000957 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000958 case ARM::MOVi32imm: {
959 // FIXME: We'd like to remove the asm string in the .td file, but the
Chris Lattner161dcbf2009-10-20 01:11:37 +0000960 // This is a hack that lowers as a two instruction sequence.
961 unsigned DstReg = MI->getOperand(0).getReg();
Rafael Espindola18c10212010-05-12 05:16:34 +0000962 const MachineOperand &MO = MI->getOperand(1);
963 MCOperand V1, V2;
964 if (MO.isImm()) {
965 unsigned ImmVal = (unsigned)MI->getOperand(1).getImm();
966 V1 = MCOperand::CreateImm(ImmVal & 65535);
967 V2 = MCOperand::CreateImm(ImmVal >> 16);
968 } else if (MO.isGlobal()) {
Jim Grosbachc686e332010-09-17 18:25:25 +0000969 MCSymbol *Symbol = MCInstLowering.GetGlobalAddressSymbol(MO.getGlobal());
Rafael Espindola18c10212010-05-12 05:16:34 +0000970 const MCSymbolRefExpr *SymRef1 =
Duncan Sands34727662010-07-12 08:16:59 +0000971 MCSymbolRefExpr::Create(Symbol,
972 MCSymbolRefExpr::VK_ARM_LO16, OutContext);
Rafael Espindola18c10212010-05-12 05:16:34 +0000973 const MCSymbolRefExpr *SymRef2 =
Duncan Sands34727662010-07-12 08:16:59 +0000974 MCSymbolRefExpr::Create(Symbol,
975 MCSymbolRefExpr::VK_ARM_HI16, OutContext);
Rafael Espindola18c10212010-05-12 05:16:34 +0000976 V1 = MCOperand::CreateExpr(SymRef1);
977 V2 = MCOperand::CreateExpr(SymRef2);
978 } else {
Jim Grosbachf0633e42010-09-22 20:55:15 +0000979 // FIXME: External symbol?
Rafael Espindola18c10212010-05-12 05:16:34 +0000980 MI->dump();
981 llvm_unreachable("cannot handle this operand");
982 }
983
Chris Lattner161dcbf2009-10-20 01:11:37 +0000984 {
985 MCInst TmpInst;
986 TmpInst.setOpcode(ARM::MOVi16);
987 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
Rafael Espindola18c10212010-05-12 05:16:34 +0000988 TmpInst.addOperand(V1); // lower16(imm)
Jim Grosbachb0739b72010-09-02 01:02:06 +0000989
Chris Lattner161dcbf2009-10-20 01:11:37 +0000990 // Predicate.
991 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
992 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
Jim Grosbachb0739b72010-09-02 01:02:06 +0000993
Chris Lattner850d2e22010-02-03 01:16:28 +0000994 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner161dcbf2009-10-20 01:11:37 +0000995 }
Jim Grosbachb0739b72010-09-02 01:02:06 +0000996
Chris Lattner161dcbf2009-10-20 01:11:37 +0000997 {
998 MCInst TmpInst;
999 TmpInst.setOpcode(ARM::MOVTi16);
1000 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
1001 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // srcreg
Rafael Espindola18c10212010-05-12 05:16:34 +00001002 TmpInst.addOperand(V2); // upper16(imm)
Jim Grosbachb0739b72010-09-02 01:02:06 +00001003
Chris Lattner161dcbf2009-10-20 01:11:37 +00001004 // Predicate.
1005 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1006 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
Jim Grosbachb0739b72010-09-02 01:02:06 +00001007
Chris Lattner850d2e22010-02-03 01:16:28 +00001008 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner161dcbf2009-10-20 01:11:37 +00001009 }
Jim Grosbachb0739b72010-09-02 01:02:06 +00001010
Chris Lattner161dcbf2009-10-20 01:11:37 +00001011 return;
1012 }
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001013 case ARM::t2TBB:
1014 case ARM::t2TBH:
1015 case ARM::t2BR_JT: {
1016 // Lower and emit the instruction itself, then the jump table following it.
1017 MCInst TmpInst;
1018 MCInstLowering.Lower(MI, TmpInst);
1019 OutStreamer.EmitInstruction(TmpInst);
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001020 EmitJump2Table(MI);
1021 return;
1022 }
1023 case ARM::tBR_JTr:
1024 case ARM::BR_JTr:
1025 case ARM::BR_JTm:
Jim Grosbacha2244cb2010-09-22 17:39:48 +00001026 case ARM::BR_JTadd: {
1027 // Lower and emit the instruction itself, then the jump table following it.
1028 MCInst TmpInst;
1029 MCInstLowering.Lower(MI, TmpInst);
1030 OutStreamer.EmitInstruction(TmpInst);
1031 EmitJumpTable(MI);
1032 return;
1033 }
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001034 case ARM::TRAP: {
1035 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1036 // FIXME: Remove this special case when they do.
1037 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001038 //.long 0xe7ffdefe @ trap
Jim Grosbachb2dda4b2010-09-23 19:42:17 +00001039 uint32_t Val = 0xe7ffdefeUL;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001040 OutStreamer.AddComment("trap");
1041 OutStreamer.EmitIntValue(Val, 4);
1042 return;
1043 }
1044 break;
1045 }
1046 case ARM::tTRAP: {
1047 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1048 // FIXME: Remove this special case when they do.
1049 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001050 //.short 57086 @ trap
Benjamin Kramerc8ab9eb2010-09-23 18:57:26 +00001051 uint16_t Val = 0xdefe;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001052 OutStreamer.AddComment("trap");
1053 OutStreamer.EmitIntValue(Val, 2);
1054 return;
1055 }
1056 break;
1057 }
Jim Grosbach433a5782010-09-24 20:47:58 +00001058 case ARM::t2Int_eh_sjlj_setjmp:
1059 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001060 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach433a5782010-09-24 20:47:58 +00001061 // Two incoming args: GPR:$src, GPR:$val
1062 // mov $val, pc
1063 // adds $val, #7
1064 // str $val, [$src, #4]
1065 // movs r0, #0
1066 // b 1f
1067 // movs r0, #1
1068 // 1:
1069 unsigned SrcReg = MI->getOperand(0).getReg();
1070 unsigned ValReg = MI->getOperand(1).getReg();
1071 MCSymbol *Label = GetARMSJLJEHLabel();
1072 {
1073 MCInst TmpInst;
1074 TmpInst.setOpcode(ARM::tMOVgpr2tgpr);
1075 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1076 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1077 // 's' bit operand
1078 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1079 OutStreamer.AddComment("eh_setjmp begin");
1080 OutStreamer.EmitInstruction(TmpInst);
1081 }
1082 {
1083 MCInst TmpInst;
1084 TmpInst.setOpcode(ARM::tADDi3);
1085 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1086 // 's' bit operand
1087 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1088 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1089 TmpInst.addOperand(MCOperand::CreateImm(7));
1090 // Predicate.
1091 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1092 TmpInst.addOperand(MCOperand::CreateReg(0));
1093 OutStreamer.EmitInstruction(TmpInst);
1094 }
1095 {
1096 MCInst TmpInst;
1097 TmpInst.setOpcode(ARM::tSTR);
1098 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1099 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1100 // The offset immediate is #4. The operand value is scaled by 4 for the
1101 // tSTR instruction.
1102 TmpInst.addOperand(MCOperand::CreateImm(1));
1103 TmpInst.addOperand(MCOperand::CreateReg(0));
1104 // Predicate.
1105 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1106 TmpInst.addOperand(MCOperand::CreateReg(0));
1107 OutStreamer.EmitInstruction(TmpInst);
1108 }
1109 {
1110 MCInst TmpInst;
1111 TmpInst.setOpcode(ARM::tMOVi8);
1112 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1113 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1114 TmpInst.addOperand(MCOperand::CreateImm(0));
1115 // Predicate.
1116 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1117 TmpInst.addOperand(MCOperand::CreateReg(0));
1118 OutStreamer.EmitInstruction(TmpInst);
1119 }
1120 {
1121 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, OutContext);
1122 MCInst TmpInst;
1123 TmpInst.setOpcode(ARM::tB);
1124 TmpInst.addOperand(MCOperand::CreateExpr(SymbolExpr));
1125 OutStreamer.EmitInstruction(TmpInst);
1126 }
1127 {
1128 MCInst TmpInst;
1129 TmpInst.setOpcode(ARM::tMOVi8);
1130 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1131 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1132 TmpInst.addOperand(MCOperand::CreateImm(1));
1133 // Predicate.
1134 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1135 TmpInst.addOperand(MCOperand::CreateReg(0));
1136 OutStreamer.AddComment("eh_setjmp end");
1137 OutStreamer.EmitInstruction(TmpInst);
1138 }
1139 OutStreamer.EmitLabel(Label);
1140 return;
1141 }
1142
Jim Grosbach45390082010-09-23 23:33:56 +00001143 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001144 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbach45390082010-09-23 23:33:56 +00001145 // Two incoming args: GPR:$src, GPR:$val
1146 // add $val, pc, #8
1147 // str $val, [$src, #+4]
1148 // mov r0, #0
1149 // add pc, pc, #0
1150 // mov r0, #1
1151 unsigned SrcReg = MI->getOperand(0).getReg();
1152 unsigned ValReg = MI->getOperand(1).getReg();
1153
1154 {
1155 MCInst TmpInst;
1156 TmpInst.setOpcode(ARM::ADDri);
1157 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1158 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1159 TmpInst.addOperand(MCOperand::CreateImm(8));
1160 // Predicate.
1161 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1162 TmpInst.addOperand(MCOperand::CreateReg(0));
1163 // 's' bit operand (always reg0 for this).
1164 TmpInst.addOperand(MCOperand::CreateReg(0));
1165 OutStreamer.AddComment("eh_setjmp begin");
1166 OutStreamer.EmitInstruction(TmpInst);
1167 }
1168 {
1169 MCInst TmpInst;
1170 TmpInst.setOpcode(ARM::STR);
1171 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1172 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1173 TmpInst.addOperand(MCOperand::CreateReg(0));
1174 TmpInst.addOperand(MCOperand::CreateImm(4));
1175 // Predicate.
1176 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1177 TmpInst.addOperand(MCOperand::CreateReg(0));
1178 OutStreamer.EmitInstruction(TmpInst);
1179 }
1180 {
1181 MCInst TmpInst;
1182 TmpInst.setOpcode(ARM::MOVi);
1183 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1184 TmpInst.addOperand(MCOperand::CreateImm(0));
1185 // Predicate.
1186 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1187 TmpInst.addOperand(MCOperand::CreateReg(0));
1188 // 's' bit operand (always reg0 for this).
1189 TmpInst.addOperand(MCOperand::CreateReg(0));
1190 OutStreamer.EmitInstruction(TmpInst);
1191 }
1192 {
1193 MCInst TmpInst;
1194 TmpInst.setOpcode(ARM::ADDri);
1195 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1196 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1197 TmpInst.addOperand(MCOperand::CreateImm(0));
1198 // Predicate.
1199 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1200 TmpInst.addOperand(MCOperand::CreateReg(0));
1201 // 's' bit operand (always reg0 for this).
1202 TmpInst.addOperand(MCOperand::CreateReg(0));
1203 OutStreamer.EmitInstruction(TmpInst);
1204 }
1205 {
1206 MCInst TmpInst;
1207 TmpInst.setOpcode(ARM::MOVi);
1208 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1209 TmpInst.addOperand(MCOperand::CreateImm(1));
1210 // Predicate.
1211 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1212 TmpInst.addOperand(MCOperand::CreateReg(0));
1213 // 's' bit operand (always reg0 for this).
1214 TmpInst.addOperand(MCOperand::CreateReg(0));
1215 OutStreamer.AddComment("eh_setjmp end");
1216 OutStreamer.EmitInstruction(TmpInst);
1217 }
1218 return;
1219 }
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001220 case ARM::Int_eh_sjlj_longjmp: {
1221 // ldr sp, [$src, #8]
1222 // ldr $scratch, [$src, #4]
1223 // ldr r7, [$src]
1224 // bx $scratch
1225 unsigned SrcReg = MI->getOperand(0).getReg();
1226 unsigned ScratchReg = MI->getOperand(1).getReg();
1227 {
1228 MCInst TmpInst;
1229 TmpInst.setOpcode(ARM::LDR);
1230 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
1231 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1232 TmpInst.addOperand(MCOperand::CreateReg(0));
1233 TmpInst.addOperand(MCOperand::CreateImm(8));
1234 // Predicate.
1235 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1236 TmpInst.addOperand(MCOperand::CreateReg(0));
1237 OutStreamer.EmitInstruction(TmpInst);
1238 }
1239 {
1240 MCInst TmpInst;
1241 TmpInst.setOpcode(ARM::LDR);
1242 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1243 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1244 TmpInst.addOperand(MCOperand::CreateReg(0));
1245 TmpInst.addOperand(MCOperand::CreateImm(4));
1246 // Predicate.
1247 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1248 TmpInst.addOperand(MCOperand::CreateReg(0));
1249 OutStreamer.EmitInstruction(TmpInst);
1250 }
1251 {
1252 MCInst TmpInst;
1253 TmpInst.setOpcode(ARM::LDR);
1254 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
1255 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1256 TmpInst.addOperand(MCOperand::CreateReg(0));
1257 TmpInst.addOperand(MCOperand::CreateImm(0));
1258 // Predicate.
1259 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1260 TmpInst.addOperand(MCOperand::CreateReg(0));
1261 OutStreamer.EmitInstruction(TmpInst);
1262 }
1263 {
1264 MCInst TmpInst;
1265 TmpInst.setOpcode(ARM::BRIND);
1266 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1267 // Predicate.
1268 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1269 TmpInst.addOperand(MCOperand::CreateReg(0));
1270 OutStreamer.EmitInstruction(TmpInst);
1271 }
1272 return;
1273 }
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001274 case ARM::tInt_eh_sjlj_longjmp: {
1275 // ldr $scratch, [$src, #8]
1276 // mov sp, $scratch
1277 // ldr $scratch, [$src, #4]
1278 // ldr r7, [$src]
1279 // bx $scratch
1280 unsigned SrcReg = MI->getOperand(0).getReg();
1281 unsigned ScratchReg = MI->getOperand(1).getReg();
1282 {
1283 MCInst TmpInst;
1284 TmpInst.setOpcode(ARM::tLDR);
1285 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1286 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1287 // The offset immediate is #8. The operand value is scaled by 4 for the
1288 // tSTR instruction.
1289 TmpInst.addOperand(MCOperand::CreateImm(2));
1290 TmpInst.addOperand(MCOperand::CreateReg(0));
1291 // Predicate.
1292 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1293 TmpInst.addOperand(MCOperand::CreateReg(0));
1294 OutStreamer.EmitInstruction(TmpInst);
1295 }
1296 {
1297 MCInst TmpInst;
1298 TmpInst.setOpcode(ARM::tMOVtgpr2gpr);
1299 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
1300 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1301 // Predicate.
1302 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1303 TmpInst.addOperand(MCOperand::CreateReg(0));
1304 OutStreamer.EmitInstruction(TmpInst);
1305 }
1306 {
1307 MCInst TmpInst;
1308 TmpInst.setOpcode(ARM::tLDR);
1309 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1310 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1311 TmpInst.addOperand(MCOperand::CreateImm(1));
1312 TmpInst.addOperand(MCOperand::CreateReg(0));
1313 // Predicate.
1314 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1315 TmpInst.addOperand(MCOperand::CreateReg(0));
1316 OutStreamer.EmitInstruction(TmpInst);
1317 }
1318 {
1319 MCInst TmpInst;
1320 TmpInst.setOpcode(ARM::tLDR);
1321 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
1322 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1323 TmpInst.addOperand(MCOperand::CreateImm(0));
1324 TmpInst.addOperand(MCOperand::CreateReg(0));
1325 // Predicate.
1326 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1327 TmpInst.addOperand(MCOperand::CreateReg(0));
1328 OutStreamer.EmitInstruction(TmpInst);
1329 }
1330 {
1331 MCInst TmpInst;
1332 TmpInst.setOpcode(ARM::tBX_RET_vararg);
1333 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1334 // Predicate.
1335 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1336 TmpInst.addOperand(MCOperand::CreateReg(0));
1337 OutStreamer.EmitInstruction(TmpInst);
1338 }
1339 return;
1340 }
Chris Lattner97f06932009-10-19 20:20:46 +00001341 }
Jim Grosbachb0739b72010-09-02 01:02:06 +00001342
Chris Lattner97f06932009-10-19 20:20:46 +00001343 MCInst TmpInst;
1344 MCInstLowering.Lower(MI, TmpInst);
Chris Lattner850d2e22010-02-03 01:16:28 +00001345 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner97f06932009-10-19 20:20:46 +00001346}
Daniel Dunbar2685a292009-10-20 05:15:36 +00001347
1348//===----------------------------------------------------------------------===//
1349// Target Registry Stuff
1350//===----------------------------------------------------------------------===//
1351
1352static MCInstPrinter *createARMMCInstPrinter(const Target &T,
1353 unsigned SyntaxVariant,
Chris Lattnerd3740872010-04-04 05:04:31 +00001354 const MCAsmInfo &MAI) {
Daniel Dunbar2685a292009-10-20 05:15:36 +00001355 if (SyntaxVariant == 0)
Jim Grosbach74d7e6c2010-09-17 21:33:25 +00001356 return new ARMInstPrinter(MAI);
Daniel Dunbar2685a292009-10-20 05:15:36 +00001357 return 0;
1358}
1359
1360// Force static initialization.
1361extern "C" void LLVMInitializeARMAsmPrinter() {
1362 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMTarget);
1363 RegisterAsmPrinter<ARMAsmPrinter> Y(TheThumbTarget);
1364
1365 TargetRegistry::RegisterMCInstPrinter(TheARMTarget, createARMMCInstPrinter);
1366 TargetRegistry::RegisterMCInstPrinter(TheThumbTarget, createARMMCInstPrinter);
1367}
1368