blob: fc73938002d0d23e8b2b85b27129e2b273f305d9 [file] [log] [blame]
Chris Lattner97f06932009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "asm-printer"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000016#include "ARM.h"
Anton Korobeynikov88ce6672009-05-23 19:51:20 +000017#include "ARMBuildAttrs.h"
Evan Chenga8e29892007-01-19 07:51:42 +000018#include "ARMAddressingModes.h"
19#include "ARMConstantPoolValue.h"
Chris Lattner6a71afa2009-10-19 19:59:05 +000020#include "ARMInstPrinter.h"
Chris Lattner97f06932009-10-19 20:20:46 +000021#include "ARMMachineFunctionInfo.h"
22#include "ARMMCInstLower.h"
23#include "ARMTargetMachine.h"
Dale Johannesen3f282aa2010-04-26 20:07:31 +000024#include "llvm/Analysis/DebugInfo.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000025#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000026#include "llvm/Module.h"
Benjamin Kramere55b15f2009-12-28 12:27:56 +000027#include "llvm/Type.h"
Dan Gohmancf20ac42009-08-13 01:36:44 +000028#include "llvm/Assembly/Writer.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000029#include "llvm/CodeGen/AsmPrinter.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000030#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000031#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chenga8e29892007-01-19 07:51:42 +000032#include "llvm/CodeGen/MachineJumpTableInfo.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000033#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000034#include "llvm/MC/MCAsmInfo.h"
35#include "llvm/MC/MCContext.h"
Bill Wendlingbecd83e2010-03-09 00:40:17 +000036#include "llvm/MC/MCExpr.h"
Chris Lattner97f06932009-10-19 20:20:46 +000037#include "llvm/MC/MCInst.h"
Chris Lattnerf9bdedd2009-08-10 18:15:01 +000038#include "llvm/MC/MCSectionMachO.h"
Chris Lattner6c2f9e12009-08-19 05:49:37 +000039#include "llvm/MC/MCStreamer.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerd62f1b42010-03-12 21:19:23 +000041#include "llvm/Target/Mangler.h"
Rafael Espindolab01c4bb2006-07-27 11:38:51 +000042#include "llvm/Target/TargetData.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000043#include "llvm/Target/TargetMachine.h"
Evan Cheng5be54b02007-01-19 19:25:36 +000044#include "llvm/Target/TargetOptions.h"
Daniel Dunbar51b198a2009-07-15 20:24:03 +000045#include "llvm/Target/TargetRegistry.h"
Evan Chengc324ecb2009-07-24 18:19:46 +000046#include "llvm/ADT/SmallPtrSet.h"
Jim Grosbachc40d9f92009-09-01 18:49:12 +000047#include "llvm/ADT/SmallString.h"
Bob Wilson54c78ef2009-11-06 23:33:28 +000048#include "llvm/ADT/StringExtras.h"
Chris Lattner97f06932009-10-19 20:20:46 +000049#include "llvm/Support/CommandLine.h"
Torok Edwin30464702009-07-08 20:55:50 +000050#include "llvm/Support/ErrorHandling.h"
Chris Lattnerb23569a2010-04-04 08:18:47 +000051#include "llvm/Support/raw_ostream.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000052#include <cctype>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000053using namespace llvm;
54
Chris Lattner97f06932009-10-19 20:20:46 +000055static cl::opt<bool>
56EnableMCInst("enable-arm-mcinst-printer", cl::Hidden,
57 cl::desc("enable experimental asmprinter gunk in the arm backend"));
58
Chris Lattner95b2c7d2006-12-19 22:59:26 +000059namespace {
Chris Lattner4a071d62009-10-19 17:59:19 +000060 class ARMAsmPrinter : public AsmPrinter {
Evan Chenga8e29892007-01-19 07:51:42 +000061
62 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
63 /// make the right decision when printing asm code for different targets.
64 const ARMSubtarget *Subtarget;
65
66 /// AFI - Keep a pointer to ARMFunctionInfo for the current
Evan Cheng6d63a722008-09-18 07:27:23 +000067 /// MachineFunction.
Evan Chenga8e29892007-01-19 07:51:42 +000068 ARMFunctionInfo *AFI;
69
Evan Cheng6d63a722008-09-18 07:27:23 +000070 /// MCP - Keep a pointer to constantpool entries of the current
71 /// MachineFunction.
72 const MachineConstantPool *MCP;
73
Bill Wendling57f0db82009-02-24 08:30:20 +000074 public:
Chris Lattnerb23569a2010-04-04 08:18:47 +000075 explicit ARMAsmPrinter(TargetMachine &TM, MCStreamer &Streamer)
76 : AsmPrinter(TM, Streamer), AFI(NULL), MCP(NULL) {
Bill Wendling57f0db82009-02-24 08:30:20 +000077 Subtarget = &TM.getSubtarget<ARMSubtarget>();
78 }
79
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000080 virtual const char *getPassName() const {
81 return "ARM Assembly Printer";
82 }
Chris Lattner6a71afa2009-10-19 19:59:05 +000083
Chris Lattner97f06932009-10-19 20:20:46 +000084 void printInstructionThroughMCStreamer(const MachineInstr *MI);
85
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000086
Chris Lattner35c33bd2010-04-04 04:47:45 +000087 void printOperand(const MachineInstr *MI, int OpNum, raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +000088 const char *Modifier = 0);
Chris Lattner35c33bd2010-04-04 04:47:45 +000089 void printSOImmOperand(const MachineInstr *MI, int OpNum, raw_ostream &O);
90 void printSOImm2PartOperand(const MachineInstr *MI, int OpNum,
91 raw_ostream &O);
92 void printSORegOperand(const MachineInstr *MI, int OpNum,
93 raw_ostream &O);
94 void printAddrMode2Operand(const MachineInstr *MI, int OpNum,
95 raw_ostream &O);
96 void printAddrMode2OffsetOperand(const MachineInstr *MI, int OpNum,
97 raw_ostream &O);
98 void printAddrMode3Operand(const MachineInstr *MI, int OpNum,
99 raw_ostream &O);
100 void printAddrMode3OffsetOperand(const MachineInstr *MI, int OpNum,
101 raw_ostream &O);
102 void printAddrMode4Operand(const MachineInstr *MI, int OpNum,raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000103 const char *Modifier = 0);
Chris Lattner35c33bd2010-04-04 04:47:45 +0000104 void printAddrMode5Operand(const MachineInstr *MI, int OpNum,raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000105 const char *Modifier = 0);
Chris Lattner35c33bd2010-04-04 04:47:45 +0000106 void printAddrMode6Operand(const MachineInstr *MI, int OpNum,
107 raw_ostream &O);
108 void printAddrMode6OffsetOperand(const MachineInstr *MI, int OpNum,
109 raw_ostream &O);
Evan Cheng055b0312009-06-29 07:51:04 +0000110 void printAddrModePCOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000111 raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000112 const char *Modifier = 0);
Chris Lattner35c33bd2010-04-04 04:47:45 +0000113 void printBitfieldInvMaskImmOperand (const MachineInstr *MI, int OpNum,
114 raw_ostream &O);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000115
Chris Lattner35c33bd2010-04-04 04:47:45 +0000116 void printThumbS4ImmOperand(const MachineInstr *MI, int OpNum,
117 raw_ostream &O);
118 void printThumbITMask(const MachineInstr *MI, int OpNum, raw_ostream &O);
119 void printThumbAddrModeRROperand(const MachineInstr *MI, int OpNum,
120 raw_ostream &O);
Evan Cheng055b0312009-06-29 07:51:04 +0000121 void printThumbAddrModeRI5Operand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000122 raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000123 unsigned Scale);
Chris Lattner35c33bd2010-04-04 04:47:45 +0000124 void printThumbAddrModeS1Operand(const MachineInstr *MI, int OpNum,
125 raw_ostream &O);
126 void printThumbAddrModeS2Operand(const MachineInstr *MI, int OpNum,
127 raw_ostream &O);
128 void printThumbAddrModeS4Operand(const MachineInstr *MI, int OpNum,
129 raw_ostream &O);
130 void printThumbAddrModeSPOperand(const MachineInstr *MI, int OpNum,
131 raw_ostream &O);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000132
Chris Lattner35c33bd2010-04-04 04:47:45 +0000133 void printT2SOOperand(const MachineInstr *MI, int OpNum, raw_ostream &O);
134 void printT2AddrModeImm12Operand(const MachineInstr *MI, int OpNum,
135 raw_ostream &O);
136 void printT2AddrModeImm8Operand(const MachineInstr *MI, int OpNum,
137 raw_ostream &O);
138 void printT2AddrModeImm8s4Operand(const MachineInstr *MI, int OpNum,
139 raw_ostream &O);
140 void printT2AddrModeImm8OffsetOperand(const MachineInstr *MI, int OpNum,
141 raw_ostream &O);
142 void printT2AddrModeImm8s4OffsetOperand(const MachineInstr *MI, int OpNum,
143 raw_ostream &O) {}
144 void printT2AddrModeSoRegOperand(const MachineInstr *MI, int OpNum,
145 raw_ostream &O);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000146
Chris Lattner35c33bd2010-04-04 04:47:45 +0000147 void printCPSOptionOperand(const MachineInstr *MI, int OpNum,
148 raw_ostream &O) {}
149 void printMSRMaskOperand(const MachineInstr *MI, int OpNum,
150 raw_ostream &O) {}
151 void printNegZeroOperand(const MachineInstr *MI, int OpNum,
152 raw_ostream &O) {}
153 void printPredicateOperand(const MachineInstr *MI, int OpNum,
154 raw_ostream &O);
155 void printMandatoryPredicateOperand(const MachineInstr *MI, int OpNum,
156 raw_ostream &O);
157 void printSBitModifierOperand(const MachineInstr *MI, int OpNum,
158 raw_ostream &O);
159 void printPCLabel(const MachineInstr *MI, int OpNum,
160 raw_ostream &O);
161 void printRegisterList(const MachineInstr *MI, int OpNum,
162 raw_ostream &O);
Evan Cheng055b0312009-06-29 07:51:04 +0000163 void printCPInstOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000164 raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000165 const char *Modifier);
Chris Lattner35c33bd2010-04-04 04:47:45 +0000166 void printJTBlockOperand(const MachineInstr *MI, int OpNum,
167 raw_ostream &O);
168 void printJT2BlockOperand(const MachineInstr *MI, int OpNum,
169 raw_ostream &O);
170 void printTBAddrMode(const MachineInstr *MI, int OpNum,
171 raw_ostream &O);
172 void printNoHashImmediate(const MachineInstr *MI, int OpNum,
173 raw_ostream &O);
174 void printVFPf32ImmOperand(const MachineInstr *MI, int OpNum,
175 raw_ostream &O);
176 void printVFPf64ImmOperand(const MachineInstr *MI, int OpNum,
177 raw_ostream &O);
Evan Chenga8e29892007-01-19 07:51:42 +0000178
Chris Lattner35c33bd2010-04-04 04:47:45 +0000179 void printHex8ImmOperand(const MachineInstr *MI, int OpNum,
180 raw_ostream &O) {
Bob Wilson54c78ef2009-11-06 23:33:28 +0000181 O << "#0x" << utohexstr(MI->getOperand(OpNum).getImm() & 0xff);
182 }
Chris Lattner35c33bd2010-04-04 04:47:45 +0000183 void printHex16ImmOperand(const MachineInstr *MI, int OpNum,
184 raw_ostream &O) {
Bob Wilson54c78ef2009-11-06 23:33:28 +0000185 O << "#0x" << utohexstr(MI->getOperand(OpNum).getImm() & 0xffff);
186 }
Chris Lattner35c33bd2010-04-04 04:47:45 +0000187 void printHex32ImmOperand(const MachineInstr *MI, int OpNum,
188 raw_ostream &O) {
Bob Wilson54c78ef2009-11-06 23:33:28 +0000189 O << "#0x" << utohexstr(MI->getOperand(OpNum).getImm() & 0xffffffff);
190 }
Chris Lattner35c33bd2010-04-04 04:47:45 +0000191 void printHex64ImmOperand(const MachineInstr *MI, int OpNum,
192 raw_ostream &O) {
Bob Wilson54c78ef2009-11-06 23:33:28 +0000193 O << "#0x" << utohexstr(MI->getOperand(OpNum).getImm());
194 }
195
Evan Cheng055b0312009-06-29 07:51:04 +0000196 virtual bool PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000197 unsigned AsmVariant, const char *ExtraCode,
198 raw_ostream &O);
Evan Cheng055b0312009-06-29 07:51:04 +0000199 virtual bool PrintAsmMemoryOperand(const MachineInstr *MI, unsigned OpNum,
Bob Wilson224c2442009-05-19 05:53:42 +0000200 unsigned AsmVariant,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000201 const char *ExtraCode, raw_ostream &O);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000202
Chris Lattner35c33bd2010-04-04 04:47:45 +0000203 void printInstruction(const MachineInstr *MI, raw_ostream &O); // autogen
Chris Lattnerd95148f2009-09-13 20:19:22 +0000204 static const char *getRegisterName(unsigned RegNo);
Chris Lattner05af2612009-09-13 20:08:00 +0000205
Chris Lattnera786cea2010-01-28 01:10:34 +0000206 virtual void EmitInstruction(const MachineInstr *MI);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000207 bool runOnMachineFunction(MachineFunction &F);
Chris Lattnera2406192010-01-28 00:19:24 +0000208
209 virtual void EmitConstantPool() {} // we emit constant pools customly!
Chris Lattner953ebb72010-01-27 23:58:11 +0000210 virtual void EmitFunctionEntryLabel();
Bob Wilson812209a2009-09-30 22:06:26 +0000211 void EmitStartOfAsmFile(Module &M);
Chris Lattner4a071d62009-10-19 17:59:19 +0000212 void EmitEndOfAsmFile(Module &M);
Evan Chenga8e29892007-01-19 07:51:42 +0000213
Chris Lattner0890cf12010-01-25 19:51:38 +0000214 MCSymbol *GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
215 const MachineBasicBlock *MBB) const;
216 MCSymbol *GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const;
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000217
Evan Cheng711b6dc2008-08-08 06:56:16 +0000218 /// EmitMachineConstantPoolValue - Print a machine constantpool value to
219 /// the .s file.
Evan Chenga8e29892007-01-19 07:51:42 +0000220 virtual void EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
Chris Lattner9d7efd32010-04-04 07:05:53 +0000221 SmallString<128> Str;
222 raw_svector_ostream OS(Str);
223 EmitMachineConstantPoolValue(MCPV, OS);
224 OutStreamer.EmitRawText(OS.str());
225 }
226
227 void EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV,
228 raw_ostream &O) {
Chris Lattnerea3cb402010-01-20 07:33:29 +0000229 switch (TM.getTargetData()->getTypeAllocSize(MCPV->getType())) {
230 case 1: O << MAI->getData8bitsDirective(0); break;
231 case 2: O << MAI->getData16bitsDirective(0); break;
232 case 4: O << MAI->getData32bitsDirective(0); break;
233 default: assert(0 && "Unknown CPV size");
234 }
Evan Chenga8e29892007-01-19 07:51:42 +0000235
Evan Cheng711b6dc2008-08-08 06:56:16 +0000236 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +0000237
238 if (ACPV->isLSDA()) {
Chris Lattner9d7efd32010-04-04 07:05:53 +0000239 O << MAI->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber();
Bob Wilson28989a82009-11-02 16:59:06 +0000240 } else if (ACPV->isBlockAddress()) {
Chris Lattner0752cda2010-04-05 16:32:14 +0000241 O << *GetBlockAddressSymbol(ACPV->getBlockAddress());
Bob Wilson28989a82009-11-02 16:59:06 +0000242 } else if (ACPV->isGlobalValue()) {
Dan Gohman46510a72010-04-15 01:51:59 +0000243 const GlobalValue *GV = ACPV->getGV();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000244 bool isIndirect = Subtarget->isTargetDarwin() &&
Evan Cheng63476a82009-09-03 07:04:02 +0000245 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
Evan Chenge4e4ed32009-08-28 23:18:09 +0000246 if (!isIndirect)
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000247 O << *Mang->getSymbol(GV);
Evan Chenge4e4ed32009-08-28 23:18:09 +0000248 else {
249 // FIXME: Remove this when Darwin transition to @GOT like syntax.
Chris Lattner7a2ba942010-01-16 18:37:32 +0000250 MCSymbol *Sym = GetSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
Chris Lattner10b318b2010-01-17 21:43:43 +0000251 O << *Sym;
Chris Lattnerb8f64a72009-10-19 18:49:14 +0000252
253 MachineModuleInfoMachO &MMIMachO =
254 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Bill Wendlingcebae362010-03-10 22:34:10 +0000255 MachineModuleInfoImpl::StubValueTy &StubSym =
Chris Lattnerb8f64a72009-10-19 18:49:14 +0000256 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(Sym) :
257 MMIMachO.getGVStubEntry(Sym);
Bill Wendlingcebae362010-03-10 22:34:10 +0000258 if (StubSym.getPointer() == 0)
259 StubSym = MachineModuleInfoImpl::
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000260 StubValueTy(Mang->getSymbol(GV), !GV->hasInternalLinkage());
Evan Chenge4e4ed32009-08-28 23:18:09 +0000261 }
Bob Wilson28989a82009-11-02 16:59:06 +0000262 } else {
263 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Chris Lattner10b318b2010-01-17 21:43:43 +0000264 O << *GetExternalSymbolSymbol(ACPV->getSymbol());
Bob Wilson28989a82009-11-02 16:59:06 +0000265 }
Jim Grosbache9952212009-09-04 01:38:51 +0000266
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000267 if (ACPV->hasModifier()) O << "(" << ACPV->getModifier() << ")";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000268 if (ACPV->getPCAdjustment() != 0) {
Chris Lattner33adcfb2009-08-22 21:43:10 +0000269 O << "-(" << MAI->getPrivateGlobalPrefix() << "PC"
Evan Chenge7e0d622009-11-06 22:24:13 +0000270 << getFunctionNumber() << "_" << ACPV->getLabelId()
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000271 << "+" << (unsigned)ACPV->getPCAdjustment();
272 if (ACPV->mustAddCurrentAddress())
273 O << "-.";
Chris Lattner8b378752010-01-15 23:26:49 +0000274 O << ')';
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000275 }
Evan Chenga8e29892007-01-19 07:51:42 +0000276 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000277 };
278} // end of anonymous namespace
279
280#include "ARMGenAsmWriter.inc"
281
Chris Lattner953ebb72010-01-27 23:58:11 +0000282void ARMAsmPrinter::EmitFunctionEntryLabel() {
283 if (AFI->isThumbFunction()) {
Chris Lattner9d7efd32010-04-04 07:05:53 +0000284 OutStreamer.EmitRawText(StringRef("\t.code\t16"));
Chris Lattner0752cda2010-04-05 16:32:14 +0000285 if (!Subtarget->isTargetDarwin())
Chris Lattner9d7efd32010-04-04 07:05:53 +0000286 OutStreamer.EmitRawText(StringRef("\t.thumb_func"));
Chris Lattner0752cda2010-04-05 16:32:14 +0000287 else {
288 // This needs to emit to a temporary string to get properly quoted
289 // MCSymbols when they have spaces in them.
290 SmallString<128> Tmp;
291 raw_svector_ostream OS(Tmp);
292 OS << "\t.thumb_func\t" << *CurrentFnSym;
293 OutStreamer.EmitRawText(OS.str());
294 }
Chris Lattner953ebb72010-01-27 23:58:11 +0000295 }
296
297 OutStreamer.EmitLabel(CurrentFnSym);
298}
299
Evan Chenga8e29892007-01-19 07:51:42 +0000300/// runOnMachineFunction - This uses the printInstruction()
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000301/// method to print assembly for each instruction.
302///
303bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Chenga8e29892007-01-19 07:51:42 +0000304 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng6d63a722008-09-18 07:27:23 +0000305 MCP = MF.getConstantPool();
Rafael Espindola4b442b52006-05-23 02:48:20 +0000306
Chris Lattnerd49fe1b2010-01-28 01:28:58 +0000307 return AsmPrinter::runOnMachineFunction(MF);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000308}
309
Evan Cheng055b0312009-06-29 07:51:04 +0000310void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000311 raw_ostream &O, const char *Modifier) {
Evan Cheng055b0312009-06-29 07:51:04 +0000312 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000313 unsigned TF = MO.getTargetFlags();
314
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000315 switch (MO.getType()) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000316 default:
317 assert(0 && "<unknown operand type>");
Bob Wilson5bafff32009-06-22 23:27:02 +0000318 case MachineOperand::MO_Register: {
319 unsigned Reg = MO.getReg();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000320 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
321 if (Modifier && strcmp(Modifier, "dregpair") == 0) {
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000322 unsigned DRegLo = TM.getRegisterInfo()->getSubReg(Reg, ARM::dsub_0);
323 unsigned DRegHi = TM.getRegisterInfo()->getSubReg(Reg, ARM::dsub_1);
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000324 O << '{'
325 << getRegisterName(DRegLo) << ',' << getRegisterName(DRegHi)
326 << '}';
327 } else if (Modifier && strcmp(Modifier, "lane") == 0) {
328 unsigned RegNum = ARMRegisterInfo::getRegisterNumbering(Reg);
Chris Lattner9d1c1ad2010-04-04 18:06:11 +0000329 unsigned DReg =
Jakob Stoklund Olesene00fa642010-05-25 00:15:15 +0000330 TM.getRegisterInfo()->getMatchingSuperReg(Reg,
331 RegNum & 1 ? ARM::ssub_1 : ARM::ssub_0, &ARM::DPR_VFP2RegClass);
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000332 O << getRegisterName(DReg) << '[' << (RegNum & 1) << ']';
333 } else {
Anton Korobeynikove8ea0112009-11-07 15:20:32 +0000334 assert(!MO.getSubReg() && "Subregs should be eliminated!");
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000335 O << getRegisterName(Reg);
336 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000337 break;
Bob Wilson5bafff32009-06-22 23:27:02 +0000338 }
Evan Chenga8e29892007-01-19 07:51:42 +0000339 case MachineOperand::MO_Immediate: {
Evan Cheng5adb66a2009-09-28 09:14:39 +0000340 int64_t Imm = MO.getImm();
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000341 O << '#';
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000342 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
343 (TF & ARMII::MO_LO16))
344 O << ":lower16:";
345 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
346 (TF & ARMII::MO_HI16))
347 O << ":upper16:";
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000348 O << Imm;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000349 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000350 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000351 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000352 O << *MO.getMBB()->getSymbol();
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000353 return;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000354 case MachineOperand::MO_GlobalAddress: {
Evan Chenga8e29892007-01-19 07:51:42 +0000355 bool isCallOp = Modifier && !strcmp(Modifier, "call");
Dan Gohman46510a72010-04-15 01:51:59 +0000356 const GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000357
358 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
359 (TF & ARMII::MO_LO16))
360 O << ":lower16:";
361 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
362 (TF & ARMII::MO_HI16))
363 O << ":upper16:";
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000364 O << *Mang->getSymbol(GV);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000365
Chris Lattner0c08d092010-04-03 22:28:33 +0000366 printOffset(MO.getOffset(), O);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000367
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000368 if (isCallOp && Subtarget->isTargetELF() &&
369 TM.getRelocationModel() == Reloc::PIC_)
370 O << "(PLT)";
Evan Chenga8e29892007-01-19 07:51:42 +0000371 break;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000372 }
Evan Chenga8e29892007-01-19 07:51:42 +0000373 case MachineOperand::MO_ExternalSymbol: {
374 bool isCallOp = Modifier && !strcmp(Modifier, "call");
Chris Lattner10b318b2010-01-17 21:43:43 +0000375 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Chris Lattner09533a42010-01-13 08:08:33 +0000376
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000377 if (isCallOp && Subtarget->isTargetELF() &&
378 TM.getRelocationModel() == Reloc::PIC_)
379 O << "(PLT)";
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000380 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000381 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000382 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000383 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000384 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000385 case MachineOperand::MO_JumpTableIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000386 O << *GetJTISymbol(MO.getIndex());
Evan Chenga8e29892007-01-19 07:51:42 +0000387 break;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000388 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000389}
390
Chris Lattner35c33bd2010-04-04 04:47:45 +0000391static void printSOImm(raw_ostream &O, int64_t V, bool VerboseAsm,
Chris Lattner33adcfb2009-08-22 21:43:10 +0000392 const MCAsmInfo *MAI) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000393 // Break it up into two parts that make up a shifter immediate.
394 V = ARM_AM::getSOImmVal(V);
395 assert(V != -1 && "Not a valid so_imm value!");
396
Evan Chengc70d1842007-03-20 08:11:30 +0000397 unsigned Imm = ARM_AM::getSOImmValImm(V);
398 unsigned Rot = ARM_AM::getSOImmValRot(V);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000399
Evan Chenga8e29892007-01-19 07:51:42 +0000400 // Print low-level immediate formation info, per
401 // A5.1.3: "Data-processing operands - Immediate".
402 if (Rot) {
403 O << "#" << Imm << ", " << Rot;
404 // Pretty printed version.
Evan Cheng39382422009-10-28 01:44:26 +0000405 if (VerboseAsm) {
Chris Lattner35c33bd2010-04-04 04:47:45 +0000406 O << "\t" << MAI->getCommentString() << ' ';
Evan Cheng39382422009-10-28 01:44:26 +0000407 O << (int)ARM_AM::rotr32(Imm, Rot);
408 }
Evan Chenga8e29892007-01-19 07:51:42 +0000409 } else {
410 O << "#" << Imm;
411 }
412}
413
Evan Chengc70d1842007-03-20 08:11:30 +0000414/// printSOImmOperand - SOImm is 4-bit rotate amount in bits 8-11 with 8-bit
415/// immediate in bits 0-7.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000416void ARMAsmPrinter::printSOImmOperand(const MachineInstr *MI, int OpNum,
417 raw_ostream &O) {
Evan Chengc70d1842007-03-20 08:11:30 +0000418 const MachineOperand &MO = MI->getOperand(OpNum);
Dan Gohmand735b802008-10-03 15:45:36 +0000419 assert(MO.isImm() && "Not a valid so_imm value!");
Chris Lattner3f53c832010-04-04 18:52:31 +0000420 printSOImm(O, MO.getImm(), isVerbose(), MAI);
Evan Chengc70d1842007-03-20 08:11:30 +0000421}
422
Evan Cheng90922132008-11-06 02:25:39 +0000423/// printSOImm2PartOperand - SOImm is broken into two pieces using a 'mov'
424/// followed by an 'orr' to materialize.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000425void ARMAsmPrinter::printSOImm2PartOperand(const MachineInstr *MI, int OpNum,
426 raw_ostream &O) {
Evan Chengc70d1842007-03-20 08:11:30 +0000427 const MachineOperand &MO = MI->getOperand(OpNum);
Dan Gohmand735b802008-10-03 15:45:36 +0000428 assert(MO.isImm() && "Not a valid so_imm value!");
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000429 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO.getImm());
430 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO.getImm());
Chris Lattner3f53c832010-04-04 18:52:31 +0000431 printSOImm(O, V1, isVerbose(), MAI);
Evan Cheng5e148a32007-06-05 18:55:18 +0000432 O << "\n\torr";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000433 printPredicateOperand(MI, 2, O);
Evan Cheng162e3092009-10-26 23:45:59 +0000434 O << "\t";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000435 printOperand(MI, 0, O);
Evan Chengc70d1842007-03-20 08:11:30 +0000436 O << ", ";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000437 printOperand(MI, 0, O);
Evan Chengc70d1842007-03-20 08:11:30 +0000438 O << ", ";
Chris Lattner3f53c832010-04-04 18:52:31 +0000439 printSOImm(O, V2, isVerbose(), MAI);
Evan Chengc70d1842007-03-20 08:11:30 +0000440}
441
Evan Chenga8e29892007-01-19 07:51:42 +0000442// so_reg is a 4-operand unit corresponding to register forms of the A5.1
443// "Addressing Mode 1 - Data-processing operands" forms. This includes:
Evan Cheng9cb9e672009-06-27 02:26:13 +0000444// REG 0 0 - e.g. R5
445// REG REG 0,SH_OPC - e.g. R5, ROR R3
Evan Chenga8e29892007-01-19 07:51:42 +0000446// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000447void ARMAsmPrinter::printSORegOperand(const MachineInstr *MI, int Op,
448 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000449 const MachineOperand &MO1 = MI->getOperand(Op);
450 const MachineOperand &MO2 = MI->getOperand(Op+1);
451 const MachineOperand &MO3 = MI->getOperand(Op+2);
452
Chris Lattner762ccea2009-09-13 20:31:40 +0000453 O << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000454
455 // Print the shift opc.
456 O << ", "
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000457 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000458 << " ";
459
460 if (MO2.getReg()) {
Chris Lattner762ccea2009-09-13 20:31:40 +0000461 O << getRegisterName(MO2.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000462 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
463 } else {
464 O << "#" << ARM_AM::getSORegOffset(MO3.getImm());
465 }
466}
467
Chris Lattner35c33bd2010-04-04 04:47:45 +0000468void ARMAsmPrinter::printAddrMode2Operand(const MachineInstr *MI, int Op,
469 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000470 const MachineOperand &MO1 = MI->getOperand(Op);
471 const MachineOperand &MO2 = MI->getOperand(Op+1);
472 const MachineOperand &MO3 = MI->getOperand(Op+2);
473
Dan Gohmand735b802008-10-03 15:45:36 +0000474 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000475 printOperand(MI, Op, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000476 return;
477 }
478
Chris Lattner762ccea2009-09-13 20:31:40 +0000479 O << "[" << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000480
481 if (!MO2.getReg()) {
Johnny Chen9e088762010-03-17 17:52:21 +0000482 if (ARM_AM::getAM2Offset(MO3.getImm())) // Don't print +0.
Evan Chenga8e29892007-01-19 07:51:42 +0000483 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000484 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000485 << ARM_AM::getAM2Offset(MO3.getImm());
486 O << "]";
487 return;
488 }
489
490 O << ", "
Johnny Chen9e088762010-03-17 17:52:21 +0000491 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
Chris Lattner762ccea2009-09-13 20:31:40 +0000492 << getRegisterName(MO2.getReg());
Jim Grosbache9952212009-09-04 01:38:51 +0000493
Evan Chenga8e29892007-01-19 07:51:42 +0000494 if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm()))
495 O << ", "
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000496 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000497 << " #" << ShImm;
498 O << "]";
499}
500
Chris Lattner35c33bd2010-04-04 04:47:45 +0000501void ARMAsmPrinter::printAddrMode2OffsetOperand(const MachineInstr *MI, int Op,
502 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000503 const MachineOperand &MO1 = MI->getOperand(Op);
504 const MachineOperand &MO2 = MI->getOperand(Op+1);
505
506 if (!MO1.getReg()) {
Evan Chengbdc98692007-05-03 23:30:36 +0000507 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
Evan Chengbdc98692007-05-03 23:30:36 +0000508 O << "#"
Johnny Chen9e088762010-03-17 17:52:21 +0000509 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
Evan Chengbdc98692007-05-03 23:30:36 +0000510 << ImmOffs;
Evan Chenga8e29892007-01-19 07:51:42 +0000511 return;
512 }
513
Johnny Chen9e088762010-03-17 17:52:21 +0000514 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
Chris Lattner762ccea2009-09-13 20:31:40 +0000515 << getRegisterName(MO1.getReg());
Jim Grosbache9952212009-09-04 01:38:51 +0000516
Evan Chenga8e29892007-01-19 07:51:42 +0000517 if (unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm()))
518 O << ", "
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000519 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO2.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000520 << " #" << ShImm;
521}
522
Chris Lattner35c33bd2010-04-04 04:47:45 +0000523void ARMAsmPrinter::printAddrMode3Operand(const MachineInstr *MI, int Op,
524 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000525 const MachineOperand &MO1 = MI->getOperand(Op);
526 const MachineOperand &MO2 = MI->getOperand(Op+1);
527 const MachineOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbache9952212009-09-04 01:38:51 +0000528
Dan Gohman6f0d0242008-02-10 18:45:23 +0000529 assert(TargetRegisterInfo::isPhysicalRegister(MO1.getReg()));
Chris Lattner762ccea2009-09-13 20:31:40 +0000530 O << "[" << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000531
532 if (MO2.getReg()) {
533 O << ", "
534 << (char)ARM_AM::getAM3Op(MO3.getImm())
Chris Lattner762ccea2009-09-13 20:31:40 +0000535 << getRegisterName(MO2.getReg())
Evan Chenga8e29892007-01-19 07:51:42 +0000536 << "]";
537 return;
538 }
Jim Grosbache9952212009-09-04 01:38:51 +0000539
Evan Chenga8e29892007-01-19 07:51:42 +0000540 if (unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm()))
541 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000542 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000543 << ImmOffs;
544 O << "]";
545}
546
Chris Lattner35c33bd2010-04-04 04:47:45 +0000547void ARMAsmPrinter::printAddrMode3OffsetOperand(const MachineInstr *MI, int Op,
548 raw_ostream &O){
Evan Chenga8e29892007-01-19 07:51:42 +0000549 const MachineOperand &MO1 = MI->getOperand(Op);
550 const MachineOperand &MO2 = MI->getOperand(Op+1);
551
552 if (MO1.getReg()) {
553 O << (char)ARM_AM::getAM3Op(MO2.getImm())
Chris Lattner762ccea2009-09-13 20:31:40 +0000554 << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000555 return;
556 }
557
558 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
559 O << "#"
Johnny Chen9e088762010-03-17 17:52:21 +0000560 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000561 << ImmOffs;
562}
Jim Grosbache9952212009-09-04 01:38:51 +0000563
Evan Chenga8e29892007-01-19 07:51:42 +0000564void ARMAsmPrinter::printAddrMode4Operand(const MachineInstr *MI, int Op,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000565 raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000566 const char *Modifier) {
Evan Chenga8e29892007-01-19 07:51:42 +0000567 const MachineOperand &MO2 = MI->getOperand(Op+1);
568 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
569 if (Modifier && strcmp(Modifier, "submode") == 0) {
Bob Wilsonea7f22c2010-03-16 16:19:07 +0000570 O << ARM_AM::getAMSubModeStr(Mode);
Evan Chengd77c7ab2009-08-07 21:19:10 +0000571 } else if (Modifier && strcmp(Modifier, "wide") == 0) {
572 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
573 if (Mode == ARM_AM::ia)
574 O << ".w";
Evan Chenga8e29892007-01-19 07:51:42 +0000575 } else {
Chris Lattner35c33bd2010-04-04 04:47:45 +0000576 printOperand(MI, Op, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000577 }
578}
579
580void ARMAsmPrinter::printAddrMode5Operand(const MachineInstr *MI, int Op,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000581 raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000582 const char *Modifier) {
583 const MachineOperand &MO1 = MI->getOperand(Op);
584 const MachineOperand &MO2 = MI->getOperand(Op+1);
585
Dan Gohmand735b802008-10-03 15:45:36 +0000586 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000587 printOperand(MI, Op, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000588 return;
589 }
Jim Grosbache9952212009-09-04 01:38:51 +0000590
Dan Gohman6f0d0242008-02-10 18:45:23 +0000591 assert(TargetRegisterInfo::isPhysicalRegister(MO1.getReg()));
Evan Chenga8e29892007-01-19 07:51:42 +0000592
593 if (Modifier && strcmp(Modifier, "submode") == 0) {
594 ARM_AM::AMSubMode Mode = ARM_AM::getAM5SubMode(MO2.getImm());
Jim Grosbache5165492009-11-09 00:11:35 +0000595 O << ARM_AM::getAMSubModeStr(Mode);
Evan Chenga8e29892007-01-19 07:51:42 +0000596 return;
597 } else if (Modifier && strcmp(Modifier, "base") == 0) {
598 // Used for FSTM{D|S} and LSTM{D|S} operations.
Chris Lattner762ccea2009-09-13 20:31:40 +0000599 O << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000600 return;
601 }
Jim Grosbache9952212009-09-04 01:38:51 +0000602
Chris Lattner762ccea2009-09-13 20:31:40 +0000603 O << "[" << getRegisterName(MO1.getReg());
Jim Grosbache9952212009-09-04 01:38:51 +0000604
Evan Chenga8e29892007-01-19 07:51:42 +0000605 if (unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm())) {
606 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000607 << ARM_AM::getAddrOpcStr(ARM_AM::getAM5Op(MO2.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000608 << ImmOffs*4;
609 }
610 O << "]";
611}
612
Chris Lattner35c33bd2010-04-04 04:47:45 +0000613void ARMAsmPrinter::printAddrMode6Operand(const MachineInstr *MI, int Op,
614 raw_ostream &O) {
Bob Wilson8b024a52009-07-01 23:16:05 +0000615 const MachineOperand &MO1 = MI->getOperand(Op);
616 const MachineOperand &MO2 = MI->getOperand(Op+1);
Bob Wilson8b024a52009-07-01 23:16:05 +0000617
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000618 O << "[" << getRegisterName(MO1.getReg());
Bob Wilson226036e2010-03-20 22:13:40 +0000619 if (MO2.getImm()) {
Anton Korobeynikovbce3dbd2009-11-17 20:04:59 +0000620 // FIXME: Both darwin as and GNU as violate ARM docs here.
Bob Wilson226036e2010-03-20 22:13:40 +0000621 O << ", :" << MO2.getImm();
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000622 }
623 O << "]";
Bob Wilson226036e2010-03-20 22:13:40 +0000624}
Bob Wilsona43e6bf2010-03-16 23:01:13 +0000625
Chris Lattner35c33bd2010-04-04 04:47:45 +0000626void ARMAsmPrinter::printAddrMode6OffsetOperand(const MachineInstr *MI, int Op,
627 raw_ostream &O){
Bob Wilson226036e2010-03-20 22:13:40 +0000628 const MachineOperand &MO = MI->getOperand(Op);
629 if (MO.getReg() == 0)
630 O << "!";
631 else
632 O << ", " << getRegisterName(MO.getReg());
Bob Wilson8b024a52009-07-01 23:16:05 +0000633}
634
Evan Chenga8e29892007-01-19 07:51:42 +0000635void ARMAsmPrinter::printAddrModePCOperand(const MachineInstr *MI, int Op,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000636 raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000637 const char *Modifier) {
638 if (Modifier && strcmp(Modifier, "label") == 0) {
Chris Lattner35c33bd2010-04-04 04:47:45 +0000639 printPCLabel(MI, Op+1, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000640 return;
641 }
642
643 const MachineOperand &MO1 = MI->getOperand(Op);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000644 assert(TargetRegisterInfo::isPhysicalRegister(MO1.getReg()));
Johnny Chen9e088762010-03-17 17:52:21 +0000645 O << "[pc, " << getRegisterName(MO1.getReg()) << "]";
Evan Chenga8e29892007-01-19 07:51:42 +0000646}
647
648void
Chris Lattner35c33bd2010-04-04 04:47:45 +0000649ARMAsmPrinter::printBitfieldInvMaskImmOperand(const MachineInstr *MI, int Op,
650 raw_ostream &O) {
Evan Chengf49810c2009-06-23 17:48:47 +0000651 const MachineOperand &MO = MI->getOperand(Op);
652 uint32_t v = ~MO.getImm();
Evan Cheng9e03cbe2009-06-25 22:04:44 +0000653 int32_t lsb = CountTrailingZeros_32(v);
Nick Lewyckyb825aaa2009-06-24 01:08:42 +0000654 int32_t width = (32 - CountLeadingZeros_32 (v)) - lsb;
Evan Chengf49810c2009-06-23 17:48:47 +0000655 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
656 O << "#" << lsb << ", #" << width;
657}
658
Evan Cheng055b0312009-06-29 07:51:04 +0000659//===--------------------------------------------------------------------===//
660
Chris Lattner35c33bd2010-04-04 04:47:45 +0000661void ARMAsmPrinter::printThumbS4ImmOperand(const MachineInstr *MI, int Op,
662 raw_ostream &O) {
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000663 O << "#" << MI->getOperand(Op).getImm() * 4;
664}
665
Evan Chengf49810c2009-06-23 17:48:47 +0000666void
Chris Lattner35c33bd2010-04-04 04:47:45 +0000667ARMAsmPrinter::printThumbITMask(const MachineInstr *MI, int Op,
668 raw_ostream &O) {
Evan Chenge5564742009-07-09 23:43:36 +0000669 // (3 - the number of trailing zeros) is the number of then / else.
670 unsigned Mask = MI->getOperand(Op).getImm();
Johnny Chen9e088762010-03-17 17:52:21 +0000671 unsigned CondBit0 = Mask >> 4 & 1;
Evan Chenge5564742009-07-09 23:43:36 +0000672 unsigned NumTZ = CountTrailingZeros_32(Mask);
673 assert(NumTZ <= 3 && "Invalid IT mask!");
Evan Cheng06e16582009-07-10 01:54:42 +0000674 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
Johnny Chen9e088762010-03-17 17:52:21 +0000675 bool T = ((Mask >> Pos) & 1) == CondBit0;
Evan Chenge5564742009-07-09 23:43:36 +0000676 if (T)
677 O << 't';
678 else
679 O << 'e';
680 }
681}
682
683void
Chris Lattner35c33bd2010-04-04 04:47:45 +0000684ARMAsmPrinter::printThumbAddrModeRROperand(const MachineInstr *MI, int Op,
685 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000686 const MachineOperand &MO1 = MI->getOperand(Op);
687 const MachineOperand &MO2 = MI->getOperand(Op+1);
Chris Lattner762ccea2009-09-13 20:31:40 +0000688 O << "[" << getRegisterName(MO1.getReg());
689 O << ", " << getRegisterName(MO2.getReg()) << "]";
Evan Chenga8e29892007-01-19 07:51:42 +0000690}
691
692void
693ARMAsmPrinter::printThumbAddrModeRI5Operand(const MachineInstr *MI, int Op,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000694 raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000695 unsigned Scale) {
696 const MachineOperand &MO1 = MI->getOperand(Op);
Evan Chengcea117d2007-01-30 02:35:32 +0000697 const MachineOperand &MO2 = MI->getOperand(Op+1);
698 const MachineOperand &MO3 = MI->getOperand(Op+2);
Evan Chenga8e29892007-01-19 07:51:42 +0000699
Dan Gohmand735b802008-10-03 15:45:36 +0000700 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000701 printOperand(MI, Op, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000702 return;
703 }
704
Chris Lattner762ccea2009-09-13 20:31:40 +0000705 O << "[" << getRegisterName(MO1.getReg());
Evan Chengcea117d2007-01-30 02:35:32 +0000706 if (MO3.getReg())
Chris Lattner762ccea2009-09-13 20:31:40 +0000707 O << ", " << getRegisterName(MO3.getReg());
Evan Cheng4b6bbe12009-11-10 19:48:13 +0000708 else if (unsigned ImmOffs = MO2.getImm())
Johnny Chen9e088762010-03-17 17:52:21 +0000709 O << ", #" << ImmOffs * Scale;
Evan Chenga8e29892007-01-19 07:51:42 +0000710 O << "]";
711}
712
713void
Chris Lattner35c33bd2010-04-04 04:47:45 +0000714ARMAsmPrinter::printThumbAddrModeS1Operand(const MachineInstr *MI, int Op,
715 raw_ostream &O) {
716 printThumbAddrModeRI5Operand(MI, Op, O, 1);
Evan Chenga8e29892007-01-19 07:51:42 +0000717}
718void
Chris Lattner35c33bd2010-04-04 04:47:45 +0000719ARMAsmPrinter::printThumbAddrModeS2Operand(const MachineInstr *MI, int Op,
720 raw_ostream &O) {
721 printThumbAddrModeRI5Operand(MI, Op, O, 2);
Evan Chenga8e29892007-01-19 07:51:42 +0000722}
723void
Chris Lattner35c33bd2010-04-04 04:47:45 +0000724ARMAsmPrinter::printThumbAddrModeS4Operand(const MachineInstr *MI, int Op,
725 raw_ostream &O) {
726 printThumbAddrModeRI5Operand(MI, Op, O, 4);
Evan Chenga8e29892007-01-19 07:51:42 +0000727}
728
Chris Lattner35c33bd2010-04-04 04:47:45 +0000729void ARMAsmPrinter::printThumbAddrModeSPOperand(const MachineInstr *MI,int Op,
730 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000731 const MachineOperand &MO1 = MI->getOperand(Op);
732 const MachineOperand &MO2 = MI->getOperand(Op+1);
Chris Lattner762ccea2009-09-13 20:31:40 +0000733 O << "[" << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000734 if (unsigned ImmOffs = MO2.getImm())
Johnny Chen9e088762010-03-17 17:52:21 +0000735 O << ", #" << ImmOffs*4;
Evan Chenga8e29892007-01-19 07:51:42 +0000736 O << "]";
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000737}
738
Evan Cheng055b0312009-06-29 07:51:04 +0000739//===--------------------------------------------------------------------===//
740
Evan Cheng9cb9e672009-06-27 02:26:13 +0000741// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
742// register with shift forms.
743// REG 0 0 - e.g. R5
744// REG IMM, SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000745void ARMAsmPrinter::printT2SOOperand(const MachineInstr *MI, int OpNum,
746 raw_ostream &O) {
Evan Cheng9cb9e672009-06-27 02:26:13 +0000747 const MachineOperand &MO1 = MI->getOperand(OpNum);
748 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
749
750 unsigned Reg = MO1.getReg();
751 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Chris Lattner762ccea2009-09-13 20:31:40 +0000752 O << getRegisterName(Reg);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000753
754 // Print the shift opc.
755 O << ", "
756 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO2.getImm()))
757 << " ";
758
759 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
760 O << "#" << ARM_AM::getSORegOffset(MO2.getImm());
761}
762
Evan Cheng055b0312009-06-29 07:51:04 +0000763void ARMAsmPrinter::printT2AddrModeImm12Operand(const MachineInstr *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000764 int OpNum,
765 raw_ostream &O) {
Evan Cheng055b0312009-06-29 07:51:04 +0000766 const MachineOperand &MO1 = MI->getOperand(OpNum);
767 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000768
Chris Lattner762ccea2009-09-13 20:31:40 +0000769 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000770
771 unsigned OffImm = MO2.getImm();
772 if (OffImm) // Don't print +0.
Johnny Chen9e088762010-03-17 17:52:21 +0000773 O << ", #" << OffImm;
Evan Cheng055b0312009-06-29 07:51:04 +0000774 O << "]";
775}
776
777void ARMAsmPrinter::printT2AddrModeImm8Operand(const MachineInstr *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000778 int OpNum,
779 raw_ostream &O) {
Evan Cheng055b0312009-06-29 07:51:04 +0000780 const MachineOperand &MO1 = MI->getOperand(OpNum);
781 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
782
Chris Lattner762ccea2009-09-13 20:31:40 +0000783 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000784
785 int32_t OffImm = (int32_t)MO2.getImm();
786 // Don't print +0.
787 if (OffImm < 0)
788 O << ", #-" << -OffImm;
789 else if (OffImm > 0)
Johnny Chen9e088762010-03-17 17:52:21 +0000790 O << ", #" << OffImm;
Evan Cheng055b0312009-06-29 07:51:04 +0000791 O << "]";
792}
793
Evan Cheng5c874172009-07-09 22:21:59 +0000794void ARMAsmPrinter::printT2AddrModeImm8s4Operand(const MachineInstr *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000795 int OpNum,
796 raw_ostream &O) {
Evan Cheng5c874172009-07-09 22:21:59 +0000797 const MachineOperand &MO1 = MI->getOperand(OpNum);
798 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
799
Chris Lattner762ccea2009-09-13 20:31:40 +0000800 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng5c874172009-07-09 22:21:59 +0000801
802 int32_t OffImm = (int32_t)MO2.getImm() / 4;
803 // Don't print +0.
804 if (OffImm < 0)
Evan Chenga64ce452009-11-19 06:31:26 +0000805 O << ", #-" << -OffImm * 4;
Evan Cheng5c874172009-07-09 22:21:59 +0000806 else if (OffImm > 0)
Johnny Chen9e088762010-03-17 17:52:21 +0000807 O << ", #" << OffImm * 4;
Evan Cheng5c874172009-07-09 22:21:59 +0000808 O << "]";
809}
810
Evan Chenge88d5ce2009-07-02 07:28:31 +0000811void ARMAsmPrinter::printT2AddrModeImm8OffsetOperand(const MachineInstr *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000812 int OpNum,
813 raw_ostream &O) {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000814 const MachineOperand &MO1 = MI->getOperand(OpNum);
815 int32_t OffImm = (int32_t)MO1.getImm();
816 // Don't print +0.
817 if (OffImm < 0)
818 O << "#-" << -OffImm;
819 else if (OffImm > 0)
Johnny Chen9e088762010-03-17 17:52:21 +0000820 O << "#" << OffImm;
821}
822
Evan Cheng055b0312009-06-29 07:51:04 +0000823void ARMAsmPrinter::printT2AddrModeSoRegOperand(const MachineInstr *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000824 int OpNum,
825 raw_ostream &O) {
Evan Cheng055b0312009-06-29 07:51:04 +0000826 const MachineOperand &MO1 = MI->getOperand(OpNum);
827 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
828 const MachineOperand &MO3 = MI->getOperand(OpNum+2);
829
Chris Lattner762ccea2009-09-13 20:31:40 +0000830 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000831
Evan Cheng3a214252009-08-11 08:52:18 +0000832 assert(MO2.getReg() && "Invalid so_reg load / store address!");
Chris Lattner762ccea2009-09-13 20:31:40 +0000833 O << ", " << getRegisterName(MO2.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000834
Evan Cheng3a214252009-08-11 08:52:18 +0000835 unsigned ShAmt = MO3.getImm();
836 if (ShAmt) {
837 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
838 O << ", lsl #" << ShAmt;
Evan Cheng055b0312009-06-29 07:51:04 +0000839 }
840 O << "]";
841}
842
843
844//===--------------------------------------------------------------------===//
845
Chris Lattner35c33bd2010-04-04 04:47:45 +0000846void ARMAsmPrinter::printPredicateOperand(const MachineInstr *MI, int OpNum,
847 raw_ostream &O) {
Evan Cheng055b0312009-06-29 07:51:04 +0000848 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
Evan Cheng44bec522007-05-15 01:29:07 +0000849 if (CC != ARMCC::AL)
850 O << ARMCondCodeToString(CC);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000851}
852
Johnny Chen9d3acaa2010-03-02 17:57:15 +0000853void ARMAsmPrinter::printMandatoryPredicateOperand(const MachineInstr *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000854 int OpNum,
855 raw_ostream &O) {
Johnny Chen9d3acaa2010-03-02 17:57:15 +0000856 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
857 O << ARMCondCodeToString(CC);
858}
859
Chris Lattner35c33bd2010-04-04 04:47:45 +0000860void ARMAsmPrinter::printSBitModifierOperand(const MachineInstr *MI, int OpNum,
861 raw_ostream &O){
Evan Cheng055b0312009-06-29 07:51:04 +0000862 unsigned Reg = MI->getOperand(OpNum).getReg();
Evan Chengdfb2eba2007-07-06 01:01:34 +0000863 if (Reg) {
864 assert(Reg == ARM::CPSR && "Expect ARM CPSR register!");
865 O << 's';
866 }
867}
868
Chris Lattner35c33bd2010-04-04 04:47:45 +0000869void ARMAsmPrinter::printPCLabel(const MachineInstr *MI, int OpNum,
870 raw_ostream &O) {
Evan Cheng055b0312009-06-29 07:51:04 +0000871 int Id = (int)MI->getOperand(OpNum).getImm();
Evan Chenge7e0d622009-11-06 22:24:13 +0000872 O << MAI->getPrivateGlobalPrefix()
873 << "PC" << getFunctionNumber() << "_" << Id;
Evan Chenga8e29892007-01-19 07:51:42 +0000874}
875
Chris Lattner35c33bd2010-04-04 04:47:45 +0000876void ARMAsmPrinter::printRegisterList(const MachineInstr *MI, int OpNum,
877 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000878 O << "{";
Bob Wilson815baeb2010-03-13 01:08:20 +0000879 for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) {
Evan Cheng4b322e52009-08-11 21:11:32 +0000880 if (MI->getOperand(i).isImplicit())
881 continue;
Bob Wilson815baeb2010-03-13 01:08:20 +0000882 if ((int)i != OpNum) O << ", ";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000883 printOperand(MI, i, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000884 }
885 O << "}";
886}
887
Evan Cheng055b0312009-06-29 07:51:04 +0000888void ARMAsmPrinter::printCPInstOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000889 raw_ostream &O, const char *Modifier) {
Evan Chenga8e29892007-01-19 07:51:42 +0000890 assert(Modifier && "This operand only works with a modifier!");
891 // There are two aspects to a CONSTANTPOOL_ENTRY operand, the label and the
892 // data itself.
893 if (!strcmp(Modifier, "label")) {
Evan Cheng055b0312009-06-29 07:51:04 +0000894 unsigned ID = MI->getOperand(OpNum).getImm();
Chris Lattner8e089a92010-02-10 00:36:00 +0000895 OutStreamer.EmitLabel(GetCPISymbol(ID));
Evan Chenga8e29892007-01-19 07:51:42 +0000896 } else {
897 assert(!strcmp(Modifier, "cpentry") && "Unknown modifier for CPE");
Evan Cheng055b0312009-06-29 07:51:04 +0000898 unsigned CPI = MI->getOperand(OpNum).getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +0000899
Evan Cheng6d63a722008-09-18 07:27:23 +0000900 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPI];
Jim Grosbache9952212009-09-04 01:38:51 +0000901
Evan Cheng711b6dc2008-08-08 06:56:16 +0000902 if (MCPE.isMachineConstantPoolEntry()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000903 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
Evan Cheng711b6dc2008-08-08 06:56:16 +0000904 } else {
Evan Chenga8e29892007-01-19 07:51:42 +0000905 EmitGlobalConstant(MCPE.Val.ConstVal);
Lauro Ramos Venancio305b8a52007-04-25 14:50:40 +0000906 }
Evan Chenga8e29892007-01-19 07:51:42 +0000907 }
908}
909
Chris Lattner0890cf12010-01-25 19:51:38 +0000910MCSymbol *ARMAsmPrinter::
911GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
912 const MachineBasicBlock *MBB) const {
913 SmallString<60> Name;
914 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix()
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000915 << getFunctionNumber() << '_' << uid << '_' << uid2
Chris Lattner0890cf12010-01-25 19:51:38 +0000916 << "_set_" << MBB->getNumber();
Chris Lattner9b97a732010-03-30 18:10:53 +0000917 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattner0890cf12010-01-25 19:51:38 +0000918}
919
920MCSymbol *ARMAsmPrinter::
921GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
922 SmallString<60> Name;
923 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "JTI"
Chris Lattner281e7762010-01-25 23:28:03 +0000924 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner9b97a732010-03-30 18:10:53 +0000925 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000926}
927
Chris Lattner35c33bd2010-04-04 04:47:45 +0000928void ARMAsmPrinter::printJTBlockOperand(const MachineInstr *MI, int OpNum,
929 raw_ostream &O) {
Evan Cheng66ac5312009-07-25 00:33:29 +0000930 assert(!Subtarget->isThumb2() && "Thumb2 should use double-jump jumptables!");
931
Evan Cheng055b0312009-06-29 07:51:04 +0000932 const MachineOperand &MO1 = MI->getOperand(OpNum);
933 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
Chris Lattner1b46f432010-01-23 07:00:21 +0000934
Chris Lattner8aa797a2007-12-30 23:10:15 +0000935 unsigned JTI = MO1.getIndex();
Chris Lattner0890cf12010-01-25 19:51:38 +0000936 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
Chris Lattner03335352010-04-05 17:52:31 +0000937 // Can't use EmitLabel until instprinter happens, label comes out in the wrong
938 // order.
939 O << *JTISymbol << ":\n";
Evan Chenga8e29892007-01-19 07:51:42 +0000940
Chris Lattner33adcfb2009-08-22 21:43:10 +0000941 const char *JTEntryDirective = MAI->getData32bitsDirective();
Evan Chenga8e29892007-01-19 07:51:42 +0000942
Dan Gohman45426112008-07-07 20:06:06 +0000943 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
Evan Chenga8e29892007-01-19 07:51:42 +0000944 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
945 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Chris Lattnercee63322010-01-26 20:40:54 +0000946 bool UseSet= MAI->hasSetDirective() && TM.getRelocationModel() == Reloc::PIC_;
Evan Chengc324ecb2009-07-24 18:19:46 +0000947 SmallPtrSet<MachineBasicBlock*, 8> JTSets;
Evan Chenga8e29892007-01-19 07:51:42 +0000948 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
949 MachineBasicBlock *MBB = JTBBs[i];
Evan Cheng66ac5312009-07-25 00:33:29 +0000950 bool isNew = JTSets.insert(MBB);
951
Chris Lattner0890cf12010-01-25 19:51:38 +0000952 if (UseSet && isNew) {
Chris Lattnercee63322010-01-26 20:40:54 +0000953 O << "\t.set\t"
Jim Grosbach1f9b48a2010-01-25 23:50:13 +0000954 << *GetARMSetPICJumpTableLabel2(JTI, MO2.getImm(), MBB) << ','
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000955 << *MBB->getSymbol() << '-' << *JTISymbol << '\n';
Chris Lattner0890cf12010-01-25 19:51:38 +0000956 }
Evan Chenga8e29892007-01-19 07:51:42 +0000957
958 O << JTEntryDirective << ' ';
959 if (UseSet)
Chris Lattner0890cf12010-01-25 19:51:38 +0000960 O << *GetARMSetPICJumpTableLabel2(JTI, MO2.getImm(), MBB);
961 else if (TM.getRelocationModel() == Reloc::PIC_)
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000962 O << *MBB->getSymbol() << '-' << *JTISymbol;
Chris Lattner0890cf12010-01-25 19:51:38 +0000963 else
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000964 O << *MBB->getSymbol();
Chris Lattner0890cf12010-01-25 19:51:38 +0000965
Evan Chengd85ac4d2007-01-27 02:29:45 +0000966 if (i != e-1)
967 O << '\n';
Evan Chenga8e29892007-01-19 07:51:42 +0000968 }
969}
970
Chris Lattner35c33bd2010-04-04 04:47:45 +0000971void ARMAsmPrinter::printJT2BlockOperand(const MachineInstr *MI, int OpNum,
972 raw_ostream &O) {
Evan Cheng66ac5312009-07-25 00:33:29 +0000973 const MachineOperand &MO1 = MI->getOperand(OpNum);
974 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
975 unsigned JTI = MO1.getIndex();
Chris Lattner0890cf12010-01-25 19:51:38 +0000976
977 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
Chris Lattner03335352010-04-05 17:52:31 +0000978
979 // Can't use EmitLabel until instprinter happens, label comes out in the wrong
980 // order.
981 O << *JTISymbol << ":\n";
Evan Cheng66ac5312009-07-25 00:33:29 +0000982
Evan Cheng66ac5312009-07-25 00:33:29 +0000983 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
984 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
985 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Evan Cheng5657c012009-07-29 02:18:14 +0000986 bool ByteOffset = false, HalfWordOffset = false;
987 if (MI->getOpcode() == ARM::t2TBB)
988 ByteOffset = true;
989 else if (MI->getOpcode() == ARM::t2TBH)
990 HalfWordOffset = true;
991
Evan Cheng66ac5312009-07-25 00:33:29 +0000992 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
993 MachineBasicBlock *MBB = JTBBs[i];
Evan Cheng5657c012009-07-29 02:18:14 +0000994 if (ByteOffset)
Chris Lattner33adcfb2009-08-22 21:43:10 +0000995 O << MAI->getData8bitsDirective();
Evan Cheng5657c012009-07-29 02:18:14 +0000996 else if (HalfWordOffset)
Chris Lattner33adcfb2009-08-22 21:43:10 +0000997 O << MAI->getData16bitsDirective();
Chris Lattner0890cf12010-01-25 19:51:38 +0000998
999 if (ByteOffset || HalfWordOffset)
Chris Lattner1b2eb0e2010-03-13 21:04:28 +00001000 O << '(' << *MBB->getSymbol() << "-" << *JTISymbol << ")/2";
Chris Lattner0890cf12010-01-25 19:51:38 +00001001 else
Chris Lattner1b2eb0e2010-03-13 21:04:28 +00001002 O << "\tb.w " << *MBB->getSymbol();
Chris Lattner0890cf12010-01-25 19:51:38 +00001003
Evan Cheng66ac5312009-07-25 00:33:29 +00001004 if (i != e-1)
1005 O << '\n';
1006 }
1007}
1008
Chris Lattner35c33bd2010-04-04 04:47:45 +00001009void ARMAsmPrinter::printTBAddrMode(const MachineInstr *MI, int OpNum,
1010 raw_ostream &O) {
Chris Lattner762ccea2009-09-13 20:31:40 +00001011 O << "[pc, " << getRegisterName(MI->getOperand(OpNum).getReg());
Evan Cheng5657c012009-07-29 02:18:14 +00001012 if (MI->getOpcode() == ARM::t2TBH)
1013 O << ", lsl #1";
1014 O << ']';
1015}
1016
Chris Lattner35c33bd2010-04-04 04:47:45 +00001017void ARMAsmPrinter::printNoHashImmediate(const MachineInstr *MI, int OpNum,
1018 raw_ostream &O) {
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +00001019 O << MI->getOperand(OpNum).getImm();
1020}
Evan Chenga8e29892007-01-19 07:51:42 +00001021
Chris Lattner35c33bd2010-04-04 04:47:45 +00001022void ARMAsmPrinter::printVFPf32ImmOperand(const MachineInstr *MI, int OpNum,
1023 raw_ostream &O) {
Evan Cheng39382422009-10-28 01:44:26 +00001024 const ConstantFP *FP = MI->getOperand(OpNum).getFPImm();
Jim Grosbach77b02be2009-11-23 21:08:25 +00001025 O << '#' << FP->getValueAPF().convertToFloat();
Chris Lattner3f53c832010-04-04 18:52:31 +00001026 if (isVerbose()) {
Chris Lattner35c33bd2010-04-04 04:47:45 +00001027 O << "\t\t" << MAI->getCommentString() << ' ';
Evan Cheng39382422009-10-28 01:44:26 +00001028 WriteAsOperand(O, FP, /*PrintType=*/false);
1029 }
1030}
1031
Chris Lattner35c33bd2010-04-04 04:47:45 +00001032void ARMAsmPrinter::printVFPf64ImmOperand(const MachineInstr *MI, int OpNum,
1033 raw_ostream &O) {
Evan Cheng39382422009-10-28 01:44:26 +00001034 const ConstantFP *FP = MI->getOperand(OpNum).getFPImm();
Jim Grosbach77b02be2009-11-23 21:08:25 +00001035 O << '#' << FP->getValueAPF().convertToDouble();
Chris Lattner3f53c832010-04-04 18:52:31 +00001036 if (isVerbose()) {
Chris Lattner35c33bd2010-04-04 04:47:45 +00001037 O << "\t\t" << MAI->getCommentString() << ' ';
Evan Cheng39382422009-10-28 01:44:26 +00001038 WriteAsOperand(O, FP, /*PrintType=*/false);
1039 }
1040}
1041
Evan Cheng055b0312009-06-29 07:51:04 +00001042bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattnerc75c0282010-04-04 05:29:35 +00001043 unsigned AsmVariant, const char *ExtraCode,
1044 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +00001045 // Does this asm operand have a single letter operand modifier?
1046 if (ExtraCode && ExtraCode[0]) {
1047 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +00001048
Evan Chenga8e29892007-01-19 07:51:42 +00001049 switch (ExtraCode[0]) {
1050 default: return true; // Unknown modifier.
Bob Wilson9b4b00a2009-07-09 23:54:51 +00001051 case 'a': // Print as a memory address.
1052 if (MI->getOperand(OpNum).isReg()) {
Chris Lattner762ccea2009-09-13 20:31:40 +00001053 O << "[" << getRegisterName(MI->getOperand(OpNum).getReg()) << "]";
Bob Wilson9b4b00a2009-07-09 23:54:51 +00001054 return false;
1055 }
1056 // Fallthrough
1057 case 'c': // Don't print "#" before an immediate operand.
Bob Wilson4f38b382009-08-21 21:58:55 +00001058 if (!MI->getOperand(OpNum).isImm())
1059 return true;
Chris Lattner35c33bd2010-04-04 04:47:45 +00001060 printNoHashImmediate(MI, OpNum, O);
Bob Wilson8f343462009-04-06 21:46:51 +00001061 return false;
Evan Chenge21e3962007-04-04 00:13:29 +00001062 case 'P': // Print a VFP double precision register.
Evan Chengd831cda2009-12-08 23:06:22 +00001063 case 'q': // Print a NEON quad precision register.
Chris Lattner35c33bd2010-04-04 04:47:45 +00001064 printOperand(MI, OpNum, O);
Evan Cheng23a95702007-03-08 22:42:46 +00001065 return false;
Evan Chenga8e29892007-01-19 07:51:42 +00001066 case 'Q':
Bob Wilsond984eb62010-05-27 20:23:42 +00001067 case 'R':
Bob Wilsond984eb62010-05-27 20:23:42 +00001068 case 'H':
Evan Cheng84f60b72010-05-27 22:08:38 +00001069 llvm_unreachable("llvm does not support 'Q', 'R', and 'H' modifiers!");
Bob Wilsond984eb62010-05-27 20:23:42 +00001070 return true;
Evan Cheng84f60b72010-05-27 22:08:38 +00001071 }
Evan Chenga8e29892007-01-19 07:51:42 +00001072 }
Jim Grosbache9952212009-09-04 01:38:51 +00001073
Chris Lattner35c33bd2010-04-04 04:47:45 +00001074 printOperand(MI, OpNum, O);
Evan Chenga8e29892007-01-19 07:51:42 +00001075 return false;
1076}
1077
Bob Wilson224c2442009-05-19 05:53:42 +00001078bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Cheng055b0312009-06-29 07:51:04 +00001079 unsigned OpNum, unsigned AsmVariant,
Chris Lattnerc75c0282010-04-04 05:29:35 +00001080 const char *ExtraCode,
1081 raw_ostream &O) {
Bob Wilson224c2442009-05-19 05:53:42 +00001082 if (ExtraCode && ExtraCode[0])
1083 return true; // Unknown modifier.
Bob Wilson765cc0b2009-10-13 20:50:28 +00001084
1085 const MachineOperand &MO = MI->getOperand(OpNum);
1086 assert(MO.isReg() && "unexpected inline asm memory operand");
1087 O << "[" << getRegisterName(MO.getReg()) << "]";
Bob Wilson224c2442009-05-19 05:53:42 +00001088 return false;
1089}
1090
Chris Lattnera786cea2010-01-28 01:10:34 +00001091void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Chris Lattner97f06932009-10-19 20:20:46 +00001092 if (EnableMCInst) {
1093 printInstructionThroughMCStreamer(MI);
Chris Lattner7ad07c42010-04-04 06:12:20 +00001094 return;
Chris Lattner97f06932009-10-19 20:20:46 +00001095 }
Chris Lattner7ad07c42010-04-04 06:12:20 +00001096
1097 if (MI->getOpcode() == ARM::CONSTPOOL_ENTRY)
1098 EmitAlignment(2);
1099
1100 SmallString<128> Str;
1101 raw_svector_ostream OS(Str);
Dale Johannesen3f282aa2010-04-26 20:07:31 +00001102 if (MI->getOpcode() == ARM::DBG_VALUE) {
1103 unsigned NOps = MI->getNumOperands();
1104 assert(NOps==4);
1105 OS << '\t' << MAI->getCommentString() << "DEBUG_VALUE: ";
1106 // cast away const; DIetc do not take const operands for some reason.
1107 DIVariable V(const_cast<MDNode *>(MI->getOperand(NOps-1).getMetadata()));
1108 OS << V.getName();
1109 OS << " <- ";
1110 // Frame address. Currently handles register +- offset only.
1111 assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm());
1112 OS << '['; printOperand(MI, 0, OS); OS << '+'; printOperand(MI, 1, OS);
1113 OS << ']';
1114 OS << "+";
1115 printOperand(MI, NOps-2, OS);
1116 OutStreamer.EmitRawText(OS.str());
1117 return;
1118 }
1119
Chris Lattner7ad07c42010-04-04 06:12:20 +00001120 printInstruction(MI, OS);
1121 OutStreamer.EmitRawText(OS.str());
1122
1123 // Make sure the instruction that follows TBB is 2-byte aligned.
1124 // FIXME: Constant island pass should insert an "ALIGN" instruction instead.
1125 if (MI->getOpcode() == ARM::t2TBB)
1126 EmitAlignment(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001127}
1128
Bob Wilson812209a2009-09-30 22:06:26 +00001129void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Bob Wilson0fb34682009-09-30 00:23:42 +00001130 if (Subtarget->isTargetDarwin()) {
1131 Reloc::Model RelocM = TM.getRelocationModel();
1132 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
1133 // Declare all the text sections up front (before the DWARF sections
1134 // emitted by AsmPrinter::doInitialization) so the assembler will keep
1135 // them together at the beginning of the object file. This helps
1136 // avoid out-of-range branches that are due a fundamental limitation of
1137 // the way symbol offsets are encoded with the current Darwin ARM
1138 // relocations.
Dan Gohman0d805c32010-04-17 16:44:48 +00001139 const TargetLoweringObjectFileMachO &TLOFMacho =
1140 static_cast<const TargetLoweringObjectFileMachO &>(
1141 getObjFileLowering());
Bob Wilson29e06692009-09-30 22:25:37 +00001142 OutStreamer.SwitchSection(TLOFMacho.getTextSection());
1143 OutStreamer.SwitchSection(TLOFMacho.getTextCoalSection());
1144 OutStreamer.SwitchSection(TLOFMacho.getConstTextCoalSection());
1145 if (RelocM == Reloc::DynamicNoPIC) {
1146 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +00001147 OutContext.getMachOSection("__TEXT", "__symbol_stub4",
1148 MCSectionMachO::S_SYMBOL_STUBS,
1149 12, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +00001150 OutStreamer.SwitchSection(sect);
1151 } else {
1152 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +00001153 OutContext.getMachOSection("__TEXT", "__picsymbolstub4",
1154 MCSectionMachO::S_SYMBOL_STUBS,
1155 16, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +00001156 OutStreamer.SwitchSection(sect);
1157 }
Bob Wilson0fb34682009-09-30 00:23:42 +00001158 }
1159 }
1160
Jim Grosbache5165492009-11-09 00:11:35 +00001161 // Use unified assembler syntax.
Chris Lattner9d7efd32010-04-04 07:05:53 +00001162 OutStreamer.EmitRawText(StringRef("\t.syntax unified"));
Anton Korobeynikovd61eca52009-06-17 23:43:18 +00001163
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001164 // Emit ARM Build Attributes
1165 if (Subtarget->isTargetELF()) {
1166 // CPU Type
Anton Korobeynikovd260c242009-06-01 19:03:17 +00001167 std::string CPUString = Subtarget->getCPUString();
1168 if (CPUString != "generic")
Chris Lattner9d7efd32010-04-04 07:05:53 +00001169 OutStreamer.EmitRawText("\t.cpu " + Twine(CPUString));
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001170
1171 // FIXME: Emit FPU type
1172 if (Subtarget->hasVFP2())
Chris Lattner9d7efd32010-04-04 07:05:53 +00001173 OutStreamer.EmitRawText("\t.eabi_attribute " +
1174 Twine(ARMBuildAttrs::VFP_arch) + ", 2");
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001175
1176 // Signal various FP modes.
Chris Lattner9d7efd32010-04-04 07:05:53 +00001177 if (!UnsafeFPMath) {
1178 OutStreamer.EmitRawText("\t.eabi_attribute " +
1179 Twine(ARMBuildAttrs::ABI_FP_denormal) + ", 1");
1180 OutStreamer.EmitRawText("\t.eabi_attribute " +
1181 Twine(ARMBuildAttrs::ABI_FP_exceptions) + ", 1");
1182 }
1183
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001184 if (FiniteOnlyFPMath())
Chris Lattner9d7efd32010-04-04 07:05:53 +00001185 OutStreamer.EmitRawText("\t.eabi_attribute " +
1186 Twine(ARMBuildAttrs::ABI_FP_number_model)+ ", 1");
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001187 else
Chris Lattner9d7efd32010-04-04 07:05:53 +00001188 OutStreamer.EmitRawText("\t.eabi_attribute " +
1189 Twine(ARMBuildAttrs::ABI_FP_number_model)+ ", 3");
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001190
1191 // 8-bytes alignment stuff.
Chris Lattner9d7efd32010-04-04 07:05:53 +00001192 OutStreamer.EmitRawText("\t.eabi_attribute " +
1193 Twine(ARMBuildAttrs::ABI_align8_needed) + ", 1");
1194 OutStreamer.EmitRawText("\t.eabi_attribute " +
1195 Twine(ARMBuildAttrs::ABI_align8_preserved) + ", 1");
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001196
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001197 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
Chris Lattner9d7efd32010-04-04 07:05:53 +00001198 if (Subtarget->isAAPCS_ABI() && FloatABIType == FloatABI::Hard) {
1199 OutStreamer.EmitRawText("\t.eabi_attribute " +
1200 Twine(ARMBuildAttrs::ABI_HardFP_use) + ", 3");
1201 OutStreamer.EmitRawText("\t.eabi_attribute " +
1202 Twine(ARMBuildAttrs::ABI_VFP_args) + ", 1");
1203 }
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001204 // FIXME: Should we signal R9 usage?
1205 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001206}
1207
Anton Korobeynikov0f3cc652008-08-07 09:54:23 +00001208
Chris Lattner4a071d62009-10-19 17:59:19 +00001209void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Evan Cheng5be54b02007-01-19 19:25:36 +00001210 if (Subtarget->isTargetDarwin()) {
Chris Lattnerf61159b2009-08-03 22:18:15 +00001211 // All darwin targets use mach-o.
Dan Gohman0d805c32010-04-17 16:44:48 +00001212 const TargetLoweringObjectFileMachO &TLOFMacho =
1213 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattnerb0f294c2009-10-19 18:38:33 +00001214 MachineModuleInfoMachO &MMIMacho =
1215 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbache9952212009-09-04 01:38:51 +00001216
Evan Chenga8e29892007-01-19 07:51:42 +00001217 // Output non-lazy-pointers for external and common global variables.
Chris Lattnerb0f294c2009-10-19 18:38:33 +00001218 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlingcebae362010-03-10 22:34:10 +00001219
Chris Lattnerb0f294c2009-10-19 18:38:33 +00001220 if (!Stubs.empty()) {
Chris Lattnerff4bc462009-08-10 01:39:42 +00001221 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner6c2f9e12009-08-19 05:49:37 +00001222 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerc076a972009-08-10 18:01:34 +00001223 EmitAlignment(2);
Chris Lattnerb0f294c2009-10-19 18:38:33 +00001224 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
Bill Wendlingbecd83e2010-03-09 00:40:17 +00001225 // L_foo$stub:
1226 OutStreamer.EmitLabel(Stubs[i].first);
1227 // .indirect_symbol _foo
Bill Wendling52a50e52010-03-11 01:18:13 +00001228 MachineModuleInfoImpl::StubValueTy &MCSym = Stubs[i].second;
1229 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(),MCSA_IndirectSymbol);
Bill Wendlingcf6f28d2010-03-09 00:43:34 +00001230
Bill Wendling52a50e52010-03-11 01:18:13 +00001231 if (MCSym.getInt())
Bill Wendlingcf6f28d2010-03-09 00:43:34 +00001232 // External to current translation unit.
1233 OutStreamer.EmitIntValue(0, 4/*size*/, 0/*addrspace*/);
1234 else
1235 // Internal to current translation unit.
Bill Wendling5e1b55d2010-03-31 18:47:10 +00001236 //
1237 // When we place the LSDA into the TEXT section, the type info pointers
1238 // need to be indirect and pc-rel. We accomplish this by using NLPs.
1239 // However, sometimes the types are local to the file. So we need to
1240 // fill in the value for the NLP in those cases.
Bill Wendling52a50e52010-03-11 01:18:13 +00001241 OutStreamer.EmitValue(MCSymbolRefExpr::Create(MCSym.getPointer(),
1242 OutContext),
Bill Wendlingcf6f28d2010-03-09 00:43:34 +00001243 4/*size*/, 0/*addrspace*/);
Evan Chengae94e592008-12-05 01:06:39 +00001244 }
Bill Wendlingbecd83e2010-03-09 00:40:17 +00001245
1246 Stubs.clear();
1247 OutStreamer.AddBlankLine();
Evan Chenga8e29892007-01-19 07:51:42 +00001248 }
1249
Chris Lattnere4d9ea82009-10-19 18:44:38 +00001250 Stubs = MMIMacho.GetHiddenGVStubList();
1251 if (!Stubs.empty()) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +00001252 OutStreamer.SwitchSection(getObjFileLowering().getDataSection());
Chris Lattnerf3231de2009-08-10 18:02:16 +00001253 EmitAlignment(2);
Bill Wendlingbecd83e2010-03-09 00:40:17 +00001254 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
1255 // L_foo$stub:
1256 OutStreamer.EmitLabel(Stubs[i].first);
1257 // .long _foo
Bill Wendlingcebae362010-03-10 22:34:10 +00001258 OutStreamer.EmitValue(MCSymbolRefExpr::
1259 Create(Stubs[i].second.getPointer(),
1260 OutContext),
Bill Wendlingbecd83e2010-03-09 00:40:17 +00001261 4/*size*/, 0/*addrspace*/);
1262 }
Bill Wendlingcf6f28d2010-03-09 00:43:34 +00001263
1264 Stubs.clear();
1265 OutStreamer.AddBlankLine();
Evan Chengae94e592008-12-05 01:06:39 +00001266 }
1267
Evan Chenga8e29892007-01-19 07:51:42 +00001268 // Funny Darwin hack: This flag tells the linker that no global symbols
1269 // contain code that falls through to other global symbols (e.g. the obvious
1270 // implementation of multiple entry points). If this doesn't occur, the
1271 // linker can safely perform dead code stripping. Since LLVM never
1272 // generates code that does this, it is always safe to set.
Chris Lattnera5ad93a2010-01-23 06:39:22 +00001273 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindolab01c4bb2006-07-27 11:38:51 +00001274 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001275}
Anton Korobeynikov0bd89712008-08-17 13:55:10 +00001276
Chris Lattner97f06932009-10-19 20:20:46 +00001277//===----------------------------------------------------------------------===//
1278
1279void ARMAsmPrinter::printInstructionThroughMCStreamer(const MachineInstr *MI) {
Chris Lattner96bc2172009-10-20 00:52:47 +00001280 ARMMCInstLower MCInstLowering(OutContext, *Mang, *this);
Chris Lattner97f06932009-10-19 20:20:46 +00001281 switch (MI->getOpcode()) {
Chris Lattnerc6b8a992009-10-20 05:58:02 +00001282 case ARM::t2MOVi32imm:
1283 assert(0 && "Should be lowered by thumb2it pass");
Chris Lattner4d152222009-10-19 22:23:04 +00001284 default: break;
Chris Lattner4d152222009-10-19 22:23:04 +00001285 case ARM::PICADD: { // FIXME: Remove asm string from td file.
1286 // This is a pseudo op for a label + instruction sequence, which looks like:
1287 // LPC0:
1288 // add r0, pc, r0
1289 // This adds the address of LPC0 to r0.
1290
1291 // Emit the label.
1292 // FIXME: MOVE TO SHARED PLACE.
Chris Lattnera70e6442009-10-19 22:33:05 +00001293 unsigned Id = (unsigned)MI->getOperand(2).getImm();
Chris Lattner7c5b0212009-10-19 22:49:00 +00001294 const char *Prefix = MAI->getPrivateGlobalPrefix();
Chris Lattner9b97a732010-03-30 18:10:53 +00001295 MCSymbol *Label =OutContext.GetOrCreateSymbol(Twine(Prefix)
Evan Chenge7e0d622009-11-06 22:24:13 +00001296 + "PC" + Twine(getFunctionNumber()) + "_" + Twine(Id));
Chris Lattner7c5b0212009-10-19 22:49:00 +00001297 OutStreamer.EmitLabel(Label);
Chris Lattner4d152222009-10-19 22:23:04 +00001298
1299
1300 // Form and emit tha dd.
1301 MCInst AddInst;
1302 AddInst.setOpcode(ARM::ADDrr);
1303 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1304 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1305 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Chris Lattner850d2e22010-02-03 01:16:28 +00001306 OutStreamer.EmitInstruction(AddInst);
Chris Lattner4d152222009-10-19 22:23:04 +00001307 return;
1308 }
Chris Lattnera70e6442009-10-19 22:33:05 +00001309 case ARM::CONSTPOOL_ENTRY: { // FIXME: Remove asm string from td file.
1310 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1311 /// in the function. The first operand is the ID# for this instruction, the
1312 /// second is the index into the MachineConstantPool that this is, the third
1313 /// is the size in bytes of this constant pool entry.
1314 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1315 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1316
1317 EmitAlignment(2);
Chris Lattner1b46f432010-01-23 07:00:21 +00001318 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattnera70e6442009-10-19 22:33:05 +00001319
1320 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1321 if (MCPE.isMachineConstantPoolEntry())
1322 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1323 else
1324 EmitGlobalConstant(MCPE.Val.ConstVal);
1325
1326 return;
1327 }
Chris Lattner017d9472009-10-20 00:40:56 +00001328 case ARM::MOVi2pieces: { // FIXME: Remove asmstring from td file.
1329 // This is a hack that lowers as a two instruction sequence.
1330 unsigned DstReg = MI->getOperand(0).getReg();
1331 unsigned ImmVal = (unsigned)MI->getOperand(1).getImm();
1332
1333 unsigned SOImmValV1 = ARM_AM::getSOImmTwoPartFirst(ImmVal);
1334 unsigned SOImmValV2 = ARM_AM::getSOImmTwoPartSecond(ImmVal);
1335
1336 {
1337 MCInst TmpInst;
1338 TmpInst.setOpcode(ARM::MOVi);
1339 TmpInst.addOperand(MCOperand::CreateReg(DstReg));
1340 TmpInst.addOperand(MCOperand::CreateImm(SOImmValV1));
1341
1342 // Predicate.
1343 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1344 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
Chris Lattner233917c2009-10-20 00:46:11 +00001345
1346 TmpInst.addOperand(MCOperand::CreateReg(0)); // cc_out
Chris Lattner850d2e22010-02-03 01:16:28 +00001347 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner017d9472009-10-20 00:40:56 +00001348 }
1349
1350 {
1351 MCInst TmpInst;
1352 TmpInst.setOpcode(ARM::ORRri);
1353 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
1354 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // inreg
1355 TmpInst.addOperand(MCOperand::CreateImm(SOImmValV2)); // so_imm
1356 // Predicate.
1357 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1358 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
1359
1360 TmpInst.addOperand(MCOperand::CreateReg(0)); // cc_out
Chris Lattner850d2e22010-02-03 01:16:28 +00001361 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner017d9472009-10-20 00:40:56 +00001362 }
1363 return;
1364 }
Chris Lattner161dcbf2009-10-20 01:11:37 +00001365 case ARM::MOVi32imm: { // FIXME: Remove asmstring from td file.
1366 // This is a hack that lowers as a two instruction sequence.
1367 unsigned DstReg = MI->getOperand(0).getReg();
Rafael Espindola18c10212010-05-12 05:16:34 +00001368 const MachineOperand &MO = MI->getOperand(1);
1369 MCOperand V1, V2;
1370 if (MO.isImm()) {
1371 unsigned ImmVal = (unsigned)MI->getOperand(1).getImm();
1372 V1 = MCOperand::CreateImm(ImmVal & 65535);
1373 V2 = MCOperand::CreateImm(ImmVal >> 16);
1374 } else if (MO.isGlobal()) {
1375 MCSymbol *Symbol = MCInstLowering.GetGlobalAddressSymbol(MO);
1376 const MCSymbolRefExpr *SymRef1 =
1377 MCSymbolRefExpr::Create(Symbol,
1378 MCSymbolRefExpr::VK_ARM_LO16, OutContext);
1379 const MCSymbolRefExpr *SymRef2 =
1380 MCSymbolRefExpr::Create(Symbol,
1381 MCSymbolRefExpr::VK_ARM_HI16, OutContext);
1382 V1 = MCOperand::CreateExpr(SymRef1);
1383 V2 = MCOperand::CreateExpr(SymRef2);
1384 } else {
1385 MI->dump();
1386 llvm_unreachable("cannot handle this operand");
1387 }
1388
Chris Lattner161dcbf2009-10-20 01:11:37 +00001389 {
1390 MCInst TmpInst;
1391 TmpInst.setOpcode(ARM::MOVi16);
1392 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
Rafael Espindola18c10212010-05-12 05:16:34 +00001393 TmpInst.addOperand(V1); // lower16(imm)
Chris Lattner017d9472009-10-20 00:40:56 +00001394
Chris Lattner161dcbf2009-10-20 01:11:37 +00001395 // Predicate.
1396 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1397 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
1398
Chris Lattner850d2e22010-02-03 01:16:28 +00001399 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner161dcbf2009-10-20 01:11:37 +00001400 }
1401
1402 {
1403 MCInst TmpInst;
1404 TmpInst.setOpcode(ARM::MOVTi16);
1405 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
1406 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // srcreg
Rafael Espindola18c10212010-05-12 05:16:34 +00001407 TmpInst.addOperand(V2); // upper16(imm)
Chris Lattner161dcbf2009-10-20 01:11:37 +00001408
1409 // Predicate.
1410 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1411 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
1412
Chris Lattner850d2e22010-02-03 01:16:28 +00001413 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner161dcbf2009-10-20 01:11:37 +00001414 }
1415
1416 return;
1417 }
Chris Lattner97f06932009-10-19 20:20:46 +00001418 }
1419
1420 MCInst TmpInst;
1421 MCInstLowering.Lower(MI, TmpInst);
Chris Lattner850d2e22010-02-03 01:16:28 +00001422 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner97f06932009-10-19 20:20:46 +00001423}
Daniel Dunbar2685a292009-10-20 05:15:36 +00001424
1425//===----------------------------------------------------------------------===//
1426// Target Registry Stuff
1427//===----------------------------------------------------------------------===//
1428
1429static MCInstPrinter *createARMMCInstPrinter(const Target &T,
1430 unsigned SyntaxVariant,
Chris Lattnerd3740872010-04-04 05:04:31 +00001431 const MCAsmInfo &MAI) {
Daniel Dunbar2685a292009-10-20 05:15:36 +00001432 if (SyntaxVariant == 0)
Chris Lattnerd3740872010-04-04 05:04:31 +00001433 return new ARMInstPrinter(MAI, false);
Daniel Dunbar2685a292009-10-20 05:15:36 +00001434 return 0;
1435}
1436
1437// Force static initialization.
1438extern "C" void LLVMInitializeARMAsmPrinter() {
1439 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMTarget);
1440 RegisterAsmPrinter<ARMAsmPrinter> Y(TheThumbTarget);
1441
1442 TargetRegistry::RegisterMCInstPrinter(TheARMTarget, createARMMCInstPrinter);
1443 TargetRegistry::RegisterMCInstPrinter(TheThumbTarget, createARMMCInstPrinter);
1444}
1445