blob: d6d595cd54609b92080e924dd32e1c2a873c3312 [file] [log] [blame]
Chris Lattner97f06932009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "asm-printer"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000016#include "ARM.h"
Anton Korobeynikov88ce6672009-05-23 19:51:20 +000017#include "ARMBuildAttrs.h"
Evan Chenga8e29892007-01-19 07:51:42 +000018#include "ARMAddressingModes.h"
19#include "ARMConstantPoolValue.h"
Chris Lattner6a71afa2009-10-19 19:59:05 +000020#include "ARMInstPrinter.h"
Chris Lattner97f06932009-10-19 20:20:46 +000021#include "ARMMachineFunctionInfo.h"
22#include "ARMMCInstLower.h"
23#include "ARMTargetMachine.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000024#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000025#include "llvm/Module.h"
Benjamin Kramere55b15f2009-12-28 12:27:56 +000026#include "llvm/Type.h"
Dan Gohmancf20ac42009-08-13 01:36:44 +000027#include "llvm/Assembly/Writer.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000028#include "llvm/CodeGen/AsmPrinter.h"
Evan Chenga8e29892007-01-19 07:51:42 +000029#include "llvm/CodeGen/DwarfWriter.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000030#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000031#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chenga8e29892007-01-19 07:51:42 +000032#include "llvm/CodeGen/MachineJumpTableInfo.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000033#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000034#include "llvm/MC/MCAsmInfo.h"
35#include "llvm/MC/MCContext.h"
Chris Lattner97f06932009-10-19 20:20:46 +000036#include "llvm/MC/MCInst.h"
Chris Lattnerf9bdedd2009-08-10 18:15:01 +000037#include "llvm/MC/MCSectionMachO.h"
Chris Lattner6c2f9e12009-08-19 05:49:37 +000038#include "llvm/MC/MCStreamer.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000039#include "llvm/MC/MCSymbol.h"
Rafael Espindolab01c4bb2006-07-27 11:38:51 +000040#include "llvm/Target/TargetData.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000041#include "llvm/Target/TargetMachine.h"
Evan Cheng5be54b02007-01-19 19:25:36 +000042#include "llvm/Target/TargetOptions.h"
Daniel Dunbar51b198a2009-07-15 20:24:03 +000043#include "llvm/Target/TargetRegistry.h"
Evan Chengc324ecb2009-07-24 18:19:46 +000044#include "llvm/ADT/SmallPtrSet.h"
Jim Grosbachc40d9f92009-09-01 18:49:12 +000045#include "llvm/ADT/SmallString.h"
Bob Wilson54c78ef2009-11-06 23:33:28 +000046#include "llvm/ADT/StringExtras.h"
Evan Chengae94e592008-12-05 01:06:39 +000047#include "llvm/ADT/StringSet.h"
Chris Lattner97f06932009-10-19 20:20:46 +000048#include "llvm/Support/CommandLine.h"
Torok Edwin30464702009-07-08 20:55:50 +000049#include "llvm/Support/ErrorHandling.h"
Chris Lattner97f06932009-10-19 20:20:46 +000050#include "llvm/Support/FormattedStream.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000051#include "llvm/Support/MathExtras.h"
52#include <cctype>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000053using namespace llvm;
54
Chris Lattner97f06932009-10-19 20:20:46 +000055static cl::opt<bool>
56EnableMCInst("enable-arm-mcinst-printer", cl::Hidden,
57 cl::desc("enable experimental asmprinter gunk in the arm backend"));
58
Chris Lattner95b2c7d2006-12-19 22:59:26 +000059namespace {
Chris Lattner4a071d62009-10-19 17:59:19 +000060 class ARMAsmPrinter : public AsmPrinter {
Evan Chenga8e29892007-01-19 07:51:42 +000061
62 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
63 /// make the right decision when printing asm code for different targets.
64 const ARMSubtarget *Subtarget;
65
66 /// AFI - Keep a pointer to ARMFunctionInfo for the current
Evan Cheng6d63a722008-09-18 07:27:23 +000067 /// MachineFunction.
Evan Chenga8e29892007-01-19 07:51:42 +000068 ARMFunctionInfo *AFI;
69
Evan Cheng6d63a722008-09-18 07:27:23 +000070 /// MCP - Keep a pointer to constantpool entries of the current
71 /// MachineFunction.
72 const MachineConstantPool *MCP;
73
Bill Wendling57f0db82009-02-24 08:30:20 +000074 public:
David Greene71847812009-07-14 20:18:05 +000075 explicit ARMAsmPrinter(formatted_raw_ostream &O, TargetMachine &TM,
Chris Lattner56591ab2010-02-02 23:37:42 +000076 MCContext &Ctx, MCStreamer &Streamer,
77 const MCAsmInfo *T)
78 : AsmPrinter(O, TM, Ctx, Streamer, T), AFI(NULL), MCP(NULL) {
Bill Wendling57f0db82009-02-24 08:30:20 +000079 Subtarget = &TM.getSubtarget<ARMSubtarget>();
80 }
81
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000082 virtual const char *getPassName() const {
83 return "ARM Assembly Printer";
84 }
Chris Lattner6a71afa2009-10-19 19:59:05 +000085
Chris Lattner97f06932009-10-19 20:20:46 +000086 void printInstructionThroughMCStreamer(const MachineInstr *MI);
87
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000088
Evan Cheng055b0312009-06-29 07:51:04 +000089 void printOperand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +000090 const char *Modifier = 0);
Evan Cheng055b0312009-06-29 07:51:04 +000091 void printSOImmOperand(const MachineInstr *MI, int OpNum);
92 void printSOImm2PartOperand(const MachineInstr *MI, int OpNum);
93 void printSORegOperand(const MachineInstr *MI, int OpNum);
94 void printAddrMode2Operand(const MachineInstr *MI, int OpNum);
95 void printAddrMode2OffsetOperand(const MachineInstr *MI, int OpNum);
96 void printAddrMode3Operand(const MachineInstr *MI, int OpNum);
97 void printAddrMode3OffsetOperand(const MachineInstr *MI, int OpNum);
98 void printAddrMode4Operand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +000099 const char *Modifier = 0);
Evan Cheng055b0312009-06-29 07:51:04 +0000100 void printAddrMode5Operand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000101 const char *Modifier = 0);
Bob Wilson8b024a52009-07-01 23:16:05 +0000102 void printAddrMode6Operand(const MachineInstr *MI, int OpNum);
Evan Cheng055b0312009-06-29 07:51:04 +0000103 void printAddrModePCOperand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000104 const char *Modifier = 0);
Evan Cheng055b0312009-06-29 07:51:04 +0000105 void printBitfieldInvMaskImmOperand (const MachineInstr *MI, int OpNum);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000106
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000107 void printThumbS4ImmOperand(const MachineInstr *MI, int OpNum);
Evan Chenge5564742009-07-09 23:43:36 +0000108 void printThumbITMask(const MachineInstr *MI, int OpNum);
Evan Cheng055b0312009-06-29 07:51:04 +0000109 void printThumbAddrModeRROperand(const MachineInstr *MI, int OpNum);
110 void printThumbAddrModeRI5Operand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000111 unsigned Scale);
Evan Cheng055b0312009-06-29 07:51:04 +0000112 void printThumbAddrModeS1Operand(const MachineInstr *MI, int OpNum);
113 void printThumbAddrModeS2Operand(const MachineInstr *MI, int OpNum);
114 void printThumbAddrModeS4Operand(const MachineInstr *MI, int OpNum);
115 void printThumbAddrModeSPOperand(const MachineInstr *MI, int OpNum);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000116
Evan Cheng9cb9e672009-06-27 02:26:13 +0000117 void printT2SOOperand(const MachineInstr *MI, int OpNum);
Evan Cheng055b0312009-06-29 07:51:04 +0000118 void printT2AddrModeImm12Operand(const MachineInstr *MI, int OpNum);
119 void printT2AddrModeImm8Operand(const MachineInstr *MI, int OpNum);
Evan Cheng5c874172009-07-09 22:21:59 +0000120 void printT2AddrModeImm8s4Operand(const MachineInstr *MI, int OpNum);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000121 void printT2AddrModeImm8OffsetOperand(const MachineInstr *MI, int OpNum);
Evan Cheng055b0312009-06-29 07:51:04 +0000122 void printT2AddrModeSoRegOperand(const MachineInstr *MI, int OpNum);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000123
Evan Cheng055b0312009-06-29 07:51:04 +0000124 void printPredicateOperand(const MachineInstr *MI, int OpNum);
Johnny Chen9d3acaa2010-03-02 17:57:15 +0000125 void printMandatoryPredicateOperand(const MachineInstr *MI, int OpNum);
Evan Cheng055b0312009-06-29 07:51:04 +0000126 void printSBitModifierOperand(const MachineInstr *MI, int OpNum);
127 void printPCLabel(const MachineInstr *MI, int OpNum);
128 void printRegisterList(const MachineInstr *MI, int OpNum);
129 void printCPInstOperand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000130 const char *Modifier);
Evan Cheng055b0312009-06-29 07:51:04 +0000131 void printJTBlockOperand(const MachineInstr *MI, int OpNum);
Evan Cheng66ac5312009-07-25 00:33:29 +0000132 void printJT2BlockOperand(const MachineInstr *MI, int OpNum);
Evan Cheng5657c012009-07-29 02:18:14 +0000133 void printTBAddrMode(const MachineInstr *MI, int OpNum);
Bob Wilson4f38b382009-08-21 21:58:55 +0000134 void printNoHashImmediate(const MachineInstr *MI, int OpNum);
Evan Cheng39382422009-10-28 01:44:26 +0000135 void printVFPf32ImmOperand(const MachineInstr *MI, int OpNum);
136 void printVFPf64ImmOperand(const MachineInstr *MI, int OpNum);
Evan Chenga8e29892007-01-19 07:51:42 +0000137
Bob Wilson54c78ef2009-11-06 23:33:28 +0000138 void printHex8ImmOperand(const MachineInstr *MI, int OpNum) {
139 O << "#0x" << utohexstr(MI->getOperand(OpNum).getImm() & 0xff);
140 }
141 void printHex16ImmOperand(const MachineInstr *MI, int OpNum) {
142 O << "#0x" << utohexstr(MI->getOperand(OpNum).getImm() & 0xffff);
143 }
144 void printHex32ImmOperand(const MachineInstr *MI, int OpNum) {
145 O << "#0x" << utohexstr(MI->getOperand(OpNum).getImm() & 0xffffffff);
146 }
147 void printHex64ImmOperand(const MachineInstr *MI, int OpNum) {
148 O << "#0x" << utohexstr(MI->getOperand(OpNum).getImm());
149 }
150
Evan Cheng055b0312009-06-29 07:51:04 +0000151 virtual bool PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000152 unsigned AsmVariant, const char *ExtraCode);
Evan Cheng055b0312009-06-29 07:51:04 +0000153 virtual bool PrintAsmMemoryOperand(const MachineInstr *MI, unsigned OpNum,
Bob Wilson224c2442009-05-19 05:53:42 +0000154 unsigned AsmVariant,
155 const char *ExtraCode);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000156
Chris Lattner41aefdc2009-08-08 01:32:19 +0000157 void printInstruction(const MachineInstr *MI); // autogenerated.
Chris Lattnerd95148f2009-09-13 20:19:22 +0000158 static const char *getRegisterName(unsigned RegNo);
Chris Lattner05af2612009-09-13 20:08:00 +0000159
Chris Lattnera786cea2010-01-28 01:10:34 +0000160 virtual void EmitInstruction(const MachineInstr *MI);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000161 bool runOnMachineFunction(MachineFunction &F);
Chris Lattnera2406192010-01-28 00:19:24 +0000162
163 virtual void EmitConstantPool() {} // we emit constant pools customly!
Chris Lattner953ebb72010-01-27 23:58:11 +0000164 virtual void EmitFunctionEntryLabel();
Bob Wilson812209a2009-09-30 22:06:26 +0000165 void EmitStartOfAsmFile(Module &M);
Chris Lattner4a071d62009-10-19 17:59:19 +0000166 void EmitEndOfAsmFile(Module &M);
Evan Chenga8e29892007-01-19 07:51:42 +0000167
Chris Lattner0890cf12010-01-25 19:51:38 +0000168 MCSymbol *GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
169 const MachineBasicBlock *MBB) const;
170 MCSymbol *GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const;
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000171
Evan Cheng711b6dc2008-08-08 06:56:16 +0000172 /// EmitMachineConstantPoolValue - Print a machine constantpool value to
173 /// the .s file.
Evan Chenga8e29892007-01-19 07:51:42 +0000174 virtual void EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
Chris Lattnerea3cb402010-01-20 07:33:29 +0000175 switch (TM.getTargetData()->getTypeAllocSize(MCPV->getType())) {
176 case 1: O << MAI->getData8bitsDirective(0); break;
177 case 2: O << MAI->getData16bitsDirective(0); break;
178 case 4: O << MAI->getData32bitsDirective(0); break;
179 default: assert(0 && "Unknown CPV size");
180 }
Evan Chenga8e29892007-01-19 07:51:42 +0000181
Evan Cheng711b6dc2008-08-08 06:56:16 +0000182 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Chris Lattner48130352010-01-13 06:38:18 +0000183 SmallString<128> TmpNameStr;
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +0000184
185 if (ACPV->isLSDA()) {
Chris Lattner48130352010-01-13 06:38:18 +0000186 raw_svector_ostream(TmpNameStr) << MAI->getPrivateGlobalPrefix() <<
Jim Grosbachc40d9f92009-09-01 18:49:12 +0000187 "_LSDA_" << getFunctionNumber();
Chris Lattner48130352010-01-13 06:38:18 +0000188 O << TmpNameStr.str();
Bob Wilson28989a82009-11-02 16:59:06 +0000189 } else if (ACPV->isBlockAddress()) {
Chris Lattner48130352010-01-13 06:38:18 +0000190 O << GetBlockAddressSymbol(ACPV->getBlockAddress())->getName();
Bob Wilson28989a82009-11-02 16:59:06 +0000191 } else if (ACPV->isGlobalValue()) {
192 GlobalValue *GV = ACPV->getGV();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000193 bool isIndirect = Subtarget->isTargetDarwin() &&
Evan Cheng63476a82009-09-03 07:04:02 +0000194 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
Evan Chenge4e4ed32009-08-28 23:18:09 +0000195 if (!isIndirect)
Chris Lattner10b318b2010-01-17 21:43:43 +0000196 O << *GetGlobalValueSymbol(GV);
Evan Chenge4e4ed32009-08-28 23:18:09 +0000197 else {
198 // FIXME: Remove this when Darwin transition to @GOT like syntax.
Chris Lattner7a2ba942010-01-16 18:37:32 +0000199 MCSymbol *Sym = GetSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
Chris Lattner10b318b2010-01-17 21:43:43 +0000200 O << *Sym;
Chris Lattnerb8f64a72009-10-19 18:49:14 +0000201
202 MachineModuleInfoMachO &MMIMachO =
203 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Chris Lattnerd269a6e2010-02-03 06:18:30 +0000204 MCSymbol *&StubSym =
Chris Lattnerb8f64a72009-10-19 18:49:14 +0000205 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(Sym) :
206 MMIMachO.getGVStubEntry(Sym);
Chris Lattner8b378752010-01-15 23:26:49 +0000207 if (StubSym == 0)
Chris Lattner6b04ede2010-01-15 23:18:17 +0000208 StubSym = GetGlobalValueSymbol(GV);
Evan Chenge4e4ed32009-08-28 23:18:09 +0000209 }
Bob Wilson28989a82009-11-02 16:59:06 +0000210 } else {
211 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Chris Lattner10b318b2010-01-17 21:43:43 +0000212 O << *GetExternalSymbolSymbol(ACPV->getSymbol());
Bob Wilson28989a82009-11-02 16:59:06 +0000213 }
Jim Grosbache9952212009-09-04 01:38:51 +0000214
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000215 if (ACPV->hasModifier()) O << "(" << ACPV->getModifier() << ")";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000216 if (ACPV->getPCAdjustment() != 0) {
Chris Lattner33adcfb2009-08-22 21:43:10 +0000217 O << "-(" << MAI->getPrivateGlobalPrefix() << "PC"
Evan Chenge7e0d622009-11-06 22:24:13 +0000218 << getFunctionNumber() << "_" << ACPV->getLabelId()
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000219 << "+" << (unsigned)ACPV->getPCAdjustment();
220 if (ACPV->mustAddCurrentAddress())
221 O << "-.";
Chris Lattner8b378752010-01-15 23:26:49 +0000222 O << ')';
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000223 }
Chris Lattner8e089a92010-02-10 00:36:00 +0000224 OutStreamer.AddBlankLine();
Evan Chenga8e29892007-01-19 07:51:42 +0000225 }
Jim Grosbache9952212009-09-04 01:38:51 +0000226
Evan Chenga8e29892007-01-19 07:51:42 +0000227 void getAnalysisUsage(AnalysisUsage &AU) const {
Gordon Henriksencd8bc052007-09-30 13:39:29 +0000228 AsmPrinter::getAnalysisUsage(AU);
Evan Chenga8e29892007-01-19 07:51:42 +0000229 AU.setPreservesAll();
Jim Laskey44c3b9f2007-01-26 21:22:28 +0000230 AU.addRequired<MachineModuleInfo>();
Devang Pateleb3fc282009-01-08 23:40:34 +0000231 AU.addRequired<DwarfWriter>();
Evan Chenga8e29892007-01-19 07:51:42 +0000232 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000233 };
234} // end of anonymous namespace
235
236#include "ARMGenAsmWriter.inc"
237
Chris Lattner953ebb72010-01-27 23:58:11 +0000238void ARMAsmPrinter::EmitFunctionEntryLabel() {
239 if (AFI->isThumbFunction()) {
240 O << "\t.code\t16\n";
241 O << "\t.thumb_func";
242 if (Subtarget->isTargetDarwin())
243 O << '\t' << *CurrentFnSym;
244 O << '\n';
245 }
246
247 OutStreamer.EmitLabel(CurrentFnSym);
248}
249
Evan Chenga8e29892007-01-19 07:51:42 +0000250/// runOnMachineFunction - This uses the printInstruction()
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000251/// method to print assembly for each instruction.
252///
253bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Chenga8e29892007-01-19 07:51:42 +0000254 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng6d63a722008-09-18 07:27:23 +0000255 MCP = MF.getConstantPool();
Rafael Espindola4b442b52006-05-23 02:48:20 +0000256
Chris Lattnerd49fe1b2010-01-28 01:28:58 +0000257 return AsmPrinter::runOnMachineFunction(MF);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000258}
259
Evan Cheng055b0312009-06-29 07:51:04 +0000260void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000261 const char *Modifier) {
Evan Cheng055b0312009-06-29 07:51:04 +0000262 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000263 unsigned TF = MO.getTargetFlags();
264
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000265 switch (MO.getType()) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000266 default:
267 assert(0 && "<unknown operand type>");
Bob Wilson5bafff32009-06-22 23:27:02 +0000268 case MachineOperand::MO_Register: {
269 unsigned Reg = MO.getReg();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000270 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
271 if (Modifier && strcmp(Modifier, "dregpair") == 0) {
272 unsigned DRegLo = TRI->getSubReg(Reg, 5); // arm_dsubreg_0
273 unsigned DRegHi = TRI->getSubReg(Reg, 6); // arm_dsubreg_1
274 O << '{'
275 << getRegisterName(DRegLo) << ',' << getRegisterName(DRegHi)
276 << '}';
277 } else if (Modifier && strcmp(Modifier, "lane") == 0) {
278 unsigned RegNum = ARMRegisterInfo::getRegisterNumbering(Reg);
279 unsigned DReg = TRI->getMatchingSuperReg(Reg, RegNum & 1 ? 2 : 1,
280 &ARM::DPR_VFP2RegClass);
281 O << getRegisterName(DReg) << '[' << (RegNum & 1) << ']';
282 } else {
Anton Korobeynikove8ea0112009-11-07 15:20:32 +0000283 assert(!MO.getSubReg() && "Subregs should be eliminated!");
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000284 O << getRegisterName(Reg);
285 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000286 break;
Bob Wilson5bafff32009-06-22 23:27:02 +0000287 }
Evan Chenga8e29892007-01-19 07:51:42 +0000288 case MachineOperand::MO_Immediate: {
Evan Cheng5adb66a2009-09-28 09:14:39 +0000289 int64_t Imm = MO.getImm();
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000290 O << '#';
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000291 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
292 (TF & ARMII::MO_LO16))
293 O << ":lower16:";
294 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
295 (TF & ARMII::MO_HI16))
296 O << ":upper16:";
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000297 O << Imm;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000298 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000299 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000300 case MachineOperand::MO_MachineBasicBlock:
Chris Lattnerf71cb012010-01-26 04:55:51 +0000301 O << *MO.getMBB()->getSymbol(OutContext);
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000302 return;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000303 case MachineOperand::MO_GlobalAddress: {
Evan Chenga8e29892007-01-19 07:51:42 +0000304 bool isCallOp = Modifier && !strcmp(Modifier, "call");
Rafael Espindola84b19be2006-07-16 01:02:57 +0000305 GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000306
307 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
308 (TF & ARMII::MO_LO16))
309 O << ":lower16:";
310 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
311 (TF & ARMII::MO_HI16))
312 O << ":upper16:";
Chris Lattner10b318b2010-01-17 21:43:43 +0000313 O << *GetGlobalValueSymbol(GV);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000314
315 printOffset(MO.getOffset());
316
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000317 if (isCallOp && Subtarget->isTargetELF() &&
318 TM.getRelocationModel() == Reloc::PIC_)
319 O << "(PLT)";
Evan Chenga8e29892007-01-19 07:51:42 +0000320 break;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000321 }
Evan Chenga8e29892007-01-19 07:51:42 +0000322 case MachineOperand::MO_ExternalSymbol: {
323 bool isCallOp = Modifier && !strcmp(Modifier, "call");
Chris Lattner10b318b2010-01-17 21:43:43 +0000324 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Chris Lattner09533a42010-01-13 08:08:33 +0000325
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000326 if (isCallOp && Subtarget->isTargetELF() &&
327 TM.getRelocationModel() == Reloc::PIC_)
328 O << "(PLT)";
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000329 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000330 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000331 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000332 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000333 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000334 case MachineOperand::MO_JumpTableIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000335 O << *GetJTISymbol(MO.getIndex());
Evan Chenga8e29892007-01-19 07:51:42 +0000336 break;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000337 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000338}
339
David Greene71847812009-07-14 20:18:05 +0000340static void printSOImm(formatted_raw_ostream &O, int64_t V, bool VerboseAsm,
Chris Lattner33adcfb2009-08-22 21:43:10 +0000341 const MCAsmInfo *MAI) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000342 // Break it up into two parts that make up a shifter immediate.
343 V = ARM_AM::getSOImmVal(V);
344 assert(V != -1 && "Not a valid so_imm value!");
345
Evan Chengc70d1842007-03-20 08:11:30 +0000346 unsigned Imm = ARM_AM::getSOImmValImm(V);
347 unsigned Rot = ARM_AM::getSOImmValRot(V);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000348
Evan Chenga8e29892007-01-19 07:51:42 +0000349 // Print low-level immediate formation info, per
350 // A5.1.3: "Data-processing operands - Immediate".
351 if (Rot) {
352 O << "#" << Imm << ", " << Rot;
353 // Pretty printed version.
Evan Cheng39382422009-10-28 01:44:26 +0000354 if (VerboseAsm) {
355 O.PadToColumn(MAI->getCommentColumn());
356 O << MAI->getCommentString() << ' ';
357 O << (int)ARM_AM::rotr32(Imm, Rot);
358 }
Evan Chenga8e29892007-01-19 07:51:42 +0000359 } else {
360 O << "#" << Imm;
361 }
362}
363
Evan Chengc70d1842007-03-20 08:11:30 +0000364/// printSOImmOperand - SOImm is 4-bit rotate amount in bits 8-11 with 8-bit
365/// immediate in bits 0-7.
366void ARMAsmPrinter::printSOImmOperand(const MachineInstr *MI, int OpNum) {
367 const MachineOperand &MO = MI->getOperand(OpNum);
Dan Gohmand735b802008-10-03 15:45:36 +0000368 assert(MO.isImm() && "Not a valid so_imm value!");
Chris Lattner33adcfb2009-08-22 21:43:10 +0000369 printSOImm(O, MO.getImm(), VerboseAsm, MAI);
Evan Chengc70d1842007-03-20 08:11:30 +0000370}
371
Evan Cheng90922132008-11-06 02:25:39 +0000372/// printSOImm2PartOperand - SOImm is broken into two pieces using a 'mov'
373/// followed by an 'orr' to materialize.
Evan Chengc70d1842007-03-20 08:11:30 +0000374void ARMAsmPrinter::printSOImm2PartOperand(const MachineInstr *MI, int OpNum) {
375 const MachineOperand &MO = MI->getOperand(OpNum);
Dan Gohmand735b802008-10-03 15:45:36 +0000376 assert(MO.isImm() && "Not a valid so_imm value!");
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000377 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO.getImm());
378 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO.getImm());
Chris Lattner33adcfb2009-08-22 21:43:10 +0000379 printSOImm(O, V1, VerboseAsm, MAI);
Evan Cheng5e148a32007-06-05 18:55:18 +0000380 O << "\n\torr";
381 printPredicateOperand(MI, 2);
Evan Cheng162e3092009-10-26 23:45:59 +0000382 O << "\t";
Jim Grosbache9952212009-09-04 01:38:51 +0000383 printOperand(MI, 0);
Evan Chengc70d1842007-03-20 08:11:30 +0000384 O << ", ";
Jim Grosbache9952212009-09-04 01:38:51 +0000385 printOperand(MI, 0);
Evan Chengc70d1842007-03-20 08:11:30 +0000386 O << ", ";
Chris Lattner33adcfb2009-08-22 21:43:10 +0000387 printSOImm(O, V2, VerboseAsm, MAI);
Evan Chengc70d1842007-03-20 08:11:30 +0000388}
389
Evan Chenga8e29892007-01-19 07:51:42 +0000390// so_reg is a 4-operand unit corresponding to register forms of the A5.1
391// "Addressing Mode 1 - Data-processing operands" forms. This includes:
Evan Cheng9cb9e672009-06-27 02:26:13 +0000392// REG 0 0 - e.g. R5
393// REG REG 0,SH_OPC - e.g. R5, ROR R3
Evan Chenga8e29892007-01-19 07:51:42 +0000394// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
395void ARMAsmPrinter::printSORegOperand(const MachineInstr *MI, int Op) {
396 const MachineOperand &MO1 = MI->getOperand(Op);
397 const MachineOperand &MO2 = MI->getOperand(Op+1);
398 const MachineOperand &MO3 = MI->getOperand(Op+2);
399
Chris Lattner762ccea2009-09-13 20:31:40 +0000400 O << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000401
402 // Print the shift opc.
403 O << ", "
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000404 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000405 << " ";
406
407 if (MO2.getReg()) {
Chris Lattner762ccea2009-09-13 20:31:40 +0000408 O << getRegisterName(MO2.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000409 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
410 } else {
411 O << "#" << ARM_AM::getSORegOffset(MO3.getImm());
412 }
413}
414
415void ARMAsmPrinter::printAddrMode2Operand(const MachineInstr *MI, int Op) {
416 const MachineOperand &MO1 = MI->getOperand(Op);
417 const MachineOperand &MO2 = MI->getOperand(Op+1);
418 const MachineOperand &MO3 = MI->getOperand(Op+2);
419
Dan Gohmand735b802008-10-03 15:45:36 +0000420 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Evan Chenga8e29892007-01-19 07:51:42 +0000421 printOperand(MI, Op);
422 return;
423 }
424
Chris Lattner762ccea2009-09-13 20:31:40 +0000425 O << "[" << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000426
427 if (!MO2.getReg()) {
428 if (ARM_AM::getAM2Offset(MO3.getImm())) // Don't print +0.
429 O << ", #"
430 << (char)ARM_AM::getAM2Op(MO3.getImm())
431 << ARM_AM::getAM2Offset(MO3.getImm());
432 O << "]";
433 return;
434 }
435
436 O << ", "
437 << (char)ARM_AM::getAM2Op(MO3.getImm())
Chris Lattner762ccea2009-09-13 20:31:40 +0000438 << getRegisterName(MO2.getReg());
Jim Grosbache9952212009-09-04 01:38:51 +0000439
Evan Chenga8e29892007-01-19 07:51:42 +0000440 if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm()))
441 O << ", "
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000442 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000443 << " #" << ShImm;
444 O << "]";
445}
446
447void ARMAsmPrinter::printAddrMode2OffsetOperand(const MachineInstr *MI, int Op){
448 const MachineOperand &MO1 = MI->getOperand(Op);
449 const MachineOperand &MO2 = MI->getOperand(Op+1);
450
451 if (!MO1.getReg()) {
Evan Chengbdc98692007-05-03 23:30:36 +0000452 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
453 assert(ImmOffs && "Malformed indexed load / store!");
454 O << "#"
455 << (char)ARM_AM::getAM2Op(MO2.getImm())
456 << ImmOffs;
Evan Chenga8e29892007-01-19 07:51:42 +0000457 return;
458 }
459
460 O << (char)ARM_AM::getAM2Op(MO2.getImm())
Chris Lattner762ccea2009-09-13 20:31:40 +0000461 << getRegisterName(MO1.getReg());
Jim Grosbache9952212009-09-04 01:38:51 +0000462
Evan Chenga8e29892007-01-19 07:51:42 +0000463 if (unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm()))
464 O << ", "
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000465 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO2.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000466 << " #" << ShImm;
467}
468
469void ARMAsmPrinter::printAddrMode3Operand(const MachineInstr *MI, int Op) {
470 const MachineOperand &MO1 = MI->getOperand(Op);
471 const MachineOperand &MO2 = MI->getOperand(Op+1);
472 const MachineOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbache9952212009-09-04 01:38:51 +0000473
Dan Gohman6f0d0242008-02-10 18:45:23 +0000474 assert(TargetRegisterInfo::isPhysicalRegister(MO1.getReg()));
Chris Lattner762ccea2009-09-13 20:31:40 +0000475 O << "[" << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000476
477 if (MO2.getReg()) {
478 O << ", "
479 << (char)ARM_AM::getAM3Op(MO3.getImm())
Chris Lattner762ccea2009-09-13 20:31:40 +0000480 << getRegisterName(MO2.getReg())
Evan Chenga8e29892007-01-19 07:51:42 +0000481 << "]";
482 return;
483 }
Jim Grosbache9952212009-09-04 01:38:51 +0000484
Evan Chenga8e29892007-01-19 07:51:42 +0000485 if (unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm()))
486 O << ", #"
487 << (char)ARM_AM::getAM3Op(MO3.getImm())
488 << ImmOffs;
489 O << "]";
490}
491
492void ARMAsmPrinter::printAddrMode3OffsetOperand(const MachineInstr *MI, int Op){
493 const MachineOperand &MO1 = MI->getOperand(Op);
494 const MachineOperand &MO2 = MI->getOperand(Op+1);
495
496 if (MO1.getReg()) {
497 O << (char)ARM_AM::getAM3Op(MO2.getImm())
Chris Lattner762ccea2009-09-13 20:31:40 +0000498 << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000499 return;
500 }
501
502 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
Evan Chengbdc98692007-05-03 23:30:36 +0000503 assert(ImmOffs && "Malformed indexed load / store!");
Evan Chenga8e29892007-01-19 07:51:42 +0000504 O << "#"
Evan Chengbdc98692007-05-03 23:30:36 +0000505 << (char)ARM_AM::getAM3Op(MO2.getImm())
Evan Chenga8e29892007-01-19 07:51:42 +0000506 << ImmOffs;
507}
Jim Grosbache9952212009-09-04 01:38:51 +0000508
Evan Chenga8e29892007-01-19 07:51:42 +0000509void ARMAsmPrinter::printAddrMode4Operand(const MachineInstr *MI, int Op,
510 const char *Modifier) {
511 const MachineOperand &MO1 = MI->getOperand(Op);
512 const MachineOperand &MO2 = MI->getOperand(Op+1);
513 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
514 if (Modifier && strcmp(Modifier, "submode") == 0) {
515 if (MO1.getReg() == ARM::SP) {
Evan Cheng27934da2009-08-04 01:43:45 +0000516 // FIXME
Evan Chenga8e29892007-01-19 07:51:42 +0000517 bool isLDM = (MI->getOpcode() == ARM::LDM ||
Evan Cheng27934da2009-08-04 01:43:45 +0000518 MI->getOpcode() == ARM::LDM_RET ||
Evan Cheng9e7a3122009-08-04 21:12:13 +0000519 MI->getOpcode() == ARM::t2LDM ||
Evan Cheng27934da2009-08-04 01:43:45 +0000520 MI->getOpcode() == ARM::t2LDM_RET);
Evan Chenga8e29892007-01-19 07:51:42 +0000521 O << ARM_AM::getAMSubModeAltStr(Mode, isLDM);
522 } else
523 O << ARM_AM::getAMSubModeStr(Mode);
Evan Chengd77c7ab2009-08-07 21:19:10 +0000524 } else if (Modifier && strcmp(Modifier, "wide") == 0) {
525 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
526 if (Mode == ARM_AM::ia)
527 O << ".w";
Evan Chenga8e29892007-01-19 07:51:42 +0000528 } else {
529 printOperand(MI, Op);
530 if (ARM_AM::getAM4WBFlag(MO2.getImm()))
531 O << "!";
532 }
533}
534
535void ARMAsmPrinter::printAddrMode5Operand(const MachineInstr *MI, int Op,
536 const char *Modifier) {
537 const MachineOperand &MO1 = MI->getOperand(Op);
538 const MachineOperand &MO2 = MI->getOperand(Op+1);
539
Dan Gohmand735b802008-10-03 15:45:36 +0000540 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Evan Chenga8e29892007-01-19 07:51:42 +0000541 printOperand(MI, Op);
542 return;
543 }
Jim Grosbache9952212009-09-04 01:38:51 +0000544
Dan Gohman6f0d0242008-02-10 18:45:23 +0000545 assert(TargetRegisterInfo::isPhysicalRegister(MO1.getReg()));
Evan Chenga8e29892007-01-19 07:51:42 +0000546
547 if (Modifier && strcmp(Modifier, "submode") == 0) {
548 ARM_AM::AMSubMode Mode = ARM_AM::getAM5SubMode(MO2.getImm());
Jim Grosbache5165492009-11-09 00:11:35 +0000549 O << ARM_AM::getAMSubModeStr(Mode);
Evan Chenga8e29892007-01-19 07:51:42 +0000550 return;
551 } else if (Modifier && strcmp(Modifier, "base") == 0) {
552 // Used for FSTM{D|S} and LSTM{D|S} operations.
Chris Lattner762ccea2009-09-13 20:31:40 +0000553 O << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000554 if (ARM_AM::getAM5WBFlag(MO2.getImm()))
555 O << "!";
556 return;
557 }
Jim Grosbache9952212009-09-04 01:38:51 +0000558
Chris Lattner762ccea2009-09-13 20:31:40 +0000559 O << "[" << getRegisterName(MO1.getReg());
Jim Grosbache9952212009-09-04 01:38:51 +0000560
Evan Chenga8e29892007-01-19 07:51:42 +0000561 if (unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm())) {
562 O << ", #"
563 << (char)ARM_AM::getAM5Op(MO2.getImm())
564 << ImmOffs*4;
565 }
566 O << "]";
567}
568
Bob Wilson8b024a52009-07-01 23:16:05 +0000569void ARMAsmPrinter::printAddrMode6Operand(const MachineInstr *MI, int Op) {
570 const MachineOperand &MO1 = MI->getOperand(Op);
571 const MachineOperand &MO2 = MI->getOperand(Op+1);
572 const MachineOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000573 const MachineOperand &MO4 = MI->getOperand(Op+3);
Bob Wilson8b024a52009-07-01 23:16:05 +0000574
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000575 O << "[" << getRegisterName(MO1.getReg());
576 if (MO4.getImm()) {
Anton Korobeynikovbce3dbd2009-11-17 20:04:59 +0000577 // FIXME: Both darwin as and GNU as violate ARM docs here.
578 O << ", :" << MO4.getImm();
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000579 }
580 O << "]";
Bob Wilson8b024a52009-07-01 23:16:05 +0000581
582 if (ARM_AM::getAM6WBFlag(MO3.getImm())) {
583 if (MO2.getReg() == 0)
584 O << "!";
585 else
Chris Lattner762ccea2009-09-13 20:31:40 +0000586 O << ", " << getRegisterName(MO2.getReg());
Bob Wilson8b024a52009-07-01 23:16:05 +0000587 }
588}
589
Evan Chenga8e29892007-01-19 07:51:42 +0000590void ARMAsmPrinter::printAddrModePCOperand(const MachineInstr *MI, int Op,
591 const char *Modifier) {
592 if (Modifier && strcmp(Modifier, "label") == 0) {
593 printPCLabel(MI, Op+1);
594 return;
595 }
596
597 const MachineOperand &MO1 = MI->getOperand(Op);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000598 assert(TargetRegisterInfo::isPhysicalRegister(MO1.getReg()));
Chris Lattner762ccea2009-09-13 20:31:40 +0000599 O << "[pc, +" << getRegisterName(MO1.getReg()) << "]";
Evan Chenga8e29892007-01-19 07:51:42 +0000600}
601
602void
Evan Chengf49810c2009-06-23 17:48:47 +0000603ARMAsmPrinter::printBitfieldInvMaskImmOperand(const MachineInstr *MI, int Op) {
604 const MachineOperand &MO = MI->getOperand(Op);
605 uint32_t v = ~MO.getImm();
Evan Cheng9e03cbe2009-06-25 22:04:44 +0000606 int32_t lsb = CountTrailingZeros_32(v);
Nick Lewyckyb825aaa2009-06-24 01:08:42 +0000607 int32_t width = (32 - CountLeadingZeros_32 (v)) - lsb;
Evan Chengf49810c2009-06-23 17:48:47 +0000608 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
609 O << "#" << lsb << ", #" << width;
610}
611
Evan Cheng055b0312009-06-29 07:51:04 +0000612//===--------------------------------------------------------------------===//
613
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000614void ARMAsmPrinter::printThumbS4ImmOperand(const MachineInstr *MI, int Op) {
615 O << "#" << MI->getOperand(Op).getImm() * 4;
616}
617
Evan Chengf49810c2009-06-23 17:48:47 +0000618void
Evan Chenge5564742009-07-09 23:43:36 +0000619ARMAsmPrinter::printThumbITMask(const MachineInstr *MI, int Op) {
620 // (3 - the number of trailing zeros) is the number of then / else.
621 unsigned Mask = MI->getOperand(Op).getImm();
622 unsigned NumTZ = CountTrailingZeros_32(Mask);
623 assert(NumTZ <= 3 && "Invalid IT mask!");
Evan Cheng06e16582009-07-10 01:54:42 +0000624 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
Evan Chengbc9b7542009-08-15 07:59:10 +0000625 bool T = (Mask & (1 << Pos)) == 0;
Evan Chenge5564742009-07-09 23:43:36 +0000626 if (T)
627 O << 't';
628 else
629 O << 'e';
630 }
631}
632
633void
Evan Chenga8e29892007-01-19 07:51:42 +0000634ARMAsmPrinter::printThumbAddrModeRROperand(const MachineInstr *MI, int Op) {
635 const MachineOperand &MO1 = MI->getOperand(Op);
636 const MachineOperand &MO2 = MI->getOperand(Op+1);
Chris Lattner762ccea2009-09-13 20:31:40 +0000637 O << "[" << getRegisterName(MO1.getReg());
638 O << ", " << getRegisterName(MO2.getReg()) << "]";
Evan Chenga8e29892007-01-19 07:51:42 +0000639}
640
641void
642ARMAsmPrinter::printThumbAddrModeRI5Operand(const MachineInstr *MI, int Op,
643 unsigned Scale) {
644 const MachineOperand &MO1 = MI->getOperand(Op);
Evan Chengcea117d2007-01-30 02:35:32 +0000645 const MachineOperand &MO2 = MI->getOperand(Op+1);
646 const MachineOperand &MO3 = MI->getOperand(Op+2);
Evan Chenga8e29892007-01-19 07:51:42 +0000647
Dan Gohmand735b802008-10-03 15:45:36 +0000648 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Evan Chenga8e29892007-01-19 07:51:42 +0000649 printOperand(MI, Op);
650 return;
651 }
652
Chris Lattner762ccea2009-09-13 20:31:40 +0000653 O << "[" << getRegisterName(MO1.getReg());
Evan Chengcea117d2007-01-30 02:35:32 +0000654 if (MO3.getReg())
Chris Lattner762ccea2009-09-13 20:31:40 +0000655 O << ", " << getRegisterName(MO3.getReg());
Evan Cheng4b6bbe12009-11-10 19:48:13 +0000656 else if (unsigned ImmOffs = MO2.getImm())
Evan Chenga64ce452009-11-19 06:31:26 +0000657 O << ", #+" << ImmOffs * Scale;
Evan Chenga8e29892007-01-19 07:51:42 +0000658 O << "]";
659}
660
661void
Evan Chengc38f2bc2007-01-23 22:59:13 +0000662ARMAsmPrinter::printThumbAddrModeS1Operand(const MachineInstr *MI, int Op) {
Evan Chengcea117d2007-01-30 02:35:32 +0000663 printThumbAddrModeRI5Operand(MI, Op, 1);
Evan Chenga8e29892007-01-19 07:51:42 +0000664}
665void
Evan Chengc38f2bc2007-01-23 22:59:13 +0000666ARMAsmPrinter::printThumbAddrModeS2Operand(const MachineInstr *MI, int Op) {
Evan Chengcea117d2007-01-30 02:35:32 +0000667 printThumbAddrModeRI5Operand(MI, Op, 2);
Evan Chenga8e29892007-01-19 07:51:42 +0000668}
669void
Evan Chengc38f2bc2007-01-23 22:59:13 +0000670ARMAsmPrinter::printThumbAddrModeS4Operand(const MachineInstr *MI, int Op) {
Evan Chengcea117d2007-01-30 02:35:32 +0000671 printThumbAddrModeRI5Operand(MI, Op, 4);
Evan Chenga8e29892007-01-19 07:51:42 +0000672}
673
674void ARMAsmPrinter::printThumbAddrModeSPOperand(const MachineInstr *MI,int Op) {
675 const MachineOperand &MO1 = MI->getOperand(Op);
676 const MachineOperand &MO2 = MI->getOperand(Op+1);
Chris Lattner762ccea2009-09-13 20:31:40 +0000677 O << "[" << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000678 if (unsigned ImmOffs = MO2.getImm())
Evan Chenga64ce452009-11-19 06:31:26 +0000679 O << ", #+" << ImmOffs*4;
Evan Chenga8e29892007-01-19 07:51:42 +0000680 O << "]";
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000681}
682
Evan Cheng055b0312009-06-29 07:51:04 +0000683//===--------------------------------------------------------------------===//
684
Evan Cheng9cb9e672009-06-27 02:26:13 +0000685// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
686// register with shift forms.
687// REG 0 0 - e.g. R5
688// REG IMM, SH_OPC - e.g. R5, LSL #3
689void ARMAsmPrinter::printT2SOOperand(const MachineInstr *MI, int OpNum) {
690 const MachineOperand &MO1 = MI->getOperand(OpNum);
691 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
692
693 unsigned Reg = MO1.getReg();
694 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Chris Lattner762ccea2009-09-13 20:31:40 +0000695 O << getRegisterName(Reg);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000696
697 // Print the shift opc.
698 O << ", "
699 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO2.getImm()))
700 << " ";
701
702 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
703 O << "#" << ARM_AM::getSORegOffset(MO2.getImm());
704}
705
Evan Cheng055b0312009-06-29 07:51:04 +0000706void ARMAsmPrinter::printT2AddrModeImm12Operand(const MachineInstr *MI,
707 int OpNum) {
708 const MachineOperand &MO1 = MI->getOperand(OpNum);
709 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000710
Chris Lattner762ccea2009-09-13 20:31:40 +0000711 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000712
713 unsigned OffImm = MO2.getImm();
714 if (OffImm) // Don't print +0.
715 O << ", #+" << OffImm;
716 O << "]";
717}
718
719void ARMAsmPrinter::printT2AddrModeImm8Operand(const MachineInstr *MI,
720 int OpNum) {
721 const MachineOperand &MO1 = MI->getOperand(OpNum);
722 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
723
Chris Lattner762ccea2009-09-13 20:31:40 +0000724 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000725
726 int32_t OffImm = (int32_t)MO2.getImm();
727 // Don't print +0.
728 if (OffImm < 0)
729 O << ", #-" << -OffImm;
730 else if (OffImm > 0)
731 O << ", #+" << OffImm;
732 O << "]";
733}
734
Evan Cheng5c874172009-07-09 22:21:59 +0000735void ARMAsmPrinter::printT2AddrModeImm8s4Operand(const MachineInstr *MI,
736 int OpNum) {
737 const MachineOperand &MO1 = MI->getOperand(OpNum);
738 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
739
Chris Lattner762ccea2009-09-13 20:31:40 +0000740 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng5c874172009-07-09 22:21:59 +0000741
742 int32_t OffImm = (int32_t)MO2.getImm() / 4;
743 // Don't print +0.
744 if (OffImm < 0)
Evan Chenga64ce452009-11-19 06:31:26 +0000745 O << ", #-" << -OffImm * 4;
Evan Cheng5c874172009-07-09 22:21:59 +0000746 else if (OffImm > 0)
Evan Chenga64ce452009-11-19 06:31:26 +0000747 O << ", #+" << OffImm * 4;
Evan Cheng5c874172009-07-09 22:21:59 +0000748 O << "]";
749}
750
Evan Chenge88d5ce2009-07-02 07:28:31 +0000751void ARMAsmPrinter::printT2AddrModeImm8OffsetOperand(const MachineInstr *MI,
752 int OpNum) {
753 const MachineOperand &MO1 = MI->getOperand(OpNum);
754 int32_t OffImm = (int32_t)MO1.getImm();
755 // Don't print +0.
756 if (OffImm < 0)
757 O << "#-" << -OffImm;
758 else if (OffImm > 0)
759 O << "#+" << OffImm;
760}
761
Evan Cheng055b0312009-06-29 07:51:04 +0000762void ARMAsmPrinter::printT2AddrModeSoRegOperand(const MachineInstr *MI,
763 int OpNum) {
764 const MachineOperand &MO1 = MI->getOperand(OpNum);
765 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
766 const MachineOperand &MO3 = MI->getOperand(OpNum+2);
767
Chris Lattner762ccea2009-09-13 20:31:40 +0000768 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000769
Evan Cheng3a214252009-08-11 08:52:18 +0000770 assert(MO2.getReg() && "Invalid so_reg load / store address!");
Chris Lattner762ccea2009-09-13 20:31:40 +0000771 O << ", " << getRegisterName(MO2.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000772
Evan Cheng3a214252009-08-11 08:52:18 +0000773 unsigned ShAmt = MO3.getImm();
774 if (ShAmt) {
775 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
776 O << ", lsl #" << ShAmt;
Evan Cheng055b0312009-06-29 07:51:04 +0000777 }
778 O << "]";
779}
780
781
782//===--------------------------------------------------------------------===//
783
784void ARMAsmPrinter::printPredicateOperand(const MachineInstr *MI, int OpNum) {
785 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
Evan Cheng44bec522007-05-15 01:29:07 +0000786 if (CC != ARMCC::AL)
787 O << ARMCondCodeToString(CC);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000788}
789
Johnny Chen9d3acaa2010-03-02 17:57:15 +0000790void ARMAsmPrinter::printMandatoryPredicateOperand(const MachineInstr *MI,
791 int OpNum) {
792 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
793 O << ARMCondCodeToString(CC);
794}
795
Evan Cheng055b0312009-06-29 07:51:04 +0000796void ARMAsmPrinter::printSBitModifierOperand(const MachineInstr *MI, int OpNum){
797 unsigned Reg = MI->getOperand(OpNum).getReg();
Evan Chengdfb2eba2007-07-06 01:01:34 +0000798 if (Reg) {
799 assert(Reg == ARM::CPSR && "Expect ARM CPSR register!");
800 O << 's';
801 }
802}
803
Evan Cheng055b0312009-06-29 07:51:04 +0000804void ARMAsmPrinter::printPCLabel(const MachineInstr *MI, int OpNum) {
805 int Id = (int)MI->getOperand(OpNum).getImm();
Evan Chenge7e0d622009-11-06 22:24:13 +0000806 O << MAI->getPrivateGlobalPrefix()
807 << "PC" << getFunctionNumber() << "_" << Id;
Evan Chenga8e29892007-01-19 07:51:42 +0000808}
809
Evan Cheng055b0312009-06-29 07:51:04 +0000810void ARMAsmPrinter::printRegisterList(const MachineInstr *MI, int OpNum) {
Evan Chenga8e29892007-01-19 07:51:42 +0000811 O << "{";
Evan Chengd20d6582009-10-01 01:33:39 +0000812 // Always skip the first operand, it's the optional (and implicit writeback).
813 for (unsigned i = OpNum+1, e = MI->getNumOperands(); i != e; ++i) {
Evan Cheng4b322e52009-08-11 21:11:32 +0000814 if (MI->getOperand(i).isImplicit())
815 continue;
Evan Chengd20d6582009-10-01 01:33:39 +0000816 if ((int)i != OpNum+1) O << ", ";
Evan Chenga8e29892007-01-19 07:51:42 +0000817 printOperand(MI, i);
Evan Chenga8e29892007-01-19 07:51:42 +0000818 }
819 O << "}";
820}
821
Evan Cheng055b0312009-06-29 07:51:04 +0000822void ARMAsmPrinter::printCPInstOperand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000823 const char *Modifier) {
824 assert(Modifier && "This operand only works with a modifier!");
825 // There are two aspects to a CONSTANTPOOL_ENTRY operand, the label and the
826 // data itself.
827 if (!strcmp(Modifier, "label")) {
Evan Cheng055b0312009-06-29 07:51:04 +0000828 unsigned ID = MI->getOperand(OpNum).getImm();
Chris Lattner8e089a92010-02-10 00:36:00 +0000829 OutStreamer.EmitLabel(GetCPISymbol(ID));
Evan Chenga8e29892007-01-19 07:51:42 +0000830 } else {
831 assert(!strcmp(Modifier, "cpentry") && "Unknown modifier for CPE");
Evan Cheng055b0312009-06-29 07:51:04 +0000832 unsigned CPI = MI->getOperand(OpNum).getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +0000833
Evan Cheng6d63a722008-09-18 07:27:23 +0000834 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPI];
Jim Grosbache9952212009-09-04 01:38:51 +0000835
Evan Cheng711b6dc2008-08-08 06:56:16 +0000836 if (MCPE.isMachineConstantPoolEntry()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000837 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
Evan Cheng711b6dc2008-08-08 06:56:16 +0000838 } else {
Evan Chenga8e29892007-01-19 07:51:42 +0000839 EmitGlobalConstant(MCPE.Val.ConstVal);
Lauro Ramos Venancio305b8a52007-04-25 14:50:40 +0000840 }
Evan Chenga8e29892007-01-19 07:51:42 +0000841 }
842}
843
Chris Lattner0890cf12010-01-25 19:51:38 +0000844MCSymbol *ARMAsmPrinter::
845GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
846 const MachineBasicBlock *MBB) const {
847 SmallString<60> Name;
848 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix()
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000849 << getFunctionNumber() << '_' << uid << '_' << uid2
Chris Lattner0890cf12010-01-25 19:51:38 +0000850 << "_set_" << MBB->getNumber();
851 return OutContext.GetOrCreateSymbol(Name.str());
852}
853
854MCSymbol *ARMAsmPrinter::
855GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
856 SmallString<60> Name;
857 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "JTI"
Chris Lattner281e7762010-01-25 23:28:03 +0000858 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner0890cf12010-01-25 19:51:38 +0000859 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000860}
861
Evan Cheng055b0312009-06-29 07:51:04 +0000862void ARMAsmPrinter::printJTBlockOperand(const MachineInstr *MI, int OpNum) {
Evan Cheng66ac5312009-07-25 00:33:29 +0000863 assert(!Subtarget->isThumb2() && "Thumb2 should use double-jump jumptables!");
864
Evan Cheng055b0312009-06-29 07:51:04 +0000865 const MachineOperand &MO1 = MI->getOperand(OpNum);
866 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
Chris Lattner1b46f432010-01-23 07:00:21 +0000867
Chris Lattner8aa797a2007-12-30 23:10:15 +0000868 unsigned JTI = MO1.getIndex();
Chris Lattner0890cf12010-01-25 19:51:38 +0000869 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
870 OutStreamer.EmitLabel(JTISymbol);
Evan Chenga8e29892007-01-19 07:51:42 +0000871
Chris Lattner33adcfb2009-08-22 21:43:10 +0000872 const char *JTEntryDirective = MAI->getData32bitsDirective();
Evan Chenga8e29892007-01-19 07:51:42 +0000873
Dan Gohman45426112008-07-07 20:06:06 +0000874 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
Evan Chenga8e29892007-01-19 07:51:42 +0000875 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
876 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Chris Lattnercee63322010-01-26 20:40:54 +0000877 bool UseSet= MAI->hasSetDirective() && TM.getRelocationModel() == Reloc::PIC_;
Evan Chengc324ecb2009-07-24 18:19:46 +0000878 SmallPtrSet<MachineBasicBlock*, 8> JTSets;
Evan Chenga8e29892007-01-19 07:51:42 +0000879 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
880 MachineBasicBlock *MBB = JTBBs[i];
Evan Cheng66ac5312009-07-25 00:33:29 +0000881 bool isNew = JTSets.insert(MBB);
882
Chris Lattner0890cf12010-01-25 19:51:38 +0000883 if (UseSet && isNew) {
Chris Lattnercee63322010-01-26 20:40:54 +0000884 O << "\t.set\t"
Jim Grosbach1f9b48a2010-01-25 23:50:13 +0000885 << *GetARMSetPICJumpTableLabel2(JTI, MO2.getImm(), MBB) << ','
Chris Lattnerf71cb012010-01-26 04:55:51 +0000886 << *MBB->getSymbol(OutContext) << '-' << *JTISymbol << '\n';
Chris Lattner0890cf12010-01-25 19:51:38 +0000887 }
Evan Chenga8e29892007-01-19 07:51:42 +0000888
889 O << JTEntryDirective << ' ';
890 if (UseSet)
Chris Lattner0890cf12010-01-25 19:51:38 +0000891 O << *GetARMSetPICJumpTableLabel2(JTI, MO2.getImm(), MBB);
892 else if (TM.getRelocationModel() == Reloc::PIC_)
Chris Lattnerf71cb012010-01-26 04:55:51 +0000893 O << *MBB->getSymbol(OutContext) << '-' << *JTISymbol;
Chris Lattner0890cf12010-01-25 19:51:38 +0000894 else
Chris Lattnerf71cb012010-01-26 04:55:51 +0000895 O << *MBB->getSymbol(OutContext);
Chris Lattner0890cf12010-01-25 19:51:38 +0000896
Evan Chengd85ac4d2007-01-27 02:29:45 +0000897 if (i != e-1)
898 O << '\n';
Evan Chenga8e29892007-01-19 07:51:42 +0000899 }
900}
901
Evan Cheng66ac5312009-07-25 00:33:29 +0000902void ARMAsmPrinter::printJT2BlockOperand(const MachineInstr *MI, int OpNum) {
903 const MachineOperand &MO1 = MI->getOperand(OpNum);
904 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
905 unsigned JTI = MO1.getIndex();
Chris Lattner0890cf12010-01-25 19:51:38 +0000906
907 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
908 OutStreamer.EmitLabel(JTISymbol);
Evan Cheng66ac5312009-07-25 00:33:29 +0000909
Evan Cheng66ac5312009-07-25 00:33:29 +0000910 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
911 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
912 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Evan Cheng5657c012009-07-29 02:18:14 +0000913 bool ByteOffset = false, HalfWordOffset = false;
914 if (MI->getOpcode() == ARM::t2TBB)
915 ByteOffset = true;
916 else if (MI->getOpcode() == ARM::t2TBH)
917 HalfWordOffset = true;
918
Evan Cheng66ac5312009-07-25 00:33:29 +0000919 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
920 MachineBasicBlock *MBB = JTBBs[i];
Evan Cheng5657c012009-07-29 02:18:14 +0000921 if (ByteOffset)
Chris Lattner33adcfb2009-08-22 21:43:10 +0000922 O << MAI->getData8bitsDirective();
Evan Cheng5657c012009-07-29 02:18:14 +0000923 else if (HalfWordOffset)
Chris Lattner33adcfb2009-08-22 21:43:10 +0000924 O << MAI->getData16bitsDirective();
Chris Lattner0890cf12010-01-25 19:51:38 +0000925
926 if (ByteOffset || HalfWordOffset)
Chris Lattnerf71cb012010-01-26 04:55:51 +0000927 O << '(' << *MBB->getSymbol(OutContext) << "-" << *JTISymbol << ")/2";
Chris Lattner0890cf12010-01-25 19:51:38 +0000928 else
Chris Lattnerf71cb012010-01-26 04:55:51 +0000929 O << "\tb.w " << *MBB->getSymbol(OutContext);
Chris Lattner0890cf12010-01-25 19:51:38 +0000930
Evan Cheng66ac5312009-07-25 00:33:29 +0000931 if (i != e-1)
932 O << '\n';
933 }
Evan Chengff6ab172009-07-31 18:35:56 +0000934
935 // Make sure the instruction that follows TBB is 2-byte aligned.
936 // FIXME: Constant island pass should insert an "ALIGN" instruction instead.
937 if (ByteOffset && (JTBBs.size() & 1)) {
938 O << '\n';
939 EmitAlignment(1);
940 }
Evan Cheng66ac5312009-07-25 00:33:29 +0000941}
942
Evan Cheng5657c012009-07-29 02:18:14 +0000943void ARMAsmPrinter::printTBAddrMode(const MachineInstr *MI, int OpNum) {
Chris Lattner762ccea2009-09-13 20:31:40 +0000944 O << "[pc, " << getRegisterName(MI->getOperand(OpNum).getReg());
Evan Cheng5657c012009-07-29 02:18:14 +0000945 if (MI->getOpcode() == ARM::t2TBH)
946 O << ", lsl #1";
947 O << ']';
948}
949
Bob Wilson4f38b382009-08-21 21:58:55 +0000950void ARMAsmPrinter::printNoHashImmediate(const MachineInstr *MI, int OpNum) {
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000951 O << MI->getOperand(OpNum).getImm();
952}
Evan Chenga8e29892007-01-19 07:51:42 +0000953
Evan Cheng39382422009-10-28 01:44:26 +0000954void ARMAsmPrinter::printVFPf32ImmOperand(const MachineInstr *MI, int OpNum) {
955 const ConstantFP *FP = MI->getOperand(OpNum).getFPImm();
Jim Grosbach77b02be2009-11-23 21:08:25 +0000956 O << '#' << FP->getValueAPF().convertToFloat();
Evan Cheng39382422009-10-28 01:44:26 +0000957 if (VerboseAsm) {
958 O.PadToColumn(MAI->getCommentColumn());
959 O << MAI->getCommentString() << ' ';
960 WriteAsOperand(O, FP, /*PrintType=*/false);
961 }
962}
963
964void ARMAsmPrinter::printVFPf64ImmOperand(const MachineInstr *MI, int OpNum) {
965 const ConstantFP *FP = MI->getOperand(OpNum).getFPImm();
Jim Grosbach77b02be2009-11-23 21:08:25 +0000966 O << '#' << FP->getValueAPF().convertToDouble();
Evan Cheng39382422009-10-28 01:44:26 +0000967 if (VerboseAsm) {
968 O.PadToColumn(MAI->getCommentColumn());
969 O << MAI->getCommentString() << ' ';
970 WriteAsOperand(O, FP, /*PrintType=*/false);
971 }
972}
973
Evan Cheng055b0312009-06-29 07:51:04 +0000974bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000975 unsigned AsmVariant, const char *ExtraCode){
976 // Does this asm operand have a single letter operand modifier?
977 if (ExtraCode && ExtraCode[0]) {
978 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000979
Evan Chenga8e29892007-01-19 07:51:42 +0000980 switch (ExtraCode[0]) {
981 default: return true; // Unknown modifier.
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000982 case 'a': // Print as a memory address.
983 if (MI->getOperand(OpNum).isReg()) {
Chris Lattner762ccea2009-09-13 20:31:40 +0000984 O << "[" << getRegisterName(MI->getOperand(OpNum).getReg()) << "]";
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000985 return false;
986 }
987 // Fallthrough
988 case 'c': // Don't print "#" before an immediate operand.
Bob Wilson4f38b382009-08-21 21:58:55 +0000989 if (!MI->getOperand(OpNum).isImm())
990 return true;
991 printNoHashImmediate(MI, OpNum);
Bob Wilson8f343462009-04-06 21:46:51 +0000992 return false;
Evan Chenge21e3962007-04-04 00:13:29 +0000993 case 'P': // Print a VFP double precision register.
Evan Chengd831cda2009-12-08 23:06:22 +0000994 case 'q': // Print a NEON quad precision register.
Evan Cheng055b0312009-06-29 07:51:04 +0000995 printOperand(MI, OpNum);
Evan Cheng23a95702007-03-08 22:42:46 +0000996 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000997 case 'Q':
998 if (TM.getTargetData()->isLittleEndian())
999 break;
1000 // Fallthrough
1001 case 'R':
1002 if (TM.getTargetData()->isBigEndian())
1003 break;
1004 // Fallthrough
Jim Grosbache9952212009-09-04 01:38:51 +00001005 case 'H': // Write second word of DI / DF reference.
Evan Chenga8e29892007-01-19 07:51:42 +00001006 // Verify that this operand has two consecutive registers.
Evan Cheng055b0312009-06-29 07:51:04 +00001007 if (!MI->getOperand(OpNum).isReg() ||
1008 OpNum+1 == MI->getNumOperands() ||
1009 !MI->getOperand(OpNum+1).isReg())
Evan Chenga8e29892007-01-19 07:51:42 +00001010 return true;
Evan Cheng055b0312009-06-29 07:51:04 +00001011 ++OpNum; // Return the high-part.
Evan Chenga8e29892007-01-19 07:51:42 +00001012 }
1013 }
Jim Grosbache9952212009-09-04 01:38:51 +00001014
Evan Cheng055b0312009-06-29 07:51:04 +00001015 printOperand(MI, OpNum);
Evan Chenga8e29892007-01-19 07:51:42 +00001016 return false;
1017}
1018
Bob Wilson224c2442009-05-19 05:53:42 +00001019bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Cheng055b0312009-06-29 07:51:04 +00001020 unsigned OpNum, unsigned AsmVariant,
Bob Wilson224c2442009-05-19 05:53:42 +00001021 const char *ExtraCode) {
1022 if (ExtraCode && ExtraCode[0])
1023 return true; // Unknown modifier.
Bob Wilson765cc0b2009-10-13 20:50:28 +00001024
1025 const MachineOperand &MO = MI->getOperand(OpNum);
1026 assert(MO.isReg() && "unexpected inline asm memory operand");
1027 O << "[" << getRegisterName(MO.getReg()) << "]";
Bob Wilson224c2442009-05-19 05:53:42 +00001028 return false;
1029}
1030
Chris Lattnera786cea2010-01-28 01:10:34 +00001031void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Chris Lattner97f06932009-10-19 20:20:46 +00001032 if (EnableMCInst) {
1033 printInstructionThroughMCStreamer(MI);
1034 } else {
Chris Lattnera70e6442009-10-19 22:33:05 +00001035 int Opc = MI->getOpcode();
1036 if (Opc == ARM::CONSTPOOL_ENTRY)
1037 EmitAlignment(2);
1038
Chris Lattner97f06932009-10-19 20:20:46 +00001039 printInstruction(MI);
Chris Lattner8e089a92010-02-10 00:36:00 +00001040 OutStreamer.AddBlankLine();
Chris Lattner97f06932009-10-19 20:20:46 +00001041 }
Evan Chenga8e29892007-01-19 07:51:42 +00001042}
1043
Bob Wilson812209a2009-09-30 22:06:26 +00001044void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Bob Wilson0fb34682009-09-30 00:23:42 +00001045 if (Subtarget->isTargetDarwin()) {
1046 Reloc::Model RelocM = TM.getRelocationModel();
1047 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
1048 // Declare all the text sections up front (before the DWARF sections
1049 // emitted by AsmPrinter::doInitialization) so the assembler will keep
1050 // them together at the beginning of the object file. This helps
1051 // avoid out-of-range branches that are due a fundamental limitation of
1052 // the way symbol offsets are encoded with the current Darwin ARM
1053 // relocations.
Bob Wilson29e06692009-09-30 22:25:37 +00001054 TargetLoweringObjectFileMachO &TLOFMacho =
1055 static_cast<TargetLoweringObjectFileMachO &>(getObjFileLowering());
1056 OutStreamer.SwitchSection(TLOFMacho.getTextSection());
1057 OutStreamer.SwitchSection(TLOFMacho.getTextCoalSection());
1058 OutStreamer.SwitchSection(TLOFMacho.getConstTextCoalSection());
1059 if (RelocM == Reloc::DynamicNoPIC) {
1060 const MCSection *sect =
1061 TLOFMacho.getMachOSection("__TEXT", "__symbol_stub4",
1062 MCSectionMachO::S_SYMBOL_STUBS,
1063 12, SectionKind::getText());
1064 OutStreamer.SwitchSection(sect);
1065 } else {
1066 const MCSection *sect =
1067 TLOFMacho.getMachOSection("__TEXT", "__picsymbolstub4",
1068 MCSectionMachO::S_SYMBOL_STUBS,
1069 16, SectionKind::getText());
1070 OutStreamer.SwitchSection(sect);
1071 }
Bob Wilson0fb34682009-09-30 00:23:42 +00001072 }
1073 }
1074
Jim Grosbache5165492009-11-09 00:11:35 +00001075 // Use unified assembler syntax.
1076 O << "\t.syntax unified\n";
Anton Korobeynikovd61eca52009-06-17 23:43:18 +00001077
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001078 // Emit ARM Build Attributes
1079 if (Subtarget->isTargetELF()) {
1080 // CPU Type
Anton Korobeynikovd260c242009-06-01 19:03:17 +00001081 std::string CPUString = Subtarget->getCPUString();
1082 if (CPUString != "generic")
1083 O << "\t.cpu " << CPUString << '\n';
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001084
1085 // FIXME: Emit FPU type
1086 if (Subtarget->hasVFP2())
1087 O << "\t.eabi_attribute " << ARMBuildAttrs::VFP_arch << ", 2\n";
1088
1089 // Signal various FP modes.
1090 if (!UnsafeFPMath)
1091 O << "\t.eabi_attribute " << ARMBuildAttrs::ABI_FP_denormal << ", 1\n"
1092 << "\t.eabi_attribute " << ARMBuildAttrs::ABI_FP_exceptions << ", 1\n";
1093
1094 if (FiniteOnlyFPMath())
1095 O << "\t.eabi_attribute " << ARMBuildAttrs::ABI_FP_number_model << ", 1\n";
1096 else
1097 O << "\t.eabi_attribute " << ARMBuildAttrs::ABI_FP_number_model << ", 3\n";
1098
1099 // 8-bytes alignment stuff.
1100 O << "\t.eabi_attribute " << ARMBuildAttrs::ABI_align8_needed << ", 1\n"
1101 << "\t.eabi_attribute " << ARMBuildAttrs::ABI_align8_preserved << ", 1\n";
1102
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001103 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
1104 if (Subtarget->isAAPCS_ABI() && FloatABIType == FloatABI::Hard)
1105 O << "\t.eabi_attribute " << ARMBuildAttrs::ABI_HardFP_use << ", 3\n"
1106 << "\t.eabi_attribute " << ARMBuildAttrs::ABI_VFP_args << ", 1\n";
1107
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001108 // FIXME: Should we signal R9 usage?
1109 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001110}
1111
Anton Korobeynikov0f3cc652008-08-07 09:54:23 +00001112
Chris Lattner4a071d62009-10-19 17:59:19 +00001113void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Evan Cheng5be54b02007-01-19 19:25:36 +00001114 if (Subtarget->isTargetDarwin()) {
Chris Lattnerf61159b2009-08-03 22:18:15 +00001115 // All darwin targets use mach-o.
Jim Grosbache9952212009-09-04 01:38:51 +00001116 TargetLoweringObjectFileMachO &TLOFMacho =
Chris Lattnerf61159b2009-08-03 22:18:15 +00001117 static_cast<TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattnerb0f294c2009-10-19 18:38:33 +00001118 MachineModuleInfoMachO &MMIMacho =
1119 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbache9952212009-09-04 01:38:51 +00001120
Chris Lattner4fb63d02009-07-15 04:12:33 +00001121 O << '\n';
Evan Chenga8e29892007-01-19 07:51:42 +00001122
Evan Chenga8e29892007-01-19 07:51:42 +00001123 // Output non-lazy-pointers for external and common global variables.
Chris Lattnerb0f294c2009-10-19 18:38:33 +00001124 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
1125
1126 if (!Stubs.empty()) {
Chris Lattnerff4bc462009-08-10 01:39:42 +00001127 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner6c2f9e12009-08-19 05:49:37 +00001128 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerc076a972009-08-10 18:01:34 +00001129 EmitAlignment(2);
Chris Lattnerb0f294c2009-10-19 18:38:33 +00001130 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
Chris Lattner10b318b2010-01-17 21:43:43 +00001131 O << *Stubs[i].first << ":\n\t.indirect_symbol ";
1132 O << *Stubs[i].second << "\n\t.long\t0\n";
Evan Chengae94e592008-12-05 01:06:39 +00001133 }
Evan Chenga8e29892007-01-19 07:51:42 +00001134 }
1135
Chris Lattnere4d9ea82009-10-19 18:44:38 +00001136 Stubs = MMIMacho.GetHiddenGVStubList();
1137 if (!Stubs.empty()) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +00001138 OutStreamer.SwitchSection(getObjFileLowering().getDataSection());
Chris Lattnerf3231de2009-08-10 18:02:16 +00001139 EmitAlignment(2);
Chris Lattner10b318b2010-01-17 21:43:43 +00001140 for (unsigned i = 0, e = Stubs.size(); i != e; ++i)
1141 O << *Stubs[i].first << ":\n\t.long " << *Stubs[i].second << "\n";
Evan Chengae94e592008-12-05 01:06:39 +00001142 }
1143
Evan Chenga8e29892007-01-19 07:51:42 +00001144 // Funny Darwin hack: This flag tells the linker that no global symbols
1145 // contain code that falls through to other global symbols (e.g. the obvious
1146 // implementation of multiple entry points). If this doesn't occur, the
1147 // linker can safely perform dead code stripping. Since LLVM never
1148 // generates code that does this, it is always safe to set.
Chris Lattnera5ad93a2010-01-23 06:39:22 +00001149 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindolab01c4bb2006-07-27 11:38:51 +00001150 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001151}
Anton Korobeynikov0bd89712008-08-17 13:55:10 +00001152
Chris Lattner97f06932009-10-19 20:20:46 +00001153//===----------------------------------------------------------------------===//
1154
1155void ARMAsmPrinter::printInstructionThroughMCStreamer(const MachineInstr *MI) {
Chris Lattner96bc2172009-10-20 00:52:47 +00001156 ARMMCInstLower MCInstLowering(OutContext, *Mang, *this);
Chris Lattner97f06932009-10-19 20:20:46 +00001157 switch (MI->getOpcode()) {
Chris Lattnerc6b8a992009-10-20 05:58:02 +00001158 case ARM::t2MOVi32imm:
1159 assert(0 && "Should be lowered by thumb2it pass");
Chris Lattner4d152222009-10-19 22:23:04 +00001160 default: break;
Chris Lattner4d152222009-10-19 22:23:04 +00001161 case ARM::PICADD: { // FIXME: Remove asm string from td file.
1162 // This is a pseudo op for a label + instruction sequence, which looks like:
1163 // LPC0:
1164 // add r0, pc, r0
1165 // This adds the address of LPC0 to r0.
1166
1167 // Emit the label.
1168 // FIXME: MOVE TO SHARED PLACE.
Chris Lattnera70e6442009-10-19 22:33:05 +00001169 unsigned Id = (unsigned)MI->getOperand(2).getImm();
Chris Lattner7c5b0212009-10-19 22:49:00 +00001170 const char *Prefix = MAI->getPrivateGlobalPrefix();
Evan Chenge7e0d622009-11-06 22:24:13 +00001171 MCSymbol *Label =OutContext.GetOrCreateSymbol(Twine(Prefix)
1172 + "PC" + Twine(getFunctionNumber()) + "_" + Twine(Id));
Chris Lattner7c5b0212009-10-19 22:49:00 +00001173 OutStreamer.EmitLabel(Label);
Chris Lattner4d152222009-10-19 22:23:04 +00001174
1175
1176 // Form and emit tha dd.
1177 MCInst AddInst;
1178 AddInst.setOpcode(ARM::ADDrr);
1179 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1180 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1181 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Chris Lattner850d2e22010-02-03 01:16:28 +00001182 OutStreamer.EmitInstruction(AddInst);
Chris Lattner4d152222009-10-19 22:23:04 +00001183 return;
1184 }
Chris Lattnera70e6442009-10-19 22:33:05 +00001185 case ARM::CONSTPOOL_ENTRY: { // FIXME: Remove asm string from td file.
1186 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1187 /// in the function. The first operand is the ID# for this instruction, the
1188 /// second is the index into the MachineConstantPool that this is, the third
1189 /// is the size in bytes of this constant pool entry.
1190 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1191 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1192
1193 EmitAlignment(2);
Chris Lattner1b46f432010-01-23 07:00:21 +00001194 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattnera70e6442009-10-19 22:33:05 +00001195
1196 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1197 if (MCPE.isMachineConstantPoolEntry())
1198 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1199 else
1200 EmitGlobalConstant(MCPE.Val.ConstVal);
1201
1202 return;
1203 }
Chris Lattner017d9472009-10-20 00:40:56 +00001204 case ARM::MOVi2pieces: { // FIXME: Remove asmstring from td file.
1205 // This is a hack that lowers as a two instruction sequence.
1206 unsigned DstReg = MI->getOperand(0).getReg();
1207 unsigned ImmVal = (unsigned)MI->getOperand(1).getImm();
1208
1209 unsigned SOImmValV1 = ARM_AM::getSOImmTwoPartFirst(ImmVal);
1210 unsigned SOImmValV2 = ARM_AM::getSOImmTwoPartSecond(ImmVal);
1211
1212 {
1213 MCInst TmpInst;
1214 TmpInst.setOpcode(ARM::MOVi);
1215 TmpInst.addOperand(MCOperand::CreateReg(DstReg));
1216 TmpInst.addOperand(MCOperand::CreateImm(SOImmValV1));
1217
1218 // Predicate.
1219 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1220 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
Chris Lattner233917c2009-10-20 00:46:11 +00001221
1222 TmpInst.addOperand(MCOperand::CreateReg(0)); // cc_out
Chris Lattner850d2e22010-02-03 01:16:28 +00001223 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner017d9472009-10-20 00:40:56 +00001224 }
1225
1226 {
1227 MCInst TmpInst;
1228 TmpInst.setOpcode(ARM::ORRri);
1229 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
1230 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // inreg
1231 TmpInst.addOperand(MCOperand::CreateImm(SOImmValV2)); // so_imm
1232 // Predicate.
1233 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1234 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
1235
1236 TmpInst.addOperand(MCOperand::CreateReg(0)); // cc_out
Chris Lattner850d2e22010-02-03 01:16:28 +00001237 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner017d9472009-10-20 00:40:56 +00001238 }
1239 return;
1240 }
Chris Lattner161dcbf2009-10-20 01:11:37 +00001241 case ARM::MOVi32imm: { // FIXME: Remove asmstring from td file.
1242 // This is a hack that lowers as a two instruction sequence.
1243 unsigned DstReg = MI->getOperand(0).getReg();
1244 unsigned ImmVal = (unsigned)MI->getOperand(1).getImm();
1245
1246 {
1247 MCInst TmpInst;
1248 TmpInst.setOpcode(ARM::MOVi16);
1249 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
1250 TmpInst.addOperand(MCOperand::CreateImm(ImmVal & 65535)); // lower16(imm)
Chris Lattner017d9472009-10-20 00:40:56 +00001251
Chris Lattner161dcbf2009-10-20 01:11:37 +00001252 // Predicate.
1253 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1254 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
1255
Chris Lattner850d2e22010-02-03 01:16:28 +00001256 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner161dcbf2009-10-20 01:11:37 +00001257 }
1258
1259 {
1260 MCInst TmpInst;
1261 TmpInst.setOpcode(ARM::MOVTi16);
1262 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
1263 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // srcreg
1264 TmpInst.addOperand(MCOperand::CreateImm(ImmVal >> 16)); // upper16(imm)
1265
1266 // Predicate.
1267 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1268 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
1269
Chris Lattner850d2e22010-02-03 01:16:28 +00001270 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner161dcbf2009-10-20 01:11:37 +00001271 }
1272
1273 return;
1274 }
Chris Lattner97f06932009-10-19 20:20:46 +00001275 }
1276
1277 MCInst TmpInst;
1278 MCInstLowering.Lower(MI, TmpInst);
Chris Lattner850d2e22010-02-03 01:16:28 +00001279 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner97f06932009-10-19 20:20:46 +00001280}
Daniel Dunbar2685a292009-10-20 05:15:36 +00001281
1282//===----------------------------------------------------------------------===//
1283// Target Registry Stuff
1284//===----------------------------------------------------------------------===//
1285
1286static MCInstPrinter *createARMMCInstPrinter(const Target &T,
1287 unsigned SyntaxVariant,
1288 const MCAsmInfo &MAI,
1289 raw_ostream &O) {
1290 if (SyntaxVariant == 0)
1291 return new ARMInstPrinter(O, MAI, false);
1292 return 0;
1293}
1294
1295// Force static initialization.
1296extern "C" void LLVMInitializeARMAsmPrinter() {
1297 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMTarget);
1298 RegisterAsmPrinter<ARMAsmPrinter> Y(TheThumbTarget);
1299
1300 TargetRegistry::RegisterMCInstPrinter(TheARMTarget, createARMMCInstPrinter);
1301 TargetRegistry::RegisterMCInstPrinter(TheThumbTarget, createARMMCInstPrinter);
1302}
1303