blob: c47a7bf9c470cca4e795b26a30036da6a1dbd7f2 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ----*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a pass that performs load / store related peephole
11// optimizations. This pass should be run after register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "arm-ldst-opt"
16#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng8fb90362009-08-08 03:20:32 +000018#include "ARMBaseInstrInfo.h"
Evan Cheng603b83e2007-03-07 20:30:36 +000019#include "ARMMachineFunctionInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "ARMRegisterInfo.h"
Evan Cheng358dec52009-06-15 08:28:29 +000021#include "llvm/DerivedTypes.h"
Owen Anderson1d0be152009-08-13 21:58:54 +000022#include "llvm/Function.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "llvm/CodeGen/MachineBasicBlock.h"
24#include "llvm/CodeGen/MachineFunctionPass.h"
25#include "llvm/CodeGen/MachineInstr.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chengcc1c4272007-03-06 18:02:41 +000028#include "llvm/CodeGen/RegisterScavenging.h"
Evan Cheng358dec52009-06-15 08:28:29 +000029#include "llvm/Target/TargetData.h"
Evan Chenga8e29892007-01-19 07:51:42 +000030#include "llvm/Target/TargetInstrInfo.h"
31#include "llvm/Target/TargetMachine.h"
Evan Cheng358dec52009-06-15 08:28:29 +000032#include "llvm/Target/TargetRegisterInfo.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000033#include "llvm/Support/ErrorHandling.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000034#include "llvm/ADT/DenseMap.h"
35#include "llvm/ADT/STLExtras.h"
36#include "llvm/ADT/SmallPtrSet.h"
Evan Chengae69a2a2009-06-19 23:17:27 +000037#include "llvm/ADT/SmallSet.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000038#include "llvm/ADT/SmallVector.h"
39#include "llvm/ADT/Statistic.h"
Evan Chenga8e29892007-01-19 07:51:42 +000040using namespace llvm;
41
42STATISTIC(NumLDMGened , "Number of ldm instructions generated");
43STATISTIC(NumSTMGened , "Number of stm instructions generated");
Jim Grosbache5165492009-11-09 00:11:35 +000044STATISTIC(NumVLDMGened, "Number of vldm instructions generated");
45STATISTIC(NumVSTMGened, "Number of vstm instructions generated");
Evan Chenge7d6df72009-06-13 09:12:55 +000046STATISTIC(NumLdStMoved, "Number of load / store instructions moved");
Evan Chengf9f1da12009-06-18 02:04:01 +000047STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation");
48STATISTIC(NumSTRDFormed,"Number of strd created before allocation");
49STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm");
50STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm");
51STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's");
52STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's");
Evan Chenge7d6df72009-06-13 09:12:55 +000053
54/// ARMAllocLoadStoreOpt - Post- register allocation pass the combine
55/// load / store instructions to form ldm / stm instructions.
Evan Chenga8e29892007-01-19 07:51:42 +000056
57namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +000058 struct ARMLoadStoreOpt : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000059 static char ID;
Dan Gohmanae73dc12008-09-04 17:05:41 +000060 ARMLoadStoreOpt() : MachineFunctionPass(&ID) {}
Devang Patel794fd752007-05-01 21:15:47 +000061
Evan Chenga8e29892007-01-19 07:51:42 +000062 const TargetInstrInfo *TII;
Dan Gohman6f0d0242008-02-10 18:45:23 +000063 const TargetRegisterInfo *TRI;
Evan Cheng603b83e2007-03-07 20:30:36 +000064 ARMFunctionInfo *AFI;
Evan Chengcc1c4272007-03-06 18:02:41 +000065 RegScavenger *RS;
Evan Cheng45032f22009-07-09 23:11:34 +000066 bool isThumb2;
Evan Chenga8e29892007-01-19 07:51:42 +000067
68 virtual bool runOnMachineFunction(MachineFunction &Fn);
69
70 virtual const char *getPassName() const {
71 return "ARM load / store optimization pass";
72 }
73
74 private:
75 struct MemOpQueueEntry {
76 int Offset;
77 unsigned Position;
78 MachineBasicBlock::iterator MBBI;
79 bool Merged;
80 MemOpQueueEntry(int o, int p, MachineBasicBlock::iterator i)
Douglas Gregorcabdd742009-12-19 07:05:23 +000081 : Offset(o), Position(p), MBBI(i), Merged(false) {}
Evan Chenga8e29892007-01-19 07:51:42 +000082 };
83 typedef SmallVector<MemOpQueueEntry,8> MemOpQueue;
84 typedef MemOpQueue::iterator MemOpQueueIter;
85
Evan Cheng92549222009-06-05 19:08:58 +000086 bool MergeOps(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
Evan Cheng87d59e42009-06-05 18:19:23 +000087 int Offset, unsigned Base, bool BaseKill, int Opcode,
88 ARMCC::CondCodes Pred, unsigned PredReg, unsigned Scratch,
89 DebugLoc dl, SmallVector<std::pair<unsigned, bool>, 8> &Regs);
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +000090 void MergeOpsUpdate(MachineBasicBlock &MBB,
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +000091 MemOpQueue &MemOps,
92 unsigned memOpsBegin,
93 unsigned memOpsEnd,
94 unsigned insertAfter,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +000095 int Offset,
96 unsigned Base,
97 bool BaseKill,
98 int Opcode,
99 ARMCC::CondCodes Pred,
100 unsigned PredReg,
101 unsigned Scratch,
102 DebugLoc dl,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000103 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000104 void MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex, unsigned Base,
105 int Opcode, unsigned Size,
106 ARMCC::CondCodes Pred, unsigned PredReg,
107 unsigned Scratch, MemOpQueue &MemOps,
108 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Chenga8e29892007-01-19 07:51:42 +0000109
Evan Cheng11788fd2007-03-08 02:55:08 +0000110 void AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps);
Evan Cheng358dec52009-06-15 08:28:29 +0000111 bool FixInvalidRegPairOp(MachineBasicBlock &MBB,
112 MachineBasicBlock::iterator &MBBI);
Evan Cheng45032f22009-07-09 23:11:34 +0000113 bool MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
114 MachineBasicBlock::iterator MBBI,
115 const TargetInstrInfo *TII,
116 bool &Advance,
117 MachineBasicBlock::iterator &I);
118 bool MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
119 MachineBasicBlock::iterator MBBI,
120 bool &Advance,
121 MachineBasicBlock::iterator &I);
Evan Chenga8e29892007-01-19 07:51:42 +0000122 bool LoadStoreMultipleOpti(MachineBasicBlock &MBB);
123 bool MergeReturnIntoLDM(MachineBasicBlock &MBB);
124 };
Devang Patel19974732007-05-03 01:11:54 +0000125 char ARMLoadStoreOpt::ID = 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000126}
127
Evan Chenga8e29892007-01-19 07:51:42 +0000128static int getLoadStoreMultipleOpcode(int Opcode) {
129 switch (Opcode) {
130 case ARM::LDR:
131 NumLDMGened++;
132 return ARM::LDM;
133 case ARM::STR:
134 NumSTMGened++;
135 return ARM::STM;
Evan Cheng45032f22009-07-09 23:11:34 +0000136 case ARM::t2LDRi8:
137 case ARM::t2LDRi12:
138 NumLDMGened++;
139 return ARM::t2LDM;
140 case ARM::t2STRi8:
141 case ARM::t2STRi12:
142 NumSTMGened++;
143 return ARM::t2STM;
Jim Grosbache5165492009-11-09 00:11:35 +0000144 case ARM::VLDRS:
145 NumVLDMGened++;
146 return ARM::VLDMS;
147 case ARM::VSTRS:
148 NumVSTMGened++;
149 return ARM::VSTMS;
150 case ARM::VLDRD:
151 NumVLDMGened++;
152 return ARM::VLDMD;
153 case ARM::VSTRD:
154 NumVSTMGened++;
155 return ARM::VSTMD;
Torok Edwinc23197a2009-07-14 16:55:14 +0000156 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000157 }
158 return 0;
159}
160
Evan Cheng27934da2009-08-04 01:43:45 +0000161static bool isT2i32Load(unsigned Opc) {
162 return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8;
163}
164
Evan Cheng45032f22009-07-09 23:11:34 +0000165static bool isi32Load(unsigned Opc) {
Evan Cheng27934da2009-08-04 01:43:45 +0000166 return Opc == ARM::LDR || isT2i32Load(Opc);
167}
168
169static bool isT2i32Store(unsigned Opc) {
170 return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8;
Evan Cheng45032f22009-07-09 23:11:34 +0000171}
172
173static bool isi32Store(unsigned Opc) {
Evan Cheng27934da2009-08-04 01:43:45 +0000174 return Opc == ARM::STR || isT2i32Store(Opc);
Evan Cheng45032f22009-07-09 23:11:34 +0000175}
176
Evan Cheng92549222009-06-05 19:08:58 +0000177/// MergeOps - Create and insert a LDM or STM with Base as base register and
Evan Chenga8e29892007-01-19 07:51:42 +0000178/// registers in Regs as the register operands that would be loaded / stored.
Jim Grosbach764ab522009-08-11 15:33:49 +0000179/// It returns true if the transformation is done.
Evan Cheng87d59e42009-06-05 18:19:23 +0000180bool
Evan Cheng92549222009-06-05 19:08:58 +0000181ARMLoadStoreOpt::MergeOps(MachineBasicBlock &MBB,
Evan Cheng87d59e42009-06-05 18:19:23 +0000182 MachineBasicBlock::iterator MBBI,
183 int Offset, unsigned Base, bool BaseKill,
184 int Opcode, ARMCC::CondCodes Pred,
185 unsigned PredReg, unsigned Scratch, DebugLoc dl,
186 SmallVector<std::pair<unsigned, bool>, 8> &Regs) {
Evan Chenga8e29892007-01-19 07:51:42 +0000187 // Only a single register to load / store. Don't bother.
188 unsigned NumRegs = Regs.size();
189 if (NumRegs <= 1)
190 return false;
191
192 ARM_AM::AMSubMode Mode = ARM_AM::ia;
Evan Cheng45032f22009-07-09 23:11:34 +0000193 bool isAM4 = isi32Load(Opcode) || isi32Store(Opcode);
Evan Chengeb084d12009-08-04 08:34:18 +0000194 if (isAM4 && Offset == 4) {
195 if (isThumb2)
196 // Thumb2 does not support ldmib / stmib.
197 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000198 Mode = ARM_AM::ib;
Evan Chengeb084d12009-08-04 08:34:18 +0000199 } else if (isAM4 && Offset == -4 * (int)NumRegs + 4) {
200 if (isThumb2)
201 // Thumb2 does not support ldmda / stmda.
202 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000203 Mode = ARM_AM::da;
Evan Chengeb084d12009-08-04 08:34:18 +0000204 } else if (isAM4 && Offset == -4 * (int)NumRegs) {
Evan Chenga8e29892007-01-19 07:51:42 +0000205 Mode = ARM_AM::db;
Evan Chengeb084d12009-08-04 08:34:18 +0000206 } else if (Offset != 0) {
Evan Chenga8e29892007-01-19 07:51:42 +0000207 // If starting offset isn't zero, insert a MI to materialize a new base.
208 // But only do so if it is cost effective, i.e. merging more than two
209 // loads / stores.
210 if (NumRegs <= 2)
211 return false;
212
213 unsigned NewBase;
Evan Cheng45032f22009-07-09 23:11:34 +0000214 if (isi32Load(Opcode))
Evan Chenga8e29892007-01-19 07:51:42 +0000215 // If it is a load, then just use one of the destination register to
216 // use as the new base.
Evan Chenga90f3402007-03-06 21:59:20 +0000217 NewBase = Regs[NumRegs-1].first;
Evan Chenga8e29892007-01-19 07:51:42 +0000218 else {
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000219 // Use the scratch register to use as a new base.
220 NewBase = Scratch;
Evan Chenga90f3402007-03-06 21:59:20 +0000221 if (NewBase == 0)
222 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000223 }
Evan Cheng86198642009-08-07 00:34:42 +0000224 int BaseOpc = !isThumb2
225 ? ARM::ADDri
226 : ((Base == ARM::SP) ? ARM::t2ADDrSPi : ARM::t2ADDri);
Evan Chenga8e29892007-01-19 07:51:42 +0000227 if (Offset < 0) {
Evan Cheng86198642009-08-07 00:34:42 +0000228 BaseOpc = !isThumb2
229 ? ARM::SUBri
230 : ((Base == ARM::SP) ? ARM::t2SUBrSPi : ARM::t2SUBri);
Evan Chenga8e29892007-01-19 07:51:42 +0000231 Offset = - Offset;
232 }
Evan Cheng45032f22009-07-09 23:11:34 +0000233 int ImmedOffset = isThumb2
234 ? ARM_AM::getT2SOImmVal(Offset) : ARM_AM::getSOImmVal(Offset);
235 if (ImmedOffset == -1)
236 // FIXME: Try t2ADDri12 or t2SUBri12?
Evan Chenga8e29892007-01-19 07:51:42 +0000237 return false; // Probably not worth it then.
Evan Chenga90f3402007-03-06 21:59:20 +0000238
Dale Johannesenb6728402009-02-13 02:25:56 +0000239 BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase)
Evan Chenge7cbe412009-07-08 21:03:57 +0000240 .addReg(Base, getKillRegState(BaseKill)).addImm(Offset)
Evan Cheng13ab0202007-07-10 18:08:01 +0000241 .addImm(Pred).addReg(PredReg).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000242 Base = NewBase;
Evan Chenga90f3402007-03-06 21:59:20 +0000243 BaseKill = true; // New base is always killed right its use.
Evan Chenga8e29892007-01-19 07:51:42 +0000244 }
245
Jim Grosbache5165492009-11-09 00:11:35 +0000246 bool isDPR = Opcode == ARM::VLDRD || Opcode == ARM::VSTRD;
247 bool isDef = isi32Load(Opcode) || Opcode == ARM::VLDRS || Opcode == ARM::VLDRD;
Evan Chenga8e29892007-01-19 07:51:42 +0000248 Opcode = getLoadStoreMultipleOpcode(Opcode);
249 MachineInstrBuilder MIB = (isAM4)
Dale Johannesenb6728402009-02-13 02:25:56 +0000250 ? BuildMI(MBB, MBBI, dl, TII->get(Opcode))
Bill Wendling587daed2009-05-13 21:33:08 +0000251 .addReg(Base, getKillRegState(BaseKill))
Evan Cheng0e1d3792007-07-05 07:18:20 +0000252 .addImm(ARM_AM::getAM4ModeImm(Mode)).addImm(Pred).addReg(PredReg)
Dale Johannesenb6728402009-02-13 02:25:56 +0000253 : BuildMI(MBB, MBBI, dl, TII->get(Opcode))
Bill Wendling587daed2009-05-13 21:33:08 +0000254 .addReg(Base, getKillRegState(BaseKill))
Evan Cheng44bec522007-05-15 01:29:07 +0000255 .addImm(ARM_AM::getAM5Opc(Mode, false, isDPR ? NumRegs<<1 : NumRegs))
Evan Cheng0e1d3792007-07-05 07:18:20 +0000256 .addImm(Pred).addReg(PredReg);
Evan Chengd20d6582009-10-01 01:33:39 +0000257 MIB.addReg(0); // Add optional writeback (0 for now).
Evan Chenga8e29892007-01-19 07:51:42 +0000258 for (unsigned i = 0; i != NumRegs; ++i)
Bill Wendling587daed2009-05-13 21:33:08 +0000259 MIB = MIB.addReg(Regs[i].first, getDefRegState(isDef)
260 | getKillRegState(Regs[i].second));
Evan Chenga8e29892007-01-19 07:51:42 +0000261
262 return true;
263}
264
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000265// MergeOpsUpdate - call MergeOps and update MemOps and merges accordingly on
266// success.
267void ARMLoadStoreOpt::
268MergeOpsUpdate(MachineBasicBlock &MBB,
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000269 MemOpQueue &memOps,
270 unsigned memOpsBegin,
271 unsigned memOpsEnd,
272 unsigned insertAfter,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000273 int Offset,
274 unsigned Base,
275 bool BaseKill,
276 int Opcode,
277 ARMCC::CondCodes Pred,
278 unsigned PredReg,
279 unsigned Scratch,
280 DebugLoc dl,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000281 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000282 // First calculate which of the registers should be killed by the merged
283 // instruction.
284 SmallVector<std::pair<unsigned, bool>, 8> Regs;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000285 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
286 const MachineOperand &MO = memOps[i].MBBI->getOperand(0);
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000287 Regs.push_back(std::make_pair(MO.getReg(), MO.isKill()));
288 }
289
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000290 // Try to do the merge.
291 MachineBasicBlock::iterator Loc = memOps[insertAfter].MBBI;
292 Loc++;
293 if (!MergeOps(MBB, Loc, Offset, Base, BaseKill, Opcode,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000294 Pred, PredReg, Scratch, dl, Regs))
295 return;
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000296
297 // Merge succeeded, update records.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000298 Merges.push_back(prior(Loc));
299 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
300 MBB.erase(memOps[i].MBBI);
301 memOps[i].Merged = true;
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000302 }
303}
304
Evan Chenga90f3402007-03-06 21:59:20 +0000305/// MergeLDR_STR - Merge a number of load / store instructions into one or more
306/// load / store multiple instructions.
Evan Cheng5ba71882009-06-05 17:56:14 +0000307void
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000308ARMLoadStoreOpt::MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex,
Evan Cheng5ba71882009-06-05 17:56:14 +0000309 unsigned Base, int Opcode, unsigned Size,
310 ARMCC::CondCodes Pred, unsigned PredReg,
311 unsigned Scratch, MemOpQueue &MemOps,
312 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Evan Cheng45032f22009-07-09 23:11:34 +0000313 bool isAM4 = isi32Load(Opcode) || isi32Store(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000314 int Offset = MemOps[SIndex].Offset;
315 int SOffset = Offset;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000316 unsigned insertAfter = SIndex;
Evan Chenga8e29892007-01-19 07:51:42 +0000317 MachineBasicBlock::iterator Loc = MemOps[SIndex].MBBI;
Evan Cheng87d59e42009-06-05 18:19:23 +0000318 DebugLoc dl = Loc->getDebugLoc();
319 unsigned PReg = Loc->getOperand(0).getReg();
Evan Chenga8e29892007-01-19 07:51:42 +0000320 unsigned PRegNum = ARMRegisterInfo::getRegisterNumbering(PReg);
Evan Cheng44bec522007-05-15 01:29:07 +0000321
Evan Chenga8e29892007-01-19 07:51:42 +0000322 for (unsigned i = SIndex+1, e = MemOps.size(); i != e; ++i) {
323 int NewOffset = MemOps[i].Offset;
324 unsigned Reg = MemOps[i].MBBI->getOperand(0).getReg();
325 unsigned RegNum = ARMRegisterInfo::getRegisterNumbering(Reg);
326 // AM4 - register numbers in ascending order.
327 // AM5 - consecutive register numbers in ascending order.
328 if (NewOffset == Offset + (int)Size &&
329 ((isAM4 && RegNum > PRegNum) || RegNum == PRegNum+1)) {
330 Offset += Size;
Evan Chenga8e29892007-01-19 07:51:42 +0000331 PRegNum = RegNum;
332 } else {
333 // Can't merge this in. Try merge the earlier ones first.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000334 MergeOpsUpdate(MBB, MemOps, SIndex, i, insertAfter, SOffset,
335 Base, false, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000336 MergeLDR_STR(MBB, i, Base, Opcode, Size, Pred, PredReg, Scratch,
337 MemOps, Merges);
338 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000339 }
340
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000341 if (MemOps[i].Position > MemOps[insertAfter].Position)
342 insertAfter = i;
Evan Chenga8e29892007-01-19 07:51:42 +0000343 }
344
Evan Chengfaa51072007-04-26 19:00:32 +0000345 bool BaseKill = Loc->findRegisterUseOperandIdx(Base, true) != -1;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000346 MergeOpsUpdate(MBB, MemOps, SIndex, MemOps.size(), insertAfter, SOffset,
347 Base, BaseKill, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000348 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000349}
350
351static inline bool isMatchingDecrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000352 unsigned Bytes, unsigned Limit,
353 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000354 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000355 if (!MI)
356 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000357 if (MI->getOpcode() != ARM::t2SUBri &&
Evan Cheng86198642009-08-07 00:34:42 +0000358 MI->getOpcode() != ARM::t2SUBrSPi &&
359 MI->getOpcode() != ARM::t2SUBrSPi12 &&
360 MI->getOpcode() != ARM::tSUBspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000361 MI->getOpcode() != ARM::SUBri)
362 return false;
363
364 // Make sure the offset fits in 8 bits.
365 if (Bytes <= 0 || (Limit && Bytes >= Limit))
366 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000367
Evan Cheng86198642009-08-07 00:34:42 +0000368 unsigned Scale = (MI->getOpcode() == ARM::tSUBspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000369 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000370 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000371 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng8fb90362009-08-08 03:20:32 +0000372 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000373 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000374}
375
376static inline bool isMatchingIncrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000377 unsigned Bytes, unsigned Limit,
378 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000379 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000380 if (!MI)
381 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000382 if (MI->getOpcode() != ARM::t2ADDri &&
Evan Cheng86198642009-08-07 00:34:42 +0000383 MI->getOpcode() != ARM::t2ADDrSPi &&
384 MI->getOpcode() != ARM::t2ADDrSPi12 &&
385 MI->getOpcode() != ARM::tADDspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000386 MI->getOpcode() != ARM::ADDri)
387 return false;
388
389 if (Bytes <= 0 || (Limit && Bytes >= Limit))
Evan Cheng45032f22009-07-09 23:11:34 +0000390 // Make sure the offset fits in 8 bits.
Evan Cheng27934da2009-08-04 01:43:45 +0000391 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000392
Evan Cheng86198642009-08-07 00:34:42 +0000393 unsigned Scale = (MI->getOpcode() == ARM::tADDspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000394 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000395 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000396 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng8fb90362009-08-08 03:20:32 +0000397 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000398 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000399}
400
401static inline unsigned getLSMultipleTransferSize(MachineInstr *MI) {
402 switch (MI->getOpcode()) {
403 default: return 0;
404 case ARM::LDR:
405 case ARM::STR:
Evan Cheng45032f22009-07-09 23:11:34 +0000406 case ARM::t2LDRi8:
407 case ARM::t2LDRi12:
408 case ARM::t2STRi8:
409 case ARM::t2STRi12:
Jim Grosbache5165492009-11-09 00:11:35 +0000410 case ARM::VLDRS:
411 case ARM::VSTRS:
Evan Chenga8e29892007-01-19 07:51:42 +0000412 return 4;
Jim Grosbache5165492009-11-09 00:11:35 +0000413 case ARM::VLDRD:
414 case ARM::VSTRD:
Evan Chenga8e29892007-01-19 07:51:42 +0000415 return 8;
416 case ARM::LDM:
417 case ARM::STM:
Evan Cheng27934da2009-08-04 01:43:45 +0000418 case ARM::t2LDM:
419 case ARM::t2STM:
Evan Chengd20d6582009-10-01 01:33:39 +0000420 return (MI->getNumOperands() - 5) * 4;
Jim Grosbache5165492009-11-09 00:11:35 +0000421 case ARM::VLDMS:
422 case ARM::VSTMS:
423 case ARM::VLDMD:
424 case ARM::VSTMD:
Evan Chenga8e29892007-01-19 07:51:42 +0000425 return ARM_AM::getAM5Offset(MI->getOperand(1).getImm()) * 4;
426 }
427}
428
Evan Cheng45032f22009-07-09 23:11:34 +0000429/// MergeBaseUpdateLSMultiple - Fold proceeding/trailing inc/dec of base
Jim Grosbache5165492009-11-09 00:11:35 +0000430/// register into the LDM/STM/VLDM{D|S}/VSTM{D|S} op when possible:
Evan Chenga8e29892007-01-19 07:51:42 +0000431///
432/// stmia rn, <ra, rb, rc>
433/// rn := rn + 4 * 3;
434/// =>
435/// stmia rn!, <ra, rb, rc>
436///
437/// rn := rn - 4 * 3;
438/// ldmia rn, <ra, rb, rc>
439/// =>
440/// ldmdb rn!, <ra, rb, rc>
Evan Cheng45032f22009-07-09 23:11:34 +0000441bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
442 MachineBasicBlock::iterator MBBI,
443 bool &Advance,
444 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000445 MachineInstr *MI = MBBI;
446 unsigned Base = MI->getOperand(0).getReg();
447 unsigned Bytes = getLSMultipleTransferSize(MI);
Evan Cheng0e1d3792007-07-05 07:18:20 +0000448 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000449 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000450 int Opcode = MI->getOpcode();
Evan Cheng45032f22009-07-09 23:11:34 +0000451 bool isAM4 = Opcode == ARM::LDM || Opcode == ARM::t2LDM ||
452 Opcode == ARM::STM || Opcode == ARM::t2STM;
Evan Chenga8e29892007-01-19 07:51:42 +0000453
454 if (isAM4) {
455 if (ARM_AM::getAM4WBFlag(MI->getOperand(1).getImm()))
456 return false;
457
458 // Can't use the updating AM4 sub-mode if the base register is also a dest
459 // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined.
Evan Cheng44bec522007-05-15 01:29:07 +0000460 for (unsigned i = 3, e = MI->getNumOperands(); i != e; ++i) {
Evan Chenga8e29892007-01-19 07:51:42 +0000461 if (MI->getOperand(i).getReg() == Base)
462 return false;
463 }
464
465 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MI->getOperand(1).getImm());
466 if (MBBI != MBB.begin()) {
467 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
468 if (Mode == ARM_AM::ia &&
Evan Cheng27934da2009-08-04 01:43:45 +0000469 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000470 MI->getOperand(1).setImm(ARM_AM::getAM4ModeImm(ARM_AM::db, true));
Evan Chengd20d6582009-10-01 01:33:39 +0000471 MI->getOperand(4).setReg(Base);
472 MI->getOperand(4).setIsDef();
Evan Chenga8e29892007-01-19 07:51:42 +0000473 MBB.erase(PrevMBBI);
474 return true;
475 } else if (Mode == ARM_AM::ib &&
Evan Cheng27934da2009-08-04 01:43:45 +0000476 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000477 MI->getOperand(1).setImm(ARM_AM::getAM4ModeImm(ARM_AM::da, true));
Evan Chengd20d6582009-10-01 01:33:39 +0000478 MI->getOperand(4).setReg(Base); // WB to base
479 MI->getOperand(4).setIsDef();
Evan Chenga8e29892007-01-19 07:51:42 +0000480 MBB.erase(PrevMBBI);
481 return true;
482 }
483 }
484
485 if (MBBI != MBB.end()) {
Chris Lattner7896c9f2009-12-03 00:50:42 +0000486 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000487 if ((Mode == ARM_AM::ia || Mode == ARM_AM::ib) &&
Evan Cheng27934da2009-08-04 01:43:45 +0000488 isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000489 MI->getOperand(1).setImm(ARM_AM::getAM4ModeImm(Mode, true));
Evan Chengd20d6582009-10-01 01:33:39 +0000490 MI->getOperand(4).setReg(Base); // WB to base
491 MI->getOperand(4).setIsDef();
Evan Chenge71bff72007-09-19 21:48:07 +0000492 if (NextMBBI == I) {
493 Advance = true;
494 ++I;
495 }
Evan Chenga8e29892007-01-19 07:51:42 +0000496 MBB.erase(NextMBBI);
497 return true;
498 } else if ((Mode == ARM_AM::da || Mode == ARM_AM::db) &&
Evan Cheng27934da2009-08-04 01:43:45 +0000499 isMatchingDecrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000500 MI->getOperand(1).setImm(ARM_AM::getAM4ModeImm(Mode, true));
Evan Chengd20d6582009-10-01 01:33:39 +0000501 MI->getOperand(4).setReg(Base); // WB to base
502 MI->getOperand(4).setIsDef();
Evan Chenge71bff72007-09-19 21:48:07 +0000503 if (NextMBBI == I) {
504 Advance = true;
505 ++I;
506 }
Evan Chenga8e29892007-01-19 07:51:42 +0000507 MBB.erase(NextMBBI);
508 return true;
509 }
510 }
511 } else {
Jim Grosbache5165492009-11-09 00:11:35 +0000512 // VLDM{D|S}, VSTM{D|S} addressing mode 5 ops.
Evan Chenga8e29892007-01-19 07:51:42 +0000513 if (ARM_AM::getAM5WBFlag(MI->getOperand(1).getImm()))
514 return false;
515
516 ARM_AM::AMSubMode Mode = ARM_AM::getAM5SubMode(MI->getOperand(1).getImm());
517 unsigned Offset = ARM_AM::getAM5Offset(MI->getOperand(1).getImm());
518 if (MBBI != MBB.begin()) {
519 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
520 if (Mode == ARM_AM::ia &&
Evan Cheng27934da2009-08-04 01:43:45 +0000521 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000522 MI->getOperand(1).setImm(ARM_AM::getAM5Opc(ARM_AM::db, true, Offset));
Evan Chengd20d6582009-10-01 01:33:39 +0000523 MI->getOperand(4).setReg(Base); // WB to base
524 MI->getOperand(4).setIsDef();
Evan Chenga8e29892007-01-19 07:51:42 +0000525 MBB.erase(PrevMBBI);
526 return true;
527 }
528 }
529
530 if (MBBI != MBB.end()) {
Chris Lattner7896c9f2009-12-03 00:50:42 +0000531 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000532 if (Mode == ARM_AM::ia &&
Evan Cheng27934da2009-08-04 01:43:45 +0000533 isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000534 MI->getOperand(1).setImm(ARM_AM::getAM5Opc(ARM_AM::ia, true, Offset));
Evan Chengd20d6582009-10-01 01:33:39 +0000535 MI->getOperand(4).setReg(Base); // WB to base
536 MI->getOperand(4).setIsDef();
Evan Chenge71bff72007-09-19 21:48:07 +0000537 if (NextMBBI == I) {
538 Advance = true;
539 ++I;
540 }
Evan Chenga8e29892007-01-19 07:51:42 +0000541 MBB.erase(NextMBBI);
542 }
543 return true;
544 }
545 }
546
547 return false;
548}
549
550static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc) {
551 switch (Opc) {
552 case ARM::LDR: return ARM::LDR_PRE;
553 case ARM::STR: return ARM::STR_PRE;
Jim Grosbache5165492009-11-09 00:11:35 +0000554 case ARM::VLDRS: return ARM::VLDMS;
555 case ARM::VLDRD: return ARM::VLDMD;
556 case ARM::VSTRS: return ARM::VSTMS;
557 case ARM::VSTRD: return ARM::VSTMD;
Evan Cheng45032f22009-07-09 23:11:34 +0000558 case ARM::t2LDRi8:
559 case ARM::t2LDRi12:
560 return ARM::t2LDR_PRE;
561 case ARM::t2STRi8:
562 case ARM::t2STRi12:
563 return ARM::t2STR_PRE;
Torok Edwinc23197a2009-07-14 16:55:14 +0000564 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000565 }
566 return 0;
567}
568
569static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc) {
570 switch (Opc) {
571 case ARM::LDR: return ARM::LDR_POST;
572 case ARM::STR: return ARM::STR_POST;
Jim Grosbache5165492009-11-09 00:11:35 +0000573 case ARM::VLDRS: return ARM::VLDMS;
574 case ARM::VLDRD: return ARM::VLDMD;
575 case ARM::VSTRS: return ARM::VSTMS;
576 case ARM::VSTRD: return ARM::VSTMD;
Evan Cheng45032f22009-07-09 23:11:34 +0000577 case ARM::t2LDRi8:
578 case ARM::t2LDRi12:
579 return ARM::t2LDR_POST;
580 case ARM::t2STRi8:
581 case ARM::t2STRi12:
582 return ARM::t2STR_POST;
Torok Edwinc23197a2009-07-14 16:55:14 +0000583 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000584 }
585 return 0;
586}
587
Evan Cheng45032f22009-07-09 23:11:34 +0000588/// MergeBaseUpdateLoadStore - Fold proceeding/trailing inc/dec of base
Evan Chenga8e29892007-01-19 07:51:42 +0000589/// register into the LDR/STR/FLD{D|S}/FST{D|S} op when possible:
Evan Cheng45032f22009-07-09 23:11:34 +0000590bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
591 MachineBasicBlock::iterator MBBI,
592 const TargetInstrInfo *TII,
593 bool &Advance,
594 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000595 MachineInstr *MI = MBBI;
596 unsigned Base = MI->getOperand(1).getReg();
Evan Chenga90f3402007-03-06 21:59:20 +0000597 bool BaseKill = MI->getOperand(1).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000598 unsigned Bytes = getLSMultipleTransferSize(MI);
599 int Opcode = MI->getOpcode();
Dale Johannesenb6728402009-02-13 02:25:56 +0000600 DebugLoc dl = MI->getDebugLoc();
Jim Grosbache5165492009-11-09 00:11:35 +0000601 bool isAM5 = Opcode == ARM::VLDRD || Opcode == ARM::VLDRS ||
602 Opcode == ARM::VSTRD || Opcode == ARM::VSTRS;
Evan Chenga8e29892007-01-19 07:51:42 +0000603 bool isAM2 = Opcode == ARM::LDR || Opcode == ARM::STR;
Evan Cheng45032f22009-07-09 23:11:34 +0000604 if (isAM2 && ARM_AM::getAM2Offset(MI->getOperand(3).getImm()) != 0)
605 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000606 else if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0)
Evan Cheng45032f22009-07-09 23:11:34 +0000607 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000608 else if (isT2i32Load(Opcode) || isT2i32Store(Opcode))
609 if (MI->getOperand(2).getImm() != 0)
610 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000611
Jim Grosbache5165492009-11-09 00:11:35 +0000612 bool isLd = isi32Load(Opcode) || Opcode == ARM::VLDRS || Opcode == ARM::VLDRD;
Evan Chenga8e29892007-01-19 07:51:42 +0000613 // Can't do the merge if the destination register is the same as the would-be
614 // writeback register.
615 if (isLd && MI->getOperand(0).getReg() == Base)
616 return false;
617
Evan Cheng0e1d3792007-07-05 07:18:20 +0000618 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000619 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000620 bool DoMerge = false;
621 ARM_AM::AddrOpc AddSub = ARM_AM::add;
622 unsigned NewOpc = 0;
Evan Cheng27934da2009-08-04 01:43:45 +0000623 // AM2 - 12 bits, thumb2 - 8 bits.
624 unsigned Limit = isAM5 ? 0 : (isAM2 ? 0x1000 : 0x100);
Evan Chenga8e29892007-01-19 07:51:42 +0000625 if (MBBI != MBB.begin()) {
626 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Evan Cheng27934da2009-08-04 01:43:45 +0000627 if (isMatchingDecrement(PrevMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000628 DoMerge = true;
629 AddSub = ARM_AM::sub;
630 NewOpc = getPreIndexedLoadStoreOpcode(Opcode);
Evan Cheng27934da2009-08-04 01:43:45 +0000631 } else if (!isAM5 &&
632 isMatchingIncrement(PrevMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000633 DoMerge = true;
634 NewOpc = getPreIndexedLoadStoreOpcode(Opcode);
635 }
636 if (DoMerge)
637 MBB.erase(PrevMBBI);
638 }
639
640 if (!DoMerge && MBBI != MBB.end()) {
Chris Lattner7896c9f2009-12-03 00:50:42 +0000641 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Evan Cheng27934da2009-08-04 01:43:45 +0000642 if (!isAM5 &&
643 isMatchingDecrement(NextMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000644 DoMerge = true;
645 AddSub = ARM_AM::sub;
646 NewOpc = getPostIndexedLoadStoreOpcode(Opcode);
Evan Cheng27934da2009-08-04 01:43:45 +0000647 } else if (isMatchingIncrement(NextMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000648 DoMerge = true;
649 NewOpc = getPostIndexedLoadStoreOpcode(Opcode);
650 }
Evan Chenge71bff72007-09-19 21:48:07 +0000651 if (DoMerge) {
652 if (NextMBBI == I) {
653 Advance = true;
654 ++I;
655 }
Evan Chenga8e29892007-01-19 07:51:42 +0000656 MBB.erase(NextMBBI);
Evan Chenge71bff72007-09-19 21:48:07 +0000657 }
Evan Chenga8e29892007-01-19 07:51:42 +0000658 }
659
660 if (!DoMerge)
661 return false;
662
Jim Grosbache5165492009-11-09 00:11:35 +0000663 bool isDPR = NewOpc == ARM::VLDMD || NewOpc == ARM::VSTMD;
Evan Cheng9e7a3122009-08-04 21:12:13 +0000664 unsigned Offset = 0;
665 if (isAM5)
666 Offset = ARM_AM::getAM5Opc((AddSub == ARM_AM::sub)
667 ? ARM_AM::db
668 : ARM_AM::ia, true, (isDPR ? 2 : 1));
669 else if (isAM2)
670 Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
671 else
672 Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Evan Chenga8e29892007-01-19 07:51:42 +0000673 if (isLd) {
Evan Cheng27934da2009-08-04 01:43:45 +0000674 if (isAM5)
Jim Grosbache5165492009-11-09 00:11:35 +0000675 // VLDMS, VLDMD
Dale Johannesenb6728402009-02-13 02:25:56 +0000676 BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
Bill Wendling587daed2009-05-13 21:33:08 +0000677 .addReg(Base, getKillRegState(BaseKill))
Evan Cheng0e1d3792007-07-05 07:18:20 +0000678 .addImm(Offset).addImm(Pred).addReg(PredReg)
Evan Chengd20d6582009-10-01 01:33:39 +0000679 .addReg(Base, getDefRegState(true)) // WB base register
Bill Wendling587daed2009-05-13 21:33:08 +0000680 .addReg(MI->getOperand(0).getReg(), RegState::Define);
Evan Cheng27934da2009-08-04 01:43:45 +0000681 else if (isAM2)
682 // LDR_PRE, LDR_POST,
683 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
684 .addReg(Base, RegState::Define)
Evan Cheng0e1d3792007-07-05 07:18:20 +0000685 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000686 else
Evan Cheng27934da2009-08-04 01:43:45 +0000687 // t2LDR_PRE, t2LDR_POST
688 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
689 .addReg(Base, RegState::Define)
690 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
691 } else {
692 MachineOperand &MO = MI->getOperand(0);
693 if (isAM5)
Jim Grosbache5165492009-11-09 00:11:35 +0000694 // VSTMS, VSTMD
Dale Johannesenb6728402009-02-13 02:25:56 +0000695 BuildMI(MBB, MBBI, dl, TII->get(NewOpc)).addReg(Base).addImm(Offset)
Evan Cheng0e1d3792007-07-05 07:18:20 +0000696 .addImm(Pred).addReg(PredReg)
Evan Chengd20d6582009-10-01 01:33:39 +0000697 .addReg(Base, getDefRegState(true)) // WB base register
Bill Wendling587daed2009-05-13 21:33:08 +0000698 .addReg(MO.getReg(), getKillRegState(MO.isKill()));
Evan Cheng27934da2009-08-04 01:43:45 +0000699 else if (isAM2)
700 // STR_PRE, STR_POST
701 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
702 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
703 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
704 else
705 // t2STR_PRE, t2STR_POST
706 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
707 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
708 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000709 }
710 MBB.erase(MBBI);
711
712 return true;
713}
714
Evan Chengcc1c4272007-03-06 18:02:41 +0000715/// isMemoryOp - Returns true if instruction is a memory operations (that this
716/// pass is capable of operating on).
Evan Cheng45032f22009-07-09 23:11:34 +0000717static bool isMemoryOp(const MachineInstr *MI) {
Evan Chengcc1c4272007-03-06 18:02:41 +0000718 int Opcode = MI->getOpcode();
719 switch (Opcode) {
720 default: break;
721 case ARM::LDR:
722 case ARM::STR:
Dan Gohmand735b802008-10-03 15:45:36 +0000723 return MI->getOperand(1).isReg() && MI->getOperand(2).getReg() == 0;
Jim Grosbache5165492009-11-09 00:11:35 +0000724 case ARM::VLDRS:
725 case ARM::VSTRS:
Dan Gohmand735b802008-10-03 15:45:36 +0000726 return MI->getOperand(1).isReg();
Jim Grosbache5165492009-11-09 00:11:35 +0000727 case ARM::VLDRD:
728 case ARM::VSTRD:
Dan Gohmand735b802008-10-03 15:45:36 +0000729 return MI->getOperand(1).isReg();
Evan Cheng45032f22009-07-09 23:11:34 +0000730 case ARM::t2LDRi8:
731 case ARM::t2LDRi12:
732 case ARM::t2STRi8:
733 case ARM::t2STRi12:
Evan Chenge298ab22009-09-27 09:46:04 +0000734 return MI->getOperand(1).isReg();
Evan Chengcc1c4272007-03-06 18:02:41 +0000735 }
736 return false;
737}
738
Evan Cheng11788fd2007-03-08 02:55:08 +0000739/// AdvanceRS - Advance register scavenger to just before the earliest memory
740/// op that is being merged.
741void ARMLoadStoreOpt::AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps) {
742 MachineBasicBlock::iterator Loc = MemOps[0].MBBI;
743 unsigned Position = MemOps[0].Position;
744 for (unsigned i = 1, e = MemOps.size(); i != e; ++i) {
745 if (MemOps[i].Position < Position) {
746 Position = MemOps[i].Position;
747 Loc = MemOps[i].MBBI;
748 }
749 }
750
751 if (Loc != MBB.begin())
752 RS->forward(prior(Loc));
753}
754
Evan Chenge7d6df72009-06-13 09:12:55 +0000755static int getMemoryOpOffset(const MachineInstr *MI) {
756 int Opcode = MI->getOpcode();
757 bool isAM2 = Opcode == ARM::LDR || Opcode == ARM::STR;
Evan Cheng358dec52009-06-15 08:28:29 +0000758 bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD;
Evan Chenge7d6df72009-06-13 09:12:55 +0000759 unsigned NumOperands = MI->getDesc().getNumOperands();
760 unsigned OffField = MI->getOperand(NumOperands-3).getImm();
Evan Cheng45032f22009-07-09 23:11:34 +0000761
762 if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 ||
763 Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 ||
764 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8)
765 return OffField;
766
Evan Chenge7d6df72009-06-13 09:12:55 +0000767 int Offset = isAM2
Evan Cheng358dec52009-06-15 08:28:29 +0000768 ? ARM_AM::getAM2Offset(OffField)
769 : (isAM3 ? ARM_AM::getAM3Offset(OffField)
770 : ARM_AM::getAM5Offset(OffField) * 4);
Evan Chenge7d6df72009-06-13 09:12:55 +0000771 if (isAM2) {
772 if (ARM_AM::getAM2Op(OffField) == ARM_AM::sub)
773 Offset = -Offset;
Evan Cheng358dec52009-06-15 08:28:29 +0000774 } else if (isAM3) {
775 if (ARM_AM::getAM3Op(OffField) == ARM_AM::sub)
776 Offset = -Offset;
Evan Chenge7d6df72009-06-13 09:12:55 +0000777 } else {
778 if (ARM_AM::getAM5Op(OffField) == ARM_AM::sub)
779 Offset = -Offset;
780 }
781 return Offset;
782}
783
Evan Cheng358dec52009-06-15 08:28:29 +0000784static void InsertLDR_STR(MachineBasicBlock &MBB,
785 MachineBasicBlock::iterator &MBBI,
786 int OffImm, bool isDef,
787 DebugLoc dl, unsigned NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +0000788 unsigned Reg, bool RegDeadKill, bool RegUndef,
789 unsigned BaseReg, bool BaseKill, bool BaseUndef,
790 unsigned OffReg, bool OffKill, bool OffUndef,
Evan Cheng358dec52009-06-15 08:28:29 +0000791 ARMCC::CondCodes Pred, unsigned PredReg,
Evan Chenge298ab22009-09-27 09:46:04 +0000792 const TargetInstrInfo *TII, bool isT2) {
793 int Offset = OffImm;
794 if (!isT2) {
795 if (OffImm < 0)
796 Offset = ARM_AM::getAM2Opc(ARM_AM::sub, -OffImm, ARM_AM::no_shift);
797 else
798 Offset = ARM_AM::getAM2Opc(ARM_AM::add, OffImm, ARM_AM::no_shift);
799 }
800 if (isDef) {
801 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
802 TII->get(NewOpc))
Evan Cheng974fe5d2009-06-19 01:59:04 +0000803 .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill))
Evan Chenge298ab22009-09-27 09:46:04 +0000804 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
805 if (!isT2)
806 MIB.addReg(OffReg, getKillRegState(OffKill)|getUndefRegState(OffUndef));
807 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
808 } else {
809 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
810 TII->get(NewOpc))
811 .addReg(Reg, getKillRegState(RegDeadKill) | getUndefRegState(RegUndef))
812 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
813 if (!isT2)
814 MIB.addReg(OffReg, getKillRegState(OffKill)|getUndefRegState(OffUndef));
815 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
816 }
Evan Cheng358dec52009-06-15 08:28:29 +0000817}
818
819bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB,
820 MachineBasicBlock::iterator &MBBI) {
821 MachineInstr *MI = &*MBBI;
822 unsigned Opcode = MI->getOpcode();
Evan Chenge298ab22009-09-27 09:46:04 +0000823 if (Opcode == ARM::LDRD || Opcode == ARM::STRD ||
824 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8) {
Evan Cheng358dec52009-06-15 08:28:29 +0000825 unsigned EvenReg = MI->getOperand(0).getReg();
826 unsigned OddReg = MI->getOperand(1).getReg();
827 unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false);
828 unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false);
829 if ((EvenRegNum & 1) == 0 && (EvenRegNum + 1) == OddRegNum)
830 return false;
831
Evan Chenge298ab22009-09-27 09:46:04 +0000832 bool isT2 = Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8;
833 bool isLd = Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8;
Evan Cheng974fe5d2009-06-19 01:59:04 +0000834 bool EvenDeadKill = isLd ?
835 MI->getOperand(0).isDead() : MI->getOperand(0).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +0000836 bool EvenUndef = MI->getOperand(0).isUndef();
Evan Cheng974fe5d2009-06-19 01:59:04 +0000837 bool OddDeadKill = isLd ?
838 MI->getOperand(1).isDead() : MI->getOperand(1).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +0000839 bool OddUndef = MI->getOperand(1).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +0000840 const MachineOperand &BaseOp = MI->getOperand(2);
841 unsigned BaseReg = BaseOp.getReg();
842 bool BaseKill = BaseOp.isKill();
Evan Chenge298ab22009-09-27 09:46:04 +0000843 bool BaseUndef = BaseOp.isUndef();
844 unsigned OffReg = isT2 ? 0 : MI->getOperand(3).getReg();
845 bool OffKill = isT2 ? false : MI->getOperand(3).isKill();
846 bool OffUndef = isT2 ? false : MI->getOperand(3).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +0000847 int OffImm = getMemoryOpOffset(MI);
848 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000849 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Cheng358dec52009-06-15 08:28:29 +0000850
851 if (OddRegNum > EvenRegNum && OffReg == 0 && OffImm == 0) {
852 // Ascending register numbers and no offset. It's safe to change it to a
853 // ldm or stm.
Evan Chenge298ab22009-09-27 09:46:04 +0000854 unsigned NewOpc = (isLd)
855 ? (isT2 ? ARM::t2LDM : ARM::LDM)
856 : (isT2 ? ARM::t2STM : ARM::STM);
Evan Chengf9f1da12009-06-18 02:04:01 +0000857 if (isLd) {
858 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
859 .addReg(BaseReg, getKillRegState(BaseKill))
860 .addImm(ARM_AM::getAM4ModeImm(ARM_AM::ia))
861 .addImm(Pred).addReg(PredReg)
Evan Chengd20d6582009-10-01 01:33:39 +0000862 .addReg(0)
Evan Cheng974fe5d2009-06-19 01:59:04 +0000863 .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill))
Evan Chengd20d6582009-10-01 01:33:39 +0000864 .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill));
Evan Chengf9f1da12009-06-18 02:04:01 +0000865 ++NumLDRD2LDM;
866 } else {
867 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
868 .addReg(BaseReg, getKillRegState(BaseKill))
869 .addImm(ARM_AM::getAM4ModeImm(ARM_AM::ia))
870 .addImm(Pred).addReg(PredReg)
Evan Chengd20d6582009-10-01 01:33:39 +0000871 .addReg(0)
Evan Chenge298ab22009-09-27 09:46:04 +0000872 .addReg(EvenReg,
873 getKillRegState(EvenDeadKill) | getUndefRegState(EvenUndef))
874 .addReg(OddReg,
Evan Chengd20d6582009-10-01 01:33:39 +0000875 getKillRegState(OddDeadKill) | getUndefRegState(OddUndef));
Evan Chengf9f1da12009-06-18 02:04:01 +0000876 ++NumSTRD2STM;
877 }
Evan Cheng358dec52009-06-15 08:28:29 +0000878 } else {
879 // Split into two instructions.
Evan Chenge298ab22009-09-27 09:46:04 +0000880 assert((!isT2 || !OffReg) &&
881 "Thumb2 ldrd / strd does not encode offset register!");
882 unsigned NewOpc = (isLd)
883 ? (isT2 ? (OffImm < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDR)
884 : (isT2 ? (OffImm < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STR);
Evan Cheng358dec52009-06-15 08:28:29 +0000885 DebugLoc dl = MBBI->getDebugLoc();
886 // If this is a load and base register is killed, it may have been
887 // re-defed by the load, make sure the first load does not clobber it.
Evan Chengf9f1da12009-06-18 02:04:01 +0000888 if (isLd &&
Evan Cheng358dec52009-06-15 08:28:29 +0000889 (BaseKill || OffKill) &&
890 (TRI->regsOverlap(EvenReg, BaseReg) ||
891 (OffReg && TRI->regsOverlap(EvenReg, OffReg)))) {
892 assert(!TRI->regsOverlap(OddReg, BaseReg) &&
893 (!OffReg || !TRI->regsOverlap(OddReg, OffReg)));
Evan Chenge298ab22009-09-27 09:46:04 +0000894 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
895 OddReg, OddDeadKill, false,
896 BaseReg, false, BaseUndef, OffReg, false, OffUndef,
897 Pred, PredReg, TII, isT2);
898 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
899 EvenReg, EvenDeadKill, false,
900 BaseReg, BaseKill, BaseUndef, OffReg, OffKill, OffUndef,
901 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +0000902 } else {
Evan Cheng0cd22dd2009-11-14 01:50:00 +0000903 if (OddReg == EvenReg && EvenDeadKill) {
904 // If the two source operands are the same, the kill marker is probably
905 // on the first one. e.g.
906 // t2STRDi8 %R5<kill>, %R5, %R9<kill>, 0, 14, %reg0
907 EvenDeadKill = false;
908 OddDeadKill = true;
909 }
Evan Cheng974fe5d2009-06-19 01:59:04 +0000910 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +0000911 EvenReg, EvenDeadKill, EvenUndef,
912 BaseReg, false, BaseUndef, OffReg, false, OffUndef,
913 Pred, PredReg, TII, isT2);
Evan Cheng974fe5d2009-06-19 01:59:04 +0000914 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +0000915 OddReg, OddDeadKill, OddUndef,
916 BaseReg, BaseKill, BaseUndef, OffReg, OffKill, OffUndef,
917 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +0000918 }
Evan Chengf9f1da12009-06-18 02:04:01 +0000919 if (isLd)
920 ++NumLDRD2LDR;
921 else
922 ++NumSTRD2STR;
Evan Cheng358dec52009-06-15 08:28:29 +0000923 }
924
925 MBBI = prior(MBBI);
926 MBB.erase(MI);
927 }
928 return false;
929}
930
Evan Chenga8e29892007-01-19 07:51:42 +0000931/// LoadStoreMultipleOpti - An optimization pass to turn multiple LDR / STR
932/// ops of the same base and incrementing offset into LDM / STM ops.
933bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) {
934 unsigned NumMerges = 0;
935 unsigned NumMemOps = 0;
936 MemOpQueue MemOps;
937 unsigned CurrBase = 0;
938 int CurrOpc = -1;
939 unsigned CurrSize = 0;
Evan Cheng44bec522007-05-15 01:29:07 +0000940 ARMCC::CondCodes CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +0000941 unsigned CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000942 unsigned Position = 0;
Evan Cheng5ba71882009-06-05 17:56:14 +0000943 SmallVector<MachineBasicBlock::iterator,4> Merges;
Evan Chengcc1c4272007-03-06 18:02:41 +0000944
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000945 RS->enterBasicBlock(&MBB);
Evan Chenga8e29892007-01-19 07:51:42 +0000946 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
947 while (MBBI != E) {
Evan Cheng358dec52009-06-15 08:28:29 +0000948 if (FixInvalidRegPairOp(MBB, MBBI))
949 continue;
950
Evan Chenga8e29892007-01-19 07:51:42 +0000951 bool Advance = false;
952 bool TryMerge = false;
953 bool Clobber = false;
954
Evan Chengcc1c4272007-03-06 18:02:41 +0000955 bool isMemOp = isMemoryOp(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000956 if (isMemOp) {
Evan Chengcc1c4272007-03-06 18:02:41 +0000957 int Opcode = MBBI->getOpcode();
Evan Chengcc1c4272007-03-06 18:02:41 +0000958 unsigned Size = getLSMultipleTransferSize(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000959 unsigned Base = MBBI->getOperand(1).getReg();
Evan Cheng0e1d3792007-07-05 07:18:20 +0000960 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000961 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MBBI, PredReg);
Evan Chenge7d6df72009-06-13 09:12:55 +0000962 int Offset = getMemoryOpOffset(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000963 // Watch out for:
964 // r4 := ldr [r5]
965 // r5 := ldr [r5, #4]
966 // r6 := ldr [r5, #8]
967 //
968 // The second ldr has effectively broken the chain even though it
969 // looks like the later ldr(s) use the same base register. Try to
970 // merge the ldr's so far, including this one. But don't try to
971 // combine the following ldr(s).
Evan Cheng45032f22009-07-09 23:11:34 +0000972 Clobber = (isi32Load(Opcode) && Base == MBBI->getOperand(0).getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000973 if (CurrBase == 0 && !Clobber) {
974 // Start of a new chain.
975 CurrBase = Base;
976 CurrOpc = Opcode;
977 CurrSize = Size;
Evan Cheng44bec522007-05-15 01:29:07 +0000978 CurrPred = Pred;
Evan Cheng0e1d3792007-07-05 07:18:20 +0000979 CurrPredReg = PredReg;
Evan Chenga8e29892007-01-19 07:51:42 +0000980 MemOps.push_back(MemOpQueueEntry(Offset, Position, MBBI));
981 NumMemOps++;
982 Advance = true;
983 } else {
984 if (Clobber) {
985 TryMerge = true;
986 Advance = true;
987 }
988
Evan Cheng44bec522007-05-15 01:29:07 +0000989 if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) {
Evan Cheng0e1d3792007-07-05 07:18:20 +0000990 // No need to match PredReg.
Evan Chenga8e29892007-01-19 07:51:42 +0000991 // Continue adding to the queue.
992 if (Offset > MemOps.back().Offset) {
993 MemOps.push_back(MemOpQueueEntry(Offset, Position, MBBI));
994 NumMemOps++;
995 Advance = true;
996 } else {
997 for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end();
998 I != E; ++I) {
999 if (Offset < I->Offset) {
1000 MemOps.insert(I, MemOpQueueEntry(Offset, Position, MBBI));
1001 NumMemOps++;
1002 Advance = true;
1003 break;
1004 } else if (Offset == I->Offset) {
1005 // Collision! This can't be merged!
1006 break;
1007 }
1008 }
1009 }
1010 }
1011 }
1012 }
1013
1014 if (Advance) {
1015 ++Position;
1016 ++MBBI;
Evan Chengfaf93aa2009-10-22 06:47:35 +00001017 if (MBBI == E)
1018 // Reach the end of the block, try merging the memory instructions.
1019 TryMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +00001020 } else
1021 TryMerge = true;
1022
1023 if (TryMerge) {
1024 if (NumMemOps > 1) {
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001025 // Try to find a free register to use as a new base in case it's needed.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001026 // First advance to the instruction just before the start of the chain.
Evan Cheng11788fd2007-03-08 02:55:08 +00001027 AdvanceRS(MBB, MemOps);
Jakob Stoklund Olesenc0823fe2009-08-18 21:14:54 +00001028 // Find a scratch register.
Jim Grosbache11a8f52009-09-11 19:49:06 +00001029 unsigned Scratch = RS->FindUnusedReg(ARM::GPRRegisterClass);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001030 // Process the load / store instructions.
1031 RS->forward(prior(MBBI));
1032
1033 // Merge ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001034 Merges.clear();
1035 MergeLDR_STR(MBB, 0, CurrBase, CurrOpc, CurrSize,
1036 CurrPred, CurrPredReg, Scratch, MemOps, Merges);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001037
Evan Chenga8e29892007-01-19 07:51:42 +00001038 // Try folding preceeding/trailing base inc/dec into the generated
1039 // LDM/STM ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001040 for (unsigned i = 0, e = Merges.size(); i < e; ++i)
Evan Cheng45032f22009-07-09 23:11:34 +00001041 if (MergeBaseUpdateLSMultiple(MBB, Merges[i], Advance, MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001042 ++NumMerges;
Evan Cheng5ba71882009-06-05 17:56:14 +00001043 NumMerges += Merges.size();
Evan Chenga8e29892007-01-19 07:51:42 +00001044
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001045 // Try folding preceeding/trailing base inc/dec into those load/store
1046 // that were not merged to form LDM/STM ops.
1047 for (unsigned i = 0; i != NumMemOps; ++i)
1048 if (!MemOps[i].Merged)
Evan Cheng45032f22009-07-09 23:11:34 +00001049 if (MergeBaseUpdateLoadStore(MBB, MemOps[i].MBBI, TII,Advance,MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001050 ++NumMerges;
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001051
Jim Grosbach764ab522009-08-11 15:33:49 +00001052 // RS may be pointing to an instruction that's deleted.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001053 RS->skipTo(prior(MBBI));
Evan Cheng14883262009-06-04 01:15:28 +00001054 } else if (NumMemOps == 1) {
1055 // Try folding preceeding/trailing base inc/dec into the single
1056 // load/store.
Evan Cheng45032f22009-07-09 23:11:34 +00001057 if (MergeBaseUpdateLoadStore(MBB, MemOps[0].MBBI, TII, Advance, MBBI)) {
Evan Cheng14883262009-06-04 01:15:28 +00001058 ++NumMerges;
1059 RS->forward(prior(MBBI));
1060 }
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001061 }
Evan Chenga8e29892007-01-19 07:51:42 +00001062
1063 CurrBase = 0;
1064 CurrOpc = -1;
Evan Cheng44bec522007-05-15 01:29:07 +00001065 CurrSize = 0;
1066 CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001067 CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001068 if (NumMemOps) {
1069 MemOps.clear();
1070 NumMemOps = 0;
1071 }
1072
1073 // If iterator hasn't been advanced and this is not a memory op, skip it.
1074 // It can't start a new chain anyway.
1075 if (!Advance && !isMemOp && MBBI != E) {
1076 ++Position;
1077 ++MBBI;
1078 }
1079 }
1080 }
1081 return NumMerges > 0;
1082}
1083
Evan Chenge7d6df72009-06-13 09:12:55 +00001084namespace {
1085 struct OffsetCompare {
1086 bool operator()(const MachineInstr *LHS, const MachineInstr *RHS) const {
1087 int LOffset = getMemoryOpOffset(LHS);
1088 int ROffset = getMemoryOpOffset(RHS);
1089 assert(LHS == RHS || LOffset != ROffset);
1090 return LOffset > ROffset;
1091 }
1092 };
1093}
1094
Evan Chenga8e29892007-01-19 07:51:42 +00001095/// MergeReturnIntoLDM - If this is a exit BB, try merging the return op
1096/// (bx lr) into the preceeding stack restore so it directly restore the value
1097/// of LR into pc.
1098/// ldmfd sp!, {r7, lr}
1099/// bx lr
1100/// =>
1101/// ldmfd sp!, {r7, pc}
1102bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) {
1103 if (MBB.empty()) return false;
1104
1105 MachineBasicBlock::iterator MBBI = prior(MBB.end());
Evan Cheng45032f22009-07-09 23:11:34 +00001106 if (MBBI != MBB.begin() &&
Evan Cheng446c4282009-07-11 06:43:01 +00001107 (MBBI->getOpcode() == ARM::BX_RET || MBBI->getOpcode() == ARM::tBX_RET)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001108 MachineInstr *PrevMI = prior(MBBI);
Evan Cheng45032f22009-07-09 23:11:34 +00001109 if (PrevMI->getOpcode() == ARM::LDM || PrevMI->getOpcode() == ARM::t2LDM) {
Evan Chenga8e29892007-01-19 07:51:42 +00001110 MachineOperand &MO = PrevMI->getOperand(PrevMI->getNumOperands()-1);
Evan Cheng27934da2009-08-04 01:43:45 +00001111 if (MO.getReg() != ARM::LR)
1112 return false;
1113 unsigned NewOpc = isThumb2 ? ARM::t2LDM_RET : ARM::LDM_RET;
1114 PrevMI->setDesc(TII->get(NewOpc));
1115 MO.setReg(ARM::PC);
1116 MBB.erase(MBBI);
1117 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00001118 }
1119 }
1120 return false;
1121}
1122
1123bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001124 const TargetMachine &TM = Fn.getTarget();
Evan Cheng603b83e2007-03-07 20:30:36 +00001125 AFI = Fn.getInfo<ARMFunctionInfo>();
Evan Chengcc1c4272007-03-06 18:02:41 +00001126 TII = TM.getInstrInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001127 TRI = TM.getRegisterInfo();
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001128 RS = new RegScavenger();
Evan Cheng45032f22009-07-09 23:11:34 +00001129 isThumb2 = AFI->isThumb2Function();
Evan Chengcc1c4272007-03-06 18:02:41 +00001130
Evan Chenga8e29892007-01-19 07:51:42 +00001131 bool Modified = false;
1132 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1133 ++MFI) {
1134 MachineBasicBlock &MBB = *MFI;
1135 Modified |= LoadStoreMultipleOpti(MBB);
1136 Modified |= MergeReturnIntoLDM(MBB);
1137 }
Evan Chengcc1c4272007-03-06 18:02:41 +00001138
1139 delete RS;
Evan Chenga8e29892007-01-19 07:51:42 +00001140 return Modified;
1141}
Evan Chenge7d6df72009-06-13 09:12:55 +00001142
1143
1144/// ARMPreAllocLoadStoreOpt - Pre- register allocation pass that move
1145/// load / stores from consecutive locations close to make it more
1146/// likely they will be combined later.
1147
1148namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +00001149 struct ARMPreAllocLoadStoreOpt : public MachineFunctionPass{
Evan Chenge7d6df72009-06-13 09:12:55 +00001150 static char ID;
1151 ARMPreAllocLoadStoreOpt() : MachineFunctionPass(&ID) {}
1152
Evan Cheng358dec52009-06-15 08:28:29 +00001153 const TargetData *TD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001154 const TargetInstrInfo *TII;
1155 const TargetRegisterInfo *TRI;
Evan Cheng358dec52009-06-15 08:28:29 +00001156 const ARMSubtarget *STI;
Evan Chenge7d6df72009-06-13 09:12:55 +00001157 MachineRegisterInfo *MRI;
Evan Chengeef490f2009-09-25 21:44:53 +00001158 MachineFunction *MF;
Evan Chenge7d6df72009-06-13 09:12:55 +00001159
1160 virtual bool runOnMachineFunction(MachineFunction &Fn);
1161
1162 virtual const char *getPassName() const {
1163 return "ARM pre- register allocation load / store optimization pass";
1164 }
1165
1166 private:
Evan Chengd780f352009-06-15 20:54:56 +00001167 bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl,
1168 unsigned &NewOpc, unsigned &EvenReg,
1169 unsigned &OddReg, unsigned &BaseReg,
Evan Chenge298ab22009-09-27 09:46:04 +00001170 unsigned &OffReg, int &Offset,
Evan Chengeef490f2009-09-25 21:44:53 +00001171 unsigned &PredReg, ARMCC::CondCodes &Pred,
1172 bool &isT2);
Evan Chenge7d6df72009-06-13 09:12:55 +00001173 bool RescheduleOps(MachineBasicBlock *MBB,
1174 SmallVector<MachineInstr*, 4> &Ops,
1175 unsigned Base, bool isLd,
1176 DenseMap<MachineInstr*, unsigned> &MI2LocMap);
1177 bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB);
1178 };
1179 char ARMPreAllocLoadStoreOpt::ID = 0;
1180}
1181
1182bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Cheng358dec52009-06-15 08:28:29 +00001183 TD = Fn.getTarget().getTargetData();
Evan Chenge7d6df72009-06-13 09:12:55 +00001184 TII = Fn.getTarget().getInstrInfo();
1185 TRI = Fn.getTarget().getRegisterInfo();
Evan Cheng358dec52009-06-15 08:28:29 +00001186 STI = &Fn.getTarget().getSubtarget<ARMSubtarget>();
Evan Chenge7d6df72009-06-13 09:12:55 +00001187 MRI = &Fn.getRegInfo();
Evan Chengeef490f2009-09-25 21:44:53 +00001188 MF = &Fn;
Evan Chenge7d6df72009-06-13 09:12:55 +00001189
1190 bool Modified = false;
1191 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1192 ++MFI)
1193 Modified |= RescheduleLoadStoreInstrs(MFI);
1194
1195 return Modified;
1196}
1197
Evan Chengae69a2a2009-06-19 23:17:27 +00001198static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base,
1199 MachineBasicBlock::iterator I,
1200 MachineBasicBlock::iterator E,
1201 SmallPtrSet<MachineInstr*, 4> &MemOps,
1202 SmallSet<unsigned, 4> &MemRegs,
1203 const TargetRegisterInfo *TRI) {
Evan Chenge7d6df72009-06-13 09:12:55 +00001204 // Are there stores / loads / calls between them?
1205 // FIXME: This is overly conservative. We should make use of alias information
1206 // some day.
Evan Chengae69a2a2009-06-19 23:17:27 +00001207 SmallSet<unsigned, 4> AddedRegPressure;
Evan Chenge7d6df72009-06-13 09:12:55 +00001208 while (++I != E) {
Evan Chengae69a2a2009-06-19 23:17:27 +00001209 if (MemOps.count(&*I))
1210 continue;
Evan Chenge7d6df72009-06-13 09:12:55 +00001211 const TargetInstrDesc &TID = I->getDesc();
1212 if (TID.isCall() || TID.isTerminator() || TID.hasUnmodeledSideEffects())
1213 return false;
1214 if (isLd && TID.mayStore())
1215 return false;
1216 if (!isLd) {
1217 if (TID.mayLoad())
1218 return false;
1219 // It's not safe to move the first 'str' down.
1220 // str r1, [r0]
1221 // strh r5, [r0]
1222 // str r4, [r0, #+4]
Evan Chengae69a2a2009-06-19 23:17:27 +00001223 if (TID.mayStore())
Evan Chenge7d6df72009-06-13 09:12:55 +00001224 return false;
1225 }
1226 for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) {
1227 MachineOperand &MO = I->getOperand(j);
Evan Chengae69a2a2009-06-19 23:17:27 +00001228 if (!MO.isReg())
1229 continue;
1230 unsigned Reg = MO.getReg();
1231 if (MO.isDef() && TRI->regsOverlap(Reg, Base))
Evan Chenge7d6df72009-06-13 09:12:55 +00001232 return false;
Evan Chengae69a2a2009-06-19 23:17:27 +00001233 if (Reg != Base && !MemRegs.count(Reg))
1234 AddedRegPressure.insert(Reg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001235 }
1236 }
Evan Chengae69a2a2009-06-19 23:17:27 +00001237
1238 // Estimate register pressure increase due to the transformation.
1239 if (MemRegs.size() <= 4)
1240 // Ok if we are moving small number of instructions.
1241 return true;
1242 return AddedRegPressure.size() <= MemRegs.size() * 2;
Evan Chenge7d6df72009-06-13 09:12:55 +00001243}
1244
Evan Chengd780f352009-06-15 20:54:56 +00001245bool
1246ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1,
1247 DebugLoc &dl,
1248 unsigned &NewOpc, unsigned &EvenReg,
1249 unsigned &OddReg, unsigned &BaseReg,
Evan Chenge298ab22009-09-27 09:46:04 +00001250 unsigned &OffReg, int &Offset,
Evan Chengd780f352009-06-15 20:54:56 +00001251 unsigned &PredReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001252 ARMCC::CondCodes &Pred,
1253 bool &isT2) {
Evan Chengfa1be5d2009-09-29 07:07:30 +00001254 // Make sure we're allowed to generate LDRD/STRD.
1255 if (!STI->hasV5TEOps())
1256 return false;
1257
Jim Grosbache5165492009-11-09 00:11:35 +00001258 // FIXME: VLDRS / VSTRS -> VLDRD / VSTRD
Evan Chengeef490f2009-09-25 21:44:53 +00001259 unsigned Scale = 1;
Evan Chengd780f352009-06-15 20:54:56 +00001260 unsigned Opcode = Op0->getOpcode();
1261 if (Opcode == ARM::LDR)
1262 NewOpc = ARM::LDRD;
1263 else if (Opcode == ARM::STR)
1264 NewOpc = ARM::STRD;
Evan Chengeef490f2009-09-25 21:44:53 +00001265 else if (Opcode == ARM::t2LDRi8 || Opcode == ARM::t2LDRi12) {
1266 NewOpc = ARM::t2LDRDi8;
1267 Scale = 4;
1268 isT2 = true;
1269 } else if (Opcode == ARM::t2STRi8 || Opcode == ARM::t2STRi12) {
1270 NewOpc = ARM::t2STRDi8;
1271 Scale = 4;
1272 isT2 = true;
1273 } else
1274 return false;
1275
Evan Cheng8f05c102009-09-26 02:43:36 +00001276 // Make sure the offset registers match.
Evan Chengeef490f2009-09-25 21:44:53 +00001277 if (!isT2 &&
1278 (Op0->getOperand(2).getReg() != Op1->getOperand(2).getReg()))
1279 return false;
Evan Chengd780f352009-06-15 20:54:56 +00001280
1281 // Must sure the base address satisfies i64 ld / st alignment requirement.
1282 if (!Op0->hasOneMemOperand() ||
Dan Gohmanc76909a2009-09-25 20:36:54 +00001283 !(*Op0->memoperands_begin())->getValue() ||
1284 (*Op0->memoperands_begin())->isVolatile())
Evan Cheng358dec52009-06-15 08:28:29 +00001285 return false;
1286
Dan Gohmanc76909a2009-09-25 20:36:54 +00001287 unsigned Align = (*Op0->memoperands_begin())->getAlignment();
Evan Chengeef490f2009-09-25 21:44:53 +00001288 Function *Func = MF->getFunction();
Evan Cheng358dec52009-06-15 08:28:29 +00001289 unsigned ReqAlign = STI->hasV6Ops()
Evan Chengeef490f2009-09-25 21:44:53 +00001290 ? TD->getPrefTypeAlignment(Type::getInt64Ty(Func->getContext()))
1291 : 8; // Pre-v6 need 8-byte align
Evan Chengd780f352009-06-15 20:54:56 +00001292 if (Align < ReqAlign)
1293 return false;
1294
1295 // Then make sure the immediate offset fits.
1296 int OffImm = getMemoryOpOffset(Op0);
Evan Chenge298ab22009-09-27 09:46:04 +00001297 if (isT2) {
1298 if (OffImm < 0) {
1299 if (OffImm < -255)
1300 // Can't fall back to t2LDRi8 / t2STRi8.
1301 return false;
1302 } else {
1303 int Limit = (1 << 8) * Scale;
1304 if (OffImm >= Limit || (OffImm & (Scale-1)))
1305 return false;
1306 }
Evan Chengeef490f2009-09-25 21:44:53 +00001307 Offset = OffImm;
Evan Chenge298ab22009-09-27 09:46:04 +00001308 } else {
1309 ARM_AM::AddrOpc AddSub = ARM_AM::add;
1310 if (OffImm < 0) {
1311 AddSub = ARM_AM::sub;
1312 OffImm = - OffImm;
1313 }
1314 int Limit = (1 << 8) * Scale;
1315 if (OffImm >= Limit || (OffImm & (Scale-1)))
1316 return false;
Evan Chengeef490f2009-09-25 21:44:53 +00001317 Offset = ARM_AM::getAM3Opc(AddSub, OffImm);
Evan Chenge298ab22009-09-27 09:46:04 +00001318 }
Evan Chengd780f352009-06-15 20:54:56 +00001319 EvenReg = Op0->getOperand(0).getReg();
Evan Cheng67586072009-06-15 21:18:20 +00001320 OddReg = Op1->getOperand(0).getReg();
Evan Chengd780f352009-06-15 20:54:56 +00001321 if (EvenReg == OddReg)
1322 return false;
1323 BaseReg = Op0->getOperand(1).getReg();
Evan Chengeef490f2009-09-25 21:44:53 +00001324 if (!isT2)
1325 OffReg = Op0->getOperand(2).getReg();
Evan Cheng8fb90362009-08-08 03:20:32 +00001326 Pred = llvm::getInstrPredicate(Op0, PredReg);
Evan Chengd780f352009-06-15 20:54:56 +00001327 dl = Op0->getDebugLoc();
1328 return true;
Evan Cheng358dec52009-06-15 08:28:29 +00001329}
1330
Evan Chenge7d6df72009-06-13 09:12:55 +00001331bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB,
1332 SmallVector<MachineInstr*, 4> &Ops,
1333 unsigned Base, bool isLd,
1334 DenseMap<MachineInstr*, unsigned> &MI2LocMap) {
1335 bool RetVal = false;
1336
1337 // Sort by offset (in reverse order).
1338 std::sort(Ops.begin(), Ops.end(), OffsetCompare());
1339
1340 // The loads / stores of the same base are in order. Scan them from first to
1341 // last and check for the followins:
1342 // 1. Any def of base.
1343 // 2. Any gaps.
1344 while (Ops.size() > 1) {
1345 unsigned FirstLoc = ~0U;
1346 unsigned LastLoc = 0;
1347 MachineInstr *FirstOp = 0;
1348 MachineInstr *LastOp = 0;
1349 int LastOffset = 0;
Evan Chengf9f1da12009-06-18 02:04:01 +00001350 unsigned LastOpcode = 0;
Evan Chenge7d6df72009-06-13 09:12:55 +00001351 unsigned LastBytes = 0;
1352 unsigned NumMove = 0;
1353 for (int i = Ops.size() - 1; i >= 0; --i) {
1354 MachineInstr *Op = Ops[i];
1355 unsigned Loc = MI2LocMap[Op];
1356 if (Loc <= FirstLoc) {
1357 FirstLoc = Loc;
1358 FirstOp = Op;
1359 }
1360 if (Loc >= LastLoc) {
1361 LastLoc = Loc;
1362 LastOp = Op;
1363 }
1364
Evan Chengf9f1da12009-06-18 02:04:01 +00001365 unsigned Opcode = Op->getOpcode();
1366 if (LastOpcode && Opcode != LastOpcode)
1367 break;
1368
Evan Chenge7d6df72009-06-13 09:12:55 +00001369 int Offset = getMemoryOpOffset(Op);
1370 unsigned Bytes = getLSMultipleTransferSize(Op);
1371 if (LastBytes) {
1372 if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes))
1373 break;
1374 }
1375 LastOffset = Offset;
1376 LastBytes = Bytes;
Evan Chengf9f1da12009-06-18 02:04:01 +00001377 LastOpcode = Opcode;
Evan Chengeef490f2009-09-25 21:44:53 +00001378 if (++NumMove == 8) // FIXME: Tune this limit.
Evan Chenge7d6df72009-06-13 09:12:55 +00001379 break;
1380 }
1381
1382 if (NumMove <= 1)
1383 Ops.pop_back();
1384 else {
Evan Chengae69a2a2009-06-19 23:17:27 +00001385 SmallPtrSet<MachineInstr*, 4> MemOps;
1386 SmallSet<unsigned, 4> MemRegs;
1387 for (int i = NumMove-1; i >= 0; --i) {
1388 MemOps.insert(Ops[i]);
1389 MemRegs.insert(Ops[i]->getOperand(0).getReg());
1390 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001391
1392 // Be conservative, if the instructions are too far apart, don't
1393 // move them. We want to limit the increase of register pressure.
Evan Chengae69a2a2009-06-19 23:17:27 +00001394 bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this.
Evan Chenge7d6df72009-06-13 09:12:55 +00001395 if (DoMove)
Evan Chengae69a2a2009-06-19 23:17:27 +00001396 DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp,
1397 MemOps, MemRegs, TRI);
Evan Chenge7d6df72009-06-13 09:12:55 +00001398 if (!DoMove) {
1399 for (unsigned i = 0; i != NumMove; ++i)
1400 Ops.pop_back();
1401 } else {
1402 // This is the new location for the loads / stores.
1403 MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp;
Evan Chengae69a2a2009-06-19 23:17:27 +00001404 while (InsertPos != MBB->end() && MemOps.count(InsertPos))
Evan Chenge7d6df72009-06-13 09:12:55 +00001405 ++InsertPos;
Evan Cheng358dec52009-06-15 08:28:29 +00001406
1407 // If we are moving a pair of loads / stores, see if it makes sense
1408 // to try to allocate a pair of registers that can form register pairs.
Evan Chengd780f352009-06-15 20:54:56 +00001409 MachineInstr *Op0 = Ops.back();
1410 MachineInstr *Op1 = Ops[Ops.size()-2];
1411 unsigned EvenReg = 0, OddReg = 0;
1412 unsigned BaseReg = 0, OffReg = 0, PredReg = 0;
1413 ARMCC::CondCodes Pred = ARMCC::AL;
Evan Chengeef490f2009-09-25 21:44:53 +00001414 bool isT2 = false;
Evan Chengd780f352009-06-15 20:54:56 +00001415 unsigned NewOpc = 0;
Evan Chenge298ab22009-09-27 09:46:04 +00001416 int Offset = 0;
Evan Chengd780f352009-06-15 20:54:56 +00001417 DebugLoc dl;
1418 if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc,
1419 EvenReg, OddReg, BaseReg, OffReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001420 Offset, PredReg, Pred, isT2)) {
Evan Chengd780f352009-06-15 20:54:56 +00001421 Ops.pop_back();
1422 Ops.pop_back();
Evan Cheng358dec52009-06-15 08:28:29 +00001423
Evan Chengd780f352009-06-15 20:54:56 +00001424 // Form the pair instruction.
Evan Chengf9f1da12009-06-18 02:04:01 +00001425 if (isLd) {
Evan Chengeef490f2009-09-25 21:44:53 +00001426 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos,
1427 dl, TII->get(NewOpc))
Evan Cheng358dec52009-06-15 08:28:29 +00001428 .addReg(EvenReg, RegState::Define)
1429 .addReg(OddReg, RegState::Define)
Evan Chengeef490f2009-09-25 21:44:53 +00001430 .addReg(BaseReg);
1431 if (!isT2)
1432 MIB.addReg(OffReg);
1433 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chengf9f1da12009-06-18 02:04:01 +00001434 ++NumLDRDFormed;
1435 } else {
Evan Chengeef490f2009-09-25 21:44:53 +00001436 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos,
1437 dl, TII->get(NewOpc))
Evan Cheng358dec52009-06-15 08:28:29 +00001438 .addReg(EvenReg)
1439 .addReg(OddReg)
Evan Chengeef490f2009-09-25 21:44:53 +00001440 .addReg(BaseReg);
1441 if (!isT2)
1442 MIB.addReg(OffReg);
1443 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chengf9f1da12009-06-18 02:04:01 +00001444 ++NumSTRDFormed;
1445 }
1446 MBB->erase(Op0);
1447 MBB->erase(Op1);
Evan Cheng358dec52009-06-15 08:28:29 +00001448
1449 // Add register allocation hints to form register pairs.
1450 MRI->setRegAllocationHint(EvenReg, ARMRI::RegPairEven, OddReg);
1451 MRI->setRegAllocationHint(OddReg, ARMRI::RegPairOdd, EvenReg);
Evan Chengd780f352009-06-15 20:54:56 +00001452 } else {
1453 for (unsigned i = 0; i != NumMove; ++i) {
1454 MachineInstr *Op = Ops.back();
1455 Ops.pop_back();
1456 MBB->splice(InsertPos, MBB, Op);
1457 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001458 }
1459
1460 NumLdStMoved += NumMove;
1461 RetVal = true;
1462 }
1463 }
1464 }
1465
1466 return RetVal;
1467}
1468
1469bool
1470ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) {
1471 bool RetVal = false;
1472
1473 DenseMap<MachineInstr*, unsigned> MI2LocMap;
1474 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap;
1475 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap;
1476 SmallVector<unsigned, 4> LdBases;
1477 SmallVector<unsigned, 4> StBases;
1478
1479 unsigned Loc = 0;
1480 MachineBasicBlock::iterator MBBI = MBB->begin();
1481 MachineBasicBlock::iterator E = MBB->end();
1482 while (MBBI != E) {
1483 for (; MBBI != E; ++MBBI) {
1484 MachineInstr *MI = MBBI;
1485 const TargetInstrDesc &TID = MI->getDesc();
1486 if (TID.isCall() || TID.isTerminator()) {
1487 // Stop at barriers.
1488 ++MBBI;
1489 break;
1490 }
1491
1492 MI2LocMap[MI] = Loc++;
1493 if (!isMemoryOp(MI))
1494 continue;
1495 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001496 if (llvm::getInstrPredicate(MI, PredReg) != ARMCC::AL)
Evan Chenge7d6df72009-06-13 09:12:55 +00001497 continue;
1498
Evan Chengeef490f2009-09-25 21:44:53 +00001499 int Opc = MI->getOpcode();
Jim Grosbache5165492009-11-09 00:11:35 +00001500 bool isLd = isi32Load(Opc) || Opc == ARM::VLDRS || Opc == ARM::VLDRD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001501 unsigned Base = MI->getOperand(1).getReg();
1502 int Offset = getMemoryOpOffset(MI);
1503
1504 bool StopHere = false;
1505 if (isLd) {
1506 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1507 Base2LdsMap.find(Base);
1508 if (BI != Base2LdsMap.end()) {
1509 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1510 if (Offset == getMemoryOpOffset(BI->second[i])) {
1511 StopHere = true;
1512 break;
1513 }
1514 }
1515 if (!StopHere)
1516 BI->second.push_back(MI);
1517 } else {
1518 SmallVector<MachineInstr*, 4> MIs;
1519 MIs.push_back(MI);
1520 Base2LdsMap[Base] = MIs;
1521 LdBases.push_back(Base);
1522 }
1523 } else {
1524 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1525 Base2StsMap.find(Base);
1526 if (BI != Base2StsMap.end()) {
1527 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1528 if (Offset == getMemoryOpOffset(BI->second[i])) {
1529 StopHere = true;
1530 break;
1531 }
1532 }
1533 if (!StopHere)
1534 BI->second.push_back(MI);
1535 } else {
1536 SmallVector<MachineInstr*, 4> MIs;
1537 MIs.push_back(MI);
1538 Base2StsMap[Base] = MIs;
1539 StBases.push_back(Base);
1540 }
1541 }
1542
1543 if (StopHere) {
Evan Chengae69a2a2009-06-19 23:17:27 +00001544 // Found a duplicate (a base+offset combination that's seen earlier).
1545 // Backtrack.
Evan Chenge7d6df72009-06-13 09:12:55 +00001546 --Loc;
1547 break;
1548 }
1549 }
1550
1551 // Re-schedule loads.
1552 for (unsigned i = 0, e = LdBases.size(); i != e; ++i) {
1553 unsigned Base = LdBases[i];
1554 SmallVector<MachineInstr*, 4> &Lds = Base2LdsMap[Base];
1555 if (Lds.size() > 1)
1556 RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap);
1557 }
1558
1559 // Re-schedule stores.
1560 for (unsigned i = 0, e = StBases.size(); i != e; ++i) {
1561 unsigned Base = StBases[i];
1562 SmallVector<MachineInstr*, 4> &Sts = Base2StsMap[Base];
1563 if (Sts.size() > 1)
1564 RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap);
1565 }
1566
1567 if (MBBI != E) {
1568 Base2LdsMap.clear();
1569 Base2StsMap.clear();
1570 LdBases.clear();
1571 StBases.clear();
1572 }
1573 }
1574
1575 return RetVal;
1576}
1577
1578
1579/// createARMLoadStoreOptimizationPass - returns an instance of the load / store
1580/// optimization pass.
1581FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) {
1582 if (PreAlloc)
1583 return new ARMPreAllocLoadStoreOpt();
1584 return new ARMLoadStoreOpt();
1585}