blob: 70e3609a830f1376957ae438f5d54e64d50f6ee9 [file] [log] [blame]
Chris Lattnere138b3d2008-01-01 20:36:19 +00001//===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Brian Gaeke21326fc2004-02-13 04:39:32 +00009//
10// Methods common to all machine instructions.
11//
Chris Lattner035dfbe2002-08-09 20:08:06 +000012//===----------------------------------------------------------------------===//
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000013
Chris Lattner822b4fb2001-09-07 17:18:30 +000014#include "llvm/CodeGen/MachineInstr.h"
Evan Chengfb112882009-03-23 08:01:15 +000015#include "llvm/Constants.h"
Dan Gohman8c2b5252009-10-30 01:27:03 +000016#include "llvm/Function.h"
Evan Chengfb112882009-03-23 08:01:15 +000017#include "llvm/InlineAsm.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000018#include "llvm/LLVMContext.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000019#include "llvm/Metadata.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000020#include "llvm/Module.h"
Chris Lattner5e9cd432009-12-28 08:30:43 +000021#include "llvm/Type.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000022#include "llvm/Value.h"
Dan Gohmancd26ec52009-09-23 01:33:16 +000023#include "llvm/Assembly/Writer.h"
Evan Cheng506049f2010-03-03 01:44:33 +000024#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner8517e1f2004-02-19 16:17:08 +000025#include "llvm/CodeGen/MachineFunction.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000026#include "llvm/CodeGen/MachineMemOperand.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000027#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner62ed6b92008-01-01 01:12:31 +000028#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000029#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenge837dea2011-06-28 19:10:37 +000030#include "llvm/MC/MCInstrDesc.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000031#include "llvm/MC/MCSymbol.h"
Chris Lattner10491642002-10-30 00:48:05 +000032#include "llvm/Target/TargetMachine.h"
Evan Chengbb81d972008-01-31 09:59:15 +000033#include "llvm/Target/TargetInstrInfo.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000034#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohmane33f44c2009-10-07 17:38:06 +000035#include "llvm/Analysis/AliasAnalysis.h"
Argyrios Kyrtzidisa26eae62009-04-30 23:22:31 +000036#include "llvm/Analysis/DebugInfo.h"
David Greene3b325332010-01-04 23:48:20 +000037#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000038#include "llvm/Support/ErrorHandling.h"
Dan Gohman2c3f7ae2008-07-17 23:49:46 +000039#include "llvm/Support/LeakDetector.h"
Dan Gohmance42e402008-07-07 20:32:02 +000040#include "llvm/Support/MathExtras.h"
Chris Lattneredfb72c2008-08-24 20:37:32 +000041#include "llvm/Support/raw_ostream.h"
Dan Gohmanb8d2f552008-08-20 15:58:01 +000042#include "llvm/ADT/FoldingSet.h"
Chris Lattner0742b592004-02-23 18:38:20 +000043using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000044
Chris Lattnerf7382302007-12-30 21:56:09 +000045//===----------------------------------------------------------------------===//
46// MachineOperand Implementation
47//===----------------------------------------------------------------------===//
48
Chris Lattner62ed6b92008-01-01 01:12:31 +000049/// AddRegOperandToRegInfo - Add this register operand to the specified
50/// MachineRegisterInfo. If it is null, then the next/prev fields should be
51/// explicitly nulled out.
52void MachineOperand::AddRegOperandToRegInfo(MachineRegisterInfo *RegInfo) {
Dan Gohmand735b802008-10-03 15:45:36 +000053 assert(isReg() && "Can only add reg operand to use lists");
Jim Grosbachee61d672011-08-24 16:44:17 +000054
Chris Lattner62ed6b92008-01-01 01:12:31 +000055 // If the reginfo pointer is null, just explicitly null out or next/prev
56 // pointers, to ensure they are not garbage.
57 if (RegInfo == 0) {
58 Contents.Reg.Prev = 0;
59 Contents.Reg.Next = 0;
60 return;
61 }
Jim Grosbachee61d672011-08-24 16:44:17 +000062
Chris Lattner62ed6b92008-01-01 01:12:31 +000063 // Otherwise, add this operand to the head of the registers use/def list.
Chris Lattner80fe5312008-01-01 21:08:22 +000064 MachineOperand **Head = &RegInfo->getRegUseDefListHead(getReg());
Jim Grosbachee61d672011-08-24 16:44:17 +000065
Chris Lattner80fe5312008-01-01 21:08:22 +000066 // For SSA values, we prefer to keep the definition at the start of the list.
67 // we do this by skipping over the definition if it is at the head of the
68 // list.
69 if (*Head && (*Head)->isDef())
70 Head = &(*Head)->Contents.Reg.Next;
Jim Grosbachee61d672011-08-24 16:44:17 +000071
Chris Lattner80fe5312008-01-01 21:08:22 +000072 Contents.Reg.Next = *Head;
Chris Lattner62ed6b92008-01-01 01:12:31 +000073 if (Contents.Reg.Next) {
74 assert(getReg() == Contents.Reg.Next->getReg() &&
75 "Different regs on the same list!");
76 Contents.Reg.Next->Contents.Reg.Prev = &Contents.Reg.Next;
77 }
Jim Grosbachee61d672011-08-24 16:44:17 +000078
Chris Lattner80fe5312008-01-01 21:08:22 +000079 Contents.Reg.Prev = Head;
80 *Head = this;
Chris Lattner62ed6b92008-01-01 01:12:31 +000081}
82
Dan Gohman3bc1a372009-04-15 01:17:37 +000083/// RemoveRegOperandFromRegInfo - Remove this register operand from the
84/// MachineRegisterInfo it is linked with.
85void MachineOperand::RemoveRegOperandFromRegInfo() {
86 assert(isOnRegUseList() && "Reg operand is not on a use list");
87 // Unlink this from the doubly linked list of operands.
88 MachineOperand *NextOp = Contents.Reg.Next;
Jim Grosbachee61d672011-08-24 16:44:17 +000089 *Contents.Reg.Prev = NextOp;
Dan Gohman3bc1a372009-04-15 01:17:37 +000090 if (NextOp) {
91 assert(NextOp->getReg() == getReg() && "Corrupt reg use/def chain!");
92 NextOp->Contents.Reg.Prev = Contents.Reg.Prev;
93 }
94 Contents.Reg.Prev = 0;
95 Contents.Reg.Next = 0;
96}
97
Chris Lattner62ed6b92008-01-01 01:12:31 +000098void MachineOperand::setReg(unsigned Reg) {
99 if (getReg() == Reg) return; // No change.
Jim Grosbachee61d672011-08-24 16:44:17 +0000100
Chris Lattner62ed6b92008-01-01 01:12:31 +0000101 // Otherwise, we have to change the register. If this operand is embedded
102 // into a machine function, we need to update the old and new register's
103 // use/def lists.
104 if (MachineInstr *MI = getParent())
105 if (MachineBasicBlock *MBB = MI->getParent())
106 if (MachineFunction *MF = MBB->getParent()) {
107 RemoveRegOperandFromRegInfo();
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +0000108 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000109 AddRegOperandToRegInfo(&MF->getRegInfo());
110 return;
111 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000112
Chris Lattner62ed6b92008-01-01 01:12:31 +0000113 // Otherwise, just change the register, no problem. :)
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +0000114 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000115}
116
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +0000117void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx,
118 const TargetRegisterInfo &TRI) {
119 assert(TargetRegisterInfo::isVirtualRegister(Reg));
120 if (SubIdx && getSubReg())
121 SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg());
122 setReg(Reg);
Jakob Stoklund Olesena5135f62010-06-01 22:39:25 +0000123 if (SubIdx)
124 setSubReg(SubIdx);
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +0000125}
126
127void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) {
128 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
129 if (getSubReg()) {
130 Reg = TRI.getSubReg(Reg, getSubReg());
Jakob Stoklund Olesencf724f02011-05-08 19:21:08 +0000131 // Note that getSubReg() may return 0 if the sub-register doesn't exist.
132 // That won't happen in legal code.
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +0000133 setSubReg(0);
134 }
135 setReg(Reg);
136}
137
Chris Lattner62ed6b92008-01-01 01:12:31 +0000138/// ChangeToImmediate - Replace this operand with a new immediate operand of
139/// the specified value. If an operand is known to be an immediate already,
140/// the setImm method should be used.
141void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
142 // If this operand is currently a register operand, and if this is in a
143 // function, deregister the operand from the register's use/def list.
Dan Gohmand735b802008-10-03 15:45:36 +0000144 if (isReg() && getParent() && getParent()->getParent() &&
Chris Lattner62ed6b92008-01-01 01:12:31 +0000145 getParent()->getParent()->getParent())
146 RemoveRegOperandFromRegInfo();
Jim Grosbachee61d672011-08-24 16:44:17 +0000147
Chris Lattner62ed6b92008-01-01 01:12:31 +0000148 OpKind = MO_Immediate;
149 Contents.ImmVal = ImmVal;
150}
151
152/// ChangeToRegister - Replace this operand with a new register operand of
153/// the specified value. If an operand is known to be an register already,
154/// the setReg method should be used.
155void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000156 bool isKill, bool isDead, bool isUndef,
157 bool isDebug) {
Jim Grosbachee61d672011-08-24 16:44:17 +0000158 // If this operand is already a register operand, use setReg to update the
Chris Lattner62ed6b92008-01-01 01:12:31 +0000159 // register's use/def lists.
Dan Gohmand735b802008-10-03 15:45:36 +0000160 if (isReg()) {
Dale Johannesene0091802008-09-14 01:44:36 +0000161 assert(!isEarlyClobber());
Chris Lattner62ed6b92008-01-01 01:12:31 +0000162 setReg(Reg);
163 } else {
164 // Otherwise, change this to a register and set the reg#.
165 OpKind = MO_Register;
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +0000166 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000167
168 // If this operand is embedded in a function, add the operand to the
169 // register's use/def list.
170 if (MachineInstr *MI = getParent())
171 if (MachineBasicBlock *MBB = MI->getParent())
172 if (MachineFunction *MF = MBB->getParent())
173 AddRegOperandToRegInfo(&MF->getRegInfo());
174 }
175
176 IsDef = isDef;
177 IsImp = isImp;
178 IsKill = isKill;
179 IsDead = isDead;
Evan Cheng4784f1f2009-06-30 08:49:04 +0000180 IsUndef = isUndef;
Dale Johannesene0091802008-09-14 01:44:36 +0000181 IsEarlyClobber = false;
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000182 IsDebug = isDebug;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000183 SubReg = 0;
184}
185
Chris Lattnerf7382302007-12-30 21:56:09 +0000186/// isIdenticalTo - Return true if this operand is identical to the specified
187/// operand.
188bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
Chris Lattner31530612009-06-24 17:54:48 +0000189 if (getType() != Other.getType() ||
190 getTargetFlags() != Other.getTargetFlags())
191 return false;
Jim Grosbachee61d672011-08-24 16:44:17 +0000192
Chris Lattnerf7382302007-12-30 21:56:09 +0000193 switch (getType()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000194 default: llvm_unreachable("Unrecognized operand type");
Chris Lattnerf7382302007-12-30 21:56:09 +0000195 case MachineOperand::MO_Register:
196 return getReg() == Other.getReg() && isDef() == Other.isDef() &&
197 getSubReg() == Other.getSubReg();
198 case MachineOperand::MO_Immediate:
199 return getImm() == Other.getImm();
Cameron Zwarichc20fb632011-07-01 23:45:21 +0000200 case MachineOperand::MO_CImmediate:
201 return getCImm() == Other.getCImm();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000202 case MachineOperand::MO_FPImmediate:
203 return getFPImm() == Other.getFPImm();
Chris Lattnerf7382302007-12-30 21:56:09 +0000204 case MachineOperand::MO_MachineBasicBlock:
205 return getMBB() == Other.getMBB();
206 case MachineOperand::MO_FrameIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000207 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000208 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000209 return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
Chris Lattnerf7382302007-12-30 21:56:09 +0000210 case MachineOperand::MO_JumpTableIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000211 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000212 case MachineOperand::MO_GlobalAddress:
213 return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
214 case MachineOperand::MO_ExternalSymbol:
215 return !strcmp(getSymbolName(), Other.getSymbolName()) &&
216 getOffset() == Other.getOffset();
Dan Gohman8c2b5252009-10-30 01:27:03 +0000217 case MachineOperand::MO_BlockAddress:
218 return getBlockAddress() == Other.getBlockAddress();
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000219 case MachineOperand::MO_MCSymbol:
220 return getMCSymbol() == Other.getMCSymbol();
Chris Lattner24ad3ed2010-04-07 18:03:19 +0000221 case MachineOperand::MO_Metadata:
222 return getMetadata() == Other.getMetadata();
Chris Lattnerf7382302007-12-30 21:56:09 +0000223 }
224}
225
226/// print - Print the specified machine operand.
227///
Mon P Wang5ca6bd12008-10-10 01:43:55 +0000228void MachineOperand::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +0000229 // If the instruction is embedded into a basic block, we can find the
230 // target info for the instruction.
231 if (!TM)
232 if (const MachineInstr *MI = getParent())
233 if (const MachineBasicBlock *MBB = MI->getParent())
234 if (const MachineFunction *MF = MBB->getParent())
235 TM = &MF->getTarget();
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000236 const TargetRegisterInfo *TRI = TM ? TM->getRegisterInfo() : 0;
Dan Gohman80f6c582009-11-09 19:38:45 +0000237
Chris Lattnerf7382302007-12-30 21:56:09 +0000238 switch (getType()) {
239 case MachineOperand::MO_Register:
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000240 OS << PrintReg(getReg(), TRI, getSubReg());
Dan Gohman2ccc8392008-12-18 21:51:27 +0000241
Evan Cheng4784f1f2009-06-30 08:49:04 +0000242 if (isDef() || isKill() || isDead() || isImplicit() || isUndef() ||
243 isEarlyClobber()) {
Chris Lattner31530612009-06-24 17:54:48 +0000244 OS << '<';
Chris Lattnerf7382302007-12-30 21:56:09 +0000245 bool NeedComma = false;
Evan Cheng07897072009-10-14 23:37:31 +0000246 if (isDef()) {
Chris Lattner31530612009-06-24 17:54:48 +0000247 if (NeedComma) OS << ',';
Dale Johannesen913d3df2008-09-12 17:49:03 +0000248 if (isEarlyClobber())
249 OS << "earlyclobber,";
Evan Cheng07897072009-10-14 23:37:31 +0000250 if (isImplicit())
251 OS << "imp-";
Chris Lattnerf7382302007-12-30 21:56:09 +0000252 OS << "def";
253 NeedComma = true;
Evan Cheng5affca02009-10-21 07:56:02 +0000254 } else if (isImplicit()) {
Evan Cheng07897072009-10-14 23:37:31 +0000255 OS << "imp-use";
Evan Cheng5affca02009-10-21 07:56:02 +0000256 NeedComma = true;
257 }
Evan Cheng07897072009-10-14 23:37:31 +0000258
Evan Cheng4784f1f2009-06-30 08:49:04 +0000259 if (isKill() || isDead() || isUndef()) {
Chris Lattner31530612009-06-24 17:54:48 +0000260 if (NeedComma) OS << ',';
Bill Wendling181eb732008-02-24 00:56:13 +0000261 if (isKill()) OS << "kill";
262 if (isDead()) OS << "dead";
Evan Cheng4784f1f2009-06-30 08:49:04 +0000263 if (isUndef()) {
264 if (isKill() || isDead())
265 OS << ',';
266 OS << "undef";
267 }
Chris Lattnerf7382302007-12-30 21:56:09 +0000268 }
Chris Lattner31530612009-06-24 17:54:48 +0000269 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000270 }
271 break;
272 case MachineOperand::MO_Immediate:
273 OS << getImm();
274 break;
Devang Patel8594d422011-06-24 20:46:11 +0000275 case MachineOperand::MO_CImmediate:
276 getCImm()->getValue().print(OS, false);
277 break;
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000278 case MachineOperand::MO_FPImmediate:
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000279 if (getFPImm()->getType()->isFloatTy())
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000280 OS << getFPImm()->getValueAPF().convertToFloat();
Chris Lattner31530612009-06-24 17:54:48 +0000281 else
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000282 OS << getFPImm()->getValueAPF().convertToDouble();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000283 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000284 case MachineOperand::MO_MachineBasicBlock:
Dan Gohman0ba90f32009-10-31 20:19:03 +0000285 OS << "<BB#" << getMBB()->getNumber() << ">";
Chris Lattnerf7382302007-12-30 21:56:09 +0000286 break;
287 case MachineOperand::MO_FrameIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000288 OS << "<fi#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000289 break;
290 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000291 OS << "<cp#" << getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000292 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000293 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000294 break;
295 case MachineOperand::MO_JumpTableIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000296 OS << "<jt#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000297 break;
298 case MachineOperand::MO_GlobalAddress:
Dan Gohman8d4e3b52009-11-06 18:03:10 +0000299 OS << "<ga:";
300 WriteAsOperand(OS, getGlobal(), /*PrintType=*/false);
Chris Lattnerf7382302007-12-30 21:56:09 +0000301 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000302 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000303 break;
304 case MachineOperand::MO_ExternalSymbol:
305 OS << "<es:" << getSymbolName();
306 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000307 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000308 break;
Dan Gohman8c2b5252009-10-30 01:27:03 +0000309 case MachineOperand::MO_BlockAddress:
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000310 OS << '<';
Dan Gohman0ba90f32009-10-31 20:19:03 +0000311 WriteAsOperand(OS, getBlockAddress(), /*PrintType=*/false);
Dan Gohman8c2b5252009-10-30 01:27:03 +0000312 OS << '>';
313 break;
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000314 case MachineOperand::MO_Metadata:
315 OS << '<';
316 WriteAsOperand(OS, getMetadata(), /*PrintType=*/false);
317 OS << '>';
318 break;
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000319 case MachineOperand::MO_MCSymbol:
320 OS << "<MCSym=" << *getMCSymbol() << '>';
321 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000322 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000323 llvm_unreachable("Unrecognized operand type");
Chris Lattnerf7382302007-12-30 21:56:09 +0000324 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000325
Chris Lattner31530612009-06-24 17:54:48 +0000326 if (unsigned TF = getTargetFlags())
327 OS << "[TF=" << TF << ']';
Chris Lattnerf7382302007-12-30 21:56:09 +0000328}
329
330//===----------------------------------------------------------------------===//
Dan Gohmance42e402008-07-07 20:32:02 +0000331// MachineMemOperand Implementation
332//===----------------------------------------------------------------------===//
333
Chris Lattner40a858f2010-09-21 05:39:30 +0000334/// getAddrSpace - Return the LLVM IR address space number that this pointer
335/// points into.
336unsigned MachinePointerInfo::getAddrSpace() const {
337 if (V == 0) return 0;
338 return cast<PointerType>(V->getType())->getAddressSpace();
339}
340
Chris Lattnere8639032010-09-21 06:22:23 +0000341/// getConstantPool - Return a MachinePointerInfo record that refers to the
342/// constant pool.
343MachinePointerInfo MachinePointerInfo::getConstantPool() {
344 return MachinePointerInfo(PseudoSourceValue::getConstantPool());
345}
346
347/// getFixedStack - Return a MachinePointerInfo record that refers to the
348/// the specified FrameIndex.
349MachinePointerInfo MachinePointerInfo::getFixedStack(int FI, int64_t offset) {
350 return MachinePointerInfo(PseudoSourceValue::getFixedStack(FI), offset);
351}
352
Chris Lattner1daa6f42010-09-21 06:43:24 +0000353MachinePointerInfo MachinePointerInfo::getJumpTable() {
354 return MachinePointerInfo(PseudoSourceValue::getJumpTable());
355}
356
357MachinePointerInfo MachinePointerInfo::getGOT() {
358 return MachinePointerInfo(PseudoSourceValue::getGOT());
359}
Chris Lattner40a858f2010-09-21 05:39:30 +0000360
Chris Lattnerfc448ff2010-09-21 18:51:21 +0000361MachinePointerInfo MachinePointerInfo::getStack(int64_t Offset) {
362 return MachinePointerInfo(PseudoSourceValue::getStack(), Offset);
363}
364
Chris Lattnerda39c392010-09-21 04:32:08 +0000365MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, unsigned f,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000366 uint64_t s, unsigned int a,
367 const MDNode *TBAAInfo)
Chris Lattnerda39c392010-09-21 04:32:08 +0000368 : PtrInfo(ptrinfo), Size(s),
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000369 Flags((f & ((1 << MOMaxBits) - 1)) | ((Log2_32(a) + 1) << MOMaxBits)),
370 TBAAInfo(TBAAInfo) {
Chris Lattnerda39c392010-09-21 04:32:08 +0000371 assert((PtrInfo.V == 0 || isa<PointerType>(PtrInfo.V->getType())) &&
372 "invalid pointer value");
Dan Gohman28f02fd2009-09-21 19:47:04 +0000373 assert(getBaseAlignment() == a && "Alignment is not a power of 2!");
Dan Gohmanc5e1f982008-07-16 15:56:42 +0000374 assert((isLoad() || isStore()) && "Not a load/store!");
Dan Gohmance42e402008-07-07 20:32:02 +0000375}
376
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000377/// Profile - Gather unique data for the object.
378///
379void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
Chris Lattnere8e2e802010-09-21 04:23:39 +0000380 ID.AddInteger(getOffset());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000381 ID.AddInteger(Size);
Chris Lattnere8e2e802010-09-21 04:23:39 +0000382 ID.AddPointer(getValue());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000383 ID.AddInteger(Flags);
384}
385
Dan Gohmanc76909a2009-09-25 20:36:54 +0000386void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) {
387 // The Value and Offset may differ due to CSE. But the flags and size
388 // should be the same.
389 assert(MMO->getFlags() == getFlags() && "Flags mismatch!");
390 assert(MMO->getSize() == getSize() && "Size mismatch!");
391
392 if (MMO->getBaseAlignment() >= getBaseAlignment()) {
393 // Update the alignment value.
David Greeneba2b2972010-02-15 16:48:31 +0000394 Flags = (Flags & ((1 << MOMaxBits) - 1)) |
395 ((Log2_32(MMO->getBaseAlignment()) + 1) << MOMaxBits);
Dan Gohmanc76909a2009-09-25 20:36:54 +0000396 // Also update the base and offset, because the new alignment may
397 // not be applicable with the old ones.
Chris Lattnere8e2e802010-09-21 04:23:39 +0000398 PtrInfo = MMO->PtrInfo;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000399 }
400}
401
Dan Gohman4b2ebc12009-09-25 23:33:20 +0000402/// getAlignment - Return the minimum known alignment in bytes of the
403/// actual memory reference.
404uint64_t MachineMemOperand::getAlignment() const {
405 return MinAlign(getBaseAlignment(), getOffset());
406}
407
Dan Gohmanc76909a2009-09-25 20:36:54 +0000408raw_ostream &llvm::operator<<(raw_ostream &OS, const MachineMemOperand &MMO) {
409 assert((MMO.isLoad() || MMO.isStore()) &&
Dan Gohmancd26ec52009-09-23 01:33:16 +0000410 "SV has to be a load, store or both.");
Jim Grosbachee61d672011-08-24 16:44:17 +0000411
Dan Gohmanc76909a2009-09-25 20:36:54 +0000412 if (MMO.isVolatile())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000413 OS << "Volatile ";
414
Dan Gohmanc76909a2009-09-25 20:36:54 +0000415 if (MMO.isLoad())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000416 OS << "LD";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000417 if (MMO.isStore())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000418 OS << "ST";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000419 OS << MMO.getSize();
Jim Grosbachee61d672011-08-24 16:44:17 +0000420
Dan Gohmancd26ec52009-09-23 01:33:16 +0000421 // Print the address information.
422 OS << "[";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000423 if (!MMO.getValue())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000424 OS << "<unknown>";
425 else
Dan Gohmanc76909a2009-09-25 20:36:54 +0000426 WriteAsOperand(OS, MMO.getValue(), /*PrintType=*/false);
Dan Gohmancd26ec52009-09-23 01:33:16 +0000427
428 // If the alignment of the memory reference itself differs from the alignment
429 // of the base pointer, print the base alignment explicitly, next to the base
430 // pointer.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000431 if (MMO.getBaseAlignment() != MMO.getAlignment())
432 OS << "(align=" << MMO.getBaseAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000433
Dan Gohmanc76909a2009-09-25 20:36:54 +0000434 if (MMO.getOffset() != 0)
435 OS << "+" << MMO.getOffset();
Dan Gohmancd26ec52009-09-23 01:33:16 +0000436 OS << "]";
437
438 // Print the alignment of the reference.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000439 if (MMO.getBaseAlignment() != MMO.getAlignment() ||
440 MMO.getBaseAlignment() != MMO.getSize())
441 OS << "(align=" << MMO.getAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000442
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000443 // Print TBAA info.
444 if (const MDNode *TBAAInfo = MMO.getTBAAInfo()) {
445 OS << "(tbaa=";
446 if (TBAAInfo->getNumOperands() > 0)
447 WriteAsOperand(OS, TBAAInfo->getOperand(0), /*PrintType=*/false);
448 else
449 OS << "<unknown>";
450 OS << ")";
451 }
452
Bill Wendlingd65ba722011-04-29 23:45:22 +0000453 // Print nontemporal info.
454 if (MMO.isNonTemporal())
455 OS << "(nontemporal)";
456
Dan Gohmancd26ec52009-09-23 01:33:16 +0000457 return OS;
458}
459
Dan Gohmance42e402008-07-07 20:32:02 +0000460//===----------------------------------------------------------------------===//
Chris Lattnerf7382302007-12-30 21:56:09 +0000461// MachineInstr Implementation
462//===----------------------------------------------------------------------===//
463
Evan Chengc0f64ff2006-11-27 23:37:22 +0000464/// MachineInstr ctor - This constructor creates a dummy MachineInstr with
Evan Chenge837dea2011-06-28 19:10:37 +0000465/// MCID NULL and no operands.
Evan Chengc0f64ff2006-11-27 23:37:22 +0000466MachineInstr::MachineInstr()
Evan Chenge837dea2011-06-28 19:10:37 +0000467 : MCID(0), NumImplicitOps(0), Flags(0), AsmPrinterFlags(0),
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000468 MemRefs(0), MemRefsEnd(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000469 Parent(0) {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000470 // Make sure that we get added to a machine basicblock
471 LeakDetector::addGarbageObject(this);
Chris Lattner72791222002-10-28 20:59:49 +0000472}
473
Evan Cheng67f660c2006-11-30 07:08:44 +0000474void MachineInstr::addImplicitDefUseOperands() {
Evan Chenge837dea2011-06-28 19:10:37 +0000475 if (MCID->ImplicitDefs)
476 for (const unsigned *ImpDefs = MCID->ImplicitDefs; *ImpDefs; ++ImpDefs)
Chris Lattner8019f412007-12-30 00:41:17 +0000477 addOperand(MachineOperand::CreateReg(*ImpDefs, true, true));
Evan Chenge837dea2011-06-28 19:10:37 +0000478 if (MCID->ImplicitUses)
479 for (const unsigned *ImpUses = MCID->ImplicitUses; *ImpUses; ++ImpUses)
Chris Lattner8019f412007-12-30 00:41:17 +0000480 addOperand(MachineOperand::CreateReg(*ImpUses, false, true));
Evan Chengd7de4962006-11-13 23:34:06 +0000481}
482
Bob Wilson0855cad2010-04-09 04:34:03 +0000483/// MachineInstr ctor - This constructor creates a MachineInstr and adds the
484/// implicit operands. It reserves space for the number of operands specified by
Evan Chenge837dea2011-06-28 19:10:37 +0000485/// the MCInstrDesc.
486MachineInstr::MachineInstr(const MCInstrDesc &tid, bool NoImp)
487 : MCID(&tid), NumImplicitOps(0), Flags(0), AsmPrinterFlags(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000488 MemRefs(0), MemRefsEnd(0), Parent(0) {
Bob Wilson1793ab92010-04-09 04:46:43 +0000489 if (!NoImp)
Evan Chenge837dea2011-06-28 19:10:37 +0000490 NumImplicitOps = MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
491 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Evan Chengfa945722007-10-13 02:23:01 +0000492 if (!NoImp)
493 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000494 // Make sure that we get added to a machine basicblock
495 LeakDetector::addGarbageObject(this);
Evan Chengd7de4962006-11-13 23:34:06 +0000496}
497
Dale Johannesen06efc022009-01-27 23:20:29 +0000498/// MachineInstr ctor - As above, but with a DebugLoc.
Evan Chenge837dea2011-06-28 19:10:37 +0000499MachineInstr::MachineInstr(const MCInstrDesc &tid, const DebugLoc dl,
Dale Johannesen06efc022009-01-27 23:20:29 +0000500 bool NoImp)
Evan Chenge837dea2011-06-28 19:10:37 +0000501 : MCID(&tid), NumImplicitOps(0), Flags(0), AsmPrinterFlags(0),
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000502 MemRefs(0), MemRefsEnd(0), Parent(0), debugLoc(dl) {
Bob Wilson1793ab92010-04-09 04:46:43 +0000503 if (!NoImp)
Evan Chenge837dea2011-06-28 19:10:37 +0000504 NumImplicitOps = MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
505 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Dale Johannesen06efc022009-01-27 23:20:29 +0000506 if (!NoImp)
507 addImplicitDefUseOperands();
508 // Make sure that we get added to a machine basicblock
509 LeakDetector::addGarbageObject(this);
510}
511
512/// MachineInstr ctor - Work exactly the same as the ctor two above, except
Jim Grosbachee61d672011-08-24 16:44:17 +0000513/// that the MachineInstr is created and added to the end of the specified
Dale Johannesen06efc022009-01-27 23:20:29 +0000514/// basic block.
Evan Chenge837dea2011-06-28 19:10:37 +0000515MachineInstr::MachineInstr(MachineBasicBlock *MBB, const MCInstrDesc &tid)
516 : MCID(&tid), NumImplicitOps(0), Flags(0), AsmPrinterFlags(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000517 MemRefs(0), MemRefsEnd(0), Parent(0) {
Dale Johannesen06efc022009-01-27 23:20:29 +0000518 assert(MBB && "Cannot use inserting ctor with null basic block!");
Evan Chenge837dea2011-06-28 19:10:37 +0000519 NumImplicitOps = MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
520 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Dale Johannesen06efc022009-01-27 23:20:29 +0000521 addImplicitDefUseOperands();
522 // Make sure that we get added to a machine basicblock
523 LeakDetector::addGarbageObject(this);
524 MBB->push_back(this); // Add instruction to end of basic block!
525}
526
527/// MachineInstr ctor - As above, but with a DebugLoc.
528///
529MachineInstr::MachineInstr(MachineBasicBlock *MBB, const DebugLoc dl,
Evan Chenge837dea2011-06-28 19:10:37 +0000530 const MCInstrDesc &tid)
531 : MCID(&tid), NumImplicitOps(0), Flags(0), AsmPrinterFlags(0),
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000532 MemRefs(0), MemRefsEnd(0), Parent(0), debugLoc(dl) {
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000533 assert(MBB && "Cannot use inserting ctor with null basic block!");
Evan Chenge837dea2011-06-28 19:10:37 +0000534 NumImplicitOps = MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
535 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Evan Cheng67f660c2006-11-30 07:08:44 +0000536 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000537 // Make sure that we get added to a machine basicblock
538 LeakDetector::addGarbageObject(this);
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000539 MBB->push_back(this); // Add instruction to end of basic block!
540}
541
Misha Brukmance22e762004-07-09 14:45:17 +0000542/// MachineInstr ctor - Copies MachineInstr arg exactly
543///
Evan Cheng1ed99222008-07-19 00:37:25 +0000544MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI)
Evan Chenge837dea2011-06-28 19:10:37 +0000545 : MCID(&MI.getDesc()), NumImplicitOps(0), Flags(0), AsmPrinterFlags(0),
Dan Gohmanc76909a2009-09-25 20:36:54 +0000546 MemRefs(MI.MemRefs), MemRefsEnd(MI.MemRefsEnd),
547 Parent(0), debugLoc(MI.getDebugLoc()) {
Chris Lattner943b5e12006-05-04 19:14:44 +0000548 Operands.reserve(MI.getNumOperands());
Tanya Lattnerb5159ed2004-05-23 20:58:02 +0000549
Misha Brukmance22e762004-07-09 14:45:17 +0000550 // Add operands
Evan Cheng1ed99222008-07-19 00:37:25 +0000551 for (unsigned i = 0; i != MI.getNumOperands(); ++i)
552 addOperand(MI.getOperand(i));
553 NumImplicitOps = MI.NumImplicitOps;
Tanya Lattner0c63e032004-05-24 03:14:18 +0000554
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000555 // Copy all the flags.
556 Flags = MI.Flags;
557
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000558 // Set parent to null.
Chris Lattnerf20c1a42007-12-31 04:56:33 +0000559 Parent = 0;
Dan Gohman6116a732008-07-21 18:47:29 +0000560
561 LeakDetector::addGarbageObject(this);
Tanya Lattner466b5342004-05-23 19:35:12 +0000562}
563
Misha Brukmance22e762004-07-09 14:45:17 +0000564MachineInstr::~MachineInstr() {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000565 LeakDetector::removeGarbageObject(this);
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000566#ifndef NDEBUG
Chris Lattner62ed6b92008-01-01 01:12:31 +0000567 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000568 assert(Operands[i].ParentMI == this && "ParentMI mismatch!");
Dan Gohmand735b802008-10-03 15:45:36 +0000569 assert((!Operands[i].isReg() || !Operands[i].isOnRegUseList()) &&
Chris Lattner62ed6b92008-01-01 01:12:31 +0000570 "Reg operand def/use list corrupted");
571 }
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000572#endif
Alkis Evlogimenosaad5c052004-02-16 07:17:43 +0000573}
574
Chris Lattner62ed6b92008-01-01 01:12:31 +0000575/// getRegInfo - If this instruction is embedded into a MachineFunction,
576/// return the MachineRegisterInfo object for the current function, otherwise
577/// return null.
578MachineRegisterInfo *MachineInstr::getRegInfo() {
579 if (MachineBasicBlock *MBB = getParent())
Dan Gohman4e526b92008-07-08 23:59:09 +0000580 return &MBB->getParent()->getRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000581 return 0;
582}
583
584/// RemoveRegOperandsFromUseLists - Unlink all of the register operands in
585/// this instruction from their respective use lists. This requires that the
586/// operands already be on their use lists.
587void MachineInstr::RemoveRegOperandsFromUseLists() {
588 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000589 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000590 Operands[i].RemoveRegOperandFromRegInfo();
591 }
592}
593
594/// AddRegOperandsToUseLists - Add all of the register operands in
595/// this instruction from their respective use lists. This requires that the
596/// operands not be on their use lists yet.
597void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &RegInfo) {
598 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000599 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000600 Operands[i].AddRegOperandToRegInfo(&RegInfo);
601 }
602}
603
604
605/// addOperand - Add the specified operand to the instruction. If it is an
606/// implicit operand, it is added to the end of the operand list. If it is
607/// an explicit operand it is added at the end of the explicit operand list
Jim Grosbachee61d672011-08-24 16:44:17 +0000608/// (before the first implicit operand).
Chris Lattner62ed6b92008-01-01 01:12:31 +0000609void MachineInstr::addOperand(const MachineOperand &Op) {
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000610 assert(MCID && "Cannot add operands before providing an instr descriptor");
Dan Gohmand735b802008-10-03 15:45:36 +0000611 bool isImpReg = Op.isReg() && Op.isImplicit();
Dan Gohmanbcf28c02008-12-09 22:45:08 +0000612 MachineRegisterInfo *RegInfo = getRegInfo();
613
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000614 // If the Operands backing store is reallocated, all register operands must
615 // be removed and re-added to RegInfo. It is storing pointers to operands.
616 bool Reallocate = RegInfo &&
617 !Operands.empty() && Operands.size() == Operands.capacity();
Jim Grosbachee61d672011-08-24 16:44:17 +0000618
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000619 // Find the insert location for the new operand. Implicit registers go at
620 // the end, everything goes before the implicit regs.
621 unsigned OpNo = Operands.size();
Jim Grosbachee61d672011-08-24 16:44:17 +0000622
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000623 // Remove all the implicit operands from RegInfo if they need to be shifted.
624 // FIXME: Allow mixed explicit and implicit operands on inline asm.
625 // InstrEmitter::EmitSpecialNode() is marking inline asm clobbers as
626 // implicit-defs, but they must not be moved around. See the FIXME in
627 // InstrEmitter.cpp.
628 if (!isImpReg && !isInlineAsm()) {
629 while (OpNo && Operands[OpNo-1].isReg() && Operands[OpNo-1].isImplicit()) {
630 --OpNo;
631 if (RegInfo)
632 Operands[OpNo].RemoveRegOperandFromRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000633 }
634 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000635
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000636 // OpNo now points as the desired insertion point. Unless this is a variadic
637 // instruction, only implicit regs are allowed beyond MCID->getNumOperands().
638 assert((isImpReg || MCID->isVariadic() || OpNo < MCID->getNumOperands()) &&
639 "Trying to add an operand to a machine instr that is already done!");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000640
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000641 // All operands from OpNo have been removed from RegInfo. If the Operands
642 // backing store needs to be reallocated, we also need to remove any other
643 // register operands.
644 if (Reallocate)
645 for (unsigned i = 0; i != OpNo; ++i)
646 if (Operands[i].isReg())
647 Operands[i].RemoveRegOperandFromRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000648
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000649 // Insert the new operand at OpNo.
650 Operands.insert(Operands.begin() + OpNo, Op);
651 Operands[OpNo].ParentMI = this;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000652
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000653 // The Operands backing store has now been reallocated, so we can re-add the
654 // operands before OpNo.
655 if (Reallocate)
656 for (unsigned i = 0; i != OpNo; ++i)
657 if (Operands[i].isReg())
658 Operands[i].AddRegOperandToRegInfo(RegInfo);
Jim Grosbachee61d672011-08-24 16:44:17 +0000659
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000660 // When adding a register operand, tell RegInfo about it.
661 if (Operands[OpNo].isReg()) {
662 // Add the new operand to RegInfo, even when RegInfo is NULL.
663 // This will initialize the linked list pointers.
664 Operands[OpNo].AddRegOperandToRegInfo(RegInfo);
665 // If the register operand is flagged as early, mark the operand as such.
666 if (MCID->getOperandConstraint(OpNo, MCOI::EARLY_CLOBBER) != -1)
667 Operands[OpNo].setIsEarlyClobber(true);
668 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000669
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000670 // Re-add all the implicit ops.
671 if (RegInfo) {
672 for (unsigned i = OpNo + 1, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000673 assert(Operands[i].isReg() && "Should only be an implicit reg!");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000674 Operands[i].AddRegOperandToRegInfo(RegInfo);
675 }
Chris Lattner62ed6b92008-01-01 01:12:31 +0000676 }
677}
678
679/// RemoveOperand - Erase an operand from an instruction, leaving it with one
680/// fewer operand than it started with.
681///
682void MachineInstr::RemoveOperand(unsigned OpNo) {
683 assert(OpNo < Operands.size() && "Invalid operand number");
Jim Grosbachee61d672011-08-24 16:44:17 +0000684
Chris Lattner62ed6b92008-01-01 01:12:31 +0000685 // Special case removing the last one.
686 if (OpNo == Operands.size()-1) {
687 // If needed, remove from the reg def/use list.
Dan Gohmand735b802008-10-03 15:45:36 +0000688 if (Operands.back().isReg() && Operands.back().isOnRegUseList())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000689 Operands.back().RemoveRegOperandFromRegInfo();
Jim Grosbachee61d672011-08-24 16:44:17 +0000690
Chris Lattner62ed6b92008-01-01 01:12:31 +0000691 Operands.pop_back();
692 return;
693 }
694
695 // Otherwise, we are removing an interior operand. If we have reginfo to
696 // update, remove all operands that will be shifted down from their reg lists,
697 // move everything down, then re-add them.
698 MachineRegisterInfo *RegInfo = getRegInfo();
699 if (RegInfo) {
700 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000701 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000702 Operands[i].RemoveRegOperandFromRegInfo();
703 }
704 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000705
Chris Lattner62ed6b92008-01-01 01:12:31 +0000706 Operands.erase(Operands.begin()+OpNo);
707
708 if (RegInfo) {
709 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000710 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000711 Operands[i].AddRegOperandToRegInfo(RegInfo);
712 }
713 }
714}
715
Dan Gohmanc76909a2009-09-25 20:36:54 +0000716/// addMemOperand - Add a MachineMemOperand to the machine instruction.
717/// This function should be used only occasionally. The setMemRefs function
718/// is the primary method for setting up a MachineInstr's MemRefs list.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000719void MachineInstr::addMemOperand(MachineFunction &MF,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000720 MachineMemOperand *MO) {
721 mmo_iterator OldMemRefs = MemRefs;
722 mmo_iterator OldMemRefsEnd = MemRefsEnd;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000723
Dan Gohmanc76909a2009-09-25 20:36:54 +0000724 size_t NewNum = (MemRefsEnd - MemRefs) + 1;
725 mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum);
726 mmo_iterator NewMemRefsEnd = NewMemRefs + NewNum;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000727
Dan Gohmanc76909a2009-09-25 20:36:54 +0000728 std::copy(OldMemRefs, OldMemRefsEnd, NewMemRefs);
729 NewMemRefs[NewNum - 1] = MO;
730
731 MemRefs = NewMemRefs;
732 MemRefsEnd = NewMemRefsEnd;
733}
Chris Lattner62ed6b92008-01-01 01:12:31 +0000734
Evan Cheng506049f2010-03-03 01:44:33 +0000735bool MachineInstr::isIdenticalTo(const MachineInstr *Other,
736 MICheckType Check) const {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000737 // If opcodes or number of operands are not the same then the two
738 // instructions are obviously not identical.
739 if (Other->getOpcode() != getOpcode() ||
740 Other->getNumOperands() != getNumOperands())
741 return false;
742
743 // Check operands to make sure they match.
744 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
745 const MachineOperand &MO = getOperand(i);
746 const MachineOperand &OMO = Other->getOperand(i);
Evan Chengcbc988b2011-05-12 00:56:58 +0000747 if (!MO.isReg()) {
748 if (!MO.isIdenticalTo(OMO))
749 return false;
750 continue;
751 }
752
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000753 // Clients may or may not want to ignore defs when testing for equality.
754 // For example, machine CSE pass only cares about finding common
755 // subexpressions, so it's safe to ignore virtual register defs.
Evan Chengcbc988b2011-05-12 00:56:58 +0000756 if (MO.isDef()) {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000757 if (Check == IgnoreDefs)
758 continue;
Evan Chengcbc988b2011-05-12 00:56:58 +0000759 else if (Check == IgnoreVRegDefs) {
760 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()) ||
761 TargetRegisterInfo::isPhysicalRegister(OMO.getReg()))
762 if (MO.getReg() != OMO.getReg())
763 return false;
764 } else {
765 if (!MO.isIdenticalTo(OMO))
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000766 return false;
Evan Chengcbc988b2011-05-12 00:56:58 +0000767 if (Check == CheckKillDead && MO.isDead() != OMO.isDead())
768 return false;
769 }
770 } else {
771 if (!MO.isIdenticalTo(OMO))
772 return false;
773 if (Check == CheckKillDead && MO.isKill() != OMO.isKill())
774 return false;
775 }
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000776 }
Devang Patel9194c672011-07-07 17:45:33 +0000777 // If DebugLoc does not match then two dbg.values are not identical.
778 if (isDebugValue())
779 if (!getDebugLoc().isUnknown() && !Other->getDebugLoc().isUnknown()
780 && getDebugLoc() != Other->getDebugLoc())
781 return false;
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000782 return true;
Evan Cheng506049f2010-03-03 01:44:33 +0000783}
784
Chris Lattner48d7c062006-04-17 21:35:41 +0000785/// removeFromParent - This method unlinks 'this' from the containing basic
786/// block, and returns it, but does not delete it.
787MachineInstr *MachineInstr::removeFromParent() {
788 assert(getParent() && "Not embedded in a basic block!");
789 getParent()->remove(this);
790 return this;
791}
792
793
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000794/// eraseFromParent - This method unlinks 'this' from the containing basic
795/// block, and deletes it.
796void MachineInstr::eraseFromParent() {
797 assert(getParent() && "Not embedded in a basic block!");
798 getParent()->erase(this);
799}
800
801
Brian Gaeke21326fc2004-02-13 04:39:32 +0000802/// OperandComplete - Return true if it's illegal to add a new operand
803///
Chris Lattner2a90ba62004-02-12 16:09:53 +0000804bool MachineInstr::OperandsComplete() const {
Evan Chenge837dea2011-06-28 19:10:37 +0000805 unsigned short NumOperands = MCID->getNumOperands();
806 if (!MCID->isVariadic() && getNumOperands()-NumImplicitOps >= NumOperands)
Vikram S. Adve34977822003-05-31 07:39:06 +0000807 return true; // Broken: we have all the operands of this instruction!
Chris Lattner413746e2002-10-28 20:48:39 +0000808 return false;
809}
810
Evan Cheng19e3f312007-05-15 01:26:09 +0000811/// getNumExplicitOperands - Returns the number of non-implicit operands.
812///
813unsigned MachineInstr::getNumExplicitOperands() const {
Evan Chenge837dea2011-06-28 19:10:37 +0000814 unsigned NumOperands = MCID->getNumOperands();
815 if (!MCID->isVariadic())
Evan Cheng19e3f312007-05-15 01:26:09 +0000816 return NumOperands;
817
Dan Gohman9407cd42009-04-15 17:59:11 +0000818 for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) {
819 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000820 if (!MO.isReg() || !MO.isImplicit())
Evan Cheng19e3f312007-05-15 01:26:09 +0000821 NumOperands++;
822 }
823 return NumOperands;
824}
825
Evan Chengc36b7062011-01-07 23:50:32 +0000826bool MachineInstr::isStackAligningInlineAsm() const {
827 if (isInlineAsm()) {
828 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
829 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
830 return true;
831 }
832 return false;
833}
Chris Lattner8ace2cd2006-10-20 22:39:59 +0000834
Evan Chengfaa51072007-04-26 19:00:32 +0000835/// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of
Jim Grosbachf9ca50e2009-09-17 17:57:26 +0000836/// the specific register or -1 if it is not found. It further tightens
Evan Cheng76d7e762007-02-23 01:04:26 +0000837/// the search criteria to a use that kills the register if isKill is true.
Evan Cheng6130f662008-03-05 00:59:57 +0000838int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill,
839 const TargetRegisterInfo *TRI) const {
Evan Cheng576d1232006-12-06 08:27:42 +0000840 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Chengf277ee42007-05-29 18:35:22 +0000841 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000842 if (!MO.isReg() || !MO.isUse())
Evan Cheng6130f662008-03-05 00:59:57 +0000843 continue;
844 unsigned MOReg = MO.getReg();
845 if (!MOReg)
846 continue;
847 if (MOReg == Reg ||
848 (TRI &&
849 TargetRegisterInfo::isPhysicalRegister(MOReg) &&
850 TargetRegisterInfo::isPhysicalRegister(Reg) &&
851 TRI->isSubRegister(MOReg, Reg)))
Evan Cheng76d7e762007-02-23 01:04:26 +0000852 if (!isKill || MO.isKill())
Evan Cheng32eb1f12007-03-26 22:37:45 +0000853 return i;
Evan Cheng576d1232006-12-06 08:27:42 +0000854 }
Evan Cheng32eb1f12007-03-26 22:37:45 +0000855 return -1;
Evan Cheng576d1232006-12-06 08:27:42 +0000856}
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +0000857
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +0000858/// readsWritesVirtualRegister - Return a pair of bools (reads, writes)
859/// indicating if this instruction reads or writes Reg. This also considers
860/// partial defines.
861std::pair<bool,bool>
862MachineInstr::readsWritesVirtualRegister(unsigned Reg,
863 SmallVectorImpl<unsigned> *Ops) const {
864 bool PartDef = false; // Partial redefine.
865 bool FullDef = false; // Full define.
866 bool Use = false;
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +0000867
868 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
869 const MachineOperand &MO = getOperand(i);
870 if (!MO.isReg() || MO.getReg() != Reg)
871 continue;
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +0000872 if (Ops)
873 Ops->push_back(i);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +0000874 if (MO.isUse())
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +0000875 Use |= !MO.isUndef();
Jakob Stoklund Olesen201f2462011-08-19 00:30:17 +0000876 else if (MO.getSubReg() && !MO.isUndef())
877 // A partial <def,undef> doesn't count as reading the register.
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +0000878 PartDef = true;
879 else
880 FullDef = true;
881 }
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +0000882 // A partial redefine uses Reg unless there is also a full define.
883 return std::make_pair(Use || (PartDef && !FullDef), PartDef || FullDef);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +0000884}
885
Evan Cheng6130f662008-03-05 00:59:57 +0000886/// findRegisterDefOperandIdx() - Returns the operand index that is a def of
Dan Gohman703bfe62008-05-06 00:20:10 +0000887/// the specified register or -1 if it is not found. If isDead is true, defs
888/// that are not dead are skipped. If TargetRegisterInfo is non-null, then it
889/// also checks if there is a def of a super-register.
Evan Cheng1015ba72010-05-21 20:53:24 +0000890int
891MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead, bool Overlap,
892 const TargetRegisterInfo *TRI) const {
893 bool isPhys = TargetRegisterInfo::isPhysicalRegister(Reg);
Evan Chengb371f452007-02-19 21:49:54 +0000894 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng6130f662008-03-05 00:59:57 +0000895 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000896 if (!MO.isReg() || !MO.isDef())
Evan Cheng6130f662008-03-05 00:59:57 +0000897 continue;
898 unsigned MOReg = MO.getReg();
Evan Cheng1015ba72010-05-21 20:53:24 +0000899 bool Found = (MOReg == Reg);
900 if (!Found && TRI && isPhys &&
901 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
902 if (Overlap)
903 Found = TRI->regsOverlap(MOReg, Reg);
904 else
905 Found = TRI->isSubRegister(MOReg, Reg);
906 }
907 if (Found && (!isDead || MO.isDead()))
908 return i;
Evan Chengb371f452007-02-19 21:49:54 +0000909 }
Evan Cheng6130f662008-03-05 00:59:57 +0000910 return -1;
Evan Chengb371f452007-02-19 21:49:54 +0000911}
Evan Cheng19e3f312007-05-15 01:26:09 +0000912
Evan Chengf277ee42007-05-29 18:35:22 +0000913/// findFirstPredOperandIdx() - Find the index of the first operand in the
914/// operand list that is used to represent the predicate. It returns -1 if
915/// none is found.
916int MachineInstr::findFirstPredOperandIdx() const {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +0000917 // Don't call MCID.findFirstPredOperandIdx() because this variant
918 // is sometimes called on an instruction that's not yet complete, and
919 // so the number of operands is less than the MCID indicates. In
920 // particular, the PTX target does this.
Evan Chenge837dea2011-06-28 19:10:37 +0000921 const MCInstrDesc &MCID = getDesc();
922 if (MCID.isPredicable()) {
Evan Cheng19e3f312007-05-15 01:26:09 +0000923 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Evan Chenge837dea2011-06-28 19:10:37 +0000924 if (MCID.OpInfo[i].isPredicate())
Evan Chengf277ee42007-05-29 18:35:22 +0000925 return i;
Evan Cheng19e3f312007-05-15 01:26:09 +0000926 }
927
Evan Chengf277ee42007-05-29 18:35:22 +0000928 return -1;
Evan Cheng19e3f312007-05-15 01:26:09 +0000929}
Jim Grosbachee61d672011-08-24 16:44:17 +0000930
Bob Wilsond9df5012009-04-09 17:16:43 +0000931/// isRegTiedToUseOperand - Given the index of a register def operand,
932/// check if the register def is tied to a source operand, due to either
933/// two-address elimination or inline assembly constraints. Returns the
934/// first tied use operand index by reference is UseOpIdx is not null.
Jakob Stoklund Olesence9be2c2009-04-29 20:57:16 +0000935bool MachineInstr::
936isRegTiedToUseOperand(unsigned DefOpIdx, unsigned *UseOpIdx) const {
Chris Lattner518bb532010-02-09 19:54:29 +0000937 if (isInlineAsm()) {
Evan Chengc36b7062011-01-07 23:50:32 +0000938 assert(DefOpIdx > InlineAsm::MIOp_FirstOperand);
Bob Wilsond9df5012009-04-09 17:16:43 +0000939 const MachineOperand &MO = getOperand(DefOpIdx);
Chris Lattnerc30aa7b2009-04-09 23:33:34 +0000940 if (!MO.isReg() || !MO.isDef() || MO.getReg() == 0)
Evan Chengfb112882009-03-23 08:01:15 +0000941 return false;
Evan Chengef5d0702009-06-24 02:05:51 +0000942 // Determine the actual operand index that corresponds to this index.
Evan Chengfb112882009-03-23 08:01:15 +0000943 unsigned DefNo = 0;
Evan Chengef5d0702009-06-24 02:05:51 +0000944 unsigned DefPart = 0;
Evan Chengc36b7062011-01-07 23:50:32 +0000945 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands();
946 i < e; ) {
Evan Chengfb112882009-03-23 08:01:15 +0000947 const MachineOperand &FMO = getOperand(i);
Jakob Stoklund Olesen45d34fe2009-07-19 19:09:59 +0000948 // After the normal asm operands there may be additional imp-def regs.
949 if (!FMO.isImm())
950 return false;
Evan Chengfb112882009-03-23 08:01:15 +0000951 // Skip over this def.
Evan Chengef5d0702009-06-24 02:05:51 +0000952 unsigned NumOps = InlineAsm::getNumOperandRegisters(FMO.getImm());
953 unsigned PrevDef = i + 1;
954 i = PrevDef + NumOps;
955 if (i > DefOpIdx) {
956 DefPart = DefOpIdx - PrevDef;
Evan Chengfb112882009-03-23 08:01:15 +0000957 break;
Evan Chengef5d0702009-06-24 02:05:51 +0000958 }
Evan Chengfb112882009-03-23 08:01:15 +0000959 ++DefNo;
960 }
Evan Chengc36b7062011-01-07 23:50:32 +0000961 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands();
962 i != e; ++i) {
Evan Chengfb112882009-03-23 08:01:15 +0000963 const MachineOperand &FMO = getOperand(i);
964 if (!FMO.isImm())
965 continue;
966 if (i+1 >= e || !getOperand(i+1).isReg() || !getOperand(i+1).isUse())
967 continue;
968 unsigned Idx;
Evan Chengef5d0702009-06-24 02:05:51 +0000969 if (InlineAsm::isUseOperandTiedToDef(FMO.getImm(), Idx) &&
Bob Wilsond9df5012009-04-09 17:16:43 +0000970 Idx == DefNo) {
971 if (UseOpIdx)
Evan Chengef5d0702009-06-24 02:05:51 +0000972 *UseOpIdx = (unsigned)i + 1 + DefPart;
Evan Chengfb112882009-03-23 08:01:15 +0000973 return true;
Bob Wilsond9df5012009-04-09 17:16:43 +0000974 }
Evan Chengfb112882009-03-23 08:01:15 +0000975 }
Evan Chengef5d0702009-06-24 02:05:51 +0000976 return false;
Evan Chengfb112882009-03-23 08:01:15 +0000977 }
978
Bob Wilsond9df5012009-04-09 17:16:43 +0000979 assert(getOperand(DefOpIdx).isDef() && "DefOpIdx is not a def!");
Evan Chenge837dea2011-06-28 19:10:37 +0000980 const MCInstrDesc &MCID = getDesc();
981 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i) {
Evan Chengef0732d2008-07-10 07:35:43 +0000982 const MachineOperand &MO = getOperand(i);
Dan Gohman2ce7f202008-12-05 05:45:42 +0000983 if (MO.isReg() && MO.isUse() &&
Evan Chenge837dea2011-06-28 19:10:37 +0000984 MCID.getOperandConstraint(i, MCOI::TIED_TO) == (int)DefOpIdx) {
Bob Wilsond9df5012009-04-09 17:16:43 +0000985 if (UseOpIdx)
986 *UseOpIdx = (unsigned)i;
Evan Chengef0732d2008-07-10 07:35:43 +0000987 return true;
Bob Wilsond9df5012009-04-09 17:16:43 +0000988 }
Evan Cheng32dfbea2007-10-12 08:50:34 +0000989 }
990 return false;
991}
992
Evan Chenga24752f2009-03-19 20:30:06 +0000993/// isRegTiedToDefOperand - Return true if the operand of the specified index
994/// is a register use and it is tied to an def operand. It also returns the def
995/// operand index by reference.
Jakob Stoklund Olesence9be2c2009-04-29 20:57:16 +0000996bool MachineInstr::
997isRegTiedToDefOperand(unsigned UseOpIdx, unsigned *DefOpIdx) const {
Chris Lattner518bb532010-02-09 19:54:29 +0000998 if (isInlineAsm()) {
Evan Chengfb112882009-03-23 08:01:15 +0000999 const MachineOperand &MO = getOperand(UseOpIdx);
Chris Lattner0c8382c2009-04-09 16:50:43 +00001000 if (!MO.isReg() || !MO.isUse() || MO.getReg() == 0)
Evan Chengfb112882009-03-23 08:01:15 +00001001 return false;
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +00001002
1003 // Find the flag operand corresponding to UseOpIdx
1004 unsigned FlagIdx, NumOps=0;
Evan Chengc36b7062011-01-07 23:50:32 +00001005 for (FlagIdx = InlineAsm::MIOp_FirstOperand;
1006 FlagIdx < UseOpIdx; FlagIdx += NumOps+1) {
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +00001007 const MachineOperand &UFMO = getOperand(FlagIdx);
Jakob Stoklund Olesen45d34fe2009-07-19 19:09:59 +00001008 // After the normal asm operands there may be additional imp-def regs.
1009 if (!UFMO.isImm())
1010 return false;
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +00001011 NumOps = InlineAsm::getNumOperandRegisters(UFMO.getImm());
1012 assert(NumOps < getNumOperands() && "Invalid inline asm flag");
1013 if (UseOpIdx < FlagIdx+NumOps+1)
1014 break;
Evan Chengef5d0702009-06-24 02:05:51 +00001015 }
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +00001016 if (FlagIdx >= UseOpIdx)
Evan Chengef5d0702009-06-24 02:05:51 +00001017 return false;
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +00001018 const MachineOperand &UFMO = getOperand(FlagIdx);
Evan Chengfb112882009-03-23 08:01:15 +00001019 unsigned DefNo;
1020 if (InlineAsm::isUseOperandTiedToDef(UFMO.getImm(), DefNo)) {
1021 if (!DefOpIdx)
1022 return true;
1023
Evan Chengc36b7062011-01-07 23:50:32 +00001024 unsigned DefIdx = InlineAsm::MIOp_FirstOperand;
Dale Johannesenf1e309e2010-07-02 20:16:09 +00001025 // Remember to adjust the index. First operand is asm string, second is
Evan Chengc36b7062011-01-07 23:50:32 +00001026 // the HasSideEffects and AlignStack bits, then there is a flag for each.
Evan Chengfb112882009-03-23 08:01:15 +00001027 while (DefNo) {
1028 const MachineOperand &FMO = getOperand(DefIdx);
1029 assert(FMO.isImm());
1030 // Skip over this def.
1031 DefIdx += InlineAsm::getNumOperandRegisters(FMO.getImm()) + 1;
1032 --DefNo;
1033 }
Evan Chengef5d0702009-06-24 02:05:51 +00001034 *DefOpIdx = DefIdx + UseOpIdx - FlagIdx;
Evan Chengfb112882009-03-23 08:01:15 +00001035 return true;
1036 }
1037 return false;
1038 }
1039
Evan Chenge837dea2011-06-28 19:10:37 +00001040 const MCInstrDesc &MCID = getDesc();
1041 if (UseOpIdx >= MCID.getNumOperands())
Evan Chenga24752f2009-03-19 20:30:06 +00001042 return false;
1043 const MachineOperand &MO = getOperand(UseOpIdx);
1044 if (!MO.isReg() || !MO.isUse())
1045 return false;
Evan Chenge837dea2011-06-28 19:10:37 +00001046 int DefIdx = MCID.getOperandConstraint(UseOpIdx, MCOI::TIED_TO);
Evan Chenga24752f2009-03-19 20:30:06 +00001047 if (DefIdx == -1)
1048 return false;
1049 if (DefOpIdx)
1050 *DefOpIdx = (unsigned)DefIdx;
1051 return true;
1052}
1053
Dan Gohmane6cd7572010-05-13 20:34:42 +00001054/// clearKillInfo - Clears kill flags on all operands.
1055///
1056void MachineInstr::clearKillInfo() {
1057 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1058 MachineOperand &MO = getOperand(i);
1059 if (MO.isReg() && MO.isUse())
1060 MO.setIsKill(false);
1061 }
1062}
1063
Evan Cheng576d1232006-12-06 08:27:42 +00001064/// copyKillDeadInfo - Copies kill / dead operand properties from MI.
1065///
1066void MachineInstr::copyKillDeadInfo(const MachineInstr *MI) {
1067 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1068 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001069 if (!MO.isReg() || (!MO.isKill() && !MO.isDead()))
Evan Cheng576d1232006-12-06 08:27:42 +00001070 continue;
1071 for (unsigned j = 0, ee = getNumOperands(); j != ee; ++j) {
1072 MachineOperand &MOp = getOperand(j);
1073 if (!MOp.isIdenticalTo(MO))
1074 continue;
1075 if (MO.isKill())
1076 MOp.setIsKill();
1077 else
1078 MOp.setIsDead();
1079 break;
1080 }
1081 }
1082}
1083
Evan Cheng19e3f312007-05-15 01:26:09 +00001084/// copyPredicates - Copies predicate operand(s) from MI.
1085void MachineInstr::copyPredicates(const MachineInstr *MI) {
Evan Chenge837dea2011-06-28 19:10:37 +00001086 const MCInstrDesc &MCID = MI->getDesc();
1087 if (!MCID.isPredicable())
Evan Chengb27087f2008-03-13 00:44:09 +00001088 return;
1089 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
Evan Chenge837dea2011-06-28 19:10:37 +00001090 if (MCID.OpInfo[i].isPredicate()) {
Evan Chengb27087f2008-03-13 00:44:09 +00001091 // Predicated operands must be last operands.
1092 addOperand(MI->getOperand(i));
Evan Cheng19e3f312007-05-15 01:26:09 +00001093 }
1094 }
1095}
1096
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +00001097void MachineInstr::substituteRegister(unsigned FromReg,
1098 unsigned ToReg,
1099 unsigned SubIdx,
1100 const TargetRegisterInfo &RegInfo) {
1101 if (TargetRegisterInfo::isPhysicalRegister(ToReg)) {
1102 if (SubIdx)
1103 ToReg = RegInfo.getSubReg(ToReg, SubIdx);
1104 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1105 MachineOperand &MO = getOperand(i);
1106 if (!MO.isReg() || MO.getReg() != FromReg)
1107 continue;
1108 MO.substPhysReg(ToReg, RegInfo);
1109 }
1110 } else {
1111 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1112 MachineOperand &MO = getOperand(i);
1113 if (!MO.isReg() || MO.getReg() != FromReg)
1114 continue;
1115 MO.substVirtReg(ToReg, SubIdx, RegInfo);
1116 }
1117 }
1118}
1119
Evan Cheng9f1c8312008-07-03 09:09:37 +00001120/// isSafeToMove - Return true if it is safe to move this instruction. If
1121/// SawStore is set to true, it means that there is a store (or call) between
1122/// the instruction's location and its intended destination.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001123bool MachineInstr::isSafeToMove(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001124 AliasAnalysis *AA,
1125 bool &SawStore) const {
Evan Chengb27087f2008-03-13 00:44:09 +00001126 // Ignore stuff that we obviously can't move.
Evan Chenge837dea2011-06-28 19:10:37 +00001127 if (MCID->mayStore() || MCID->isCall()) {
Evan Chengb27087f2008-03-13 00:44:09 +00001128 SawStore = true;
1129 return false;
1130 }
Evan Cheng30a343a2011-01-07 21:08:26 +00001131
1132 if (isLabel() || isDebugValue() ||
Evan Chenge837dea2011-06-28 19:10:37 +00001133 MCID->isTerminator() || hasUnmodeledSideEffects())
Evan Chengb27087f2008-03-13 00:44:09 +00001134 return false;
1135
1136 // See if this instruction does a load. If so, we have to guarantee that the
1137 // loaded value doesn't change between the load and the its intended
1138 // destination. The check for isInvariantLoad gives the targe the chance to
1139 // classify the load as always returning a constant, e.g. a constant pool
1140 // load.
Evan Chenge837dea2011-06-28 19:10:37 +00001141 if (MCID->mayLoad() && !isInvariantLoad(AA))
Evan Chengb27087f2008-03-13 00:44:09 +00001142 // Otherwise, this is a real load. If there is a store between the load and
Evan Cheng7cc2c402009-07-28 21:49:18 +00001143 // end of block, or if the load is volatile, we can't move it.
Dan Gohmand790a5c2008-10-02 15:04:30 +00001144 return !SawStore && !hasVolatileMemoryRef();
Dan Gohman3e4fb702008-09-24 00:06:15 +00001145
Evan Chengb27087f2008-03-13 00:44:09 +00001146 return true;
1147}
1148
Evan Chengdf3b9932008-08-27 20:33:50 +00001149/// isSafeToReMat - Return true if it's safe to rematerialize the specified
1150/// instruction which defined the specified register instead of copying it.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001151bool MachineInstr::isSafeToReMat(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001152 AliasAnalysis *AA,
1153 unsigned DstReg) const {
Evan Chengdf3b9932008-08-27 20:33:50 +00001154 bool SawStore = false;
Dan Gohmana70dca12009-10-09 23:27:56 +00001155 if (!TII->isTriviallyReMaterializable(this, AA) ||
Evan Chengac1abde2010-03-02 19:03:01 +00001156 !isSafeToMove(TII, AA, SawStore))
Evan Chengdf3b9932008-08-27 20:33:50 +00001157 return false;
1158 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Dan Gohmancbad42c2008-11-18 19:49:32 +00001159 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001160 if (!MO.isReg())
Evan Chengdf3b9932008-08-27 20:33:50 +00001161 continue;
1162 // FIXME: For now, do not remat any instruction with register operands.
1163 // Later on, we can loosen the restriction is the register operands have
1164 // not been modified between the def and use. Note, this is different from
Evan Cheng8763c1c2008-08-27 20:58:54 +00001165 // MachineSink because the code is no longer in two-address form (at least
Evan Chengdf3b9932008-08-27 20:33:50 +00001166 // partially).
1167 if (MO.isUse())
1168 return false;
1169 else if (!MO.isDead() && MO.getReg() != DstReg)
1170 return false;
1171 }
1172 return true;
1173}
1174
Dan Gohman3e4fb702008-09-24 00:06:15 +00001175/// hasVolatileMemoryRef - Return true if this instruction may have a
1176/// volatile memory reference, or if the information describing the
1177/// memory reference is not available. Return false if it is known to
1178/// have no volatile memory references.
1179bool MachineInstr::hasVolatileMemoryRef() const {
1180 // An instruction known never to access memory won't have a volatile access.
Evan Chenge837dea2011-06-28 19:10:37 +00001181 if (!MCID->mayStore() &&
1182 !MCID->mayLoad() &&
1183 !MCID->isCall() &&
Evan Chengc36b7062011-01-07 23:50:32 +00001184 !hasUnmodeledSideEffects())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001185 return false;
1186
1187 // Otherwise, if the instruction has no memory reference information,
1188 // conservatively assume it wasn't preserved.
1189 if (memoperands_empty())
1190 return true;
Jim Grosbachee61d672011-08-24 16:44:17 +00001191
Dan Gohman3e4fb702008-09-24 00:06:15 +00001192 // Check the memory reference information for volatile references.
Dan Gohmanc76909a2009-09-25 20:36:54 +00001193 for (mmo_iterator I = memoperands_begin(), E = memoperands_end(); I != E; ++I)
1194 if ((*I)->isVolatile())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001195 return true;
1196
1197 return false;
1198}
1199
Dan Gohmane33f44c2009-10-07 17:38:06 +00001200/// isInvariantLoad - Return true if this instruction is loading from a
1201/// location whose value is invariant across the function. For example,
Dan Gohmanf451cb82010-02-10 16:03:48 +00001202/// loading a value from the constant pool or from the argument area
Dan Gohmane33f44c2009-10-07 17:38:06 +00001203/// of a function if it does not change. This should only return true of
1204/// *all* loads the instruction does are invariant (if it does multiple loads).
1205bool MachineInstr::isInvariantLoad(AliasAnalysis *AA) const {
1206 // If the instruction doesn't load at all, it isn't an invariant load.
Evan Chenge837dea2011-06-28 19:10:37 +00001207 if (!MCID->mayLoad())
Dan Gohmane33f44c2009-10-07 17:38:06 +00001208 return false;
1209
1210 // If the instruction has lost its memoperands, conservatively assume that
1211 // it may not be an invariant load.
1212 if (memoperands_empty())
1213 return false;
1214
1215 const MachineFrameInfo *MFI = getParent()->getParent()->getFrameInfo();
1216
1217 for (mmo_iterator I = memoperands_begin(),
1218 E = memoperands_end(); I != E; ++I) {
1219 if ((*I)->isVolatile()) return false;
1220 if ((*I)->isStore()) return false;
1221
1222 if (const Value *V = (*I)->getValue()) {
1223 // A load from a constant PseudoSourceValue is invariant.
1224 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V))
1225 if (PSV->isConstant(MFI))
1226 continue;
1227 // If we have an AliasAnalysis, ask it whether the memory is constant.
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00001228 if (AA && AA->pointsToConstantMemory(
1229 AliasAnalysis::Location(V, (*I)->getSize(),
1230 (*I)->getTBAAInfo())))
Dan Gohmane33f44c2009-10-07 17:38:06 +00001231 continue;
1232 }
1233
1234 // Otherwise assume conservatively.
1235 return false;
1236 }
1237
1238 // Everything checks out.
1239 return true;
1240}
1241
Evan Cheng229694f2009-12-03 02:31:43 +00001242/// isConstantValuePHI - If the specified instruction is a PHI that always
1243/// merges together the same virtual register, return the register, otherwise
1244/// return 0.
1245unsigned MachineInstr::isConstantValuePHI() const {
Chris Lattner518bb532010-02-09 19:54:29 +00001246 if (!isPHI())
Evan Cheng229694f2009-12-03 02:31:43 +00001247 return 0;
Evan Chengd8f079c2009-12-07 23:10:34 +00001248 assert(getNumOperands() >= 3 &&
1249 "It's illegal to have a PHI without source operands");
Evan Cheng229694f2009-12-03 02:31:43 +00001250
1251 unsigned Reg = getOperand(1).getReg();
1252 for (unsigned i = 3, e = getNumOperands(); i < e; i += 2)
1253 if (getOperand(i).getReg() != Reg)
1254 return 0;
1255 return Reg;
1256}
1257
Evan Chengc36b7062011-01-07 23:50:32 +00001258bool MachineInstr::hasUnmodeledSideEffects() const {
1259 if (getDesc().hasUnmodeledSideEffects())
1260 return true;
1261 if (isInlineAsm()) {
1262 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1263 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1264 return true;
1265 }
1266
1267 return false;
1268}
1269
Evan Chenga57fabe2010-04-08 20:02:37 +00001270/// allDefsAreDead - Return true if all the defs of this instruction are dead.
1271///
1272bool MachineInstr::allDefsAreDead() const {
1273 for (unsigned i = 0, e = getNumOperands(); i < e; ++i) {
1274 const MachineOperand &MO = getOperand(i);
1275 if (!MO.isReg() || MO.isUse())
1276 continue;
1277 if (!MO.isDead())
1278 return false;
1279 }
1280 return true;
1281}
1282
Evan Chengc8f46c42010-10-22 21:49:09 +00001283/// copyImplicitOps - Copy implicit register operands from specified
1284/// instruction to this instruction.
1285void MachineInstr::copyImplicitOps(const MachineInstr *MI) {
1286 for (unsigned i = MI->getDesc().getNumOperands(), e = MI->getNumOperands();
1287 i != e; ++i) {
1288 const MachineOperand &MO = MI->getOperand(i);
1289 if (MO.isReg() && MO.isImplicit())
1290 addOperand(MO);
1291 }
1292}
1293
Brian Gaeke21326fc2004-02-13 04:39:32 +00001294void MachineInstr::dump() const {
David Greene3b325332010-01-04 23:48:20 +00001295 dbgs() << " " << *this;
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001296}
1297
Jim Grosbachee61d672011-08-24 16:44:17 +00001298static void printDebugLoc(DebugLoc DL, const MachineFunction *MF,
Devang Patelda0e89f2010-06-29 21:51:32 +00001299 raw_ostream &CommentOS) {
1300 const LLVMContext &Ctx = MF->getFunction()->getContext();
1301 if (!DL.isUnknown()) { // Print source line info.
1302 DIScope Scope(DL.getScope(Ctx));
1303 // Omit the directory, because it's likely to be long and uninteresting.
1304 if (Scope.Verify())
1305 CommentOS << Scope.getFilename();
1306 else
1307 CommentOS << "<unknown>";
1308 CommentOS << ':' << DL.getLine();
1309 if (DL.getCol() != 0)
1310 CommentOS << ':' << DL.getCol();
1311 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(DL.getInlinedAt(Ctx));
1312 if (!InlinedAtDL.isUnknown()) {
1313 CommentOS << " @[ ";
1314 printDebugLoc(InlinedAtDL, MF, CommentOS);
1315 CommentOS << " ]";
1316 }
1317 }
1318}
1319
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001320void MachineInstr::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +00001321 // We can be a bit tidier if we know the TargetMachine and/or MachineFunction.
1322 const MachineFunction *MF = 0;
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001323 const MachineRegisterInfo *MRI = 0;
Dan Gohman80f6c582009-11-09 19:38:45 +00001324 if (const MachineBasicBlock *MBB = getParent()) {
1325 MF = MBB->getParent();
1326 if (!TM && MF)
1327 TM = &MF->getTarget();
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001328 if (MF)
1329 MRI = &MF->getRegInfo();
Dan Gohman80f6c582009-11-09 19:38:45 +00001330 }
Dan Gohman0ba90f32009-10-31 20:19:03 +00001331
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001332 // Save a list of virtual registers.
1333 SmallVector<unsigned, 8> VirtRegs;
1334
Dan Gohman0ba90f32009-10-31 20:19:03 +00001335 // Print explicitly defined operands on the left of an assignment syntax.
Dan Gohman80f6c582009-11-09 19:38:45 +00001336 unsigned StartOp = 0, e = getNumOperands();
Dan Gohman0ba90f32009-10-31 20:19:03 +00001337 for (; StartOp < e && getOperand(StartOp).isReg() &&
1338 getOperand(StartOp).isDef() &&
1339 !getOperand(StartOp).isImplicit();
1340 ++StartOp) {
1341 if (StartOp != 0) OS << ", ";
1342 getOperand(StartOp).print(OS, TM);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001343 unsigned Reg = getOperand(StartOp).getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001344 if (TargetRegisterInfo::isVirtualRegister(Reg))
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001345 VirtRegs.push_back(Reg);
Chris Lattner6a592272002-10-30 01:55:38 +00001346 }
Tanya Lattnerb1407622004-06-25 00:13:11 +00001347
Dan Gohman0ba90f32009-10-31 20:19:03 +00001348 if (StartOp != 0)
1349 OS << " = ";
1350
1351 // Print the opcode name.
Chris Lattner749c6f62008-01-07 07:27:27 +00001352 OS << getDesc().getName();
Misha Brukmanedf128a2005-04-21 22:36:52 +00001353
Dan Gohman0ba90f32009-10-31 20:19:03 +00001354 // Print the rest of the operands.
Dan Gohman80f6c582009-11-09 19:38:45 +00001355 bool OmittedAnyCallClobbers = false;
1356 bool FirstOp = true;
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001357 unsigned AsmDescOp = ~0u;
1358 unsigned AsmOpCount = 0;
Evan Chengc36b7062011-01-07 23:50:32 +00001359
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +00001360 if (isInlineAsm() && e >= InlineAsm::MIOp_FirstOperand) {
Evan Chengc36b7062011-01-07 23:50:32 +00001361 // Print asm string.
1362 OS << " ";
1363 getOperand(InlineAsm::MIOp_AsmString).print(OS, TM);
1364
1365 // Print HasSideEffects, IsAlignStack
1366 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1367 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1368 OS << " [sideeffect]";
1369 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
1370 OS << " [alignstack]";
1371
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001372 StartOp = AsmDescOp = InlineAsm::MIOp_FirstOperand;
Evan Chengc36b7062011-01-07 23:50:32 +00001373 FirstOp = false;
1374 }
1375
1376
Chris Lattner6a592272002-10-30 01:55:38 +00001377 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001378 const MachineOperand &MO = getOperand(i);
1379
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001380 if (MO.isReg() && TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001381 VirtRegs.push_back(MO.getReg());
1382
Dan Gohman80f6c582009-11-09 19:38:45 +00001383 // Omit call-clobbered registers which aren't used anywhere. This makes
1384 // call instructions much less noisy on targets where calls clobber lots
1385 // of registers. Don't rely on MO.isDead() because we may be called before
1386 // LiveVariables is run, or we may be looking at a non-allocatable reg.
1387 if (MF && getDesc().isCall() &&
1388 MO.isReg() && MO.isImplicit() && MO.isDef()) {
1389 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001390 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001391 const MachineRegisterInfo &MRI = MF->getRegInfo();
1392 if (MRI.use_empty(Reg) && !MRI.isLiveOut(Reg)) {
1393 bool HasAliasLive = false;
1394 for (const unsigned *Alias = TM->getRegisterInfo()->getAliasSet(Reg);
1395 unsigned AliasReg = *Alias; ++Alias)
1396 if (!MRI.use_empty(AliasReg) || MRI.isLiveOut(AliasReg)) {
1397 HasAliasLive = true;
1398 break;
1399 }
1400 if (!HasAliasLive) {
1401 OmittedAnyCallClobbers = true;
1402 continue;
1403 }
1404 }
1405 }
1406 }
1407
1408 if (FirstOp) FirstOp = false; else OS << ",";
Chris Lattner6a592272002-10-30 01:55:38 +00001409 OS << " ";
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001410 if (i < getDesc().NumOperands) {
Evan Chenge837dea2011-06-28 19:10:37 +00001411 const MCOperandInfo &MCOI = getDesc().OpInfo[i];
1412 if (MCOI.isPredicate())
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001413 OS << "pred:";
Evan Chenge837dea2011-06-28 19:10:37 +00001414 if (MCOI.isOptionalDef())
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001415 OS << "opt:";
1416 }
Evan Cheng59b36552010-04-28 20:03:13 +00001417 if (isDebugValue() && MO.isMetadata()) {
1418 // Pretty print DBG_VALUE instructions.
1419 const MDNode *MD = MO.getMetadata();
1420 if (const MDString *MDS = dyn_cast<MDString>(MD->getOperand(2)))
1421 OS << "!\"" << MDS->getString() << '\"';
1422 else
1423 MO.print(OS, TM);
Jakob Stoklund Olesenb1e11452010-07-04 23:24:23 +00001424 } else if (TM && (isInsertSubreg() || isRegSequence()) && MO.isImm()) {
1425 OS << TM->getRegisterInfo()->getSubRegIndexName(MO.getImm());
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001426 } else if (i == AsmDescOp && MO.isImm()) {
1427 // Pretty print the inline asm operand descriptor.
1428 OS << '$' << AsmOpCount++;
1429 unsigned Flag = MO.getImm();
1430 switch (InlineAsm::getKind(Flag)) {
1431 case InlineAsm::Kind_RegUse: OS << ":[reguse]"; break;
1432 case InlineAsm::Kind_RegDef: OS << ":[regdef]"; break;
Jakob Stoklund Olesenf792fa92011-06-27 04:08:33 +00001433 case InlineAsm::Kind_RegDefEarlyClobber: OS << ":[regdef-ec]"; break;
1434 case InlineAsm::Kind_Clobber: OS << ":[clobber]"; break;
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001435 case InlineAsm::Kind_Imm: OS << ":[imm]"; break;
1436 case InlineAsm::Kind_Mem: OS << ":[mem]"; break;
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001437 default: OS << ":[??" << InlineAsm::getKind(Flag) << ']'; break;
1438 }
1439
1440 unsigned TiedTo = 0;
1441 if (InlineAsm::isUseOperandTiedToDef(Flag, TiedTo))
1442 OS << " [tiedto:$" << TiedTo << ']';
1443
1444 // Compute the index of the next operand descriptor.
1445 AsmDescOp += 1 + InlineAsm::getNumOperandRegisters(Flag);
Evan Cheng59b36552010-04-28 20:03:13 +00001446 } else
1447 MO.print(OS, TM);
Dan Gohman80f6c582009-11-09 19:38:45 +00001448 }
1449
1450 // Briefly indicate whether any call clobbers were omitted.
1451 if (OmittedAnyCallClobbers) {
Bill Wendling164558e2009-12-25 13:45:50 +00001452 if (!FirstOp) OS << ",";
Dan Gohman80f6c582009-11-09 19:38:45 +00001453 OS << " ...";
Chris Lattner10491642002-10-30 00:48:05 +00001454 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00001455
Dan Gohman0ba90f32009-10-31 20:19:03 +00001456 bool HaveSemi = false;
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001457 if (Flags) {
1458 if (!HaveSemi) OS << ";"; HaveSemi = true;
1459 OS << " flags: ";
1460
1461 if (Flags & FrameSetup)
1462 OS << "FrameSetup";
1463 }
1464
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001465 if (!memoperands_empty()) {
Dan Gohman0ba90f32009-10-31 20:19:03 +00001466 if (!HaveSemi) OS << ";"; HaveSemi = true;
1467
1468 OS << " mem:";
Dan Gohmanc76909a2009-09-25 20:36:54 +00001469 for (mmo_iterator i = memoperands_begin(), e = memoperands_end();
1470 i != e; ++i) {
1471 OS << **i;
Oscar Fuentesee56c422010-08-02 06:00:15 +00001472 if (llvm::next(i) != e)
Dan Gohmancd26ec52009-09-23 01:33:16 +00001473 OS << " ";
Dan Gohman69de1932008-02-06 22:27:42 +00001474 }
1475 }
1476
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001477 // Print the regclass of any virtual registers encountered.
1478 if (MRI && !VirtRegs.empty()) {
1479 if (!HaveSemi) OS << ";"; HaveSemi = true;
1480 for (unsigned i = 0; i != VirtRegs.size(); ++i) {
1481 const TargetRegisterClass *RC = MRI->getRegClass(VirtRegs[i]);
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +00001482 OS << " " << RC->getName() << ':' << PrintReg(VirtRegs[i]);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001483 for (unsigned j = i+1; j != VirtRegs.size();) {
1484 if (MRI->getRegClass(VirtRegs[j]) != RC) {
1485 ++j;
1486 continue;
1487 }
1488 if (VirtRegs[i] != VirtRegs[j])
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +00001489 OS << "," << PrintReg(VirtRegs[j]);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001490 VirtRegs.erase(VirtRegs.begin()+j);
1491 }
1492 }
1493 }
1494
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001495 // Print debug location information.
Devang Patel4d3586d2011-08-04 20:44:26 +00001496 if (isDebugValue() && getOperand(e - 1).isMetadata()) {
1497 if (!HaveSemi) OS << ";"; HaveSemi = true;
1498 DIVariable DV(getOperand(e - 1).getMetadata());
1499 OS << " line no:" << DV.getLineNumber();
1500 if (MDNode *InlinedAt = DV.getInlinedAt()) {
1501 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(InlinedAt);
1502 if (!InlinedAtDL.isUnknown()) {
1503 OS << " inlined @[ ";
1504 printDebugLoc(InlinedAtDL, MF, OS);
1505 OS << " ]";
1506 }
1507 }
1508 } else if (!debugLoc.isUnknown() && MF) {
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001509 if (!HaveSemi) OS << ";"; HaveSemi = true;
Dan Gohman75ae5932009-11-23 21:29:08 +00001510 OS << " dbg:";
Devang Patelda0e89f2010-06-29 21:51:32 +00001511 printDebugLoc(debugLoc, MF, OS);
Bill Wendlingb5ef2732009-02-19 21:44:55 +00001512 }
1513
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001514 OS << '\n';
Chris Lattner10491642002-10-30 00:48:05 +00001515}
1516
Owen Andersonb487e722008-01-24 01:10:07 +00001517bool MachineInstr::addRegisterKilled(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001518 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001519 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001520 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001521 bool hasAliases = isPhysReg && RegInfo->getAliasSet(IncomingReg);
Dan Gohman3f629402008-09-03 15:56:16 +00001522 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001523 SmallVector<unsigned,4> DeadOps;
Bill Wendling4a23d722008-03-03 22:14:33 +00001524 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1525 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesenefb8e3e2009-08-04 20:09:25 +00001526 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001527 continue;
1528 unsigned Reg = MO.getReg();
1529 if (!Reg)
1530 continue;
Bill Wendling4a23d722008-03-03 22:14:33 +00001531
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001532 if (Reg == IncomingReg) {
Dan Gohman3f629402008-09-03 15:56:16 +00001533 if (!Found) {
1534 if (MO.isKill())
1535 // The register is already marked kill.
1536 return true;
Jakob Stoklund Olesenece48182009-08-02 19:13:03 +00001537 if (isPhysReg && isRegTiedToDefOperand(i))
1538 // Two-address uses of physregs must not be marked kill.
1539 return true;
Dan Gohman3f629402008-09-03 15:56:16 +00001540 MO.setIsKill();
1541 Found = true;
1542 }
1543 } else if (hasAliases && MO.isKill() &&
1544 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001545 // A super-register kill already exists.
1546 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001547 return true;
1548 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001549 DeadOps.push_back(i);
Bill Wendling4a23d722008-03-03 22:14:33 +00001550 }
1551 }
1552
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001553 // Trim unneeded kill operands.
1554 while (!DeadOps.empty()) {
1555 unsigned OpIdx = DeadOps.back();
1556 if (getOperand(OpIdx).isImplicit())
1557 RemoveOperand(OpIdx);
1558 else
1559 getOperand(OpIdx).setIsKill(false);
1560 DeadOps.pop_back();
1561 }
1562
Bill Wendling4a23d722008-03-03 22:14:33 +00001563 // If not found, this means an alias of one of the operands is killed. Add a
Owen Andersonb487e722008-01-24 01:10:07 +00001564 // new implicit operand if required.
Dan Gohman3f629402008-09-03 15:56:16 +00001565 if (!Found && AddIfNotFound) {
Bill Wendling4a23d722008-03-03 22:14:33 +00001566 addOperand(MachineOperand::CreateReg(IncomingReg,
1567 false /*IsDef*/,
1568 true /*IsImp*/,
1569 true /*IsKill*/));
Owen Andersonb487e722008-01-24 01:10:07 +00001570 return true;
1571 }
Dan Gohman3f629402008-09-03 15:56:16 +00001572 return Found;
Owen Andersonb487e722008-01-24 01:10:07 +00001573}
1574
1575bool MachineInstr::addRegisterDead(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001576 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001577 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001578 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Evan Cheng01b2e232008-06-27 22:11:49 +00001579 bool hasAliases = isPhysReg && RegInfo->getAliasSet(IncomingReg);
Dan Gohman3f629402008-09-03 15:56:16 +00001580 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001581 SmallVector<unsigned,4> DeadOps;
Owen Andersonb487e722008-01-24 01:10:07 +00001582 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1583 MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001584 if (!MO.isReg() || !MO.isDef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001585 continue;
1586 unsigned Reg = MO.getReg();
Dan Gohman3f629402008-09-03 15:56:16 +00001587 if (!Reg)
1588 continue;
1589
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001590 if (Reg == IncomingReg) {
Jakob Stoklund Olesenb793bc12011-04-05 16:53:50 +00001591 MO.setIsDead();
1592 Found = true;
Dan Gohman3f629402008-09-03 15:56:16 +00001593 } else if (hasAliases && MO.isDead() &&
1594 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001595 // There exists a super-register that's marked dead.
1596 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001597 return true;
Owen Anderson22ae9992008-08-14 18:34:18 +00001598 if (RegInfo->getSubRegisters(IncomingReg) &&
1599 RegInfo->getSuperRegisters(Reg) &&
1600 RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001601 DeadOps.push_back(i);
Owen Andersonb487e722008-01-24 01:10:07 +00001602 }
1603 }
1604
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001605 // Trim unneeded dead operands.
1606 while (!DeadOps.empty()) {
1607 unsigned OpIdx = DeadOps.back();
1608 if (getOperand(OpIdx).isImplicit())
1609 RemoveOperand(OpIdx);
1610 else
1611 getOperand(OpIdx).setIsDead(false);
1612 DeadOps.pop_back();
1613 }
1614
Dan Gohman3f629402008-09-03 15:56:16 +00001615 // If not found, this means an alias of one of the operands is dead. Add a
1616 // new implicit operand if required.
Chris Lattner31530612009-06-24 17:54:48 +00001617 if (Found || !AddIfNotFound)
1618 return Found;
Jim Grosbachee61d672011-08-24 16:44:17 +00001619
Chris Lattner31530612009-06-24 17:54:48 +00001620 addOperand(MachineOperand::CreateReg(IncomingReg,
1621 true /*IsDef*/,
1622 true /*IsImp*/,
1623 false /*IsKill*/,
1624 true /*IsDead*/));
1625 return true;
Owen Andersonb487e722008-01-24 01:10:07 +00001626}
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001627
1628void MachineInstr::addRegisterDefined(unsigned IncomingReg,
1629 const TargetRegisterInfo *RegInfo) {
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +00001630 if (TargetRegisterInfo::isPhysicalRegister(IncomingReg)) {
1631 MachineOperand *MO = findRegisterDefOperand(IncomingReg, false, RegInfo);
1632 if (MO)
1633 return;
1634 } else {
1635 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1636 const MachineOperand &MO = getOperand(i);
1637 if (MO.isReg() && MO.getReg() == IncomingReg && MO.isDef() &&
1638 MO.getSubReg() == 0)
1639 return;
1640 }
1641 }
1642 addOperand(MachineOperand::CreateReg(IncomingReg,
1643 true /*IsDef*/,
1644 true /*IsImp*/));
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001645}
Evan Cheng67eaa082010-03-03 23:37:30 +00001646
Dan Gohmandb497122010-06-18 23:28:01 +00001647void MachineInstr::setPhysRegsDeadExcept(const SmallVectorImpl<unsigned> &UsedRegs,
1648 const TargetRegisterInfo &TRI) {
1649 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1650 MachineOperand &MO = getOperand(i);
1651 if (!MO.isReg() || !MO.isDef()) continue;
1652 unsigned Reg = MO.getReg();
1653 if (Reg == 0) continue;
1654 bool Dead = true;
1655 for (SmallVectorImpl<unsigned>::const_iterator I = UsedRegs.begin(),
1656 E = UsedRegs.end(); I != E; ++I)
1657 if (TRI.regsOverlap(*I, Reg)) {
1658 Dead = false;
1659 break;
1660 }
1661 // If there are no uses, including partial uses, the def is dead.
1662 if (Dead) MO.setIsDead();
1663 }
1664}
1665
Evan Cheng67eaa082010-03-03 23:37:30 +00001666unsigned
1667MachineInstrExpressionTrait::getHashValue(const MachineInstr* const &MI) {
1668 unsigned Hash = MI->getOpcode() * 37;
1669 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1670 const MachineOperand &MO = MI->getOperand(i);
1671 uint64_t Key = (uint64_t)MO.getType() << 32;
1672 switch (MO.getType()) {
Chris Lattner72aaa3c2010-03-13 08:14:18 +00001673 default: break;
1674 case MachineOperand::MO_Register:
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001675 if (MO.isDef() && TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Chris Lattner72aaa3c2010-03-13 08:14:18 +00001676 continue; // Skip virtual register defs.
1677 Key |= MO.getReg();
1678 break;
1679 case MachineOperand::MO_Immediate:
1680 Key |= MO.getImm();
1681 break;
1682 case MachineOperand::MO_FrameIndex:
1683 case MachineOperand::MO_ConstantPoolIndex:
1684 case MachineOperand::MO_JumpTableIndex:
1685 Key |= MO.getIndex();
1686 break;
1687 case MachineOperand::MO_MachineBasicBlock:
1688 Key |= DenseMapInfo<void*>::getHashValue(MO.getMBB());
1689 break;
1690 case MachineOperand::MO_GlobalAddress:
1691 Key |= DenseMapInfo<void*>::getHashValue(MO.getGlobal());
1692 break;
1693 case MachineOperand::MO_BlockAddress:
1694 Key |= DenseMapInfo<void*>::getHashValue(MO.getBlockAddress());
1695 break;
1696 case MachineOperand::MO_MCSymbol:
1697 Key |= DenseMapInfo<void*>::getHashValue(MO.getMCSymbol());
1698 break;
Evan Cheng67eaa082010-03-03 23:37:30 +00001699 }
1700 Key += ~(Key << 32);
1701 Key ^= (Key >> 22);
1702 Key += ~(Key << 13);
1703 Key ^= (Key >> 8);
1704 Key += (Key << 3);
1705 Key ^= (Key >> 15);
1706 Key += ~(Key << 27);
1707 Key ^= (Key >> 31);
1708 Hash = (unsigned)Key + Hash * 37;
1709 }
1710 return Hash;
1711}
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +00001712
1713void MachineInstr::emitError(StringRef Msg) const {
1714 // Find the source location cookie.
1715 unsigned LocCookie = 0;
1716 const MDNode *LocMD = 0;
1717 for (unsigned i = getNumOperands(); i != 0; --i) {
1718 if (getOperand(i-1).isMetadata() &&
1719 (LocMD = getOperand(i-1).getMetadata()) &&
1720 LocMD->getNumOperands() != 0) {
1721 if (const ConstantInt *CI = dyn_cast<ConstantInt>(LocMD->getOperand(0))) {
1722 LocCookie = CI->getZExtValue();
1723 break;
1724 }
1725 }
1726 }
1727
1728 if (const MachineBasicBlock *MBB = getParent())
1729 if (const MachineFunction *MF = MBB->getParent())
1730 return MF->getMMI().getModule()->getContext().emitError(LocCookie, Msg);
1731 report_fatal_error(Msg);
1732}