blob: c18df5e4b34eff9778a09abdd8365b10409ecfa4 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- ARMISelLowering.h - ARM DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef ARMISELLOWERING_H
16#define ARMISELLOWERING_H
17
Rafael Espindoladd867c72007-11-05 23:12:20 +000018#include "ARMSubtarget.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000019#include "llvm/Target/TargetLowering.h"
20#include "llvm/CodeGen/SelectionDAG.h"
Bob Wilsonfd451172009-04-17 19:07:39 +000021#include "llvm/CodeGen/CallingConvLower.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000022#include <vector>
23
24namespace llvm {
25 class ARMConstantPoolValue;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000026
27 namespace ARMISD {
28 // ARM Specific DAG Nodes
29 enum NodeType {
Jim Grosbachd4895b62009-05-13 22:32:43 +000030 // Start the numbering where the builtin ops and target ops leave off.
Dan Gohman868636e2008-09-23 18:42:32 +000031 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000032
33 Wrapper, // Wrapper - A wrapper node for TargetConstantPool,
34 // TargetExternalSymbol, and TargetGlobalAddress.
35 WrapperJT, // WrapperJT - A wrapper node for TargetJumpTable
Jim Grosbachd4895b62009-05-13 22:32:43 +000036
Dan Gohmanf17a25c2007-07-18 16:29:46 +000037 CALL, // Function call.
38 CALL_PRED, // Function call that's predicable.
39 CALL_NOLINK, // Function call with branch not branch-and-link.
40 tCALL, // Thumb function call.
41 BRCOND, // Conditional branch.
42 BR_JT, // Jumptable branch.
Evan Cheng1b2b3e22009-07-29 02:18:14 +000043 BR2_JT, // Jumptable branch (2 level - jumptable entry is a jump).
Dan Gohmanf17a25c2007-07-18 16:29:46 +000044 RET_FLAG, // Return with a flag operand.
45
46 PIC_ADD, // Add with a PC operand and a PIC label.
47
48 CMP, // ARM compare instructions.
David Goodwin8bdcbb32009-06-29 15:33:01 +000049 CMPZ, // ARM compare that sets only Z flag.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000050 CMPFP, // ARM VFP compare instruction, sets FPSCR.
51 CMPFPw0, // ARM VFP compare against zero instruction, sets FPSCR.
52 FMSTAT, // ARM fmstat instruction.
53 CMOV, // ARM conditional move instructions.
54 CNEG, // ARM conditional negate instructions.
Jim Grosbachd4895b62009-05-13 22:32:43 +000055
Jim Grosbachf1f92ff2010-01-18 19:58:49 +000056 RBIT, // ARM bitreverse instruction
57
Dan Gohmanf17a25c2007-07-18 16:29:46 +000058 SRL_FLAG, // V,Flag = srl_flag X -> srl X, 1 + save carry out.
59 SRA_FLAG, // V,Flag = sra_flag X -> sra X, 1 + save carry out.
60 RRX, // V = RRX X, Flag -> srl X, 1 + shift in carry flag.
Jim Grosbachd4895b62009-05-13 22:32:43 +000061
Jim Grosbache2fda532009-11-09 00:11:35 +000062 VMOVRRD, // double to two gprs.
63 VMOVDRR, // Two gprs to double.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000064
Evan Cheng815c23a2009-08-07 00:34:42 +000065 EH_SJLJ_SETJMP, // SjLj exception handling setjmp.
66 EH_SJLJ_LONGJMP, // SjLj exception handling longjmp.
Jim Grosbachc10915b2009-05-12 23:59:14 +000067
Bob Wilsone60fee02009-06-22 23:27:02 +000068 THREAD_POINTER,
69
Evan Cheng815c23a2009-08-07 00:34:42 +000070 DYN_ALLOC, // Dynamic allocation on the stack.
71
Jim Grosbachba744f62009-12-10 00:11:09 +000072 MEMBARRIER, // Memory barrier
73 SYNCBARRIER, // Memory sync barrier
74
Bob Wilsone60fee02009-06-22 23:27:02 +000075 VCEQ, // Vector compare equal.
76 VCGE, // Vector compare greater than or equal.
77 VCGEU, // Vector compare unsigned greater than or equal.
78 VCGT, // Vector compare greater than.
79 VCGTU, // Vector compare unsigned greater than.
80 VTST, // Vector test bits.
81
82 // Vector shift by immediate:
83 VSHL, // ...left
84 VSHRs, // ...right (signed)
85 VSHRu, // ...right (unsigned)
86 VSHLLs, // ...left long (signed)
87 VSHLLu, // ...left long (unsigned)
88 VSHLLi, // ...left long (with maximum shift count)
89 VSHRN, // ...right narrow
90
91 // Vector rounding shift by immediate:
92 VRSHRs, // ...right (signed)
93 VRSHRu, // ...right (unsigned)
94 VRSHRN, // ...right narrow
95
96 // Vector saturating shift by immediate:
97 VQSHLs, // ...left (signed)
98 VQSHLu, // ...left (unsigned)
99 VQSHLsu, // ...left (signed to unsigned)
100 VQSHRNs, // ...right narrow (signed)
101 VQSHRNu, // ...right narrow (unsigned)
102 VQSHRNsu, // ...right narrow (signed to unsigned)
103
104 // Vector saturating rounding shift by immediate:
105 VQRSHRNs, // ...right narrow (signed)
106 VQRSHRNu, // ...right narrow (unsigned)
107 VQRSHRNsu, // ...right narrow (signed to unsigned)
108
109 // Vector shift and insert:
110 VSLI, // ...left
111 VSRI, // ...right
112
113 // Vector get lane (VMOV scalar to ARM core register)
114 // (These are used for 8- and 16-bit element types only.)
115 VGETLANEu, // zero-extend vector extract element
116 VGETLANEs, // sign-extend vector extract element
117
Bob Wilsonf4f1a272009-08-14 05:13:08 +0000118 // Vector duplicate:
119 VDUP,
Bob Wilson206f6c42009-08-14 05:08:32 +0000120 VDUPLANE,
Bob Wilsond2a2e002009-08-04 00:36:16 +0000121
Bob Wilson08479272009-08-12 22:31:50 +0000122 // Vector shuffles:
Bob Wilson3ac39132009-08-19 17:03:43 +0000123 VEXT, // extract
Bob Wilson08479272009-08-12 22:31:50 +0000124 VREV64, // reverse elements within 64-bit doublewords
125 VREV32, // reverse elements within 32-bit words
Anton Korobeynikov0a029782009-08-21 12:41:24 +0000126 VREV16, // reverse elements within 16-bit halfwords
Bob Wilson84462762009-08-21 20:54:19 +0000127 VZIP, // zip (interleave)
128 VUZP, // unzip (deinterleave)
Bob Wilsonbc1d2dc2010-02-18 06:05:53 +0000129 VTRN, // transpose
130
131 // Floating-point max and min:
132 FMAX,
133 FMIN
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000134 };
135 }
136
Bob Wilsone60fee02009-06-22 23:27:02 +0000137 /// Define some predicates that are used for node matching.
138 namespace ARM {
139 /// getVMOVImm - If this is a build_vector of constants which can be
140 /// formed by using a VMOV instruction of the specified element size,
141 /// return the constant being splatted. The ByteSize field indicates the
142 /// number of bytes of each element [1248].
143 SDValue getVMOVImm(SDNode *N, unsigned ByteSize, SelectionDAG &DAG);
Evan Cheng7c7a3ff2009-10-28 01:44:26 +0000144
145 /// getVFPf32Imm / getVFPf64Imm - If the given fp immediate can be
146 /// materialized with a VMOV.f32 / VMOV.f64 (i.e. fconsts / fconstd)
147 /// instruction, returns its 8-bit integer representation. Otherwise,
148 /// returns -1.
149 int getVFPf32Imm(const APFloat &FPImm);
150 int getVFPf64Imm(const APFloat &FPImm);
Bob Wilsone60fee02009-06-22 23:27:02 +0000151 }
152
Bob Wilson896bfc32009-05-20 16:30:25 +0000153 //===--------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000154 // ARMTargetLowering - ARM Implementation of the TargetLowering interface
Jim Grosbachd4895b62009-05-13 22:32:43 +0000155
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000156 class ARMTargetLowering : public TargetLowering {
157 int VarArgsFrameIndex; // FrameIndex for start of varargs area.
158 public:
Dan Gohman3a78bbf2007-08-02 21:21:54 +0000159 explicit ARMTargetLowering(TargetMachine &TM);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000160
Dan Gohman8181bd12008-07-27 21:46:04 +0000161 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG);
Duncan Sands7d9834b2008-12-01 11:39:25 +0000162
163 /// ReplaceNodeResults - Replace the results of node with an illegal result
164 /// type with new values built out of custom code.
165 ///
166 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
167 SelectionDAG &DAG);
168
Dan Gohman8181bd12008-07-27 21:46:04 +0000169 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Jim Grosbachd4895b62009-05-13 22:32:43 +0000170
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000171 virtual const char *getTargetNodeName(unsigned Opcode) const;
172
Evan Chenge637db12008-01-30 18:18:23 +0000173 virtual MachineBasicBlock *EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengd7dc9832009-09-18 21:02:19 +0000174 MachineBasicBlock *MBB,
175 DenseMap<MachineBasicBlock*, MachineBasicBlock*>*) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000176
Bill Wendling5c433f32009-08-15 21:21:19 +0000177 /// allowsUnalignedMemoryAccesses - Returns true if the target allows
178 /// unaligned memory accesses. of the specified type.
179 /// FIXME: Add getOptimalMemOpType to implement memcpy with NEON?
180 virtual bool allowsUnalignedMemoryAccesses(EVT VT) const;
181
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000182 /// isLegalAddressingMode - Return true if the addressing mode represented
183 /// by AM is legal for this target, for a load/store of the specified type.
184 virtual bool isLegalAddressingMode(const AddrMode &AM, const Type *Ty)const;
Evan Chenga71c2b62009-08-14 20:09:37 +0000185 bool isLegalT2ScaledAddressingMode(const AddrMode &AM, EVT VT) const;
Jim Grosbachd4895b62009-05-13 22:32:43 +0000186
Evan Cheng26214692009-11-11 19:05:52 +0000187 /// isLegalICmpImmediate - Return true if the specified immediate is legal
188 /// icmp immediate, that is the target has icmp instructions which can compare
189 /// a register against the immediate without having to materialize the
190 /// immediate into a register.
Evan Cheng3a2ce502009-11-12 07:13:11 +0000191 virtual bool isLegalICmpImmediate(int64_t Imm) const;
Evan Cheng26214692009-11-11 19:05:52 +0000192
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000193 /// getPreIndexedAddressParts - returns true by value, base pointer and
194 /// offset pointer and addressing mode by reference if the node's address
195 /// can be legally represented as pre-indexed load / store address.
Dan Gohman8181bd12008-07-27 21:46:04 +0000196 virtual bool getPreIndexedAddressParts(SDNode *N, SDValue &Base,
197 SDValue &Offset,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000198 ISD::MemIndexedMode &AM,
Dan Gohmanb9e10262009-01-15 16:29:45 +0000199 SelectionDAG &DAG) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000200
201 /// getPostIndexedAddressParts - returns true by value, base pointer and
202 /// offset pointer and addressing mode by reference if this node can be
203 /// combined with a load / store to form a post-indexed load / store.
204 virtual bool getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman8181bd12008-07-27 21:46:04 +0000205 SDValue &Base, SDValue &Offset,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000206 ISD::MemIndexedMode &AM,
Dan Gohmanb9e10262009-01-15 16:29:45 +0000207 SelectionDAG &DAG) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000208
Dan Gohman8181bd12008-07-27 21:46:04 +0000209 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmand0dfc772008-02-13 22:28:48 +0000210 const APInt &Mask,
Jim Grosbachd4895b62009-05-13 22:32:43 +0000211 APInt &KnownZero,
Dan Gohman229fa052008-02-13 00:35:47 +0000212 APInt &KnownOne,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000213 const SelectionDAG &DAG,
214 unsigned Depth) const;
Bill Wendling5c433f32009-08-15 21:21:19 +0000215
216
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000217 ConstraintType getConstraintType(const std::string &Constraint) const;
Jim Grosbachd4895b62009-05-13 22:32:43 +0000218 std::pair<unsigned, const TargetRegisterClass*>
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000219 getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersonac9de032009-08-10 22:56:29 +0000220 EVT VT) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000221 std::vector<unsigned>
222 getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersonac9de032009-08-10 22:56:29 +0000223 EVT VT) const;
Rafael Espindoladd867c72007-11-05 23:12:20 +0000224
Bob Wilson221511d2009-04-01 17:58:54 +0000225 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
226 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is
227 /// true it means one of the asm constraint of the inline asm instruction
228 /// being processed is 'm'.
229 virtual void LowerAsmOperandForConstraint(SDValue Op,
230 char ConstraintLetter,
231 bool hasMemory,
232 std::vector<SDValue> &Ops,
233 SelectionDAG &DAG) const;
Jim Grosbachd4895b62009-05-13 22:32:43 +0000234
Dan Gohmane8b391e2008-04-12 04:36:06 +0000235 virtual const ARMSubtarget* getSubtarget() {
236 return Subtarget;
Rafael Espindoladd867c72007-11-05 23:12:20 +0000237 }
238
Bill Wendling045f2632009-07-01 18:50:55 +0000239 /// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling25a8ae32009-06-30 22:38:32 +0000240 virtual unsigned getFunctionAlignment(const Function *F) const;
241
Anton Korobeynikov2a0296f2009-08-21 12:40:07 +0000242 bool isShuffleMaskLegal(const SmallVectorImpl<int> &M, EVT VT) const;
Anton Korobeynikov3fad5522009-09-23 19:04:09 +0000243 bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const;
Evan Cheng7c7a3ff2009-10-28 01:44:26 +0000244
245 /// isFPImmLegal - Returns true if the target can instruction select the
246 /// specified FP immediate natively. If false, the legalizer will
247 /// materialize the FP immediate as a load from a constant pool.
248 virtual bool isFPImmLegal(const APFloat &Imm, EVT VT) const;
249
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000250 private:
251 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
252 /// make the right decision when generating code for different targets.
253 const ARMSubtarget *Subtarget;
254
Bob Wilson0c5f44e2009-07-13 18:11:36 +0000255 /// ARMPCLabelIndex - Keep track of the number of ARM PC labels created.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000256 ///
257 unsigned ARMPCLabelIndex;
258
Owen Andersonac9de032009-08-10 22:56:29 +0000259 void addTypeForNEON(EVT VT, EVT PromotedLdStVT, EVT PromotedBitwiseVT);
260 void addDRTypeForNEON(EVT VT);
261 void addQRTypeForNEON(EVT VT);
Bob Wilsone60fee02009-06-22 23:27:02 +0000262
263 typedef SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPassVector;
Dan Gohman9178de12009-08-05 01:29:28 +0000264 void PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilsone60fee02009-06-22 23:27:02 +0000265 SDValue Chain, SDValue &Arg,
266 RegsToPassVector &RegsToPass,
267 CCValAssign &VA, CCValAssign &NextVA,
268 SDValue &StackPtr,
269 SmallVector<SDValue, 8> &MemOpChains,
270 ISD::ArgFlagsTy Flags);
271 SDValue GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
272 SDValue &Root, SelectionDAG &DAG, DebugLoc dl);
273
Sandeep Patel5838baa2009-09-02 08:44:58 +0000274 CCAssignFn *CCAssignFnForNode(CallingConv::ID CC, bool Return, bool isVarArg) const;
Dan Gohman9178de12009-08-05 01:29:28 +0000275 SDValue LowerMemOpCallTo(SDValue Chain, SDValue StackPtr, SDValue Arg,
276 DebugLoc dl, SelectionDAG &DAG,
277 const CCValAssign &VA,
278 ISD::ArgFlagsTy Flags);
Bob Wilsond2a2e002009-08-04 00:36:16 +0000279 SDValue LowerINTRINSIC_W_CHAIN(SDValue Op, SelectionDAG &DAG);
Jim Grosbach8d96fc12010-02-08 23:22:00 +0000280 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
281 const ARMSubtarget *Subtarget);
Bob Wilson8f743382009-10-30 05:45:42 +0000282 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG);
Dan Gohman8181bd12008-07-27 21:46:04 +0000283 SDValue LowerGlobalAddressDarwin(SDValue Op, SelectionDAG &DAG);
284 SDValue LowerGlobalAddressELF(SDValue Op, SelectionDAG &DAG);
285 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG);
286 SDValue LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000287 SelectionDAG &DAG);
Dan Gohman8181bd12008-07-27 21:46:04 +0000288 SDValue LowerToTLSExecModels(GlobalAddressSDNode *GA,
Evan Cheng857b89e2007-10-22 22:11:27 +0000289 SelectionDAG &DAG);
Dan Gohman8181bd12008-07-27 21:46:04 +0000290 SDValue LowerGLOBAL_OFFSET_TABLE(SDValue Op, SelectionDAG &DAG);
Dan Gohman8181bd12008-07-27 21:46:04 +0000291 SDValue LowerBR_JT(SDValue Op, SelectionDAG &DAG);
Evan Cheng3a2ce502009-11-12 07:13:11 +0000292 SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG);
293 SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG);
Jim Grosbachc10915b2009-05-12 23:59:14 +0000294 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG);
Evan Cheng815c23a2009-08-07 00:34:42 +0000295 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG);
Evan Cheng3a2ce502009-11-12 07:13:11 +0000296 SDValue LowerShiftRightParts(SDValue Op, SelectionDAG &DAG);
297 SDValue LowerShiftLeftParts(SDValue Op, SelectionDAG &DAG);
Rafael Espindola0ec733a2007-10-19 14:35:17 +0000298
Dale Johannesen7f2abf42009-02-03 22:26:09 +0000299 SDValue EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Dan Gohman8181bd12008-07-27 21:46:04 +0000300 SDValue Chain,
301 SDValue Dst, SDValue Src,
302 SDValue Size, unsigned Align,
Dan Gohmane8b391e2008-04-12 04:36:06 +0000303 bool AlwaysInline,
Dan Gohman65118f42008-04-28 17:15:20 +0000304 const Value *DstSV, uint64_t DstSVOff,
305 const Value *SrcSV, uint64_t SrcSVOff);
Dan Gohman9178de12009-08-05 01:29:28 +0000306 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel5838baa2009-09-02 08:44:58 +0000307 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +0000308 const SmallVectorImpl<ISD::InputArg> &Ins,
309 DebugLoc dl, SelectionDAG &DAG,
310 SmallVectorImpl<SDValue> &InVals);
311
312 virtual SDValue
313 LowerFormalArguments(SDValue Chain,
Sandeep Patel5838baa2009-09-02 08:44:58 +0000314 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +0000315 const SmallVectorImpl<ISD::InputArg> &Ins,
316 DebugLoc dl, SelectionDAG &DAG,
317 SmallVectorImpl<SDValue> &InVals);
318
319 virtual SDValue
Evan Chengff116f92010-02-02 23:55:14 +0000320 LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel5838baa2009-09-02 08:44:58 +0000321 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng6b6ed592010-01-27 00:07:07 +0000322 bool &isTailCall,
Dan Gohman9178de12009-08-05 01:29:28 +0000323 const SmallVectorImpl<ISD::OutputArg> &Outs,
324 const SmallVectorImpl<ISD::InputArg> &Ins,
325 DebugLoc dl, SelectionDAG &DAG,
326 SmallVectorImpl<SDValue> &InVals);
327
328 virtual SDValue
329 LowerReturn(SDValue Chain,
Sandeep Patel5838baa2009-09-02 08:44:58 +0000330 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +0000331 const SmallVectorImpl<ISD::OutputArg> &Outs,
332 DebugLoc dl, SelectionDAG &DAG);
Evan Cheng3a2ce502009-11-12 07:13:11 +0000333
334 SDValue getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
335 SDValue &ARMCC, SelectionDAG &DAG, DebugLoc dl);
Jim Grosbach437d6992009-12-11 01:42:04 +0000336
Jim Grosbach24189692009-12-12 01:40:06 +0000337 MachineBasicBlock *EmitAtomicCmpSwap(MachineInstr *MI,
338 MachineBasicBlock *BB,
339 unsigned Size) const;
340 MachineBasicBlock *EmitAtomicBinary(MachineInstr *MI,
341 MachineBasicBlock *BB,
342 unsigned Size,
343 unsigned BinOpcode) const;
Jim Grosbach437d6992009-12-11 01:42:04 +0000344
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000345 };
346}
347
348#endif // ARMISELLOWERING_H