blob: f5eb470a3fa39b96b298ef77711b6ff9a875e756 [file] [log] [blame]
Evan Cheng37f25d92008-08-28 23:39:26 +00001//===- ARMInstrFormats.td - ARM Instruction Formats --*- tablegen -*---------=//
Bob Wilson01135592010-03-23 17:23:59 +00002//
Evan Cheng37f25d92008-08-28 23:39:26 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bob Wilson01135592010-03-23 17:23:59 +00007//
Evan Cheng37f25d92008-08-28 23:39:26 +00008//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11//
12// ARM Instruction Format Definitions.
13//
14
15// Format specifies the encoding used by the instruction. This is part of the
16// ad-hoc solution used to emit machine instruction encodings by our machine
17// code emitter.
Bob Wilson89ef7b72010-03-17 21:13:43 +000018class Format<bits<6> val> {
19 bits<6> Value = val;
Evan Cheng37f25d92008-08-28 23:39:26 +000020}
21
Evan Chengffa6d962008-11-13 23:36:57 +000022def Pseudo : Format<0>;
23def MulFrm : Format<1>;
24def BrFrm : Format<2>;
25def BrMiscFrm : Format<3>;
Evan Cheng37f25d92008-08-28 23:39:26 +000026
Evan Chengffa6d962008-11-13 23:36:57 +000027def DPFrm : Format<4>;
28def DPSoRegFrm : Format<5>;
Evan Cheng37f25d92008-08-28 23:39:26 +000029
Evan Chengffa6d962008-11-13 23:36:57 +000030def LdFrm : Format<6>;
31def StFrm : Format<7>;
32def LdMiscFrm : Format<8>;
33def StMiscFrm : Format<9>;
34def LdStMulFrm : Format<10>;
Evan Cheng37f25d92008-08-28 23:39:26 +000035
Johnny Chen81f04d52010-03-19 17:39:00 +000036def LdStExFrm : Format<11>;
Jim Grosbach5278eb82009-12-11 01:42:04 +000037
Johnny Chen81f04d52010-03-19 17:39:00 +000038def ArithMiscFrm : Format<12>;
Bob Wilson9a1c1892010-08-11 00:01:18 +000039def SatFrm : Format<13>;
40def ExtFrm : Format<14>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000041
Bob Wilson9a1c1892010-08-11 00:01:18 +000042def VFPUnaryFrm : Format<15>;
43def VFPBinaryFrm : Format<16>;
44def VFPConv1Frm : Format<17>;
45def VFPConv2Frm : Format<18>;
46def VFPConv3Frm : Format<19>;
47def VFPConv4Frm : Format<20>;
48def VFPConv5Frm : Format<21>;
49def VFPLdStFrm : Format<22>;
50def VFPLdStMulFrm : Format<23>;
51def VFPMiscFrm : Format<24>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000052
Bob Wilson9a1c1892010-08-11 00:01:18 +000053def ThumbFrm : Format<25>;
54def MiscFrm : Format<26>;
Evan Cheng37f25d92008-08-28 23:39:26 +000055
Bob Wilson9a1c1892010-08-11 00:01:18 +000056def NGetLnFrm : Format<27>;
57def NSetLnFrm : Format<28>;
58def NDupFrm : Format<29>;
59def NLdStFrm : Format<30>;
60def N1RegModImmFrm: Format<31>;
61def N2RegFrm : Format<32>;
62def NVCVTFrm : Format<33>;
63def NVDupLnFrm : Format<34>;
64def N2RegVShLFrm : Format<35>;
65def N2RegVShRFrm : Format<36>;
66def N3RegFrm : Format<37>;
67def N3RegVShFrm : Format<38>;
68def NVExtFrm : Format<39>;
69def NVMulSLFrm : Format<40>;
70def NVTBLFrm : Format<41>;
Johnny Chencaa608e2010-03-20 00:17:00 +000071
Evan Cheng34a0fa32009-07-08 01:46:35 +000072// Misc flags.
73
Evan Chengedda31c2008-11-05 18:35:52 +000074// the instruction has a Rn register operand.
Evan Cheng34a0fa32009-07-08 01:46:35 +000075// UnaryDP - Indicates this is a unary data processing instruction, i.e.
76// it doesn't have a Rn operand.
77class UnaryDP { bit isUnaryDataProc = 1; }
78
79// Xform16Bit - Indicates this Thumb2 instruction may be transformed into
80// a 16-bit Thumb instruction if certain conditions are met.
81class Xform16Bit { bit canXformTo16Bit = 1; }
Evan Cheng37f25d92008-08-28 23:39:26 +000082
Evan Cheng37f25d92008-08-28 23:39:26 +000083//===----------------------------------------------------------------------===//
Bob Wilson50622ce2010-03-18 23:57:57 +000084// ARM Instruction flags. These need to match ARMBaseInstrInfo.h.
Evan Cheng055b0312009-06-29 07:51:04 +000085//
86
87// Addressing mode.
Jim Grosbachd86609f2010-10-05 18:14:55 +000088class AddrMode<bits<5> val> {
89 bits<5> Value = val;
Evan Cheng055b0312009-06-29 07:51:04 +000090}
Bill Wendlingda2ae632010-08-31 07:50:46 +000091def AddrModeNone : AddrMode<0>;
92def AddrMode1 : AddrMode<1>;
93def AddrMode2 : AddrMode<2>;
94def AddrMode3 : AddrMode<3>;
95def AddrMode4 : AddrMode<4>;
96def AddrMode5 : AddrMode<5>;
97def AddrMode6 : AddrMode<6>;
98def AddrModeT1_1 : AddrMode<7>;
99def AddrModeT1_2 : AddrMode<8>;
100def AddrModeT1_4 : AddrMode<9>;
101def AddrModeT1_s : AddrMode<10>;
102def AddrModeT2_i12 : AddrMode<11>;
103def AddrModeT2_i8 : AddrMode<12>;
104def AddrModeT2_so : AddrMode<13>;
105def AddrModeT2_pc : AddrMode<14>;
Bob Wilson8b024a52009-07-01 23:16:05 +0000106def AddrModeT2_i8s4 : AddrMode<15>;
Jim Grosbach3e556122010-10-26 22:37:02 +0000107def AddrMode_i12 : AddrMode<16>;
Evan Cheng055b0312009-06-29 07:51:04 +0000108
109// Instruction size.
110class SizeFlagVal<bits<3> val> {
111 bits<3> Value = val;
112}
113def SizeInvalid : SizeFlagVal<0>; // Unset.
114def SizeSpecial : SizeFlagVal<1>; // Pseudo or special.
115def Size8Bytes : SizeFlagVal<2>;
116def Size4Bytes : SizeFlagVal<3>;
117def Size2Bytes : SizeFlagVal<4>;
118
119// Load / store index mode.
120class IndexMode<bits<2> val> {
121 bits<2> Value = val;
122}
123def IndexModeNone : IndexMode<0>;
124def IndexModePre : IndexMode<1>;
125def IndexModePost : IndexMode<2>;
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000126def IndexModeUpd : IndexMode<3>;
Evan Cheng055b0312009-06-29 07:51:04 +0000127
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000128// Instruction execution domain.
129class Domain<bits<2> val> {
130 bits<2> Value = val;
131}
132def GenericDomain : Domain<0>;
133def VFPDomain : Domain<1>; // Instructions in VFP domain only
134def NeonDomain : Domain<2>; // Instructions in Neon domain only
135def VFPNeonDomain : Domain<3>; // Instructions in both VFP & Neon domains
136
Evan Cheng055b0312009-06-29 07:51:04 +0000137//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000138
Evan Cheng446c4282009-07-11 06:43:01 +0000139// ARM special operands.
140//
141
Daniel Dunbar8462b302010-08-11 06:36:53 +0000142def CondCodeOperand : AsmOperandClass {
143 let Name = "CondCode";
144 let SuperClasses = [];
145}
146
Evan Cheng446c4282009-07-11 06:43:01 +0000147// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
148// register whose default is 0 (no register).
149def pred : PredicateOperand<OtherVT, (ops i32imm, CCR),
150 (ops (i32 14), (i32 zero_reg))> {
151 let PrintMethod = "printPredicateOperand";
Daniel Dunbar8462b302010-08-11 06:36:53 +0000152 let ParserMatchClass = CondCodeOperand;
Evan Cheng446c4282009-07-11 06:43:01 +0000153}
154
155// Conditional code result for instructions whose 's' bit is set, e.g. subs.
156def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000157 let EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000158 let PrintMethod = "printSBitModifierOperand";
159}
160
161// Same as cc_out except it defaults to setting CPSR.
162def s_cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 CPSR))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000163 let EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000164 let PrintMethod = "printSBitModifierOperand";
165}
166
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000167// ARM special operands for disassembly only.
168//
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000169def setend_op : Operand<i32> {
170 let PrintMethod = "printSetendOperand";
171}
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000172
173def cps_opt : Operand<i32> {
174 let PrintMethod = "printCPSOptionOperand";
175}
176
177def msr_mask : Operand<i32> {
178 let PrintMethod = "printMSRMaskOperand";
179}
180
181// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
182// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
183def neg_zero : Operand<i32> {
184 let PrintMethod = "printNegZeroOperand";
185}
186
Evan Cheng446c4282009-07-11 06:43:01 +0000187//===----------------------------------------------------------------------===//
188
Evan Cheng37f25d92008-08-28 23:39:26 +0000189// ARM Instruction templates.
190//
191
Johnny Chend68e1192009-12-15 17:24:14 +0000192class InstTemplate<AddrMode am, SizeFlagVal sz, IndexMode im,
193 Format f, Domain d, string cstr, InstrItinClass itin>
Evan Cheng37f25d92008-08-28 23:39:26 +0000194 : Instruction {
195 let Namespace = "ARM";
196
Evan Cheng37f25d92008-08-28 23:39:26 +0000197 AddrMode AM = am;
Evan Cheng37f25d92008-08-28 23:39:26 +0000198 SizeFlagVal SZ = sz;
Evan Cheng37f25d92008-08-28 23:39:26 +0000199 IndexMode IM = im;
200 bits<2> IndexModeBits = IM.Value;
Evan Cheng37f25d92008-08-28 23:39:26 +0000201 Format F = f;
Bob Wilson89ef7b72010-03-17 21:13:43 +0000202 bits<6> Form = F.Value;
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000203 Domain D = d;
Evan Chengedda31c2008-11-05 18:35:52 +0000204 bit isUnaryDataProc = 0;
Evan Cheng34a0fa32009-07-08 01:46:35 +0000205 bit canXformTo16Bit = 0;
Chris Lattner150d20e2010-10-31 19:22:57 +0000206
207 // If this is a pseudo instruction, mark it isCodeGenOnly.
208 let isCodeGenOnly = !eq(!cast<string>(f), "Pseudo");
Bob Wilson01135592010-03-23 17:23:59 +0000209
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000210 // The layout of TSFlags should be kept in sync with ARMBaseInstrInfo.h.
Jim Grosbachd86609f2010-10-05 18:14:55 +0000211 let TSFlags{4-0} = AM.Value;
212 let TSFlags{7-5} = SZ.Value;
213 let TSFlags{9-8} = IndexModeBits;
214 let TSFlags{15-10} = Form;
215 let TSFlags{16} = isUnaryDataProc;
216 let TSFlags{17} = canXformTo16Bit;
217 let TSFlags{19-18} = D.Value;
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000218
Evan Cheng37f25d92008-08-28 23:39:26 +0000219 let Constraints = cstr;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000220 let Itinerary = itin;
Evan Cheng37f25d92008-08-28 23:39:26 +0000221}
222
Johnny Chend68e1192009-12-15 17:24:14 +0000223class Encoding {
224 field bits<32> Inst;
225}
226
227class InstARM<AddrMode am, SizeFlagVal sz, IndexMode im,
228 Format f, Domain d, string cstr, InstrItinClass itin>
229 : InstTemplate<am, sz, im, f, d, cstr, itin>, Encoding;
230
231// This Encoding-less class is used by Thumb1 to specify the encoding bits later
232// on by adding flavors to specific instructions.
233class InstThumb<AddrMode am, SizeFlagVal sz, IndexMode im,
234 Format f, Domain d, string cstr, InstrItinClass itin>
235 : InstTemplate<am, sz, im, f, d, cstr, itin>;
236
Jim Grosbach99594eb2010-11-18 01:38:26 +0000237class PseudoInst<dag oops, dag iops, InstrItinClass itin, list<dag> pattern>
Jim Grosbachc6961f12010-11-18 01:20:48 +0000238 // FIXME: This really should derive from InstTemplate instead, as pseudos
239 // don't need encoding information. TableGen doesn't like that
240 // currently. Need to figure out why and fix it.
Bob Wilson01135592010-03-23 17:23:59 +0000241 : InstARM<AddrModeNone, SizeSpecial, IndexModeNone, Pseudo, GenericDomain,
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000242 "", itin> {
Evan Cheng37f25d92008-08-28 23:39:26 +0000243 let OutOperandList = oops;
244 let InOperandList = iops;
Evan Cheng37f25d92008-08-28 23:39:26 +0000245 let Pattern = pattern;
246}
247
Jim Grosbach53694262010-11-18 01:15:56 +0000248// PseudoInst that's ARM-mode only.
249class ARMPseudoInst<dag oops, dag iops, InstrItinClass itin,
Jim Grosbach99594eb2010-11-18 01:38:26 +0000250 list<dag> pattern>
251 : PseudoInst<oops, iops, itin, pattern> {
Jim Grosbach056ab102010-11-18 18:01:40 +0000252 // Default these to 4byte size, as they're almost always expanded to a
253 // single instruction. Any exceptions can override the SZ field value.
254 let SZ = Size4Bytes;
Jim Grosbach53694262010-11-18 01:15:56 +0000255 list<Predicate> Predicates = [IsARM];
256}
257
258
Evan Cheng37f25d92008-08-28 23:39:26 +0000259// Almost all ARM instructions are predicable.
Evan Chengd87293c2008-11-06 08:47:38 +0000260class I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000261 IndexMode im, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000262 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000263 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000264 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000265 bits<4> p;
266 let Inst{31-28} = p;
Evan Cheng37f25d92008-08-28 23:39:26 +0000267 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000268 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000269 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000270 let Pattern = pattern;
271 list<Predicate> Predicates = [IsARM];
272}
Bill Wendlingda2ae632010-08-31 07:50:46 +0000273
Jim Grosbachf6b28622009-12-14 18:31:20 +0000274// A few are not predicable
275class InoP<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000276 IndexMode im, Format f, InstrItinClass itin,
277 string opc, string asm, string cstr,
278 list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000279 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
280 let OutOperandList = oops;
281 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000282 let AsmString = !strconcat(opc, asm);
Jim Grosbachf6b28622009-12-14 18:31:20 +0000283 let Pattern = pattern;
284 let isPredicable = 0;
285 list<Predicate> Predicates = [IsARM];
286}
Evan Cheng37f25d92008-08-28 23:39:26 +0000287
Bill Wendling4822bce2010-08-30 01:47:35 +0000288// Same as I except it can optionally modify CPSR. Note it's modeled as an input
289// operand since by default it's a zero register. It will become an implicit def
290// once it's "flipped".
Evan Chengd87293c2008-11-06 08:47:38 +0000291class sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000292 IndexMode im, Format f, InstrItinClass itin,
293 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000294 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000295 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000296 bits<4> p; // Predicate operand
Jim Grosbach08bd5492010-10-12 23:00:24 +0000297 bits<1> s; // condition-code set flag ('1' if the insn should set the flags)
Jim Grosbach62547262010-10-11 18:51:51 +0000298 let Inst{31-28} = p;
Jim Grosbach08bd5492010-10-12 23:00:24 +0000299 let Inst{20} = s;
Jim Grosbach62547262010-10-11 18:51:51 +0000300
Evan Cheng37f25d92008-08-28 23:39:26 +0000301 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000302 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Bob Wilsoncfbece52010-10-15 03:23:44 +0000303 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000304 let Pattern = pattern;
305 list<Predicate> Predicates = [IsARM];
306}
307
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000308// Special cases
Evan Chengd87293c2008-11-06 08:47:38 +0000309class XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000310 IndexMode im, Format f, InstrItinClass itin,
311 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000312 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000313 let OutOperandList = oops;
314 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000315 let AsmString = asm;
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000316 let Pattern = pattern;
317 list<Predicate> Predicates = [IsARM];
318}
319
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000320class AI<dag oops, dag iops, Format f, InstrItinClass itin,
321 string opc, string asm, list<dag> pattern>
322 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
323 opc, asm, "", pattern>;
324class AsI<dag oops, dag iops, Format f, InstrItinClass itin,
325 string opc, string asm, list<dag> pattern>
326 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
327 opc, asm, "", pattern>;
328class AXI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000329 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000330 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng97f48c32008-11-06 22:15:19 +0000331 asm, "", pattern>;
Jim Grosbachf6b28622009-12-14 18:31:20 +0000332class AInoP<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +0000333 string opc, string asm, list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000334 : InoP<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Bob Wilson01135592010-03-23 17:23:59 +0000335 opc, asm, "", pattern>;
Evan Cheng3aac7882008-09-01 08:25:56 +0000336
337// Ctrl flow instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000338class ABI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
339 string opc, string asm, list<dag> pattern>
340 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
341 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000342 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000343}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000344class ABXI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
345 string asm, list<dag> pattern>
346 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
347 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000348 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000349}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000350class ABXIx2<dag oops, dag iops, InstrItinClass itin,
351 string asm, list<dag> pattern>
Xerxes Ranby99ccffe2010-07-22 17:28:34 +0000352 : XI<oops, iops, AddrModeNone, Size8Bytes, IndexModeNone, Pseudo, itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000353 asm, "", pattern>;
Evan Cheng3aac7882008-09-01 08:25:56 +0000354
355// BR_JT instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000356class JTI<dag oops, dag iops, InstrItinClass itin,
357 string asm, list<dag> pattern>
358 : XI<oops, iops, AddrModeNone, SizeSpecial, IndexModeNone, BrMiscFrm, itin,
Evan Cheng4df60f52008-11-07 09:06:08 +0000359 asm, "", pattern>;
Evan Cheng0d14fc82008-09-01 01:51:14 +0000360
Jim Grosbach5278eb82009-12-11 01:42:04 +0000361// Atomic load/store instructions
Jim Grosbach5278eb82009-12-11 01:42:04 +0000362class AIldrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
363 string opc, string asm, list<dag> pattern>
364 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
365 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000366 bits<4> Rt;
367 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000368 let Inst{27-23} = 0b00011;
369 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000370 let Inst{20} = 1;
Jim Grosbach86875a22010-10-29 19:58:57 +0000371 let Inst{19-16} = Rn;
372 let Inst{15-12} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000373 let Inst{11-0} = 0b111110011111;
374}
375class AIstrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
376 string opc, string asm, list<dag> pattern>
377 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
378 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000379 bits<4> Rd;
380 bits<4> Rt;
381 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000382 let Inst{27-23} = 0b00011;
383 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000384 let Inst{20} = 0;
Jim Grosbach86875a22010-10-29 19:58:57 +0000385 let Inst{19-16} = Rn;
386 let Inst{15-12} = Rd;
Johnny Chen0291d7e2009-12-11 19:37:26 +0000387 let Inst{11-4} = 0b11111001;
Jim Grosbach86875a22010-10-29 19:58:57 +0000388 let Inst{3-0} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000389}
Jim Grosbachf32ecc62010-10-29 20:21:36 +0000390class AIswp<bit b, dag oops, dag iops, string opc, list<dag> pattern>
391 : AI<oops, iops, MiscFrm, NoItinerary, opc, "\t$Rt, $Rt2, [$Rn]", pattern> {
392 bits<4> Rt;
393 bits<4> Rt2;
394 bits<4> Rn;
395 let Inst{27-23} = 0b00010;
396 let Inst{22} = b;
397 let Inst{21-20} = 0b00;
398 let Inst{19-16} = Rn;
399 let Inst{15-12} = Rt;
400 let Inst{11-4} = 0b00001001;
401 let Inst{3-0} = Rt2;
402}
Jim Grosbach5278eb82009-12-11 01:42:04 +0000403
Evan Cheng0d14fc82008-09-01 01:51:14 +0000404// addrmode1 instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000405class AI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
406 string opc, string asm, list<dag> pattern>
407 : I<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
408 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000409 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000410 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000411}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000412class AsI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
413 string opc, string asm, list<dag> pattern>
414 : sI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
415 opc, asm, "", pattern> {
416 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000417 let Inst{27-26} = 0b00;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000418}
419class AXI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000420 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000421 : XI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng612b79e2008-08-29 07:40:52 +0000422 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000423 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000424 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000425}
Bob Wilson01135592010-03-23 17:23:59 +0000426class AI1x2<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000427 string opc, string asm, list<dag> pattern>
428 : I<oops, iops, AddrMode1, Size8Bytes, IndexModeNone, f, itin,
429 opc, asm, "", pattern>;
Evan Cheng17222df2008-08-31 19:02:21 +0000430
Evan Cheng0d14fc82008-09-01 01:51:14 +0000431
Evan Cheng93912732008-09-01 01:27:33 +0000432// loads
Jim Grosbach3e556122010-10-26 22:37:02 +0000433
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000434// LDR/LDRB/STR/STRB
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000435class AIldst1<bits<3> op, bit isLd, bit isByte, dag oops, dag iops, AddrMode am,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000436 Format f, InstrItinClass itin, string opc, string asm,
437 list<dag> pattern>
Jim Grosbach3e556122010-10-26 22:37:02 +0000438 : I<oops, iops, am, Size4Bytes, IndexModeNone, f, itin, opc, asm,
439 "", pattern> {
440 let Inst{27-25} = op;
441 let Inst{24} = 1; // 24 == P
442 // 23 == U
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000443 let Inst{22} = isByte;
Jim Grosbach3e556122010-10-26 22:37:02 +0000444 let Inst{21} = 0; // 21 == W
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000445 let Inst{20} = isLd;
Jim Grosbach3e556122010-10-26 22:37:02 +0000446}
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000447// Indexed load/stores
448class AI2ldstidx<bit isLd, bit isByte, bit isPre, dag oops, dag iops,
449 IndexMode im, Format f, InstrItinClass itin, string opc,
450 string asm, string cstr, list<dag> pattern>
451 : I<oops, iops, AddrMode2, Size4Bytes, im, f, itin,
452 opc, asm, cstr, pattern> {
Jim Grosbach99f53d12010-11-15 20:47:07 +0000453 bits<4> Rt;
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000454 let Inst{27-26} = 0b01;
455 let Inst{24} = isPre; // P bit
456 let Inst{22} = isByte; // B bit
457 let Inst{21} = isPre; // W bit
458 let Inst{20} = isLd; // L bit
Jim Grosbach99f53d12010-11-15 20:47:07 +0000459 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000460}
461
Bob Wilson01135592010-03-23 17:23:59 +0000462class AXI2ldw<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000463 string asm, list<dag> pattern>
464 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000465 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000466 let Inst{20} = 1; // L bit
467 let Inst{21} = 0; // W bit
468 let Inst{22} = 0; // B bit
469 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000470 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000471}
Bob Wilson01135592010-03-23 17:23:59 +0000472class AXI2ldb<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000473 string asm, list<dag> pattern>
474 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000475 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000476 let Inst{20} = 1; // L bit
477 let Inst{21} = 0; // W bit
478 let Inst{22} = 1; // B bit
479 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000480 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000481}
Evan Cheng17222df2008-08-31 19:02:21 +0000482
Evan Cheng93912732008-09-01 01:27:33 +0000483// stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000484class AXI2stw<dag oops, dag iops, Format f, InstrItinClass itin,
485 string asm, list<dag> pattern>
486 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000487 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000488 let Inst{20} = 0; // L bit
489 let Inst{21} = 0; // W bit
490 let Inst{22} = 0; // B bit
491 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000492 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000493}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000494class AXI2stb<dag oops, dag iops, Format f, InstrItinClass itin,
495 string asm, list<dag> pattern>
496 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000497 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000498 let Inst{20} = 0; // L bit
499 let Inst{21} = 0; // W bit
500 let Inst{22} = 1; // B bit
501 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000502 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000503}
Evan Cheng93912732008-09-01 01:27:33 +0000504
Evan Cheng0d14fc82008-09-01 01:51:14 +0000505// addrmode3 instructions
Bob Wilson01135592010-03-23 17:23:59 +0000506class AI3<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000507 string opc, string asm, list<dag> pattern>
508 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
509 opc, asm, "", pattern>;
510class AXI3<dag oops, dag iops, Format f, InstrItinClass itin,
511 string asm, list<dag> pattern>
512 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
513 asm, "", pattern>;
Evan Cheng0d14fc82008-09-01 01:51:14 +0000514
Jim Grosbach160f8f02010-11-18 00:46:58 +0000515
516class AI3ld<bits<4> op, dag oops, dag iops, Format f, InstrItinClass itin,
517 string opc, string asm, list<dag> pattern>
518 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
519 opc, asm, "", pattern> {
520 bits<14> addr;
521 bits<4> Rt;
522 let Inst{27-25} = 0b000;
523 let Inst{24} = 1; // P bit
524 let Inst{23} = addr{8}; // U bit
525 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
526 let Inst{21} = 0; // W bit
527 let Inst{20} = 1; // L bit
528 let Inst{19-16} = addr{12-9}; // Rn
529 let Inst{15-12} = Rt; // Rt
530 let Inst{11-8} = addr{7-4}; // imm7_4/zero
531 let Inst{7-4} = op;
532 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
533}
Evan Cheng840917b2008-09-01 07:00:14 +0000534// loads
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000535class AI3ldd<dag oops, dag iops, Format f, InstrItinClass itin,
536 string opc, string asm, list<dag> pattern>
537 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
538 opc, asm, "", pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000539 let Inst{4} = 1;
540 let Inst{5} = 0; // H bit
541 let Inst{6} = 1; // S bit
542 let Inst{7} = 1;
543 let Inst{20} = 0; // L bit
544 let Inst{21} = 0; // W bit
545 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000546 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000547}
548
549// stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000550class AI3sth<dag oops, dag iops, Format f, InstrItinClass itin,
551 string opc, string asm, list<dag> pattern>
552 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
553 opc, asm, "", pattern> {
Jim Grosbach570a9222010-11-11 01:09:40 +0000554 bits<14> addr;
555 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000556 let Inst{27-25} = 0b000;
Jim Grosbach570a9222010-11-11 01:09:40 +0000557 let Inst{24} = 1; // P bit
558 let Inst{23} = addr{8}; // U bit
559 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
560 let Inst{21} = 0; // W bit
561 let Inst{20} = 0; // L bit
562 let Inst{19-16} = addr{12-9}; // Rn
563 let Inst{15-12} = Rt; // Rt
564 let Inst{11-8} = addr{7-4}; // imm7_4/zero
565 let Inst{7-4} = 0b1011;
566 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000567}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000568class AXI3sth<dag oops, dag iops, Format f, InstrItinClass itin,
569 string asm, list<dag> pattern>
570 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000571 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000572 let Inst{4} = 1;
573 let Inst{5} = 1; // H bit
574 let Inst{6} = 0; // S bit
575 let Inst{7} = 1;
576 let Inst{20} = 0; // L bit
577 let Inst{21} = 0; // W bit
578 let Inst{24} = 1; // P bit
579}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000580class AI3std<dag oops, dag iops, Format f, InstrItinClass itin,
581 string opc, string asm, list<dag> pattern>
582 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
583 opc, asm, "", pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000584 let Inst{4} = 1;
585 let Inst{5} = 1; // H bit
586 let Inst{6} = 1; // S bit
587 let Inst{7} = 1;
588 let Inst{20} = 0; // L bit
589 let Inst{21} = 0; // W bit
590 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000591 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000592}
593
594// Pre-indexed loads
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000595class AI3ldhpr<dag oops, dag iops, Format f, InstrItinClass itin,
596 string opc, string asm, string cstr, list<dag> pattern>
597 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
598 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000599 let Inst{4} = 1;
600 let Inst{5} = 1; // H bit
601 let Inst{6} = 0; // S bit
602 let Inst{7} = 1;
603 let Inst{20} = 1; // L bit
604 let Inst{21} = 1; // W bit
605 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000606 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000607}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000608class AI3ldshpr<dag oops, dag iops, Format f, InstrItinClass itin,
609 string opc, string asm, string cstr, list<dag> pattern>
610 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
611 opc, asm, cstr, pattern> {
Jim Grosbach928f3322010-11-11 01:55:59 +0000612 bits<14> addr;
613 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000614 let Inst{27-25} = 0b000;
Jim Grosbach928f3322010-11-11 01:55:59 +0000615 let Inst{24} = 1; // P bit
616 let Inst{23} = addr{8}; // U bit
617 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
618 let Inst{21} = 1; // W bit
619 let Inst{20} = 1; // L bit
620 let Inst{19-16} = addr{12-9}; // Rn
621 let Inst{15-12} = Rt; // Rt
622 let Inst{11-8} = addr{7-4}; // imm7_4/zero
623 let Inst{7-4} = 0b1111;
624 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000625}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000626class AI3ldsbpr<dag oops, dag iops, Format f, InstrItinClass itin,
627 string opc, string asm, string cstr, list<dag> pattern>
628 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
629 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000630 let Inst{4} = 1;
631 let Inst{5} = 0; // H bit
632 let Inst{6} = 1; // S bit
633 let Inst{7} = 1;
634 let Inst{20} = 1; // L bit
635 let Inst{21} = 1; // W bit
636 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000637 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000638}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000639class AI3lddpr<dag oops, dag iops, Format f, InstrItinClass itin,
640 string opc, string asm, string cstr, list<dag> pattern>
641 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
642 opc, asm, cstr, pattern> {
643 let Inst{4} = 1;
644 let Inst{5} = 0; // H bit
645 let Inst{6} = 1; // S bit
646 let Inst{7} = 1;
647 let Inst{20} = 0; // L bit
648 let Inst{21} = 1; // W bit
649 let Inst{24} = 1; // P bit
650 let Inst{27-25} = 0b000;
651}
652
Evan Cheng840917b2008-09-01 07:00:14 +0000653
654// Pre-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000655class AI3sthpr<dag oops, dag iops, Format f, InstrItinClass itin,
656 string opc, string asm, string cstr, list<dag> pattern>
657 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
658 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000659 let Inst{4} = 1;
660 let Inst{5} = 1; // H bit
661 let Inst{6} = 0; // S bit
662 let Inst{7} = 1;
663 let Inst{20} = 0; // L bit
664 let Inst{21} = 1; // W bit
665 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000666 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000667}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000668class AI3stdpr<dag oops, dag iops, Format f, InstrItinClass itin,
669 string opc, string asm, string cstr, list<dag> pattern>
670 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
671 opc, asm, cstr, pattern> {
672 let Inst{4} = 1;
673 let Inst{5} = 1; // H bit
674 let Inst{6} = 1; // S bit
675 let Inst{7} = 1;
676 let Inst{20} = 0; // L bit
677 let Inst{21} = 1; // W bit
678 let Inst{24} = 1; // P bit
679 let Inst{27-25} = 0b000;
680}
Evan Cheng840917b2008-09-01 07:00:14 +0000681
682// Post-indexed loads
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000683class AI3ldhpo<dag oops, dag iops, Format f, InstrItinClass itin,
684 string opc, string asm, string cstr, list<dag> pattern>
685 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
686 opc, asm, cstr,pattern> {
Jim Grosbachc884aff2010-11-18 21:43:37 +0000687 bits<10> offset;
688 bits<4> Rt;
689 bits<4> Rn;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000690 let Inst{27-25} = 0b000;
Jim Grosbachc884aff2010-11-18 21:43:37 +0000691 let Inst{24} = 0; // P bit
692 let Inst{23} = offset{8}; // U bit
693 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
694 let Inst{21} = 0; // W bit
695 let Inst{20} = 1; // L bit
696 let Inst{19-16} = Rn; // Rn
697 let Inst{15-12} = Rt; // Rt
698 let Inst{11-8} = offset{7-4}; // imm7_4/zero
699 let Inst{7-4} = 0b1011;
700 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000701}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000702class AI3ldshpo<dag oops, dag iops, Format f, InstrItinClass itin,
703 string opc, string asm, string cstr, list<dag> pattern>
704 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
705 opc, asm, cstr,pattern> {
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000706 bits<10> offset;
707 bits<4> Rt;
708 bits<4> Rn;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000709 let Inst{27-25} = 0b000;
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000710 let Inst{24} = 0; // P bit
711 let Inst{23} = offset{8}; // U bit
712 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
713 let Inst{21} = 0; // W bit
714 let Inst{20} = 1; // L bit
715 let Inst{19-16} = Rn; // Rn
716 let Inst{15-12} = Rt; // Rt
717 let Inst{11-8} = offset{7-4}; // imm7_4/zero
718 let Inst{7-4} = 0b1111;
719 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000720}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000721class AI3ldsbpo<dag oops, dag iops, Format f, InstrItinClass itin,
722 string opc, string asm, string cstr, list<dag> pattern>
723 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
724 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000725 let Inst{4} = 1;
726 let Inst{5} = 0; // H bit
727 let Inst{6} = 1; // S bit
728 let Inst{7} = 1;
729 let Inst{20} = 1; // L bit
Johnny Chenadb561d2010-02-18 03:27:42 +0000730 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000731 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000732 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000733}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000734class AI3lddpo<dag oops, dag iops, Format f, InstrItinClass itin,
735 string opc, string asm, string cstr, list<dag> pattern>
736 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
737 opc, asm, cstr, pattern> {
738 let Inst{4} = 1;
739 let Inst{5} = 0; // H bit
740 let Inst{6} = 1; // S bit
741 let Inst{7} = 1;
742 let Inst{20} = 0; // L bit
743 let Inst{21} = 0; // W bit
744 let Inst{24} = 0; // P bit
745 let Inst{27-25} = 0b000;
746}
Evan Cheng840917b2008-09-01 07:00:14 +0000747
748// Post-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000749class AI3sthpo<dag oops, dag iops, Format f, InstrItinClass itin,
750 string opc, string asm, string cstr, list<dag> pattern>
751 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
752 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000753 let Inst{4} = 1;
754 let Inst{5} = 1; // H bit
755 let Inst{6} = 0; // S bit
756 let Inst{7} = 1;
757 let Inst{20} = 0; // L bit
Johnny Chenad4df4c2010-03-01 19:22:00 +0000758 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000759 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000760 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000761}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000762class AI3stdpo<dag oops, dag iops, Format f, InstrItinClass itin,
763 string opc, string asm, string cstr, list<dag> pattern>
764 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
765 opc, asm, cstr, pattern> {
766 let Inst{4} = 1;
767 let Inst{5} = 1; // H bit
768 let Inst{6} = 1; // S bit
769 let Inst{7} = 1;
770 let Inst{20} = 0; // L bit
771 let Inst{21} = 0; // W bit
772 let Inst{24} = 0; // P bit
773 let Inst{27-25} = 0b000;
774}
Evan Cheng840917b2008-09-01 07:00:14 +0000775
Evan Cheng0d14fc82008-09-01 01:51:14 +0000776// addrmode4 instructions
Bill Wendling6c470b82010-11-13 09:09:38 +0000777class AXI4<dag oops, dag iops, IndexMode im, Format f, InstrItinClass itin,
778 string asm, string cstr, list<dag> pattern>
779 : XI<oops, iops, AddrMode4, Size4Bytes, im, f, itin, asm, cstr, pattern> {
780 bits<4> p;
781 bits<16> regs;
782 bits<4> Rn;
783 let Inst{31-28} = p;
784 let Inst{27-25} = 0b100;
785 let Inst{22} = 0; // S bit
786 let Inst{19-16} = Rn;
787 let Inst{15-0} = regs;
788}
Evan Cheng37f25d92008-08-28 23:39:26 +0000789
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000790// Unsigned multiply, multiply-accumulate instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000791class AMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
792 string opc, string asm, list<dag> pattern>
793 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
794 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000795 let Inst{7-4} = 0b1001;
Evan Chengfbc9d412008-11-06 01:21:28 +0000796 let Inst{20} = 0; // S bit
Evan Chengd87293c2008-11-06 08:47:38 +0000797 let Inst{27-21} = opcod;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000798}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000799class AsMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
800 string opc, string asm, list<dag> pattern>
801 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
802 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000803 let Inst{7-4} = 0b1001;
Evan Chengd87293c2008-11-06 08:47:38 +0000804 let Inst{27-21} = opcod;
Evan Chengfbc9d412008-11-06 01:21:28 +0000805}
806
807// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000808class AMul2I<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
809 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000810 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
811 opc, asm, "", pattern> {
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000812 bits<4> Rd;
813 bits<4> Rn;
814 bits<4> Rm;
815 let Inst{7-4} = opc7_4;
Evan Chengfbc9d412008-11-06 01:21:28 +0000816 let Inst{20} = 1;
Evan Chengd87293c2008-11-06 08:47:38 +0000817 let Inst{27-21} = opcod;
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000818 let Inst{19-16} = Rd;
819 let Inst{11-8} = Rm;
820 let Inst{3-0} = Rn;
821}
822// MSW multiple w/ Ra operand
823class AMul2Ia<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
824 InstrItinClass itin, string opc, string asm, list<dag> pattern>
825 : AMul2I<opcod, opc7_4, oops, iops, itin, opc, asm, pattern> {
826 bits<4> Ra;
827 let Inst{15-12} = Ra;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000828}
Evan Cheng37f25d92008-08-28 23:39:26 +0000829
Evan Chengeb4f52e2008-11-06 03:35:07 +0000830// SMUL<x><y> / SMULW<y> / SMLA<x><y> / SMLAW<x><y>
Jim Grosbach3870b752010-10-22 18:35:16 +0000831class AMulxyIbase<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
Jim Grosbach929a7052010-10-22 17:42:06 +0000832 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000833 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
834 opc, asm, "", pattern> {
Jim Grosbach3870b752010-10-22 18:35:16 +0000835 bits<4> Rn;
836 bits<4> Rm;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000837 let Inst{4} = 0;
838 let Inst{7} = 1;
839 let Inst{20} = 0;
Evan Chengd87293c2008-11-06 08:47:38 +0000840 let Inst{27-21} = opcod;
Jim Grosbach929a7052010-10-22 17:42:06 +0000841 let Inst{6-5} = bit6_5;
Jim Grosbach3870b752010-10-22 18:35:16 +0000842 let Inst{11-8} = Rm;
843 let Inst{3-0} = Rn;
844}
845class AMulxyI<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
846 InstrItinClass itin, string opc, string asm, list<dag> pattern>
847 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
848 bits<4> Rd;
849 let Inst{19-16} = Rd;
850}
851
852// AMulxyI with Ra operand
853class AMulxyIa<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
854 InstrItinClass itin, string opc, string asm, list<dag> pattern>
855 : AMulxyI<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
856 bits<4> Ra;
857 let Inst{15-12} = Ra;
858}
859// SMLAL*
860class AMulxyI64<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
861 InstrItinClass itin, string opc, string asm, list<dag> pattern>
862 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
863 bits<4> RdLo;
864 bits<4> RdHi;
865 let Inst{19-16} = RdHi;
866 let Inst{15-12} = RdLo;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000867}
868
Evan Cheng97f48c32008-11-06 22:15:19 +0000869// Extend instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000870class AExtI<bits<8> opcod, dag oops, dag iops, InstrItinClass itin,
871 string opc, string asm, list<dag> pattern>
872 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ExtFrm, itin,
873 opc, asm, "", pattern> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000874 // All AExtI instructions have Rd and Rm register operands.
875 bits<4> Rd;
876 bits<4> Rm;
877 let Inst{15-12} = Rd;
878 let Inst{3-0} = Rm;
Evan Cheng97f48c32008-11-06 22:15:19 +0000879 let Inst{7-4} = 0b0111;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000880 let Inst{9-8} = 0b00;
Evan Cheng97f48c32008-11-06 22:15:19 +0000881 let Inst{27-20} = opcod;
882}
883
Evan Cheng8b59db32008-11-07 01:41:35 +0000884// Misc Arithmetic instructions.
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000885class AMiscA1I<bits<8> opcod, bits<4> opc7_4, dag oops, dag iops,
886 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000887 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
888 opc, asm, "", pattern> {
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000889 bits<4> Rd;
890 bits<4> Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +0000891 let Inst{27-20} = opcod;
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000892 let Inst{19-16} = 0b1111;
893 let Inst{15-12} = Rd;
894 let Inst{11-8} = 0b1111;
895 let Inst{7-4} = opc7_4;
896 let Inst{3-0} = Rm;
897}
898
899// PKH instructions
900class APKHI<bits<8> opcod, bit tb, dag oops, dag iops, InstrItinClass itin,
901 string opc, string asm, list<dag> pattern>
902 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
903 opc, asm, "", pattern> {
904 bits<4> Rd;
905 bits<4> Rn;
906 bits<4> Rm;
907 bits<8> sh;
908 let Inst{27-20} = opcod;
909 let Inst{19-16} = Rn;
910 let Inst{15-12} = Rd;
911 let Inst{11-7} = sh{7-3};
912 let Inst{6} = tb;
913 let Inst{5-4} = 0b01;
914 let Inst{3-0} = Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +0000915}
916
Evan Cheng37f25d92008-08-28 23:39:26 +0000917//===----------------------------------------------------------------------===//
918
919// ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode.
920class ARMPat<dag pattern, dag result> : Pat<pattern, result> {
921 list<Predicate> Predicates = [IsARM];
922}
923class ARMV5TEPat<dag pattern, dag result> : Pat<pattern, result> {
924 list<Predicate> Predicates = [IsARM, HasV5TE];
925}
926class ARMV6Pat<dag pattern, dag result> : Pat<pattern, result> {
927 list<Predicate> Predicates = [IsARM, HasV6];
928}
Evan Cheng13096642008-08-29 06:41:12 +0000929
930//===----------------------------------------------------------------------===//
931//
932// Thumb Instruction Format Definitions.
933//
934
Evan Cheng13096642008-08-29 06:41:12 +0000935// TI - Thumb instruction.
936
Evan Cheng446c4282009-07-11 06:43:01 +0000937class ThumbI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000938 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000939 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000940 let OutOperandList = oops;
941 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000942 let AsmString = asm;
Evan Cheng13096642008-08-29 06:41:12 +0000943 let Pattern = pattern;
944 list<Predicate> Predicates = [IsThumb];
945}
946
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000947class TI<dag oops, dag iops, InstrItinClass itin, string asm, list<dag> pattern>
948 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +0000949
Evan Cheng35d6c412009-08-04 23:47:55 +0000950// Two-address instructions
Bob Wilson01135592010-03-23 17:23:59 +0000951class TIt<dag oops, dag iops, InstrItinClass itin, string asm,
952 list<dag> pattern>
953 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "$lhs = $dst",
954 pattern>;
Evan Cheng35d6c412009-08-04 23:47:55 +0000955
Johnny Chend68e1192009-12-15 17:24:14 +0000956// tBL, tBX 32-bit instructions
957class TIx2<bits<5> opcod1, bits<2> opcod2, bit opcod3,
Bob Wilson01135592010-03-23 17:23:59 +0000958 dag oops, dag iops, InstrItinClass itin, string asm,
959 list<dag> pattern>
960 : ThumbI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>,
961 Encoding {
Johnny Chend68e1192009-12-15 17:24:14 +0000962 let Inst{31-27} = opcod1;
963 let Inst{15-14} = opcod2;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000964 let Inst{12} = opcod3;
Johnny Chend68e1192009-12-15 17:24:14 +0000965}
Evan Cheng13096642008-08-29 06:41:12 +0000966
967// BR_JT instructions
Bob Wilson01135592010-03-23 17:23:59 +0000968class TJTI<dag oops, dag iops, InstrItinClass itin, string asm,
969 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000970 : ThumbI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +0000971
Evan Cheng09c39fc2009-06-23 19:38:13 +0000972// Thumb1 only
Evan Cheng446c4282009-07-11 06:43:01 +0000973class Thumb1I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000974 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000975 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000976 let OutOperandList = oops;
977 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000978 let AsmString = asm;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000979 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000980 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng09c39fc2009-06-23 19:38:13 +0000981}
982
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000983class T1I<dag oops, dag iops, InstrItinClass itin,
984 string asm, list<dag> pattern>
985 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
986class T1Ix2<dag oops, dag iops, InstrItinClass itin,
987 string asm, list<dag> pattern>
988 : Thumb1I<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
989class T1JTI<dag oops, dag iops, InstrItinClass itin,
990 string asm, list<dag> pattern>
Johnny Chenbbc71b22009-12-16 02:32:54 +0000991 : Thumb1I<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000992
993// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000994class T1It<dag oops, dag iops, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000995 string asm, string cstr, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +0000996 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000997 asm, cstr, pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000998
999// Thumb1 instruction that can either be predicated or set CPSR.
1000class Thumb1sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001001 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +00001002 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001003 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Chris Lattnerb7d52262010-03-18 21:06:54 +00001004 let OutOperandList = !con(oops, (outs s_cc_out:$s));
1005 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001006 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +00001007 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001008 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +00001009}
1010
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001011class T1sI<dag oops, dag iops, InstrItinClass itin,
1012 string opc, string asm, list<dag> pattern>
1013 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001014
1015// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001016class T1sIt<dag oops, dag iops, InstrItinClass itin,
1017 string opc, string asm, list<dag> pattern>
1018 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001019 "$lhs = $dst", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001020
1021// Thumb1 instruction that can be predicated.
1022class Thumb1pI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001023 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +00001024 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001025 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +00001026 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001027 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001028 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +00001029 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001030 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +00001031}
1032
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001033class T1pI<dag oops, dag iops, InstrItinClass itin,
1034 string opc, string asm, list<dag> pattern>
1035 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001036
1037// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001038class T1pIt<dag oops, dag iops, InstrItinClass itin,
1039 string opc, string asm, list<dag> pattern>
1040 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001041 "$lhs = $dst", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001042
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001043class T1pI1<dag oops, dag iops, InstrItinClass itin,
1044 string opc, string asm, list<dag> pattern>
1045 : Thumb1pI<oops, iops, AddrModeT1_1, Size2Bytes, itin, opc, asm, "", pattern>;
1046class T1pI2<dag oops, dag iops, InstrItinClass itin,
1047 string opc, string asm, list<dag> pattern>
1048 : Thumb1pI<oops, iops, AddrModeT1_2, Size2Bytes, itin, opc, asm, "", pattern>;
1049class T1pI4<dag oops, dag iops, InstrItinClass itin,
1050 string opc, string asm, list<dag> pattern>
1051 : Thumb1pI<oops, iops, AddrModeT1_4, Size2Bytes, itin, opc, asm, "", pattern>;
Bob Wilson01135592010-03-23 17:23:59 +00001052class T1pIs<dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001053 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1054 : Thumb1pI<oops, iops, AddrModeT1_s, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +00001055
Johnny Chenbbc71b22009-12-16 02:32:54 +00001056class Encoding16 : Encoding {
1057 let Inst{31-16} = 0x0000;
1058}
1059
Johnny Chend68e1192009-12-15 17:24:14 +00001060// A6.2 16-bit Thumb instruction encoding
Johnny Chenbbc71b22009-12-16 02:32:54 +00001061class T1Encoding<bits<6> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001062 let Inst{15-10} = opcode;
1063}
1064
1065// A6.2.1 Shift (immediate), add, subtract, move, and compare encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001066class T1General<bits<5> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001067 let Inst{15-14} = 0b00;
1068 let Inst{13-9} = opcode;
1069}
1070
1071// A6.2.2 Data-processing encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001072class T1DataProcessing<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001073 let Inst{15-10} = 0b010000;
1074 let Inst{9-6} = opcode;
1075}
1076
1077// A6.2.3 Special data instructions and branch and exchange encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001078class T1Special<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001079 let Inst{15-10} = 0b010001;
Bill Wendling6bc105a2010-11-17 00:45:23 +00001080 let Inst{9-6} = opcode;
Johnny Chend68e1192009-12-15 17:24:14 +00001081}
1082
1083// A6.2.4 Load/store single data item encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001084class T1LoadStore<bits<4> opA, bits<3> opB> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001085 let Inst{15-12} = opA;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001086 let Inst{11-9} = opB;
Johnny Chend68e1192009-12-15 17:24:14 +00001087}
Bill Wendlingda2ae632010-08-31 07:50:46 +00001088class T1LdSt<bits<3> opB> : T1LoadStore<0b0101, opB>;
Johnny Chend68e1192009-12-15 17:24:14 +00001089class T1LdSt4Imm<bits<3> opB> : T1LoadStore<0b0110, opB>; // Immediate, 4 bytes
1090class T1LdSt1Imm<bits<3> opB> : T1LoadStore<0b0111, opB>; // Immediate, 1 byte
1091class T1LdSt2Imm<bits<3> opB> : T1LoadStore<0b1000, opB>; // Immediate, 2 bytes
Bill Wendlingda2ae632010-08-31 07:50:46 +00001092class T1LdStSP<bits<3> opB> : T1LoadStore<0b1001, opB>; // SP relative
Johnny Chend68e1192009-12-15 17:24:14 +00001093
1094// A6.2.5 Miscellaneous 16-bit instructions encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001095class T1Misc<bits<7> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001096 let Inst{15-12} = 0b1011;
1097 let Inst{11-5} = opcode;
1098}
1099
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001100// Thumb2I - Thumb2 instruction. Almost all Thumb2 instructions are predicable.
1101class Thumb2I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001102 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001103 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001104 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001105 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001106 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001107 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001108 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001109 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001110}
1111
Bill Wendlingda2ae632010-08-31 07:50:46 +00001112// Same as Thumb2I except it can optionally modify CPSR. Note it's modeled as an
1113// input operand since by default it's a zero register. It will become an
1114// implicit def once it's "flipped".
Jim Grosbach3a378662010-10-13 23:12:26 +00001115//
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001116// FIXME: This uses unified syntax so {s} comes before {p}. We should make it
1117// more consistent.
1118class Thumb2sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001119 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001120 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001121 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001122 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001123 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Chris Lattner78caacc2010-10-06 00:05:18 +00001124 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001125 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001126 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001127}
1128
1129// Special cases
1130class Thumb2XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001131 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001132 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001133 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001134 let OutOperandList = oops;
1135 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001136 let AsmString = asm;
Evan Chengf49810c2009-06-23 17:48:47 +00001137 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001138 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +00001139}
1140
Jim Grosbachd1228742009-12-01 18:10:36 +00001141class ThumbXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +00001142 InstrItinClass itin,
1143 string asm, string cstr, list<dag> pattern>
Jim Grosbachd1228742009-12-01 18:10:36 +00001144 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
1145 let OutOperandList = oops;
1146 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001147 let AsmString = asm;
Jim Grosbachd1228742009-12-01 18:10:36 +00001148 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001149 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Jim Grosbachd1228742009-12-01 18:10:36 +00001150}
1151
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001152class T2I<dag oops, dag iops, InstrItinClass itin,
1153 string opc, string asm, list<dag> pattern>
1154 : Thumb2I<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
1155class T2Ii12<dag oops, dag iops, InstrItinClass itin,
1156 string opc, string asm, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +00001157 : Thumb2I<oops, iops, AddrModeT2_i12, Size4Bytes, itin, opc, asm, "",pattern>;
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001158class T2Ii8<dag oops, dag iops, InstrItinClass itin,
1159 string opc, string asm, list<dag> pattern>
1160 : Thumb2I<oops, iops, AddrModeT2_i8, Size4Bytes, itin, opc, asm, "", pattern>;
1161class T2Iso<dag oops, dag iops, InstrItinClass itin,
1162 string opc, string asm, list<dag> pattern>
1163 : Thumb2I<oops, iops, AddrModeT2_so, Size4Bytes, itin, opc, asm, "", pattern>;
1164class T2Ipc<dag oops, dag iops, InstrItinClass itin,
1165 string opc, string asm, list<dag> pattern>
1166 : Thumb2I<oops, iops, AddrModeT2_pc, Size4Bytes, itin, opc, asm, "", pattern>;
Johnny Chend68e1192009-12-15 17:24:14 +00001167class T2Ii8s4<bit P, bit W, bit load, dag oops, dag iops, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001168 string opc, string asm, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001169 : Thumb2I<oops, iops, AddrModeT2_i8s4, Size4Bytes, itin, opc, asm, "",
1170 pattern> {
1171 let Inst{31-27} = 0b11101;
1172 let Inst{26-25} = 0b00;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001173 let Inst{24} = P;
1174 let Inst{23} = ?; // The U bit.
1175 let Inst{22} = 1;
1176 let Inst{21} = W;
1177 let Inst{20} = load;
Johnny Chend68e1192009-12-15 17:24:14 +00001178}
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001179
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001180class T2sI<dag oops, dag iops, InstrItinClass itin,
1181 string opc, string asm, list<dag> pattern>
1182 : Thumb2sI<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001183
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001184class T2XI<dag oops, dag iops, InstrItinClass itin,
1185 string asm, list<dag> pattern>
1186 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
1187class T2JTI<dag oops, dag iops, InstrItinClass itin,
1188 string asm, list<dag> pattern>
1189 : Thumb2XI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Chengf49810c2009-06-23 17:48:47 +00001190
Evan Cheng5adb66a2009-09-28 09:14:39 +00001191class T2Ix2<dag oops, dag iops, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001192 string opc, string asm, list<dag> pattern>
Evan Cheng5adb66a2009-09-28 09:14:39 +00001193 : Thumb2I<oops, iops, AddrModeNone, Size8Bytes, itin, opc, asm, "", pattern>;
1194
Bob Wilson815baeb2010-03-13 01:08:20 +00001195// Two-address instructions
1196class T2XIt<dag oops, dag iops, InstrItinClass itin,
1197 string asm, string cstr, list<dag> pattern>
1198 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, cstr, pattern>;
Evan Cheng5adb66a2009-09-28 09:14:39 +00001199
Evan Chenge88d5ce2009-07-02 07:28:31 +00001200// T2Iidxldst - Thumb2 indexed load / store instructions.
Johnny Chend68e1192009-12-15 17:24:14 +00001201class T2Iidxldst<bit signed, bits<2> opcod, bit load, bit pre,
1202 dag oops, dag iops,
1203 AddrMode am, IndexMode im, InstrItinClass itin,
Evan Chenge88d5ce2009-07-02 07:28:31 +00001204 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001205 : InstARM<am, Size4Bytes, im, ThumbFrm, GenericDomain, cstr, itin> {
Evan Chenge88d5ce2009-07-02 07:28:31 +00001206 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001207 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001208 let AsmString = !strconcat(opc, "${p}", asm);
Evan Chenge88d5ce2009-07-02 07:28:31 +00001209 let Pattern = pattern;
1210 list<Predicate> Predicates = [IsThumb2];
Johnny Chend68e1192009-12-15 17:24:14 +00001211 let Inst{31-27} = 0b11111;
1212 let Inst{26-25} = 0b00;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001213 let Inst{24} = signed;
1214 let Inst{23} = 0;
Johnny Chend68e1192009-12-15 17:24:14 +00001215 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001216 let Inst{20} = load;
1217 let Inst{11} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +00001218 // (P, W) = (1, 1) Pre-indexed or (0, 1) Post-indexed
Bill Wendlingda2ae632010-08-31 07:50:46 +00001219 let Inst{10} = pre; // The P bit.
1220 let Inst{8} = 1; // The W bit.
Evan Chenge88d5ce2009-07-02 07:28:31 +00001221}
1222
David Goodwinc9d138f2009-07-27 19:59:26 +00001223// Tv5Pat - Same as Pat<>, but requires V5T Thumb mode.
1224class Tv5Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001225 list<Predicate> Predicates = [IsThumb, IsThumb1Only, HasV5T];
David Goodwinc9d138f2009-07-27 19:59:26 +00001226}
1227
1228// T1Pat - Same as Pat<>, but requires that the compiler be in Thumb1 mode.
1229class T1Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001230 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
David Goodwinc9d138f2009-07-27 19:59:26 +00001231}
Evan Chenge88d5ce2009-07-02 07:28:31 +00001232
Evan Cheng9cb9e672009-06-27 02:26:13 +00001233// T2Pat - Same as Pat<>, but requires that the compiler be in Thumb2 mode.
1234class T2Pat<dag pattern, dag result> : Pat<pattern, result> {
Evan Chengd770d9e2009-07-02 06:38:40 +00001235 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +00001236}
1237
Evan Cheng13096642008-08-29 06:41:12 +00001238//===----------------------------------------------------------------------===//
1239
Evan Cheng96581d32008-11-11 02:11:05 +00001240//===----------------------------------------------------------------------===//
1241// ARM VFP Instruction templates.
1242//
1243
David Goodwin3ca524e2009-07-10 17:03:29 +00001244// Almost all VFP instructions are predicable.
1245class VFPI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001246 IndexMode im, Format f, InstrItinClass itin,
1247 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001248 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Jim Grosbach499e8862010-10-12 21:22:40 +00001249 bits<4> p;
1250 let Inst{31-28} = p;
David Goodwin3ca524e2009-07-10 17:03:29 +00001251 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001252 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001253 let AsmString = !strconcat(opc, "${p}", asm);
David Goodwin3ca524e2009-07-10 17:03:29 +00001254 let Pattern = pattern;
1255 list<Predicate> Predicates = [HasVFP2];
1256}
1257
1258// Special cases
1259class VFPXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001260 IndexMode im, Format f, InstrItinClass itin,
1261 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001262 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001263 bits<4> p;
1264 let Inst{31-28} = p;
David Goodwin3ca524e2009-07-10 17:03:29 +00001265 let OutOperandList = oops;
1266 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001267 let AsmString = asm;
David Goodwin3ca524e2009-07-10 17:03:29 +00001268 let Pattern = pattern;
1269 list<Predicate> Predicates = [HasVFP2];
1270}
1271
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001272class VFPAI<dag oops, dag iops, Format f, InstrItinClass itin,
1273 string opc, string asm, list<dag> pattern>
1274 : VFPI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
1275 opc, asm, "", pattern>;
David Goodwin3ca524e2009-07-10 17:03:29 +00001276
Evan Chengcd8e66a2008-11-11 21:48:44 +00001277// ARM VFP addrmode5 loads and stores
1278class ADI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001279 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001280 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001281 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001282 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001283 // Instruction operands.
1284 bits<5> Dd;
1285 bits<13> addr;
1286
1287 // Encode instruction operands.
1288 let Inst{23} = addr{8}; // U (add = (U == '1'))
1289 let Inst{22} = Dd{4};
1290 let Inst{19-16} = addr{12-9}; // Rn
1291 let Inst{15-12} = Dd{3-0};
1292 let Inst{7-0} = addr{7-0}; // imm8
1293
Evan Cheng96581d32008-11-11 02:11:05 +00001294 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001295 let Inst{27-24} = opcod1;
1296 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001297 let Inst{11-9} = 0b101;
1298 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001299
1300 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001301 let D = VFPNeonDomain;
Evan Cheng96581d32008-11-11 02:11:05 +00001302}
1303
Evan Chengcd8e66a2008-11-11 21:48:44 +00001304class ASI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001305 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001306 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001307 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001308 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001309 // Instruction operands.
1310 bits<5> Sd;
1311 bits<13> addr;
1312
1313 // Encode instruction operands.
1314 let Inst{23} = addr{8}; // U (add = (U == '1'))
1315 let Inst{22} = Sd{0};
1316 let Inst{19-16} = addr{12-9}; // Rn
1317 let Inst{15-12} = Sd{4-1};
1318 let Inst{7-0} = addr{7-0}; // imm8
1319
Evan Cheng96581d32008-11-11 02:11:05 +00001320 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001321 let Inst{27-24} = opcod1;
1322 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001323 let Inst{11-9} = 0b101;
1324 let Inst{8} = 0; // Single precision
Evan Cheng96581d32008-11-11 02:11:05 +00001325}
1326
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001327// VFP Load / store multiple pseudo instructions.
1328class PseudoVFPLdStM<dag oops, dag iops, InstrItinClass itin, string cstr,
1329 list<dag> pattern>
1330 : InstARM<AddrMode4, Size4Bytes, IndexModeNone, Pseudo, VFPNeonDomain,
1331 cstr, itin> {
1332 let OutOperandList = oops;
1333 let InOperandList = !con(iops, (ins pred:$p));
1334 let Pattern = pattern;
1335 list<Predicate> Predicates = [HasVFP2];
1336}
1337
Evan Chengcd8e66a2008-11-11 21:48:44 +00001338// Load / store multiple
Jim Grosbach72db1822010-09-08 00:25:50 +00001339class AXDI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001340 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001341 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001342 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001343 // Instruction operands.
1344 bits<4> Rn;
1345 bits<13> regs;
1346
1347 // Encode instruction operands.
1348 let Inst{19-16} = Rn;
1349 let Inst{22} = regs{12};
1350 let Inst{15-12} = regs{11-8};
1351 let Inst{7-0} = regs{7-0};
1352
Evan Chengcd8e66a2008-11-11 21:48:44 +00001353 // TODO: Mark the instructions with the appropriate subtarget info.
1354 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001355 let Inst{11-9} = 0b101;
1356 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001357
1358 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001359 let D = VFPNeonDomain;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001360}
1361
Jim Grosbach72db1822010-09-08 00:25:50 +00001362class AXSI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001363 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001364 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001365 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001366 // Instruction operands.
1367 bits<4> Rn;
1368 bits<13> regs;
1369
1370 // Encode instruction operands.
1371 let Inst{19-16} = Rn;
1372 let Inst{22} = regs{8};
1373 let Inst{15-12} = regs{12-9};
1374 let Inst{7-0} = regs{7-0};
1375
Evan Chengcd8e66a2008-11-11 21:48:44 +00001376 // TODO: Mark the instructions with the appropriate subtarget info.
1377 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001378 let Inst{11-9} = 0b101;
1379 let Inst{8} = 0; // Single precision
Evan Chengcd8e66a2008-11-11 21:48:44 +00001380}
1381
Evan Cheng96581d32008-11-11 02:11:05 +00001382// Double precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001383class ADuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1384 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1385 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001386 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001387 // Instruction operands.
1388 bits<5> Dd;
1389 bits<5> Dm;
1390
1391 // Encode instruction operands.
1392 let Inst{3-0} = Dm{3-0};
1393 let Inst{5} = Dm{4};
1394 let Inst{15-12} = Dd{3-0};
1395 let Inst{22} = Dd{4};
1396
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001397 let Inst{27-23} = opcod1;
1398 let Inst{21-20} = opcod2;
1399 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001400 let Inst{11-9} = 0b101;
1401 let Inst{8} = 1; // Double precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001402 let Inst{7-6} = opcod4;
1403 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001404}
1405
1406// Double precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001407class ADbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001408 dag iops, InstrItinClass itin, string opc, string asm,
1409 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001410 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001411 // Instruction operands.
1412 bits<5> Dd;
1413 bits<5> Dn;
1414 bits<5> Dm;
1415
1416 // Encode instruction operands.
1417 let Inst{3-0} = Dm{3-0};
1418 let Inst{5} = Dm{4};
1419 let Inst{19-16} = Dn{3-0};
1420 let Inst{7} = Dn{4};
1421 let Inst{15-12} = Dd{3-0};
1422 let Inst{22} = Dd{4};
1423
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001424 let Inst{27-23} = opcod1;
1425 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001426 let Inst{11-9} = 0b101;
1427 let Inst{8} = 1; // Double precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001428 let Inst{6} = op6;
1429 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001430}
1431
1432// Single precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001433class ASuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1434 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1435 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001436 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001437 // Instruction operands.
1438 bits<5> Sd;
1439 bits<5> Sm;
1440
1441 // Encode instruction operands.
1442 let Inst{3-0} = Sm{4-1};
1443 let Inst{5} = Sm{0};
1444 let Inst{15-12} = Sd{4-1};
1445 let Inst{22} = Sd{0};
1446
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001447 let Inst{27-23} = opcod1;
1448 let Inst{21-20} = opcod2;
1449 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001450 let Inst{11-9} = 0b101;
1451 let Inst{8} = 0; // Single precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001452 let Inst{7-6} = opcod4;
1453 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001454}
1455
David Goodwin338268c2009-08-10 22:17:39 +00001456// Single precision unary, if no NEON
David Goodwin53e44712009-08-04 20:39:05 +00001457// Same as ASuI except not available if NEON is enabled
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001458class ASuIn<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1459 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1460 string asm, list<dag> pattern>
1461 : ASuI<opcod1, opcod2, opcod3, opcod4, opcod5, oops, iops, itin, opc, asm,
1462 pattern> {
David Goodwin53e44712009-08-04 20:39:05 +00001463 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1464}
1465
Evan Cheng96581d32008-11-11 02:11:05 +00001466// Single precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001467class ASbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops, dag iops,
1468 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001469 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001470 // Instruction operands.
1471 bits<5> Sd;
1472 bits<5> Sn;
1473 bits<5> Sm;
1474
1475 // Encode instruction operands.
1476 let Inst{3-0} = Sm{4-1};
1477 let Inst{5} = Sm{0};
1478 let Inst{19-16} = Sn{4-1};
1479 let Inst{7} = Sn{0};
1480 let Inst{15-12} = Sd{4-1};
1481 let Inst{22} = Sd{0};
1482
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001483 let Inst{27-23} = opcod1;
1484 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001485 let Inst{11-9} = 0b101;
1486 let Inst{8} = 0; // Single precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001487 let Inst{6} = op6;
1488 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001489}
1490
David Goodwin338268c2009-08-10 22:17:39 +00001491// Single precision binary, if no NEON
David Goodwin42a83f22009-08-04 17:53:06 +00001492// Same as ASbI except not available if NEON is enabled
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001493class ASbIn<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001494 dag iops, InstrItinClass itin, string opc, string asm,
1495 list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001496 : ASbI<opcod1, opcod2, op6, op4, oops, iops, itin, opc, asm, pattern> {
David Goodwin42a83f22009-08-04 17:53:06 +00001497 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
Bill Wendling69661192010-11-01 06:00:39 +00001498
1499 // Instruction operands.
1500 bits<5> Sd;
1501 bits<5> Sn;
1502 bits<5> Sm;
1503
1504 // Encode instruction operands.
1505 let Inst{3-0} = Sm{4-1};
1506 let Inst{5} = Sm{0};
1507 let Inst{19-16} = Sn{4-1};
1508 let Inst{7} = Sn{0};
1509 let Inst{15-12} = Sd{4-1};
1510 let Inst{22} = Sd{0};
David Goodwin42a83f22009-08-04 17:53:06 +00001511}
1512
Evan Cheng80a11982008-11-12 06:41:41 +00001513// VFP conversion instructions
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001514class AVConv1I<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
1515 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1516 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001517 : VFPAI<oops, iops, VFPConv1Frm, itin, opc, asm, pattern> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001518 let Inst{27-23} = opcod1;
1519 let Inst{21-20} = opcod2;
1520 let Inst{19-16} = opcod3;
1521 let Inst{11-8} = opcod4;
Evan Cheng80a11982008-11-12 06:41:41 +00001522 let Inst{6} = 1;
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001523 let Inst{4} = 0;
Evan Cheng80a11982008-11-12 06:41:41 +00001524}
1525
Johnny Chen811663f2010-02-11 18:47:03 +00001526// VFP conversion between floating-point and fixed-point
1527class AVConv1XI<bits<5> op1, bits<2> op2, bits<4> op3, bits<4> op4, bit op5,
Bob Wilson01135592010-03-23 17:23:59 +00001528 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1529 list<dag> pattern>
Johnny Chen811663f2010-02-11 18:47:03 +00001530 : AVConv1I<op1, op2, op3, op4, oops, iops, itin, opc, asm, pattern> {
1531 // size (fixed-point number): sx == 0 ? 16 : 32
1532 let Inst{7} = op5; // sx
1533}
1534
David Goodwin338268c2009-08-10 22:17:39 +00001535// VFP conversion instructions, if no NEON
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001536class AVConv1In<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
David Goodwin338268c2009-08-10 22:17:39 +00001537 dag oops, dag iops, InstrItinClass itin,
1538 string opc, string asm, list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001539 : AVConv1I<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm,
1540 pattern> {
David Goodwin338268c2009-08-10 22:17:39 +00001541 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1542}
1543
Evan Cheng80a11982008-11-12 06:41:41 +00001544class AVConvXI<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, Format f,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001545 InstrItinClass itin,
1546 string opc, string asm, list<dag> pattern>
1547 : VFPAI<oops, iops, f, itin, opc, asm, pattern> {
Evan Cheng80a11982008-11-12 06:41:41 +00001548 let Inst{27-20} = opcod1;
Evan Cheng78be83d2008-11-11 19:40:26 +00001549 let Inst{11-8} = opcod2;
1550 let Inst{4} = 1;
1551}
1552
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001553class AVConv2I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1554 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1555 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv2Frm, itin, opc, asm, pattern>;
Evan Cheng0a0ab132008-11-11 22:46:12 +00001556
Bob Wilson01135592010-03-23 17:23:59 +00001557class AVConv3I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001558 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1559 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv3Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001560
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001561class AVConv4I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1562 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1563 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv4Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001564
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001565class AVConv5I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1566 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1567 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv5Frm, itin, opc, asm, pattern>;
Evan Cheng78be83d2008-11-11 19:40:26 +00001568
Evan Cheng96581d32008-11-11 02:11:05 +00001569//===----------------------------------------------------------------------===//
1570
Bob Wilson5bafff32009-06-22 23:27:02 +00001571//===----------------------------------------------------------------------===//
1572// ARM NEON Instruction templates.
1573//
Evan Cheng13096642008-08-29 06:41:12 +00001574
Johnny Chencaa608e2010-03-20 00:17:00 +00001575class NeonI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1576 InstrItinClass itin, string opc, string dt, string asm, string cstr,
1577 list<dag> pattern>
1578 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Evan Chengf81bf152009-11-23 21:57:23 +00001579 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001580 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001581 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001582 let Pattern = pattern;
1583 list<Predicate> Predicates = [HasNEON];
1584}
1585
1586// Same as NeonI except it does not have a "data type" specifier.
Johnny Chen927b88f2010-03-23 20:40:44 +00001587class NeonXI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1588 InstrItinClass itin, string opc, string asm, string cstr,
1589 list<dag> pattern>
1590 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001591 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001592 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001593 let AsmString = !strconcat(opc, "${p}", "\t", asm);
Bob Wilson5bafff32009-06-22 23:27:02 +00001594 let Pattern = pattern;
1595 list<Predicate> Predicates = [HasNEON];
Evan Cheng13096642008-08-29 06:41:12 +00001596}
1597
Bob Wilsonb07c1712009-10-07 21:53:04 +00001598class NLdSt<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1599 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001600 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chencaa608e2010-03-20 00:17:00 +00001601 : NeonI<oops, iops, AddrMode6, IndexModeNone, NLdStFrm, itin, opc, dt, asm,
1602 cstr, pattern> {
Bob Wilson205a5ca2009-07-08 18:11:30 +00001603 let Inst{31-24} = 0b11110100;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001604 let Inst{23} = op23;
Jim Grosbach780d2072009-10-20 00:19:08 +00001605 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001606 let Inst{11-8} = op11_8;
1607 let Inst{7-4} = op7_4;
Owen Andersond9aa7d32010-11-02 00:05:05 +00001608
Chris Lattner2ac19022010-11-15 05:19:05 +00001609 let PostEncoderMethod = "NEONThumb2LoadStorePostEncoder";
Owen Anderson57dac882010-11-11 21:36:43 +00001610
Owen Andersond9aa7d32010-11-02 00:05:05 +00001611 bits<5> Vd;
Owen Andersonf431eda2010-11-02 23:47:29 +00001612 bits<6> Rn;
1613 bits<4> Rm;
Owen Andersond9aa7d32010-11-02 00:05:05 +00001614
1615 let Inst{22} = Vd{4};
1616 let Inst{15-12} = Vd{3-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001617 let Inst{19-16} = Rn{3-0};
1618 let Inst{3-0} = Rm{3-0};
Bob Wilson205a5ca2009-07-08 18:11:30 +00001619}
1620
Owen Andersond138d702010-11-02 20:47:39 +00001621class NLdStLn<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1622 dag oops, dag iops, InstrItinClass itin,
1623 string opc, string dt, string asm, string cstr, list<dag> pattern>
1624 : NLdSt<op23, op21_20, op11_8, op7_4, oops, iops, itin, opc,
1625 dt, asm, cstr, pattern> {
1626 bits<3> lane;
1627}
1628
Bob Wilson709d5922010-08-25 23:27:42 +00001629class PseudoNLdSt<dag oops, dag iops, InstrItinClass itin, string cstr>
1630 : InstARM<AddrMode6, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1631 itin> {
1632 let OutOperandList = oops;
1633 let InOperandList = !con(iops, (ins pred:$p));
1634 list<Predicate> Predicates = [HasNEON];
1635}
1636
Jim Grosbach7cd27292010-10-06 20:36:55 +00001637class PseudoNeonI<dag oops, dag iops, InstrItinClass itin, string cstr,
1638 list<dag> pattern>
Bob Wilsonbd916c52010-09-13 23:55:10 +00001639 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1640 itin> {
1641 let OutOperandList = oops;
1642 let InOperandList = !con(iops, (ins pred:$p));
Jim Grosbach7cd27292010-10-06 20:36:55 +00001643 let Pattern = pattern;
Bob Wilsonbd916c52010-09-13 23:55:10 +00001644 list<Predicate> Predicates = [HasNEON];
1645}
1646
Johnny Chen785516a2010-03-23 16:43:47 +00001647class NDataI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001648 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chen785516a2010-03-23 16:43:47 +00001649 : NeonI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, dt, asm, cstr,
1650 pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001651 let Inst{31-25} = 0b1111001;
Chris Lattner2ac19022010-11-15 05:19:05 +00001652 let PostEncoderMethod = "NEONThumb2DataIPostEncoder";
Evan Chengf81bf152009-11-23 21:57:23 +00001653}
1654
Johnny Chen927b88f2010-03-23 20:40:44 +00001655class NDataXI<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001656 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chen927b88f2010-03-23 20:40:44 +00001657 : NeonXI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001658 cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001659 let Inst{31-25} = 0b1111001;
1660}
1661
1662// NEON "one register and a modified immediate" format.
1663class N1ModImm<bit op23, bits<3> op21_19, bits<4> op11_8, bit op7, bit op6,
1664 bit op5, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001665 dag oops, dag iops, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001666 string opc, string dt, string asm, string cstr,
1667 list<dag> pattern>
Johnny Chena2711742010-03-23 23:09:14 +00001668 : NDataI<oops, iops, N1RegModImmFrm, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001669 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001670 let Inst{21-19} = op21_19;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001671 let Inst{11-8} = op11_8;
1672 let Inst{7} = op7;
1673 let Inst{6} = op6;
1674 let Inst{5} = op5;
1675 let Inst{4} = op4;
Owen Andersona88ea032010-10-26 17:40:54 +00001676
1677 // Instruction operands.
1678 bits<5> Vd;
1679 bits<13> SIMM;
1680
1681 let Inst{15-12} = Vd{3-0};
1682 let Inst{22} = Vd{4};
1683 let Inst{24} = SIMM{7};
1684 let Inst{18-16} = SIMM{6-4};
1685 let Inst{3-0} = SIMM{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001686}
1687
1688// NEON 2 vector register format.
1689class N2V<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
1690 bits<5> op11_7, bit op6, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001691 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001692 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001693 : NDataI<oops, iops, N2RegFrm, itin, opc, dt, asm, cstr, pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001694 let Inst{24-23} = op24_23;
1695 let Inst{21-20} = op21_20;
1696 let Inst{19-18} = op19_18;
1697 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001698 let Inst{11-7} = op11_7;
1699 let Inst{6} = op6;
1700 let Inst{4} = op4;
Owen Anderson162875a2010-10-25 18:43:52 +00001701
1702 // Instruction operands.
1703 bits<5> Vd;
1704 bits<5> Vm;
1705
1706 let Inst{15-12} = Vd{3-0};
1707 let Inst{22} = Vd{4};
1708 let Inst{3-0} = Vm{3-0};
1709 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001710}
1711
1712// Same as N2V except it doesn't have a datatype suffix.
1713class N2VX<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
Bob Wilson01135592010-03-23 17:23:59 +00001714 bits<5> op11_7, bit op6, bit op4,
1715 dag oops, dag iops, InstrItinClass itin,
1716 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001717 : NDataXI<oops, iops, N2RegFrm, itin, opc, asm, cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001718 let Inst{24-23} = op24_23;
1719 let Inst{21-20} = op21_20;
1720 let Inst{19-18} = op19_18;
1721 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001722 let Inst{11-7} = op11_7;
1723 let Inst{6} = op6;
1724 let Inst{4} = op4;
Owen Anderson162875a2010-10-25 18:43:52 +00001725
1726 // Instruction operands.
1727 bits<5> Vd;
1728 bits<5> Vm;
1729
1730 let Inst{15-12} = Vd{3-0};
1731 let Inst{22} = Vd{4};
1732 let Inst{3-0} = Vm{3-0};
1733 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001734}
1735
1736// NEON 2 vector register with immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001737class N2VImm<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001738 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001739 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenfa80bec2010-03-25 20:39:04 +00001740 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001741 let Inst{24} = op24;
1742 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001743 let Inst{11-8} = op11_8;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001744 let Inst{7} = op7;
1745 let Inst{6} = op6;
1746 let Inst{4} = op4;
Owen Anderson3557d002010-10-26 20:56:57 +00001747
1748 // Instruction operands.
1749 bits<5> Vd;
1750 bits<5> Vm;
1751 bits<6> SIMM;
1752
1753 let Inst{15-12} = Vd{3-0};
1754 let Inst{22} = Vd{4};
1755 let Inst{3-0} = Vm{3-0};
1756 let Inst{5} = Vm{4};
1757 let Inst{21-16} = SIMM{5-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001758}
1759
Bob Wilson10bc69c2010-03-27 03:56:52 +00001760// NEON 3 vector register format.
1761class N3V<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, bit op4,
1762 dag oops, dag iops, Format f, InstrItinClass itin,
1763 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc6e704d2010-03-26 21:26:28 +00001764 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001765 let Inst{24} = op24;
1766 let Inst{23} = op23;
Evan Chengf81bf152009-11-23 21:57:23 +00001767 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001768 let Inst{11-8} = op11_8;
1769 let Inst{6} = op6;
1770 let Inst{4} = op4;
Owen Andersond451f882010-10-21 20:21:49 +00001771
1772 // Instruction operands.
1773 bits<5> Vd;
1774 bits<5> Vn;
1775 bits<5> Vm;
1776
1777 let Inst{15-12} = Vd{3-0};
1778 let Inst{22} = Vd{4};
1779 let Inst{19-16} = Vn{3-0};
1780 let Inst{7} = Vn{4};
1781 let Inst{3-0} = Vm{3-0};
1782 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001783}
1784
Johnny Chen841e8282010-03-23 21:35:03 +00001785// Same as N3V except it doesn't have a data type suffix.
Bob Wilson01135592010-03-23 17:23:59 +00001786class N3VX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6,
1787 bit op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001788 dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001789 string opc, string asm, string cstr, list<dag> pattern>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001790 : NDataXI<oops, iops, f, itin, opc, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001791 let Inst{24} = op24;
1792 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001793 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001794 let Inst{11-8} = op11_8;
1795 let Inst{6} = op6;
1796 let Inst{4} = op4;
Owen Anderson8c71eff2010-10-25 18:28:30 +00001797
1798 // Instruction operands.
1799 bits<5> Vd;
1800 bits<5> Vn;
1801 bits<5> Vm;
1802
1803 let Inst{15-12} = Vd{3-0};
1804 let Inst{22} = Vd{4};
1805 let Inst{19-16} = Vn{3-0};
1806 let Inst{7} = Vn{4};
1807 let Inst{3-0} = Vm{3-0};
1808 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001809}
1810
1811// NEON VMOVs between scalar and core registers.
1812class NVLaneOp<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001813 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001814 string opc, string dt, string asm, list<dag> pattern>
Evan Cheng0e9996c2010-10-26 02:03:05 +00001815 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, f, NeonDomain,
Bob Wilson01135592010-03-23 17:23:59 +00001816 "", itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001817 let Inst{27-20} = opcod1;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001818 let Inst{11-8} = opcod2;
1819 let Inst{6-5} = opcod3;
1820 let Inst{4} = 1;
Evan Chengf81bf152009-11-23 21:57:23 +00001821
1822 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001823 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001824 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001825 let Pattern = pattern;
Bob Wilson5bafff32009-06-22 23:27:02 +00001826 list<Predicate> Predicates = [HasNEON];
Owen Andersonf587a9352010-10-27 19:25:54 +00001827
Chris Lattner2ac19022010-11-15 05:19:05 +00001828 let PostEncoderMethod = "NEONThumb2DupPostEncoder";
Owen Anderson8f143912010-11-11 23:12:55 +00001829
Owen Andersond2fbdb72010-10-27 21:28:09 +00001830 bits<5> V;
1831 bits<4> R;
Owen Andersonf587a9352010-10-27 19:25:54 +00001832 bits<4> p;
Owen Andersond2fbdb72010-10-27 21:28:09 +00001833 bits<4> lane;
Owen Andersonf587a9352010-10-27 19:25:54 +00001834
1835 let Inst{31-28} = p{3-0};
Owen Andersond2fbdb72010-10-27 21:28:09 +00001836 let Inst{7} = V{4};
1837 let Inst{19-16} = V{3-0};
1838 let Inst{15-12} = R{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001839}
1840class NVGetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001841 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001842 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001843 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NGetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001844 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001845class NVSetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001846 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001847 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001848 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NSetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001849 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001850class NVDup<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001851 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001852 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001853 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NDupFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001854 opc, dt, asm, pattern>;
David Goodwin42a83f22009-08-04 17:53:06 +00001855
Johnny Chene4614f72010-03-25 17:01:27 +00001856// Vector Duplicate Lane (from scalar to all elements)
1857class NVDupLane<bits<4> op19_16, bit op6, dag oops, dag iops,
1858 InstrItinClass itin, string opc, string dt, string asm,
1859 list<dag> pattern>
Johnny Chen2d2898e2010-03-25 21:49:12 +00001860 : NDataI<oops, iops, NVDupLnFrm, itin, opc, dt, asm, "", pattern> {
Johnny Chene4614f72010-03-25 17:01:27 +00001861 let Inst{24-23} = 0b11;
1862 let Inst{21-20} = 0b11;
1863 let Inst{19-16} = op19_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001864 let Inst{11-7} = 0b11000;
1865 let Inst{6} = op6;
1866 let Inst{4} = 0;
Owen Andersonf587a9352010-10-27 19:25:54 +00001867
1868 bits<5> Vd;
1869 bits<5> Vm;
1870 bits<4> lane;
1871
1872 let Inst{22} = Vd{4};
1873 let Inst{15-12} = Vd{3-0};
1874 let Inst{5} = Vm{4};
1875 let Inst{3-0} = Vm{3-0};
Johnny Chene4614f72010-03-25 17:01:27 +00001876}
1877
David Goodwin42a83f22009-08-04 17:53:06 +00001878// NEONFPPat - Same as Pat<>, but requires that the compiler be using NEON
1879// for single-precision FP.
1880class NEONFPPat<dag pattern, dag result> : Pat<pattern, result> {
1881 list<Predicate> Predicates = [HasNEON,UseNEONForFP];
1882}