blob: e84b98d10036521ee2e1c2ef4a806e2c8373d4d2 [file] [log] [blame]
Evan Cheng37f25d92008-08-28 23:39:26 +00001//===- ARMInstrFormats.td - ARM Instruction Formats --*- tablegen -*---------=//
Bob Wilson01135592010-03-23 17:23:59 +00002//
Evan Cheng37f25d92008-08-28 23:39:26 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bob Wilson01135592010-03-23 17:23:59 +00007//
Evan Cheng37f25d92008-08-28 23:39:26 +00008//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11//
12// ARM Instruction Format Definitions.
13//
14
15// Format specifies the encoding used by the instruction. This is part of the
16// ad-hoc solution used to emit machine instruction encodings by our machine
17// code emitter.
Bob Wilson89ef7b72010-03-17 21:13:43 +000018class Format<bits<6> val> {
19 bits<6> Value = val;
Evan Cheng37f25d92008-08-28 23:39:26 +000020}
21
Evan Chengffa6d962008-11-13 23:36:57 +000022def Pseudo : Format<0>;
23def MulFrm : Format<1>;
24def BrFrm : Format<2>;
25def BrMiscFrm : Format<3>;
Evan Cheng37f25d92008-08-28 23:39:26 +000026
Evan Chengffa6d962008-11-13 23:36:57 +000027def DPFrm : Format<4>;
28def DPSoRegFrm : Format<5>;
Evan Cheng37f25d92008-08-28 23:39:26 +000029
Evan Chengffa6d962008-11-13 23:36:57 +000030def LdFrm : Format<6>;
31def StFrm : Format<7>;
32def LdMiscFrm : Format<8>;
33def StMiscFrm : Format<9>;
34def LdStMulFrm : Format<10>;
Evan Cheng37f25d92008-08-28 23:39:26 +000035
Johnny Chen81f04d52010-03-19 17:39:00 +000036def LdStExFrm : Format<11>;
Jim Grosbach5278eb82009-12-11 01:42:04 +000037
Johnny Chen81f04d52010-03-19 17:39:00 +000038def ArithMiscFrm : Format<12>;
Bob Wilson9a1c1892010-08-11 00:01:18 +000039def SatFrm : Format<13>;
40def ExtFrm : Format<14>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000041
Bob Wilson9a1c1892010-08-11 00:01:18 +000042def VFPUnaryFrm : Format<15>;
43def VFPBinaryFrm : Format<16>;
44def VFPConv1Frm : Format<17>;
45def VFPConv2Frm : Format<18>;
46def VFPConv3Frm : Format<19>;
47def VFPConv4Frm : Format<20>;
48def VFPConv5Frm : Format<21>;
49def VFPLdStFrm : Format<22>;
50def VFPLdStMulFrm : Format<23>;
51def VFPMiscFrm : Format<24>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000052
Bob Wilson9a1c1892010-08-11 00:01:18 +000053def ThumbFrm : Format<25>;
54def MiscFrm : Format<26>;
Evan Cheng37f25d92008-08-28 23:39:26 +000055
Bob Wilson9a1c1892010-08-11 00:01:18 +000056def NGetLnFrm : Format<27>;
57def NSetLnFrm : Format<28>;
58def NDupFrm : Format<29>;
59def NLdStFrm : Format<30>;
60def N1RegModImmFrm: Format<31>;
61def N2RegFrm : Format<32>;
62def NVCVTFrm : Format<33>;
63def NVDupLnFrm : Format<34>;
64def N2RegVShLFrm : Format<35>;
65def N2RegVShRFrm : Format<36>;
66def N3RegFrm : Format<37>;
67def N3RegVShFrm : Format<38>;
68def NVExtFrm : Format<39>;
69def NVMulSLFrm : Format<40>;
70def NVTBLFrm : Format<41>;
Johnny Chencaa608e2010-03-20 00:17:00 +000071
Evan Cheng34a0fa32009-07-08 01:46:35 +000072// Misc flags.
73
Evan Chengedda31c2008-11-05 18:35:52 +000074// the instruction has a Rn register operand.
Evan Cheng34a0fa32009-07-08 01:46:35 +000075// UnaryDP - Indicates this is a unary data processing instruction, i.e.
76// it doesn't have a Rn operand.
77class UnaryDP { bit isUnaryDataProc = 1; }
78
79// Xform16Bit - Indicates this Thumb2 instruction may be transformed into
80// a 16-bit Thumb instruction if certain conditions are met.
81class Xform16Bit { bit canXformTo16Bit = 1; }
Evan Cheng37f25d92008-08-28 23:39:26 +000082
Evan Cheng37f25d92008-08-28 23:39:26 +000083//===----------------------------------------------------------------------===//
Bob Wilson50622ce2010-03-18 23:57:57 +000084// ARM Instruction flags. These need to match ARMBaseInstrInfo.h.
Evan Cheng055b0312009-06-29 07:51:04 +000085//
86
87// Addressing mode.
Jim Grosbachd86609f2010-10-05 18:14:55 +000088class AddrMode<bits<5> val> {
89 bits<5> Value = val;
Evan Cheng055b0312009-06-29 07:51:04 +000090}
Bill Wendlingda2ae632010-08-31 07:50:46 +000091def AddrModeNone : AddrMode<0>;
92def AddrMode1 : AddrMode<1>;
93def AddrMode2 : AddrMode<2>;
94def AddrMode3 : AddrMode<3>;
95def AddrMode4 : AddrMode<4>;
96def AddrMode5 : AddrMode<5>;
97def AddrMode6 : AddrMode<6>;
98def AddrModeT1_1 : AddrMode<7>;
99def AddrModeT1_2 : AddrMode<8>;
100def AddrModeT1_4 : AddrMode<9>;
101def AddrModeT1_s : AddrMode<10>;
102def AddrModeT2_i12 : AddrMode<11>;
103def AddrModeT2_i8 : AddrMode<12>;
104def AddrModeT2_so : AddrMode<13>;
105def AddrModeT2_pc : AddrMode<14>;
Bob Wilson8b024a52009-07-01 23:16:05 +0000106def AddrModeT2_i8s4 : AddrMode<15>;
Jim Grosbach3e556122010-10-26 22:37:02 +0000107def AddrMode_i12 : AddrMode<16>;
Evan Cheng055b0312009-06-29 07:51:04 +0000108
109// Instruction size.
110class SizeFlagVal<bits<3> val> {
111 bits<3> Value = val;
112}
113def SizeInvalid : SizeFlagVal<0>; // Unset.
114def SizeSpecial : SizeFlagVal<1>; // Pseudo or special.
115def Size8Bytes : SizeFlagVal<2>;
116def Size4Bytes : SizeFlagVal<3>;
117def Size2Bytes : SizeFlagVal<4>;
118
119// Load / store index mode.
120class IndexMode<bits<2> val> {
121 bits<2> Value = val;
122}
123def IndexModeNone : IndexMode<0>;
124def IndexModePre : IndexMode<1>;
125def IndexModePost : IndexMode<2>;
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000126def IndexModeUpd : IndexMode<3>;
Evan Cheng055b0312009-06-29 07:51:04 +0000127
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000128// Instruction execution domain.
129class Domain<bits<2> val> {
130 bits<2> Value = val;
131}
132def GenericDomain : Domain<0>;
133def VFPDomain : Domain<1>; // Instructions in VFP domain only
134def NeonDomain : Domain<2>; // Instructions in Neon domain only
135def VFPNeonDomain : Domain<3>; // Instructions in both VFP & Neon domains
136
Evan Cheng055b0312009-06-29 07:51:04 +0000137//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000138
Evan Cheng446c4282009-07-11 06:43:01 +0000139// ARM special operands.
140//
141
Daniel Dunbar8462b302010-08-11 06:36:53 +0000142def CondCodeOperand : AsmOperandClass {
143 let Name = "CondCode";
144 let SuperClasses = [];
145}
146
Evan Cheng446c4282009-07-11 06:43:01 +0000147// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
148// register whose default is 0 (no register).
149def pred : PredicateOperand<OtherVT, (ops i32imm, CCR),
150 (ops (i32 14), (i32 zero_reg))> {
151 let PrintMethod = "printPredicateOperand";
Daniel Dunbar8462b302010-08-11 06:36:53 +0000152 let ParserMatchClass = CondCodeOperand;
Evan Cheng446c4282009-07-11 06:43:01 +0000153}
154
155// Conditional code result for instructions whose 's' bit is set, e.g. subs.
156def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000157 let EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000158 let PrintMethod = "printSBitModifierOperand";
159}
160
161// Same as cc_out except it defaults to setting CPSR.
162def s_cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 CPSR))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000163 let EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000164 let PrintMethod = "printSBitModifierOperand";
165}
166
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000167// ARM special operands for disassembly only.
168//
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000169def setend_op : Operand<i32> {
170 let PrintMethod = "printSetendOperand";
171}
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000172
173def cps_opt : Operand<i32> {
174 let PrintMethod = "printCPSOptionOperand";
175}
176
177def msr_mask : Operand<i32> {
178 let PrintMethod = "printMSRMaskOperand";
179}
180
181// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
182// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
183def neg_zero : Operand<i32> {
184 let PrintMethod = "printNegZeroOperand";
185}
186
Evan Cheng446c4282009-07-11 06:43:01 +0000187//===----------------------------------------------------------------------===//
188
Evan Cheng37f25d92008-08-28 23:39:26 +0000189// ARM Instruction templates.
190//
191
Johnny Chend68e1192009-12-15 17:24:14 +0000192class InstTemplate<AddrMode am, SizeFlagVal sz, IndexMode im,
193 Format f, Domain d, string cstr, InstrItinClass itin>
Evan Cheng37f25d92008-08-28 23:39:26 +0000194 : Instruction {
195 let Namespace = "ARM";
196
Evan Cheng37f25d92008-08-28 23:39:26 +0000197 AddrMode AM = am;
Evan Cheng37f25d92008-08-28 23:39:26 +0000198 SizeFlagVal SZ = sz;
Evan Cheng37f25d92008-08-28 23:39:26 +0000199 IndexMode IM = im;
200 bits<2> IndexModeBits = IM.Value;
Evan Cheng37f25d92008-08-28 23:39:26 +0000201 Format F = f;
Bob Wilson89ef7b72010-03-17 21:13:43 +0000202 bits<6> Form = F.Value;
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000203 Domain D = d;
Evan Chengedda31c2008-11-05 18:35:52 +0000204 bit isUnaryDataProc = 0;
Evan Cheng34a0fa32009-07-08 01:46:35 +0000205 bit canXformTo16Bit = 0;
Chris Lattner150d20e2010-10-31 19:22:57 +0000206
207 // If this is a pseudo instruction, mark it isCodeGenOnly.
208 let isCodeGenOnly = !eq(!cast<string>(f), "Pseudo");
Bob Wilson01135592010-03-23 17:23:59 +0000209
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000210 // The layout of TSFlags should be kept in sync with ARMBaseInstrInfo.h.
Jim Grosbachd86609f2010-10-05 18:14:55 +0000211 let TSFlags{4-0} = AM.Value;
212 let TSFlags{7-5} = SZ.Value;
213 let TSFlags{9-8} = IndexModeBits;
214 let TSFlags{15-10} = Form;
215 let TSFlags{16} = isUnaryDataProc;
216 let TSFlags{17} = canXformTo16Bit;
217 let TSFlags{19-18} = D.Value;
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000218
Evan Cheng37f25d92008-08-28 23:39:26 +0000219 let Constraints = cstr;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000220 let Itinerary = itin;
Evan Cheng37f25d92008-08-28 23:39:26 +0000221}
222
Johnny Chend68e1192009-12-15 17:24:14 +0000223class Encoding {
224 field bits<32> Inst;
225}
226
227class InstARM<AddrMode am, SizeFlagVal sz, IndexMode im,
228 Format f, Domain d, string cstr, InstrItinClass itin>
229 : InstTemplate<am, sz, im, f, d, cstr, itin>, Encoding;
230
231// This Encoding-less class is used by Thumb1 to specify the encoding bits later
232// on by adding flavors to specific instructions.
233class InstThumb<AddrMode am, SizeFlagVal sz, IndexMode im,
234 Format f, Domain d, string cstr, InstrItinClass itin>
235 : InstTemplate<am, sz, im, f, d, cstr, itin>;
236
Jim Grosbach99594eb2010-11-18 01:38:26 +0000237class PseudoInst<dag oops, dag iops, InstrItinClass itin, list<dag> pattern>
Jim Grosbachc6961f12010-11-18 01:20:48 +0000238 // FIXME: This really should derive from InstTemplate instead, as pseudos
239 // don't need encoding information. TableGen doesn't like that
240 // currently. Need to figure out why and fix it.
Bob Wilson01135592010-03-23 17:23:59 +0000241 : InstARM<AddrModeNone, SizeSpecial, IndexModeNone, Pseudo, GenericDomain,
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000242 "", itin> {
Evan Cheng37f25d92008-08-28 23:39:26 +0000243 let OutOperandList = oops;
244 let InOperandList = iops;
Evan Cheng37f25d92008-08-28 23:39:26 +0000245 let Pattern = pattern;
246}
247
Jim Grosbach53694262010-11-18 01:15:56 +0000248// PseudoInst that's ARM-mode only.
249class ARMPseudoInst<dag oops, dag iops, InstrItinClass itin,
Jim Grosbach99594eb2010-11-18 01:38:26 +0000250 list<dag> pattern>
251 : PseudoInst<oops, iops, itin, pattern> {
Jim Grosbach53694262010-11-18 01:15:56 +0000252 list<Predicate> Predicates = [IsARM];
253}
254
255
Evan Cheng37f25d92008-08-28 23:39:26 +0000256// Almost all ARM instructions are predicable.
Evan Chengd87293c2008-11-06 08:47:38 +0000257class I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000258 IndexMode im, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000259 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000260 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000261 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000262 bits<4> p;
263 let Inst{31-28} = p;
Evan Cheng37f25d92008-08-28 23:39:26 +0000264 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000265 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000266 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000267 let Pattern = pattern;
268 list<Predicate> Predicates = [IsARM];
269}
Bill Wendlingda2ae632010-08-31 07:50:46 +0000270
Jim Grosbachf6b28622009-12-14 18:31:20 +0000271// A few are not predicable
272class InoP<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000273 IndexMode im, Format f, InstrItinClass itin,
274 string opc, string asm, string cstr,
275 list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000276 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
277 let OutOperandList = oops;
278 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000279 let AsmString = !strconcat(opc, asm);
Jim Grosbachf6b28622009-12-14 18:31:20 +0000280 let Pattern = pattern;
281 let isPredicable = 0;
282 list<Predicate> Predicates = [IsARM];
283}
Evan Cheng37f25d92008-08-28 23:39:26 +0000284
Bill Wendling4822bce2010-08-30 01:47:35 +0000285// Same as I except it can optionally modify CPSR. Note it's modeled as an input
286// operand since by default it's a zero register. It will become an implicit def
287// once it's "flipped".
Evan Chengd87293c2008-11-06 08:47:38 +0000288class sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000289 IndexMode im, Format f, InstrItinClass itin,
290 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000291 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000292 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000293 bits<4> p; // Predicate operand
Jim Grosbach08bd5492010-10-12 23:00:24 +0000294 bits<1> s; // condition-code set flag ('1' if the insn should set the flags)
Jim Grosbach62547262010-10-11 18:51:51 +0000295 let Inst{31-28} = p;
Jim Grosbach08bd5492010-10-12 23:00:24 +0000296 let Inst{20} = s;
Jim Grosbach62547262010-10-11 18:51:51 +0000297
Evan Cheng37f25d92008-08-28 23:39:26 +0000298 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000299 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Bob Wilsoncfbece52010-10-15 03:23:44 +0000300 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000301 let Pattern = pattern;
302 list<Predicate> Predicates = [IsARM];
303}
304
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000305// Special cases
Evan Chengd87293c2008-11-06 08:47:38 +0000306class XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000307 IndexMode im, Format f, InstrItinClass itin,
308 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000309 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000310 let OutOperandList = oops;
311 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000312 let AsmString = asm;
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000313 let Pattern = pattern;
314 list<Predicate> Predicates = [IsARM];
315}
316
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000317class AI<dag oops, dag iops, Format f, InstrItinClass itin,
318 string opc, string asm, list<dag> pattern>
319 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
320 opc, asm, "", pattern>;
321class AsI<dag oops, dag iops, Format f, InstrItinClass itin,
322 string opc, string asm, list<dag> pattern>
323 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
324 opc, asm, "", pattern>;
325class AXI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000326 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000327 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng97f48c32008-11-06 22:15:19 +0000328 asm, "", pattern>;
Jim Grosbachf6b28622009-12-14 18:31:20 +0000329class AInoP<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +0000330 string opc, string asm, list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000331 : InoP<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Bob Wilson01135592010-03-23 17:23:59 +0000332 opc, asm, "", pattern>;
Evan Cheng3aac7882008-09-01 08:25:56 +0000333
334// Ctrl flow instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000335class ABI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
336 string opc, string asm, list<dag> pattern>
337 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
338 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000339 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000340}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000341class ABXI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
342 string asm, list<dag> pattern>
343 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
344 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000345 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000346}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000347class ABXIx2<dag oops, dag iops, InstrItinClass itin,
348 string asm, list<dag> pattern>
Xerxes Ranby99ccffe2010-07-22 17:28:34 +0000349 : XI<oops, iops, AddrModeNone, Size8Bytes, IndexModeNone, Pseudo, itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000350 asm, "", pattern>;
Evan Cheng3aac7882008-09-01 08:25:56 +0000351
352// BR_JT instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000353class JTI<dag oops, dag iops, InstrItinClass itin,
354 string asm, list<dag> pattern>
355 : XI<oops, iops, AddrModeNone, SizeSpecial, IndexModeNone, BrMiscFrm, itin,
Evan Cheng4df60f52008-11-07 09:06:08 +0000356 asm, "", pattern>;
Evan Cheng0d14fc82008-09-01 01:51:14 +0000357
Jim Grosbach5278eb82009-12-11 01:42:04 +0000358// Atomic load/store instructions
Jim Grosbach5278eb82009-12-11 01:42:04 +0000359class AIldrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
360 string opc, string asm, list<dag> pattern>
361 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
362 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000363 bits<4> Rt;
364 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000365 let Inst{27-23} = 0b00011;
366 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000367 let Inst{20} = 1;
Jim Grosbach86875a22010-10-29 19:58:57 +0000368 let Inst{19-16} = Rn;
369 let Inst{15-12} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000370 let Inst{11-0} = 0b111110011111;
371}
372class AIstrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
373 string opc, string asm, list<dag> pattern>
374 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
375 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000376 bits<4> Rd;
377 bits<4> Rt;
378 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000379 let Inst{27-23} = 0b00011;
380 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000381 let Inst{20} = 0;
Jim Grosbach86875a22010-10-29 19:58:57 +0000382 let Inst{19-16} = Rn;
383 let Inst{15-12} = Rd;
Johnny Chen0291d7e2009-12-11 19:37:26 +0000384 let Inst{11-4} = 0b11111001;
Jim Grosbach86875a22010-10-29 19:58:57 +0000385 let Inst{3-0} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000386}
Jim Grosbachf32ecc62010-10-29 20:21:36 +0000387class AIswp<bit b, dag oops, dag iops, string opc, list<dag> pattern>
388 : AI<oops, iops, MiscFrm, NoItinerary, opc, "\t$Rt, $Rt2, [$Rn]", pattern> {
389 bits<4> Rt;
390 bits<4> Rt2;
391 bits<4> Rn;
392 let Inst{27-23} = 0b00010;
393 let Inst{22} = b;
394 let Inst{21-20} = 0b00;
395 let Inst{19-16} = Rn;
396 let Inst{15-12} = Rt;
397 let Inst{11-4} = 0b00001001;
398 let Inst{3-0} = Rt2;
399}
Jim Grosbach5278eb82009-12-11 01:42:04 +0000400
Evan Cheng0d14fc82008-09-01 01:51:14 +0000401// addrmode1 instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000402class AI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
403 string opc, string asm, list<dag> pattern>
404 : I<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
405 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000406 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000407 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000408}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000409class AsI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
410 string opc, string asm, list<dag> pattern>
411 : sI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
412 opc, asm, "", pattern> {
413 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000414 let Inst{27-26} = 0b00;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000415}
416class AXI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000417 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000418 : XI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng612b79e2008-08-29 07:40:52 +0000419 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000420 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000421 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000422}
Bob Wilson01135592010-03-23 17:23:59 +0000423class AI1x2<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000424 string opc, string asm, list<dag> pattern>
425 : I<oops, iops, AddrMode1, Size8Bytes, IndexModeNone, f, itin,
426 opc, asm, "", pattern>;
Evan Cheng17222df2008-08-31 19:02:21 +0000427
Evan Cheng0d14fc82008-09-01 01:51:14 +0000428
Evan Cheng93912732008-09-01 01:27:33 +0000429// loads
Jim Grosbach3e556122010-10-26 22:37:02 +0000430
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000431// LDR/LDRB/STR/STRB
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000432class AIldst1<bits<3> op, bit isLd, bit isByte, dag oops, dag iops, AddrMode am,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000433 Format f, InstrItinClass itin, string opc, string asm,
434 list<dag> pattern>
Jim Grosbach3e556122010-10-26 22:37:02 +0000435 : I<oops, iops, am, Size4Bytes, IndexModeNone, f, itin, opc, asm,
436 "", pattern> {
437 let Inst{27-25} = op;
438 let Inst{24} = 1; // 24 == P
439 // 23 == U
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000440 let Inst{22} = isByte;
Jim Grosbach3e556122010-10-26 22:37:02 +0000441 let Inst{21} = 0; // 21 == W
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000442 let Inst{20} = isLd;
Jim Grosbach3e556122010-10-26 22:37:02 +0000443}
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000444// Indexed load/stores
445class AI2ldstidx<bit isLd, bit isByte, bit isPre, dag oops, dag iops,
446 IndexMode im, Format f, InstrItinClass itin, string opc,
447 string asm, string cstr, list<dag> pattern>
448 : I<oops, iops, AddrMode2, Size4Bytes, im, f, itin,
449 opc, asm, cstr, pattern> {
Jim Grosbach99f53d12010-11-15 20:47:07 +0000450 bits<4> Rt;
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000451 let Inst{27-26} = 0b01;
452 let Inst{24} = isPre; // P bit
453 let Inst{22} = isByte; // B bit
454 let Inst{21} = isPre; // W bit
455 let Inst{20} = isLd; // L bit
Jim Grosbach99f53d12010-11-15 20:47:07 +0000456 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000457}
458
Bob Wilson01135592010-03-23 17:23:59 +0000459class AXI2ldw<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000460 string asm, list<dag> pattern>
461 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000462 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000463 let Inst{20} = 1; // L bit
464 let Inst{21} = 0; // W bit
465 let Inst{22} = 0; // B bit
466 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000467 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000468}
Bob Wilson01135592010-03-23 17:23:59 +0000469class AXI2ldb<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000470 string asm, list<dag> pattern>
471 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000472 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000473 let Inst{20} = 1; // L bit
474 let Inst{21} = 0; // W bit
475 let Inst{22} = 1; // B bit
476 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000477 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000478}
Evan Cheng17222df2008-08-31 19:02:21 +0000479
Evan Cheng93912732008-09-01 01:27:33 +0000480// stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000481class AXI2stw<dag oops, dag iops, Format f, InstrItinClass itin,
482 string asm, list<dag> pattern>
483 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000484 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000485 let Inst{20} = 0; // L bit
486 let Inst{21} = 0; // W bit
487 let Inst{22} = 0; // B bit
488 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000489 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000490}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000491class AXI2stb<dag oops, dag iops, Format f, InstrItinClass itin,
492 string asm, list<dag> pattern>
493 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000494 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000495 let Inst{20} = 0; // L bit
496 let Inst{21} = 0; // W bit
497 let Inst{22} = 1; // B bit
498 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000499 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000500}
Evan Cheng93912732008-09-01 01:27:33 +0000501
Evan Cheng0d14fc82008-09-01 01:51:14 +0000502// addrmode3 instructions
Bob Wilson01135592010-03-23 17:23:59 +0000503class AI3<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000504 string opc, string asm, list<dag> pattern>
505 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
506 opc, asm, "", pattern>;
507class AXI3<dag oops, dag iops, Format f, InstrItinClass itin,
508 string asm, list<dag> pattern>
509 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
510 asm, "", pattern>;
Evan Cheng0d14fc82008-09-01 01:51:14 +0000511
Jim Grosbach160f8f02010-11-18 00:46:58 +0000512
513class AI3ld<bits<4> op, dag oops, dag iops, Format f, InstrItinClass itin,
514 string opc, string asm, list<dag> pattern>
515 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
516 opc, asm, "", pattern> {
517 bits<14> addr;
518 bits<4> Rt;
519 let Inst{27-25} = 0b000;
520 let Inst{24} = 1; // P bit
521 let Inst{23} = addr{8}; // U bit
522 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
523 let Inst{21} = 0; // W bit
524 let Inst{20} = 1; // L bit
525 let Inst{19-16} = addr{12-9}; // Rn
526 let Inst{15-12} = Rt; // Rt
527 let Inst{11-8} = addr{7-4}; // imm7_4/zero
528 let Inst{7-4} = op;
529 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
530}
Evan Cheng840917b2008-09-01 07:00:14 +0000531// loads
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000532class AI3ldd<dag oops, dag iops, Format f, InstrItinClass itin,
533 string opc, string asm, list<dag> pattern>
534 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
535 opc, asm, "", pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000536 let Inst{4} = 1;
537 let Inst{5} = 0; // H bit
538 let Inst{6} = 1; // S bit
539 let Inst{7} = 1;
540 let Inst{20} = 0; // L bit
541 let Inst{21} = 0; // W bit
542 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000543 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000544}
545
546// stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000547class AI3sth<dag oops, dag iops, Format f, InstrItinClass itin,
548 string opc, string asm, list<dag> pattern>
549 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
550 opc, asm, "", pattern> {
Jim Grosbach570a9222010-11-11 01:09:40 +0000551 bits<14> addr;
552 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000553 let Inst{27-25} = 0b000;
Jim Grosbach570a9222010-11-11 01:09:40 +0000554 let Inst{24} = 1; // P bit
555 let Inst{23} = addr{8}; // U bit
556 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
557 let Inst{21} = 0; // W bit
558 let Inst{20} = 0; // L bit
559 let Inst{19-16} = addr{12-9}; // Rn
560 let Inst{15-12} = Rt; // Rt
561 let Inst{11-8} = addr{7-4}; // imm7_4/zero
562 let Inst{7-4} = 0b1011;
563 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000564}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000565class AXI3sth<dag oops, dag iops, Format f, InstrItinClass itin,
566 string asm, list<dag> pattern>
567 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000568 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000569 let Inst{4} = 1;
570 let Inst{5} = 1; // H bit
571 let Inst{6} = 0; // S bit
572 let Inst{7} = 1;
573 let Inst{20} = 0; // L bit
574 let Inst{21} = 0; // W bit
575 let Inst{24} = 1; // P bit
576}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000577class AI3std<dag oops, dag iops, Format f, InstrItinClass itin,
578 string opc, string asm, list<dag> pattern>
579 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
580 opc, asm, "", pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000581 let Inst{4} = 1;
582 let Inst{5} = 1; // H bit
583 let Inst{6} = 1; // S bit
584 let Inst{7} = 1;
585 let Inst{20} = 0; // L bit
586 let Inst{21} = 0; // W bit
587 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000588 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000589}
590
591// Pre-indexed loads
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000592class AI3ldhpr<dag oops, dag iops, Format f, InstrItinClass itin,
593 string opc, string asm, string cstr, list<dag> pattern>
594 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
595 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000596 let Inst{4} = 1;
597 let Inst{5} = 1; // H bit
598 let Inst{6} = 0; // S bit
599 let Inst{7} = 1;
600 let Inst{20} = 1; // L bit
601 let Inst{21} = 1; // W bit
602 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000603 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000604}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000605class AI3ldshpr<dag oops, dag iops, Format f, InstrItinClass itin,
606 string opc, string asm, string cstr, list<dag> pattern>
607 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
608 opc, asm, cstr, pattern> {
Jim Grosbach928f3322010-11-11 01:55:59 +0000609 bits<14> addr;
610 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000611 let Inst{27-25} = 0b000;
Jim Grosbach928f3322010-11-11 01:55:59 +0000612 let Inst{24} = 1; // P bit
613 let Inst{23} = addr{8}; // U bit
614 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
615 let Inst{21} = 1; // W bit
616 let Inst{20} = 1; // L bit
617 let Inst{19-16} = addr{12-9}; // Rn
618 let Inst{15-12} = Rt; // Rt
619 let Inst{11-8} = addr{7-4}; // imm7_4/zero
620 let Inst{7-4} = 0b1111;
621 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000622}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000623class AI3ldsbpr<dag oops, dag iops, Format f, InstrItinClass itin,
624 string opc, string asm, string cstr, list<dag> pattern>
625 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
626 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000627 let Inst{4} = 1;
628 let Inst{5} = 0; // H bit
629 let Inst{6} = 1; // S bit
630 let Inst{7} = 1;
631 let Inst{20} = 1; // L bit
632 let Inst{21} = 1; // W bit
633 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000634 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000635}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000636class AI3lddpr<dag oops, dag iops, Format f, InstrItinClass itin,
637 string opc, string asm, string cstr, list<dag> pattern>
638 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
639 opc, asm, cstr, pattern> {
640 let Inst{4} = 1;
641 let Inst{5} = 0; // H bit
642 let Inst{6} = 1; // S bit
643 let Inst{7} = 1;
644 let Inst{20} = 0; // L bit
645 let Inst{21} = 1; // W bit
646 let Inst{24} = 1; // P bit
647 let Inst{27-25} = 0b000;
648}
649
Evan Cheng840917b2008-09-01 07:00:14 +0000650
651// Pre-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000652class AI3sthpr<dag oops, dag iops, Format f, InstrItinClass itin,
653 string opc, string asm, string cstr, list<dag> pattern>
654 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
655 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000656 let Inst{4} = 1;
657 let Inst{5} = 1; // H bit
658 let Inst{6} = 0; // S bit
659 let Inst{7} = 1;
660 let Inst{20} = 0; // L bit
661 let Inst{21} = 1; // W bit
662 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000663 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000664}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000665class AI3stdpr<dag oops, dag iops, Format f, InstrItinClass itin,
666 string opc, string asm, string cstr, list<dag> pattern>
667 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
668 opc, asm, cstr, pattern> {
669 let Inst{4} = 1;
670 let Inst{5} = 1; // H bit
671 let Inst{6} = 1; // S bit
672 let Inst{7} = 1;
673 let Inst{20} = 0; // L bit
674 let Inst{21} = 1; // W bit
675 let Inst{24} = 1; // P bit
676 let Inst{27-25} = 0b000;
677}
Evan Cheng840917b2008-09-01 07:00:14 +0000678
679// Post-indexed loads
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000680class AI3ldhpo<dag oops, dag iops, Format f, InstrItinClass itin,
681 string opc, string asm, string cstr, list<dag> pattern>
682 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
683 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000684 let Inst{4} = 1;
685 let Inst{5} = 1; // H bit
686 let Inst{6} = 0; // S bit
687 let Inst{7} = 1;
688 let Inst{20} = 1; // L bit
Johnny Chenadb561d2010-02-18 03:27:42 +0000689 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000690 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000691 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000692}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000693class AI3ldshpo<dag oops, dag iops, Format f, InstrItinClass itin,
694 string opc, string asm, string cstr, list<dag> pattern>
695 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
696 opc, asm, cstr,pattern> {
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000697 bits<10> offset;
698 bits<4> Rt;
699 bits<4> Rn;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000700 let Inst{27-25} = 0b000;
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000701 let Inst{24} = 0; // P bit
702 let Inst{23} = offset{8}; // U bit
703 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
704 let Inst{21} = 0; // W bit
705 let Inst{20} = 1; // L bit
706 let Inst{19-16} = Rn; // Rn
707 let Inst{15-12} = Rt; // Rt
708 let Inst{11-8} = offset{7-4}; // imm7_4/zero
709 let Inst{7-4} = 0b1111;
710 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000711}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000712class AI3ldsbpo<dag oops, dag iops, Format f, InstrItinClass itin,
713 string opc, string asm, string cstr, list<dag> pattern>
714 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
715 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000716 let Inst{4} = 1;
717 let Inst{5} = 0; // H bit
718 let Inst{6} = 1; // S bit
719 let Inst{7} = 1;
720 let Inst{20} = 1; // L bit
Johnny Chenadb561d2010-02-18 03:27:42 +0000721 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000722 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000723 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000724}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000725class AI3lddpo<dag oops, dag iops, Format f, InstrItinClass itin,
726 string opc, string asm, string cstr, list<dag> pattern>
727 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
728 opc, asm, cstr, pattern> {
729 let Inst{4} = 1;
730 let Inst{5} = 0; // H bit
731 let Inst{6} = 1; // S bit
732 let Inst{7} = 1;
733 let Inst{20} = 0; // L bit
734 let Inst{21} = 0; // W bit
735 let Inst{24} = 0; // P bit
736 let Inst{27-25} = 0b000;
737}
Evan Cheng840917b2008-09-01 07:00:14 +0000738
739// Post-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000740class AI3sthpo<dag oops, dag iops, Format f, InstrItinClass itin,
741 string opc, string asm, string cstr, list<dag> pattern>
742 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
743 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000744 let Inst{4} = 1;
745 let Inst{5} = 1; // H bit
746 let Inst{6} = 0; // S bit
747 let Inst{7} = 1;
748 let Inst{20} = 0; // L bit
Johnny Chenad4df4c2010-03-01 19:22:00 +0000749 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000750 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000751 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000752}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000753class AI3stdpo<dag oops, dag iops, Format f, InstrItinClass itin,
754 string opc, string asm, string cstr, list<dag> pattern>
755 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
756 opc, asm, cstr, pattern> {
757 let Inst{4} = 1;
758 let Inst{5} = 1; // H bit
759 let Inst{6} = 1; // S bit
760 let Inst{7} = 1;
761 let Inst{20} = 0; // L bit
762 let Inst{21} = 0; // W bit
763 let Inst{24} = 0; // P bit
764 let Inst{27-25} = 0b000;
765}
Evan Cheng840917b2008-09-01 07:00:14 +0000766
Evan Cheng0d14fc82008-09-01 01:51:14 +0000767// addrmode4 instructions
Bill Wendling6c470b82010-11-13 09:09:38 +0000768class AXI4<dag oops, dag iops, IndexMode im, Format f, InstrItinClass itin,
769 string asm, string cstr, list<dag> pattern>
770 : XI<oops, iops, AddrMode4, Size4Bytes, im, f, itin, asm, cstr, pattern> {
771 bits<4> p;
772 bits<16> regs;
773 bits<4> Rn;
774 let Inst{31-28} = p;
775 let Inst{27-25} = 0b100;
776 let Inst{22} = 0; // S bit
777 let Inst{19-16} = Rn;
778 let Inst{15-0} = regs;
779}
Evan Cheng37f25d92008-08-28 23:39:26 +0000780
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000781// Unsigned multiply, multiply-accumulate instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000782class AMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
783 string opc, string asm, list<dag> pattern>
784 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
785 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000786 let Inst{7-4} = 0b1001;
Evan Chengfbc9d412008-11-06 01:21:28 +0000787 let Inst{20} = 0; // S bit
Evan Chengd87293c2008-11-06 08:47:38 +0000788 let Inst{27-21} = opcod;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000789}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000790class AsMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
791 string opc, string asm, list<dag> pattern>
792 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
793 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000794 let Inst{7-4} = 0b1001;
Evan Chengd87293c2008-11-06 08:47:38 +0000795 let Inst{27-21} = opcod;
Evan Chengfbc9d412008-11-06 01:21:28 +0000796}
797
798// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000799class AMul2I<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
800 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000801 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
802 opc, asm, "", pattern> {
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000803 bits<4> Rd;
804 bits<4> Rn;
805 bits<4> Rm;
806 let Inst{7-4} = opc7_4;
Evan Chengfbc9d412008-11-06 01:21:28 +0000807 let Inst{20} = 1;
Evan Chengd87293c2008-11-06 08:47:38 +0000808 let Inst{27-21} = opcod;
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000809 let Inst{19-16} = Rd;
810 let Inst{11-8} = Rm;
811 let Inst{3-0} = Rn;
812}
813// MSW multiple w/ Ra operand
814class AMul2Ia<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
815 InstrItinClass itin, string opc, string asm, list<dag> pattern>
816 : AMul2I<opcod, opc7_4, oops, iops, itin, opc, asm, pattern> {
817 bits<4> Ra;
818 let Inst{15-12} = Ra;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000819}
Evan Cheng37f25d92008-08-28 23:39:26 +0000820
Evan Chengeb4f52e2008-11-06 03:35:07 +0000821// SMUL<x><y> / SMULW<y> / SMLA<x><y> / SMLAW<x><y>
Jim Grosbach3870b752010-10-22 18:35:16 +0000822class AMulxyIbase<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
Jim Grosbach929a7052010-10-22 17:42:06 +0000823 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000824 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
825 opc, asm, "", pattern> {
Jim Grosbach3870b752010-10-22 18:35:16 +0000826 bits<4> Rn;
827 bits<4> Rm;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000828 let Inst{4} = 0;
829 let Inst{7} = 1;
830 let Inst{20} = 0;
Evan Chengd87293c2008-11-06 08:47:38 +0000831 let Inst{27-21} = opcod;
Jim Grosbach929a7052010-10-22 17:42:06 +0000832 let Inst{6-5} = bit6_5;
Jim Grosbach3870b752010-10-22 18:35:16 +0000833 let Inst{11-8} = Rm;
834 let Inst{3-0} = Rn;
835}
836class AMulxyI<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
837 InstrItinClass itin, string opc, string asm, list<dag> pattern>
838 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
839 bits<4> Rd;
840 let Inst{19-16} = Rd;
841}
842
843// AMulxyI with Ra operand
844class AMulxyIa<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
845 InstrItinClass itin, string opc, string asm, list<dag> pattern>
846 : AMulxyI<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
847 bits<4> Ra;
848 let Inst{15-12} = Ra;
849}
850// SMLAL*
851class AMulxyI64<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
852 InstrItinClass itin, string opc, string asm, list<dag> pattern>
853 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
854 bits<4> RdLo;
855 bits<4> RdHi;
856 let Inst{19-16} = RdHi;
857 let Inst{15-12} = RdLo;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000858}
859
Evan Cheng97f48c32008-11-06 22:15:19 +0000860// Extend instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000861class AExtI<bits<8> opcod, dag oops, dag iops, InstrItinClass itin,
862 string opc, string asm, list<dag> pattern>
863 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ExtFrm, itin,
864 opc, asm, "", pattern> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000865 // All AExtI instructions have Rd and Rm register operands.
866 bits<4> Rd;
867 bits<4> Rm;
868 let Inst{15-12} = Rd;
869 let Inst{3-0} = Rm;
Evan Cheng97f48c32008-11-06 22:15:19 +0000870 let Inst{7-4} = 0b0111;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000871 let Inst{9-8} = 0b00;
Evan Cheng97f48c32008-11-06 22:15:19 +0000872 let Inst{27-20} = opcod;
873}
874
Evan Cheng8b59db32008-11-07 01:41:35 +0000875// Misc Arithmetic instructions.
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000876class AMiscA1I<bits<8> opcod, bits<4> opc7_4, dag oops, dag iops,
877 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000878 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
879 opc, asm, "", pattern> {
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000880 bits<4> Rd;
881 bits<4> Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +0000882 let Inst{27-20} = opcod;
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000883 let Inst{19-16} = 0b1111;
884 let Inst{15-12} = Rd;
885 let Inst{11-8} = 0b1111;
886 let Inst{7-4} = opc7_4;
887 let Inst{3-0} = Rm;
888}
889
890// PKH instructions
891class APKHI<bits<8> opcod, bit tb, dag oops, dag iops, InstrItinClass itin,
892 string opc, string asm, list<dag> pattern>
893 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
894 opc, asm, "", pattern> {
895 bits<4> Rd;
896 bits<4> Rn;
897 bits<4> Rm;
898 bits<8> sh;
899 let Inst{27-20} = opcod;
900 let Inst{19-16} = Rn;
901 let Inst{15-12} = Rd;
902 let Inst{11-7} = sh{7-3};
903 let Inst{6} = tb;
904 let Inst{5-4} = 0b01;
905 let Inst{3-0} = Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +0000906}
907
Evan Cheng37f25d92008-08-28 23:39:26 +0000908//===----------------------------------------------------------------------===//
909
910// ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode.
911class ARMPat<dag pattern, dag result> : Pat<pattern, result> {
912 list<Predicate> Predicates = [IsARM];
913}
914class ARMV5TEPat<dag pattern, dag result> : Pat<pattern, result> {
915 list<Predicate> Predicates = [IsARM, HasV5TE];
916}
917class ARMV6Pat<dag pattern, dag result> : Pat<pattern, result> {
918 list<Predicate> Predicates = [IsARM, HasV6];
919}
Evan Cheng13096642008-08-29 06:41:12 +0000920
921//===----------------------------------------------------------------------===//
922//
923// Thumb Instruction Format Definitions.
924//
925
Evan Cheng13096642008-08-29 06:41:12 +0000926// TI - Thumb instruction.
927
Evan Cheng446c4282009-07-11 06:43:01 +0000928class ThumbI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000929 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000930 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000931 let OutOperandList = oops;
932 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000933 let AsmString = asm;
Evan Cheng13096642008-08-29 06:41:12 +0000934 let Pattern = pattern;
935 list<Predicate> Predicates = [IsThumb];
936}
937
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000938class TI<dag oops, dag iops, InstrItinClass itin, string asm, list<dag> pattern>
939 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +0000940
Evan Cheng35d6c412009-08-04 23:47:55 +0000941// Two-address instructions
Bob Wilson01135592010-03-23 17:23:59 +0000942class TIt<dag oops, dag iops, InstrItinClass itin, string asm,
943 list<dag> pattern>
944 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "$lhs = $dst",
945 pattern>;
Evan Cheng35d6c412009-08-04 23:47:55 +0000946
Johnny Chend68e1192009-12-15 17:24:14 +0000947// tBL, tBX 32-bit instructions
948class TIx2<bits<5> opcod1, bits<2> opcod2, bit opcod3,
Bob Wilson01135592010-03-23 17:23:59 +0000949 dag oops, dag iops, InstrItinClass itin, string asm,
950 list<dag> pattern>
951 : ThumbI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>,
952 Encoding {
Johnny Chend68e1192009-12-15 17:24:14 +0000953 let Inst{31-27} = opcod1;
954 let Inst{15-14} = opcod2;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000955 let Inst{12} = opcod3;
Johnny Chend68e1192009-12-15 17:24:14 +0000956}
Evan Cheng13096642008-08-29 06:41:12 +0000957
958// BR_JT instructions
Bob Wilson01135592010-03-23 17:23:59 +0000959class TJTI<dag oops, dag iops, InstrItinClass itin, string asm,
960 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000961 : ThumbI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +0000962
Evan Cheng09c39fc2009-06-23 19:38:13 +0000963// Thumb1 only
Evan Cheng446c4282009-07-11 06:43:01 +0000964class Thumb1I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000965 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000966 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000967 let OutOperandList = oops;
968 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000969 let AsmString = asm;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000970 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000971 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng09c39fc2009-06-23 19:38:13 +0000972}
973
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000974class T1I<dag oops, dag iops, InstrItinClass itin,
975 string asm, list<dag> pattern>
976 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
977class T1Ix2<dag oops, dag iops, InstrItinClass itin,
978 string asm, list<dag> pattern>
979 : Thumb1I<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
980class T1JTI<dag oops, dag iops, InstrItinClass itin,
981 string asm, list<dag> pattern>
Johnny Chenbbc71b22009-12-16 02:32:54 +0000982 : Thumb1I<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000983
984// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000985class T1It<dag oops, dag iops, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000986 string asm, string cstr, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +0000987 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000988 asm, cstr, pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000989
990// Thumb1 instruction that can either be predicated or set CPSR.
991class Thumb1sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000992 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +0000993 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000994 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Chris Lattnerb7d52262010-03-18 21:06:54 +0000995 let OutOperandList = !con(oops, (outs s_cc_out:$s));
996 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000997 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +0000998 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000999 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +00001000}
1001
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001002class T1sI<dag oops, dag iops, InstrItinClass itin,
1003 string opc, string asm, list<dag> pattern>
1004 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001005
1006// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001007class T1sIt<dag oops, dag iops, InstrItinClass itin,
1008 string opc, string asm, list<dag> pattern>
1009 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001010 "$lhs = $dst", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001011
1012// Thumb1 instruction that can be predicated.
1013class Thumb1pI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001014 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +00001015 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001016 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +00001017 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001018 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001019 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +00001020 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001021 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +00001022}
1023
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001024class T1pI<dag oops, dag iops, InstrItinClass itin,
1025 string opc, string asm, list<dag> pattern>
1026 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001027
1028// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001029class T1pIt<dag oops, dag iops, InstrItinClass itin,
1030 string opc, string asm, list<dag> pattern>
1031 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001032 "$lhs = $dst", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001033
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001034class T1pI1<dag oops, dag iops, InstrItinClass itin,
1035 string opc, string asm, list<dag> pattern>
1036 : Thumb1pI<oops, iops, AddrModeT1_1, Size2Bytes, itin, opc, asm, "", pattern>;
1037class T1pI2<dag oops, dag iops, InstrItinClass itin,
1038 string opc, string asm, list<dag> pattern>
1039 : Thumb1pI<oops, iops, AddrModeT1_2, Size2Bytes, itin, opc, asm, "", pattern>;
1040class T1pI4<dag oops, dag iops, InstrItinClass itin,
1041 string opc, string asm, list<dag> pattern>
1042 : Thumb1pI<oops, iops, AddrModeT1_4, Size2Bytes, itin, opc, asm, "", pattern>;
Bob Wilson01135592010-03-23 17:23:59 +00001043class T1pIs<dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001044 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1045 : Thumb1pI<oops, iops, AddrModeT1_s, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +00001046
Johnny Chenbbc71b22009-12-16 02:32:54 +00001047class Encoding16 : Encoding {
1048 let Inst{31-16} = 0x0000;
1049}
1050
Johnny Chend68e1192009-12-15 17:24:14 +00001051// A6.2 16-bit Thumb instruction encoding
Johnny Chenbbc71b22009-12-16 02:32:54 +00001052class T1Encoding<bits<6> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001053 let Inst{15-10} = opcode;
1054}
1055
1056// A6.2.1 Shift (immediate), add, subtract, move, and compare encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001057class T1General<bits<5> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001058 let Inst{15-14} = 0b00;
1059 let Inst{13-9} = opcode;
1060}
1061
1062// A6.2.2 Data-processing encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001063class T1DataProcessing<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001064 let Inst{15-10} = 0b010000;
1065 let Inst{9-6} = opcode;
1066}
1067
1068// A6.2.3 Special data instructions and branch and exchange encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001069class T1Special<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001070 let Inst{15-10} = 0b010001;
Bill Wendling6bc105a2010-11-17 00:45:23 +00001071 let Inst{9-6} = opcode;
Johnny Chend68e1192009-12-15 17:24:14 +00001072}
1073
1074// A6.2.4 Load/store single data item encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001075class T1LoadStore<bits<4> opA, bits<3> opB> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001076 let Inst{15-12} = opA;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001077 let Inst{11-9} = opB;
Johnny Chend68e1192009-12-15 17:24:14 +00001078}
Bill Wendlingda2ae632010-08-31 07:50:46 +00001079class T1LdSt<bits<3> opB> : T1LoadStore<0b0101, opB>;
Johnny Chend68e1192009-12-15 17:24:14 +00001080class T1LdSt4Imm<bits<3> opB> : T1LoadStore<0b0110, opB>; // Immediate, 4 bytes
1081class T1LdSt1Imm<bits<3> opB> : T1LoadStore<0b0111, opB>; // Immediate, 1 byte
1082class T1LdSt2Imm<bits<3> opB> : T1LoadStore<0b1000, opB>; // Immediate, 2 bytes
Bill Wendlingda2ae632010-08-31 07:50:46 +00001083class T1LdStSP<bits<3> opB> : T1LoadStore<0b1001, opB>; // SP relative
Johnny Chend68e1192009-12-15 17:24:14 +00001084
1085// A6.2.5 Miscellaneous 16-bit instructions encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001086class T1Misc<bits<7> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001087 let Inst{15-12} = 0b1011;
1088 let Inst{11-5} = opcode;
1089}
1090
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001091// Thumb2I - Thumb2 instruction. Almost all Thumb2 instructions are predicable.
1092class Thumb2I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001093 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001094 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001095 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001096 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001097 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001098 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001099 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001100 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001101}
1102
Bill Wendlingda2ae632010-08-31 07:50:46 +00001103// Same as Thumb2I except it can optionally modify CPSR. Note it's modeled as an
1104// input operand since by default it's a zero register. It will become an
1105// implicit def once it's "flipped".
Jim Grosbach3a378662010-10-13 23:12:26 +00001106//
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001107// FIXME: This uses unified syntax so {s} comes before {p}. We should make it
1108// more consistent.
1109class Thumb2sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001110 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001111 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001112 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001113 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001114 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Chris Lattner78caacc2010-10-06 00:05:18 +00001115 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001116 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001117 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001118}
1119
1120// Special cases
1121class Thumb2XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001122 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001123 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001124 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001125 let OutOperandList = oops;
1126 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001127 let AsmString = asm;
Evan Chengf49810c2009-06-23 17:48:47 +00001128 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001129 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +00001130}
1131
Jim Grosbachd1228742009-12-01 18:10:36 +00001132class ThumbXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +00001133 InstrItinClass itin,
1134 string asm, string cstr, list<dag> pattern>
Jim Grosbachd1228742009-12-01 18:10:36 +00001135 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
1136 let OutOperandList = oops;
1137 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001138 let AsmString = asm;
Jim Grosbachd1228742009-12-01 18:10:36 +00001139 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001140 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Jim Grosbachd1228742009-12-01 18:10:36 +00001141}
1142
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001143class T2I<dag oops, dag iops, InstrItinClass itin,
1144 string opc, string asm, list<dag> pattern>
1145 : Thumb2I<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
1146class T2Ii12<dag oops, dag iops, InstrItinClass itin,
1147 string opc, string asm, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +00001148 : Thumb2I<oops, iops, AddrModeT2_i12, Size4Bytes, itin, opc, asm, "",pattern>;
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001149class T2Ii8<dag oops, dag iops, InstrItinClass itin,
1150 string opc, string asm, list<dag> pattern>
1151 : Thumb2I<oops, iops, AddrModeT2_i8, Size4Bytes, itin, opc, asm, "", pattern>;
1152class T2Iso<dag oops, dag iops, InstrItinClass itin,
1153 string opc, string asm, list<dag> pattern>
1154 : Thumb2I<oops, iops, AddrModeT2_so, Size4Bytes, itin, opc, asm, "", pattern>;
1155class T2Ipc<dag oops, dag iops, InstrItinClass itin,
1156 string opc, string asm, list<dag> pattern>
1157 : Thumb2I<oops, iops, AddrModeT2_pc, Size4Bytes, itin, opc, asm, "", pattern>;
Johnny Chend68e1192009-12-15 17:24:14 +00001158class T2Ii8s4<bit P, bit W, bit load, dag oops, dag iops, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001159 string opc, string asm, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001160 : Thumb2I<oops, iops, AddrModeT2_i8s4, Size4Bytes, itin, opc, asm, "",
1161 pattern> {
1162 let Inst{31-27} = 0b11101;
1163 let Inst{26-25} = 0b00;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001164 let Inst{24} = P;
1165 let Inst{23} = ?; // The U bit.
1166 let Inst{22} = 1;
1167 let Inst{21} = W;
1168 let Inst{20} = load;
Johnny Chend68e1192009-12-15 17:24:14 +00001169}
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001170
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001171class T2sI<dag oops, dag iops, InstrItinClass itin,
1172 string opc, string asm, list<dag> pattern>
1173 : Thumb2sI<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001174
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001175class T2XI<dag oops, dag iops, InstrItinClass itin,
1176 string asm, list<dag> pattern>
1177 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
1178class T2JTI<dag oops, dag iops, InstrItinClass itin,
1179 string asm, list<dag> pattern>
1180 : Thumb2XI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Chengf49810c2009-06-23 17:48:47 +00001181
Evan Cheng5adb66a2009-09-28 09:14:39 +00001182class T2Ix2<dag oops, dag iops, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001183 string opc, string asm, list<dag> pattern>
Evan Cheng5adb66a2009-09-28 09:14:39 +00001184 : Thumb2I<oops, iops, AddrModeNone, Size8Bytes, itin, opc, asm, "", pattern>;
1185
Bob Wilson815baeb2010-03-13 01:08:20 +00001186// Two-address instructions
1187class T2XIt<dag oops, dag iops, InstrItinClass itin,
1188 string asm, string cstr, list<dag> pattern>
1189 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, cstr, pattern>;
Evan Cheng5adb66a2009-09-28 09:14:39 +00001190
Evan Chenge88d5ce2009-07-02 07:28:31 +00001191// T2Iidxldst - Thumb2 indexed load / store instructions.
Johnny Chend68e1192009-12-15 17:24:14 +00001192class T2Iidxldst<bit signed, bits<2> opcod, bit load, bit pre,
1193 dag oops, dag iops,
1194 AddrMode am, IndexMode im, InstrItinClass itin,
Evan Chenge88d5ce2009-07-02 07:28:31 +00001195 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001196 : InstARM<am, Size4Bytes, im, ThumbFrm, GenericDomain, cstr, itin> {
Evan Chenge88d5ce2009-07-02 07:28:31 +00001197 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001198 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001199 let AsmString = !strconcat(opc, "${p}", asm);
Evan Chenge88d5ce2009-07-02 07:28:31 +00001200 let Pattern = pattern;
1201 list<Predicate> Predicates = [IsThumb2];
Johnny Chend68e1192009-12-15 17:24:14 +00001202 let Inst{31-27} = 0b11111;
1203 let Inst{26-25} = 0b00;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001204 let Inst{24} = signed;
1205 let Inst{23} = 0;
Johnny Chend68e1192009-12-15 17:24:14 +00001206 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001207 let Inst{20} = load;
1208 let Inst{11} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +00001209 // (P, W) = (1, 1) Pre-indexed or (0, 1) Post-indexed
Bill Wendlingda2ae632010-08-31 07:50:46 +00001210 let Inst{10} = pre; // The P bit.
1211 let Inst{8} = 1; // The W bit.
Evan Chenge88d5ce2009-07-02 07:28:31 +00001212}
1213
Johnny Chenadc77332010-02-26 22:04:29 +00001214// Helper class for disassembly only
1215// A6.3.16 & A6.3.17
1216// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
1217class T2I_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops, dag iops,
1218 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1219 : T2I<oops, iops, itin, opc, asm, pattern> {
1220 let Inst{31-27} = 0b11111;
1221 let Inst{26-24} = 0b011;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001222 let Inst{23} = long;
Johnny Chenadc77332010-02-26 22:04:29 +00001223 let Inst{22-20} = op22_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001224 let Inst{7-4} = op7_4;
Johnny Chenadc77332010-02-26 22:04:29 +00001225}
1226
David Goodwinc9d138f2009-07-27 19:59:26 +00001227// Tv5Pat - Same as Pat<>, but requires V5T Thumb mode.
1228class Tv5Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001229 list<Predicate> Predicates = [IsThumb, IsThumb1Only, HasV5T];
David Goodwinc9d138f2009-07-27 19:59:26 +00001230}
1231
1232// T1Pat - Same as Pat<>, but requires that the compiler be in Thumb1 mode.
1233class T1Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001234 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
David Goodwinc9d138f2009-07-27 19:59:26 +00001235}
Evan Chenge88d5ce2009-07-02 07:28:31 +00001236
Evan Cheng9cb9e672009-06-27 02:26:13 +00001237// T2Pat - Same as Pat<>, but requires that the compiler be in Thumb2 mode.
1238class T2Pat<dag pattern, dag result> : Pat<pattern, result> {
Evan Chengd770d9e2009-07-02 06:38:40 +00001239 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +00001240}
1241
Evan Cheng13096642008-08-29 06:41:12 +00001242//===----------------------------------------------------------------------===//
1243
Evan Cheng96581d32008-11-11 02:11:05 +00001244//===----------------------------------------------------------------------===//
1245// ARM VFP Instruction templates.
1246//
1247
David Goodwin3ca524e2009-07-10 17:03:29 +00001248// Almost all VFP instructions are predicable.
1249class VFPI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001250 IndexMode im, Format f, InstrItinClass itin,
1251 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001252 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Jim Grosbach499e8862010-10-12 21:22:40 +00001253 bits<4> p;
1254 let Inst{31-28} = p;
David Goodwin3ca524e2009-07-10 17:03:29 +00001255 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001256 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001257 let AsmString = !strconcat(opc, "${p}", asm);
David Goodwin3ca524e2009-07-10 17:03:29 +00001258 let Pattern = pattern;
1259 list<Predicate> Predicates = [HasVFP2];
1260}
1261
1262// Special cases
1263class VFPXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001264 IndexMode im, Format f, InstrItinClass itin,
1265 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001266 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001267 bits<4> p;
1268 let Inst{31-28} = p;
David Goodwin3ca524e2009-07-10 17:03:29 +00001269 let OutOperandList = oops;
1270 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001271 let AsmString = asm;
David Goodwin3ca524e2009-07-10 17:03:29 +00001272 let Pattern = pattern;
1273 list<Predicate> Predicates = [HasVFP2];
1274}
1275
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001276class VFPAI<dag oops, dag iops, Format f, InstrItinClass itin,
1277 string opc, string asm, list<dag> pattern>
1278 : VFPI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
1279 opc, asm, "", pattern>;
David Goodwin3ca524e2009-07-10 17:03:29 +00001280
Evan Chengcd8e66a2008-11-11 21:48:44 +00001281// ARM VFP addrmode5 loads and stores
1282class ADI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001283 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001284 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001285 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001286 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001287 // Instruction operands.
1288 bits<5> Dd;
1289 bits<13> addr;
1290
1291 // Encode instruction operands.
1292 let Inst{23} = addr{8}; // U (add = (U == '1'))
1293 let Inst{22} = Dd{4};
1294 let Inst{19-16} = addr{12-9}; // Rn
1295 let Inst{15-12} = Dd{3-0};
1296 let Inst{7-0} = addr{7-0}; // imm8
1297
Evan Cheng96581d32008-11-11 02:11:05 +00001298 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001299 let Inst{27-24} = opcod1;
1300 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001301 let Inst{11-9} = 0b101;
1302 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001303
1304 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001305 let D = VFPNeonDomain;
Evan Cheng96581d32008-11-11 02:11:05 +00001306}
1307
Evan Chengcd8e66a2008-11-11 21:48:44 +00001308class ASI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001309 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001310 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001311 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001312 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001313 // Instruction operands.
1314 bits<5> Sd;
1315 bits<13> addr;
1316
1317 // Encode instruction operands.
1318 let Inst{23} = addr{8}; // U (add = (U == '1'))
1319 let Inst{22} = Sd{0};
1320 let Inst{19-16} = addr{12-9}; // Rn
1321 let Inst{15-12} = Sd{4-1};
1322 let Inst{7-0} = addr{7-0}; // imm8
1323
Evan Cheng96581d32008-11-11 02:11:05 +00001324 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001325 let Inst{27-24} = opcod1;
1326 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001327 let Inst{11-9} = 0b101;
1328 let Inst{8} = 0; // Single precision
Evan Cheng96581d32008-11-11 02:11:05 +00001329}
1330
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001331// VFP Load / store multiple pseudo instructions.
1332class PseudoVFPLdStM<dag oops, dag iops, InstrItinClass itin, string cstr,
1333 list<dag> pattern>
1334 : InstARM<AddrMode4, Size4Bytes, IndexModeNone, Pseudo, VFPNeonDomain,
1335 cstr, itin> {
1336 let OutOperandList = oops;
1337 let InOperandList = !con(iops, (ins pred:$p));
1338 let Pattern = pattern;
1339 list<Predicate> Predicates = [HasVFP2];
1340}
1341
Evan Chengcd8e66a2008-11-11 21:48:44 +00001342// Load / store multiple
Jim Grosbach72db1822010-09-08 00:25:50 +00001343class AXDI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001344 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001345 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001346 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001347 // Instruction operands.
1348 bits<4> Rn;
1349 bits<13> regs;
1350
1351 // Encode instruction operands.
1352 let Inst{19-16} = Rn;
1353 let Inst{22} = regs{12};
1354 let Inst{15-12} = regs{11-8};
1355 let Inst{7-0} = regs{7-0};
1356
Evan Chengcd8e66a2008-11-11 21:48:44 +00001357 // TODO: Mark the instructions with the appropriate subtarget info.
1358 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001359 let Inst{11-9} = 0b101;
1360 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001361
1362 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001363 let D = VFPNeonDomain;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001364}
1365
Jim Grosbach72db1822010-09-08 00:25:50 +00001366class AXSI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001367 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001368 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001369 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001370 // Instruction operands.
1371 bits<4> Rn;
1372 bits<13> regs;
1373
1374 // Encode instruction operands.
1375 let Inst{19-16} = Rn;
1376 let Inst{22} = regs{8};
1377 let Inst{15-12} = regs{12-9};
1378 let Inst{7-0} = regs{7-0};
1379
Evan Chengcd8e66a2008-11-11 21:48:44 +00001380 // TODO: Mark the instructions with the appropriate subtarget info.
1381 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001382 let Inst{11-9} = 0b101;
1383 let Inst{8} = 0; // Single precision
Evan Chengcd8e66a2008-11-11 21:48:44 +00001384}
1385
Evan Cheng96581d32008-11-11 02:11:05 +00001386// Double precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001387class ADuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1388 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1389 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001390 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001391 // Instruction operands.
1392 bits<5> Dd;
1393 bits<5> Dm;
1394
1395 // Encode instruction operands.
1396 let Inst{3-0} = Dm{3-0};
1397 let Inst{5} = Dm{4};
1398 let Inst{15-12} = Dd{3-0};
1399 let Inst{22} = Dd{4};
1400
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001401 let Inst{27-23} = opcod1;
1402 let Inst{21-20} = opcod2;
1403 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001404 let Inst{11-9} = 0b101;
1405 let Inst{8} = 1; // Double precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001406 let Inst{7-6} = opcod4;
1407 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001408}
1409
1410// Double precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001411class ADbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001412 dag iops, InstrItinClass itin, string opc, string asm,
1413 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001414 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001415 // Instruction operands.
1416 bits<5> Dd;
1417 bits<5> Dn;
1418 bits<5> Dm;
1419
1420 // Encode instruction operands.
1421 let Inst{3-0} = Dm{3-0};
1422 let Inst{5} = Dm{4};
1423 let Inst{19-16} = Dn{3-0};
1424 let Inst{7} = Dn{4};
1425 let Inst{15-12} = Dd{3-0};
1426 let Inst{22} = Dd{4};
1427
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001428 let Inst{27-23} = opcod1;
1429 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001430 let Inst{11-9} = 0b101;
1431 let Inst{8} = 1; // Double precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001432 let Inst{6} = op6;
1433 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001434}
1435
1436// Single precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001437class ASuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1438 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1439 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001440 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001441 // Instruction operands.
1442 bits<5> Sd;
1443 bits<5> Sm;
1444
1445 // Encode instruction operands.
1446 let Inst{3-0} = Sm{4-1};
1447 let Inst{5} = Sm{0};
1448 let Inst{15-12} = Sd{4-1};
1449 let Inst{22} = Sd{0};
1450
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001451 let Inst{27-23} = opcod1;
1452 let Inst{21-20} = opcod2;
1453 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001454 let Inst{11-9} = 0b101;
1455 let Inst{8} = 0; // Single precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001456 let Inst{7-6} = opcod4;
1457 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001458}
1459
David Goodwin338268c2009-08-10 22:17:39 +00001460// Single precision unary, if no NEON
David Goodwin53e44712009-08-04 20:39:05 +00001461// Same as ASuI except not available if NEON is enabled
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001462class ASuIn<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1463 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1464 string asm, list<dag> pattern>
1465 : ASuI<opcod1, opcod2, opcod3, opcod4, opcod5, oops, iops, itin, opc, asm,
1466 pattern> {
David Goodwin53e44712009-08-04 20:39:05 +00001467 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1468}
1469
Evan Cheng96581d32008-11-11 02:11:05 +00001470// Single precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001471class ASbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops, dag iops,
1472 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001473 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001474 // Instruction operands.
1475 bits<5> Sd;
1476 bits<5> Sn;
1477 bits<5> Sm;
1478
1479 // Encode instruction operands.
1480 let Inst{3-0} = Sm{4-1};
1481 let Inst{5} = Sm{0};
1482 let Inst{19-16} = Sn{4-1};
1483 let Inst{7} = Sn{0};
1484 let Inst{15-12} = Sd{4-1};
1485 let Inst{22} = Sd{0};
1486
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001487 let Inst{27-23} = opcod1;
1488 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001489 let Inst{11-9} = 0b101;
1490 let Inst{8} = 0; // Single precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001491 let Inst{6} = op6;
1492 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001493}
1494
David Goodwin338268c2009-08-10 22:17:39 +00001495// Single precision binary, if no NEON
David Goodwin42a83f22009-08-04 17:53:06 +00001496// Same as ASbI except not available if NEON is enabled
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001497class ASbIn<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001498 dag iops, InstrItinClass itin, string opc, string asm,
1499 list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001500 : ASbI<opcod1, opcod2, op6, op4, oops, iops, itin, opc, asm, pattern> {
David Goodwin42a83f22009-08-04 17:53:06 +00001501 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
Bill Wendling69661192010-11-01 06:00:39 +00001502
1503 // Instruction operands.
1504 bits<5> Sd;
1505 bits<5> Sn;
1506 bits<5> Sm;
1507
1508 // Encode instruction operands.
1509 let Inst{3-0} = Sm{4-1};
1510 let Inst{5} = Sm{0};
1511 let Inst{19-16} = Sn{4-1};
1512 let Inst{7} = Sn{0};
1513 let Inst{15-12} = Sd{4-1};
1514 let Inst{22} = Sd{0};
David Goodwin42a83f22009-08-04 17:53:06 +00001515}
1516
Evan Cheng80a11982008-11-12 06:41:41 +00001517// VFP conversion instructions
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001518class AVConv1I<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
1519 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1520 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001521 : VFPAI<oops, iops, VFPConv1Frm, itin, opc, asm, pattern> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001522 let Inst{27-23} = opcod1;
1523 let Inst{21-20} = opcod2;
1524 let Inst{19-16} = opcod3;
1525 let Inst{11-8} = opcod4;
Evan Cheng80a11982008-11-12 06:41:41 +00001526 let Inst{6} = 1;
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001527 let Inst{4} = 0;
Evan Cheng80a11982008-11-12 06:41:41 +00001528}
1529
Johnny Chen811663f2010-02-11 18:47:03 +00001530// VFP conversion between floating-point and fixed-point
1531class AVConv1XI<bits<5> op1, bits<2> op2, bits<4> op3, bits<4> op4, bit op5,
Bob Wilson01135592010-03-23 17:23:59 +00001532 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1533 list<dag> pattern>
Johnny Chen811663f2010-02-11 18:47:03 +00001534 : AVConv1I<op1, op2, op3, op4, oops, iops, itin, opc, asm, pattern> {
1535 // size (fixed-point number): sx == 0 ? 16 : 32
1536 let Inst{7} = op5; // sx
1537}
1538
David Goodwin338268c2009-08-10 22:17:39 +00001539// VFP conversion instructions, if no NEON
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001540class AVConv1In<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
David Goodwin338268c2009-08-10 22:17:39 +00001541 dag oops, dag iops, InstrItinClass itin,
1542 string opc, string asm, list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001543 : AVConv1I<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm,
1544 pattern> {
David Goodwin338268c2009-08-10 22:17:39 +00001545 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1546}
1547
Evan Cheng80a11982008-11-12 06:41:41 +00001548class AVConvXI<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, Format f,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001549 InstrItinClass itin,
1550 string opc, string asm, list<dag> pattern>
1551 : VFPAI<oops, iops, f, itin, opc, asm, pattern> {
Evan Cheng80a11982008-11-12 06:41:41 +00001552 let Inst{27-20} = opcod1;
Evan Cheng78be83d2008-11-11 19:40:26 +00001553 let Inst{11-8} = opcod2;
1554 let Inst{4} = 1;
1555}
1556
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001557class AVConv2I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1558 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1559 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv2Frm, itin, opc, asm, pattern>;
Evan Cheng0a0ab132008-11-11 22:46:12 +00001560
Bob Wilson01135592010-03-23 17:23:59 +00001561class AVConv3I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001562 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1563 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv3Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001564
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001565class AVConv4I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1566 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1567 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv4Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001568
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001569class AVConv5I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1570 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1571 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv5Frm, itin, opc, asm, pattern>;
Evan Cheng78be83d2008-11-11 19:40:26 +00001572
Evan Cheng96581d32008-11-11 02:11:05 +00001573//===----------------------------------------------------------------------===//
1574
Bob Wilson5bafff32009-06-22 23:27:02 +00001575//===----------------------------------------------------------------------===//
1576// ARM NEON Instruction templates.
1577//
Evan Cheng13096642008-08-29 06:41:12 +00001578
Johnny Chencaa608e2010-03-20 00:17:00 +00001579class NeonI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1580 InstrItinClass itin, string opc, string dt, string asm, string cstr,
1581 list<dag> pattern>
1582 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Evan Chengf81bf152009-11-23 21:57:23 +00001583 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001584 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001585 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001586 let Pattern = pattern;
1587 list<Predicate> Predicates = [HasNEON];
1588}
1589
1590// Same as NeonI except it does not have a "data type" specifier.
Johnny Chen927b88f2010-03-23 20:40:44 +00001591class NeonXI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1592 InstrItinClass itin, string opc, string asm, string cstr,
1593 list<dag> pattern>
1594 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001595 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001596 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001597 let AsmString = !strconcat(opc, "${p}", "\t", asm);
Bob Wilson5bafff32009-06-22 23:27:02 +00001598 let Pattern = pattern;
1599 list<Predicate> Predicates = [HasNEON];
Evan Cheng13096642008-08-29 06:41:12 +00001600}
1601
Bob Wilsonb07c1712009-10-07 21:53:04 +00001602class NLdSt<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1603 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001604 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chencaa608e2010-03-20 00:17:00 +00001605 : NeonI<oops, iops, AddrMode6, IndexModeNone, NLdStFrm, itin, opc, dt, asm,
1606 cstr, pattern> {
Bob Wilson205a5ca2009-07-08 18:11:30 +00001607 let Inst{31-24} = 0b11110100;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001608 let Inst{23} = op23;
Jim Grosbach780d2072009-10-20 00:19:08 +00001609 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001610 let Inst{11-8} = op11_8;
1611 let Inst{7-4} = op7_4;
Owen Andersond9aa7d32010-11-02 00:05:05 +00001612
Chris Lattner2ac19022010-11-15 05:19:05 +00001613 let PostEncoderMethod = "NEONThumb2LoadStorePostEncoder";
Owen Anderson57dac882010-11-11 21:36:43 +00001614
Owen Andersond9aa7d32010-11-02 00:05:05 +00001615 bits<5> Vd;
Owen Andersonf431eda2010-11-02 23:47:29 +00001616 bits<6> Rn;
1617 bits<4> Rm;
Owen Andersond9aa7d32010-11-02 00:05:05 +00001618
1619 let Inst{22} = Vd{4};
1620 let Inst{15-12} = Vd{3-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001621 let Inst{19-16} = Rn{3-0};
1622 let Inst{3-0} = Rm{3-0};
Bob Wilson205a5ca2009-07-08 18:11:30 +00001623}
1624
Owen Andersond138d702010-11-02 20:47:39 +00001625class NLdStLn<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1626 dag oops, dag iops, InstrItinClass itin,
1627 string opc, string dt, string asm, string cstr, list<dag> pattern>
1628 : NLdSt<op23, op21_20, op11_8, op7_4, oops, iops, itin, opc,
1629 dt, asm, cstr, pattern> {
1630 bits<3> lane;
1631}
1632
Bob Wilson709d5922010-08-25 23:27:42 +00001633class PseudoNLdSt<dag oops, dag iops, InstrItinClass itin, string cstr>
1634 : InstARM<AddrMode6, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1635 itin> {
1636 let OutOperandList = oops;
1637 let InOperandList = !con(iops, (ins pred:$p));
1638 list<Predicate> Predicates = [HasNEON];
1639}
1640
Jim Grosbach7cd27292010-10-06 20:36:55 +00001641class PseudoNeonI<dag oops, dag iops, InstrItinClass itin, string cstr,
1642 list<dag> pattern>
Bob Wilsonbd916c52010-09-13 23:55:10 +00001643 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1644 itin> {
1645 let OutOperandList = oops;
1646 let InOperandList = !con(iops, (ins pred:$p));
Jim Grosbach7cd27292010-10-06 20:36:55 +00001647 let Pattern = pattern;
Bob Wilsonbd916c52010-09-13 23:55:10 +00001648 list<Predicate> Predicates = [HasNEON];
1649}
1650
Johnny Chen785516a2010-03-23 16:43:47 +00001651class NDataI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001652 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chen785516a2010-03-23 16:43:47 +00001653 : NeonI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, dt, asm, cstr,
1654 pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001655 let Inst{31-25} = 0b1111001;
Chris Lattner2ac19022010-11-15 05:19:05 +00001656 let PostEncoderMethod = "NEONThumb2DataIPostEncoder";
Evan Chengf81bf152009-11-23 21:57:23 +00001657}
1658
Johnny Chen927b88f2010-03-23 20:40:44 +00001659class NDataXI<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001660 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chen927b88f2010-03-23 20:40:44 +00001661 : NeonXI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001662 cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001663 let Inst{31-25} = 0b1111001;
1664}
1665
1666// NEON "one register and a modified immediate" format.
1667class N1ModImm<bit op23, bits<3> op21_19, bits<4> op11_8, bit op7, bit op6,
1668 bit op5, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001669 dag oops, dag iops, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001670 string opc, string dt, string asm, string cstr,
1671 list<dag> pattern>
Johnny Chena2711742010-03-23 23:09:14 +00001672 : NDataI<oops, iops, N1RegModImmFrm, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001673 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001674 let Inst{21-19} = op21_19;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001675 let Inst{11-8} = op11_8;
1676 let Inst{7} = op7;
1677 let Inst{6} = op6;
1678 let Inst{5} = op5;
1679 let Inst{4} = op4;
Owen Andersona88ea032010-10-26 17:40:54 +00001680
1681 // Instruction operands.
1682 bits<5> Vd;
1683 bits<13> SIMM;
1684
1685 let Inst{15-12} = Vd{3-0};
1686 let Inst{22} = Vd{4};
1687 let Inst{24} = SIMM{7};
1688 let Inst{18-16} = SIMM{6-4};
1689 let Inst{3-0} = SIMM{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001690}
1691
1692// NEON 2 vector register format.
1693class N2V<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
1694 bits<5> op11_7, bit op6, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001695 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001696 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001697 : NDataI<oops, iops, N2RegFrm, itin, opc, dt, asm, cstr, pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001698 let Inst{24-23} = op24_23;
1699 let Inst{21-20} = op21_20;
1700 let Inst{19-18} = op19_18;
1701 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001702 let Inst{11-7} = op11_7;
1703 let Inst{6} = op6;
1704 let Inst{4} = op4;
Owen Anderson162875a2010-10-25 18:43:52 +00001705
1706 // Instruction operands.
1707 bits<5> Vd;
1708 bits<5> Vm;
1709
1710 let Inst{15-12} = Vd{3-0};
1711 let Inst{22} = Vd{4};
1712 let Inst{3-0} = Vm{3-0};
1713 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001714}
1715
1716// Same as N2V except it doesn't have a datatype suffix.
1717class N2VX<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
Bob Wilson01135592010-03-23 17:23:59 +00001718 bits<5> op11_7, bit op6, bit op4,
1719 dag oops, dag iops, InstrItinClass itin,
1720 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001721 : NDataXI<oops, iops, N2RegFrm, itin, opc, asm, cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001722 let Inst{24-23} = op24_23;
1723 let Inst{21-20} = op21_20;
1724 let Inst{19-18} = op19_18;
1725 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001726 let Inst{11-7} = op11_7;
1727 let Inst{6} = op6;
1728 let Inst{4} = op4;
Owen Anderson162875a2010-10-25 18:43:52 +00001729
1730 // Instruction operands.
1731 bits<5> Vd;
1732 bits<5> Vm;
1733
1734 let Inst{15-12} = Vd{3-0};
1735 let Inst{22} = Vd{4};
1736 let Inst{3-0} = Vm{3-0};
1737 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001738}
1739
1740// NEON 2 vector register with immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001741class N2VImm<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001742 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001743 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenfa80bec2010-03-25 20:39:04 +00001744 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001745 let Inst{24} = op24;
1746 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001747 let Inst{11-8} = op11_8;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001748 let Inst{7} = op7;
1749 let Inst{6} = op6;
1750 let Inst{4} = op4;
Owen Anderson3557d002010-10-26 20:56:57 +00001751
1752 // Instruction operands.
1753 bits<5> Vd;
1754 bits<5> Vm;
1755 bits<6> SIMM;
1756
1757 let Inst{15-12} = Vd{3-0};
1758 let Inst{22} = Vd{4};
1759 let Inst{3-0} = Vm{3-0};
1760 let Inst{5} = Vm{4};
1761 let Inst{21-16} = SIMM{5-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001762}
1763
Bob Wilson10bc69c2010-03-27 03:56:52 +00001764// NEON 3 vector register format.
1765class N3V<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, bit op4,
1766 dag oops, dag iops, Format f, InstrItinClass itin,
1767 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc6e704d2010-03-26 21:26:28 +00001768 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001769 let Inst{24} = op24;
1770 let Inst{23} = op23;
Evan Chengf81bf152009-11-23 21:57:23 +00001771 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001772 let Inst{11-8} = op11_8;
1773 let Inst{6} = op6;
1774 let Inst{4} = op4;
Owen Andersond451f882010-10-21 20:21:49 +00001775
1776 // Instruction operands.
1777 bits<5> Vd;
1778 bits<5> Vn;
1779 bits<5> Vm;
1780
1781 let Inst{15-12} = Vd{3-0};
1782 let Inst{22} = Vd{4};
1783 let Inst{19-16} = Vn{3-0};
1784 let Inst{7} = Vn{4};
1785 let Inst{3-0} = Vm{3-0};
1786 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001787}
1788
Johnny Chen841e8282010-03-23 21:35:03 +00001789// Same as N3V except it doesn't have a data type suffix.
Bob Wilson01135592010-03-23 17:23:59 +00001790class N3VX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6,
1791 bit op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001792 dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001793 string opc, string asm, string cstr, list<dag> pattern>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001794 : NDataXI<oops, iops, f, itin, opc, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001795 let Inst{24} = op24;
1796 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001797 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001798 let Inst{11-8} = op11_8;
1799 let Inst{6} = op6;
1800 let Inst{4} = op4;
Owen Anderson8c71eff2010-10-25 18:28:30 +00001801
1802 // Instruction operands.
1803 bits<5> Vd;
1804 bits<5> Vn;
1805 bits<5> Vm;
1806
1807 let Inst{15-12} = Vd{3-0};
1808 let Inst{22} = Vd{4};
1809 let Inst{19-16} = Vn{3-0};
1810 let Inst{7} = Vn{4};
1811 let Inst{3-0} = Vm{3-0};
1812 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001813}
1814
1815// NEON VMOVs between scalar and core registers.
1816class NVLaneOp<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001817 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001818 string opc, string dt, string asm, list<dag> pattern>
Evan Cheng0e9996c2010-10-26 02:03:05 +00001819 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, f, NeonDomain,
Bob Wilson01135592010-03-23 17:23:59 +00001820 "", itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001821 let Inst{27-20} = opcod1;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001822 let Inst{11-8} = opcod2;
1823 let Inst{6-5} = opcod3;
1824 let Inst{4} = 1;
Evan Chengf81bf152009-11-23 21:57:23 +00001825
1826 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001827 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001828 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001829 let Pattern = pattern;
Bob Wilson5bafff32009-06-22 23:27:02 +00001830 list<Predicate> Predicates = [HasNEON];
Owen Andersonf587a9352010-10-27 19:25:54 +00001831
Chris Lattner2ac19022010-11-15 05:19:05 +00001832 let PostEncoderMethod = "NEONThumb2DupPostEncoder";
Owen Anderson8f143912010-11-11 23:12:55 +00001833
Owen Andersond2fbdb72010-10-27 21:28:09 +00001834 bits<5> V;
1835 bits<4> R;
Owen Andersonf587a9352010-10-27 19:25:54 +00001836 bits<4> p;
Owen Andersond2fbdb72010-10-27 21:28:09 +00001837 bits<4> lane;
Owen Andersonf587a9352010-10-27 19:25:54 +00001838
1839 let Inst{31-28} = p{3-0};
Owen Andersond2fbdb72010-10-27 21:28:09 +00001840 let Inst{7} = V{4};
1841 let Inst{19-16} = V{3-0};
1842 let Inst{15-12} = R{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001843}
1844class NVGetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001845 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001846 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001847 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NGetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001848 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001849class NVSetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001850 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001851 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001852 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NSetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001853 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001854class NVDup<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001855 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001856 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001857 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NDupFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001858 opc, dt, asm, pattern>;
David Goodwin42a83f22009-08-04 17:53:06 +00001859
Johnny Chene4614f72010-03-25 17:01:27 +00001860// Vector Duplicate Lane (from scalar to all elements)
1861class NVDupLane<bits<4> op19_16, bit op6, dag oops, dag iops,
1862 InstrItinClass itin, string opc, string dt, string asm,
1863 list<dag> pattern>
Johnny Chen2d2898e2010-03-25 21:49:12 +00001864 : NDataI<oops, iops, NVDupLnFrm, itin, opc, dt, asm, "", pattern> {
Johnny Chene4614f72010-03-25 17:01:27 +00001865 let Inst{24-23} = 0b11;
1866 let Inst{21-20} = 0b11;
1867 let Inst{19-16} = op19_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001868 let Inst{11-7} = 0b11000;
1869 let Inst{6} = op6;
1870 let Inst{4} = 0;
Owen Andersonf587a9352010-10-27 19:25:54 +00001871
1872 bits<5> Vd;
1873 bits<5> Vm;
1874 bits<4> lane;
1875
1876 let Inst{22} = Vd{4};
1877 let Inst{15-12} = Vd{3-0};
1878 let Inst{5} = Vm{4};
1879 let Inst{3-0} = Vm{3-0};
Johnny Chene4614f72010-03-25 17:01:27 +00001880}
1881
David Goodwin42a83f22009-08-04 17:53:06 +00001882// NEONFPPat - Same as Pat<>, but requires that the compiler be using NEON
1883// for single-precision FP.
1884class NEONFPPat<dag pattern, dag result> : Pat<pattern, result> {
1885 list<Predicate> Predicates = [HasNEON,UseNEONForFP];
1886}