blob: afec5c2bd331e15a25759f3b2cc164a2a960df60 [file] [log] [blame]
Jim Grosbach31c24bf2009-11-07 22:00:39 +00001//===- ARMBaseInstrInfo.cpp - ARM Instruction Information -------*- C++ -*-===//
David Goodwin334c2642009-07-08 16:09:28 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the Base ARM implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARMBaseInstrInfo.h"
15#include "ARM.h"
16#include "ARMAddressingModes.h"
Evan Chengd457e6e2009-11-07 04:04:34 +000017#include "ARMConstantPoolValue.h"
Evan Cheng48575f62010-12-05 22:04:16 +000018#include "ARMHazardRecognizer.h"
David Goodwin334c2642009-07-08 16:09:28 +000019#include "ARMMachineFunctionInfo.h"
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000020#include "ARMRegisterInfo.h"
Chris Lattner4dbbe342010-07-20 21:17:29 +000021#include "ARMGenInstrInfo.inc"
Evan Chengfdc83402009-11-08 00:15:23 +000022#include "llvm/Constants.h"
23#include "llvm/Function.h"
24#include "llvm/GlobalValue.h"
David Goodwin334c2642009-07-08 16:09:28 +000025#include "llvm/CodeGen/LiveVariables.h"
Evan Chengd457e6e2009-11-07 04:04:34 +000026#include "llvm/CodeGen/MachineConstantPool.h"
David Goodwin334c2642009-07-08 16:09:28 +000027#include "llvm/CodeGen/MachineFrameInfo.h"
28#include "llvm/CodeGen/MachineInstrBuilder.h"
29#include "llvm/CodeGen/MachineJumpTableInfo.h"
Anton Korobeynikov249fb332009-10-07 00:06:35 +000030#include "llvm/CodeGen/MachineMemOperand.h"
Evan Cheng2457f2c2010-05-22 01:47:14 +000031#include "llvm/CodeGen/MachineRegisterInfo.h"
Anton Korobeynikov249fb332009-10-07 00:06:35 +000032#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattneraf76e592009-08-22 20:48:53 +000033#include "llvm/MC/MCAsmInfo.h"
David Goodwin334c2642009-07-08 16:09:28 +000034#include "llvm/Support/CommandLine.h"
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000035#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000036#include "llvm/Support/ErrorHandling.h"
Bill Wendling40a5eb12010-11-01 20:41:43 +000037#include "llvm/ADT/STLExtras.h"
David Goodwin334c2642009-07-08 16:09:28 +000038using namespace llvm;
39
40static cl::opt<bool>
41EnableARM3Addr("enable-arm-3-addr-conv", cl::Hidden,
42 cl::desc("Enable ARM 2-addr to 3-addr conv"));
43
Evan Cheng48575f62010-12-05 22:04:16 +000044
45/// ARM_MLxEntry - Record information about MLA / MLS instructions.
46struct ARM_MLxEntry {
47 unsigned MLxOpc; // MLA / MLS opcode
48 unsigned MulOpc; // Expanded multiplication opcode
49 unsigned AddSubOpc; // Expanded add / sub opcode
50 bool NegAcc; // True if the acc is negated before the add / sub.
51 bool HasLane; // True if instruction has an extra "lane" operand.
52};
53
54static const ARM_MLxEntry ARM_MLxTable[] = {
55 // MLxOpc, MulOpc, AddSubOpc, NegAcc, HasLane
56 // fp scalar ops
57 { ARM::VMLAS, ARM::VMULS, ARM::VADDS, false, false },
58 { ARM::VMLSS, ARM::VMULS, ARM::VSUBS, false, false },
59 { ARM::VMLAD, ARM::VMULD, ARM::VADDD, false, false },
60 { ARM::VMLSD, ARM::VMULD, ARM::VSUBD, false, false },
61 { ARM::VMLAfd_sfp, ARM::VMULfd_sfp, ARM::VADDfd_sfp, false, false },
62 { ARM::VMLSfd_sfp, ARM::VMULfd_sfp, ARM::VSUBfd_sfp, false, false },
63 { ARM::VNMLAS, ARM::VNMULS, ARM::VSUBS, true, false },
64 { ARM::VNMLSS, ARM::VMULS, ARM::VSUBS, true, false },
65 { ARM::VNMLAD, ARM::VNMULD, ARM::VSUBD, true, false },
66 { ARM::VNMLSD, ARM::VMULD, ARM::VSUBD, true, false },
67
68 // fp SIMD ops
69 { ARM::VMLAfd, ARM::VMULfd, ARM::VADDfd, false, false },
70 { ARM::VMLSfd, ARM::VMULfd, ARM::VSUBfd, false, false },
71 { ARM::VMLAfq, ARM::VMULfq, ARM::VADDfq, false, false },
72 { ARM::VMLSfq, ARM::VMULfq, ARM::VSUBfq, false, false },
73 { ARM::VMLAslfd, ARM::VMULslfd, ARM::VADDfd, false, true },
74 { ARM::VMLSslfd, ARM::VMULslfd, ARM::VSUBfd, false, true },
75 { ARM::VMLAslfq, ARM::VMULslfq, ARM::VADDfq, false, true },
76 { ARM::VMLSslfq, ARM::VMULslfq, ARM::VSUBfq, false, true },
77};
78
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000079ARMBaseInstrInfo::ARMBaseInstrInfo(const ARMSubtarget& STI)
80 : TargetInstrInfoImpl(ARMInsts, array_lengthof(ARMInsts)),
81 Subtarget(STI) {
Evan Cheng48575f62010-12-05 22:04:16 +000082 for (unsigned i = 0, e = array_lengthof(ARM_MLxTable); i != e; ++i) {
83 if (!MLxEntryMap.insert(std::make_pair(ARM_MLxTable[i].MLxOpc, i)).second)
84 assert(false && "Duplicated entries?");
85 MLxHazardOpcodes.insert(ARM_MLxTable[i].AddSubOpc);
86 MLxHazardOpcodes.insert(ARM_MLxTable[i].MulOpc);
87 }
88}
89
90ScheduleHazardRecognizer *ARMBaseInstrInfo::
91CreateTargetPostRAHazardRecognizer(const InstrItineraryData *II) const {
92 if (Subtarget.isThumb2() || Subtarget.hasVFP2())
93 return (ScheduleHazardRecognizer *)
94 new ARMHazardRecognizer(II, *this, getRegisterInfo(), Subtarget);
95 return TargetInstrInfoImpl::CreateTargetPostRAHazardRecognizer(II);
David Goodwin334c2642009-07-08 16:09:28 +000096}
97
98MachineInstr *
99ARMBaseInstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI,
100 MachineBasicBlock::iterator &MBBI,
101 LiveVariables *LV) const {
Evan Cheng78703dd2009-07-27 18:44:00 +0000102 // FIXME: Thumb2 support.
103
David Goodwin334c2642009-07-08 16:09:28 +0000104 if (!EnableARM3Addr)
105 return NULL;
106
107 MachineInstr *MI = MBBI;
108 MachineFunction &MF = *MI->getParent()->getParent();
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000109 uint64_t TSFlags = MI->getDesc().TSFlags;
David Goodwin334c2642009-07-08 16:09:28 +0000110 bool isPre = false;
111 switch ((TSFlags & ARMII::IndexModeMask) >> ARMII::IndexModeShift) {
112 default: return NULL;
113 case ARMII::IndexModePre:
114 isPre = true;
115 break;
116 case ARMII::IndexModePost:
117 break;
118 }
119
120 // Try splitting an indexed load/store to an un-indexed one plus an add/sub
121 // operation.
122 unsigned MemOpc = getUnindexedOpcode(MI->getOpcode());
123 if (MemOpc == 0)
124 return NULL;
125
126 MachineInstr *UpdateMI = NULL;
127 MachineInstr *MemMI = NULL;
128 unsigned AddrMode = (TSFlags & ARMII::AddrModeMask);
129 const TargetInstrDesc &TID = MI->getDesc();
130 unsigned NumOps = TID.getNumOperands();
131 bool isLoad = !TID.mayStore();
132 const MachineOperand &WB = isLoad ? MI->getOperand(1) : MI->getOperand(0);
133 const MachineOperand &Base = MI->getOperand(2);
134 const MachineOperand &Offset = MI->getOperand(NumOps-3);
135 unsigned WBReg = WB.getReg();
136 unsigned BaseReg = Base.getReg();
137 unsigned OffReg = Offset.getReg();
138 unsigned OffImm = MI->getOperand(NumOps-2).getImm();
139 ARMCC::CondCodes Pred = (ARMCC::CondCodes)MI->getOperand(NumOps-1).getImm();
140 switch (AddrMode) {
141 default:
142 assert(false && "Unknown indexed op!");
143 return NULL;
144 case ARMII::AddrMode2: {
145 bool isSub = ARM_AM::getAM2Op(OffImm) == ARM_AM::sub;
146 unsigned Amt = ARM_AM::getAM2Offset(OffImm);
147 if (OffReg == 0) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000148 if (ARM_AM::getSOImmVal(Amt) == -1)
David Goodwin334c2642009-07-08 16:09:28 +0000149 // Can't encode it in a so_imm operand. This transformation will
150 // add more than 1 instruction. Abandon!
151 return NULL;
152 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000153 get(isSub ? ARM::SUBri : ARM::ADDri), WBReg)
Evan Chenge7cbe412009-07-08 21:03:57 +0000154 .addReg(BaseReg).addImm(Amt)
David Goodwin334c2642009-07-08 16:09:28 +0000155 .addImm(Pred).addReg(0).addReg(0);
156 } else if (Amt != 0) {
157 ARM_AM::ShiftOpc ShOpc = ARM_AM::getAM2ShiftOpc(OffImm);
158 unsigned SOOpc = ARM_AM::getSORegOpc(ShOpc, Amt);
159 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000160 get(isSub ? ARM::SUBrs : ARM::ADDrs), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000161 .addReg(BaseReg).addReg(OffReg).addReg(0).addImm(SOOpc)
162 .addImm(Pred).addReg(0).addReg(0);
163 } else
164 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000165 get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000166 .addReg(BaseReg).addReg(OffReg)
167 .addImm(Pred).addReg(0).addReg(0);
168 break;
169 }
170 case ARMII::AddrMode3 : {
171 bool isSub = ARM_AM::getAM3Op(OffImm) == ARM_AM::sub;
172 unsigned Amt = ARM_AM::getAM3Offset(OffImm);
173 if (OffReg == 0)
174 // Immediate is 8-bits. It's guaranteed to fit in a so_imm operand.
175 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000176 get(isSub ? ARM::SUBri : ARM::ADDri), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000177 .addReg(BaseReg).addImm(Amt)
178 .addImm(Pred).addReg(0).addReg(0);
179 else
180 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000181 get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000182 .addReg(BaseReg).addReg(OffReg)
183 .addImm(Pred).addReg(0).addReg(0);
184 break;
185 }
186 }
187
188 std::vector<MachineInstr*> NewMIs;
189 if (isPre) {
190 if (isLoad)
191 MemMI = BuildMI(MF, MI->getDebugLoc(),
192 get(MemOpc), MI->getOperand(0).getReg())
Jim Grosbach3e556122010-10-26 22:37:02 +0000193 .addReg(WBReg).addImm(0).addImm(Pred);
David Goodwin334c2642009-07-08 16:09:28 +0000194 else
195 MemMI = BuildMI(MF, MI->getDebugLoc(),
196 get(MemOpc)).addReg(MI->getOperand(1).getReg())
197 .addReg(WBReg).addReg(0).addImm(0).addImm(Pred);
198 NewMIs.push_back(MemMI);
199 NewMIs.push_back(UpdateMI);
200 } else {
201 if (isLoad)
202 MemMI = BuildMI(MF, MI->getDebugLoc(),
203 get(MemOpc), MI->getOperand(0).getReg())
Jim Grosbach3e556122010-10-26 22:37:02 +0000204 .addReg(BaseReg).addImm(0).addImm(Pred);
David Goodwin334c2642009-07-08 16:09:28 +0000205 else
206 MemMI = BuildMI(MF, MI->getDebugLoc(),
207 get(MemOpc)).addReg(MI->getOperand(1).getReg())
208 .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred);
209 if (WB.isDead())
210 UpdateMI->getOperand(0).setIsDead();
211 NewMIs.push_back(UpdateMI);
212 NewMIs.push_back(MemMI);
213 }
214
215 // Transfer LiveVariables states, kill / dead info.
216 if (LV) {
217 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
218 MachineOperand &MO = MI->getOperand(i);
219 if (MO.isReg() && MO.getReg() &&
220 TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
221 unsigned Reg = MO.getReg();
222
223 LiveVariables::VarInfo &VI = LV->getVarInfo(Reg);
224 if (MO.isDef()) {
225 MachineInstr *NewMI = (Reg == WBReg) ? UpdateMI : MemMI;
226 if (MO.isDead())
227 LV->addVirtualRegisterDead(Reg, NewMI);
228 }
229 if (MO.isUse() && MO.isKill()) {
230 for (unsigned j = 0; j < 2; ++j) {
231 // Look at the two new MI's in reverse order.
232 MachineInstr *NewMI = NewMIs[j];
233 if (!NewMI->readsRegister(Reg))
234 continue;
235 LV->addVirtualRegisterKilled(Reg, NewMI);
236 if (VI.removeKill(MI))
237 VI.Kills.push_back(NewMI);
238 break;
239 }
240 }
241 }
242 }
243 }
244
245 MFI->insert(MBBI, NewMIs[1]);
246 MFI->insert(MBBI, NewMIs[0]);
247 return NewMIs[0];
248}
249
250// Branch analysis.
251bool
252ARMBaseInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
253 MachineBasicBlock *&FBB,
254 SmallVectorImpl<MachineOperand> &Cond,
255 bool AllowModify) const {
256 // If the block has no terminators, it just falls into the block after it.
257 MachineBasicBlock::iterator I = MBB.end();
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000258 if (I == MBB.begin())
259 return false;
260 --I;
261 while (I->isDebugValue()) {
262 if (I == MBB.begin())
263 return false;
264 --I;
265 }
266 if (!isUnpredicatedTerminator(I))
David Goodwin334c2642009-07-08 16:09:28 +0000267 return false;
268
269 // Get the last instruction in the block.
270 MachineInstr *LastInst = I;
271
272 // If there is only one terminator instruction, process it.
273 unsigned LastOpc = LastInst->getOpcode();
274 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
Evan Cheng5ca53a72009-07-27 18:20:05 +0000275 if (isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000276 TBB = LastInst->getOperand(0).getMBB();
277 return false;
278 }
Evan Cheng5ca53a72009-07-27 18:20:05 +0000279 if (isCondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000280 // Block ends with fall-through condbranch.
281 TBB = LastInst->getOperand(0).getMBB();
282 Cond.push_back(LastInst->getOperand(1));
283 Cond.push_back(LastInst->getOperand(2));
284 return false;
285 }
286 return true; // Can't handle indirect branch.
287 }
288
289 // Get the instruction before it if it is a terminator.
290 MachineInstr *SecondLastInst = I;
Evan Cheng108c8722010-09-23 06:54:40 +0000291 unsigned SecondLastOpc = SecondLastInst->getOpcode();
292
293 // If AllowModify is true and the block ends with two or more unconditional
294 // branches, delete all but the first unconditional branch.
295 if (AllowModify && isUncondBranchOpcode(LastOpc)) {
296 while (isUncondBranchOpcode(SecondLastOpc)) {
297 LastInst->eraseFromParent();
298 LastInst = SecondLastInst;
299 LastOpc = LastInst->getOpcode();
Evan Cheng676e2582010-09-23 19:42:03 +0000300 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
301 // Return now the only terminator is an unconditional branch.
302 TBB = LastInst->getOperand(0).getMBB();
303 return false;
304 } else {
Evan Cheng108c8722010-09-23 06:54:40 +0000305 SecondLastInst = I;
306 SecondLastOpc = SecondLastInst->getOpcode();
307 }
308 }
309 }
David Goodwin334c2642009-07-08 16:09:28 +0000310
311 // If there are three terminators, we don't know what sort of block this is.
312 if (SecondLastInst && I != MBB.begin() && isUnpredicatedTerminator(--I))
313 return true;
314
Evan Cheng5ca53a72009-07-27 18:20:05 +0000315 // If the block ends with a B and a Bcc, handle it.
Evan Cheng5ca53a72009-07-27 18:20:05 +0000316 if (isCondBranchOpcode(SecondLastOpc) && isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000317 TBB = SecondLastInst->getOperand(0).getMBB();
318 Cond.push_back(SecondLastInst->getOperand(1));
319 Cond.push_back(SecondLastInst->getOperand(2));
320 FBB = LastInst->getOperand(0).getMBB();
321 return false;
322 }
323
324 // If the block ends with two unconditional branches, handle it. The second
325 // one is not executed, so remove it.
Evan Cheng5ca53a72009-07-27 18:20:05 +0000326 if (isUncondBranchOpcode(SecondLastOpc) && isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000327 TBB = SecondLastInst->getOperand(0).getMBB();
328 I = LastInst;
329 if (AllowModify)
330 I->eraseFromParent();
331 return false;
332 }
333
334 // ...likewise if it ends with a branch table followed by an unconditional
335 // branch. The branch folder can create these, and we must get rid of them for
336 // correctness of Thumb constant islands.
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000337 if ((isJumpTableBranchOpcode(SecondLastOpc) ||
338 isIndirectBranchOpcode(SecondLastOpc)) &&
Evan Cheng5ca53a72009-07-27 18:20:05 +0000339 isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000340 I = LastInst;
341 if (AllowModify)
342 I->eraseFromParent();
343 return true;
344 }
345
346 // Otherwise, can't handle this.
347 return true;
348}
349
350
351unsigned ARMBaseInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
David Goodwin334c2642009-07-08 16:09:28 +0000352 MachineBasicBlock::iterator I = MBB.end();
353 if (I == MBB.begin()) return 0;
354 --I;
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000355 while (I->isDebugValue()) {
356 if (I == MBB.begin())
357 return 0;
358 --I;
359 }
Evan Cheng5ca53a72009-07-27 18:20:05 +0000360 if (!isUncondBranchOpcode(I->getOpcode()) &&
361 !isCondBranchOpcode(I->getOpcode()))
David Goodwin334c2642009-07-08 16:09:28 +0000362 return 0;
363
364 // Remove the branch.
365 I->eraseFromParent();
366
367 I = MBB.end();
368
369 if (I == MBB.begin()) return 1;
370 --I;
Evan Cheng5ca53a72009-07-27 18:20:05 +0000371 if (!isCondBranchOpcode(I->getOpcode()))
David Goodwin334c2642009-07-08 16:09:28 +0000372 return 1;
373
374 // Remove the branch.
375 I->eraseFromParent();
376 return 2;
377}
378
379unsigned
380ARMBaseInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
Stuart Hastings3bf91252010-06-17 22:43:56 +0000381 MachineBasicBlock *FBB,
382 const SmallVectorImpl<MachineOperand> &Cond,
383 DebugLoc DL) const {
Evan Cheng6495f632009-07-28 05:48:47 +0000384 ARMFunctionInfo *AFI = MBB.getParent()->getInfo<ARMFunctionInfo>();
385 int BOpc = !AFI->isThumbFunction()
386 ? ARM::B : (AFI->isThumb2Function() ? ARM::t2B : ARM::tB);
387 int BccOpc = !AFI->isThumbFunction()
388 ? ARM::Bcc : (AFI->isThumb2Function() ? ARM::t2Bcc : ARM::tBcc);
David Goodwin334c2642009-07-08 16:09:28 +0000389
390 // Shouldn't be a fall through.
391 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
392 assert((Cond.size() == 2 || Cond.size() == 0) &&
393 "ARM branch conditions have two components!");
394
395 if (FBB == 0) {
396 if (Cond.empty()) // Unconditional branch?
Stuart Hastings3bf91252010-06-17 22:43:56 +0000397 BuildMI(&MBB, DL, get(BOpc)).addMBB(TBB);
David Goodwin334c2642009-07-08 16:09:28 +0000398 else
Stuart Hastings3bf91252010-06-17 22:43:56 +0000399 BuildMI(&MBB, DL, get(BccOpc)).addMBB(TBB)
David Goodwin334c2642009-07-08 16:09:28 +0000400 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg());
401 return 1;
402 }
403
404 // Two-way conditional branch.
Stuart Hastings3bf91252010-06-17 22:43:56 +0000405 BuildMI(&MBB, DL, get(BccOpc)).addMBB(TBB)
David Goodwin334c2642009-07-08 16:09:28 +0000406 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg());
Stuart Hastings3bf91252010-06-17 22:43:56 +0000407 BuildMI(&MBB, DL, get(BOpc)).addMBB(FBB);
David Goodwin334c2642009-07-08 16:09:28 +0000408 return 2;
409}
410
411bool ARMBaseInstrInfo::
412ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
413 ARMCC::CondCodes CC = (ARMCC::CondCodes)(int)Cond[0].getImm();
414 Cond[0].setImm(ARMCC::getOppositeCondition(CC));
415 return false;
416}
417
David Goodwin334c2642009-07-08 16:09:28 +0000418bool ARMBaseInstrInfo::
419PredicateInstruction(MachineInstr *MI,
420 const SmallVectorImpl<MachineOperand> &Pred) const {
421 unsigned Opc = MI->getOpcode();
Evan Cheng5ca53a72009-07-27 18:20:05 +0000422 if (isUncondBranchOpcode(Opc)) {
423 MI->setDesc(get(getMatchingCondBranchOpcode(Opc)));
David Goodwin334c2642009-07-08 16:09:28 +0000424 MI->addOperand(MachineOperand::CreateImm(Pred[0].getImm()));
425 MI->addOperand(MachineOperand::CreateReg(Pred[1].getReg(), false));
426 return true;
427 }
428
429 int PIdx = MI->findFirstPredOperandIdx();
430 if (PIdx != -1) {
431 MachineOperand &PMO = MI->getOperand(PIdx);
432 PMO.setImm(Pred[0].getImm());
433 MI->getOperand(PIdx+1).setReg(Pred[1].getReg());
434 return true;
435 }
436 return false;
437}
438
439bool ARMBaseInstrInfo::
440SubsumesPredicate(const SmallVectorImpl<MachineOperand> &Pred1,
441 const SmallVectorImpl<MachineOperand> &Pred2) const {
442 if (Pred1.size() > 2 || Pred2.size() > 2)
443 return false;
444
445 ARMCC::CondCodes CC1 = (ARMCC::CondCodes)Pred1[0].getImm();
446 ARMCC::CondCodes CC2 = (ARMCC::CondCodes)Pred2[0].getImm();
447 if (CC1 == CC2)
448 return true;
449
450 switch (CC1) {
451 default:
452 return false;
453 case ARMCC::AL:
454 return true;
455 case ARMCC::HS:
456 return CC2 == ARMCC::HI;
457 case ARMCC::LS:
458 return CC2 == ARMCC::LO || CC2 == ARMCC::EQ;
459 case ARMCC::GE:
460 return CC2 == ARMCC::GT;
461 case ARMCC::LE:
462 return CC2 == ARMCC::LT;
463 }
464}
465
466bool ARMBaseInstrInfo::DefinesPredicate(MachineInstr *MI,
467 std::vector<MachineOperand> &Pred) const {
Evan Cheng8fb90362009-08-08 03:20:32 +0000468 // FIXME: This confuses implicit_def with optional CPSR def.
David Goodwin334c2642009-07-08 16:09:28 +0000469 const TargetInstrDesc &TID = MI->getDesc();
470 if (!TID.getImplicitDefs() && !TID.hasOptionalDef())
471 return false;
472
473 bool Found = false;
474 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
475 const MachineOperand &MO = MI->getOperand(i);
476 if (MO.isReg() && MO.getReg() == ARM::CPSR) {
477 Pred.push_back(MO);
478 Found = true;
479 }
480 }
481
482 return Found;
483}
484
Evan Chengac0869d2009-11-21 06:21:52 +0000485/// isPredicable - Return true if the specified instruction can be predicated.
486/// By default, this returns true for every instruction with a
487/// PredicateOperand.
488bool ARMBaseInstrInfo::isPredicable(MachineInstr *MI) const {
489 const TargetInstrDesc &TID = MI->getDesc();
490 if (!TID.isPredicable())
491 return false;
492
493 if ((TID.TSFlags & ARMII::DomainMask) == ARMII::DomainNEON) {
494 ARMFunctionInfo *AFI =
495 MI->getParent()->getParent()->getInfo<ARMFunctionInfo>();
Evan Chengd7f08102009-11-24 08:06:15 +0000496 return AFI->isThumb2Function();
Evan Chengac0869d2009-11-21 06:21:52 +0000497 }
498 return true;
499}
David Goodwin334c2642009-07-08 16:09:28 +0000500
Chris Lattner56856b12009-12-03 06:58:32 +0000501/// FIXME: Works around a gcc miscompilation with -fstrict-aliasing.
Chandler Carruth19e57022010-10-23 08:40:19 +0000502LLVM_ATTRIBUTE_NOINLINE
David Goodwin334c2642009-07-08 16:09:28 +0000503static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT,
Chris Lattner56856b12009-12-03 06:58:32 +0000504 unsigned JTI);
David Goodwin334c2642009-07-08 16:09:28 +0000505static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT,
506 unsigned JTI) {
Chris Lattner56856b12009-12-03 06:58:32 +0000507 assert(JTI < JT.size());
David Goodwin334c2642009-07-08 16:09:28 +0000508 return JT[JTI].MBBs.size();
509}
510
511/// GetInstSize - Return the size of the specified MachineInstr.
512///
513unsigned ARMBaseInstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
514 const MachineBasicBlock &MBB = *MI->getParent();
515 const MachineFunction *MF = MBB.getParent();
Chris Lattner33adcfb2009-08-22 21:43:10 +0000516 const MCAsmInfo *MAI = MF->getTarget().getMCAsmInfo();
David Goodwin334c2642009-07-08 16:09:28 +0000517
518 // Basic size info comes from the TSFlags field.
519 const TargetInstrDesc &TID = MI->getDesc();
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000520 uint64_t TSFlags = TID.TSFlags;
David Goodwin334c2642009-07-08 16:09:28 +0000521
Evan Chenga0ee8622009-07-31 22:22:22 +0000522 unsigned Opc = MI->getOpcode();
David Goodwin334c2642009-07-08 16:09:28 +0000523 switch ((TSFlags & ARMII::SizeMask) >> ARMII::SizeShift) {
524 default: {
525 // If this machine instr is an inline asm, measure it.
526 if (MI->getOpcode() == ARM::INLINEASM)
Chris Lattner33adcfb2009-08-22 21:43:10 +0000527 return getInlineAsmLength(MI->getOperand(0).getSymbolName(), *MAI);
David Goodwin334c2642009-07-08 16:09:28 +0000528 if (MI->isLabel())
529 return 0;
Evan Chenga0ee8622009-07-31 22:22:22 +0000530 switch (Opc) {
David Goodwin334c2642009-07-08 16:09:28 +0000531 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000532 llvm_unreachable("Unknown or unset size field for instr!");
Chris Lattner518bb532010-02-09 19:54:29 +0000533 case TargetOpcode::IMPLICIT_DEF:
534 case TargetOpcode::KILL:
Bill Wendling7431bea2010-07-16 22:20:36 +0000535 case TargetOpcode::PROLOG_LABEL:
Chris Lattner518bb532010-02-09 19:54:29 +0000536 case TargetOpcode::EH_LABEL:
Dale Johannesen375be772010-04-07 19:51:44 +0000537 case TargetOpcode::DBG_VALUE:
David Goodwin334c2642009-07-08 16:09:28 +0000538 return 0;
539 }
540 break;
541 }
Evan Cheng78947622009-07-24 18:20:44 +0000542 case ARMII::Size8Bytes: return 8; // ARM instruction x 2.
543 case ARMII::Size4Bytes: return 4; // ARM / Thumb2 instruction.
544 case ARMII::Size2Bytes: return 2; // Thumb1 instruction.
David Goodwin334c2642009-07-08 16:09:28 +0000545 case ARMII::SizeSpecial: {
Evan Chenga0ee8622009-07-31 22:22:22 +0000546 switch (Opc) {
Jim Grosbach3c38f962010-10-06 22:01:26 +0000547 case ARM::MOVi32imm:
548 case ARM::t2MOVi32imm:
549 return 8;
David Goodwin334c2642009-07-08 16:09:28 +0000550 case ARM::CONSTPOOL_ENTRY:
551 // If this machine instr is a constant pool entry, its size is recorded as
552 // operand #2.
553 return MI->getOperand(2).getImm();
Jim Grosbach5eb19512010-05-22 01:06:18 +0000554 case ARM::Int_eh_sjlj_longjmp:
555 return 16;
556 case ARM::tInt_eh_sjlj_longjmp:
557 return 10;
Evan Cheng78947622009-07-24 18:20:44 +0000558 case ARM::Int_eh_sjlj_setjmp:
Jim Grosbachd1007552010-04-28 20:33:09 +0000559 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbach0798edd2010-05-27 23:49:24 +0000560 return 20;
Jim Grosbachd1228742009-12-01 18:10:36 +0000561 case ARM::tInt_eh_sjlj_setjmp:
Jim Grosbach5aa16842009-08-11 19:42:21 +0000562 case ARM::t2Int_eh_sjlj_setjmp:
Jim Grosbachd1007552010-04-28 20:33:09 +0000563 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbach0798edd2010-05-27 23:49:24 +0000564 return 12;
David Goodwin334c2642009-07-08 16:09:28 +0000565 case ARM::BR_JTr:
566 case ARM::BR_JTm:
567 case ARM::BR_JTadd:
Evan Chenga0ee8622009-07-31 22:22:22 +0000568 case ARM::tBR_JTr:
Evan Chengd26b14c2009-07-31 18:28:05 +0000569 case ARM::t2BR_JT:
Jim Grosbachd092a872010-11-29 21:28:32 +0000570 case ARM::t2TBB_JT:
571 case ARM::t2TBH_JT: {
David Goodwin334c2642009-07-08 16:09:28 +0000572 // These are jumptable branches, i.e. a branch followed by an inlined
Evan Chengd26b14c2009-07-31 18:28:05 +0000573 // jumptable. The size is 4 + 4 * number of entries. For TBB, each
574 // entry is one byte; TBH two byte each.
Jim Grosbachd092a872010-11-29 21:28:32 +0000575 unsigned EntrySize = (Opc == ARM::t2TBB_JT)
576 ? 1 : ((Opc == ARM::t2TBH_JT) ? 2 : 4);
David Goodwin334c2642009-07-08 16:09:28 +0000577 unsigned NumOps = TID.getNumOperands();
578 MachineOperand JTOP =
579 MI->getOperand(NumOps - (TID.isPredicable() ? 3 : 2));
580 unsigned JTI = JTOP.getIndex();
581 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
Chris Lattnerb1e80392010-01-25 23:22:00 +0000582 assert(MJTI != 0);
David Goodwin334c2642009-07-08 16:09:28 +0000583 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
584 assert(JTI < JT.size());
585 // Thumb instructions are 2 byte aligned, but JT entries are 4 byte
586 // 4 aligned. The assembler / linker may add 2 byte padding just before
587 // the JT entries. The size does not include this padding; the
588 // constant islands pass does separate bookkeeping for it.
589 // FIXME: If we know the size of the function is less than (1 << 16) *2
590 // bytes, we can use 16-bit entries instead. Then there won't be an
591 // alignment issue.
Evan Cheng25f7cfc2009-08-01 06:13:52 +0000592 unsigned InstSize = (Opc == ARM::tBR_JTr || Opc == ARM::t2BR_JT) ? 2 : 4;
593 unsigned NumEntries = getNumJTEntries(JT, JTI);
Jim Grosbachd092a872010-11-29 21:28:32 +0000594 if (Opc == ARM::t2TBB_JT && (NumEntries & 1))
Evan Cheng25f7cfc2009-08-01 06:13:52 +0000595 // Make sure the instruction that follows TBB is 2-byte aligned.
596 // FIXME: Constant island pass should insert an "ALIGN" instruction
597 // instead.
598 ++NumEntries;
599 return NumEntries * EntrySize + InstSize;
David Goodwin334c2642009-07-08 16:09:28 +0000600 }
601 default:
602 // Otherwise, pseudo-instruction sizes are zero.
603 return 0;
604 }
605 }
606 }
607 return 0; // Not reached
608}
609
Jakob Stoklund Olesenac273662010-07-11 06:33:54 +0000610void ARMBaseInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
611 MachineBasicBlock::iterator I, DebugLoc DL,
612 unsigned DestReg, unsigned SrcReg,
613 bool KillSrc) const {
614 bool GPRDest = ARM::GPRRegClass.contains(DestReg);
615 bool GPRSrc = ARM::GPRRegClass.contains(SrcReg);
Bob Wilson1665b0a2010-02-16 17:24:15 +0000616
Jakob Stoklund Olesenac273662010-07-11 06:33:54 +0000617 if (GPRDest && GPRSrc) {
618 AddDefaultCC(AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::MOVr), DestReg)
619 .addReg(SrcReg, getKillRegState(KillSrc))));
620 return;
David Goodwin7bfdca02009-08-05 21:02:22 +0000621 }
David Goodwin334c2642009-07-08 16:09:28 +0000622
Jakob Stoklund Olesenac273662010-07-11 06:33:54 +0000623 bool SPRDest = ARM::SPRRegClass.contains(DestReg);
624 bool SPRSrc = ARM::SPRRegClass.contains(SrcReg);
625
626 unsigned Opc;
627 if (SPRDest && SPRSrc)
628 Opc = ARM::VMOVS;
629 else if (GPRDest && SPRSrc)
630 Opc = ARM::VMOVRS;
631 else if (SPRDest && GPRSrc)
632 Opc = ARM::VMOVSR;
633 else if (ARM::DPRRegClass.contains(DestReg, SrcReg))
634 Opc = ARM::VMOVD;
635 else if (ARM::QPRRegClass.contains(DestReg, SrcReg))
636 Opc = ARM::VMOVQ;
637 else if (ARM::QQPRRegClass.contains(DestReg, SrcReg))
638 Opc = ARM::VMOVQQ;
639 else if (ARM::QQQQPRRegClass.contains(DestReg, SrcReg))
640 Opc = ARM::VMOVQQQQ;
641 else
642 llvm_unreachable("Impossible reg-to-reg copy");
643
644 MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(Opc), DestReg);
645 MIB.addReg(SrcReg, getKillRegState(KillSrc));
646 if (Opc != ARM::VMOVQQ && Opc != ARM::VMOVQQQQ)
647 AddDefaultPred(MIB);
David Goodwin334c2642009-07-08 16:09:28 +0000648}
649
Evan Chengc10b5af2010-05-07 00:24:52 +0000650static const
651MachineInstrBuilder &AddDReg(MachineInstrBuilder &MIB,
652 unsigned Reg, unsigned SubIdx, unsigned State,
653 const TargetRegisterInfo *TRI) {
654 if (!SubIdx)
655 return MIB.addReg(Reg, State);
656
657 if (TargetRegisterInfo::isPhysicalRegister(Reg))
658 return MIB.addReg(TRI->getSubReg(Reg, SubIdx), State);
659 return MIB.addReg(Reg, State, SubIdx);
660}
661
David Goodwin334c2642009-07-08 16:09:28 +0000662void ARMBaseInstrInfo::
663storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
664 unsigned SrcReg, bool isKill, int FI,
Evan Cheng746ad692010-05-06 19:06:44 +0000665 const TargetRegisterClass *RC,
666 const TargetRegisterInfo *TRI) const {
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000667 DebugLoc DL;
David Goodwin334c2642009-07-08 16:09:28 +0000668 if (I != MBB.end()) DL = I->getDebugLoc();
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000669 MachineFunction &MF = *MBB.getParent();
670 MachineFrameInfo &MFI = *MF.getFrameInfo();
Jim Grosbach31bc8492009-11-08 00:27:19 +0000671 unsigned Align = MFI.getObjectAlignment(FI);
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000672
673 MachineMemOperand *MMO =
Chris Lattner59db5492010-09-21 04:39:43 +0000674 MF.getMachineMemOperand(MachinePointerInfo(
675 PseudoSourceValue::getFixedStack(FI)),
676 MachineMemOperand::MOStore,
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000677 MFI.getObjectSize(FI),
Jim Grosbach31bc8492009-11-08 00:27:19 +0000678 Align);
David Goodwin334c2642009-07-08 16:09:28 +0000679
Bob Wilson0eb0c742010-02-16 22:01:59 +0000680 // tGPR is used sometimes in ARM instructions that need to avoid using
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000681 // certain registers. Just treat it as GPR here. Likewise, rGPR.
682 if (RC == ARM::tGPRRegisterClass || RC == ARM::tcGPRRegisterClass
683 || RC == ARM::rGPRRegisterClass)
Bob Wilson0eb0c742010-02-16 22:01:59 +0000684 RC = ARM::GPRRegisterClass;
685
Bob Wilsonebe99b22010-06-18 21:32:42 +0000686 switch (RC->getID()) {
687 case ARM::GPRRegClassID:
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000688 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::STRi12))
David Goodwin334c2642009-07-08 16:09:28 +0000689 .addReg(SrcReg, getKillRegState(isKill))
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000690 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Bob Wilsonebe99b22010-06-18 21:32:42 +0000691 break;
692 case ARM::SPRRegClassID:
Evan Chengd31c5492010-05-06 01:34:11 +0000693 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTRS))
694 .addReg(SrcReg, getKillRegState(isKill))
695 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Bob Wilsonebe99b22010-06-18 21:32:42 +0000696 break;
697 case ARM::DPRRegClassID:
698 case ARM::DPR_VFP2RegClassID:
699 case ARM::DPR_8RegClassID:
Jim Grosbache5165492009-11-09 00:11:35 +0000700 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTRD))
David Goodwin334c2642009-07-08 16:09:28 +0000701 .addReg(SrcReg, getKillRegState(isKill))
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000702 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Bob Wilsonebe99b22010-06-18 21:32:42 +0000703 break;
704 case ARM::QPRRegClassID:
705 case ARM::QPR_VFP2RegClassID:
706 case ARM::QPR_8RegClassID:
Jim Grosbach0cfcf932010-09-08 00:26:59 +0000707 if (Align >= 16 && getRegisterInfo().needsStackRealignment(MF)) {
Bob Wilson168f3822010-09-15 01:48:05 +0000708 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VST1q64Pseudo))
Bob Wilsonf967ca02010-07-06 21:26:18 +0000709 .addFrameIndex(FI).addImm(16)
Evan Cheng69b9f982010-05-13 01:12:06 +0000710 .addReg(SrcReg, getKillRegState(isKill))
711 .addMemOperand(MMO));
Jim Grosbach31bc8492009-11-08 00:27:19 +0000712 } else {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000713 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTMQIA))
Evan Cheng69b9f982010-05-13 01:12:06 +0000714 .addReg(SrcReg, getKillRegState(isKill))
715 .addFrameIndex(FI)
Evan Cheng69b9f982010-05-13 01:12:06 +0000716 .addMemOperand(MMO));
Jim Grosbach31bc8492009-11-08 00:27:19 +0000717 }
Bob Wilsonebe99b22010-06-18 21:32:42 +0000718 break;
719 case ARM::QQPRRegClassID:
720 case ARM::QQPR_VFP2RegClassID:
Evan Cheng435d4992010-05-07 02:04:02 +0000721 if (Align >= 16 && getRegisterInfo().canRealignStack(MF)) {
Evan Cheng22c687b2010-05-14 02:13:41 +0000722 // FIXME: It's possible to only store part of the QQ register if the
723 // spilled def has a sub-register index.
Bob Wilson168f3822010-09-15 01:48:05 +0000724 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VST1d64QPseudo))
725 .addFrameIndex(FI).addImm(16)
726 .addReg(SrcReg, getKillRegState(isKill))
727 .addMemOperand(MMO));
Evan Cheng435d4992010-05-07 02:04:02 +0000728 } else {
729 MachineInstrBuilder MIB =
Bill Wendling73fe34a2010-11-16 01:16:36 +0000730 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTMDIA))
731 .addFrameIndex(FI))
Evan Cheng435d4992010-05-07 02:04:02 +0000732 .addMemOperand(MMO);
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000733 MIB = AddDReg(MIB, SrcReg, ARM::dsub_0, getKillRegState(isKill), TRI);
734 MIB = AddDReg(MIB, SrcReg, ARM::dsub_1, 0, TRI);
735 MIB = AddDReg(MIB, SrcReg, ARM::dsub_2, 0, TRI);
736 AddDReg(MIB, SrcReg, ARM::dsub_3, 0, TRI);
Evan Cheng435d4992010-05-07 02:04:02 +0000737 }
Bob Wilsonebe99b22010-06-18 21:32:42 +0000738 break;
739 case ARM::QQQQPRRegClassID: {
Evan Cheng22c687b2010-05-14 02:13:41 +0000740 MachineInstrBuilder MIB =
Bill Wendling73fe34a2010-11-16 01:16:36 +0000741 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTMDIA))
742 .addFrameIndex(FI))
Evan Cheng22c687b2010-05-14 02:13:41 +0000743 .addMemOperand(MMO);
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000744 MIB = AddDReg(MIB, SrcReg, ARM::dsub_0, getKillRegState(isKill), TRI);
745 MIB = AddDReg(MIB, SrcReg, ARM::dsub_1, 0, TRI);
746 MIB = AddDReg(MIB, SrcReg, ARM::dsub_2, 0, TRI);
747 MIB = AddDReg(MIB, SrcReg, ARM::dsub_3, 0, TRI);
748 MIB = AddDReg(MIB, SrcReg, ARM::dsub_4, 0, TRI);
749 MIB = AddDReg(MIB, SrcReg, ARM::dsub_5, 0, TRI);
750 MIB = AddDReg(MIB, SrcReg, ARM::dsub_6, 0, TRI);
751 AddDReg(MIB, SrcReg, ARM::dsub_7, 0, TRI);
Bob Wilsonebe99b22010-06-18 21:32:42 +0000752 break;
753 }
754 default:
755 llvm_unreachable("Unknown regclass!");
David Goodwin334c2642009-07-08 16:09:28 +0000756 }
757}
758
Jakob Stoklund Olesen34327852010-09-15 16:36:26 +0000759unsigned
760ARMBaseInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
761 int &FrameIndex) const {
762 switch (MI->getOpcode()) {
763 default: break;
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000764 case ARM::STRrs:
Jakob Stoklund Olesen34327852010-09-15 16:36:26 +0000765 case ARM::t2STRs: // FIXME: don't use t2STRs to access frame.
766 if (MI->getOperand(1).isFI() &&
767 MI->getOperand(2).isReg() &&
768 MI->getOperand(3).isImm() &&
769 MI->getOperand(2).getReg() == 0 &&
770 MI->getOperand(3).getImm() == 0) {
771 FrameIndex = MI->getOperand(1).getIndex();
772 return MI->getOperand(0).getReg();
773 }
774 break;
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000775 case ARM::STRi12:
Jakob Stoklund Olesen34327852010-09-15 16:36:26 +0000776 case ARM::t2STRi12:
777 case ARM::tSpill:
778 case ARM::VSTRD:
779 case ARM::VSTRS:
780 if (MI->getOperand(1).isFI() &&
781 MI->getOperand(2).isImm() &&
782 MI->getOperand(2).getImm() == 0) {
783 FrameIndex = MI->getOperand(1).getIndex();
784 return MI->getOperand(0).getReg();
785 }
786 break;
Jakob Stoklund Olesend64816a2010-09-15 17:27:09 +0000787 case ARM::VST1q64Pseudo:
788 if (MI->getOperand(0).isFI() &&
789 MI->getOperand(2).getSubReg() == 0) {
790 FrameIndex = MI->getOperand(0).getIndex();
791 return MI->getOperand(2).getReg();
792 }
Jakob Stoklund Olesen31bbc512010-09-15 21:40:09 +0000793 break;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000794 case ARM::VSTMQIA:
Jakob Stoklund Olesend64816a2010-09-15 17:27:09 +0000795 if (MI->getOperand(1).isFI() &&
Jakob Stoklund Olesend64816a2010-09-15 17:27:09 +0000796 MI->getOperand(0).getSubReg() == 0) {
797 FrameIndex = MI->getOperand(1).getIndex();
798 return MI->getOperand(0).getReg();
799 }
800 break;
Jakob Stoklund Olesen34327852010-09-15 16:36:26 +0000801 }
802
803 return 0;
804}
805
David Goodwin334c2642009-07-08 16:09:28 +0000806void ARMBaseInstrInfo::
807loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
808 unsigned DestReg, int FI,
Evan Cheng746ad692010-05-06 19:06:44 +0000809 const TargetRegisterClass *RC,
810 const TargetRegisterInfo *TRI) const {
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000811 DebugLoc DL;
David Goodwin334c2642009-07-08 16:09:28 +0000812 if (I != MBB.end()) DL = I->getDebugLoc();
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000813 MachineFunction &MF = *MBB.getParent();
814 MachineFrameInfo &MFI = *MF.getFrameInfo();
Jim Grosbach31bc8492009-11-08 00:27:19 +0000815 unsigned Align = MFI.getObjectAlignment(FI);
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000816 MachineMemOperand *MMO =
Chris Lattner59db5492010-09-21 04:39:43 +0000817 MF.getMachineMemOperand(
818 MachinePointerInfo(PseudoSourceValue::getFixedStack(FI)),
819 MachineMemOperand::MOLoad,
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000820 MFI.getObjectSize(FI),
Jim Grosbach31bc8492009-11-08 00:27:19 +0000821 Align);
David Goodwin334c2642009-07-08 16:09:28 +0000822
Bob Wilson0eb0c742010-02-16 22:01:59 +0000823 // tGPR is used sometimes in ARM instructions that need to avoid using
824 // certain registers. Just treat it as GPR here.
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000825 if (RC == ARM::tGPRRegisterClass || RC == ARM::tcGPRRegisterClass
826 || RC == ARM::rGPRRegisterClass)
Bob Wilson0eb0c742010-02-16 22:01:59 +0000827 RC = ARM::GPRRegisterClass;
828
Bob Wilsonebe99b22010-06-18 21:32:42 +0000829 switch (RC->getID()) {
830 case ARM::GPRRegClassID:
Jim Grosbach3e556122010-10-26 22:37:02 +0000831 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::LDRi12), DestReg)
832 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Bob Wilsonebe99b22010-06-18 21:32:42 +0000833 break;
834 case ARM::SPRRegClassID:
Evan Chengd31c5492010-05-06 01:34:11 +0000835 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDRS), DestReg)
836 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Bob Wilsonebe99b22010-06-18 21:32:42 +0000837 break;
838 case ARM::DPRRegClassID:
839 case ARM::DPR_VFP2RegClassID:
840 case ARM::DPR_8RegClassID:
Jim Grosbache5165492009-11-09 00:11:35 +0000841 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDRD), DestReg)
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000842 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Bob Wilsonebe99b22010-06-18 21:32:42 +0000843 break;
844 case ARM::QPRRegClassID:
845 case ARM::QPR_VFP2RegClassID:
846 case ARM::QPR_8RegClassID:
Jim Grosbach0cfcf932010-09-08 00:26:59 +0000847 if (Align >= 16 && getRegisterInfo().needsStackRealignment(MF)) {
Bob Wilson168f3822010-09-15 01:48:05 +0000848 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLD1q64Pseudo), DestReg)
Bob Wilsonf967ca02010-07-06 21:26:18 +0000849 .addFrameIndex(FI).addImm(16)
Evan Cheng69b9f982010-05-13 01:12:06 +0000850 .addMemOperand(MMO));
Jim Grosbach31bc8492009-11-08 00:27:19 +0000851 } else {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000852 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDMQIA), DestReg)
Evan Cheng69b9f982010-05-13 01:12:06 +0000853 .addFrameIndex(FI)
Evan Cheng69b9f982010-05-13 01:12:06 +0000854 .addMemOperand(MMO));
Jim Grosbach31bc8492009-11-08 00:27:19 +0000855 }
Bob Wilsonebe99b22010-06-18 21:32:42 +0000856 break;
857 case ARM::QQPRRegClassID:
858 case ARM::QQPR_VFP2RegClassID:
Evan Cheng435d4992010-05-07 02:04:02 +0000859 if (Align >= 16 && getRegisterInfo().canRealignStack(MF)) {
Bob Wilson168f3822010-09-15 01:48:05 +0000860 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLD1d64QPseudo), DestReg)
861 .addFrameIndex(FI).addImm(16)
862 .addMemOperand(MMO));
Evan Cheng435d4992010-05-07 02:04:02 +0000863 } else {
864 MachineInstrBuilder MIB =
Bill Wendling73fe34a2010-11-16 01:16:36 +0000865 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDMDIA))
866 .addFrameIndex(FI))
Evan Cheng435d4992010-05-07 02:04:02 +0000867 .addMemOperand(MMO);
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000868 MIB = AddDReg(MIB, DestReg, ARM::dsub_0, RegState::Define, TRI);
869 MIB = AddDReg(MIB, DestReg, ARM::dsub_1, RegState::Define, TRI);
870 MIB = AddDReg(MIB, DestReg, ARM::dsub_2, RegState::Define, TRI);
871 AddDReg(MIB, DestReg, ARM::dsub_3, RegState::Define, TRI);
Evan Cheng435d4992010-05-07 02:04:02 +0000872 }
Bob Wilsonebe99b22010-06-18 21:32:42 +0000873 break;
874 case ARM::QQQQPRRegClassID: {
875 MachineInstrBuilder MIB =
Bill Wendling73fe34a2010-11-16 01:16:36 +0000876 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDMDIA))
877 .addFrameIndex(FI))
Bob Wilsonebe99b22010-06-18 21:32:42 +0000878 .addMemOperand(MMO);
879 MIB = AddDReg(MIB, DestReg, ARM::dsub_0, RegState::Define, TRI);
880 MIB = AddDReg(MIB, DestReg, ARM::dsub_1, RegState::Define, TRI);
881 MIB = AddDReg(MIB, DestReg, ARM::dsub_2, RegState::Define, TRI);
882 MIB = AddDReg(MIB, DestReg, ARM::dsub_3, RegState::Define, TRI);
883 MIB = AddDReg(MIB, DestReg, ARM::dsub_4, RegState::Define, TRI);
884 MIB = AddDReg(MIB, DestReg, ARM::dsub_5, RegState::Define, TRI);
885 MIB = AddDReg(MIB, DestReg, ARM::dsub_6, RegState::Define, TRI);
886 AddDReg(MIB, DestReg, ARM::dsub_7, RegState::Define, TRI);
887 break;
888 }
889 default:
890 llvm_unreachable("Unknown regclass!");
David Goodwin334c2642009-07-08 16:09:28 +0000891 }
892}
893
Jakob Stoklund Olesen34327852010-09-15 16:36:26 +0000894unsigned
895ARMBaseInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
896 int &FrameIndex) const {
897 switch (MI->getOpcode()) {
898 default: break;
Jim Grosbach3e556122010-10-26 22:37:02 +0000899 case ARM::LDRrs:
Jakob Stoklund Olesen34327852010-09-15 16:36:26 +0000900 case ARM::t2LDRs: // FIXME: don't use t2LDRs to access frame.
901 if (MI->getOperand(1).isFI() &&
902 MI->getOperand(2).isReg() &&
903 MI->getOperand(3).isImm() &&
904 MI->getOperand(2).getReg() == 0 &&
905 MI->getOperand(3).getImm() == 0) {
906 FrameIndex = MI->getOperand(1).getIndex();
907 return MI->getOperand(0).getReg();
908 }
909 break;
Jim Grosbach3e556122010-10-26 22:37:02 +0000910 case ARM::LDRi12:
Jakob Stoklund Olesen34327852010-09-15 16:36:26 +0000911 case ARM::t2LDRi12:
912 case ARM::tRestore:
913 case ARM::VLDRD:
914 case ARM::VLDRS:
915 if (MI->getOperand(1).isFI() &&
916 MI->getOperand(2).isImm() &&
917 MI->getOperand(2).getImm() == 0) {
918 FrameIndex = MI->getOperand(1).getIndex();
919 return MI->getOperand(0).getReg();
920 }
921 break;
Jakob Stoklund Olesend64816a2010-09-15 17:27:09 +0000922 case ARM::VLD1q64Pseudo:
923 if (MI->getOperand(1).isFI() &&
924 MI->getOperand(0).getSubReg() == 0) {
925 FrameIndex = MI->getOperand(1).getIndex();
926 return MI->getOperand(0).getReg();
927 }
928 break;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000929 case ARM::VLDMQIA:
Jakob Stoklund Olesen06f264e2010-09-15 21:40:11 +0000930 if (MI->getOperand(1).isFI() &&
Jakob Stoklund Olesen06f264e2010-09-15 21:40:11 +0000931 MI->getOperand(0).getSubReg() == 0) {
932 FrameIndex = MI->getOperand(1).getIndex();
933 return MI->getOperand(0).getReg();
934 }
935 break;
Jakob Stoklund Olesen34327852010-09-15 16:36:26 +0000936 }
937
938 return 0;
939}
940
Evan Cheng62b50652010-04-26 07:39:25 +0000941MachineInstr*
942ARMBaseInstrInfo::emitFrameIndexDebugValue(MachineFunction &MF,
Evan Cheng8601a3d2010-04-29 01:13:30 +0000943 int FrameIx, uint64_t Offset,
Evan Cheng62b50652010-04-26 07:39:25 +0000944 const MDNode *MDPtr,
945 DebugLoc DL) const {
946 MachineInstrBuilder MIB = BuildMI(MF, DL, get(ARM::DBG_VALUE))
947 .addFrameIndex(FrameIx).addImm(0).addImm(Offset).addMetadata(MDPtr);
948 return &*MIB;
949}
950
Jakob Stoklund Olesen30ac0462010-01-06 23:47:07 +0000951/// Create a copy of a const pool value. Update CPI to the new index and return
952/// the label UID.
953static unsigned duplicateCPV(MachineFunction &MF, unsigned &CPI) {
954 MachineConstantPool *MCP = MF.getConstantPool();
955 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
956
957 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPI];
958 assert(MCPE.isMachineConstantPoolEntry() &&
959 "Expecting a machine constantpool entry!");
960 ARMConstantPoolValue *ACPV =
961 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
962
963 unsigned PCLabelId = AFI->createConstPoolEntryUId();
964 ARMConstantPoolValue *NewCPV = 0;
Jim Grosbach51f5b672010-09-10 21:38:22 +0000965 // FIXME: The below assumes PIC relocation model and that the function
966 // is Thumb mode (t1 or t2). PCAdjustment would be 8 for ARM mode PIC, and
967 // zero for non-PIC in ARM or Thumb. The callers are all of thumb LDR
968 // instructions, so that's probably OK, but is PIC always correct when
969 // we get here?
Jakob Stoklund Olesen30ac0462010-01-06 23:47:07 +0000970 if (ACPV->isGlobalValue())
971 NewCPV = new ARMConstantPoolValue(ACPV->getGV(), PCLabelId,
972 ARMCP::CPValue, 4);
973 else if (ACPV->isExtSymbol())
974 NewCPV = new ARMConstantPoolValue(MF.getFunction()->getContext(),
975 ACPV->getSymbol(), PCLabelId, 4);
976 else if (ACPV->isBlockAddress())
977 NewCPV = new ARMConstantPoolValue(ACPV->getBlockAddress(), PCLabelId,
978 ARMCP::CPBlockAddress, 4);
Jim Grosbach51f5b672010-09-10 21:38:22 +0000979 else if (ACPV->isLSDA())
980 NewCPV = new ARMConstantPoolValue(MF.getFunction(), PCLabelId,
981 ARMCP::CPLSDA, 4);
Jakob Stoklund Olesen30ac0462010-01-06 23:47:07 +0000982 else
983 llvm_unreachable("Unexpected ARM constantpool value type!!");
984 CPI = MCP->getConstantPoolIndex(NewCPV, MCPE.getAlignment());
985 return PCLabelId;
986}
987
Evan Chengfdc83402009-11-08 00:15:23 +0000988void ARMBaseInstrInfo::
989reMaterialize(MachineBasicBlock &MBB,
990 MachineBasicBlock::iterator I,
991 unsigned DestReg, unsigned SubIdx,
Evan Chengd57cdd52009-11-14 02:55:43 +0000992 const MachineInstr *Orig,
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +0000993 const TargetRegisterInfo &TRI) const {
Evan Chengfdc83402009-11-08 00:15:23 +0000994 unsigned Opcode = Orig->getOpcode();
995 switch (Opcode) {
996 default: {
997 MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig);
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +0000998 MI->substituteRegister(Orig->getOperand(0).getReg(), DestReg, SubIdx, TRI);
Evan Chengfdc83402009-11-08 00:15:23 +0000999 MBB.insert(I, MI);
1000 break;
1001 }
1002 case ARM::tLDRpci_pic:
1003 case ARM::t2LDRpci_pic: {
1004 MachineFunction &MF = *MBB.getParent();
Evan Chengfdc83402009-11-08 00:15:23 +00001005 unsigned CPI = Orig->getOperand(1).getIndex();
Jakob Stoklund Olesen30ac0462010-01-06 23:47:07 +00001006 unsigned PCLabelId = duplicateCPV(MF, CPI);
Evan Chengfdc83402009-11-08 00:15:23 +00001007 MachineInstrBuilder MIB = BuildMI(MBB, I, Orig->getDebugLoc(), get(Opcode),
1008 DestReg)
1009 .addConstantPoolIndex(CPI).addImm(PCLabelId);
1010 (*MIB).setMemRefs(Orig->memoperands_begin(), Orig->memoperands_end());
1011 break;
1012 }
1013 }
Evan Chengfdc83402009-11-08 00:15:23 +00001014}
1015
Jakob Stoklund Olesen30ac0462010-01-06 23:47:07 +00001016MachineInstr *
1017ARMBaseInstrInfo::duplicate(MachineInstr *Orig, MachineFunction &MF) const {
1018 MachineInstr *MI = TargetInstrInfoImpl::duplicate(Orig, MF);
1019 switch(Orig->getOpcode()) {
1020 case ARM::tLDRpci_pic:
1021 case ARM::t2LDRpci_pic: {
1022 unsigned CPI = Orig->getOperand(1).getIndex();
1023 unsigned PCLabelId = duplicateCPV(MF, CPI);
1024 Orig->getOperand(1).setIndex(CPI);
1025 Orig->getOperand(2).setImm(PCLabelId);
1026 break;
1027 }
1028 }
1029 return MI;
1030}
1031
Evan Cheng506049f2010-03-03 01:44:33 +00001032bool ARMBaseInstrInfo::produceSameValue(const MachineInstr *MI0,
1033 const MachineInstr *MI1) const {
Evan Chengd457e6e2009-11-07 04:04:34 +00001034 int Opcode = MI0->getOpcode();
Evan Cheng9b824252009-11-20 02:10:27 +00001035 if (Opcode == ARM::t2LDRpci ||
1036 Opcode == ARM::t2LDRpci_pic ||
1037 Opcode == ARM::tLDRpci ||
1038 Opcode == ARM::tLDRpci_pic) {
Evan Chengd457e6e2009-11-07 04:04:34 +00001039 if (MI1->getOpcode() != Opcode)
1040 return false;
1041 if (MI0->getNumOperands() != MI1->getNumOperands())
1042 return false;
1043
1044 const MachineOperand &MO0 = MI0->getOperand(1);
1045 const MachineOperand &MO1 = MI1->getOperand(1);
1046 if (MO0.getOffset() != MO1.getOffset())
1047 return false;
1048
1049 const MachineFunction *MF = MI0->getParent()->getParent();
1050 const MachineConstantPool *MCP = MF->getConstantPool();
1051 int CPI0 = MO0.getIndex();
1052 int CPI1 = MO1.getIndex();
1053 const MachineConstantPoolEntry &MCPE0 = MCP->getConstants()[CPI0];
1054 const MachineConstantPoolEntry &MCPE1 = MCP->getConstants()[CPI1];
1055 ARMConstantPoolValue *ACPV0 =
1056 static_cast<ARMConstantPoolValue*>(MCPE0.Val.MachineCPVal);
1057 ARMConstantPoolValue *ACPV1 =
1058 static_cast<ARMConstantPoolValue*>(MCPE1.Val.MachineCPVal);
1059 return ACPV0->hasSameValue(ACPV1);
1060 }
1061
Evan Cheng506049f2010-03-03 01:44:33 +00001062 return MI0->isIdenticalTo(MI1, MachineInstr::IgnoreVRegDefs);
Evan Chengd457e6e2009-11-07 04:04:34 +00001063}
1064
Bill Wendling4b722102010-06-23 23:00:16 +00001065/// areLoadsFromSameBasePtr - This is used by the pre-regalloc scheduler to
1066/// determine if two loads are loading from the same base address. It should
1067/// only return true if the base pointers are the same and the only differences
1068/// between the two addresses is the offset. It also returns the offsets by
1069/// reference.
1070bool ARMBaseInstrInfo::areLoadsFromSameBasePtr(SDNode *Load1, SDNode *Load2,
1071 int64_t &Offset1,
1072 int64_t &Offset2) const {
1073 // Don't worry about Thumb: just ARM and Thumb2.
1074 if (Subtarget.isThumb1Only()) return false;
1075
1076 if (!Load1->isMachineOpcode() || !Load2->isMachineOpcode())
1077 return false;
1078
1079 switch (Load1->getMachineOpcode()) {
1080 default:
1081 return false;
Jim Grosbach3e556122010-10-26 22:37:02 +00001082 case ARM::LDRi12:
Jim Grosbachc1d30212010-10-27 00:19:44 +00001083 case ARM::LDRBi12:
Bill Wendling4b722102010-06-23 23:00:16 +00001084 case ARM::LDRD:
1085 case ARM::LDRH:
1086 case ARM::LDRSB:
1087 case ARM::LDRSH:
1088 case ARM::VLDRD:
1089 case ARM::VLDRS:
1090 case ARM::t2LDRi8:
1091 case ARM::t2LDRDi8:
1092 case ARM::t2LDRSHi8:
1093 case ARM::t2LDRi12:
1094 case ARM::t2LDRSHi12:
1095 break;
1096 }
1097
1098 switch (Load2->getMachineOpcode()) {
1099 default:
1100 return false;
Jim Grosbach3e556122010-10-26 22:37:02 +00001101 case ARM::LDRi12:
Jim Grosbachc1d30212010-10-27 00:19:44 +00001102 case ARM::LDRBi12:
Bill Wendling4b722102010-06-23 23:00:16 +00001103 case ARM::LDRD:
1104 case ARM::LDRH:
1105 case ARM::LDRSB:
1106 case ARM::LDRSH:
1107 case ARM::VLDRD:
1108 case ARM::VLDRS:
1109 case ARM::t2LDRi8:
1110 case ARM::t2LDRDi8:
1111 case ARM::t2LDRSHi8:
1112 case ARM::t2LDRi12:
1113 case ARM::t2LDRSHi12:
1114 break;
1115 }
1116
1117 // Check if base addresses and chain operands match.
1118 if (Load1->getOperand(0) != Load2->getOperand(0) ||
1119 Load1->getOperand(4) != Load2->getOperand(4))
1120 return false;
1121
1122 // Index should be Reg0.
1123 if (Load1->getOperand(3) != Load2->getOperand(3))
1124 return false;
1125
1126 // Determine the offsets.
1127 if (isa<ConstantSDNode>(Load1->getOperand(1)) &&
1128 isa<ConstantSDNode>(Load2->getOperand(1))) {
1129 Offset1 = cast<ConstantSDNode>(Load1->getOperand(1))->getSExtValue();
1130 Offset2 = cast<ConstantSDNode>(Load2->getOperand(1))->getSExtValue();
1131 return true;
1132 }
1133
1134 return false;
1135}
1136
1137/// shouldScheduleLoadsNear - This is a used by the pre-regalloc scheduler to
1138/// determine (in conjuction with areLoadsFromSameBasePtr) if two loads should
1139/// be scheduled togther. On some targets if two loads are loading from
1140/// addresses in the same cache line, it's better if they are scheduled
1141/// together. This function takes two integers that represent the load offsets
1142/// from the common base address. It returns true if it decides it's desirable
1143/// to schedule the two loads together. "NumLoads" is the number of loads that
1144/// have already been scheduled after Load1.
1145bool ARMBaseInstrInfo::shouldScheduleLoadsNear(SDNode *Load1, SDNode *Load2,
1146 int64_t Offset1, int64_t Offset2,
1147 unsigned NumLoads) const {
1148 // Don't worry about Thumb: just ARM and Thumb2.
1149 if (Subtarget.isThumb1Only()) return false;
1150
1151 assert(Offset2 > Offset1);
1152
1153 if ((Offset2 - Offset1) / 8 > 64)
1154 return false;
1155
1156 if (Load1->getMachineOpcode() != Load2->getMachineOpcode())
1157 return false; // FIXME: overly conservative?
1158
1159 // Four loads in a row should be sufficient.
1160 if (NumLoads >= 3)
1161 return false;
1162
1163 return true;
1164}
1165
Evan Cheng86050dc2010-06-18 23:09:54 +00001166bool ARMBaseInstrInfo::isSchedulingBoundary(const MachineInstr *MI,
1167 const MachineBasicBlock *MBB,
1168 const MachineFunction &MF) const {
Jim Grosbach57bb3942010-06-25 18:43:14 +00001169 // Debug info is never a scheduling boundary. It's necessary to be explicit
1170 // due to the special treatment of IT instructions below, otherwise a
1171 // dbg_value followed by an IT will result in the IT instruction being
1172 // considered a scheduling hazard, which is wrong. It should be the actual
1173 // instruction preceding the dbg_value instruction(s), just like it is
1174 // when debug info is not present.
1175 if (MI->isDebugValue())
1176 return false;
1177
Evan Cheng86050dc2010-06-18 23:09:54 +00001178 // Terminators and labels can't be scheduled around.
1179 if (MI->getDesc().isTerminator() || MI->isLabel())
1180 return true;
1181
1182 // Treat the start of the IT block as a scheduling boundary, but schedule
1183 // t2IT along with all instructions following it.
1184 // FIXME: This is a big hammer. But the alternative is to add all potential
1185 // true and anti dependencies to IT block instructions as implicit operands
1186 // to the t2IT instruction. The added compile time and complexity does not
1187 // seem worth it.
1188 MachineBasicBlock::const_iterator I = MI;
Jim Grosbach57bb3942010-06-25 18:43:14 +00001189 // Make sure to skip any dbg_value instructions
1190 while (++I != MBB->end() && I->isDebugValue())
1191 ;
1192 if (I != MBB->end() && I->getOpcode() == ARM::t2IT)
Evan Cheng86050dc2010-06-18 23:09:54 +00001193 return true;
1194
1195 // Don't attempt to schedule around any instruction that defines
1196 // a stack-oriented pointer, as it's unlikely to be profitable. This
1197 // saves compile time, because it doesn't require every single
1198 // stack slot reference to depend on the instruction that does the
1199 // modification.
1200 if (MI->definesRegister(ARM::SP))
1201 return true;
1202
1203 return false;
1204}
1205
Owen Andersonb20b8512010-09-28 18:32:13 +00001206bool ARMBaseInstrInfo::isProfitableToIfCvt(MachineBasicBlock &MBB,
Evan Cheng8239daf2010-11-03 00:45:17 +00001207 unsigned NumCyles,
1208 unsigned ExtraPredCycles,
Owen Andersone3cc84a2010-10-01 22:45:50 +00001209 float Probability,
1210 float Confidence) const {
Evan Cheng8239daf2010-11-03 00:45:17 +00001211 if (!NumCyles)
Evan Cheng13151432010-06-25 22:42:03 +00001212 return false;
Michael J. Spencer2bbb7692010-10-05 06:00:33 +00001213
Owen Andersonb20b8512010-09-28 18:32:13 +00001214 // Attempt to estimate the relative costs of predication versus branching.
Evan Cheng8239daf2010-11-03 00:45:17 +00001215 float UnpredCost = Probability * NumCyles;
Owen Anderson654d5442010-09-28 21:57:50 +00001216 UnpredCost += 1.0; // The branch itself
Owen Andersone3cc84a2010-10-01 22:45:50 +00001217 UnpredCost += (1.0 - Confidence) * Subtarget.getMispredictionPenalty();
Michael J. Spencer2bbb7692010-10-05 06:00:33 +00001218
Evan Cheng8239daf2010-11-03 00:45:17 +00001219 return (float)(NumCyles + ExtraPredCycles) < UnpredCost;
Evan Cheng13151432010-06-25 22:42:03 +00001220}
Michael J. Spencer2bbb7692010-10-05 06:00:33 +00001221
Evan Cheng13151432010-06-25 22:42:03 +00001222bool ARMBaseInstrInfo::
Evan Cheng8239daf2010-11-03 00:45:17 +00001223isProfitableToIfCvt(MachineBasicBlock &TMBB,
1224 unsigned TCycles, unsigned TExtra,
1225 MachineBasicBlock &FMBB,
1226 unsigned FCycles, unsigned FExtra,
Owen Andersone3cc84a2010-10-01 22:45:50 +00001227 float Probability, float Confidence) const {
Evan Cheng8239daf2010-11-03 00:45:17 +00001228 if (!TCycles || !FCycles)
Owen Andersonb20b8512010-09-28 18:32:13 +00001229 return false;
Michael J. Spencer2bbb7692010-10-05 06:00:33 +00001230
Owen Andersonb20b8512010-09-28 18:32:13 +00001231 // Attempt to estimate the relative costs of predication versus branching.
Evan Cheng8239daf2010-11-03 00:45:17 +00001232 float UnpredCost = Probability * TCycles + (1.0 - Probability) * FCycles;
Owen Anderson654d5442010-09-28 21:57:50 +00001233 UnpredCost += 1.0; // The branch itself
Owen Andersone3cc84a2010-10-01 22:45:50 +00001234 UnpredCost += (1.0 - Confidence) * Subtarget.getMispredictionPenalty();
Michael J. Spencer2bbb7692010-10-05 06:00:33 +00001235
Evan Cheng8239daf2010-11-03 00:45:17 +00001236 return (float)(TCycles + FCycles + TExtra + FExtra) < UnpredCost;
Evan Cheng13151432010-06-25 22:42:03 +00001237}
1238
Evan Cheng8fb90362009-08-08 03:20:32 +00001239/// getInstrPredicate - If instruction is predicated, returns its predicate
1240/// condition, otherwise returns AL. It also returns the condition code
1241/// register by reference.
Evan Cheng5adb66a2009-09-28 09:14:39 +00001242ARMCC::CondCodes
1243llvm::getInstrPredicate(const MachineInstr *MI, unsigned &PredReg) {
Evan Cheng8fb90362009-08-08 03:20:32 +00001244 int PIdx = MI->findFirstPredOperandIdx();
1245 if (PIdx == -1) {
1246 PredReg = 0;
1247 return ARMCC::AL;
1248 }
1249
1250 PredReg = MI->getOperand(PIdx+1).getReg();
1251 return (ARMCC::CondCodes)MI->getOperand(PIdx).getImm();
1252}
1253
1254
Evan Cheng6495f632009-07-28 05:48:47 +00001255int llvm::getMatchingCondBranchOpcode(int Opc) {
Evan Cheng5ca53a72009-07-27 18:20:05 +00001256 if (Opc == ARM::B)
1257 return ARM::Bcc;
1258 else if (Opc == ARM::tB)
1259 return ARM::tBcc;
1260 else if (Opc == ARM::t2B)
1261 return ARM::t2Bcc;
1262
1263 llvm_unreachable("Unknown unconditional branch opcode!");
1264 return 0;
1265}
1266
Evan Cheng6495f632009-07-28 05:48:47 +00001267
1268void llvm::emitARMRegPlusImmediate(MachineBasicBlock &MBB,
1269 MachineBasicBlock::iterator &MBBI, DebugLoc dl,
1270 unsigned DestReg, unsigned BaseReg, int NumBytes,
1271 ARMCC::CondCodes Pred, unsigned PredReg,
1272 const ARMBaseInstrInfo &TII) {
1273 bool isSub = NumBytes < 0;
1274 if (isSub) NumBytes = -NumBytes;
1275
1276 while (NumBytes) {
1277 unsigned RotAmt = ARM_AM::getSOImmValRotate(NumBytes);
1278 unsigned ThisVal = NumBytes & ARM_AM::rotr32(0xFF, RotAmt);
1279 assert(ThisVal && "Didn't extract field correctly");
1280
1281 // We will handle these bits from offset, clear them.
1282 NumBytes &= ~ThisVal;
1283
1284 assert(ARM_AM::getSOImmVal(ThisVal) != -1 && "Bit extraction didn't work?");
1285
1286 // Build the new ADD / SUB.
1287 unsigned Opc = isSub ? ARM::SUBri : ARM::ADDri;
1288 BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
1289 .addReg(BaseReg, RegState::Kill).addImm(ThisVal)
1290 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
1291 BaseReg = DestReg;
1292 }
1293}
1294
Evan Chengcdbb3f52009-08-27 01:23:50 +00001295bool llvm::rewriteARMFrameIndex(MachineInstr &MI, unsigned FrameRegIdx,
1296 unsigned FrameReg, int &Offset,
1297 const ARMBaseInstrInfo &TII) {
Evan Cheng6495f632009-07-28 05:48:47 +00001298 unsigned Opcode = MI.getOpcode();
1299 const TargetInstrDesc &Desc = MI.getDesc();
1300 unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask);
1301 bool isSub = false;
Jim Grosbach764ab522009-08-11 15:33:49 +00001302
Evan Cheng6495f632009-07-28 05:48:47 +00001303 // Memory operands in inline assembly always use AddrMode2.
1304 if (Opcode == ARM::INLINEASM)
1305 AddrMode = ARMII::AddrMode2;
Jim Grosbach764ab522009-08-11 15:33:49 +00001306
Evan Cheng6495f632009-07-28 05:48:47 +00001307 if (Opcode == ARM::ADDri) {
1308 Offset += MI.getOperand(FrameRegIdx+1).getImm();
1309 if (Offset == 0) {
1310 // Turn it into a move.
1311 MI.setDesc(TII.get(ARM::MOVr));
1312 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
1313 MI.RemoveOperand(FrameRegIdx+1);
Evan Chengcdbb3f52009-08-27 01:23:50 +00001314 Offset = 0;
1315 return true;
Evan Cheng6495f632009-07-28 05:48:47 +00001316 } else if (Offset < 0) {
1317 Offset = -Offset;
1318 isSub = true;
1319 MI.setDesc(TII.get(ARM::SUBri));
1320 }
1321
1322 // Common case: small offset, fits into instruction.
1323 if (ARM_AM::getSOImmVal(Offset) != -1) {
1324 // Replace the FrameIndex with sp / fp
1325 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
1326 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
Evan Chengcdbb3f52009-08-27 01:23:50 +00001327 Offset = 0;
1328 return true;
Evan Cheng6495f632009-07-28 05:48:47 +00001329 }
1330
1331 // Otherwise, pull as much of the immedidate into this ADDri/SUBri
1332 // as possible.
1333 unsigned RotAmt = ARM_AM::getSOImmValRotate(Offset);
1334 unsigned ThisImmVal = Offset & ARM_AM::rotr32(0xFF, RotAmt);
1335
1336 // We will handle these bits from offset, clear them.
1337 Offset &= ~ThisImmVal;
1338
1339 // Get the properly encoded SOImmVal field.
1340 assert(ARM_AM::getSOImmVal(ThisImmVal) != -1 &&
1341 "Bit extraction didn't work?");
1342 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(ThisImmVal);
1343 } else {
1344 unsigned ImmIdx = 0;
1345 int InstrOffs = 0;
1346 unsigned NumBits = 0;
1347 unsigned Scale = 1;
1348 switch (AddrMode) {
Jim Grosbach3e556122010-10-26 22:37:02 +00001349 case ARMII::AddrMode_i12: {
1350 ImmIdx = FrameRegIdx + 1;
1351 InstrOffs = MI.getOperand(ImmIdx).getImm();
1352 NumBits = 12;
1353 break;
1354 }
Evan Cheng6495f632009-07-28 05:48:47 +00001355 case ARMII::AddrMode2: {
1356 ImmIdx = FrameRegIdx+2;
1357 InstrOffs = ARM_AM::getAM2Offset(MI.getOperand(ImmIdx).getImm());
1358 if (ARM_AM::getAM2Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
1359 InstrOffs *= -1;
1360 NumBits = 12;
1361 break;
1362 }
1363 case ARMII::AddrMode3: {
1364 ImmIdx = FrameRegIdx+2;
1365 InstrOffs = ARM_AM::getAM3Offset(MI.getOperand(ImmIdx).getImm());
1366 if (ARM_AM::getAM3Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
1367 InstrOffs *= -1;
1368 NumBits = 8;
1369 break;
1370 }
Anton Korobeynikovbaf31082009-08-08 13:35:48 +00001371 case ARMII::AddrMode4:
Jim Grosbacha4432172009-11-15 21:45:34 +00001372 case ARMII::AddrMode6:
Evan Chengcdbb3f52009-08-27 01:23:50 +00001373 // Can't fold any offset even if it's zero.
1374 return false;
Evan Cheng6495f632009-07-28 05:48:47 +00001375 case ARMII::AddrMode5: {
1376 ImmIdx = FrameRegIdx+1;
1377 InstrOffs = ARM_AM::getAM5Offset(MI.getOperand(ImmIdx).getImm());
1378 if (ARM_AM::getAM5Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
1379 InstrOffs *= -1;
1380 NumBits = 8;
1381 Scale = 4;
1382 break;
1383 }
1384 default:
1385 llvm_unreachable("Unsupported addressing mode!");
1386 break;
1387 }
1388
1389 Offset += InstrOffs * Scale;
1390 assert((Offset & (Scale-1)) == 0 && "Can't encode this offset!");
1391 if (Offset < 0) {
1392 Offset = -Offset;
1393 isSub = true;
1394 }
1395
1396 // Attempt to fold address comp. if opcode has offset bits
1397 if (NumBits > 0) {
1398 // Common case: small offset, fits into instruction.
1399 MachineOperand &ImmOp = MI.getOperand(ImmIdx);
1400 int ImmedOffset = Offset / Scale;
1401 unsigned Mask = (1 << NumBits) - 1;
1402 if ((unsigned)Offset <= Mask * Scale) {
1403 // Replace the FrameIndex with sp
1404 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
Jim Grosbach77aee8e2010-10-27 01:19:41 +00001405 // FIXME: When addrmode2 goes away, this will simplify (like the
1406 // T2 version), as the LDR.i12 versions don't need the encoding
1407 // tricks for the offset value.
1408 if (isSub) {
1409 if (AddrMode == ARMII::AddrMode_i12)
1410 ImmedOffset = -ImmedOffset;
1411 else
1412 ImmedOffset |= 1 << NumBits;
1413 }
Evan Cheng6495f632009-07-28 05:48:47 +00001414 ImmOp.ChangeToImmediate(ImmedOffset);
Evan Chengcdbb3f52009-08-27 01:23:50 +00001415 Offset = 0;
1416 return true;
Evan Cheng6495f632009-07-28 05:48:47 +00001417 }
Jim Grosbach764ab522009-08-11 15:33:49 +00001418
Evan Cheng6495f632009-07-28 05:48:47 +00001419 // Otherwise, it didn't fit. Pull in what we can to simplify the immed.
1420 ImmedOffset = ImmedOffset & Mask;
Jim Grosbach063efbf2010-10-27 16:50:31 +00001421 if (isSub) {
1422 if (AddrMode == ARMII::AddrMode_i12)
1423 ImmedOffset = -ImmedOffset;
1424 else
1425 ImmedOffset |= 1 << NumBits;
1426 }
Evan Cheng6495f632009-07-28 05:48:47 +00001427 ImmOp.ChangeToImmediate(ImmedOffset);
1428 Offset &= ~(Mask*Scale);
1429 }
1430 }
1431
Evan Chengcdbb3f52009-08-27 01:23:50 +00001432 Offset = (isSub) ? -Offset : Offset;
1433 return Offset == 0;
Evan Cheng6495f632009-07-28 05:48:47 +00001434}
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001435
1436bool ARMBaseInstrInfo::
Eric Christophera99c3e92010-09-28 04:18:29 +00001437AnalyzeCompare(const MachineInstr *MI, unsigned &SrcReg, int &CmpMask,
1438 int &CmpValue) const {
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001439 switch (MI->getOpcode()) {
1440 default: break;
Bill Wendling38ae9972010-08-11 00:23:00 +00001441 case ARM::CMPri:
1442 case ARM::CMPzri:
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001443 case ARM::t2CMPri:
1444 case ARM::t2CMPzri:
1445 SrcReg = MI->getOperand(0).getReg();
Gabor Greif04ac81d2010-09-21 12:01:15 +00001446 CmpMask = ~0;
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001447 CmpValue = MI->getOperand(1).getImm();
1448 return true;
Gabor Greif04ac81d2010-09-21 12:01:15 +00001449 case ARM::TSTri:
1450 case ARM::t2TSTri:
1451 SrcReg = MI->getOperand(0).getReg();
1452 CmpMask = MI->getOperand(1).getImm();
1453 CmpValue = 0;
1454 return true;
1455 }
1456
1457 return false;
1458}
1459
Gabor Greif05642a32010-09-29 10:12:08 +00001460/// isSuitableForMask - Identify a suitable 'and' instruction that
1461/// operates on the given source register and applies the same mask
1462/// as a 'tst' instruction. Provide a limited look-through for copies.
1463/// When successful, MI will hold the found instruction.
1464static bool isSuitableForMask(MachineInstr *&MI, unsigned SrcReg,
Gabor Greif8ff9bb12010-09-21 13:30:57 +00001465 int CmpMask, bool CommonUse) {
Gabor Greif05642a32010-09-29 10:12:08 +00001466 switch (MI->getOpcode()) {
Gabor Greif04ac81d2010-09-21 12:01:15 +00001467 case ARM::ANDri:
1468 case ARM::t2ANDri:
Gabor Greif05642a32010-09-29 10:12:08 +00001469 if (CmpMask != MI->getOperand(2).getImm())
Gabor Greif8ff9bb12010-09-21 13:30:57 +00001470 return false;
Gabor Greif05642a32010-09-29 10:12:08 +00001471 if (SrcReg == MI->getOperand(CommonUse ? 1 : 0).getReg())
Gabor Greif04ac81d2010-09-21 12:01:15 +00001472 return true;
1473 break;
Gabor Greif05642a32010-09-29 10:12:08 +00001474 case ARM::COPY: {
1475 // Walk down one instruction which is potentially an 'and'.
1476 const MachineInstr &Copy = *MI;
Michael J. Spencerf000a7a2010-10-05 06:00:43 +00001477 MachineBasicBlock::iterator AND(
1478 llvm::next(MachineBasicBlock::iterator(MI)));
Gabor Greif05642a32010-09-29 10:12:08 +00001479 if (AND == MI->getParent()->end()) return false;
1480 MI = AND;
1481 return isSuitableForMask(MI, Copy.getOperand(0).getReg(),
1482 CmpMask, true);
1483 }
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001484 }
1485
1486 return false;
1487}
1488
Bill Wendlinga6556862010-09-11 00:13:50 +00001489/// OptimizeCompareInstr - Convert the instruction supplying the argument to the
Evan Chengeb96a2f2010-11-15 21:20:45 +00001490/// comparison into one that sets the zero bit in the flags register.
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001491bool ARMBaseInstrInfo::
Gabor Greif04ac81d2010-09-21 12:01:15 +00001492OptimizeCompareInstr(MachineInstr *CmpInstr, unsigned SrcReg, int CmpMask,
Evan Chengeb96a2f2010-11-15 21:20:45 +00001493 int CmpValue, const MachineRegisterInfo *MRI) const {
Bill Wendling36656612010-09-10 23:46:12 +00001494 if (CmpValue != 0)
Bill Wendling92ad57f2010-09-10 23:34:19 +00001495 return false;
1496
Bill Wendlingb41ee962010-10-18 21:22:31 +00001497 MachineRegisterInfo::def_iterator DI = MRI->def_begin(SrcReg);
1498 if (llvm::next(DI) != MRI->def_end())
Bill Wendling92ad57f2010-09-10 23:34:19 +00001499 // Only support one definition.
1500 return false;
1501
1502 MachineInstr *MI = &*DI;
1503
Gabor Greif04ac81d2010-09-21 12:01:15 +00001504 // Masked compares sometimes use the same register as the corresponding 'and'.
1505 if (CmpMask != ~0) {
Gabor Greif05642a32010-09-29 10:12:08 +00001506 if (!isSuitableForMask(MI, SrcReg, CmpMask, false)) {
Gabor Greif04ac81d2010-09-21 12:01:15 +00001507 MI = 0;
Bill Wendlingb41ee962010-10-18 21:22:31 +00001508 for (MachineRegisterInfo::use_iterator UI = MRI->use_begin(SrcReg),
1509 UE = MRI->use_end(); UI != UE; ++UI) {
Gabor Greif04ac81d2010-09-21 12:01:15 +00001510 if (UI->getParent() != CmpInstr->getParent()) continue;
Gabor Greif05642a32010-09-29 10:12:08 +00001511 MachineInstr *PotentialAND = &*UI;
Gabor Greif8ff9bb12010-09-21 13:30:57 +00001512 if (!isSuitableForMask(PotentialAND, SrcReg, CmpMask, true))
Gabor Greif04ac81d2010-09-21 12:01:15 +00001513 continue;
Gabor Greif05642a32010-09-29 10:12:08 +00001514 MI = PotentialAND;
Gabor Greif04ac81d2010-09-21 12:01:15 +00001515 break;
1516 }
1517 if (!MI) return false;
1518 }
1519 }
1520
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001521 // Conservatively refuse to convert an instruction which isn't in the same BB
1522 // as the comparison.
1523 if (MI->getParent() != CmpInstr->getParent())
1524 return false;
1525
1526 // Check that CPSR isn't set between the comparison instruction and the one we
1527 // want to change.
Evan Cheng691e64a2010-09-21 23:49:07 +00001528 MachineBasicBlock::const_iterator I = CmpInstr, E = MI,
1529 B = MI->getParent()->begin();
Bill Wendling0aa38b92010-10-09 00:03:48 +00001530
1531 // Early exit if CmpInstr is at the beginning of the BB.
1532 if (I == B) return false;
1533
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001534 --I;
1535 for (; I != E; --I) {
1536 const MachineInstr &Instr = *I;
1537
1538 for (unsigned IO = 0, EO = Instr.getNumOperands(); IO != EO; ++IO) {
1539 const MachineOperand &MO = Instr.getOperand(IO);
Bill Wendling40a5eb12010-11-01 20:41:43 +00001540 if (!MO.isReg()) continue;
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001541
Bill Wendling40a5eb12010-11-01 20:41:43 +00001542 // This instruction modifies or uses CPSR after the one we want to
1543 // change. We can't do this transformation.
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001544 if (MO.getReg() == ARM::CPSR)
1545 return false;
1546 }
Evan Cheng691e64a2010-09-21 23:49:07 +00001547
1548 if (I == B)
1549 // The 'and' is below the comparison instruction.
1550 return false;
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001551 }
1552
1553 // Set the "zero" bit in CPSR.
1554 switch (MI->getOpcode()) {
1555 default: break;
Bill Wendling38ae9972010-08-11 00:23:00 +00001556 case ARM::ADDri:
Bob Wilson3a951822010-09-15 17:12:08 +00001557 case ARM::ANDri:
1558 case ARM::t2ANDri:
Bill Wendling38ae9972010-08-11 00:23:00 +00001559 case ARM::SUBri:
1560 case ARM::t2ADDri:
Bill Wendlingad422712010-08-18 21:32:07 +00001561 case ARM::t2SUBri:
Evan Cheng3642e642010-11-17 08:06:50 +00001562 // Toggle the optional operand to CPSR.
1563 MI->getOperand(5).setReg(ARM::CPSR);
1564 MI->getOperand(5).setIsDef(true);
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001565 CmpInstr->eraseFromParent();
1566 return true;
1567 }
Bill Wendlinge4ddbdf2010-08-06 01:32:48 +00001568
1569 return false;
1570}
Evan Cheng5f54ce32010-09-09 18:18:55 +00001571
Evan Chengc4af4632010-11-17 20:13:28 +00001572bool ARMBaseInstrInfo::FoldImmediate(MachineInstr *UseMI,
1573 MachineInstr *DefMI, unsigned Reg,
1574 MachineRegisterInfo *MRI) const {
1575 // Fold large immediates into add, sub, or, xor.
1576 unsigned DefOpc = DefMI->getOpcode();
1577 if (DefOpc != ARM::t2MOVi32imm && DefOpc != ARM::MOVi32imm)
1578 return false;
1579 if (!DefMI->getOperand(1).isImm())
1580 // Could be t2MOVi32imm <ga:xx>
1581 return false;
1582
1583 if (!MRI->hasOneNonDBGUse(Reg))
1584 return false;
1585
1586 unsigned UseOpc = UseMI->getOpcode();
Evan Cheng5c71c7a2010-11-18 01:43:23 +00001587 unsigned NewUseOpc = 0;
Evan Chengc4af4632010-11-17 20:13:28 +00001588 uint32_t ImmVal = (uint32_t)DefMI->getOperand(1).getImm();
Evan Cheng5c71c7a2010-11-18 01:43:23 +00001589 uint32_t SOImmValV1 = 0, SOImmValV2 = 0;
Evan Chengc4af4632010-11-17 20:13:28 +00001590 bool Commute = false;
1591 switch (UseOpc) {
1592 default: return false;
1593 case ARM::SUBrr:
1594 case ARM::ADDrr:
1595 case ARM::ORRrr:
1596 case ARM::EORrr:
1597 case ARM::t2SUBrr:
1598 case ARM::t2ADDrr:
1599 case ARM::t2ORRrr:
1600 case ARM::t2EORrr: {
1601 Commute = UseMI->getOperand(2).getReg() != Reg;
1602 switch (UseOpc) {
1603 default: break;
1604 case ARM::SUBrr: {
1605 if (Commute)
1606 return false;
1607 ImmVal = -ImmVal;
1608 NewUseOpc = ARM::SUBri;
1609 // Fallthrough
1610 }
1611 case ARM::ADDrr:
1612 case ARM::ORRrr:
1613 case ARM::EORrr: {
1614 if (!ARM_AM::isSOImmTwoPartVal(ImmVal))
1615 return false;
1616 SOImmValV1 = (uint32_t)ARM_AM::getSOImmTwoPartFirst(ImmVal);
1617 SOImmValV2 = (uint32_t)ARM_AM::getSOImmTwoPartSecond(ImmVal);
1618 switch (UseOpc) {
1619 default: break;
1620 case ARM::ADDrr: NewUseOpc = ARM::ADDri; break;
1621 case ARM::ORRrr: NewUseOpc = ARM::ORRri; break;
1622 case ARM::EORrr: NewUseOpc = ARM::EORri; break;
1623 }
1624 break;
1625 }
1626 case ARM::t2SUBrr: {
1627 if (Commute)
1628 return false;
1629 ImmVal = -ImmVal;
1630 NewUseOpc = ARM::t2SUBri;
1631 // Fallthrough
1632 }
1633 case ARM::t2ADDrr:
1634 case ARM::t2ORRrr:
1635 case ARM::t2EORrr: {
1636 if (!ARM_AM::isT2SOImmTwoPartVal(ImmVal))
1637 return false;
1638 SOImmValV1 = (uint32_t)ARM_AM::getT2SOImmTwoPartFirst(ImmVal);
1639 SOImmValV2 = (uint32_t)ARM_AM::getT2SOImmTwoPartSecond(ImmVal);
1640 switch (UseOpc) {
1641 default: break;
1642 case ARM::t2ADDrr: NewUseOpc = ARM::t2ADDri; break;
1643 case ARM::t2ORRrr: NewUseOpc = ARM::t2ORRri; break;
1644 case ARM::t2EORrr: NewUseOpc = ARM::t2EORri; break;
1645 }
1646 break;
1647 }
1648 }
1649 }
1650 }
1651
1652 unsigned OpIdx = Commute ? 2 : 1;
1653 unsigned Reg1 = UseMI->getOperand(OpIdx).getReg();
1654 bool isKill = UseMI->getOperand(OpIdx).isKill();
1655 unsigned NewReg = MRI->createVirtualRegister(MRI->getRegClass(Reg));
1656 AddDefaultCC(AddDefaultPred(BuildMI(*UseMI->getParent(),
1657 *UseMI, UseMI->getDebugLoc(),
1658 get(NewUseOpc), NewReg)
1659 .addReg(Reg1, getKillRegState(isKill))
1660 .addImm(SOImmValV1)));
1661 UseMI->setDesc(get(NewUseOpc));
1662 UseMI->getOperand(1).setReg(NewReg);
1663 UseMI->getOperand(1).setIsKill();
1664 UseMI->getOperand(2).ChangeToImmediate(SOImmValV2);
1665 DefMI->eraseFromParent();
1666 return true;
1667}
1668
Evan Cheng5f54ce32010-09-09 18:18:55 +00001669unsigned
Evan Cheng8239daf2010-11-03 00:45:17 +00001670ARMBaseInstrInfo::getNumMicroOps(const InstrItineraryData *ItinData,
1671 const MachineInstr *MI) const {
Evan Cheng3ef1c872010-09-10 01:29:16 +00001672 if (!ItinData || ItinData->isEmpty())
Evan Cheng5f54ce32010-09-09 18:18:55 +00001673 return 1;
1674
1675 const TargetInstrDesc &Desc = MI->getDesc();
1676 unsigned Class = Desc.getSchedClass();
Bob Wilson064312d2010-09-15 16:28:21 +00001677 unsigned UOps = ItinData->Itineraries[Class].NumMicroOps;
Evan Cheng5f54ce32010-09-09 18:18:55 +00001678 if (UOps)
1679 return UOps;
1680
1681 unsigned Opc = MI->getOpcode();
1682 switch (Opc) {
1683 default:
1684 llvm_unreachable("Unexpected multi-uops instruction!");
1685 break;
Bill Wendling73fe34a2010-11-16 01:16:36 +00001686 case ARM::VLDMQIA:
1687 case ARM::VLDMQDB:
1688 case ARM::VSTMQIA:
1689 case ARM::VSTMQDB:
Evan Cheng5f54ce32010-09-09 18:18:55 +00001690 return 2;
1691
1692 // The number of uOps for load / store multiple are determined by the number
1693 // registers.
Bill Wendling73fe34a2010-11-16 01:16:36 +00001694 //
Evan Cheng3ef1c872010-09-10 01:29:16 +00001695 // On Cortex-A8, each pair of register loads / stores can be scheduled on the
1696 // same cycle. The scheduling for the first load / store must be done
1697 // separately by assuming the the address is not 64-bit aligned.
Bill Wendling73fe34a2010-11-16 01:16:36 +00001698 //
Evan Cheng3ef1c872010-09-10 01:29:16 +00001699 // On Cortex-A9, the formula is simply (#reg / 2) + (#reg % 2). If the address
Bill Wendling73fe34a2010-11-16 01:16:36 +00001700 // is not 64-bit aligned, then AGU would take an extra cycle. For VFP / NEON
1701 // load / store multiple, the formula is (#reg / 2) + (#reg % 2) + 1.
1702 case ARM::VLDMDIA:
1703 case ARM::VLDMDDB:
1704 case ARM::VLDMDIA_UPD:
1705 case ARM::VLDMDDB_UPD:
1706 case ARM::VLDMSIA:
1707 case ARM::VLDMSDB:
1708 case ARM::VLDMSIA_UPD:
1709 case ARM::VLDMSDB_UPD:
1710 case ARM::VSTMDIA:
1711 case ARM::VSTMDDB:
1712 case ARM::VSTMDIA_UPD:
1713 case ARM::VSTMDDB_UPD:
1714 case ARM::VSTMSIA:
1715 case ARM::VSTMSDB:
1716 case ARM::VSTMSIA_UPD:
1717 case ARM::VSTMSDB_UPD: {
Evan Cheng5f54ce32010-09-09 18:18:55 +00001718 unsigned NumRegs = MI->getNumOperands() - Desc.getNumOperands();
1719 return (NumRegs / 2) + (NumRegs % 2) + 1;
1720 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001721
1722 case ARM::LDMIA_RET:
1723 case ARM::LDMIA:
1724 case ARM::LDMDA:
1725 case ARM::LDMDB:
1726 case ARM::LDMIB:
1727 case ARM::LDMIA_UPD:
1728 case ARM::LDMDA_UPD:
1729 case ARM::LDMDB_UPD:
1730 case ARM::LDMIB_UPD:
1731 case ARM::STMIA:
1732 case ARM::STMDA:
1733 case ARM::STMDB:
1734 case ARM::STMIB:
1735 case ARM::STMIA_UPD:
1736 case ARM::STMDA_UPD:
1737 case ARM::STMDB_UPD:
1738 case ARM::STMIB_UPD:
1739 case ARM::tLDMIA:
1740 case ARM::tLDMIA_UPD:
1741 case ARM::tSTMIA:
1742 case ARM::tSTMIA_UPD:
Evan Cheng5f54ce32010-09-09 18:18:55 +00001743 case ARM::tPOP_RET:
1744 case ARM::tPOP:
1745 case ARM::tPUSH:
Bill Wendling73fe34a2010-11-16 01:16:36 +00001746 case ARM::t2LDMIA_RET:
1747 case ARM::t2LDMIA:
1748 case ARM::t2LDMDB:
1749 case ARM::t2LDMIA_UPD:
1750 case ARM::t2LDMDB_UPD:
1751 case ARM::t2STMIA:
1752 case ARM::t2STMDB:
1753 case ARM::t2STMIA_UPD:
1754 case ARM::t2STMDB_UPD: {
Evan Cheng3ef1c872010-09-10 01:29:16 +00001755 unsigned NumRegs = MI->getNumOperands() - Desc.getNumOperands() + 1;
1756 if (Subtarget.isCortexA8()) {
Evan Cheng8239daf2010-11-03 00:45:17 +00001757 if (NumRegs < 4)
1758 return 2;
1759 // 4 registers would be issued: 2, 2.
1760 // 5 registers would be issued: 2, 2, 1.
1761 UOps = (NumRegs / 2);
1762 if (NumRegs % 2)
1763 ++UOps;
1764 return UOps;
Evan Cheng3ef1c872010-09-10 01:29:16 +00001765 } else if (Subtarget.isCortexA9()) {
1766 UOps = (NumRegs / 2);
1767 // If there are odd number of registers or if it's not 64-bit aligned,
1768 // then it takes an extra AGU (Address Generation Unit) cycle.
1769 if ((NumRegs % 2) ||
1770 !MI->hasOneMemOperand() ||
1771 (*MI->memoperands_begin())->getAlignment() < 8)
1772 ++UOps;
1773 return UOps;
1774 } else {
1775 // Assume the worst.
1776 return NumRegs;
Michael J. Spencer2bbb7692010-10-05 06:00:33 +00001777 }
Evan Cheng5f54ce32010-09-09 18:18:55 +00001778 }
1779 }
1780}
Evan Chenga0792de2010-10-06 06:27:31 +00001781
1782int
Evan Cheng344d9db2010-10-07 23:12:15 +00001783ARMBaseInstrInfo::getVLDMDefCycle(const InstrItineraryData *ItinData,
1784 const TargetInstrDesc &DefTID,
1785 unsigned DefClass,
1786 unsigned DefIdx, unsigned DefAlign) const {
1787 int RegNo = (int)(DefIdx+1) - DefTID.getNumOperands() + 1;
1788 if (RegNo <= 0)
1789 // Def is the address writeback.
1790 return ItinData->getOperandCycle(DefClass, DefIdx);
1791
1792 int DefCycle;
1793 if (Subtarget.isCortexA8()) {
1794 // (regno / 2) + (regno % 2) + 1
1795 DefCycle = RegNo / 2 + 1;
1796 if (RegNo % 2)
1797 ++DefCycle;
1798 } else if (Subtarget.isCortexA9()) {
1799 DefCycle = RegNo;
1800 bool isSLoad = false;
Bill Wendling73fe34a2010-11-16 01:16:36 +00001801
Evan Cheng344d9db2010-10-07 23:12:15 +00001802 switch (DefTID.getOpcode()) {
1803 default: break;
Bill Wendling73fe34a2010-11-16 01:16:36 +00001804 case ARM::VLDMSIA:
1805 case ARM::VLDMSDB:
1806 case ARM::VLDMSIA_UPD:
1807 case ARM::VLDMSDB_UPD:
Evan Cheng344d9db2010-10-07 23:12:15 +00001808 isSLoad = true;
1809 break;
1810 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001811
Evan Cheng344d9db2010-10-07 23:12:15 +00001812 // If there are odd number of 'S' registers or if it's not 64-bit aligned,
1813 // then it takes an extra cycle.
1814 if ((isSLoad && (RegNo % 2)) || DefAlign < 8)
1815 ++DefCycle;
1816 } else {
1817 // Assume the worst.
1818 DefCycle = RegNo + 2;
1819 }
1820
1821 return DefCycle;
1822}
1823
1824int
1825ARMBaseInstrInfo::getLDMDefCycle(const InstrItineraryData *ItinData,
1826 const TargetInstrDesc &DefTID,
1827 unsigned DefClass,
1828 unsigned DefIdx, unsigned DefAlign) const {
1829 int RegNo = (int)(DefIdx+1) - DefTID.getNumOperands() + 1;
1830 if (RegNo <= 0)
1831 // Def is the address writeback.
1832 return ItinData->getOperandCycle(DefClass, DefIdx);
1833
1834 int DefCycle;
1835 if (Subtarget.isCortexA8()) {
1836 // 4 registers would be issued: 1, 2, 1.
1837 // 5 registers would be issued: 1, 2, 2.
1838 DefCycle = RegNo / 2;
1839 if (DefCycle < 1)
1840 DefCycle = 1;
1841 // Result latency is issue cycle + 2: E2.
1842 DefCycle += 2;
1843 } else if (Subtarget.isCortexA9()) {
1844 DefCycle = (RegNo / 2);
1845 // If there are odd number of registers or if it's not 64-bit aligned,
1846 // then it takes an extra AGU (Address Generation Unit) cycle.
1847 if ((RegNo % 2) || DefAlign < 8)
1848 ++DefCycle;
1849 // Result latency is AGU cycles + 2.
1850 DefCycle += 2;
1851 } else {
1852 // Assume the worst.
1853 DefCycle = RegNo + 2;
1854 }
1855
1856 return DefCycle;
1857}
1858
1859int
1860ARMBaseInstrInfo::getVSTMUseCycle(const InstrItineraryData *ItinData,
1861 const TargetInstrDesc &UseTID,
1862 unsigned UseClass,
1863 unsigned UseIdx, unsigned UseAlign) const {
1864 int RegNo = (int)(UseIdx+1) - UseTID.getNumOperands() + 1;
1865 if (RegNo <= 0)
1866 return ItinData->getOperandCycle(UseClass, UseIdx);
1867
1868 int UseCycle;
1869 if (Subtarget.isCortexA8()) {
1870 // (regno / 2) + (regno % 2) + 1
1871 UseCycle = RegNo / 2 + 1;
1872 if (RegNo % 2)
1873 ++UseCycle;
1874 } else if (Subtarget.isCortexA9()) {
1875 UseCycle = RegNo;
1876 bool isSStore = false;
Bill Wendling73fe34a2010-11-16 01:16:36 +00001877
Evan Cheng344d9db2010-10-07 23:12:15 +00001878 switch (UseTID.getOpcode()) {
1879 default: break;
Bill Wendling73fe34a2010-11-16 01:16:36 +00001880 case ARM::VSTMSIA:
1881 case ARM::VSTMSDB:
1882 case ARM::VSTMSIA_UPD:
1883 case ARM::VSTMSDB_UPD:
Evan Cheng344d9db2010-10-07 23:12:15 +00001884 isSStore = true;
1885 break;
1886 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001887
Evan Cheng344d9db2010-10-07 23:12:15 +00001888 // If there are odd number of 'S' registers or if it's not 64-bit aligned,
1889 // then it takes an extra cycle.
1890 if ((isSStore && (RegNo % 2)) || UseAlign < 8)
1891 ++UseCycle;
1892 } else {
1893 // Assume the worst.
1894 UseCycle = RegNo + 2;
1895 }
1896
1897 return UseCycle;
1898}
1899
1900int
1901ARMBaseInstrInfo::getSTMUseCycle(const InstrItineraryData *ItinData,
1902 const TargetInstrDesc &UseTID,
1903 unsigned UseClass,
1904 unsigned UseIdx, unsigned UseAlign) const {
1905 int RegNo = (int)(UseIdx+1) - UseTID.getNumOperands() + 1;
1906 if (RegNo <= 0)
1907 return ItinData->getOperandCycle(UseClass, UseIdx);
1908
1909 int UseCycle;
1910 if (Subtarget.isCortexA8()) {
1911 UseCycle = RegNo / 2;
1912 if (UseCycle < 2)
1913 UseCycle = 2;
1914 // Read in E3.
1915 UseCycle += 2;
1916 } else if (Subtarget.isCortexA9()) {
1917 UseCycle = (RegNo / 2);
1918 // If there are odd number of registers or if it's not 64-bit aligned,
1919 // then it takes an extra AGU (Address Generation Unit) cycle.
1920 if ((RegNo % 2) || UseAlign < 8)
1921 ++UseCycle;
1922 } else {
1923 // Assume the worst.
1924 UseCycle = 1;
1925 }
1926 return UseCycle;
1927}
1928
1929int
Evan Chenga0792de2010-10-06 06:27:31 +00001930ARMBaseInstrInfo::getOperandLatency(const InstrItineraryData *ItinData,
1931 const TargetInstrDesc &DefTID,
1932 unsigned DefIdx, unsigned DefAlign,
1933 const TargetInstrDesc &UseTID,
1934 unsigned UseIdx, unsigned UseAlign) const {
1935 unsigned DefClass = DefTID.getSchedClass();
1936 unsigned UseClass = UseTID.getSchedClass();
1937
1938 if (DefIdx < DefTID.getNumDefs() && UseIdx < UseTID.getNumOperands())
1939 return ItinData->getOperandLatency(DefClass, DefIdx, UseClass, UseIdx);
1940
1941 // This may be a def / use of a variable_ops instruction, the operand
1942 // latency might be determinable dynamically. Let the target try to
1943 // figure it out.
Evan Cheng9e08ee52010-10-28 02:00:25 +00001944 int DefCycle = -1;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001945 bool LdmBypass = false;
Evan Chenga0792de2010-10-06 06:27:31 +00001946 switch (DefTID.getOpcode()) {
1947 default:
1948 DefCycle = ItinData->getOperandCycle(DefClass, DefIdx);
1949 break;
Bill Wendling73fe34a2010-11-16 01:16:36 +00001950
1951 case ARM::VLDMDIA:
1952 case ARM::VLDMDDB:
1953 case ARM::VLDMDIA_UPD:
1954 case ARM::VLDMDDB_UPD:
1955 case ARM::VLDMSIA:
1956 case ARM::VLDMSDB:
1957 case ARM::VLDMSIA_UPD:
1958 case ARM::VLDMSDB_UPD:
Evan Cheng344d9db2010-10-07 23:12:15 +00001959 DefCycle = getVLDMDefCycle(ItinData, DefTID, DefClass, DefIdx, DefAlign);
Evan Cheng5a50cee2010-10-07 01:50:48 +00001960 break;
Bill Wendling73fe34a2010-11-16 01:16:36 +00001961
1962 case ARM::LDMIA_RET:
1963 case ARM::LDMIA:
1964 case ARM::LDMDA:
1965 case ARM::LDMDB:
1966 case ARM::LDMIB:
1967 case ARM::LDMIA_UPD:
1968 case ARM::LDMDA_UPD:
1969 case ARM::LDMDB_UPD:
1970 case ARM::LDMIB_UPD:
1971 case ARM::tLDMIA:
1972 case ARM::tLDMIA_UPD:
Evan Chenga0792de2010-10-06 06:27:31 +00001973 case ARM::tPUSH:
Bill Wendling73fe34a2010-11-16 01:16:36 +00001974 case ARM::t2LDMIA_RET:
1975 case ARM::t2LDMIA:
1976 case ARM::t2LDMDB:
1977 case ARM::t2LDMIA_UPD:
1978 case ARM::t2LDMDB_UPD:
Evan Chenga0792de2010-10-06 06:27:31 +00001979 LdmBypass = 1;
Evan Cheng344d9db2010-10-07 23:12:15 +00001980 DefCycle = getLDMDefCycle(ItinData, DefTID, DefClass, DefIdx, DefAlign);
1981 break;
Evan Chenga0792de2010-10-06 06:27:31 +00001982 }
Evan Chenga0792de2010-10-06 06:27:31 +00001983
1984 if (DefCycle == -1)
1985 // We can't seem to determine the result latency of the def, assume it's 2.
1986 DefCycle = 2;
1987
1988 int UseCycle = -1;
1989 switch (UseTID.getOpcode()) {
1990 default:
1991 UseCycle = ItinData->getOperandCycle(UseClass, UseIdx);
1992 break;
Bill Wendling73fe34a2010-11-16 01:16:36 +00001993
1994 case ARM::VSTMDIA:
1995 case ARM::VSTMDDB:
1996 case ARM::VSTMDIA_UPD:
1997 case ARM::VSTMDDB_UPD:
1998 case ARM::VSTMSIA:
1999 case ARM::VSTMSDB:
2000 case ARM::VSTMSIA_UPD:
2001 case ARM::VSTMSDB_UPD:
Evan Cheng344d9db2010-10-07 23:12:15 +00002002 UseCycle = getVSTMUseCycle(ItinData, UseTID, UseClass, UseIdx, UseAlign);
Evan Cheng5a50cee2010-10-07 01:50:48 +00002003 break;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002004
2005 case ARM::STMIA:
2006 case ARM::STMDA:
2007 case ARM::STMDB:
2008 case ARM::STMIB:
2009 case ARM::STMIA_UPD:
2010 case ARM::STMDA_UPD:
2011 case ARM::STMDB_UPD:
2012 case ARM::STMIB_UPD:
2013 case ARM::tSTMIA:
2014 case ARM::tSTMIA_UPD:
Evan Chenga0792de2010-10-06 06:27:31 +00002015 case ARM::tPOP_RET:
2016 case ARM::tPOP:
Bill Wendling73fe34a2010-11-16 01:16:36 +00002017 case ARM::t2STMIA:
2018 case ARM::t2STMDB:
2019 case ARM::t2STMIA_UPD:
2020 case ARM::t2STMDB_UPD:
Evan Cheng344d9db2010-10-07 23:12:15 +00002021 UseCycle = getSTMUseCycle(ItinData, UseTID, UseClass, UseIdx, UseAlign);
Evan Cheng5a50cee2010-10-07 01:50:48 +00002022 break;
Evan Chenga0792de2010-10-06 06:27:31 +00002023 }
Evan Chenga0792de2010-10-06 06:27:31 +00002024
2025 if (UseCycle == -1)
2026 // Assume it's read in the first stage.
2027 UseCycle = 1;
2028
2029 UseCycle = DefCycle - UseCycle + 1;
2030 if (UseCycle > 0) {
2031 if (LdmBypass) {
2032 // It's a variable_ops instruction so we can't use DefIdx here. Just use
2033 // first def operand.
2034 if (ItinData->hasPipelineForwarding(DefClass, DefTID.getNumOperands()-1,
2035 UseClass, UseIdx))
2036 --UseCycle;
2037 } else if (ItinData->hasPipelineForwarding(DefClass, DefIdx,
Bill Wendling73fe34a2010-11-16 01:16:36 +00002038 UseClass, UseIdx)) {
Evan Chenga0792de2010-10-06 06:27:31 +00002039 --UseCycle;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002040 }
Evan Chenga0792de2010-10-06 06:27:31 +00002041 }
2042
2043 return UseCycle;
2044}
2045
2046int
2047ARMBaseInstrInfo::getOperandLatency(const InstrItineraryData *ItinData,
2048 const MachineInstr *DefMI, unsigned DefIdx,
2049 const MachineInstr *UseMI, unsigned UseIdx) const {
2050 if (DefMI->isCopyLike() || DefMI->isInsertSubreg() ||
2051 DefMI->isRegSequence() || DefMI->isImplicitDef())
2052 return 1;
2053
2054 const TargetInstrDesc &DefTID = DefMI->getDesc();
2055 if (!ItinData || ItinData->isEmpty())
2056 return DefTID.mayLoad() ? 3 : 1;
2057
Evan Chengdd9dd6f2010-10-23 02:04:38 +00002058
Evan Chenga0792de2010-10-06 06:27:31 +00002059 const TargetInstrDesc &UseTID = UseMI->getDesc();
Evan Chengdd9dd6f2010-10-23 02:04:38 +00002060 const MachineOperand &DefMO = DefMI->getOperand(DefIdx);
Evan Chenge09206d2010-10-29 23:16:55 +00002061 if (DefMO.getReg() == ARM::CPSR) {
2062 if (DefMI->getOpcode() == ARM::FMSTAT) {
2063 // fpscr -> cpsr stalls over 20 cycles on A8 (and earlier?)
2064 return Subtarget.isCortexA9() ? 1 : 20;
2065 }
2066
Evan Chengdd9dd6f2010-10-23 02:04:38 +00002067 // CPSR set and branch can be paired in the same cycle.
Evan Chenge09206d2010-10-29 23:16:55 +00002068 if (UseTID.isBranch())
2069 return 0;
2070 }
Evan Chengdd9dd6f2010-10-23 02:04:38 +00002071
Evan Chenga0792de2010-10-06 06:27:31 +00002072 unsigned DefAlign = DefMI->hasOneMemOperand()
2073 ? (*DefMI->memoperands_begin())->getAlignment() : 0;
2074 unsigned UseAlign = UseMI->hasOneMemOperand()
2075 ? (*UseMI->memoperands_begin())->getAlignment() : 0;
Evan Cheng7e2fe912010-10-28 06:47:08 +00002076 int Latency = getOperandLatency(ItinData, DefTID, DefIdx, DefAlign,
2077 UseTID, UseIdx, UseAlign);
2078
2079 if (Latency > 1 &&
2080 (Subtarget.isCortexA8() || Subtarget.isCortexA9())) {
2081 // FIXME: Shifter op hack: no shift (i.e. [r +/- r]) or [r + r << 2]
2082 // variants are one cycle cheaper.
2083 switch (DefTID.getOpcode()) {
2084 default: break;
2085 case ARM::LDRrs:
2086 case ARM::LDRBrs: {
2087 unsigned ShOpVal = DefMI->getOperand(3).getImm();
2088 unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal);
2089 if (ShImm == 0 ||
2090 (ShImm == 2 && ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl))
2091 --Latency;
2092 break;
2093 }
2094 case ARM::t2LDRs:
2095 case ARM::t2LDRBs:
2096 case ARM::t2LDRHs:
2097 case ARM::t2LDRSHs: {
2098 // Thumb2 mode: lsl only.
2099 unsigned ShAmt = DefMI->getOperand(3).getImm();
2100 if (ShAmt == 0 || ShAmt == 2)
2101 --Latency;
2102 break;
2103 }
2104 }
2105 }
2106
2107 return Latency;
Evan Chenga0792de2010-10-06 06:27:31 +00002108}
2109
2110int
2111ARMBaseInstrInfo::getOperandLatency(const InstrItineraryData *ItinData,
2112 SDNode *DefNode, unsigned DefIdx,
2113 SDNode *UseNode, unsigned UseIdx) const {
2114 if (!DefNode->isMachineOpcode())
2115 return 1;
2116
2117 const TargetInstrDesc &DefTID = get(DefNode->getMachineOpcode());
2118 if (!ItinData || ItinData->isEmpty())
2119 return DefTID.mayLoad() ? 3 : 1;
2120
Evan Cheng08975152010-10-29 18:09:28 +00002121 if (!UseNode->isMachineOpcode()) {
2122 int Latency = ItinData->getOperandCycle(DefTID.getSchedClass(), DefIdx);
2123 if (Subtarget.isCortexA9())
2124 return Latency <= 2 ? 1 : Latency - 1;
2125 else
2126 return Latency <= 3 ? 1 : Latency - 2;
2127 }
Evan Chenga0792de2010-10-06 06:27:31 +00002128
2129 const TargetInstrDesc &UseTID = get(UseNode->getMachineOpcode());
2130 const MachineSDNode *DefMN = dyn_cast<MachineSDNode>(DefNode);
2131 unsigned DefAlign = !DefMN->memoperands_empty()
2132 ? (*DefMN->memoperands_begin())->getAlignment() : 0;
2133 const MachineSDNode *UseMN = dyn_cast<MachineSDNode>(UseNode);
2134 unsigned UseAlign = !UseMN->memoperands_empty()
2135 ? (*UseMN->memoperands_begin())->getAlignment() : 0;
Evan Cheng7e2fe912010-10-28 06:47:08 +00002136 int Latency = getOperandLatency(ItinData, DefTID, DefIdx, DefAlign,
2137 UseTID, UseIdx, UseAlign);
2138
2139 if (Latency > 1 &&
2140 (Subtarget.isCortexA8() || Subtarget.isCortexA9())) {
2141 // FIXME: Shifter op hack: no shift (i.e. [r +/- r]) or [r + r << 2]
2142 // variants are one cycle cheaper.
2143 switch (DefTID.getOpcode()) {
2144 default: break;
2145 case ARM::LDRrs:
2146 case ARM::LDRBrs: {
2147 unsigned ShOpVal =
2148 cast<ConstantSDNode>(DefNode->getOperand(2))->getZExtValue();
2149 unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal);
2150 if (ShImm == 0 ||
2151 (ShImm == 2 && ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl))
2152 --Latency;
2153 break;
2154 }
2155 case ARM::t2LDRs:
2156 case ARM::t2LDRBs:
2157 case ARM::t2LDRHs:
2158 case ARM::t2LDRSHs: {
2159 // Thumb2 mode: lsl only.
2160 unsigned ShAmt =
2161 cast<ConstantSDNode>(DefNode->getOperand(2))->getZExtValue();
2162 if (ShAmt == 0 || ShAmt == 2)
2163 --Latency;
2164 break;
2165 }
2166 }
2167 }
2168
2169 return Latency;
Evan Chenga0792de2010-10-06 06:27:31 +00002170}
Evan Cheng23128422010-10-19 18:58:51 +00002171
Evan Cheng8239daf2010-11-03 00:45:17 +00002172int ARMBaseInstrInfo::getInstrLatency(const InstrItineraryData *ItinData,
2173 const MachineInstr *MI,
2174 unsigned *PredCost) const {
2175 if (MI->isCopyLike() || MI->isInsertSubreg() ||
2176 MI->isRegSequence() || MI->isImplicitDef())
2177 return 1;
2178
2179 if (!ItinData || ItinData->isEmpty())
2180 return 1;
2181
2182 const TargetInstrDesc &TID = MI->getDesc();
2183 unsigned Class = TID.getSchedClass();
2184 unsigned UOps = ItinData->Itineraries[Class].NumMicroOps;
2185 if (PredCost && TID.hasImplicitDefOfPhysReg(ARM::CPSR))
2186 // When predicated, CPSR is an additional source operand for CPSR updating
2187 // instructions, this apparently increases their latencies.
2188 *PredCost = 1;
2189 if (UOps)
2190 return ItinData->getStageLatency(Class);
2191 return getNumMicroOps(ItinData, MI);
2192}
2193
2194int ARMBaseInstrInfo::getInstrLatency(const InstrItineraryData *ItinData,
2195 SDNode *Node) const {
2196 if (!Node->isMachineOpcode())
2197 return 1;
2198
2199 if (!ItinData || ItinData->isEmpty())
2200 return 1;
2201
2202 unsigned Opcode = Node->getMachineOpcode();
2203 switch (Opcode) {
2204 default:
2205 return ItinData->getStageLatency(get(Opcode).getSchedClass());
Bill Wendling73fe34a2010-11-16 01:16:36 +00002206 case ARM::VLDMQIA:
2207 case ARM::VLDMQDB:
2208 case ARM::VSTMQIA:
2209 case ARM::VSTMQDB:
Evan Cheng8239daf2010-11-03 00:45:17 +00002210 return 2;
Eric Christopher8b3ca622010-11-18 19:40:05 +00002211 }
Evan Cheng8239daf2010-11-03 00:45:17 +00002212}
2213
Evan Cheng23128422010-10-19 18:58:51 +00002214bool ARMBaseInstrInfo::
2215hasHighOperandLatency(const InstrItineraryData *ItinData,
2216 const MachineRegisterInfo *MRI,
2217 const MachineInstr *DefMI, unsigned DefIdx,
2218 const MachineInstr *UseMI, unsigned UseIdx) const {
2219 unsigned DDomain = DefMI->getDesc().TSFlags & ARMII::DomainMask;
2220 unsigned UDomain = UseMI->getDesc().TSFlags & ARMII::DomainMask;
2221 if (Subtarget.isCortexA8() &&
2222 (DDomain == ARMII::DomainVFP || UDomain == ARMII::DomainVFP))
2223 // CortexA8 VFP instructions are not pipelined.
2224 return true;
2225
2226 // Hoist VFP / NEON instructions with 4 or higher latency.
2227 int Latency = getOperandLatency(ItinData, DefMI, DefIdx, UseMI, UseIdx);
2228 if (Latency <= 3)
2229 return false;
2230 return DDomain == ARMII::DomainVFP || DDomain == ARMII::DomainNEON ||
2231 UDomain == ARMII::DomainVFP || UDomain == ARMII::DomainNEON;
2232}
Evan Chengc8141df2010-10-26 02:08:50 +00002233
2234bool ARMBaseInstrInfo::
2235hasLowDefLatency(const InstrItineraryData *ItinData,
2236 const MachineInstr *DefMI, unsigned DefIdx) const {
2237 if (!ItinData || ItinData->isEmpty())
2238 return false;
2239
2240 unsigned DDomain = DefMI->getDesc().TSFlags & ARMII::DomainMask;
2241 if (DDomain == ARMII::DomainGeneral) {
2242 unsigned DefClass = DefMI->getDesc().getSchedClass();
2243 int DefCycle = ItinData->getOperandCycle(DefClass, DefIdx);
2244 return (DefCycle != -1 && DefCycle <= 2);
2245 }
2246 return false;
2247}
Evan Cheng48575f62010-12-05 22:04:16 +00002248
2249bool
2250ARMBaseInstrInfo::isFpMLxInstruction(unsigned Opcode, unsigned &MulOpc,
2251 unsigned &AddSubOpc,
2252 bool &NegAcc, bool &HasLane) const {
2253 DenseMap<unsigned, unsigned>::const_iterator I = MLxEntryMap.find(Opcode);
2254 if (I == MLxEntryMap.end())
2255 return false;
2256
2257 const ARM_MLxEntry &Entry = ARM_MLxTable[I->second];
2258 MulOpc = Entry.MulOpc;
2259 AddSubOpc = Entry.AddSubOpc;
2260 NegAcc = Entry.NegAcc;
2261 HasLane = Entry.HasLane;
2262 return true;
2263}