blob: d4639cd83cc812190f6faa0b3e77caff7ddee172 [file] [log] [blame]
Nate Begeman21e463b2005-10-16 05:39:50 +00001//===- PPCRegisterInfo.cpp - PowerPC Register Information -------*- C++ -*-===//
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002//
Misha Brukmanf2ccb772004-08-17 04:55:41 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanb5f662f2005-04-21 23:30:14 +00007//
Misha Brukmanf2ccb772004-08-17 04:55:41 +00008//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file contains the PowerPC implementation of the MRegisterInfo class.
Misha Brukmanf2ccb772004-08-17 04:55:41 +000011//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "reginfo"
Chris Lattner26689592005-10-14 23:51:18 +000015#include "PPC.h"
Chris Lattner26bd0d42005-10-14 23:45:43 +000016#include "PPCInstrBuilder.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000017#include "PPCMachineFunctionInfo.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000018#include "PPCRegisterInfo.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000019#include "PPCFrameInfo.h"
Chris Lattner804e0672006-07-11 00:48:23 +000020#include "PPCSubtarget.h"
Misha Brukmanf2ccb772004-08-17 04:55:41 +000021#include "llvm/Constants.h"
22#include "llvm/Type.h"
23#include "llvm/CodeGen/ValueTypes.h"
24#include "llvm/CodeGen/MachineInstrBuilder.h"
Jim Laskey44c3b9f2007-01-26 21:22:28 +000025#include "llvm/CodeGen/MachineModuleInfo.h"
Misha Brukmanf2ccb772004-08-17 04:55:41 +000026#include "llvm/CodeGen/MachineFunction.h"
27#include "llvm/CodeGen/MachineFrameInfo.h"
Jim Laskeyf1d78e82006-03-23 18:12:57 +000028#include "llvm/CodeGen/MachineLocation.h"
Jim Laskey41886992006-04-07 16:34:46 +000029#include "llvm/CodeGen/SelectionDAGNodes.h"
Misha Brukmanf2ccb772004-08-17 04:55:41 +000030#include "llvm/Target/TargetFrameInfo.h"
Chris Lattnerf9568d82006-04-17 21:48:13 +000031#include "llvm/Target/TargetInstrInfo.h"
Misha Brukmanf2ccb772004-08-17 04:55:41 +000032#include "llvm/Target/TargetMachine.h"
33#include "llvm/Target/TargetOptions.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000034#include "llvm/Support/CommandLine.h"
35#include "llvm/Support/Debug.h"
Nate Begemanae232e72005-11-06 09:00:38 +000036#include "llvm/Support/MathExtras.h"
Evan Chengb371f452007-02-19 21:49:54 +000037#include "llvm/ADT/BitVector.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000038#include "llvm/ADT/STLExtras.h"
Misha Brukmanf2ccb772004-08-17 04:55:41 +000039#include <cstdlib>
Misha Brukmanf2ccb772004-08-17 04:55:41 +000040using namespace llvm;
41
Chris Lattner369503f2006-04-17 21:07:20 +000042/// getRegisterNumbering - Given the enum value for some register, e.g.
43/// PPC::F14, return the number that it corresponds to (e.g. 14).
44unsigned PPCRegisterInfo::getRegisterNumbering(unsigned RegEnum) {
Chris Lattnerbe6a0392006-07-11 20:53:55 +000045 using namespace PPC;
Chris Lattner369503f2006-04-17 21:07:20 +000046 switch (RegEnum) {
Chris Lattnerbe6a0392006-07-11 20:53:55 +000047 case R0 : case X0 : case F0 : case V0 : case CR0: return 0;
48 case R1 : case X1 : case F1 : case V1 : case CR1: return 1;
49 case R2 : case X2 : case F2 : case V2 : case CR2: return 2;
50 case R3 : case X3 : case F3 : case V3 : case CR3: return 3;
51 case R4 : case X4 : case F4 : case V4 : case CR4: return 4;
52 case R5 : case X5 : case F5 : case V5 : case CR5: return 5;
53 case R6 : case X6 : case F6 : case V6 : case CR6: return 6;
54 case R7 : case X7 : case F7 : case V7 : case CR7: return 7;
55 case R8 : case X8 : case F8 : case V8 : return 8;
56 case R9 : case X9 : case F9 : case V9 : return 9;
57 case R10: case X10: case F10: case V10: return 10;
58 case R11: case X11: case F11: case V11: return 11;
59 case R12: case X12: case F12: case V12: return 12;
60 case R13: case X13: case F13: case V13: return 13;
61 case R14: case X14: case F14: case V14: return 14;
62 case R15: case X15: case F15: case V15: return 15;
63 case R16: case X16: case F16: case V16: return 16;
64 case R17: case X17: case F17: case V17: return 17;
65 case R18: case X18: case F18: case V18: return 18;
66 case R19: case X19: case F19: case V19: return 19;
67 case R20: case X20: case F20: case V20: return 20;
68 case R21: case X21: case F21: case V21: return 21;
69 case R22: case X22: case F22: case V22: return 22;
70 case R23: case X23: case F23: case V23: return 23;
71 case R24: case X24: case F24: case V24: return 24;
72 case R25: case X25: case F25: case V25: return 25;
73 case R26: case X26: case F26: case V26: return 26;
74 case R27: case X27: case F27: case V27: return 27;
75 case R28: case X28: case F28: case V28: return 28;
76 case R29: case X29: case F29: case V29: return 29;
77 case R30: case X30: case F30: case V30: return 30;
78 case R31: case X31: case F31: case V31: return 31;
79 default:
Bill Wendlingf5da1332006-12-07 22:21:48 +000080 cerr << "Unhandled reg in PPCRegisterInfo::getRegisterNumbering!\n";
Chris Lattnerbe6a0392006-07-11 20:53:55 +000081 abort();
Chris Lattner369503f2006-04-17 21:07:20 +000082 }
83}
84
Evan Cheng7ce45782006-11-13 23:36:35 +000085PPCRegisterInfo::PPCRegisterInfo(const PPCSubtarget &ST,
86 const TargetInstrInfo &tii)
Chris Lattner804e0672006-07-11 00:48:23 +000087 : PPCGenRegisterInfo(PPC::ADJCALLSTACKDOWN, PPC::ADJCALLSTACKUP),
Evan Cheng7ce45782006-11-13 23:36:35 +000088 Subtarget(ST), TII(tii) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +000089 ImmToIdxMap[PPC::LD] = PPC::LDX; ImmToIdxMap[PPC::STD] = PPC::STDX;
Misha Brukmanf2ccb772004-08-17 04:55:41 +000090 ImmToIdxMap[PPC::LBZ] = PPC::LBZX; ImmToIdxMap[PPC::STB] = PPC::STBX;
91 ImmToIdxMap[PPC::LHZ] = PPC::LHZX; ImmToIdxMap[PPC::LHA] = PPC::LHAX;
92 ImmToIdxMap[PPC::LWZ] = PPC::LWZX; ImmToIdxMap[PPC::LWA] = PPC::LWAX;
93 ImmToIdxMap[PPC::LFS] = PPC::LFSX; ImmToIdxMap[PPC::LFD] = PPC::LFDX;
94 ImmToIdxMap[PPC::STH] = PPC::STHX; ImmToIdxMap[PPC::STW] = PPC::STWX;
95 ImmToIdxMap[PPC::STFS] = PPC::STFSX; ImmToIdxMap[PPC::STFD] = PPC::STFDX;
Nate Begeman1d9d7422005-10-18 00:28:58 +000096 ImmToIdxMap[PPC::ADDI] = PPC::ADD4;
Bill Wendling82d25142007-09-07 22:01:02 +000097
98 // 64-bit
99 ImmToIdxMap[PPC::LHA8] = PPC::LHAX8; ImmToIdxMap[PPC::LBZ8] = PPC::LBZX8;
100 ImmToIdxMap[PPC::LHZ8] = PPC::LHZX8; ImmToIdxMap[PPC::LWZ8] = PPC::LWZX8;
101 ImmToIdxMap[PPC::STB8] = PPC::STBX8; ImmToIdxMap[PPC::STH8] = PPC::STHX8;
102 ImmToIdxMap[PPC::STW8] = PPC::STWX8; ImmToIdxMap[PPC::STDU] = PPC::STDUX;
103 ImmToIdxMap[PPC::ADDI8] = PPC::ADD8; ImmToIdxMap[PPC::STD_32] = PPC::STDX_32;
Misha Brukmanf2ccb772004-08-17 04:55:41 +0000104}
105
Evan Cheng66f0f642007-10-05 01:32:41 +0000106static void StoreRegToStackSlot(const TargetInstrInfo &TII,
Evan Chengd64b5c82007-12-05 03:14:33 +0000107 unsigned SrcReg, bool isKill, int FrameIdx,
Evan Cheng66f0f642007-10-05 01:32:41 +0000108 const TargetRegisterClass *RC,
Evan Cheng58184e62007-10-18 21:29:24 +0000109 SmallVectorImpl<MachineInstr*> &NewMIs) {
Chris Lattner6a5339b2006-11-14 18:44:47 +0000110 if (RC == PPC::GPRCRegisterClass) {
111 if (SrcReg != PPC::LR) {
Evan Cheng66f0f642007-10-05 01:32:41 +0000112 NewMIs.push_back(addFrameReference(BuildMI(TII.get(PPC::STW))
Evan Chengd64b5c82007-12-05 03:14:33 +0000113 .addReg(SrcReg, false, false, isKill), FrameIdx));
Chris Lattner6a5339b2006-11-14 18:44:47 +0000114 } else {
115 // FIXME: this spills LR immediately to memory in one step. To do this,
116 // we use R11, which we know cannot be used in the prolog/epilog. This is
117 // a hack.
Evan Cheng66f0f642007-10-05 01:32:41 +0000118 NewMIs.push_back(BuildMI(TII.get(PPC::MFLR), PPC::R11));
119 NewMIs.push_back(addFrameReference(BuildMI(TII.get(PPC::STW))
Evan Chengd64b5c82007-12-05 03:14:33 +0000120 .addReg(PPC::R11, false, false, isKill), FrameIdx));
Chris Lattner6a5339b2006-11-14 18:44:47 +0000121 }
122 } else if (RC == PPC::G8RCRegisterClass) {
123 if (SrcReg != PPC::LR8) {
Evan Cheng66f0f642007-10-05 01:32:41 +0000124 NewMIs.push_back(addFrameReference(BuildMI(TII.get(PPC::STD))
Evan Chengd64b5c82007-12-05 03:14:33 +0000125 .addReg(SrcReg, false, false, isKill), FrameIdx));
Chris Lattner6a5339b2006-11-14 18:44:47 +0000126 } else {
127 // FIXME: this spills LR immediately to memory in one step. To do this,
128 // we use R11, which we know cannot be used in the prolog/epilog. This is
129 // a hack.
Evan Cheng66f0f642007-10-05 01:32:41 +0000130 NewMIs.push_back(BuildMI(TII.get(PPC::MFLR8), PPC::X11));
131 NewMIs.push_back(addFrameReference(BuildMI(TII.get(PPC::STD))
Evan Chengd64b5c82007-12-05 03:14:33 +0000132 .addReg(PPC::X11, false, false, isKill), FrameIdx));
Chris Lattner6a5339b2006-11-14 18:44:47 +0000133 }
134 } else if (RC == PPC::F8RCRegisterClass) {
Evan Cheng66f0f642007-10-05 01:32:41 +0000135 NewMIs.push_back(addFrameReference(BuildMI(TII.get(PPC::STFD))
Evan Chengd64b5c82007-12-05 03:14:33 +0000136 .addReg(SrcReg, false, false, isKill), FrameIdx));
Chris Lattner6a5339b2006-11-14 18:44:47 +0000137 } else if (RC == PPC::F4RCRegisterClass) {
Evan Cheng66f0f642007-10-05 01:32:41 +0000138 NewMIs.push_back(addFrameReference(BuildMI(TII.get(PPC::STFS))
Evan Chengd64b5c82007-12-05 03:14:33 +0000139 .addReg(SrcReg, false, false, isKill), FrameIdx));
Nate Begeman1d9d7422005-10-18 00:28:58 +0000140 } else if (RC == PPC::CRRCRegisterClass) {
Chris Lattnere67304f2006-06-12 23:59:16 +0000141 // FIXME: We use R0 here, because it isn't available for RA.
Chris Lattnerb47e0892006-06-12 21:50:57 +0000142 // We need to store the CR in the low 4-bits of the saved value. First,
143 // issue a MFCR to save all of the CRBits.
Evan Cheng66f0f642007-10-05 01:32:41 +0000144 NewMIs.push_back(BuildMI(TII.get(PPC::MFCR), PPC::R0));
Chris Lattnerb47e0892006-06-12 21:50:57 +0000145
146 // If the saved register wasn't CR0, shift the bits left so that they are in
147 // CR0's slot.
148 if (SrcReg != PPC::CR0) {
149 unsigned ShiftBits = PPCRegisterInfo::getRegisterNumbering(SrcReg)*4;
Chris Lattnere67304f2006-06-12 23:59:16 +0000150 // rlwinm r0, r0, ShiftBits, 0, 31.
Evan Cheng66f0f642007-10-05 01:32:41 +0000151 NewMIs.push_back(BuildMI(TII.get(PPC::RLWINM), PPC::R0)
152 .addReg(PPC::R0).addImm(ShiftBits).addImm(0).addImm(31));
Chris Lattnerb47e0892006-06-12 21:50:57 +0000153 }
154
Evan Cheng66f0f642007-10-05 01:32:41 +0000155 NewMIs.push_back(addFrameReference(BuildMI(TII.get(PPC::STW))
Evan Chengd64b5c82007-12-05 03:14:33 +0000156 .addReg(PPC::R0, false, false, isKill), FrameIdx));
Chris Lattner9c09c9e2006-03-16 22:24:02 +0000157 } else if (RC == PPC::VRRCRegisterClass) {
158 // We don't have indexed addressing for vector loads. Emit:
Evan Chengfdd9f002007-09-14 01:57:02 +0000159 // R0 = ADDI FI#
160 // STVX VAL, 0, R0
Chris Lattner9c09c9e2006-03-16 22:24:02 +0000161 //
162 // FIXME: We use R0 here, because it isn't available for RA.
Evan Cheng66f0f642007-10-05 01:32:41 +0000163 NewMIs.push_back(addFrameReference(BuildMI(TII.get(PPC::ADDI), PPC::R0),
164 FrameIdx, 0, 0));
165 NewMIs.push_back(BuildMI(TII.get(PPC::STVX))
Evan Chengd64b5c82007-12-05 03:14:33 +0000166 .addReg(SrcReg, false, false, isKill).addReg(PPC::R0).addReg(PPC::R0));
Evan Cheng66f0f642007-10-05 01:32:41 +0000167 } else {
168 assert(0 && "Unknown regclass!");
169 abort();
170 }
171}
172
173void
174PPCRegisterInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
175 MachineBasicBlock::iterator MI,
Evan Chengd64b5c82007-12-05 03:14:33 +0000176 unsigned SrcReg, bool isKill, int FrameIdx,
Evan Cheng66f0f642007-10-05 01:32:41 +0000177 const TargetRegisterClass *RC) const {
178 SmallVector<MachineInstr*, 4> NewMIs;
Evan Chengd64b5c82007-12-05 03:14:33 +0000179 StoreRegToStackSlot(TII, SrcReg, isKill, FrameIdx, RC, NewMIs);
Evan Cheng66f0f642007-10-05 01:32:41 +0000180 for (unsigned i = 0, e = NewMIs.size(); i != e; ++i)
181 MBB.insert(MI, NewMIs[i]);
182}
183
184void PPCRegisterInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg,
Evan Chengd64b5c82007-12-05 03:14:33 +0000185 bool isKill,
Evan Chengf0a0cdd2007-10-18 22:40:57 +0000186 SmallVectorImpl<MachineOperand> &Addr,
Evan Cheng66f0f642007-10-05 01:32:41 +0000187 const TargetRegisterClass *RC,
Evan Cheng58184e62007-10-18 21:29:24 +0000188 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Evan Cheng66f0f642007-10-05 01:32:41 +0000189 if (Addr[0].isFrameIndex()) {
Evan Chengd64b5c82007-12-05 03:14:33 +0000190 StoreRegToStackSlot(TII, SrcReg, isKill, Addr[0].getFrameIndex(), RC,
191 NewMIs);
Evan Cheng66f0f642007-10-05 01:32:41 +0000192 return;
193 }
194
195 unsigned Opc = 0;
196 if (RC == PPC::GPRCRegisterClass) {
197 Opc = PPC::STW;
198 } else if (RC == PPC::G8RCRegisterClass) {
199 Opc = PPC::STD;
200 } else if (RC == PPC::F8RCRegisterClass) {
201 Opc = PPC::STFD;
202 } else if (RC == PPC::F4RCRegisterClass) {
203 Opc = PPC::STFS;
204 } else if (RC == PPC::VRRCRegisterClass) {
205 Opc = PPC::STVX;
206 } else {
207 assert(0 && "Unknown regclass!");
208 abort();
209 }
210 MachineInstrBuilder MIB = BuildMI(TII.get(Opc))
Evan Chengd64b5c82007-12-05 03:14:33 +0000211 .addReg(SrcReg, false, false, isKill);
Evan Cheng66f0f642007-10-05 01:32:41 +0000212 for (unsigned i = 0, e = Addr.size(); i != e; ++i) {
213 MachineOperand &MO = Addr[i];
214 if (MO.isRegister())
215 MIB.addReg(MO.getReg());
216 else if (MO.isImmediate())
217 MIB.addImm(MO.getImmedValue());
218 else
219 MIB.addFrameIndex(MO.getFrameIndex());
220 }
221 NewMIs.push_back(MIB);
222 return;
223}
224
225static void LoadRegFromStackSlot(const TargetInstrInfo &TII,
226 unsigned DestReg, int FrameIdx,
227 const TargetRegisterClass *RC,
Evan Cheng58184e62007-10-18 21:29:24 +0000228 SmallVectorImpl<MachineInstr*> &NewMIs) {
Evan Cheng66f0f642007-10-05 01:32:41 +0000229 if (RC == PPC::GPRCRegisterClass) {
230 if (DestReg != PPC::LR) {
231 NewMIs.push_back(addFrameReference(BuildMI(TII.get(PPC::LWZ), DestReg),
232 FrameIdx));
233 } else {
234 NewMIs.push_back(addFrameReference(BuildMI(TII.get(PPC::LWZ), PPC::R11),
235 FrameIdx));
236 NewMIs.push_back(BuildMI(TII.get(PPC::MTLR)).addReg(PPC::R11));
237 }
238 } else if (RC == PPC::G8RCRegisterClass) {
239 if (DestReg != PPC::LR8) {
240 NewMIs.push_back(addFrameReference(BuildMI(TII.get(PPC::LD), DestReg),
241 FrameIdx));
242 } else {
243 NewMIs.push_back(addFrameReference(BuildMI(TII.get(PPC::LD), PPC::R11),
244 FrameIdx));
245 NewMIs.push_back(BuildMI(TII.get(PPC::MTLR8)).addReg(PPC::R11));
246 }
247 } else if (RC == PPC::F8RCRegisterClass) {
248 NewMIs.push_back(addFrameReference(BuildMI(TII.get(PPC::LFD), DestReg),
249 FrameIdx));
250 } else if (RC == PPC::F4RCRegisterClass) {
251 NewMIs.push_back(addFrameReference(BuildMI(TII.get(PPC::LFS), DestReg),
252 FrameIdx));
253 } else if (RC == PPC::CRRCRegisterClass) {
254 // FIXME: We use R0 here, because it isn't available for RA.
255 NewMIs.push_back(addFrameReference(BuildMI(TII.get(PPC::LWZ), PPC::R0),
256 FrameIdx));
257
258 // If the reloaded register isn't CR0, shift the bits right so that they are
259 // in the right CR's slot.
260 if (DestReg != PPC::CR0) {
261 unsigned ShiftBits = PPCRegisterInfo::getRegisterNumbering(DestReg)*4;
262 // rlwinm r11, r11, 32-ShiftBits, 0, 31.
263 NewMIs.push_back(BuildMI(TII.get(PPC::RLWINM), PPC::R0)
264 .addReg(PPC::R0).addImm(32-ShiftBits).addImm(0).addImm(31));
265 }
266
267 NewMIs.push_back(BuildMI(TII.get(PPC::MTCRF), DestReg).addReg(PPC::R0));
268 } else if (RC == PPC::VRRCRegisterClass) {
269 // We don't have indexed addressing for vector loads. Emit:
270 // R0 = ADDI FI#
271 // Dest = LVX 0, R0
272 //
273 // FIXME: We use R0 here, because it isn't available for RA.
274 NewMIs.push_back(addFrameReference(BuildMI(TII.get(PPC::ADDI), PPC::R0),
275 FrameIdx, 0, 0));
276 NewMIs.push_back(BuildMI(TII.get(PPC::LVX),DestReg).addReg(PPC::R0)
277 .addReg(PPC::R0));
Misha Brukmanf2ccb772004-08-17 04:55:41 +0000278 } else {
Chris Lattner919c0322005-10-01 01:35:02 +0000279 assert(0 && "Unknown regclass!");
280 abort();
Misha Brukmanf2ccb772004-08-17 04:55:41 +0000281 }
282}
283
284void
Nate Begeman21e463b2005-10-16 05:39:50 +0000285PPCRegisterInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000286 MachineBasicBlock::iterator MI,
287 unsigned DestReg, int FrameIdx,
288 const TargetRegisterClass *RC) const {
Evan Cheng66f0f642007-10-05 01:32:41 +0000289 SmallVector<MachineInstr*, 4> NewMIs;
290 LoadRegFromStackSlot(TII, DestReg, FrameIdx, RC, NewMIs);
291 for (unsigned i = 0, e = NewMIs.size(); i != e; ++i)
292 MBB.insert(MI, NewMIs[i]);
293}
294
295void PPCRegisterInfo::loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
Evan Chengf0a0cdd2007-10-18 22:40:57 +0000296 SmallVectorImpl<MachineOperand> &Addr,
Evan Cheng66f0f642007-10-05 01:32:41 +0000297 const TargetRegisterClass *RC,
Evan Cheng58184e62007-10-18 21:29:24 +0000298 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Evan Cheng66f0f642007-10-05 01:32:41 +0000299 if (Addr[0].isFrameIndex()) {
300 LoadRegFromStackSlot(TII, DestReg, Addr[0].getFrameIndex(), RC, NewMIs);
301 return;
302 }
303
304 unsigned Opc = 0;
Chris Lattner6a5339b2006-11-14 18:44:47 +0000305 if (RC == PPC::GPRCRegisterClass) {
Evan Cheng66f0f642007-10-05 01:32:41 +0000306 assert(DestReg != PPC::LR && "Can't handle this yet!");
307 Opc = PPC::LWZ;
Chris Lattner6a5339b2006-11-14 18:44:47 +0000308 } else if (RC == PPC::G8RCRegisterClass) {
Evan Cheng66f0f642007-10-05 01:32:41 +0000309 assert(DestReg != PPC::LR8 && "Can't handle this yet!");
310 Opc = PPC::LD;
Chris Lattner6a5339b2006-11-14 18:44:47 +0000311 } else if (RC == PPC::F8RCRegisterClass) {
Evan Cheng66f0f642007-10-05 01:32:41 +0000312 Opc = PPC::LFD;
Chris Lattner6a5339b2006-11-14 18:44:47 +0000313 } else if (RC == PPC::F4RCRegisterClass) {
Evan Cheng66f0f642007-10-05 01:32:41 +0000314 Opc = PPC::LFS;
Chris Lattner9c09c9e2006-03-16 22:24:02 +0000315 } else if (RC == PPC::VRRCRegisterClass) {
Evan Cheng66f0f642007-10-05 01:32:41 +0000316 Opc = PPC::LVX;
Misha Brukmanf2ccb772004-08-17 04:55:41 +0000317 } else {
Chris Lattner919c0322005-10-01 01:35:02 +0000318 assert(0 && "Unknown regclass!");
319 abort();
Misha Brukmanf2ccb772004-08-17 04:55:41 +0000320 }
Evan Cheng66f0f642007-10-05 01:32:41 +0000321 MachineInstrBuilder MIB = BuildMI(TII.get(Opc), DestReg);
322 for (unsigned i = 0, e = Addr.size(); i != e; ++i) {
323 MachineOperand &MO = Addr[i];
324 if (MO.isRegister())
325 MIB.addReg(MO.getReg());
326 else if (MO.isImmediate())
327 MIB.addImm(MO.getImmedValue());
328 else
329 MIB.addFrameIndex(MO.getFrameIndex());
330 }
331 NewMIs.push_back(MIB);
332 return;
Misha Brukmanf2ccb772004-08-17 04:55:41 +0000333}
334
Nate Begeman21e463b2005-10-16 05:39:50 +0000335void PPCRegisterInfo::copyRegToReg(MachineBasicBlock &MBB,
336 MachineBasicBlock::iterator MI,
337 unsigned DestReg, unsigned SrcReg,
Evan Cheng9efce632007-09-26 06:25:56 +0000338 const TargetRegisterClass *DestRC,
339 const TargetRegisterClass *SrcRC) const {
340 if (DestRC != SrcRC) {
341 cerr << "Not yet supported!";
342 abort();
343 }
344
345 if (DestRC == PPC::GPRCRegisterClass) {
Evan Chengc0f64ff2006-11-27 23:37:22 +0000346 BuildMI(MBB, MI, TII.get(PPC::OR), DestReg).addReg(SrcReg).addReg(SrcReg);
Evan Cheng9efce632007-09-26 06:25:56 +0000347 } else if (DestRC == PPC::G8RCRegisterClass) {
Evan Chengc0f64ff2006-11-27 23:37:22 +0000348 BuildMI(MBB, MI, TII.get(PPC::OR8), DestReg).addReg(SrcReg).addReg(SrcReg);
Evan Cheng9efce632007-09-26 06:25:56 +0000349 } else if (DestRC == PPC::F4RCRegisterClass) {
Evan Chengc0f64ff2006-11-27 23:37:22 +0000350 BuildMI(MBB, MI, TII.get(PPC::FMRS), DestReg).addReg(SrcReg);
Evan Cheng9efce632007-09-26 06:25:56 +0000351 } else if (DestRC == PPC::F8RCRegisterClass) {
Evan Chengc0f64ff2006-11-27 23:37:22 +0000352 BuildMI(MBB, MI, TII.get(PPC::FMRD), DestReg).addReg(SrcReg);
Evan Cheng9efce632007-09-26 06:25:56 +0000353 } else if (DestRC == PPC::CRRCRegisterClass) {
Evan Chengc0f64ff2006-11-27 23:37:22 +0000354 BuildMI(MBB, MI, TII.get(PPC::MCRF), DestReg).addReg(SrcReg);
Evan Cheng9efce632007-09-26 06:25:56 +0000355 } else if (DestRC == PPC::VRRCRegisterClass) {
Evan Chengc0f64ff2006-11-27 23:37:22 +0000356 BuildMI(MBB, MI, TII.get(PPC::VOR), DestReg).addReg(SrcReg).addReg(SrcReg);
Nate Begeman7af02482005-04-12 07:04:16 +0000357 } else {
Bill Wendlingf5da1332006-12-07 22:21:48 +0000358 cerr << "Attempt to copy register that is not GPR or FPR";
Misha Brukmanf2ccb772004-08-17 04:55:41 +0000359 abort();
360 }
361}
362
Evan Chengbf2c8b32007-03-20 08:09:38 +0000363void PPCRegisterInfo::reMaterialize(MachineBasicBlock &MBB,
364 MachineBasicBlock::iterator I,
365 unsigned DestReg,
366 const MachineInstr *Orig) const {
367 MachineInstr *MI = Orig->clone();
368 MI->getOperand(0).setReg(DestReg);
369 MBB.insert(I, MI);
370}
371
Evan Cheng64d80e32007-07-19 01:14:50 +0000372const unsigned*
373PPCRegisterInfo::getCalleeSavedRegs(const MachineFunction *MF) const {
Chris Lattner804e0672006-07-11 00:48:23 +0000374 // 32-bit Darwin calling convention.
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +0000375 static const unsigned Macho32_CalleeSavedRegs[] = {
Jim Laskey2f616bf2006-11-16 22:43:37 +0000376 PPC::R13, PPC::R14, PPC::R15,
Chris Lattner804e0672006-07-11 00:48:23 +0000377 PPC::R16, PPC::R17, PPC::R18, PPC::R19,
378 PPC::R20, PPC::R21, PPC::R22, PPC::R23,
379 PPC::R24, PPC::R25, PPC::R26, PPC::R27,
380 PPC::R28, PPC::R29, PPC::R30, PPC::R31,
381
382 PPC::F14, PPC::F15, PPC::F16, PPC::F17,
383 PPC::F18, PPC::F19, PPC::F20, PPC::F21,
384 PPC::F22, PPC::F23, PPC::F24, PPC::F25,
385 PPC::F26, PPC::F27, PPC::F28, PPC::F29,
Evan Cheng0f3ac8d2006-05-18 00:12:58 +0000386 PPC::F30, PPC::F31,
Chris Lattner804e0672006-07-11 00:48:23 +0000387
388 PPC::CR2, PPC::CR3, PPC::CR4,
389 PPC::V20, PPC::V21, PPC::V22, PPC::V23,
390 PPC::V24, PPC::V25, PPC::V26, PPC::V27,
391 PPC::V28, PPC::V29, PPC::V30, PPC::V31,
392
393 PPC::LR, 0
Evan Cheng0f3ac8d2006-05-18 00:12:58 +0000394 };
Chris Lattner9f0bc652007-02-25 05:34:32 +0000395
396 static const unsigned ELF32_CalleeSavedRegs[] = {
397 PPC::R13, PPC::R14, PPC::R15,
398 PPC::R16, PPC::R17, PPC::R18, PPC::R19,
399 PPC::R20, PPC::R21, PPC::R22, PPC::R23,
400 PPC::R24, PPC::R25, PPC::R26, PPC::R27,
401 PPC::R28, PPC::R29, PPC::R30, PPC::R31,
402
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +0000403 PPC::F9,
404 PPC::F10, PPC::F11, PPC::F12, PPC::F13,
Chris Lattner9f0bc652007-02-25 05:34:32 +0000405 PPC::F14, PPC::F15, PPC::F16, PPC::F17,
406 PPC::F18, PPC::F19, PPC::F20, PPC::F21,
407 PPC::F22, PPC::F23, PPC::F24, PPC::F25,
408 PPC::F26, PPC::F27, PPC::F28, PPC::F29,
409 PPC::F30, PPC::F31,
410
411 PPC::CR2, PPC::CR3, PPC::CR4,
412 PPC::V20, PPC::V21, PPC::V22, PPC::V23,
413 PPC::V24, PPC::V25, PPC::V26, PPC::V27,
414 PPC::V28, PPC::V29, PPC::V30, PPC::V31,
415
416 PPC::LR, 0
417 };
Chris Lattner804e0672006-07-11 00:48:23 +0000418 // 64-bit Darwin calling convention.
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +0000419 static const unsigned Macho64_CalleeSavedRegs[] = {
Chris Lattnerbdc571b2006-11-20 19:33:51 +0000420 PPC::X14, PPC::X15,
Chris Lattner804e0672006-07-11 00:48:23 +0000421 PPC::X16, PPC::X17, PPC::X18, PPC::X19,
422 PPC::X20, PPC::X21, PPC::X22, PPC::X23,
423 PPC::X24, PPC::X25, PPC::X26, PPC::X27,
424 PPC::X28, PPC::X29, PPC::X30, PPC::X31,
425
426 PPC::F14, PPC::F15, PPC::F16, PPC::F17,
427 PPC::F18, PPC::F19, PPC::F20, PPC::F21,
428 PPC::F22, PPC::F23, PPC::F24, PPC::F25,
429 PPC::F26, PPC::F27, PPC::F28, PPC::F29,
430 PPC::F30, PPC::F31,
431
432 PPC::CR2, PPC::CR3, PPC::CR4,
433 PPC::V20, PPC::V21, PPC::V22, PPC::V23,
434 PPC::V24, PPC::V25, PPC::V26, PPC::V27,
435 PPC::V28, PPC::V29, PPC::V30, PPC::V31,
436
Chris Lattner6a5339b2006-11-14 18:44:47 +0000437 PPC::LR8, 0
Chris Lattner804e0672006-07-11 00:48:23 +0000438 };
439
Chris Lattner9f0bc652007-02-25 05:34:32 +0000440 if (Subtarget.isMachoABI())
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +0000441 return Subtarget.isPPC64() ? Macho64_CalleeSavedRegs :
442 Macho32_CalleeSavedRegs;
Chris Lattner9f0bc652007-02-25 05:34:32 +0000443
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +0000444 // ELF 32.
445 return ELF32_CalleeSavedRegs;
Evan Cheng0f3ac8d2006-05-18 00:12:58 +0000446}
447
448const TargetRegisterClass* const*
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000449PPCRegisterInfo::getCalleeSavedRegClasses(const MachineFunction *MF) const {
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +0000450 // 32-bit Macho calling convention.
451 static const TargetRegisterClass * const Macho32_CalleeSavedRegClasses[] = {
Jim Laskey2f616bf2006-11-16 22:43:37 +0000452 &PPC::GPRCRegClass,&PPC::GPRCRegClass,&PPC::GPRCRegClass,
Chris Lattner804e0672006-07-11 00:48:23 +0000453 &PPC::GPRCRegClass,&PPC::GPRCRegClass,&PPC::GPRCRegClass,&PPC::GPRCRegClass,
454 &PPC::GPRCRegClass,&PPC::GPRCRegClass,&PPC::GPRCRegClass,&PPC::GPRCRegClass,
455 &PPC::GPRCRegClass,&PPC::GPRCRegClass,&PPC::GPRCRegClass,&PPC::GPRCRegClass,
456 &PPC::GPRCRegClass,&PPC::GPRCRegClass,&PPC::GPRCRegClass,&PPC::GPRCRegClass,
457
458 &PPC::F8RCRegClass,&PPC::F8RCRegClass,&PPC::F8RCRegClass,&PPC::F8RCRegClass,
459 &PPC::F8RCRegClass,&PPC::F8RCRegClass,&PPC::F8RCRegClass,&PPC::F8RCRegClass,
460 &PPC::F8RCRegClass,&PPC::F8RCRegClass,&PPC::F8RCRegClass,&PPC::F8RCRegClass,
461 &PPC::F8RCRegClass,&PPC::F8RCRegClass,&PPC::F8RCRegClass,&PPC::F8RCRegClass,
462 &PPC::F8RCRegClass,&PPC::F8RCRegClass,
463
464 &PPC::CRRCRegClass,&PPC::CRRCRegClass,&PPC::CRRCRegClass,
465
466 &PPC::VRRCRegClass,&PPC::VRRCRegClass,&PPC::VRRCRegClass,&PPC::VRRCRegClass,
467 &PPC::VRRCRegClass,&PPC::VRRCRegClass,&PPC::VRRCRegClass,&PPC::VRRCRegClass,
468 &PPC::VRRCRegClass,&PPC::VRRCRegClass,&PPC::VRRCRegClass,&PPC::VRRCRegClass,
469
470 &PPC::GPRCRegClass, 0
Evan Cheng0f3ac8d2006-05-18 00:12:58 +0000471 };
Chris Lattner804e0672006-07-11 00:48:23 +0000472
Chris Lattner9f0bc652007-02-25 05:34:32 +0000473 static const TargetRegisterClass * const ELF32_CalleeSavedRegClasses[] = {
474 &PPC::GPRCRegClass,&PPC::GPRCRegClass,&PPC::GPRCRegClass,
475 &PPC::GPRCRegClass,&PPC::GPRCRegClass,&PPC::GPRCRegClass,&PPC::GPRCRegClass,
476 &PPC::GPRCRegClass,&PPC::GPRCRegClass,&PPC::GPRCRegClass,&PPC::GPRCRegClass,
477 &PPC::GPRCRegClass,&PPC::GPRCRegClass,&PPC::GPRCRegClass,&PPC::GPRCRegClass,
478 &PPC::GPRCRegClass,&PPC::GPRCRegClass,&PPC::GPRCRegClass,&PPC::GPRCRegClass,
479
Nicolas Geoffraycfcd8da2007-04-03 10:57:49 +0000480 &PPC::F8RCRegClass,
481 &PPC::F8RCRegClass,&PPC::F8RCRegClass,&PPC::F8RCRegClass,&PPC::F8RCRegClass,
Chris Lattner9f0bc652007-02-25 05:34:32 +0000482 &PPC::F8RCRegClass,&PPC::F8RCRegClass,&PPC::F8RCRegClass,&PPC::F8RCRegClass,
483 &PPC::F8RCRegClass,&PPC::F8RCRegClass,&PPC::F8RCRegClass,&PPC::F8RCRegClass,
484 &PPC::F8RCRegClass,&PPC::F8RCRegClass,&PPC::F8RCRegClass,&PPC::F8RCRegClass,
485 &PPC::F8RCRegClass,&PPC::F8RCRegClass,&PPC::F8RCRegClass,&PPC::F8RCRegClass,
486 &PPC::F8RCRegClass,&PPC::F8RCRegClass,
487
488 &PPC::CRRCRegClass,&PPC::CRRCRegClass,&PPC::CRRCRegClass,
489
490 &PPC::VRRCRegClass,&PPC::VRRCRegClass,&PPC::VRRCRegClass,&PPC::VRRCRegClass,
491 &PPC::VRRCRegClass,&PPC::VRRCRegClass,&PPC::VRRCRegClass,&PPC::VRRCRegClass,
492 &PPC::VRRCRegClass,&PPC::VRRCRegClass,&PPC::VRRCRegClass,&PPC::VRRCRegClass,
493
494 &PPC::GPRCRegClass, 0
495 };
496
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +0000497 // 64-bit Macho calling convention.
498 static const TargetRegisterClass * const Macho64_CalleeSavedRegClasses[] = {
Chris Lattnerbdc571b2006-11-20 19:33:51 +0000499 &PPC::G8RCRegClass,&PPC::G8RCRegClass,
Chris Lattner804e0672006-07-11 00:48:23 +0000500 &PPC::G8RCRegClass,&PPC::G8RCRegClass,&PPC::G8RCRegClass,&PPC::G8RCRegClass,
501 &PPC::G8RCRegClass,&PPC::G8RCRegClass,&PPC::G8RCRegClass,&PPC::G8RCRegClass,
502 &PPC::G8RCRegClass,&PPC::G8RCRegClass,&PPC::G8RCRegClass,&PPC::G8RCRegClass,
503 &PPC::G8RCRegClass,&PPC::G8RCRegClass,&PPC::G8RCRegClass,&PPC::G8RCRegClass,
504
505 &PPC::F8RCRegClass,&PPC::F8RCRegClass,&PPC::F8RCRegClass,&PPC::F8RCRegClass,
506 &PPC::F8RCRegClass,&PPC::F8RCRegClass,&PPC::F8RCRegClass,&PPC::F8RCRegClass,
507 &PPC::F8RCRegClass,&PPC::F8RCRegClass,&PPC::F8RCRegClass,&PPC::F8RCRegClass,
508 &PPC::F8RCRegClass,&PPC::F8RCRegClass,&PPC::F8RCRegClass,&PPC::F8RCRegClass,
509 &PPC::F8RCRegClass,&PPC::F8RCRegClass,
510
511 &PPC::CRRCRegClass,&PPC::CRRCRegClass,&PPC::CRRCRegClass,
512
513 &PPC::VRRCRegClass,&PPC::VRRCRegClass,&PPC::VRRCRegClass,&PPC::VRRCRegClass,
514 &PPC::VRRCRegClass,&PPC::VRRCRegClass,&PPC::VRRCRegClass,&PPC::VRRCRegClass,
515 &PPC::VRRCRegClass,&PPC::VRRCRegClass,&PPC::VRRCRegClass,&PPC::VRRCRegClass,
516
Chris Lattner6a5339b2006-11-14 18:44:47 +0000517 &PPC::G8RCRegClass, 0
Chris Lattner804e0672006-07-11 00:48:23 +0000518 };
Chris Lattner9f0bc652007-02-25 05:34:32 +0000519
Chris Lattner9f0bc652007-02-25 05:34:32 +0000520 if (Subtarget.isMachoABI())
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +0000521 return Subtarget.isPPC64() ? Macho64_CalleeSavedRegClasses :
522 Macho32_CalleeSavedRegClasses;
Chris Lattner9f0bc652007-02-25 05:34:32 +0000523
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +0000524 // ELF 32.
525 return ELF32_CalleeSavedRegClasses;
Evan Cheng0f3ac8d2006-05-18 00:12:58 +0000526}
527
Evan Chengb371f452007-02-19 21:49:54 +0000528// needsFP - Return true if the specified function should have a dedicated frame
529// pointer register. This is true if the function has variable sized allocas or
530// if frame pointer elimination is disabled.
531//
532static bool needsFP(const MachineFunction &MF) {
533 const MachineFrameInfo *MFI = MF.getFrameInfo();
534 return NoFramePointerElim || MFI->hasVarSizedObjects();
535}
536
537BitVector PPCRegisterInfo::getReservedRegs(const MachineFunction &MF) const {
538 BitVector Reserved(getNumRegs());
539 Reserved.set(PPC::R0);
540 Reserved.set(PPC::R1);
541 Reserved.set(PPC::LR);
542 // In Linux, r2 is reserved for the OS.
543 if (!Subtarget.isDarwin())
544 Reserved.set(PPC::R2);
545 // On PPC64, r13 is the thread pointer. Never allocate this register.
546 // Note that this is overconservative, as it also prevents allocation of
547 // R31 when the FP is not needed.
548 if (Subtarget.isPPC64()) {
549 Reserved.set(PPC::R13);
550 Reserved.set(PPC::R31);
551 }
552 if (needsFP(MF))
553 Reserved.set(PPC::R31);
554 return Reserved;
555}
556
Chris Lattnerf38df042005-09-09 21:46:49 +0000557/// foldMemoryOperand - PowerPC (like most RISC's) can only fold spills into
558/// copy instructions, turning them into load/store instructions.
Nate Begeman21e463b2005-10-16 05:39:50 +0000559MachineInstr *PPCRegisterInfo::foldMemoryOperand(MachineInstr *MI,
Evan Chengaee4af62007-12-02 08:30:39 +0000560 SmallVectorImpl<unsigned> &Ops,
561 int FrameIndex) const {
562 if (Ops.size() != 1) return NULL;
563
Chris Lattnerf38df042005-09-09 21:46:49 +0000564 // Make sure this is a reg-reg copy. Note that we can't handle MCRF, because
565 // it takes more than one instruction to store it.
566 unsigned Opc = MI->getOpcode();
Evan Chengaee4af62007-12-02 08:30:39 +0000567 unsigned OpNum = Ops[0];
Evan Cheng6ce7dc22006-11-15 20:58:11 +0000568
569 MachineInstr *NewMI = NULL;
Chris Lattnerb410dc92006-06-20 23:18:58 +0000570 if ((Opc == PPC::OR &&
Chris Lattnerf38df042005-09-09 21:46:49 +0000571 MI->getOperand(1).getReg() == MI->getOperand(2).getReg())) {
572 if (OpNum == 0) { // move -> store
573 unsigned InReg = MI->getOperand(1).getReg();
Evan Chengc0f64ff2006-11-27 23:37:22 +0000574 NewMI = addFrameReference(BuildMI(TII.get(PPC::STW)).addReg(InReg),
575 FrameIndex);
Chris Lattnerc9fe7502005-09-09 21:59:44 +0000576 } else { // move -> load
Chris Lattnerf38df042005-09-09 21:46:49 +0000577 unsigned OutReg = MI->getOperand(0).getReg();
Evan Chengc0f64ff2006-11-27 23:37:22 +0000578 NewMI = addFrameReference(BuildMI(TII.get(PPC::LWZ), OutReg),
579 FrameIndex);
Chris Lattnerf38df042005-09-09 21:46:49 +0000580 }
Nate Begeman1d9d7422005-10-18 00:28:58 +0000581 } else if ((Opc == PPC::OR8 &&
582 MI->getOperand(1).getReg() == MI->getOperand(2).getReg())) {
583 if (OpNum == 0) { // move -> store
584 unsigned InReg = MI->getOperand(1).getReg();
Evan Chengc0f64ff2006-11-27 23:37:22 +0000585 NewMI = addFrameReference(BuildMI(TII.get(PPC::STD)).addReg(InReg),
586 FrameIndex);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000587 } else { // move -> load
588 unsigned OutReg = MI->getOperand(0).getReg();
Evan Chengc0f64ff2006-11-27 23:37:22 +0000589 NewMI = addFrameReference(BuildMI(TII.get(PPC::LD), OutReg), FrameIndex);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000590 }
Chris Lattner919c0322005-10-01 01:35:02 +0000591 } else if (Opc == PPC::FMRD) {
Chris Lattnerc9fe7502005-09-09 21:59:44 +0000592 if (OpNum == 0) { // move -> store
593 unsigned InReg = MI->getOperand(1).getReg();
Evan Chengc0f64ff2006-11-27 23:37:22 +0000594 NewMI = addFrameReference(BuildMI(TII.get(PPC::STFD)).addReg(InReg),
595 FrameIndex);
Chris Lattnerc9fe7502005-09-09 21:59:44 +0000596 } else { // move -> load
597 unsigned OutReg = MI->getOperand(0).getReg();
Evan Chengc0f64ff2006-11-27 23:37:22 +0000598 NewMI = addFrameReference(BuildMI(TII.get(PPC::LFD), OutReg), FrameIndex);
Chris Lattnerc9fe7502005-09-09 21:59:44 +0000599 }
Chris Lattner919c0322005-10-01 01:35:02 +0000600 } else if (Opc == PPC::FMRS) {
601 if (OpNum == 0) { // move -> store
602 unsigned InReg = MI->getOperand(1).getReg();
Evan Chengc0f64ff2006-11-27 23:37:22 +0000603 NewMI = addFrameReference(BuildMI(TII.get(PPC::STFS)).addReg(InReg),
604 FrameIndex);
Chris Lattner919c0322005-10-01 01:35:02 +0000605 } else { // move -> load
606 unsigned OutReg = MI->getOperand(0).getReg();
Evan Chengc0f64ff2006-11-27 23:37:22 +0000607 NewMI = addFrameReference(BuildMI(TII.get(PPC::LFS), OutReg), FrameIndex);
Chris Lattner919c0322005-10-01 01:35:02 +0000608 }
Chris Lattnerf38df042005-09-09 21:46:49 +0000609 }
Evan Cheng6ce7dc22006-11-15 20:58:11 +0000610
611 if (NewMI)
612 NewMI->copyKillDeadInfo(MI);
613 return NewMI;
Chris Lattnerf38df042005-09-09 21:46:49 +0000614}
615
Evan Cheng8c24e742007-12-05 18:41:29 +0000616bool PPCRegisterInfo::canFoldMemoryOperand(MachineInstr *MI,
617 SmallVectorImpl<unsigned> &Ops) const {
Evan Cheng5a759612007-12-08 01:00:21 +0000618 if (Ops.size() != 1) return false;
Evan Cheng8c24e742007-12-05 18:41:29 +0000619
620 // Make sure this is a reg-reg copy. Note that we can't handle MCRF, because
621 // it takes more than one instruction to store it.
622 unsigned Opc = MI->getOpcode();
623
624 if ((Opc == PPC::OR &&
625 MI->getOperand(1).getReg() == MI->getOperand(2).getReg()))
626 return true;
627 else if ((Opc == PPC::OR8 &&
628 MI->getOperand(1).getReg() == MI->getOperand(2).getReg()))
629 return true;
630 else if (Opc == PPC::FMRD || Opc == PPC::FMRS)
631 return true;
632
633 return false;
634}
635
Misha Brukmanf2ccb772004-08-17 04:55:41 +0000636//===----------------------------------------------------------------------===//
637// Stack Frame Processing methods
638//===----------------------------------------------------------------------===//
639
Jim Laskey2f616bf2006-11-16 22:43:37 +0000640// hasFP - Return true if the specified function actually has a dedicated frame
641// pointer register. This is true if the function needs a frame pointer and has
642// a non-zero stack size.
Evan Chengdc775402007-01-23 00:57:47 +0000643bool PPCRegisterInfo::hasFP(const MachineFunction &MF) const {
Chris Lattner4f91a4c2006-04-03 22:03:29 +0000644 const MachineFrameInfo *MFI = MF.getFrameInfo();
Jim Laskey2f616bf2006-11-16 22:43:37 +0000645 return MFI->getStackSize() && needsFP(MF);
Misha Brukmanf2ccb772004-08-17 04:55:41 +0000646}
647
Chris Lattner73944fb2007-12-08 06:39:11 +0000648/// MustSaveLR - Return true if this function requires that we save the LR
Chris Lattner3fc027d2007-12-08 06:59:59 +0000649/// register onto the stack in the prolog and restore it in the epilog of the
650/// function.
Chris Lattner73944fb2007-12-08 06:39:11 +0000651static bool MustSaveLR(const MachineFunction &MF) {
Chris Lattner3fc027d2007-12-08 06:59:59 +0000652 const PPCFunctionInfo *MFI = MF.getInfo<PPCFunctionInfo>();
653
654 // We need an save/restore of LR if there is any use/def of LR explicitly, or
655 // if there is some use of the LR stack slot (e.g. for builtin_return_address.
656 return MFI->usesLR() || MFI->isLRStoreRequired() ||
Chris Lattner73944fb2007-12-08 06:39:11 +0000657 // FIXME: Anything that has a call should clobber the LR register,
658 // isn't this redundant??
659 MF.getFrameInfo()->hasCalls();
Jim Laskey51fe9d92006-12-06 17:42:06 +0000660}
661
Nate Begeman21e463b2005-10-16 05:39:50 +0000662void PPCRegisterInfo::
Misha Brukmanf2ccb772004-08-17 04:55:41 +0000663eliminateCallFramePseudoInstr(MachineFunction &MF, MachineBasicBlock &MBB,
664 MachineBasicBlock::iterator I) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +0000665 // Simply discard ADJCALLSTACKDOWN, ADJCALLSTACKUP instructions.
Misha Brukmanf2ccb772004-08-17 04:55:41 +0000666 MBB.erase(I);
667}
668
Jim Laskey2f616bf2006-11-16 22:43:37 +0000669/// LowerDynamicAlloc - Generate the code for allocating an object in the
670/// current frame. The sequence of code with be in the general form
671///
672/// addi R0, SP, #frameSize ; get the address of the previous frame
673/// stwxu R0, SP, Rnegsize ; add and update the SP with the negated size
674/// addi Rnew, SP, #maxCalFrameSize ; get the top of the allocation
675///
676void PPCRegisterInfo::lowerDynamicAlloc(MachineBasicBlock::iterator II) const {
677 // Get the instruction.
678 MachineInstr &MI = *II;
679 // Get the instruction's basic block.
680 MachineBasicBlock &MBB = *MI.getParent();
681 // Get the basic block's function.
682 MachineFunction &MF = *MBB.getParent();
683 // Get the frame info.
684 MachineFrameInfo *MFI = MF.getFrameInfo();
685 // Determine whether 64-bit pointers are used.
686 bool LP64 = Subtarget.isPPC64();
687
Evan Chengfab04392007-01-25 22:48:25 +0000688 // Get the maximum call stack size.
Jim Laskey2f616bf2006-11-16 22:43:37 +0000689 unsigned maxCallFrameSize = MFI->getMaxCallFrameSize();
Jim Laskey2f616bf2006-11-16 22:43:37 +0000690 // Get the total frame size.
691 unsigned FrameSize = MFI->getStackSize();
692
693 // Get stack alignments.
694 unsigned TargetAlign = MF.getTarget().getFrameInfo()->getStackAlignment();
695 unsigned MaxAlign = MFI->getMaxAlignment();
Jim Laskeyd6fa8c12006-11-17 18:49:39 +0000696 assert(MaxAlign <= TargetAlign &&
697 "Dynamic alloca with large aligns not supported");
Jim Laskey2f616bf2006-11-16 22:43:37 +0000698
699 // Determine the previous frame's address. If FrameSize can't be
700 // represented as 16 bits or we need special alignment, then we load the
701 // previous frame's address from 0(SP). Why not do an addis of the hi?
702 // Because R0 is our only safe tmp register and addi/addis treat R0 as zero.
703 // Constructing the constant and adding would take 3 instructions.
704 // Fortunately, a frame greater than 32K is rare.
705 if (MaxAlign < TargetAlign && isInt16(FrameSize)) {
Evan Chengc0f64ff2006-11-27 23:37:22 +0000706 BuildMI(MBB, II, TII.get(PPC::ADDI), PPC::R0)
Jim Laskey2f616bf2006-11-16 22:43:37 +0000707 .addReg(PPC::R31)
708 .addImm(FrameSize);
709 } else if (LP64) {
Evan Chengc0f64ff2006-11-27 23:37:22 +0000710 BuildMI(MBB, II, TII.get(PPC::LD), PPC::X0)
Jim Laskey2f616bf2006-11-16 22:43:37 +0000711 .addImm(0)
712 .addReg(PPC::X1);
713 } else {
Evan Chengc0f64ff2006-11-27 23:37:22 +0000714 BuildMI(MBB, II, TII.get(PPC::LWZ), PPC::R0)
Jim Laskey2f616bf2006-11-16 22:43:37 +0000715 .addImm(0)
716 .addReg(PPC::R1);
717 }
718
719 // Grow the stack and update the stack pointer link, then
720 // determine the address of new allocated space.
721 if (LP64) {
Evan Chengc0f64ff2006-11-27 23:37:22 +0000722 BuildMI(MBB, II, TII.get(PPC::STDUX))
Jim Laskey2f616bf2006-11-16 22:43:37 +0000723 .addReg(PPC::X0)
724 .addReg(PPC::X1)
725 .addReg(MI.getOperand(1).getReg());
Evan Chengc0f64ff2006-11-27 23:37:22 +0000726 BuildMI(MBB, II, TII.get(PPC::ADDI8), MI.getOperand(0).getReg())
Jim Laskey2f616bf2006-11-16 22:43:37 +0000727 .addReg(PPC::X1)
728 .addImm(maxCallFrameSize);
729 } else {
Evan Chengc0f64ff2006-11-27 23:37:22 +0000730 BuildMI(MBB, II, TII.get(PPC::STWUX))
Jim Laskey2f616bf2006-11-16 22:43:37 +0000731 .addReg(PPC::R0)
732 .addReg(PPC::R1)
733 .addReg(MI.getOperand(1).getReg());
Evan Chengc0f64ff2006-11-27 23:37:22 +0000734 BuildMI(MBB, II, TII.get(PPC::ADDI), MI.getOperand(0).getReg())
Jim Laskey2f616bf2006-11-16 22:43:37 +0000735 .addReg(PPC::R1)
736 .addImm(maxCallFrameSize);
737 }
738
739 // Discard the DYNALLOC instruction.
740 MBB.erase(II);
741}
742
Evan Cheng5e6df462007-02-28 00:21:17 +0000743void PPCRegisterInfo::eliminateFrameIndex(MachineBasicBlock::iterator II,
Evan Cheng97de9132007-05-01 09:13:03 +0000744 int SPAdj, RegScavenger *RS) const {
745 assert(SPAdj == 0 && "Unexpected");
746
Jim Laskey2f616bf2006-11-16 22:43:37 +0000747 // Get the instruction.
Misha Brukmanf2ccb772004-08-17 04:55:41 +0000748 MachineInstr &MI = *II;
Jim Laskey2f616bf2006-11-16 22:43:37 +0000749 // Get the instruction's basic block.
Misha Brukmanf2ccb772004-08-17 04:55:41 +0000750 MachineBasicBlock &MBB = *MI.getParent();
Jim Laskey2f616bf2006-11-16 22:43:37 +0000751 // Get the basic block's function.
Misha Brukmanf2ccb772004-08-17 04:55:41 +0000752 MachineFunction &MF = *MBB.getParent();
Jim Laskey2f616bf2006-11-16 22:43:37 +0000753 // Get the frame info.
754 MachineFrameInfo *MFI = MF.getFrameInfo();
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000755
Jim Laskey2f616bf2006-11-16 22:43:37 +0000756 // Find out which operand is the frame index.
Chris Lattnerf602a252007-10-16 18:00:18 +0000757 unsigned FIOperandNo = 0;
758 while (!MI.getOperand(FIOperandNo).isFrameIndex()) {
759 ++FIOperandNo;
760 assert(FIOperandNo != MI.getNumOperands() &&
761 "Instr doesn't have FrameIndex operand!");
Misha Brukmanf2ccb772004-08-17 04:55:41 +0000762 }
Jim Laskey2f616bf2006-11-16 22:43:37 +0000763 // Take into account whether it's an add or mem instruction
Chris Lattnerf602a252007-10-16 18:00:18 +0000764 unsigned OffsetOperandNo = (FIOperandNo == 2) ? 1 : 2;
Chris Lattner9aa28952007-02-01 00:39:08 +0000765 if (MI.getOpcode() == TargetInstrInfo::INLINEASM)
Chris Lattnerf602a252007-10-16 18:00:18 +0000766 OffsetOperandNo = FIOperandNo-1;
Chris Lattner9aa28952007-02-01 00:39:08 +0000767
Jim Laskey2f616bf2006-11-16 22:43:37 +0000768 // Get the frame index.
Chris Lattnerf602a252007-10-16 18:00:18 +0000769 int FrameIndex = MI.getOperand(FIOperandNo).getFrameIndex();
Jim Laskey2f616bf2006-11-16 22:43:37 +0000770
771 // Get the frame pointer save index. Users of this index are primarily
772 // DYNALLOC instructions.
773 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
774 int FPSI = FI->getFramePointerSaveIndex();
775 // Get the instruction opcode.
776 unsigned OpC = MI.getOpcode();
777
778 // Special case for dynamic alloca.
779 if (FPSI && FrameIndex == FPSI &&
780 (OpC == PPC::DYNALLOC || OpC == PPC::DYNALLOC8)) {
781 lowerDynamicAlloc(II);
782 return;
783 }
Misha Brukmanf2ccb772004-08-17 04:55:41 +0000784
785 // Replace the FrameIndex with base register with GPR1 (SP) or GPR31 (FP).
Chris Lattnerf602a252007-10-16 18:00:18 +0000786 MI.getOperand(FIOperandNo).ChangeToRegister(hasFP(MF) ? PPC::R31 : PPC::R1,
787 false);
Misha Brukmanf2ccb772004-08-17 04:55:41 +0000788
Chris Lattner7ffa9ab2006-06-27 18:55:49 +0000789 // Figure out if the offset in the instruction is shifted right two bits. This
790 // is true for instructions like "STD", which the machine implicitly adds two
791 // low zeros to.
792 bool isIXAddr = false;
Jim Laskey2f616bf2006-11-16 22:43:37 +0000793 switch (OpC) {
Chris Lattner7ffa9ab2006-06-27 18:55:49 +0000794 case PPC::LWA:
795 case PPC::LD:
796 case PPC::STD:
797 case PPC::STD_32:
798 isIXAddr = true;
799 break;
800 }
801
Misha Brukmanf2ccb772004-08-17 04:55:41 +0000802 // Now add the frame object offset to the offset from r1.
Jim Laskey2f616bf2006-11-16 22:43:37 +0000803 int Offset = MFI->getObjectOffset(FrameIndex);
Chris Lattner7ffa9ab2006-06-27 18:55:49 +0000804 if (!isIXAddr)
Chris Lattnerf602a252007-10-16 18:00:18 +0000805 Offset += MI.getOperand(OffsetOperandNo).getImmedValue();
Chris Lattner7ffa9ab2006-06-27 18:55:49 +0000806 else
Chris Lattnerf602a252007-10-16 18:00:18 +0000807 Offset += MI.getOperand(OffsetOperandNo).getImmedValue() << 2;
Misha Brukmanf2ccb772004-08-17 04:55:41 +0000808
809 // If we're not using a Frame Pointer that has been set to the value of the
810 // SP before having the stack size subtracted from it, then add the stack size
811 // to Offset to get the correct offset.
Jim Laskey2f616bf2006-11-16 22:43:37 +0000812 Offset += MFI->getStackSize();
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000813
Chris Lattner789db092007-11-27 22:14:42 +0000814 // If we can, encode the offset directly into the instruction. If this is a
815 // normal PPC "ri" instruction, any 16-bit value can be safely encoded. If
816 // this is a PPC64 "ix" instruction, only a 16-bit value with the low two bits
817 // clear can be encoded. This is extremely uncommon, because normally you
818 // only "std" to a stack slot that is at least 4-byte aligned, but it can
819 // happen in invalid code.
Chris Lattnerd9642852007-12-08 07:04:58 +0000820 if (isInt16(Offset) && (!isIXAddr || (Offset & 3) == 0)) {
Chris Lattner789db092007-11-27 22:14:42 +0000821 if (isIXAddr)
Chris Lattner841d12d2005-10-18 16:51:22 +0000822 Offset >>= 2; // The actual encoded value has the low two bits zero.
Chris Lattnerf602a252007-10-16 18:00:18 +0000823 MI.getOperand(OffsetOperandNo).ChangeToImmediate(Offset);
Chris Lattner789db092007-11-27 22:14:42 +0000824 return;
Misha Brukmanf2ccb772004-08-17 04:55:41 +0000825 }
Chris Lattner789db092007-11-27 22:14:42 +0000826
827 // Insert a set of r0 with the full offset value before the ld, st, or add
828 BuildMI(MBB, II, TII.get(PPC::LIS), PPC::R0).addImm(Offset >> 16);
829 BuildMI(MBB, II, TII.get(PPC::ORI), PPC::R0).addReg(PPC::R0).addImm(Offset);
830
831 // Convert into indexed form of the instruction
832 // sth 0:rA, 1:imm 2:(rB) ==> sthx 0:rA, 2:rB, 1:r0
833 // addi 0:rA 1:rB, 2, imm ==> add 0:rA, 1:rB, 2:r0
834 unsigned OperandBase;
835 if (OpC != TargetInstrInfo::INLINEASM) {
836 assert(ImmToIdxMap.count(OpC) &&
837 "No indexed form of load or store available!");
838 unsigned NewOpcode = ImmToIdxMap.find(OpC)->second;
839 MI.setInstrDescriptor(TII.get(NewOpcode));
840 OperandBase = 1;
841 } else {
842 OperandBase = OffsetOperandNo;
843 }
844
845 unsigned StackReg = MI.getOperand(FIOperandNo).getReg();
846 MI.getOperand(OperandBase).ChangeToRegister(StackReg, false);
847 MI.getOperand(OperandBase+1).ChangeToRegister(PPC::R0, false);
Misha Brukmanf2ccb772004-08-17 04:55:41 +0000848}
849
Chris Lattnerf7d23722006-04-17 20:59:25 +0000850/// VRRegNo - Map from a numbered VR register to its enum value.
851///
852static const unsigned short VRRegNo[] = {
Chris Lattnerb47e0892006-06-12 21:50:57 +0000853 PPC::V0 , PPC::V1 , PPC::V2 , PPC::V3 , PPC::V4 , PPC::V5 , PPC::V6 , PPC::V7 ,
854 PPC::V8 , PPC::V9 , PPC::V10, PPC::V11, PPC::V12, PPC::V13, PPC::V14, PPC::V15,
Chris Lattnerf7d23722006-04-17 20:59:25 +0000855 PPC::V16, PPC::V17, PPC::V18, PPC::V19, PPC::V20, PPC::V21, PPC::V22, PPC::V23,
856 PPC::V24, PPC::V25, PPC::V26, PPC::V27, PPC::V28, PPC::V29, PPC::V30, PPC::V31
857};
858
Chris Lattnerf9568d82006-04-17 21:48:13 +0000859/// RemoveVRSaveCode - We have found that this function does not need any code
860/// to manipulate the VRSAVE register, even though it uses vector registers.
861/// This can happen when the only registers used are known to be live in or out
862/// of the function. Remove all of the VRSAVE related code from the function.
863static void RemoveVRSaveCode(MachineInstr *MI) {
864 MachineBasicBlock *Entry = MI->getParent();
865 MachineFunction *MF = Entry->getParent();
866
867 // We know that the MTVRSAVE instruction immediately follows MI. Remove it.
868 MachineBasicBlock::iterator MBBI = MI;
869 ++MBBI;
870 assert(MBBI != Entry->end() && MBBI->getOpcode() == PPC::MTVRSAVE);
871 MBBI->eraseFromParent();
872
873 bool RemovedAllMTVRSAVEs = true;
874 // See if we can find and remove the MTVRSAVE instruction from all of the
875 // epilog blocks.
876 const TargetInstrInfo &TII = *MF->getTarget().getInstrInfo();
877 for (MachineFunction::iterator I = MF->begin(), E = MF->end(); I != E; ++I) {
878 // If last instruction is a return instruction, add an epilogue
879 if (!I->empty() && TII.isReturn(I->back().getOpcode())) {
880 bool FoundIt = false;
881 for (MBBI = I->end(); MBBI != I->begin(); ) {
882 --MBBI;
883 if (MBBI->getOpcode() == PPC::MTVRSAVE) {
884 MBBI->eraseFromParent(); // remove it.
885 FoundIt = true;
886 break;
887 }
888 }
889 RemovedAllMTVRSAVEs &= FoundIt;
890 }
891 }
892
893 // If we found and removed all MTVRSAVE instructions, remove the read of
894 // VRSAVE as well.
895 if (RemovedAllMTVRSAVEs) {
896 MBBI = MI;
897 assert(MBBI != Entry->begin() && "UPDATE_VRSAVE is first instr in block?");
898 --MBBI;
899 assert(MBBI->getOpcode() == PPC::MFVRSAVE && "VRSAVE instrs wandered?");
900 MBBI->eraseFromParent();
901 }
902
903 // Finally, nuke the UPDATE_VRSAVE.
904 MI->eraseFromParent();
905}
906
Chris Lattner1877ec92006-03-13 21:52:10 +0000907// HandleVRSaveUpdate - MI is the UPDATE_VRSAVE instruction introduced by the
908// instruction selector. Based on the vector registers that have been used,
909// transform this into the appropriate ORI instruction.
Evan Cheng6c087e52007-04-25 22:13:27 +0000910static void HandleVRSaveUpdate(MachineInstr *MI, const TargetInstrInfo &TII) {
911 MachineFunction *MF = MI->getParent()->getParent();
912
Chris Lattner1877ec92006-03-13 21:52:10 +0000913 unsigned UsedRegMask = 0;
Chris Lattnerf7d23722006-04-17 20:59:25 +0000914 for (unsigned i = 0; i != 32; ++i)
Evan Cheng6c087e52007-04-25 22:13:27 +0000915 if (MF->isPhysRegUsed(VRRegNo[i]))
Chris Lattnerf7d23722006-04-17 20:59:25 +0000916 UsedRegMask |= 1 << (31-i);
917
Chris Lattner402504b2006-04-17 21:22:06 +0000918 // Live in and live out values already must be in the mask, so don't bother
919 // marking them.
Chris Lattner402504b2006-04-17 21:22:06 +0000920 for (MachineFunction::livein_iterator I =
921 MF->livein_begin(), E = MF->livein_end(); I != E; ++I) {
922 unsigned RegNo = PPCRegisterInfo::getRegisterNumbering(I->first);
923 if (VRRegNo[RegNo] == I->first) // If this really is a vector reg.
924 UsedRegMask &= ~(1 << (31-RegNo)); // Doesn't need to be marked.
925 }
926 for (MachineFunction::liveout_iterator I =
927 MF->liveout_begin(), E = MF->liveout_end(); I != E; ++I) {
928 unsigned RegNo = PPCRegisterInfo::getRegisterNumbering(*I);
929 if (VRRegNo[RegNo] == *I) // If this really is a vector reg.
930 UsedRegMask &= ~(1 << (31-RegNo)); // Doesn't need to be marked.
931 }
932
Chris Lattner1877ec92006-03-13 21:52:10 +0000933 unsigned SrcReg = MI->getOperand(1).getReg();
934 unsigned DstReg = MI->getOperand(0).getReg();
935 // If no registers are used, turn this into a copy.
936 if (UsedRegMask == 0) {
Chris Lattnerf9568d82006-04-17 21:48:13 +0000937 // Remove all VRSAVE code.
938 RemoveVRSaveCode(MI);
939 return;
Chris Lattner1877ec92006-03-13 21:52:10 +0000940 } else if ((UsedRegMask & 0xFFFF) == UsedRegMask) {
Evan Chengc0f64ff2006-11-27 23:37:22 +0000941 BuildMI(*MI->getParent(), MI, TII.get(PPC::ORI), DstReg)
Chris Lattner1877ec92006-03-13 21:52:10 +0000942 .addReg(SrcReg).addImm(UsedRegMask);
943 } else if ((UsedRegMask & 0xFFFF0000) == UsedRegMask) {
Evan Chengc0f64ff2006-11-27 23:37:22 +0000944 BuildMI(*MI->getParent(), MI, TII.get(PPC::ORIS), DstReg)
Chris Lattner1877ec92006-03-13 21:52:10 +0000945 .addReg(SrcReg).addImm(UsedRegMask >> 16);
946 } else {
Evan Chengc0f64ff2006-11-27 23:37:22 +0000947 BuildMI(*MI->getParent(), MI, TII.get(PPC::ORIS), DstReg)
Chris Lattner1877ec92006-03-13 21:52:10 +0000948 .addReg(SrcReg).addImm(UsedRegMask >> 16);
Evan Chengc0f64ff2006-11-27 23:37:22 +0000949 BuildMI(*MI->getParent(), MI, TII.get(PPC::ORI), DstReg)
Chris Lattner1877ec92006-03-13 21:52:10 +0000950 .addReg(DstReg).addImm(UsedRegMask & 0xFFFF);
951 }
952
953 // Remove the old UPDATE_VRSAVE instruction.
Chris Lattnerf9568d82006-04-17 21:48:13 +0000954 MI->eraseFromParent();
Chris Lattner1877ec92006-03-13 21:52:10 +0000955}
956
Jim Laskey2f616bf2006-11-16 22:43:37 +0000957/// determineFrameLayout - Determine the size of the frame and maximum call
958/// frame size.
959void PPCRegisterInfo::determineFrameLayout(MachineFunction &MF) const {
960 MachineFrameInfo *MFI = MF.getFrameInfo();
961
962 // Get the number of bytes to allocate from the FrameInfo
963 unsigned FrameSize = MFI->getStackSize();
964
965 // Get the alignments provided by the target, and the maximum alignment
966 // (if any) of the fixed frame objects.
Jim Laskey2f616bf2006-11-16 22:43:37 +0000967 unsigned MaxAlign = MFI->getMaxAlignment();
Evan Cheng99403b62007-01-25 22:25:04 +0000968 unsigned TargetAlign = MF.getTarget().getFrameInfo()->getStackAlignment();
969 unsigned AlignMask = TargetAlign - 1; //
Jim Laskey2f616bf2006-11-16 22:43:37 +0000970
971 // If we are a leaf function, and use up to 224 bytes of stack space,
972 // don't have a frame pointer, calls, or dynamic alloca then we do not need
973 // to adjust the stack pointer (we fit in the Red Zone).
974 if (FrameSize <= 224 && // Fits in red zone.
Jim Laskey2ff5cdb2006-11-17 16:09:31 +0000975 !MFI->hasVarSizedObjects() && // No dynamic alloca.
Jim Laskey2f616bf2006-11-16 22:43:37 +0000976 !MFI->hasCalls() && // No calls.
977 MaxAlign <= TargetAlign) { // No special alignment.
978 // No need for frame
979 MFI->setStackSize(0);
980 return;
981 }
982
983 // Get the maximum call frame size of all the calls.
984 unsigned maxCallFrameSize = MFI->getMaxCallFrameSize();
985
986 // Maximum call frame needs to be at least big enough for linkage and 8 args.
987 unsigned minCallFrameSize =
Chris Lattner9f0bc652007-02-25 05:34:32 +0000988 PPCFrameInfo::getMinCallFrameSize(Subtarget.isPPC64(),
989 Subtarget.isMachoABI());
Jim Laskey2f616bf2006-11-16 22:43:37 +0000990 maxCallFrameSize = std::max(maxCallFrameSize, minCallFrameSize);
991
992 // If we have dynamic alloca then maxCallFrameSize needs to be aligned so
993 // that allocations will be aligned.
994 if (MFI->hasVarSizedObjects())
995 maxCallFrameSize = (maxCallFrameSize + AlignMask) & ~AlignMask;
996
997 // Update maximum call frame size.
998 MFI->setMaxCallFrameSize(maxCallFrameSize);
999
1000 // Include call frame size in total.
1001 FrameSize += maxCallFrameSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001002
Jim Laskey2f616bf2006-11-16 22:43:37 +00001003 // Make sure the frame is aligned.
1004 FrameSize = (FrameSize + AlignMask) & ~AlignMask;
1005
1006 // Update frame info.
1007 MFI->setStackSize(FrameSize);
1008}
Misha Brukmanf2ccb772004-08-17 04:55:41 +00001009
Evan Cheng28b3c452007-03-06 10:05:14 +00001010void PPCRegisterInfo::processFunctionBeforeCalleeSavedScan(MachineFunction &MF,
1011 RegScavenger *RS)
Jim Laskeyd313a9b2007-02-27 11:55:45 +00001012 const {
1013 // Save and clear the LR state.
1014 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1015 unsigned LR = getRARegister();
1016 FI->setUsesLR(MF.isPhysRegUsed(LR));
Evan Cheng6c087e52007-04-25 22:13:27 +00001017 MF.setPhysRegUnused(LR);
Nicolas Geoffray82d42642007-03-21 16:44:14 +00001018
1019 // Save R31 if necessary
1020 int FPSI = FI->getFramePointerSaveIndex();
1021 bool IsPPC64 = Subtarget.isPPC64();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001022 bool IsELF32_ABI = Subtarget.isELF32_ABI();
1023 bool IsMachoABI = Subtarget.isMachoABI();
Nicolas Geoffray82d42642007-03-21 16:44:14 +00001024 const MachineFrameInfo *MFI = MF.getFrameInfo();
1025
1026 // If the frame pointer save index hasn't been defined yet.
1027 if (!FPSI && (NoFramePointerElim || MFI->hasVarSizedObjects())
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001028 && IsELF32_ABI) {
Nicolas Geoffray82d42642007-03-21 16:44:14 +00001029 // Find out what the fix offset of the frame pointer save area.
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001030 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(IsPPC64,
1031 IsMachoABI);
Nicolas Geoffray82d42642007-03-21 16:44:14 +00001032 // Allocate the frame index for frame pointer save area.
1033 FPSI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, FPOffset);
1034 // Save the result.
1035 FI->setFramePointerSaveIndex(FPSI);
1036 }
1037
Jim Laskeyd313a9b2007-02-27 11:55:45 +00001038}
1039
Nate Begeman21e463b2005-10-16 05:39:50 +00001040void PPCRegisterInfo::emitPrologue(MachineFunction &MF) const {
Misha Brukmanf2ccb772004-08-17 04:55:41 +00001041 MachineBasicBlock &MBB = MF.front(); // Prolog goes in entry BB
1042 MachineBasicBlock::iterator MBBI = MBB.begin();
1043 MachineFrameInfo *MFI = MF.getFrameInfo();
Jim Laskey44c3b9f2007-01-26 21:22:28 +00001044 MachineModuleInfo *MMI = MFI->getMachineModuleInfo();
Chris Lattner4f91a4c2006-04-03 22:03:29 +00001045
Jim Laskey072200c2007-01-29 18:51:14 +00001046 // Prepare for frame info.
Jim Laskey5e73d5b2007-01-24 18:45:13 +00001047 unsigned FrameLabelId = 0;
1048
Chris Lattner4f91a4c2006-04-03 22:03:29 +00001049 // Scan the prolog, looking for an UPDATE_VRSAVE instruction. If we find it,
1050 // process it.
Chris Lattner8aa777d2006-03-16 21:31:45 +00001051 for (unsigned i = 0; MBBI != MBB.end(); ++i, ++MBBI) {
Chris Lattner1877ec92006-03-13 21:52:10 +00001052 if (MBBI->getOpcode() == PPC::UPDATE_VRSAVE) {
Evan Cheng6c087e52007-04-25 22:13:27 +00001053 HandleVRSaveUpdate(MBBI, TII);
Chris Lattner1877ec92006-03-13 21:52:10 +00001054 break;
1055 }
1056 }
1057
1058 // Move MBBI back to the beginning of the function.
1059 MBBI = MBB.begin();
1060
Jim Laskey2f616bf2006-11-16 22:43:37 +00001061 // Work out frame sizes.
1062 determineFrameLayout(MF);
1063 unsigned FrameSize = MFI->getStackSize();
Nate Begemanae232e72005-11-06 09:00:38 +00001064
Jim Laskey2f616bf2006-11-16 22:43:37 +00001065 int NegFrameSize = -FrameSize;
Jim Laskey51fe9d92006-12-06 17:42:06 +00001066
1067 // Get processor type.
1068 bool IsPPC64 = Subtarget.isPPC64();
Chris Lattner9f0bc652007-02-25 05:34:32 +00001069 // Get operating system
1070 bool IsMachoABI = Subtarget.isMachoABI();
Jim Laskey51fe9d92006-12-06 17:42:06 +00001071 // Check if the link register (LR) has been used.
Chris Lattner73944fb2007-12-08 06:39:11 +00001072 bool UsesLR = MustSaveLR(MF);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001073 // Do we have a frame pointer for this function?
Jim Laskeyd313a9b2007-02-27 11:55:45 +00001074 bool HasFP = hasFP(MF) && FrameSize;
Jim Laskey51fe9d92006-12-06 17:42:06 +00001075
Chris Lattner9f0bc652007-02-25 05:34:32 +00001076 int LROffset = PPCFrameInfo::getReturnSaveOffset(IsPPC64, IsMachoABI);
1077 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(IsPPC64, IsMachoABI);
Jim Laskey51fe9d92006-12-06 17:42:06 +00001078
1079 if (IsPPC64) {
1080 if (UsesLR)
1081 BuildMI(MBB, MBBI, TII.get(PPC::MFLR8), PPC::X0);
1082
1083 if (HasFP)
Evan Chengc0f64ff2006-11-27 23:37:22 +00001084 BuildMI(MBB, MBBI, TII.get(PPC::STD))
Jim Laskey51fe9d92006-12-06 17:42:06 +00001085 .addReg(PPC::X31).addImm(FPOffset/4).addReg(PPC::X1);
1086
1087 if (UsesLR)
1088 BuildMI(MBB, MBBI, TII.get(PPC::STD))
1089 .addReg(PPC::X0).addImm(LROffset/4).addReg(PPC::X1);
1090 } else {
1091 if (UsesLR)
1092 BuildMI(MBB, MBBI, TII.get(PPC::MFLR), PPC::R0);
1093
1094 if (HasFP)
1095 BuildMI(MBB, MBBI, TII.get(PPC::STW))
1096 .addReg(PPC::R31).addImm(FPOffset).addReg(PPC::R1);
1097
1098 if (UsesLR)
1099 BuildMI(MBB, MBBI, TII.get(PPC::STW))
1100 .addReg(PPC::R0).addImm(LROffset).addReg(PPC::R1);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001101 }
1102
Jim Laskeyd313a9b2007-02-27 11:55:45 +00001103 // Skip if a leaf routine.
1104 if (!FrameSize) return;
1105
Jim Laskey2f616bf2006-11-16 22:43:37 +00001106 // Get stack alignments.
Nate Begemanae232e72005-11-06 09:00:38 +00001107 unsigned TargetAlign = MF.getTarget().getFrameInfo()->getStackAlignment();
1108 unsigned MaxAlign = MFI->getMaxAlignment();
Misha Brukmanf2ccb772004-08-17 04:55:41 +00001109
Jim Laskeye078d1a2007-01-29 23:20:22 +00001110 if (MMI && MMI->needsFrameInfo()) {
Jim Laskey5e73d5b2007-01-24 18:45:13 +00001111 // Mark effective beginning of when frame pointer becomes valid.
Jim Laskey44c3b9f2007-01-26 21:22:28 +00001112 FrameLabelId = MMI->NextLabelID();
Jim Laskey1ee29252007-01-26 14:34:52 +00001113 BuildMI(MBB, MBBI, TII.get(PPC::LABEL)).addImm(FrameLabelId);
Jim Laskey5e73d5b2007-01-24 18:45:13 +00001114 }
1115
Jim Laskey2f616bf2006-11-16 22:43:37 +00001116 // Adjust stack pointer: r1 += NegFrameSize.
Nate Begeman030514c2006-04-11 19:29:21 +00001117 // If there is a preferred stack alignment, align R1 now
Jim Laskey51fe9d92006-12-06 17:42:06 +00001118 if (!IsPPC64) {
Chris Lattnera94a2032006-11-11 19:05:28 +00001119 // PPC32.
1120 if (MaxAlign > TargetAlign) {
Jim Laskey2f616bf2006-11-16 22:43:37 +00001121 assert(isPowerOf2_32(MaxAlign)&&isInt16(MaxAlign)&&"Invalid alignment!");
1122 assert(isInt16(NegFrameSize) && "Unhandled stack size and alignment!");
Evan Chengc0f64ff2006-11-27 23:37:22 +00001123 BuildMI(MBB, MBBI, TII.get(PPC::RLWINM), PPC::R0)
Chris Lattnera94a2032006-11-11 19:05:28 +00001124 .addReg(PPC::R1).addImm(0).addImm(32-Log2_32(MaxAlign)).addImm(31);
Evan Chengc0f64ff2006-11-27 23:37:22 +00001125 BuildMI(MBB, MBBI, TII.get(PPC::SUBFIC) ,PPC::R0).addReg(PPC::R0)
Jim Laskey2f616bf2006-11-16 22:43:37 +00001126 .addImm(NegFrameSize);
Evan Chengc0f64ff2006-11-27 23:37:22 +00001127 BuildMI(MBB, MBBI, TII.get(PPC::STWUX))
Chris Lattnera94a2032006-11-11 19:05:28 +00001128 .addReg(PPC::R1).addReg(PPC::R1).addReg(PPC::R0);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001129 } else if (isInt16(NegFrameSize)) {
Evan Chengc0f64ff2006-11-27 23:37:22 +00001130 BuildMI(MBB, MBBI, TII.get(PPC::STWU),
Jim Laskey2f616bf2006-11-16 22:43:37 +00001131 PPC::R1).addReg(PPC::R1).addImm(NegFrameSize).addReg(PPC::R1);
Chris Lattnera94a2032006-11-11 19:05:28 +00001132 } else {
Evan Chengc0f64ff2006-11-27 23:37:22 +00001133 BuildMI(MBB, MBBI, TII.get(PPC::LIS), PPC::R0).addImm(NegFrameSize >> 16);
1134 BuildMI(MBB, MBBI, TII.get(PPC::ORI), PPC::R0).addReg(PPC::R0)
Jim Laskey2f616bf2006-11-16 22:43:37 +00001135 .addImm(NegFrameSize & 0xFFFF);
Evan Chengc0f64ff2006-11-27 23:37:22 +00001136 BuildMI(MBB, MBBI, TII.get(PPC::STWUX)).addReg(PPC::R1).addReg(PPC::R1)
Chris Lattnera94a2032006-11-11 19:05:28 +00001137 .addReg(PPC::R0);
1138 }
1139 } else { // PPC64.
1140 if (MaxAlign > TargetAlign) {
Jim Laskey2f616bf2006-11-16 22:43:37 +00001141 assert(isPowerOf2_32(MaxAlign)&&isInt16(MaxAlign)&&"Invalid alignment!");
1142 assert(isInt16(NegFrameSize) && "Unhandled stack size and alignment!");
Evan Chengc0f64ff2006-11-27 23:37:22 +00001143 BuildMI(MBB, MBBI, TII.get(PPC::RLDICL), PPC::X0)
Chris Lattnera94a2032006-11-11 19:05:28 +00001144 .addReg(PPC::X1).addImm(0).addImm(64-Log2_32(MaxAlign));
Evan Chengc0f64ff2006-11-27 23:37:22 +00001145 BuildMI(MBB, MBBI, TII.get(PPC::SUBFIC8), PPC::X0).addReg(PPC::X0)
Jim Laskey2f616bf2006-11-16 22:43:37 +00001146 .addImm(NegFrameSize);
Evan Chengc0f64ff2006-11-27 23:37:22 +00001147 BuildMI(MBB, MBBI, TII.get(PPC::STDUX))
Chris Lattnera94a2032006-11-11 19:05:28 +00001148 .addReg(PPC::X1).addReg(PPC::X1).addReg(PPC::X0);
Jim Laskey2ff5cdb2006-11-17 16:09:31 +00001149 } else if (isInt16(NegFrameSize)) {
Evan Chengc0f64ff2006-11-27 23:37:22 +00001150 BuildMI(MBB, MBBI, TII.get(PPC::STDU), PPC::X1)
Jim Laskey2f616bf2006-11-16 22:43:37 +00001151 .addReg(PPC::X1).addImm(NegFrameSize/4).addReg(PPC::X1);
Chris Lattnera94a2032006-11-11 19:05:28 +00001152 } else {
Evan Chengc0f64ff2006-11-27 23:37:22 +00001153 BuildMI(MBB, MBBI, TII.get(PPC::LIS8), PPC::X0).addImm(NegFrameSize >>16);
1154 BuildMI(MBB, MBBI, TII.get(PPC::ORI8), PPC::X0).addReg(PPC::X0)
Jim Laskey2f616bf2006-11-16 22:43:37 +00001155 .addImm(NegFrameSize & 0xFFFF);
Evan Chengc0f64ff2006-11-27 23:37:22 +00001156 BuildMI(MBB, MBBI, TII.get(PPC::STDUX)).addReg(PPC::X1).addReg(PPC::X1)
Chris Lattnera94a2032006-11-11 19:05:28 +00001157 .addReg(PPC::X0);
1158 }
Misha Brukmanf2ccb772004-08-17 04:55:41 +00001159 }
Nate Begemanae232e72005-11-06 09:00:38 +00001160
Jim Laskeye078d1a2007-01-29 23:20:22 +00001161 if (MMI && MMI->needsFrameInfo()) {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00001162 std::vector<MachineMove> &Moves = MMI->getFrameMoves();
Jim Laskey41886992006-04-07 16:34:46 +00001163
Jim Laskey5e73d5b2007-01-24 18:45:13 +00001164 if (NegFrameSize) {
1165 // Show update of SP.
1166 MachineLocation SPDst(MachineLocation::VirtualFP);
1167 MachineLocation SPSrc(MachineLocation::VirtualFP, NegFrameSize);
1168 Moves.push_back(MachineMove(FrameLabelId, SPDst, SPSrc));
1169 } else {
1170 MachineLocation SP(IsPPC64 ? PPC::X31 : PPC::R31);
1171 Moves.push_back(MachineMove(FrameLabelId, SP, SP));
1172 }
Jim Laskey4c2c9032006-08-25 19:40:59 +00001173
Jim Laskey5e73d5b2007-01-24 18:45:13 +00001174 if (HasFP) {
1175 MachineLocation FPDst(MachineLocation::VirtualFP, FPOffset);
1176 MachineLocation FPSrc(IsPPC64 ? PPC::X31 : PPC::R31);
1177 Moves.push_back(MachineMove(FrameLabelId, FPDst, FPSrc));
1178 }
Jim Laskeyce50a162006-08-29 16:24:26 +00001179
1180 // Add callee saved registers to move list.
1181 const std::vector<CalleeSavedInfo> &CSI = MFI->getCalleeSavedInfo();
1182 for (unsigned I = 0, E = CSI.size(); I != E; ++I) {
Jim Laskey5e73d5b2007-01-24 18:45:13 +00001183 int Offset = MFI->getObjectOffset(CSI[I].getFrameIdx());
1184 unsigned Reg = CSI[I].getReg();
1185 if (Reg == PPC::LR || Reg == PPC::LR8) continue;
1186 MachineLocation CSDst(MachineLocation::VirtualFP, Offset);
1187 MachineLocation CSSrc(Reg);
1188 Moves.push_back(MachineMove(FrameLabelId, CSDst, CSSrc));
Jim Laskeyce50a162006-08-29 16:24:26 +00001189 }
Jim Laskey5e73d5b2007-01-24 18:45:13 +00001190
Jim Laskeyb82313f2007-02-01 16:31:34 +00001191 MachineLocation LRDst(MachineLocation::VirtualFP, LROffset);
1192 MachineLocation LRSrc(IsPPC64 ? PPC::LR8 : PPC::LR);
1193 Moves.push_back(MachineMove(FrameLabelId, LRDst, LRSrc));
1194
Jim Laskey5e73d5b2007-01-24 18:45:13 +00001195 // Mark effective beginning of when frame pointer is ready.
Jim Laskey44c3b9f2007-01-26 21:22:28 +00001196 unsigned ReadyLabelId = MMI->NextLabelID();
Jim Laskey1ee29252007-01-26 14:34:52 +00001197 BuildMI(MBB, MBBI, TII.get(PPC::LABEL)).addImm(ReadyLabelId);
Jim Laskey5e73d5b2007-01-24 18:45:13 +00001198
1199 MachineLocation FPDst(HasFP ? (IsPPC64 ? PPC::X31 : PPC::R31) :
1200 (IsPPC64 ? PPC::X1 : PPC::R1));
1201 MachineLocation FPSrc(MachineLocation::VirtualFP);
1202 Moves.push_back(MachineMove(ReadyLabelId, FPDst, FPSrc));
Jim Laskey41886992006-04-07 16:34:46 +00001203 }
Jim Laskey2f616bf2006-11-16 22:43:37 +00001204
1205 // If there is a frame pointer, copy R1 into R31
Chris Lattner4f91a4c2006-04-03 22:03:29 +00001206 if (HasFP) {
Jim Laskey51fe9d92006-12-06 17:42:06 +00001207 if (!IsPPC64) {
Evan Chengc0f64ff2006-11-27 23:37:22 +00001208 BuildMI(MBB, MBBI, TII.get(PPC::OR), PPC::R31).addReg(PPC::R1)
1209 .addReg(PPC::R1);
Chris Lattnera94a2032006-11-11 19:05:28 +00001210 } else {
Evan Chengc0f64ff2006-11-27 23:37:22 +00001211 BuildMI(MBB, MBBI, TII.get(PPC::OR8), PPC::X31).addReg(PPC::X1)
1212 .addReg(PPC::X1);
Chris Lattnera94a2032006-11-11 19:05:28 +00001213 }
Misha Brukmanf2ccb772004-08-17 04:55:41 +00001214 }
1215}
1216
Nate Begeman21e463b2005-10-16 05:39:50 +00001217void PPCRegisterInfo::emitEpilogue(MachineFunction &MF,
1218 MachineBasicBlock &MBB) const {
Misha Brukmanf2ccb772004-08-17 04:55:41 +00001219 MachineBasicBlock::iterator MBBI = prior(MBB.end());
Evan Cheng6da8d992006-01-09 18:28:21 +00001220 assert(MBBI->getOpcode() == PPC::BLR &&
Misha Brukmanf2ccb772004-08-17 04:55:41 +00001221 "Can only insert epilog into returning blocks");
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001222
Nate Begeman030514c2006-04-11 19:29:21 +00001223 // Get alignment info so we know how to restore r1
1224 const MachineFrameInfo *MFI = MF.getFrameInfo();
1225 unsigned TargetAlign = MF.getTarget().getFrameInfo()->getStackAlignment();
Jim Laskey2f616bf2006-11-16 22:43:37 +00001226 unsigned MaxAlign = MFI->getMaxAlignment();
Nate Begeman030514c2006-04-11 19:29:21 +00001227
Chris Lattner64da1722006-01-11 23:03:54 +00001228 // Get the number of bytes allocated from the FrameInfo.
Jim Laskey2f616bf2006-11-16 22:43:37 +00001229 unsigned FrameSize = MFI->getStackSize();
Misha Brukmanf2ccb772004-08-17 04:55:41 +00001230
Jim Laskey51fe9d92006-12-06 17:42:06 +00001231 // Get processor type.
1232 bool IsPPC64 = Subtarget.isPPC64();
Chris Lattner9f0bc652007-02-25 05:34:32 +00001233 // Get operating system
1234 bool IsMachoABI = Subtarget.isMachoABI();
Jim Laskey51fe9d92006-12-06 17:42:06 +00001235 // Check if the link register (LR) has been used.
Chris Lattner73944fb2007-12-08 06:39:11 +00001236 bool UsesLR = MustSaveLR(MF);
Jim Laskey51fe9d92006-12-06 17:42:06 +00001237 // Do we have a frame pointer for this function?
Jim Laskeyd313a9b2007-02-27 11:55:45 +00001238 bool HasFP = hasFP(MF) && FrameSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001239
1240 int LROffset = PPCFrameInfo::getReturnSaveOffset(IsPPC64, IsMachoABI);
1241 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(IsPPC64, IsMachoABI);
1242
Jim Laskeyd313a9b2007-02-27 11:55:45 +00001243 if (FrameSize) {
1244 // The loaded (or persistent) stack pointer value is offset by the 'stwu'
1245 // on entry to the function. Add this offset back now.
1246 if (!Subtarget.isPPC64()) {
1247 if (isInt16(FrameSize) && TargetAlign >= MaxAlign &&
1248 !MFI->hasVarSizedObjects()) {
1249 BuildMI(MBB, MBBI, TII.get(PPC::ADDI), PPC::R1)
1250 .addReg(PPC::R1).addImm(FrameSize);
1251 } else {
1252 BuildMI(MBB, MBBI, TII.get(PPC::LWZ),PPC::R1).addImm(0).addReg(PPC::R1);
1253 }
Chris Lattner64da1722006-01-11 23:03:54 +00001254 } else {
Jim Laskeyd313a9b2007-02-27 11:55:45 +00001255 if (isInt16(FrameSize) && TargetAlign >= MaxAlign &&
1256 !MFI->hasVarSizedObjects()) {
1257 BuildMI(MBB, MBBI, TII.get(PPC::ADDI8), PPC::X1)
1258 .addReg(PPC::X1).addImm(FrameSize);
1259 } else {
1260 BuildMI(MBB, MBBI, TII.get(PPC::LD), PPC::X1).addImm(0).addReg(PPC::X1);
1261 }
Jim Laskey2f616bf2006-11-16 22:43:37 +00001262 }
Jim Laskey51fe9d92006-12-06 17:42:06 +00001263 }
Jim Laskey51fe9d92006-12-06 17:42:06 +00001264
1265 if (IsPPC64) {
1266 if (UsesLR)
1267 BuildMI(MBB, MBBI, TII.get(PPC::LD), PPC::X0)
1268 .addImm(LROffset/4).addReg(PPC::X1);
1269
1270 if (HasFP)
1271 BuildMI(MBB, MBBI, TII.get(PPC::LD), PPC::X31)
1272 .addImm(FPOffset/4).addReg(PPC::X1);
1273
1274 if (UsesLR)
1275 BuildMI(MBB, MBBI, TII.get(PPC::MTLR8)).addReg(PPC::X0);
1276 } else {
1277 if (UsesLR)
1278 BuildMI(MBB, MBBI, TII.get(PPC::LWZ), PPC::R0)
1279 .addImm(LROffset).addReg(PPC::R1);
1280
1281 if (HasFP)
1282 BuildMI(MBB, MBBI, TII.get(PPC::LWZ), PPC::R31)
1283 .addImm(FPOffset).addReg(PPC::R1);
1284
1285 if (UsesLR)
1286 BuildMI(MBB, MBBI, TII.get(PPC::MTLR)).addReg(PPC::R0);
Misha Brukmanf2ccb772004-08-17 04:55:41 +00001287 }
1288}
1289
Jim Laskey41886992006-04-07 16:34:46 +00001290unsigned PPCRegisterInfo::getRARegister() const {
Chris Lattner6a5339b2006-11-14 18:44:47 +00001291 return !Subtarget.isPPC64() ? PPC::LR : PPC::LR8;
Jim Laskey41886992006-04-07 16:34:46 +00001292}
1293
Jim Laskeya9979182006-03-28 13:48:33 +00001294unsigned PPCRegisterInfo::getFrameRegister(MachineFunction &MF) const {
Chris Lattnera94a2032006-11-11 19:05:28 +00001295 if (!Subtarget.isPPC64())
1296 return hasFP(MF) ? PPC::R31 : PPC::R1;
1297 else
1298 return hasFP(MF) ? PPC::X31 : PPC::X1;
Jim Laskey41886992006-04-07 16:34:46 +00001299}
1300
Jim Laskey5e73d5b2007-01-24 18:45:13 +00001301void PPCRegisterInfo::getInitialFrameState(std::vector<MachineMove> &Moves)
Jim Laskey41886992006-04-07 16:34:46 +00001302 const {
Jim Laskey4c2c9032006-08-25 19:40:59 +00001303 // Initial state of the frame pointer is R1.
Jim Laskey41886992006-04-07 16:34:46 +00001304 MachineLocation Dst(MachineLocation::VirtualFP);
1305 MachineLocation Src(PPC::R1, 0);
Jim Laskey5e73d5b2007-01-24 18:45:13 +00001306 Moves.push_back(MachineMove(0, Dst, Src));
Jim Laskeyf1d78e82006-03-23 18:12:57 +00001307}
1308
Jim Laskey62819f32007-02-21 22:54:50 +00001309unsigned PPCRegisterInfo::getEHExceptionRegister() const {
1310 return !Subtarget.isPPC64() ? PPC::R3 : PPC::X3;
1311}
1312
1313unsigned PPCRegisterInfo::getEHHandlerRegister() const {
1314 return !Subtarget.isPPC64() ? PPC::R4 : PPC::X4;
1315}
1316
Dale Johannesenb97aec62007-11-13 19:13:01 +00001317int PPCRegisterInfo::getDwarfRegNum(unsigned RegNum, bool isEH) const {
Anton Korobeynikov3809fbe2007-11-12 23:36:13 +00001318 // FIXME: Most probably dwarf numbers differs for Linux and Darwin
1319 return PPCGenRegisterInfo::getDwarfRegNumFull(RegNum, 0);
Anton Korobeynikovf191c802007-11-11 19:50:10 +00001320}
1321
Chris Lattner4c7b43b2005-10-14 23:37:35 +00001322#include "PPCGenRegisterInfo.inc"
Misha Brukmanf2ccb772004-08-17 04:55:41 +00001323