blob: cce1576611134a5a08bc4f127357f53890e6bf8b [file] [log] [blame]
Chris Lattner97f06932009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "asm-printer"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000016#include "ARM.h"
Jim Grosbachbaf120f2010-12-01 03:45:07 +000017#include "ARMAsmPrinter.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000018#include "ARMAddressingModes.h"
19#include "ARMBuildAttrs.h"
20#include "ARMBaseRegisterInfo.h"
21#include "ARMConstantPoolValue.h"
Chris Lattner97f06932009-10-19 20:20:46 +000022#include "ARMMachineFunctionInfo.h"
Chris Lattner97f06932009-10-19 20:20:46 +000023#include "ARMTargetMachine.h"
Jason W Kim17b443d2010-10-11 23:01:44 +000024#include "ARMTargetObjectFile.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000025#include "InstPrinter/ARMInstPrinter.h"
Dale Johannesen3f282aa2010-04-26 20:07:31 +000026#include "llvm/Analysis/DebugInfo.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000027#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000028#include "llvm/Module.h"
Benjamin Kramere55b15f2009-12-28 12:27:56 +000029#include "llvm/Type.h"
Dan Gohmancf20ac42009-08-13 01:36:44 +000030#include "llvm/Assembly/Writer.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000031#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000032#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chenga8e29892007-01-19 07:51:42 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000034#include "llvm/MC/MCAsmInfo.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000035#include "llvm/MC/MCAssembler.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000036#include "llvm/MC/MCContext.h"
Bill Wendlingbecd83e2010-03-09 00:40:17 +000037#include "llvm/MC/MCExpr.h"
Chris Lattner97f06932009-10-19 20:20:46 +000038#include "llvm/MC/MCInst.h"
Chris Lattnerf9bdedd2009-08-10 18:15:01 +000039#include "llvm/MC/MCSectionMachO.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000040#include "llvm/MC/MCObjectStreamer.h"
Chris Lattner6c2f9e12009-08-19 05:49:37 +000041#include "llvm/MC/MCStreamer.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000042#include "llvm/MC/MCSymbol.h"
Chris Lattnerd62f1b42010-03-12 21:19:23 +000043#include "llvm/Target/Mangler.h"
Rafael Espindolab01c4bb2006-07-27 11:38:51 +000044#include "llvm/Target/TargetData.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000045#include "llvm/Target/TargetMachine.h"
Evan Cheng5be54b02007-01-19 19:25:36 +000046#include "llvm/Target/TargetOptions.h"
Daniel Dunbar51b198a2009-07-15 20:24:03 +000047#include "llvm/Target/TargetRegistry.h"
Evan Chengc324ecb2009-07-24 18:19:46 +000048#include "llvm/ADT/SmallPtrSet.h"
Jim Grosbachc40d9f92009-09-01 18:49:12 +000049#include "llvm/ADT/SmallString.h"
Bob Wilson54c78ef2009-11-06 23:33:28 +000050#include "llvm/ADT/StringExtras.h"
Chris Lattner97f06932009-10-19 20:20:46 +000051#include "llvm/Support/CommandLine.h"
Devang Patel59135f42010-08-04 22:39:39 +000052#include "llvm/Support/Debug.h"
Torok Edwin30464702009-07-08 20:55:50 +000053#include "llvm/Support/ErrorHandling.h"
Chris Lattnerb23569a2010-04-04 08:18:47 +000054#include "llvm/Support/raw_ostream.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000055#include <cctype>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000056using namespace llvm;
57
Chris Lattner95b2c7d2006-12-19 22:59:26 +000058namespace {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000059
60 // Per section and per symbol attributes are not supported.
61 // To implement them we would need the ability to delay this emission
62 // until the assembly file is fully parsed/generated as only then do we
63 // know the symbol and section numbers.
64 class AttributeEmitter {
65 public:
66 virtual void MaybeSwitchVendor(StringRef Vendor) = 0;
67 virtual void EmitAttribute(unsigned Attribute, unsigned Value) = 0;
68 virtual void Finish() = 0;
Rafael Espindola4921e232010-10-25 18:38:32 +000069 virtual ~AttributeEmitter() {}
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000070 };
71
72 class AsmAttributeEmitter : public AttributeEmitter {
73 MCStreamer &Streamer;
74
75 public:
76 AsmAttributeEmitter(MCStreamer &Streamer_) : Streamer(Streamer_) {}
77 void MaybeSwitchVendor(StringRef Vendor) { }
78
79 void EmitAttribute(unsigned Attribute, unsigned Value) {
80 Streamer.EmitRawText("\t.eabi_attribute " +
81 Twine(Attribute) + ", " + Twine(Value));
82 }
83
84 void Finish() { }
85 };
86
87 class ObjectAttributeEmitter : public AttributeEmitter {
88 MCObjectStreamer &Streamer;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000089 StringRef CurrentVendor;
90 SmallString<64> Contents;
91
92 public:
93 ObjectAttributeEmitter(MCObjectStreamer &Streamer_) :
94 Streamer(Streamer_), CurrentVendor("") { }
95
96 void MaybeSwitchVendor(StringRef Vendor) {
97 assert(!Vendor.empty() && "Vendor cannot be empty.");
98
99 if (CurrentVendor.empty())
100 CurrentVendor = Vendor;
101 else if (CurrentVendor == Vendor)
102 return;
103 else
104 Finish();
105
106 CurrentVendor = Vendor;
107
Rafael Espindola33363842010-10-25 22:26:55 +0000108 assert(Contents.size() == 0);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000109 }
110
111 void EmitAttribute(unsigned Attribute, unsigned Value) {
112 // FIXME: should be ULEB
113 Contents += Attribute;
114 Contents += Value;
115 }
116
117 void Finish() {
Rafael Espindola33363842010-10-25 22:26:55 +0000118 const size_t ContentsSize = Contents.size();
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000119
Rafael Espindola33363842010-10-25 22:26:55 +0000120 // Vendor size + Vendor name + '\0'
121 const size_t VendorHeaderSize = 4 + CurrentVendor.size() + 1;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000122
Rafael Espindola33363842010-10-25 22:26:55 +0000123 // Tag + Tag Size
124 const size_t TagHeaderSize = 1 + 4;
125
126 Streamer.EmitIntValue(VendorHeaderSize + TagHeaderSize + ContentsSize, 4);
127 Streamer.EmitBytes(CurrentVendor, 0);
128 Streamer.EmitIntValue(0, 1); // '\0'
129
130 Streamer.EmitIntValue(ARMBuildAttrs::File, 1);
131 Streamer.EmitIntValue(TagHeaderSize + ContentsSize, 4);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000132
133 Streamer.EmitBytes(Contents, 0);
Rafael Espindola33363842010-10-25 22:26:55 +0000134
135 Contents.clear();
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000136 }
137 };
138
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000139} // end of anonymous namespace
140
Jim Grosbachbaf120f2010-12-01 03:45:07 +0000141MachineLocation ARMAsmPrinter::
142getDebugValueLocation(const MachineInstr *MI) const {
143 MachineLocation Location;
144 assert(MI->getNumOperands() == 4 && "Invalid no. of machine operands!");
145 // Frame address. Currently handles register +- offset only.
146 if (MI->getOperand(0).isReg() && MI->getOperand(1).isImm())
147 Location.set(MI->getOperand(0).getReg(), MI->getOperand(1).getImm());
148 else {
149 DEBUG(dbgs() << "DBG_VALUE instruction ignored! " << *MI << "\n");
150 }
151 return Location;
152}
153
Chris Lattner953ebb72010-01-27 23:58:11 +0000154void ARMAsmPrinter::EmitFunctionEntryLabel() {
155 if (AFI->isThumbFunction()) {
Jim Grosbachce792992010-11-05 22:08:08 +0000156 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
157 OutStreamer.EmitThumbFunc(Subtarget->isTargetDarwin()? CurrentFnSym : 0);
Chris Lattner953ebb72010-01-27 23:58:11 +0000158 }
Jim Grosbachb0739b72010-09-02 01:02:06 +0000159
Chris Lattner953ebb72010-01-27 23:58:11 +0000160 OutStreamer.EmitLabel(CurrentFnSym);
161}
162
Jim Grosbach2317e402010-09-30 01:57:53 +0000163/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000164/// method to print assembly for each instruction.
165///
166bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Chenga8e29892007-01-19 07:51:42 +0000167 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng6d63a722008-09-18 07:27:23 +0000168 MCP = MF.getConstantPool();
Rafael Espindola4b442b52006-05-23 02:48:20 +0000169
Chris Lattnerd49fe1b2010-01-28 01:28:58 +0000170 return AsmPrinter::runOnMachineFunction(MF);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000171}
172
Evan Cheng055b0312009-06-29 07:51:04 +0000173void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000174 raw_ostream &O, const char *Modifier) {
Evan Cheng055b0312009-06-29 07:51:04 +0000175 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000176 unsigned TF = MO.getTargetFlags();
177
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000178 switch (MO.getType()) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000179 default:
180 assert(0 && "<unknown operand type>");
Bob Wilson5bafff32009-06-22 23:27:02 +0000181 case MachineOperand::MO_Register: {
182 unsigned Reg = MO.getReg();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000183 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach35636282010-10-06 21:22:32 +0000184 assert(!MO.getSubReg() && "Subregs should be eliminated!");
185 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000186 break;
Bob Wilson5bafff32009-06-22 23:27:02 +0000187 }
Evan Chenga8e29892007-01-19 07:51:42 +0000188 case MachineOperand::MO_Immediate: {
Evan Cheng5adb66a2009-09-28 09:14:39 +0000189 int64_t Imm = MO.getImm();
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000190 O << '#';
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000191 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
Jason W Kim86a97f22011-01-12 00:19:25 +0000192 (TF & ARMII::MO_LO16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000193 O << ":lower16:";
194 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
Jason W Kim86a97f22011-01-12 00:19:25 +0000195 (TF & ARMII::MO_HI16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000196 O << ":upper16:";
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000197 O << Imm;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000198 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000199 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000200 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000201 O << *MO.getMBB()->getSymbol();
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000202 return;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000203 case MachineOperand::MO_GlobalAddress: {
Dan Gohman46510a72010-04-15 01:51:59 +0000204 const GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000205 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
206 (TF & ARMII::MO_LO16))
207 O << ":lower16:";
208 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
209 (TF & ARMII::MO_HI16))
210 O << ":upper16:";
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000211 O << *Mang->getSymbol(GV);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000212
Chris Lattner0c08d092010-04-03 22:28:33 +0000213 printOffset(MO.getOffset(), O);
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000214 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000215 O << "(PLT)";
Evan Chenga8e29892007-01-19 07:51:42 +0000216 break;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000217 }
Evan Chenga8e29892007-01-19 07:51:42 +0000218 case MachineOperand::MO_ExternalSymbol: {
Chris Lattner10b318b2010-01-17 21:43:43 +0000219 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000220 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000221 O << "(PLT)";
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000222 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000223 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000224 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000225 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000226 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000227 case MachineOperand::MO_JumpTableIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000228 O << *GetJTISymbol(MO.getIndex());
Evan Chenga8e29892007-01-19 07:51:42 +0000229 break;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000230 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000231}
232
Evan Cheng055b0312009-06-29 07:51:04 +0000233//===--------------------------------------------------------------------===//
234
Chris Lattner0890cf12010-01-25 19:51:38 +0000235MCSymbol *ARMAsmPrinter::
236GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
237 const MachineBasicBlock *MBB) const {
238 SmallString<60> Name;
239 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix()
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000240 << getFunctionNumber() << '_' << uid << '_' << uid2
Chris Lattner0890cf12010-01-25 19:51:38 +0000241 << "_set_" << MBB->getNumber();
Chris Lattner9b97a732010-03-30 18:10:53 +0000242 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattner0890cf12010-01-25 19:51:38 +0000243}
244
245MCSymbol *ARMAsmPrinter::
246GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
247 SmallString<60> Name;
248 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "JTI"
Chris Lattner281e7762010-01-25 23:28:03 +0000249 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner9b97a732010-03-30 18:10:53 +0000250 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000251}
252
Jim Grosbach433a5782010-09-24 20:47:58 +0000253
254MCSymbol *ARMAsmPrinter::GetARMSJLJEHLabel(void) const {
255 SmallString<60> Name;
256 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "SJLJEH"
257 << getFunctionNumber();
258 return OutContext.GetOrCreateSymbol(Name.str());
259}
260
Evan Cheng055b0312009-06-29 07:51:04 +0000261bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000262 unsigned AsmVariant, const char *ExtraCode,
263 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000264 // Does this asm operand have a single letter operand modifier?
265 if (ExtraCode && ExtraCode[0]) {
266 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000267
Evan Chenga8e29892007-01-19 07:51:42 +0000268 switch (ExtraCode[0]) {
269 default: return true; // Unknown modifier.
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000270 case 'a': // Print as a memory address.
271 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach2f24c4e2010-09-30 15:25:22 +0000272 O << "["
273 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
274 << "]";
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000275 return false;
276 }
277 // Fallthrough
278 case 'c': // Don't print "#" before an immediate operand.
Bob Wilson4f38b382009-08-21 21:58:55 +0000279 if (!MI->getOperand(OpNum).isImm())
280 return true;
Jim Grosbach2317e402010-09-30 01:57:53 +0000281 O << MI->getOperand(OpNum).getImm();
Bob Wilson8f343462009-04-06 21:46:51 +0000282 return false;
Evan Chenge21e3962007-04-04 00:13:29 +0000283 case 'P': // Print a VFP double precision register.
Evan Chengd831cda2009-12-08 23:06:22 +0000284 case 'q': // Print a NEON quad precision register.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000285 printOperand(MI, OpNum, O);
Evan Cheng23a95702007-03-08 22:42:46 +0000286 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000287 case 'Q':
Bob Wilsond984eb62010-05-27 20:23:42 +0000288 case 'R':
Bob Wilsond984eb62010-05-27 20:23:42 +0000289 case 'H':
Bob Wilson9bb43e12010-12-17 23:06:42 +0000290 // These modifiers are not yet supported.
Bob Wilsond984eb62010-05-27 20:23:42 +0000291 return true;
Evan Cheng84f60b72010-05-27 22:08:38 +0000292 }
Evan Chenga8e29892007-01-19 07:51:42 +0000293 }
Jim Grosbache9952212009-09-04 01:38:51 +0000294
Chris Lattner35c33bd2010-04-04 04:47:45 +0000295 printOperand(MI, OpNum, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000296 return false;
297}
298
Bob Wilson224c2442009-05-19 05:53:42 +0000299bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Cheng055b0312009-06-29 07:51:04 +0000300 unsigned OpNum, unsigned AsmVariant,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000301 const char *ExtraCode,
302 raw_ostream &O) {
Bob Wilson224c2442009-05-19 05:53:42 +0000303 if (ExtraCode && ExtraCode[0])
304 return true; // Unknown modifier.
Bob Wilson765cc0b2009-10-13 20:50:28 +0000305
306 const MachineOperand &MO = MI->getOperand(OpNum);
307 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach2317e402010-09-30 01:57:53 +0000308 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilson224c2442009-05-19 05:53:42 +0000309 return false;
310}
311
Bob Wilson812209a2009-09-30 22:06:26 +0000312void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Bob Wilson0fb34682009-09-30 00:23:42 +0000313 if (Subtarget->isTargetDarwin()) {
314 Reloc::Model RelocM = TM.getRelocationModel();
315 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
316 // Declare all the text sections up front (before the DWARF sections
317 // emitted by AsmPrinter::doInitialization) so the assembler will keep
318 // them together at the beginning of the object file. This helps
319 // avoid out-of-range branches that are due a fundamental limitation of
320 // the way symbol offsets are encoded with the current Darwin ARM
321 // relocations.
Jim Grosbachb0739b72010-09-02 01:02:06 +0000322 const TargetLoweringObjectFileMachO &TLOFMacho =
Dan Gohman0d805c32010-04-17 16:44:48 +0000323 static_cast<const TargetLoweringObjectFileMachO &>(
324 getObjFileLowering());
Bob Wilson29e06692009-09-30 22:25:37 +0000325 OutStreamer.SwitchSection(TLOFMacho.getTextSection());
326 OutStreamer.SwitchSection(TLOFMacho.getTextCoalSection());
327 OutStreamer.SwitchSection(TLOFMacho.getConstTextCoalSection());
328 if (RelocM == Reloc::DynamicNoPIC) {
329 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000330 OutContext.getMachOSection("__TEXT", "__symbol_stub4",
331 MCSectionMachO::S_SYMBOL_STUBS,
332 12, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000333 OutStreamer.SwitchSection(sect);
334 } else {
335 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000336 OutContext.getMachOSection("__TEXT", "__picsymbolstub4",
337 MCSectionMachO::S_SYMBOL_STUBS,
338 16, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000339 OutStreamer.SwitchSection(sect);
340 }
Bob Wilson63db5942010-07-30 19:55:47 +0000341 const MCSection *StaticInitSect =
342 OutContext.getMachOSection("__TEXT", "__StaticInit",
343 MCSectionMachO::S_REGULAR |
344 MCSectionMachO::S_ATTR_PURE_INSTRUCTIONS,
345 SectionKind::getText());
346 OutStreamer.SwitchSection(StaticInitSect);
Bob Wilson0fb34682009-09-30 00:23:42 +0000347 }
348 }
349
Jim Grosbache5165492009-11-09 00:11:35 +0000350 // Use unified assembler syntax.
Jason W Kimafd1cc22010-09-30 02:45:56 +0000351 OutStreamer.EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovd61eca52009-06-17 23:43:18 +0000352
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000353 // Emit ARM Build Attributes
354 if (Subtarget->isTargetELF()) {
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000355
Jason W Kimdef9ac42010-10-06 22:36:46 +0000356 emitAttributes();
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000357 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000358}
359
Anton Korobeynikov0f3cc652008-08-07 09:54:23 +0000360
Chris Lattner4a071d62009-10-19 17:59:19 +0000361void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Evan Cheng5be54b02007-01-19 19:25:36 +0000362 if (Subtarget->isTargetDarwin()) {
Chris Lattnerf61159b2009-08-03 22:18:15 +0000363 // All darwin targets use mach-o.
Dan Gohman0d805c32010-04-17 16:44:48 +0000364 const TargetLoweringObjectFileMachO &TLOFMacho =
365 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000366 MachineModuleInfoMachO &MMIMacho =
367 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbache9952212009-09-04 01:38:51 +0000368
Evan Chenga8e29892007-01-19 07:51:42 +0000369 // Output non-lazy-pointers for external and common global variables.
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000370 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlingcebae362010-03-10 22:34:10 +0000371
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000372 if (!Stubs.empty()) {
Chris Lattnerff4bc462009-08-10 01:39:42 +0000373 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000374 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerc076a972009-08-10 18:01:34 +0000375 EmitAlignment(2);
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000376 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000377 // L_foo$stub:
378 OutStreamer.EmitLabel(Stubs[i].first);
379 // .indirect_symbol _foo
Bill Wendling52a50e52010-03-11 01:18:13 +0000380 MachineModuleInfoImpl::StubValueTy &MCSym = Stubs[i].second;
381 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(),MCSA_IndirectSymbol);
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000382
Bill Wendling52a50e52010-03-11 01:18:13 +0000383 if (MCSym.getInt())
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000384 // External to current translation unit.
385 OutStreamer.EmitIntValue(0, 4/*size*/, 0/*addrspace*/);
386 else
387 // Internal to current translation unit.
Bill Wendling5e1b55d2010-03-31 18:47:10 +0000388 //
Jim Grosbach1b935a32010-09-22 16:45:13 +0000389 // When we place the LSDA into the TEXT section, the type info
390 // pointers need to be indirect and pc-rel. We accomplish this by
391 // using NLPs; however, sometimes the types are local to the file.
392 // We need to fill in the value for the NLP in those cases.
Bill Wendling52a50e52010-03-11 01:18:13 +0000393 OutStreamer.EmitValue(MCSymbolRefExpr::Create(MCSym.getPointer(),
394 OutContext),
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000395 4/*size*/, 0/*addrspace*/);
Evan Chengae94e592008-12-05 01:06:39 +0000396 }
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000397
398 Stubs.clear();
399 OutStreamer.AddBlankLine();
Evan Chenga8e29892007-01-19 07:51:42 +0000400 }
401
Chris Lattnere4d9ea82009-10-19 18:44:38 +0000402 Stubs = MMIMacho.GetHiddenGVStubList();
403 if (!Stubs.empty()) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000404 OutStreamer.SwitchSection(getObjFileLowering().getDataSection());
Chris Lattnerf3231de2009-08-10 18:02:16 +0000405 EmitAlignment(2);
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000406 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
407 // L_foo$stub:
408 OutStreamer.EmitLabel(Stubs[i].first);
409 // .long _foo
Bill Wendlingcebae362010-03-10 22:34:10 +0000410 OutStreamer.EmitValue(MCSymbolRefExpr::
411 Create(Stubs[i].second.getPointer(),
412 OutContext),
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000413 4/*size*/, 0/*addrspace*/);
414 }
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000415
416 Stubs.clear();
417 OutStreamer.AddBlankLine();
Evan Chengae94e592008-12-05 01:06:39 +0000418 }
419
Evan Chenga8e29892007-01-19 07:51:42 +0000420 // Funny Darwin hack: This flag tells the linker that no global symbols
421 // contain code that falls through to other global symbols (e.g. the obvious
422 // implementation of multiple entry points). If this doesn't occur, the
423 // linker can safely perform dead code stripping. Since LLVM never
424 // generates code that does this, it is always safe to set.
Chris Lattnera5ad93a2010-01-23 06:39:22 +0000425 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindolab01c4bb2006-07-27 11:38:51 +0000426 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000427}
Anton Korobeynikov0bd89712008-08-17 13:55:10 +0000428
Chris Lattner97f06932009-10-19 20:20:46 +0000429//===----------------------------------------------------------------------===//
Jason W Kimdef9ac42010-10-06 22:36:46 +0000430// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
431// FIXME:
432// The following seem like one-off assembler flags, but they actually need
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000433// to appear in the .ARM.attributes section in ELF.
Jason W Kimdef9ac42010-10-06 22:36:46 +0000434// Instead of subclassing the MCELFStreamer, we do the work here.
435
436void ARMAsmPrinter::emitAttributes() {
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000437
Jason W Kim17b443d2010-10-11 23:01:44 +0000438 emitARMAttributeSection();
439
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000440 AttributeEmitter *AttrEmitter;
441 if (OutStreamer.hasRawTextSupport())
442 AttrEmitter = new AsmAttributeEmitter(OutStreamer);
443 else {
444 MCObjectStreamer &O = static_cast<MCObjectStreamer&>(OutStreamer);
445 AttrEmitter = new ObjectAttributeEmitter(O);
446 }
447
448 AttrEmitter->MaybeSwitchVendor("aeabi");
449
Jason W Kimdef9ac42010-10-06 22:36:46 +0000450 std::string CPUString = Subtarget->getCPUString();
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000451 if (OutStreamer.hasRawTextSupport()) {
452 if (CPUString != "generic")
453 OutStreamer.EmitRawText(StringRef("\t.cpu ") + CPUString);
454 } else {
Dale Johannesen7179d1e2010-11-08 19:17:22 +0000455 assert(CPUString == "generic" && "Unsupported .cpu attribute for ELF/.o");
456 // FIXME: Why these defaults?
457 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v4T);
458 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use, 1);
459 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use, 1);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000460 }
Jason W Kimdef9ac42010-10-06 22:36:46 +0000461
462 // FIXME: Emit FPU type
463 if (Subtarget->hasVFP2())
Dale Johannesen7179d1e2010-11-08 19:17:22 +0000464 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch, 2);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000465
466 // Signal various FP modes.
467 if (!UnsafeFPMath) {
Dale Johannesen7179d1e2010-11-08 19:17:22 +0000468 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_denormal, 1);
469 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_exceptions, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000470 }
471
472 if (NoInfsFPMath && NoNaNsFPMath)
Dale Johannesen7179d1e2010-11-08 19:17:22 +0000473 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000474 else
Dale Johannesen7179d1e2010-11-08 19:17:22 +0000475 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model, 3);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000476
477 // 8-bytes alignment stuff.
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000478 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_needed, 1);
479 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_preserved, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000480
481 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
482 if (Subtarget->isAAPCS_ABI() && FloatABIType == FloatABI::Hard) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000483 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_HardFP_use, 3);
484 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_VFP_args, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000485 }
486 // FIXME: Should we signal R9 usage?
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000487
488 AttrEmitter->EmitAttribute(ARMBuildAttrs::DIV_use, 1);
489
490 AttrEmitter->Finish();
491 delete AttrEmitter;
Jason W Kimdef9ac42010-10-06 22:36:46 +0000492}
493
Jason W Kim17b443d2010-10-11 23:01:44 +0000494void ARMAsmPrinter::emitARMAttributeSection() {
495 // <format-version>
496 // [ <section-length> "vendor-name"
497 // [ <file-tag> <size> <attribute>*
498 // | <section-tag> <size> <section-number>* 0 <attribute>*
499 // | <symbol-tag> <size> <symbol-number>* 0 <attribute>*
500 // ]+
501 // ]*
502
503 if (OutStreamer.hasRawTextSupport())
504 return;
505
506 const ARMElfTargetObjectFile &TLOFELF =
507 static_cast<const ARMElfTargetObjectFile &>
508 (getObjFileLowering());
509
510 OutStreamer.SwitchSection(TLOFELF.getAttributesSection());
Jason W Kim17b443d2010-10-11 23:01:44 +0000511
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000512 // Format version
513 OutStreamer.EmitIntValue(0x41, 1);
Jason W Kim17b443d2010-10-11 23:01:44 +0000514}
515
Jason W Kimdef9ac42010-10-06 22:36:46 +0000516//===----------------------------------------------------------------------===//
Chris Lattner97f06932009-10-19 20:20:46 +0000517
Jim Grosbach988ce092010-09-18 00:05:05 +0000518static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber,
519 unsigned LabelId, MCContext &Ctx) {
520
521 MCSymbol *Label = Ctx.GetOrCreateSymbol(Twine(Prefix)
522 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
523 return Label;
524}
525
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000526static MCSymbolRefExpr::VariantKind
527getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
528 switch (Modifier) {
529 default: llvm_unreachable("Unknown modifier!");
530 case ARMCP::no_modifier: return MCSymbolRefExpr::VK_None;
531 case ARMCP::TLSGD: return MCSymbolRefExpr::VK_ARM_TLSGD;
532 case ARMCP::TPOFF: return MCSymbolRefExpr::VK_ARM_TPOFF;
533 case ARMCP::GOTTPOFF: return MCSymbolRefExpr::VK_ARM_GOTTPOFF;
534 case ARMCP::GOT: return MCSymbolRefExpr::VK_ARM_GOT;
535 case ARMCP::GOTOFF: return MCSymbolRefExpr::VK_ARM_GOTOFF;
536 }
537 return MCSymbolRefExpr::VK_None;
538}
539
Jim Grosbach5df08d82010-11-09 18:45:04 +0000540void ARMAsmPrinter::
541EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
542 int Size = TM.getTargetData()->getTypeAllocSize(MCPV->getType());
543
544 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000545
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000546 MCSymbol *MCSym;
Jim Grosbach5df08d82010-11-09 18:45:04 +0000547 if (ACPV->isLSDA()) {
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000548 SmallString<128> Str;
549 raw_svector_ostream OS(Str);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000550 OS << MAI->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber();
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000551 MCSym = OutContext.GetOrCreateSymbol(OS.str());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000552 } else if (ACPV->isBlockAddress()) {
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000553 MCSym = GetBlockAddressSymbol(ACPV->getBlockAddress());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000554 } else if (ACPV->isGlobalValue()) {
555 const GlobalValue *GV = ACPV->getGV();
556 bool isIndirect = Subtarget->isTargetDarwin() &&
557 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
558 if (!isIndirect)
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000559 MCSym = Mang->getSymbol(GV);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000560 else {
561 // FIXME: Remove this when Darwin transition to @GOT like syntax.
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000562 MCSym = GetSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
Jim Grosbach5df08d82010-11-09 18:45:04 +0000563
564 MachineModuleInfoMachO &MMIMachO =
565 MMI->getObjFileInfo<MachineModuleInfoMachO>();
566 MachineModuleInfoImpl::StubValueTy &StubSym =
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000567 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(MCSym) :
568 MMIMachO.getGVStubEntry(MCSym);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000569 if (StubSym.getPointer() == 0)
570 StubSym = MachineModuleInfoImpl::
571 StubValueTy(Mang->getSymbol(GV), !GV->hasInternalLinkage());
572 }
573 } else {
574 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000575 MCSym = GetExternalSymbolSymbol(ACPV->getSymbol());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000576 }
577
578 // Create an MCSymbol for the reference.
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000579 const MCExpr *Expr =
580 MCSymbolRefExpr::Create(MCSym, getModifierVariantKind(ACPV->getModifier()),
581 OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000582
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000583 if (ACPV->getPCAdjustment()) {
584 MCSymbol *PCLabel = getPICLabel(MAI->getPrivateGlobalPrefix(),
585 getFunctionNumber(),
586 ACPV->getLabelId(),
587 OutContext);
588 const MCExpr *PCRelExpr = MCSymbolRefExpr::Create(PCLabel, OutContext);
589 PCRelExpr =
590 MCBinaryExpr::CreateAdd(PCRelExpr,
591 MCConstantExpr::Create(ACPV->getPCAdjustment(),
592 OutContext),
593 OutContext);
594 if (ACPV->mustAddCurrentAddress()) {
595 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
596 // label, so just emit a local label end reference that instead.
597 MCSymbol *DotSym = OutContext.CreateTempSymbol();
598 OutStreamer.EmitLabel(DotSym);
599 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
600 PCRelExpr = MCBinaryExpr::CreateSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000601 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000602 Expr = MCBinaryExpr::CreateSub(Expr, PCRelExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000603 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000604 OutStreamer.EmitValue(Expr, Size);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000605}
606
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000607void ARMAsmPrinter::EmitJumpTable(const MachineInstr *MI) {
608 unsigned Opcode = MI->getOpcode();
609 int OpNum = 1;
610 if (Opcode == ARM::BR_JTadd)
611 OpNum = 2;
612 else if (Opcode == ARM::BR_JTm)
613 OpNum = 3;
614
615 const MachineOperand &MO1 = MI->getOperand(OpNum);
616 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
617 unsigned JTI = MO1.getIndex();
618
619 // Emit a label for the jump table.
620 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
621 OutStreamer.EmitLabel(JTISymbol);
622
623 // Emit each entry of the table.
624 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
625 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
626 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
627
628 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
629 MachineBasicBlock *MBB = JTBBs[i];
630 // Construct an MCExpr for the entry. We want a value of the form:
631 // (BasicBlockAddr - TableBeginAddr)
632 //
633 // For example, a table with entries jumping to basic blocks BB0 and BB1
634 // would look like:
635 // LJTI_0_0:
636 // .word (LBB0 - LJTI_0_0)
637 // .word (LBB1 - LJTI_0_0)
638 const MCExpr *Expr = MCSymbolRefExpr::Create(MBB->getSymbol(), OutContext);
639
640 if (TM.getRelocationModel() == Reloc::PIC_)
641 Expr = MCBinaryExpr::CreateSub(Expr, MCSymbolRefExpr::Create(JTISymbol,
642 OutContext),
643 OutContext);
644 OutStreamer.EmitValue(Expr, 4);
645 }
646}
647
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000648void ARMAsmPrinter::EmitJump2Table(const MachineInstr *MI) {
649 unsigned Opcode = MI->getOpcode();
650 int OpNum = (Opcode == ARM::t2BR_JT) ? 2 : 1;
651 const MachineOperand &MO1 = MI->getOperand(OpNum);
652 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
653 unsigned JTI = MO1.getIndex();
654
655 // Emit a label for the jump table.
656 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
657 OutStreamer.EmitLabel(JTISymbol);
658
659 // Emit each entry of the table.
660 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
661 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
662 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000663 unsigned OffsetWidth = 4;
Jim Grosbachd092a872010-11-29 21:28:32 +0000664 if (MI->getOpcode() == ARM::t2TBB_JT)
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000665 OffsetWidth = 1;
Jim Grosbachd092a872010-11-29 21:28:32 +0000666 else if (MI->getOpcode() == ARM::t2TBH_JT)
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000667 OffsetWidth = 2;
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000668
669 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
670 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000671 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::Create(MBB->getSymbol(),
672 OutContext);
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000673 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000674 if (OffsetWidth == 4) {
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000675 MCInst BrInst;
676 BrInst.setOpcode(ARM::t2B);
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000677 BrInst.addOperand(MCOperand::CreateExpr(MBBSymbolExpr));
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000678 OutStreamer.EmitInstruction(BrInst);
679 continue;
680 }
681 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000682 // MCExpr for the entry. We want a value of the form:
683 // (BasicBlockAddr - TableBeginAddr) / 2
684 //
685 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
686 // would look like:
687 // LJTI_0_0:
688 // .byte (LBB0 - LJTI_0_0) / 2
689 // .byte (LBB1 - LJTI_0_0) / 2
690 const MCExpr *Expr =
691 MCBinaryExpr::CreateSub(MBBSymbolExpr,
692 MCSymbolRefExpr::Create(JTISymbol, OutContext),
693 OutContext);
694 Expr = MCBinaryExpr::CreateDiv(Expr, MCConstantExpr::Create(2, OutContext),
695 OutContext);
696 OutStreamer.EmitValue(Expr, OffsetWidth);
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000697 }
698}
699
Jim Grosbach2d0f53b2010-09-28 17:05:56 +0000700void ARMAsmPrinter::PrintDebugValueComment(const MachineInstr *MI,
701 raw_ostream &OS) {
702 unsigned NOps = MI->getNumOperands();
703 assert(NOps==4);
704 OS << '\t' << MAI->getCommentString() << "DEBUG_VALUE: ";
705 // cast away const; DIetc do not take const operands for some reason.
706 DIVariable V(const_cast<MDNode *>(MI->getOperand(NOps-1).getMetadata()));
707 OS << V.getName();
708 OS << " <- ";
709 // Frame address. Currently handles register +- offset only.
710 assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm());
711 OS << '['; printOperand(MI, 0, OS); OS << '+'; printOperand(MI, 1, OS);
712 OS << ']';
713 OS << "+";
714 printOperand(MI, NOps-2, OS);
715}
716
Jim Grosbach40edf732010-12-14 21:10:47 +0000717static void populateADROperands(MCInst &Inst, unsigned Dest,
718 const MCSymbol *Label,
719 unsigned pred, unsigned ccreg,
720 MCContext &Ctx) {
721 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, Ctx);
722 Inst.addOperand(MCOperand::CreateReg(Dest));
723 Inst.addOperand(MCOperand::CreateExpr(SymbolExpr));
724 // Add predicate operands.
725 Inst.addOperand(MCOperand::CreateImm(pred));
726 Inst.addOperand(MCOperand::CreateReg(ccreg));
727}
728
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000729void ARMAsmPrinter::EmitPatchedInstruction(const MachineInstr *MI,
730 unsigned Opcode) {
731 MCInst TmpInst;
732
733 // Emit the instruction as usual, just patch the opcode.
734 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
735 TmpInst.setOpcode(Opcode);
736 OutStreamer.EmitInstruction(TmpInst);
737}
738
Jim Grosbachb454cda2010-09-29 15:23:40 +0000739void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Chris Lattner97f06932009-10-19 20:20:46 +0000740 switch (MI->getOpcode()) {
Chris Lattner4d152222009-10-19 22:23:04 +0000741 default: break;
Jim Grosbach9702e602010-12-09 01:22:19 +0000742 case ARM::t2ADDrSPi:
743 case ARM::t2ADDrSPi12:
744 case ARM::t2SUBrSPi:
745 case ARM::t2SUBrSPi12:
Jim Grosbach766a63d2010-12-09 01:23:51 +0000746 assert ((MI->getOperand(1).getReg() == ARM::SP) &&
747 "Unexpected source register!");
Jim Grosbach9702e602010-12-09 01:22:19 +0000748 break;
749
Chris Lattner112f2392010-11-14 20:31:06 +0000750 case ARM::t2MOVi32imm: assert(0 && "Should be lowered by thumb2it pass");
Jim Grosbach2d0f53b2010-09-28 17:05:56 +0000751 case ARM::DBG_VALUE: {
752 if (isVerbose() && OutStreamer.hasRawTextSupport()) {
753 SmallString<128> TmpStr;
754 raw_svector_ostream OS(TmpStr);
755 PrintDebugValueComment(MI, OS);
756 OutStreamer.EmitRawText(StringRef(OS.str()));
757 }
758 return;
759 }
Jim Grosbach3efad8f2010-12-16 19:11:16 +0000760 case ARM::tBfar: {
761 MCInst TmpInst;
762 TmpInst.setOpcode(ARM::tBL);
763 TmpInst.addOperand(MCOperand::CreateExpr(MCSymbolRefExpr::Create(
764 MI->getOperand(0).getMBB()->getSymbol(), OutContext)));
765 OutStreamer.EmitInstruction(TmpInst);
766 return;
767 }
Jim Grosbach40edf732010-12-14 21:10:47 +0000768 case ARM::LEApcrel:
Jim Grosbachd40963c2010-12-14 22:28:03 +0000769 case ARM::tLEApcrel:
Jim Grosbach40edf732010-12-14 21:10:47 +0000770 case ARM::t2LEApcrel: {
Jim Grosbachdff84b02010-12-02 00:28:45 +0000771 // FIXME: Need to also handle globals and externals
Jim Grosbachdff84b02010-12-02 00:28:45 +0000772 MCInst TmpInst;
Jim Grosbachd40963c2010-12-14 22:28:03 +0000773 TmpInst.setOpcode(MI->getOpcode() == ARM::t2LEApcrel ? ARM::t2ADR
774 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
775 : ARM::ADR));
Jim Grosbach40edf732010-12-14 21:10:47 +0000776 populateADROperands(TmpInst, MI->getOperand(0).getReg(),
777 GetCPISymbol(MI->getOperand(1).getIndex()),
778 MI->getOperand(2).getImm(), MI->getOperand(3).getReg(),
779 OutContext);
Jim Grosbachdff84b02010-12-02 00:28:45 +0000780 OutStreamer.EmitInstruction(TmpInst);
781 return;
782 }
Jim Grosbachd40963c2010-12-14 22:28:03 +0000783 case ARM::LEApcrelJT:
784 case ARM::tLEApcrelJT:
785 case ARM::t2LEApcrelJT: {
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000786 MCInst TmpInst;
Jim Grosbachd40963c2010-12-14 22:28:03 +0000787 TmpInst.setOpcode(MI->getOpcode() == ARM::t2LEApcrelJT ? ARM::t2ADR
788 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
789 : ARM::ADR));
Jim Grosbach40edf732010-12-14 21:10:47 +0000790 populateADROperands(TmpInst, MI->getOperand(0).getReg(),
791 GetARMJTIPICJumpTableLabel2(MI->getOperand(1).getIndex(),
792 MI->getOperand(2).getImm()),
793 MI->getOperand(3).getImm(), MI->getOperand(4).getReg(),
794 OutContext);
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000795 OutStreamer.EmitInstruction(TmpInst);
796 return;
797 }
Jim Grosbach2e812e12010-11-30 18:56:36 +0000798 case ARM::MOVPCRX: {
799 MCInst TmpInst;
800 TmpInst.setOpcode(ARM::MOVr);
801 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
802 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
803 // Add predicate operands.
804 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
805 TmpInst.addOperand(MCOperand::CreateReg(0));
806 // Add 's' bit operand (always reg0 for this)
807 TmpInst.addOperand(MCOperand::CreateReg(0));
808 OutStreamer.EmitInstruction(TmpInst);
809 return;
810 }
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +0000811 case ARM::BXr9_CALL:
812 case ARM::BX_CALL: {
813 {
814 MCInst TmpInst;
815 TmpInst.setOpcode(ARM::MOVr);
816 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
817 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
818 // Add predicate operands.
819 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
820 TmpInst.addOperand(MCOperand::CreateReg(0));
821 // Add 's' bit operand (always reg0 for this)
822 TmpInst.addOperand(MCOperand::CreateReg(0));
823 OutStreamer.EmitInstruction(TmpInst);
824 }
825 {
826 MCInst TmpInst;
827 TmpInst.setOpcode(ARM::BX);
828 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
829 OutStreamer.EmitInstruction(TmpInst);
830 }
831 return;
832 }
833 case ARM::BMOVPCRXr9_CALL:
834 case ARM::BMOVPCRX_CALL: {
835 {
836 MCInst TmpInst;
837 TmpInst.setOpcode(ARM::MOVr);
838 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
839 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
840 // Add predicate operands.
841 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
842 TmpInst.addOperand(MCOperand::CreateReg(0));
843 // Add 's' bit operand (always reg0 for this)
844 TmpInst.addOperand(MCOperand::CreateReg(0));
845 OutStreamer.EmitInstruction(TmpInst);
846 }
847 {
848 MCInst TmpInst;
849 TmpInst.setOpcode(ARM::MOVr);
850 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
851 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
852 // Add predicate operands.
853 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
854 TmpInst.addOperand(MCOperand::CreateReg(0));
855 // Add 's' bit operand (always reg0 for this)
856 TmpInst.addOperand(MCOperand::CreateReg(0));
857 OutStreamer.EmitInstruction(TmpInst);
858 }
859 return;
860 }
Jim Grosbachfbd18732010-09-17 23:41:53 +0000861 case ARM::tPICADD: {
862 // This is a pseudo op for a label + instruction sequence, which looks like:
863 // LPC0:
864 // add r0, pc
865 // This adds the address of LPC0 to r0.
866
867 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +0000868 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
869 getFunctionNumber(), MI->getOperand(2).getImm(),
870 OutContext));
Jim Grosbachfbd18732010-09-17 23:41:53 +0000871
872 // Form and emit the add.
873 MCInst AddInst;
874 AddInst.setOpcode(ARM::tADDhirr);
875 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
876 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
877 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
878 // Add predicate operands.
879 AddInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
880 AddInst.addOperand(MCOperand::CreateReg(0));
881 OutStreamer.EmitInstruction(AddInst);
882 return;
883 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000884 case ARM::PICADD: {
Chris Lattner4d152222009-10-19 22:23:04 +0000885 // This is a pseudo op for a label + instruction sequence, which looks like:
886 // LPC0:
887 // add r0, pc, r0
888 // This adds the address of LPC0 to r0.
Jim Grosbachb0739b72010-09-02 01:02:06 +0000889
Chris Lattner4d152222009-10-19 22:23:04 +0000890 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +0000891 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
892 getFunctionNumber(), MI->getOperand(2).getImm(),
893 OutContext));
Jim Grosbachb0739b72010-09-02 01:02:06 +0000894
Jim Grosbachf3f09522010-09-14 21:05:34 +0000895 // Form and emit the add.
Chris Lattner4d152222009-10-19 22:23:04 +0000896 MCInst AddInst;
897 AddInst.setOpcode(ARM::ADDrr);
898 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
899 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
900 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Jim Grosbach5b46d622010-09-14 21:28:17 +0000901 // Add predicate operands.
902 AddInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
903 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
904 // Add 's' bit operand (always reg0 for this)
905 AddInst.addOperand(MCOperand::CreateReg(0));
Chris Lattner850d2e22010-02-03 01:16:28 +0000906 OutStreamer.EmitInstruction(AddInst);
Chris Lattner4d152222009-10-19 22:23:04 +0000907 return;
908 }
Jim Grosbacha28abbe2010-09-17 16:25:52 +0000909 case ARM::PICSTR:
910 case ARM::PICSTRB:
911 case ARM::PICSTRH:
912 case ARM::PICLDR:
913 case ARM::PICLDRB:
914 case ARM::PICLDRH:
915 case ARM::PICLDRSB:
916 case ARM::PICLDRSH: {
Jim Grosbachb74ca9d2010-09-16 17:43:25 +0000917 // This is a pseudo op for a label + instruction sequence, which looks like:
918 // LPC0:
Jim Grosbacha28abbe2010-09-17 16:25:52 +0000919 // OP r0, [pc, r0]
Jim Grosbachb74ca9d2010-09-16 17:43:25 +0000920 // The LCP0 label is referenced by a constant pool entry in order to get
921 // a PC-relative address at the ldr instruction.
922
923 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +0000924 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
925 getFunctionNumber(), MI->getOperand(2).getImm(),
926 OutContext));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +0000927
928 // Form and emit the load
Jim Grosbacha28abbe2010-09-17 16:25:52 +0000929 unsigned Opcode;
930 switch (MI->getOpcode()) {
931 default:
932 llvm_unreachable("Unexpected opcode!");
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000933 case ARM::PICSTR: Opcode = ARM::STRrs; break;
934 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +0000935 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach3e556122010-10-26 22:37:02 +0000936 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbachc1d30212010-10-27 00:19:44 +0000937 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +0000938 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
939 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
940 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
941 }
942 MCInst LdStInst;
943 LdStInst.setOpcode(Opcode);
944 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
945 LdStInst.addOperand(MCOperand::CreateReg(ARM::PC));
946 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
947 LdStInst.addOperand(MCOperand::CreateImm(0));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +0000948 // Add predicate operands.
Jim Grosbacha28abbe2010-09-17 16:25:52 +0000949 LdStInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
950 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
951 OutStreamer.EmitInstruction(LdStInst);
Jim Grosbachb74ca9d2010-09-16 17:43:25 +0000952
953 return;
954 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000955 case ARM::CONSTPOOL_ENTRY: {
Chris Lattnera70e6442009-10-19 22:33:05 +0000956 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
957 /// in the function. The first operand is the ID# for this instruction, the
958 /// second is the index into the MachineConstantPool that this is, the third
959 /// is the size in bytes of this constant pool entry.
960 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
961 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
962
963 EmitAlignment(2);
Chris Lattner1b46f432010-01-23 07:00:21 +0000964 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattnera70e6442009-10-19 22:33:05 +0000965
966 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
967 if (MCPE.isMachineConstantPoolEntry())
968 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
969 else
970 EmitGlobalConstant(MCPE.Val.ConstVal);
Jim Grosbachb0739b72010-09-02 01:02:06 +0000971
Chris Lattnera70e6442009-10-19 22:33:05 +0000972 return;
973 }
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000974 case ARM::t2BR_JT: {
975 // Lower and emit the instruction itself, then the jump table following it.
976 MCInst TmpInst;
Jim Grosbach5ca66692010-11-29 22:37:40 +0000977 TmpInst.setOpcode(ARM::tMOVgpr2gpr);
978 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
979 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
980 // Add predicate operands.
981 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
982 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000983 OutStreamer.EmitInstruction(TmpInst);
Jim Grosbach5ca66692010-11-29 22:37:40 +0000984 // Output the data for the jump table itself
985 EmitJump2Table(MI);
986 return;
987 }
988 case ARM::t2TBB_JT: {
989 // Lower and emit the instruction itself, then the jump table following it.
990 MCInst TmpInst;
991
992 TmpInst.setOpcode(ARM::t2TBB);
993 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
994 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
995 // Add predicate operands.
996 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
997 TmpInst.addOperand(MCOperand::CreateReg(0));
998 OutStreamer.EmitInstruction(TmpInst);
999 // Output the data for the jump table itself
1000 EmitJump2Table(MI);
1001 // Make sure the next instruction is 2-byte aligned.
1002 EmitAlignment(1);
1003 return;
1004 }
1005 case ARM::t2TBH_JT: {
1006 // Lower and emit the instruction itself, then the jump table following it.
1007 MCInst TmpInst;
1008
1009 TmpInst.setOpcode(ARM::t2TBH);
1010 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1011 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1012 // Add predicate operands.
1013 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1014 TmpInst.addOperand(MCOperand::CreateReg(0));
1015 OutStreamer.EmitInstruction(TmpInst);
1016 // Output the data for the jump table itself
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001017 EmitJump2Table(MI);
1018 return;
1019 }
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001020 case ARM::tBR_JTr:
Jim Grosbach2dc77682010-11-29 18:37:44 +00001021 case ARM::BR_JTr: {
1022 // Lower and emit the instruction itself, then the jump table following it.
1023 // mov pc, target
1024 MCInst TmpInst;
Jim Grosbach5ca66692010-11-29 22:37:40 +00001025 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
1026 ARM::MOVr : ARM::tMOVgpr2gpr;
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001027 TmpInst.setOpcode(Opc);
Jim Grosbach2dc77682010-11-29 18:37:44 +00001028 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1029 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1030 // Add predicate operands.
1031 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1032 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001033 // Add 's' bit operand (always reg0 for this)
1034 if (Opc == ARM::MOVr)
1035 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach2dc77682010-11-29 18:37:44 +00001036 OutStreamer.EmitInstruction(TmpInst);
1037
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001038 // Make sure the Thumb jump table is 4-byte aligned.
Bill Wendlinga68a4fd2010-12-18 02:13:59 +00001039 if (Opc == ARM::tMOVgpr2gpr)
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001040 EmitAlignment(2);
1041
Jim Grosbach2dc77682010-11-29 18:37:44 +00001042 // Output the data for the jump table itself
1043 EmitJumpTable(MI);
1044 return;
1045 }
1046 case ARM::BR_JTm: {
1047 // Lower and emit the instruction itself, then the jump table following it.
1048 // ldr pc, target
1049 MCInst TmpInst;
1050 if (MI->getOperand(1).getReg() == 0) {
1051 // literal offset
1052 TmpInst.setOpcode(ARM::LDRi12);
1053 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1054 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1055 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1056 } else {
1057 TmpInst.setOpcode(ARM::LDRrs);
1058 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1059 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1060 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1061 TmpInst.addOperand(MCOperand::CreateImm(0));
1062 }
1063 // Add predicate operands.
1064 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1065 TmpInst.addOperand(MCOperand::CreateReg(0));
1066 OutStreamer.EmitInstruction(TmpInst);
1067
1068 // Output the data for the jump table itself
Jim Grosbacha2244cb2010-09-22 17:39:48 +00001069 EmitJumpTable(MI);
1070 return;
1071 }
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001072 case ARM::BR_JTadd: {
1073 // Lower and emit the instruction itself, then the jump table following it.
1074 // add pc, target, idx
Jim Grosbach2dc77682010-11-29 18:37:44 +00001075 MCInst TmpInst;
1076 TmpInst.setOpcode(ARM::ADDrr);
1077 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1078 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1079 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001080 // Add predicate operands.
Jim Grosbach2dc77682010-11-29 18:37:44 +00001081 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1082 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001083 // Add 's' bit operand (always reg0 for this)
Jim Grosbach2dc77682010-11-29 18:37:44 +00001084 TmpInst.addOperand(MCOperand::CreateReg(0));
1085 OutStreamer.EmitInstruction(TmpInst);
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001086
1087 // Output the data for the jump table itself
1088 EmitJumpTable(MI);
1089 return;
1090 }
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001091 case ARM::TRAP: {
1092 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1093 // FIXME: Remove this special case when they do.
1094 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001095 //.long 0xe7ffdefe @ trap
Jim Grosbachb2dda4b2010-09-23 19:42:17 +00001096 uint32_t Val = 0xe7ffdefeUL;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001097 OutStreamer.AddComment("trap");
1098 OutStreamer.EmitIntValue(Val, 4);
1099 return;
1100 }
1101 break;
1102 }
1103 case ARM::tTRAP: {
1104 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1105 // FIXME: Remove this special case when they do.
1106 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001107 //.short 57086 @ trap
Benjamin Kramerc8ab9eb2010-09-23 18:57:26 +00001108 uint16_t Val = 0xdefe;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001109 OutStreamer.AddComment("trap");
1110 OutStreamer.EmitIntValue(Val, 2);
1111 return;
1112 }
1113 break;
1114 }
Jim Grosbach433a5782010-09-24 20:47:58 +00001115 case ARM::t2Int_eh_sjlj_setjmp:
1116 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001117 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach433a5782010-09-24 20:47:58 +00001118 // Two incoming args: GPR:$src, GPR:$val
1119 // mov $val, pc
1120 // adds $val, #7
1121 // str $val, [$src, #4]
1122 // movs r0, #0
1123 // b 1f
1124 // movs r0, #1
1125 // 1:
1126 unsigned SrcReg = MI->getOperand(0).getReg();
1127 unsigned ValReg = MI->getOperand(1).getReg();
1128 MCSymbol *Label = GetARMSJLJEHLabel();
1129 {
1130 MCInst TmpInst;
1131 TmpInst.setOpcode(ARM::tMOVgpr2tgpr);
1132 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1133 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1134 // 's' bit operand
1135 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1136 OutStreamer.AddComment("eh_setjmp begin");
1137 OutStreamer.EmitInstruction(TmpInst);
1138 }
1139 {
1140 MCInst TmpInst;
1141 TmpInst.setOpcode(ARM::tADDi3);
1142 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1143 // 's' bit operand
1144 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1145 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1146 TmpInst.addOperand(MCOperand::CreateImm(7));
1147 // Predicate.
1148 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1149 TmpInst.addOperand(MCOperand::CreateReg(0));
1150 OutStreamer.EmitInstruction(TmpInst);
1151 }
1152 {
1153 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001154 TmpInst.setOpcode(ARM::tSTRi);
Jim Grosbach433a5782010-09-24 20:47:58 +00001155 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1156 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1157 // The offset immediate is #4. The operand value is scaled by 4 for the
1158 // tSTR instruction.
1159 TmpInst.addOperand(MCOperand::CreateImm(1));
Jim Grosbach433a5782010-09-24 20:47:58 +00001160 // Predicate.
1161 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1162 TmpInst.addOperand(MCOperand::CreateReg(0));
1163 OutStreamer.EmitInstruction(TmpInst);
1164 }
1165 {
1166 MCInst TmpInst;
1167 TmpInst.setOpcode(ARM::tMOVi8);
1168 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1169 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1170 TmpInst.addOperand(MCOperand::CreateImm(0));
1171 // Predicate.
1172 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1173 TmpInst.addOperand(MCOperand::CreateReg(0));
1174 OutStreamer.EmitInstruction(TmpInst);
1175 }
1176 {
1177 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, OutContext);
1178 MCInst TmpInst;
1179 TmpInst.setOpcode(ARM::tB);
1180 TmpInst.addOperand(MCOperand::CreateExpr(SymbolExpr));
1181 OutStreamer.EmitInstruction(TmpInst);
1182 }
1183 {
1184 MCInst TmpInst;
1185 TmpInst.setOpcode(ARM::tMOVi8);
1186 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1187 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1188 TmpInst.addOperand(MCOperand::CreateImm(1));
1189 // Predicate.
1190 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1191 TmpInst.addOperand(MCOperand::CreateReg(0));
1192 OutStreamer.AddComment("eh_setjmp end");
1193 OutStreamer.EmitInstruction(TmpInst);
1194 }
1195 OutStreamer.EmitLabel(Label);
1196 return;
1197 }
1198
Jim Grosbach45390082010-09-23 23:33:56 +00001199 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001200 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbach45390082010-09-23 23:33:56 +00001201 // Two incoming args: GPR:$src, GPR:$val
1202 // add $val, pc, #8
1203 // str $val, [$src, #+4]
1204 // mov r0, #0
1205 // add pc, pc, #0
1206 // mov r0, #1
1207 unsigned SrcReg = MI->getOperand(0).getReg();
1208 unsigned ValReg = MI->getOperand(1).getReg();
1209
1210 {
1211 MCInst TmpInst;
1212 TmpInst.setOpcode(ARM::ADDri);
1213 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1214 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1215 TmpInst.addOperand(MCOperand::CreateImm(8));
1216 // Predicate.
1217 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1218 TmpInst.addOperand(MCOperand::CreateReg(0));
1219 // 's' bit operand (always reg0 for this).
1220 TmpInst.addOperand(MCOperand::CreateReg(0));
1221 OutStreamer.AddComment("eh_setjmp begin");
1222 OutStreamer.EmitInstruction(TmpInst);
1223 }
1224 {
1225 MCInst TmpInst;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001226 TmpInst.setOpcode(ARM::STRi12);
Jim Grosbach45390082010-09-23 23:33:56 +00001227 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1228 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach45390082010-09-23 23:33:56 +00001229 TmpInst.addOperand(MCOperand::CreateImm(4));
1230 // Predicate.
1231 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1232 TmpInst.addOperand(MCOperand::CreateReg(0));
1233 OutStreamer.EmitInstruction(TmpInst);
1234 }
1235 {
1236 MCInst TmpInst;
1237 TmpInst.setOpcode(ARM::MOVi);
1238 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1239 TmpInst.addOperand(MCOperand::CreateImm(0));
1240 // Predicate.
1241 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1242 TmpInst.addOperand(MCOperand::CreateReg(0));
1243 // 's' bit operand (always reg0 for this).
1244 TmpInst.addOperand(MCOperand::CreateReg(0));
1245 OutStreamer.EmitInstruction(TmpInst);
1246 }
1247 {
1248 MCInst TmpInst;
1249 TmpInst.setOpcode(ARM::ADDri);
1250 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1251 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1252 TmpInst.addOperand(MCOperand::CreateImm(0));
1253 // Predicate.
1254 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1255 TmpInst.addOperand(MCOperand::CreateReg(0));
1256 // 's' bit operand (always reg0 for this).
1257 TmpInst.addOperand(MCOperand::CreateReg(0));
1258 OutStreamer.EmitInstruction(TmpInst);
1259 }
1260 {
1261 MCInst TmpInst;
1262 TmpInst.setOpcode(ARM::MOVi);
1263 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1264 TmpInst.addOperand(MCOperand::CreateImm(1));
1265 // Predicate.
1266 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1267 TmpInst.addOperand(MCOperand::CreateReg(0));
1268 // 's' bit operand (always reg0 for this).
1269 TmpInst.addOperand(MCOperand::CreateReg(0));
1270 OutStreamer.AddComment("eh_setjmp end");
1271 OutStreamer.EmitInstruction(TmpInst);
1272 }
1273 return;
1274 }
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001275 case ARM::Int_eh_sjlj_longjmp: {
1276 // ldr sp, [$src, #8]
1277 // ldr $scratch, [$src, #4]
1278 // ldr r7, [$src]
1279 // bx $scratch
1280 unsigned SrcReg = MI->getOperand(0).getReg();
1281 unsigned ScratchReg = MI->getOperand(1).getReg();
1282 {
1283 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001284 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001285 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
1286 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001287 TmpInst.addOperand(MCOperand::CreateImm(8));
1288 // Predicate.
1289 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1290 TmpInst.addOperand(MCOperand::CreateReg(0));
1291 OutStreamer.EmitInstruction(TmpInst);
1292 }
1293 {
1294 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001295 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001296 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1297 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001298 TmpInst.addOperand(MCOperand::CreateImm(4));
1299 // Predicate.
1300 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1301 TmpInst.addOperand(MCOperand::CreateReg(0));
1302 OutStreamer.EmitInstruction(TmpInst);
1303 }
1304 {
1305 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001306 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001307 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
1308 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001309 TmpInst.addOperand(MCOperand::CreateImm(0));
1310 // Predicate.
1311 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1312 TmpInst.addOperand(MCOperand::CreateReg(0));
1313 OutStreamer.EmitInstruction(TmpInst);
1314 }
1315 {
1316 MCInst TmpInst;
Bill Wendling6e46d842010-11-30 00:48:15 +00001317 TmpInst.setOpcode(ARM::BX);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001318 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1319 // Predicate.
1320 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1321 TmpInst.addOperand(MCOperand::CreateReg(0));
1322 OutStreamer.EmitInstruction(TmpInst);
1323 }
1324 return;
1325 }
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001326 case ARM::tInt_eh_sjlj_longjmp: {
1327 // ldr $scratch, [$src, #8]
1328 // mov sp, $scratch
1329 // ldr $scratch, [$src, #4]
1330 // ldr r7, [$src]
1331 // bx $scratch
1332 unsigned SrcReg = MI->getOperand(0).getReg();
1333 unsigned ScratchReg = MI->getOperand(1).getReg();
1334 {
1335 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001336 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001337 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1338 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1339 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendlingf4caf692010-12-14 03:36:38 +00001340 // tLDR instruction.
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001341 TmpInst.addOperand(MCOperand::CreateImm(2));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001342 // Predicate.
1343 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1344 TmpInst.addOperand(MCOperand::CreateReg(0));
1345 OutStreamer.EmitInstruction(TmpInst);
1346 }
1347 {
1348 MCInst TmpInst;
1349 TmpInst.setOpcode(ARM::tMOVtgpr2gpr);
1350 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
1351 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1352 // Predicate.
1353 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1354 TmpInst.addOperand(MCOperand::CreateReg(0));
1355 OutStreamer.EmitInstruction(TmpInst);
1356 }
1357 {
1358 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001359 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001360 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1361 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1362 TmpInst.addOperand(MCOperand::CreateImm(1));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001363 // Predicate.
1364 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1365 TmpInst.addOperand(MCOperand::CreateReg(0));
1366 OutStreamer.EmitInstruction(TmpInst);
1367 }
1368 {
1369 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001370 TmpInst.setOpcode(ARM::tLDRr);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001371 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
1372 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001373 TmpInst.addOperand(MCOperand::CreateReg(0));
1374 // Predicate.
1375 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1376 TmpInst.addOperand(MCOperand::CreateReg(0));
1377 OutStreamer.EmitInstruction(TmpInst);
1378 }
1379 {
1380 MCInst TmpInst;
1381 TmpInst.setOpcode(ARM::tBX_RET_vararg);
1382 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1383 // Predicate.
1384 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1385 TmpInst.addOperand(MCOperand::CreateReg(0));
1386 OutStreamer.EmitInstruction(TmpInst);
1387 }
1388 return;
1389 }
Anton Korobeynikov4d728602011-01-01 20:38:38 +00001390 // These are the pseudos created to comply with stricter operand restrictions
1391 // on ARMv5. Lower them now to "normal" instructions, since all the
1392 // restrictions are already satisfied.
1393 case ARM::MULv5:
1394 EmitPatchedInstruction(MI, ARM::MUL);
1395 return;
1396 case ARM::MLAv5:
1397 EmitPatchedInstruction(MI, ARM::MLA);
1398 return;
1399 case ARM::SMULLv5:
1400 EmitPatchedInstruction(MI, ARM::SMULL);
1401 return;
1402 case ARM::UMULLv5:
1403 EmitPatchedInstruction(MI, ARM::UMULL);
1404 return;
1405 case ARM::SMLALv5:
1406 EmitPatchedInstruction(MI, ARM::SMLAL);
1407 return;
1408 case ARM::UMLALv5:
1409 EmitPatchedInstruction(MI, ARM::UMLAL);
1410 return;
1411 case ARM::UMAALv5:
1412 EmitPatchedInstruction(MI, ARM::UMAAL);
1413 return;
Chris Lattner97f06932009-10-19 20:20:46 +00001414 }
Jim Grosbachb0739b72010-09-02 01:02:06 +00001415
Chris Lattner97f06932009-10-19 20:20:46 +00001416 MCInst TmpInst;
Chris Lattner30e2cc22010-11-14 21:00:02 +00001417 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Chris Lattner850d2e22010-02-03 01:16:28 +00001418 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner97f06932009-10-19 20:20:46 +00001419}
Daniel Dunbar2685a292009-10-20 05:15:36 +00001420
1421//===----------------------------------------------------------------------===//
1422// Target Registry Stuff
1423//===----------------------------------------------------------------------===//
1424
1425static MCInstPrinter *createARMMCInstPrinter(const Target &T,
1426 unsigned SyntaxVariant,
Chris Lattnerd3740872010-04-04 05:04:31 +00001427 const MCAsmInfo &MAI) {
Daniel Dunbar2685a292009-10-20 05:15:36 +00001428 if (SyntaxVariant == 0)
Jim Grosbach74d7e6c2010-09-17 21:33:25 +00001429 return new ARMInstPrinter(MAI);
Daniel Dunbar2685a292009-10-20 05:15:36 +00001430 return 0;
1431}
1432
1433// Force static initialization.
1434extern "C" void LLVMInitializeARMAsmPrinter() {
1435 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMTarget);
1436 RegisterAsmPrinter<ARMAsmPrinter> Y(TheThumbTarget);
1437
1438 TargetRegistry::RegisterMCInstPrinter(TheARMTarget, createARMMCInstPrinter);
1439 TargetRegistry::RegisterMCInstPrinter(TheThumbTarget, createARMMCInstPrinter);
1440}
1441