blob: 8e4f11352c1f713e894fde9bfdfe9546efe2b96d [file] [log] [blame]
Chris Lattner97f06932009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "asm-printer"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000016#include "ARM.h"
Jim Grosbachbaf120f2010-12-01 03:45:07 +000017#include "ARMAsmPrinter.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000018#include "ARMAddressingModes.h"
19#include "ARMBuildAttrs.h"
20#include "ARMBaseRegisterInfo.h"
21#include "ARMConstantPoolValue.h"
Chris Lattner97f06932009-10-19 20:20:46 +000022#include "ARMMachineFunctionInfo.h"
Evan Cheng5de5d4b2011-01-17 08:03:18 +000023#include "ARMMCExpr.h"
Chris Lattner97f06932009-10-19 20:20:46 +000024#include "ARMTargetMachine.h"
Jason W Kim17b443d2010-10-11 23:01:44 +000025#include "ARMTargetObjectFile.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000026#include "InstPrinter/ARMInstPrinter.h"
Dale Johannesen3f282aa2010-04-26 20:07:31 +000027#include "llvm/Analysis/DebugInfo.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000028#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000029#include "llvm/Module.h"
Benjamin Kramere55b15f2009-12-28 12:27:56 +000030#include "llvm/Type.h"
Dan Gohmancf20ac42009-08-13 01:36:44 +000031#include "llvm/Assembly/Writer.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000032#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000033#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chenga8e29892007-01-19 07:51:42 +000034#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000035#include "llvm/MC/MCAsmInfo.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000036#include "llvm/MC/MCAssembler.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000037#include "llvm/MC/MCContext.h"
Bill Wendlingbecd83e2010-03-09 00:40:17 +000038#include "llvm/MC/MCExpr.h"
Chris Lattner97f06932009-10-19 20:20:46 +000039#include "llvm/MC/MCInst.h"
Chris Lattnerf9bdedd2009-08-10 18:15:01 +000040#include "llvm/MC/MCSectionMachO.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000041#include "llvm/MC/MCObjectStreamer.h"
Chris Lattner6c2f9e12009-08-19 05:49:37 +000042#include "llvm/MC/MCStreamer.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000043#include "llvm/MC/MCSymbol.h"
Chris Lattnerd62f1b42010-03-12 21:19:23 +000044#include "llvm/Target/Mangler.h"
Rafael Espindolab01c4bb2006-07-27 11:38:51 +000045#include "llvm/Target/TargetData.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000046#include "llvm/Target/TargetMachine.h"
Evan Cheng5be54b02007-01-19 19:25:36 +000047#include "llvm/Target/TargetOptions.h"
Daniel Dunbar51b198a2009-07-15 20:24:03 +000048#include "llvm/Target/TargetRegistry.h"
Evan Chengc324ecb2009-07-24 18:19:46 +000049#include "llvm/ADT/SmallPtrSet.h"
Jim Grosbachc40d9f92009-09-01 18:49:12 +000050#include "llvm/ADT/SmallString.h"
Bob Wilson54c78ef2009-11-06 23:33:28 +000051#include "llvm/ADT/StringExtras.h"
Chris Lattner97f06932009-10-19 20:20:46 +000052#include "llvm/Support/CommandLine.h"
Devang Patel59135f42010-08-04 22:39:39 +000053#include "llvm/Support/Debug.h"
Torok Edwin30464702009-07-08 20:55:50 +000054#include "llvm/Support/ErrorHandling.h"
Chris Lattnerb23569a2010-04-04 08:18:47 +000055#include "llvm/Support/raw_ostream.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000056#include <cctype>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000057using namespace llvm;
58
Chris Lattner95b2c7d2006-12-19 22:59:26 +000059namespace {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000060
61 // Per section and per symbol attributes are not supported.
62 // To implement them we would need the ability to delay this emission
63 // until the assembly file is fully parsed/generated as only then do we
64 // know the symbol and section numbers.
65 class AttributeEmitter {
66 public:
67 virtual void MaybeSwitchVendor(StringRef Vendor) = 0;
68 virtual void EmitAttribute(unsigned Attribute, unsigned Value) = 0;
Jason W Kimf009a962011-02-07 00:49:53 +000069 virtual void EmitTextAttribute(unsigned Attribute, StringRef String) = 0;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000070 virtual void Finish() = 0;
Rafael Espindola4921e232010-10-25 18:38:32 +000071 virtual ~AttributeEmitter() {}
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000072 };
73
74 class AsmAttributeEmitter : public AttributeEmitter {
75 MCStreamer &Streamer;
76
77 public:
78 AsmAttributeEmitter(MCStreamer &Streamer_) : Streamer(Streamer_) {}
79 void MaybeSwitchVendor(StringRef Vendor) { }
80
81 void EmitAttribute(unsigned Attribute, unsigned Value) {
82 Streamer.EmitRawText("\t.eabi_attribute " +
83 Twine(Attribute) + ", " + Twine(Value));
84 }
85
Jason W Kimf009a962011-02-07 00:49:53 +000086 void EmitTextAttribute(unsigned Attribute, StringRef String) {
87 switch (Attribute) {
88 case ARMBuildAttrs::CPU_name:
Jason W Kimc046d642011-02-07 19:07:11 +000089 Streamer.EmitRawText(StringRef("\t.cpu ") + LowercaseString(String));
Jason W Kimf009a962011-02-07 00:49:53 +000090 break;
Renato Golin728ff0d2011-02-28 22:04:27 +000091 /* GAS requires .fpu to be emitted regardless of EABI attribute */
92 case ARMBuildAttrs::Advanced_SIMD_arch:
93 case ARMBuildAttrs::VFP_arch:
94 Streamer.EmitRawText(StringRef("\t.fpu ") + LowercaseString(String));
95 break;
Jason W Kimf009a962011-02-07 00:49:53 +000096 default: assert(0 && "Unsupported Text attribute in ASM Mode"); break;
97 }
98 }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000099 void Finish() { }
100 };
101
102 class ObjectAttributeEmitter : public AttributeEmitter {
103 MCObjectStreamer &Streamer;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000104 StringRef CurrentVendor;
105 SmallString<64> Contents;
106
107 public:
108 ObjectAttributeEmitter(MCObjectStreamer &Streamer_) :
109 Streamer(Streamer_), CurrentVendor("") { }
110
111 void MaybeSwitchVendor(StringRef Vendor) {
112 assert(!Vendor.empty() && "Vendor cannot be empty.");
113
114 if (CurrentVendor.empty())
115 CurrentVendor = Vendor;
116 else if (CurrentVendor == Vendor)
117 return;
118 else
119 Finish();
120
121 CurrentVendor = Vendor;
122
Rafael Espindola33363842010-10-25 22:26:55 +0000123 assert(Contents.size() == 0);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000124 }
125
126 void EmitAttribute(unsigned Attribute, unsigned Value) {
127 // FIXME: should be ULEB
128 Contents += Attribute;
129 Contents += Value;
130 }
131
Jason W Kimf009a962011-02-07 00:49:53 +0000132 void EmitTextAttribute(unsigned Attribute, StringRef String) {
133 Contents += Attribute;
Jason W Kimc046d642011-02-07 19:07:11 +0000134 Contents += UppercaseString(String);
Jason W Kimf009a962011-02-07 00:49:53 +0000135 Contents += 0;
136 }
137
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000138 void Finish() {
Rafael Espindola33363842010-10-25 22:26:55 +0000139 const size_t ContentsSize = Contents.size();
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000140
Rafael Espindola33363842010-10-25 22:26:55 +0000141 // Vendor size + Vendor name + '\0'
142 const size_t VendorHeaderSize = 4 + CurrentVendor.size() + 1;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000143
Rafael Espindola33363842010-10-25 22:26:55 +0000144 // Tag + Tag Size
145 const size_t TagHeaderSize = 1 + 4;
146
147 Streamer.EmitIntValue(VendorHeaderSize + TagHeaderSize + ContentsSize, 4);
148 Streamer.EmitBytes(CurrentVendor, 0);
149 Streamer.EmitIntValue(0, 1); // '\0'
150
151 Streamer.EmitIntValue(ARMBuildAttrs::File, 1);
152 Streamer.EmitIntValue(TagHeaderSize + ContentsSize, 4);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000153
154 Streamer.EmitBytes(Contents, 0);
Rafael Espindola33363842010-10-25 22:26:55 +0000155
156 Contents.clear();
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000157 }
158 };
159
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000160} // end of anonymous namespace
161
Jim Grosbachbaf120f2010-12-01 03:45:07 +0000162MachineLocation ARMAsmPrinter::
163getDebugValueLocation(const MachineInstr *MI) const {
164 MachineLocation Location;
165 assert(MI->getNumOperands() == 4 && "Invalid no. of machine operands!");
166 // Frame address. Currently handles register +- offset only.
167 if (MI->getOperand(0).isReg() && MI->getOperand(1).isImm())
168 Location.set(MI->getOperand(0).getReg(), MI->getOperand(1).getImm());
169 else {
170 DEBUG(dbgs() << "DBG_VALUE instruction ignored! " << *MI << "\n");
171 }
172 return Location;
173}
174
Devang Patel27f5acb2011-04-21 22:48:26 +0000175/// EmitDwarfRegOp - Emit dwarf register operation.
176void ARMAsmPrinter::EmitDwarfRegOp(const MachineLocation &MLoc) const {
177 const TargetRegisterInfo *RI = TM.getRegisterInfo();
178 if (RI->getDwarfRegNum(MLoc.getReg(), false) != -1)
179 AsmPrinter::EmitDwarfRegOp(MLoc);
180 else {
181 unsigned Reg = MLoc.getReg();
182 if (Reg >= ARM::S0 && Reg <= ARM::S31) {
183 // S registers are described as bit-pieces of a register
184 // S[2x] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 0)
185 // S[2x+1] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 32)
186
187 unsigned SReg = Reg - ARM::S0;
188 bool odd = SReg & 0x1;
189 unsigned Rx = 256 + (SReg >> 1);
190 OutStreamer.AddComment("Loc expr size");
191 // DW_OP_regx + ULEB + DW_OP_bit_piece + ULEB + ULEB
192 // 1 + ULEB(Rx) + 1 + 1 + 1
193 EmitInt16(4 + MCAsmInfo::getULEB128Size(Rx));
194
195 OutStreamer.AddComment("DW_OP_regx for S register");
196 EmitInt8(dwarf::DW_OP_regx);
197
198 OutStreamer.AddComment(Twine(SReg));
199 EmitULEB128(Rx);
200
201 if (odd) {
202 OutStreamer.AddComment("DW_OP_bit_piece 32 32");
203 EmitInt8(dwarf::DW_OP_bit_piece);
204 EmitULEB128(32);
205 EmitULEB128(32);
206 } else {
207 OutStreamer.AddComment("DW_OP_bit_piece 32 0");
208 EmitInt8(dwarf::DW_OP_bit_piece);
209 EmitULEB128(32);
210 EmitULEB128(0);
211 }
212 }
213 }
214}
215
Chris Lattner953ebb72010-01-27 23:58:11 +0000216void ARMAsmPrinter::EmitFunctionEntryLabel() {
217 if (AFI->isThumbFunction()) {
Jim Grosbachce792992010-11-05 22:08:08 +0000218 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
219 OutStreamer.EmitThumbFunc(Subtarget->isTargetDarwin()? CurrentFnSym : 0);
Chris Lattner953ebb72010-01-27 23:58:11 +0000220 }
Jim Grosbachb0739b72010-09-02 01:02:06 +0000221
Chris Lattner953ebb72010-01-27 23:58:11 +0000222 OutStreamer.EmitLabel(CurrentFnSym);
223}
224
Jim Grosbach2317e402010-09-30 01:57:53 +0000225/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000226/// method to print assembly for each instruction.
227///
228bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Chenga8e29892007-01-19 07:51:42 +0000229 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng6d63a722008-09-18 07:27:23 +0000230 MCP = MF.getConstantPool();
Rafael Espindola4b442b52006-05-23 02:48:20 +0000231
Chris Lattnerd49fe1b2010-01-28 01:28:58 +0000232 return AsmPrinter::runOnMachineFunction(MF);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000233}
234
Evan Cheng055b0312009-06-29 07:51:04 +0000235void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000236 raw_ostream &O, const char *Modifier) {
Evan Cheng055b0312009-06-29 07:51:04 +0000237 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000238 unsigned TF = MO.getTargetFlags();
239
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000240 switch (MO.getType()) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000241 default:
242 assert(0 && "<unknown operand type>");
Bob Wilson5bafff32009-06-22 23:27:02 +0000243 case MachineOperand::MO_Register: {
244 unsigned Reg = MO.getReg();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000245 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach35636282010-10-06 21:22:32 +0000246 assert(!MO.getSubReg() && "Subregs should be eliminated!");
247 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000248 break;
Bob Wilson5bafff32009-06-22 23:27:02 +0000249 }
Evan Chenga8e29892007-01-19 07:51:42 +0000250 case MachineOperand::MO_Immediate: {
Evan Cheng5adb66a2009-09-28 09:14:39 +0000251 int64_t Imm = MO.getImm();
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000252 O << '#';
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000253 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000254 (TF == ARMII::MO_LO16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000255 O << ":lower16:";
256 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000257 (TF == ARMII::MO_HI16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000258 O << ":upper16:";
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000259 O << Imm;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000260 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000261 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000262 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000263 O << *MO.getMBB()->getSymbol();
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000264 return;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000265 case MachineOperand::MO_GlobalAddress: {
Dan Gohman46510a72010-04-15 01:51:59 +0000266 const GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000267 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
268 (TF & ARMII::MO_LO16))
269 O << ":lower16:";
270 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
271 (TF & ARMII::MO_HI16))
272 O << ":upper16:";
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000273 O << *Mang->getSymbol(GV);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000274
Chris Lattner0c08d092010-04-03 22:28:33 +0000275 printOffset(MO.getOffset(), O);
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000276 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000277 O << "(PLT)";
Evan Chenga8e29892007-01-19 07:51:42 +0000278 break;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000279 }
Evan Chenga8e29892007-01-19 07:51:42 +0000280 case MachineOperand::MO_ExternalSymbol: {
Chris Lattner10b318b2010-01-17 21:43:43 +0000281 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000282 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000283 O << "(PLT)";
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000284 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000285 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000286 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000287 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000288 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000289 case MachineOperand::MO_JumpTableIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000290 O << *GetJTISymbol(MO.getIndex());
Evan Chenga8e29892007-01-19 07:51:42 +0000291 break;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000292 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000293}
294
Evan Cheng055b0312009-06-29 07:51:04 +0000295//===--------------------------------------------------------------------===//
296
Chris Lattner0890cf12010-01-25 19:51:38 +0000297MCSymbol *ARMAsmPrinter::
298GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
299 const MachineBasicBlock *MBB) const {
300 SmallString<60> Name;
301 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix()
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000302 << getFunctionNumber() << '_' << uid << '_' << uid2
Chris Lattner0890cf12010-01-25 19:51:38 +0000303 << "_set_" << MBB->getNumber();
Chris Lattner9b97a732010-03-30 18:10:53 +0000304 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattner0890cf12010-01-25 19:51:38 +0000305}
306
307MCSymbol *ARMAsmPrinter::
308GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
309 SmallString<60> Name;
310 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "JTI"
Chris Lattner281e7762010-01-25 23:28:03 +0000311 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner9b97a732010-03-30 18:10:53 +0000312 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000313}
314
Jim Grosbach433a5782010-09-24 20:47:58 +0000315
316MCSymbol *ARMAsmPrinter::GetARMSJLJEHLabel(void) const {
317 SmallString<60> Name;
318 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "SJLJEH"
319 << getFunctionNumber();
320 return OutContext.GetOrCreateSymbol(Name.str());
321}
322
Evan Cheng055b0312009-06-29 07:51:04 +0000323bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000324 unsigned AsmVariant, const char *ExtraCode,
325 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000326 // Does this asm operand have a single letter operand modifier?
327 if (ExtraCode && ExtraCode[0]) {
328 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000329
Evan Chenga8e29892007-01-19 07:51:42 +0000330 switch (ExtraCode[0]) {
331 default: return true; // Unknown modifier.
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000332 case 'a': // Print as a memory address.
333 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach2f24c4e2010-09-30 15:25:22 +0000334 O << "["
335 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
336 << "]";
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000337 return false;
338 }
339 // Fallthrough
340 case 'c': // Don't print "#" before an immediate operand.
Bob Wilson4f38b382009-08-21 21:58:55 +0000341 if (!MI->getOperand(OpNum).isImm())
342 return true;
Jim Grosbach2317e402010-09-30 01:57:53 +0000343 O << MI->getOperand(OpNum).getImm();
Bob Wilson8f343462009-04-06 21:46:51 +0000344 return false;
Evan Chenge21e3962007-04-04 00:13:29 +0000345 case 'P': // Print a VFP double precision register.
Evan Chengd831cda2009-12-08 23:06:22 +0000346 case 'q': // Print a NEON quad precision register.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000347 printOperand(MI, OpNum, O);
Evan Cheng23a95702007-03-08 22:42:46 +0000348 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000349 case 'Q':
Bob Wilsond984eb62010-05-27 20:23:42 +0000350 case 'R':
Bob Wilsond984eb62010-05-27 20:23:42 +0000351 case 'H':
Bob Wilson9bb43e12010-12-17 23:06:42 +0000352 // These modifiers are not yet supported.
Bob Wilsond984eb62010-05-27 20:23:42 +0000353 return true;
Evan Cheng84f60b72010-05-27 22:08:38 +0000354 }
Evan Chenga8e29892007-01-19 07:51:42 +0000355 }
Jim Grosbache9952212009-09-04 01:38:51 +0000356
Chris Lattner35c33bd2010-04-04 04:47:45 +0000357 printOperand(MI, OpNum, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000358 return false;
359}
360
Bob Wilson224c2442009-05-19 05:53:42 +0000361bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Cheng055b0312009-06-29 07:51:04 +0000362 unsigned OpNum, unsigned AsmVariant,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000363 const char *ExtraCode,
364 raw_ostream &O) {
Bob Wilson224c2442009-05-19 05:53:42 +0000365 if (ExtraCode && ExtraCode[0])
366 return true; // Unknown modifier.
Bob Wilson765cc0b2009-10-13 20:50:28 +0000367
368 const MachineOperand &MO = MI->getOperand(OpNum);
369 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach2317e402010-09-30 01:57:53 +0000370 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilson224c2442009-05-19 05:53:42 +0000371 return false;
372}
373
Bob Wilson812209a2009-09-30 22:06:26 +0000374void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Bob Wilson0fb34682009-09-30 00:23:42 +0000375 if (Subtarget->isTargetDarwin()) {
376 Reloc::Model RelocM = TM.getRelocationModel();
377 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
378 // Declare all the text sections up front (before the DWARF sections
379 // emitted by AsmPrinter::doInitialization) so the assembler will keep
380 // them together at the beginning of the object file. This helps
381 // avoid out-of-range branches that are due a fundamental limitation of
382 // the way symbol offsets are encoded with the current Darwin ARM
383 // relocations.
Jim Grosbachb0739b72010-09-02 01:02:06 +0000384 const TargetLoweringObjectFileMachO &TLOFMacho =
Dan Gohman0d805c32010-04-17 16:44:48 +0000385 static_cast<const TargetLoweringObjectFileMachO &>(
386 getObjFileLowering());
Bob Wilson29e06692009-09-30 22:25:37 +0000387 OutStreamer.SwitchSection(TLOFMacho.getTextSection());
388 OutStreamer.SwitchSection(TLOFMacho.getTextCoalSection());
389 OutStreamer.SwitchSection(TLOFMacho.getConstTextCoalSection());
390 if (RelocM == Reloc::DynamicNoPIC) {
391 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000392 OutContext.getMachOSection("__TEXT", "__symbol_stub4",
393 MCSectionMachO::S_SYMBOL_STUBS,
394 12, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000395 OutStreamer.SwitchSection(sect);
396 } else {
397 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000398 OutContext.getMachOSection("__TEXT", "__picsymbolstub4",
399 MCSectionMachO::S_SYMBOL_STUBS,
400 16, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000401 OutStreamer.SwitchSection(sect);
402 }
Bob Wilson63db5942010-07-30 19:55:47 +0000403 const MCSection *StaticInitSect =
404 OutContext.getMachOSection("__TEXT", "__StaticInit",
405 MCSectionMachO::S_REGULAR |
406 MCSectionMachO::S_ATTR_PURE_INSTRUCTIONS,
407 SectionKind::getText());
408 OutStreamer.SwitchSection(StaticInitSect);
Bob Wilson0fb34682009-09-30 00:23:42 +0000409 }
410 }
411
Jim Grosbache5165492009-11-09 00:11:35 +0000412 // Use unified assembler syntax.
Jason W Kimafd1cc22010-09-30 02:45:56 +0000413 OutStreamer.EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovd61eca52009-06-17 23:43:18 +0000414
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000415 // Emit ARM Build Attributes
416 if (Subtarget->isTargetELF()) {
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000417
Jason W Kimdef9ac42010-10-06 22:36:46 +0000418 emitAttributes();
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000419 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000420}
421
Anton Korobeynikov0f3cc652008-08-07 09:54:23 +0000422
Chris Lattner4a071d62009-10-19 17:59:19 +0000423void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Evan Cheng5be54b02007-01-19 19:25:36 +0000424 if (Subtarget->isTargetDarwin()) {
Chris Lattnerf61159b2009-08-03 22:18:15 +0000425 // All darwin targets use mach-o.
Dan Gohman0d805c32010-04-17 16:44:48 +0000426 const TargetLoweringObjectFileMachO &TLOFMacho =
427 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000428 MachineModuleInfoMachO &MMIMacho =
429 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbache9952212009-09-04 01:38:51 +0000430
Evan Chenga8e29892007-01-19 07:51:42 +0000431 // Output non-lazy-pointers for external and common global variables.
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000432 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlingcebae362010-03-10 22:34:10 +0000433
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000434 if (!Stubs.empty()) {
Chris Lattnerff4bc462009-08-10 01:39:42 +0000435 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000436 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerc076a972009-08-10 18:01:34 +0000437 EmitAlignment(2);
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000438 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000439 // L_foo$stub:
440 OutStreamer.EmitLabel(Stubs[i].first);
441 // .indirect_symbol _foo
Bill Wendling52a50e52010-03-11 01:18:13 +0000442 MachineModuleInfoImpl::StubValueTy &MCSym = Stubs[i].second;
443 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(),MCSA_IndirectSymbol);
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000444
Bill Wendling52a50e52010-03-11 01:18:13 +0000445 if (MCSym.getInt())
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000446 // External to current translation unit.
447 OutStreamer.EmitIntValue(0, 4/*size*/, 0/*addrspace*/);
448 else
449 // Internal to current translation unit.
Bill Wendling5e1b55d2010-03-31 18:47:10 +0000450 //
Jim Grosbach1b935a32010-09-22 16:45:13 +0000451 // When we place the LSDA into the TEXT section, the type info
452 // pointers need to be indirect and pc-rel. We accomplish this by
453 // using NLPs; however, sometimes the types are local to the file.
454 // We need to fill in the value for the NLP in those cases.
Bill Wendling52a50e52010-03-11 01:18:13 +0000455 OutStreamer.EmitValue(MCSymbolRefExpr::Create(MCSym.getPointer(),
456 OutContext),
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000457 4/*size*/, 0/*addrspace*/);
Evan Chengae94e592008-12-05 01:06:39 +0000458 }
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000459
460 Stubs.clear();
461 OutStreamer.AddBlankLine();
Evan Chenga8e29892007-01-19 07:51:42 +0000462 }
463
Chris Lattnere4d9ea82009-10-19 18:44:38 +0000464 Stubs = MMIMacho.GetHiddenGVStubList();
465 if (!Stubs.empty()) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000466 OutStreamer.SwitchSection(getObjFileLowering().getDataSection());
Chris Lattnerf3231de2009-08-10 18:02:16 +0000467 EmitAlignment(2);
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000468 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
469 // L_foo$stub:
470 OutStreamer.EmitLabel(Stubs[i].first);
471 // .long _foo
Bill Wendlingcebae362010-03-10 22:34:10 +0000472 OutStreamer.EmitValue(MCSymbolRefExpr::
473 Create(Stubs[i].second.getPointer(),
474 OutContext),
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000475 4/*size*/, 0/*addrspace*/);
476 }
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000477
478 Stubs.clear();
479 OutStreamer.AddBlankLine();
Evan Chengae94e592008-12-05 01:06:39 +0000480 }
481
Evan Chenga8e29892007-01-19 07:51:42 +0000482 // Funny Darwin hack: This flag tells the linker that no global symbols
483 // contain code that falls through to other global symbols (e.g. the obvious
484 // implementation of multiple entry points). If this doesn't occur, the
485 // linker can safely perform dead code stripping. Since LLVM never
486 // generates code that does this, it is always safe to set.
Chris Lattnera5ad93a2010-01-23 06:39:22 +0000487 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindolab01c4bb2006-07-27 11:38:51 +0000488 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000489}
Anton Korobeynikov0bd89712008-08-17 13:55:10 +0000490
Chris Lattner97f06932009-10-19 20:20:46 +0000491//===----------------------------------------------------------------------===//
Jason W Kimdef9ac42010-10-06 22:36:46 +0000492// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
493// FIXME:
494// The following seem like one-off assembler flags, but they actually need
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000495// to appear in the .ARM.attributes section in ELF.
Jason W Kimdef9ac42010-10-06 22:36:46 +0000496// Instead of subclassing the MCELFStreamer, we do the work here.
497
498void ARMAsmPrinter::emitAttributes() {
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000499
Jason W Kim17b443d2010-10-11 23:01:44 +0000500 emitARMAttributeSection();
501
Renato Golin728ff0d2011-02-28 22:04:27 +0000502 /* GAS expect .fpu to be emitted, regardless of VFP build attribute */
503 bool emitFPU = false;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000504 AttributeEmitter *AttrEmitter;
Renato Golin728ff0d2011-02-28 22:04:27 +0000505 if (OutStreamer.hasRawTextSupport()) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000506 AttrEmitter = new AsmAttributeEmitter(OutStreamer);
Renato Golin728ff0d2011-02-28 22:04:27 +0000507 emitFPU = true;
508 } else {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000509 MCObjectStreamer &O = static_cast<MCObjectStreamer&>(OutStreamer);
510 AttrEmitter = new ObjectAttributeEmitter(O);
511 }
512
513 AttrEmitter->MaybeSwitchVendor("aeabi");
514
Jason W Kimdef9ac42010-10-06 22:36:46 +0000515 std::string CPUString = Subtarget->getCPUString();
Jason W Kimf009a962011-02-07 00:49:53 +0000516
517 if (CPUString == "cortex-a8" ||
518 Subtarget->isCortexA8()) {
Jason W Kimc046d642011-02-07 19:07:11 +0000519 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::CPU_name, "cortex-a8");
Jason W Kimf009a962011-02-07 00:49:53 +0000520 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v7);
521 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch_profile,
522 ARMBuildAttrs::ApplicationProfile);
523 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
524 ARMBuildAttrs::Allowed);
525 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
526 ARMBuildAttrs::AllowThumb32);
527 // Fixme: figure out when this is emitted.
528 //AttrEmitter->EmitAttribute(ARMBuildAttrs::WMMX_arch,
529 // ARMBuildAttrs::AllowWMMXv1);
530 //
531
532 /// ADD additional Else-cases here!
533 } else if (CPUString == "generic") {
Dale Johannesen7179d1e2010-11-08 19:17:22 +0000534 // FIXME: Why these defaults?
535 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v4T);
Jason W Kimf009a962011-02-07 00:49:53 +0000536 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
537 ARMBuildAttrs::Allowed);
538 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
539 ARMBuildAttrs::Allowed);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000540 }
Jason W Kimdef9ac42010-10-06 22:36:46 +0000541
Renato Goline89a0532011-03-02 21:20:09 +0000542 if (Subtarget->hasNEON() && emitFPU) {
Renato Golin728ff0d2011-02-28 22:04:27 +0000543 /* NEON is not exactly a VFP architecture, but GAS emit one of
544 * neon/vfpv3/vfpv2 for .fpu parameters */
545 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::Advanced_SIMD_arch, "neon");
546 /* If emitted for NEON, omit from VFP below, since you can have both
547 * NEON and VFP in build attributes but only one .fpu */
548 emitFPU = false;
549 }
550
551 /* VFPv3 + .fpu */
552 if (Subtarget->hasVFP3()) {
553 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
554 ARMBuildAttrs::AllowFPv3A);
555 if (emitFPU)
556 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv3");
557
558 /* VFPv2 + .fpu */
559 } else if (Subtarget->hasVFP2()) {
Jason W Kimf009a962011-02-07 00:49:53 +0000560 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
561 ARMBuildAttrs::AllowFPv2);
Renato Golin728ff0d2011-02-28 22:04:27 +0000562 if (emitFPU)
563 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv2");
564 }
565
566 /* TODO: ARMBuildAttrs::Allowed is not completely accurate,
567 * since NEON can have 1 (allowed) or 2 (fused MAC operations) */
568 if (Subtarget->hasNEON()) {
569 AttrEmitter->EmitAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
570 ARMBuildAttrs::Allowed);
571 }
Jason W Kimdef9ac42010-10-06 22:36:46 +0000572
573 // Signal various FP modes.
574 if (!UnsafeFPMath) {
Jason W Kimf009a962011-02-07 00:49:53 +0000575 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_denormal,
576 ARMBuildAttrs::Allowed);
577 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_exceptions,
578 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000579 }
580
581 if (NoInfsFPMath && NoNaNsFPMath)
Jason W Kimf009a962011-02-07 00:49:53 +0000582 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
583 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000584 else
Jason W Kimf009a962011-02-07 00:49:53 +0000585 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
586 ARMBuildAttrs::AllowIEE754);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000587
Jason W Kimf009a962011-02-07 00:49:53 +0000588 // FIXME: add more flags to ARMBuildAttrs.h
Jason W Kimdef9ac42010-10-06 22:36:46 +0000589 // 8-bytes alignment stuff.
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000590 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_needed, 1);
591 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_preserved, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000592
593 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
594 if (Subtarget->isAAPCS_ABI() && FloatABIType == FloatABI::Hard) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000595 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_HardFP_use, 3);
596 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_VFP_args, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000597 }
598 // FIXME: Should we signal R9 usage?
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000599
Jason W Kimf009a962011-02-07 00:49:53 +0000600 if (Subtarget->hasDivide())
601 AttrEmitter->EmitAttribute(ARMBuildAttrs::DIV_use, 1);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000602
603 AttrEmitter->Finish();
604 delete AttrEmitter;
Jason W Kimdef9ac42010-10-06 22:36:46 +0000605}
606
Jason W Kim17b443d2010-10-11 23:01:44 +0000607void ARMAsmPrinter::emitARMAttributeSection() {
608 // <format-version>
609 // [ <section-length> "vendor-name"
610 // [ <file-tag> <size> <attribute>*
611 // | <section-tag> <size> <section-number>* 0 <attribute>*
612 // | <symbol-tag> <size> <symbol-number>* 0 <attribute>*
613 // ]+
614 // ]*
615
616 if (OutStreamer.hasRawTextSupport())
617 return;
618
619 const ARMElfTargetObjectFile &TLOFELF =
620 static_cast<const ARMElfTargetObjectFile &>
621 (getObjFileLowering());
622
623 OutStreamer.SwitchSection(TLOFELF.getAttributesSection());
Jason W Kim17b443d2010-10-11 23:01:44 +0000624
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000625 // Format version
626 OutStreamer.EmitIntValue(0x41, 1);
Jason W Kim17b443d2010-10-11 23:01:44 +0000627}
628
Jason W Kimdef9ac42010-10-06 22:36:46 +0000629//===----------------------------------------------------------------------===//
Chris Lattner97f06932009-10-19 20:20:46 +0000630
Jim Grosbach988ce092010-09-18 00:05:05 +0000631static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber,
632 unsigned LabelId, MCContext &Ctx) {
633
634 MCSymbol *Label = Ctx.GetOrCreateSymbol(Twine(Prefix)
635 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
636 return Label;
637}
638
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000639static MCSymbolRefExpr::VariantKind
640getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
641 switch (Modifier) {
642 default: llvm_unreachable("Unknown modifier!");
643 case ARMCP::no_modifier: return MCSymbolRefExpr::VK_None;
644 case ARMCP::TLSGD: return MCSymbolRefExpr::VK_ARM_TLSGD;
645 case ARMCP::TPOFF: return MCSymbolRefExpr::VK_ARM_TPOFF;
646 case ARMCP::GOTTPOFF: return MCSymbolRefExpr::VK_ARM_GOTTPOFF;
647 case ARMCP::GOT: return MCSymbolRefExpr::VK_ARM_GOT;
648 case ARMCP::GOTOFF: return MCSymbolRefExpr::VK_ARM_GOTOFF;
649 }
650 return MCSymbolRefExpr::VK_None;
651}
652
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000653MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV) {
654 bool isIndirect = Subtarget->isTargetDarwin() &&
655 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
656 if (!isIndirect)
657 return Mang->getSymbol(GV);
658
659 // FIXME: Remove this when Darwin transition to @GOT like syntax.
660 MCSymbol *MCSym = GetSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
661 MachineModuleInfoMachO &MMIMachO =
662 MMI->getObjFileInfo<MachineModuleInfoMachO>();
663 MachineModuleInfoImpl::StubValueTy &StubSym =
664 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(MCSym) :
665 MMIMachO.getGVStubEntry(MCSym);
666 if (StubSym.getPointer() == 0)
667 StubSym = MachineModuleInfoImpl::
668 StubValueTy(Mang->getSymbol(GV), !GV->hasInternalLinkage());
669 return MCSym;
670}
671
Jim Grosbach5df08d82010-11-09 18:45:04 +0000672void ARMAsmPrinter::
673EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
674 int Size = TM.getTargetData()->getTypeAllocSize(MCPV->getType());
675
676 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000677
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000678 MCSymbol *MCSym;
Jim Grosbach5df08d82010-11-09 18:45:04 +0000679 if (ACPV->isLSDA()) {
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000680 SmallString<128> Str;
681 raw_svector_ostream OS(Str);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000682 OS << MAI->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber();
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000683 MCSym = OutContext.GetOrCreateSymbol(OS.str());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000684 } else if (ACPV->isBlockAddress()) {
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000685 MCSym = GetBlockAddressSymbol(ACPV->getBlockAddress());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000686 } else if (ACPV->isGlobalValue()) {
687 const GlobalValue *GV = ACPV->getGV();
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000688 MCSym = GetARMGVSymbol(GV);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000689 } else {
690 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000691 MCSym = GetExternalSymbolSymbol(ACPV->getSymbol());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000692 }
693
694 // Create an MCSymbol for the reference.
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000695 const MCExpr *Expr =
696 MCSymbolRefExpr::Create(MCSym, getModifierVariantKind(ACPV->getModifier()),
697 OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000698
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000699 if (ACPV->getPCAdjustment()) {
700 MCSymbol *PCLabel = getPICLabel(MAI->getPrivateGlobalPrefix(),
701 getFunctionNumber(),
702 ACPV->getLabelId(),
703 OutContext);
704 const MCExpr *PCRelExpr = MCSymbolRefExpr::Create(PCLabel, OutContext);
705 PCRelExpr =
706 MCBinaryExpr::CreateAdd(PCRelExpr,
707 MCConstantExpr::Create(ACPV->getPCAdjustment(),
708 OutContext),
709 OutContext);
710 if (ACPV->mustAddCurrentAddress()) {
711 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
712 // label, so just emit a local label end reference that instead.
713 MCSymbol *DotSym = OutContext.CreateTempSymbol();
714 OutStreamer.EmitLabel(DotSym);
715 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
716 PCRelExpr = MCBinaryExpr::CreateSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000717 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000718 Expr = MCBinaryExpr::CreateSub(Expr, PCRelExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000719 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000720 OutStreamer.EmitValue(Expr, Size);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000721}
722
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000723void ARMAsmPrinter::EmitJumpTable(const MachineInstr *MI) {
724 unsigned Opcode = MI->getOpcode();
725 int OpNum = 1;
726 if (Opcode == ARM::BR_JTadd)
727 OpNum = 2;
728 else if (Opcode == ARM::BR_JTm)
729 OpNum = 3;
730
731 const MachineOperand &MO1 = MI->getOperand(OpNum);
732 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
733 unsigned JTI = MO1.getIndex();
734
735 // Emit a label for the jump table.
736 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
737 OutStreamer.EmitLabel(JTISymbol);
738
739 // Emit each entry of the table.
740 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
741 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
742 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
743
744 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
745 MachineBasicBlock *MBB = JTBBs[i];
746 // Construct an MCExpr for the entry. We want a value of the form:
747 // (BasicBlockAddr - TableBeginAddr)
748 //
749 // For example, a table with entries jumping to basic blocks BB0 and BB1
750 // would look like:
751 // LJTI_0_0:
752 // .word (LBB0 - LJTI_0_0)
753 // .word (LBB1 - LJTI_0_0)
754 const MCExpr *Expr = MCSymbolRefExpr::Create(MBB->getSymbol(), OutContext);
755
756 if (TM.getRelocationModel() == Reloc::PIC_)
757 Expr = MCBinaryExpr::CreateSub(Expr, MCSymbolRefExpr::Create(JTISymbol,
758 OutContext),
759 OutContext);
760 OutStreamer.EmitValue(Expr, 4);
761 }
762}
763
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000764void ARMAsmPrinter::EmitJump2Table(const MachineInstr *MI) {
765 unsigned Opcode = MI->getOpcode();
766 int OpNum = (Opcode == ARM::t2BR_JT) ? 2 : 1;
767 const MachineOperand &MO1 = MI->getOperand(OpNum);
768 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
769 unsigned JTI = MO1.getIndex();
770
771 // Emit a label for the jump table.
772 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
773 OutStreamer.EmitLabel(JTISymbol);
774
775 // Emit each entry of the table.
776 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
777 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
778 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000779 unsigned OffsetWidth = 4;
Jim Grosbachd092a872010-11-29 21:28:32 +0000780 if (MI->getOpcode() == ARM::t2TBB_JT)
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000781 OffsetWidth = 1;
Jim Grosbachd092a872010-11-29 21:28:32 +0000782 else if (MI->getOpcode() == ARM::t2TBH_JT)
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000783 OffsetWidth = 2;
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000784
785 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
786 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000787 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::Create(MBB->getSymbol(),
788 OutContext);
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000789 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000790 if (OffsetWidth == 4) {
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000791 MCInst BrInst;
792 BrInst.setOpcode(ARM::t2B);
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000793 BrInst.addOperand(MCOperand::CreateExpr(MBBSymbolExpr));
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000794 OutStreamer.EmitInstruction(BrInst);
795 continue;
796 }
797 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000798 // MCExpr for the entry. We want a value of the form:
799 // (BasicBlockAddr - TableBeginAddr) / 2
800 //
801 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
802 // would look like:
803 // LJTI_0_0:
804 // .byte (LBB0 - LJTI_0_0) / 2
805 // .byte (LBB1 - LJTI_0_0) / 2
806 const MCExpr *Expr =
807 MCBinaryExpr::CreateSub(MBBSymbolExpr,
808 MCSymbolRefExpr::Create(JTISymbol, OutContext),
809 OutContext);
810 Expr = MCBinaryExpr::CreateDiv(Expr, MCConstantExpr::Create(2, OutContext),
811 OutContext);
812 OutStreamer.EmitValue(Expr, OffsetWidth);
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000813 }
814}
815
Jim Grosbach2d0f53b2010-09-28 17:05:56 +0000816void ARMAsmPrinter::PrintDebugValueComment(const MachineInstr *MI,
817 raw_ostream &OS) {
818 unsigned NOps = MI->getNumOperands();
819 assert(NOps==4);
820 OS << '\t' << MAI->getCommentString() << "DEBUG_VALUE: ";
821 // cast away const; DIetc do not take const operands for some reason.
822 DIVariable V(const_cast<MDNode *>(MI->getOperand(NOps-1).getMetadata()));
823 OS << V.getName();
824 OS << " <- ";
825 // Frame address. Currently handles register +- offset only.
826 assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm());
827 OS << '['; printOperand(MI, 0, OS); OS << '+'; printOperand(MI, 1, OS);
828 OS << ']';
829 OS << "+";
830 printOperand(MI, NOps-2, OS);
831}
832
Jim Grosbach40edf732010-12-14 21:10:47 +0000833static void populateADROperands(MCInst &Inst, unsigned Dest,
834 const MCSymbol *Label,
835 unsigned pred, unsigned ccreg,
836 MCContext &Ctx) {
837 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, Ctx);
838 Inst.addOperand(MCOperand::CreateReg(Dest));
839 Inst.addOperand(MCOperand::CreateExpr(SymbolExpr));
840 // Add predicate operands.
841 Inst.addOperand(MCOperand::CreateImm(pred));
842 Inst.addOperand(MCOperand::CreateReg(ccreg));
843}
844
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000845void ARMAsmPrinter::EmitPatchedInstruction(const MachineInstr *MI,
846 unsigned Opcode) {
847 MCInst TmpInst;
848
849 // Emit the instruction as usual, just patch the opcode.
850 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
851 TmpInst.setOpcode(Opcode);
852 OutStreamer.EmitInstruction(TmpInst);
853}
854
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000855void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) {
856 assert(MI->getFlag(MachineInstr::FrameSetup) &&
857 "Only instruction which are involved into frame setup code are allowed");
858
859 const MachineFunction &MF = *MI->getParent()->getParent();
860 const TargetRegisterInfo *RegInfo = MF.getTarget().getRegisterInfo();
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +0000861 const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000862
863 unsigned FramePtr = RegInfo->getFrameRegister(MF);
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000864 unsigned Opc = MI->getOpcode();
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000865 unsigned SrcReg, DstReg;
866
Anton Korobeynikov3daccd82011-03-05 18:43:50 +0000867 if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) {
868 // Two special cases:
869 // 1) tPUSH does not have src/dst regs.
870 // 2) for Thumb1 code we sometimes materialize the constant via constpool
871 // load. Yes, this is pretty fragile, but for now I don't see better
872 // way... :(
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000873 SrcReg = DstReg = ARM::SP;
874 } else {
Anton Korobeynikov3daccd82011-03-05 18:43:50 +0000875 SrcReg = MI->getOperand(1).getReg();
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000876 DstReg = MI->getOperand(0).getReg();
877 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000878
879 // Try to figure out the unwinding opcode out of src / dst regs.
880 if (MI->getDesc().mayStore()) {
881 // Register saves.
882 assert(DstReg == ARM::SP &&
883 "Only stack pointer as a destination reg is supported");
884
885 SmallVector<unsigned, 4> RegList;
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000886 // Skip src & dst reg, and pred ops.
887 unsigned StartOp = 2 + 2;
888 // Use all the operands.
889 unsigned NumOffset = 0;
890
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000891 switch (Opc) {
892 default:
893 MI->dump();
894 assert(0 && "Unsupported opcode for unwinding information");
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000895 case ARM::tPUSH:
896 // Special case here: no src & dst reg, but two extra imp ops.
897 StartOp = 2; NumOffset = 2;
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000898 case ARM::STMDB_UPD:
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000899 case ARM::t2STMDB_UPD:
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000900 case ARM::VSTMDDB_UPD:
901 assert(SrcReg == ARM::SP &&
902 "Only stack pointer as a source reg is supported");
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000903 for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset;
904 i != NumOps; ++i)
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000905 RegList.push_back(MI->getOperand(i).getReg());
906 break;
907 case ARM::STR_PRE:
908 assert(MI->getOperand(2).getReg() == ARM::SP &&
909 "Only stack pointer as a source reg is supported");
910 RegList.push_back(SrcReg);
911 break;
912 }
913 OutStreamer.EmitRegSave(RegList, Opc == ARM::VSTMDDB_UPD);
914 } else {
915 // Changes of stack / frame pointer.
916 if (SrcReg == ARM::SP) {
917 int64_t Offset = 0;
918 switch (Opc) {
919 default:
920 MI->dump();
921 assert(0 && "Unsupported opcode for unwinding information");
922 case ARM::MOVr:
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000923 case ARM::tMOVgpr2gpr:
Anton Korobeynikov3daccd82011-03-05 18:43:50 +0000924 case ARM::tMOVgpr2tgpr:
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000925 Offset = 0;
926 break;
927 case ARM::ADDri:
928 Offset = -MI->getOperand(2).getImm();
929 break;
930 case ARM::SUBri:
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000931 case ARM::t2SUBrSPi:
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000932 Offset = MI->getOperand(2).getImm();
933 break;
Anton Korobeynikov7a764162011-03-05 18:43:43 +0000934 case ARM::tSUBspi:
935 Offset = MI->getOperand(2).getImm()*4;
936 break;
937 case ARM::tADDspi:
938 case ARM::tADDrSPi:
939 Offset = -MI->getOperand(2).getImm()*4;
940 break;
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +0000941 case ARM::tLDRpci: {
942 // Grab the constpool index and check, whether it corresponds to
943 // original or cloned constpool entry.
944 unsigned CPI = MI->getOperand(1).getIndex();
945 const MachineConstantPool *MCP = MF.getConstantPool();
946 if (CPI >= MCP->getConstants().size())
947 CPI = AFI.getOriginalCPIdx(CPI);
948 assert(CPI != -1U && "Invalid constpool index");
949
950 // Derive the actual offset.
951 const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI];
952 assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry");
953 // FIXME: Check for user, it should be "add" instruction!
954 Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue();
Anton Korobeynikov3daccd82011-03-05 18:43:50 +0000955 break;
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000956 }
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +0000957 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000958
959 if (DstReg == FramePtr && FramePtr != ARM::SP)
Anton Korobeynikove5163792011-03-05 18:44:00 +0000960 // Set-up of the frame pointer. Positive values correspond to "add"
961 // instruction.
962 OutStreamer.EmitSetFP(FramePtr, ARM::SP, -Offset);
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000963 else if (DstReg == ARM::SP) {
Anton Korobeynikove5163792011-03-05 18:44:00 +0000964 // Change of SP by an offset. Positive values correspond to "sub"
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000965 // instruction.
966 OutStreamer.EmitPad(Offset);
967 } else {
968 MI->dump();
969 assert(0 && "Unsupported opcode for unwinding information");
970 }
971 } else if (DstReg == ARM::SP) {
972 // FIXME: .movsp goes here
973 MI->dump();
974 assert(0 && "Unsupported opcode for unwinding information");
975 }
976 else {
977 MI->dump();
978 assert(0 && "Unsupported opcode for unwinding information");
979 }
980 }
981}
982
983extern cl::opt<bool> EnableARMEHABI;
984
Jim Grosbachb454cda2010-09-29 15:23:40 +0000985void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000986 unsigned Opc = MI->getOpcode();
987 switch (Opc) {
Chris Lattner4d152222009-10-19 22:23:04 +0000988 default: break;
Jim Grosbach72422d32011-03-11 23:24:15 +0000989 case ARM::B: {
990 // B is just a Bcc with an 'always' predicate.
991 MCInst TmpInst;
992 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
993 TmpInst.setOpcode(ARM::Bcc);
994 // Add predicate operands.
995 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
996 TmpInst.addOperand(MCOperand::CreateReg(0));
997 OutStreamer.EmitInstruction(TmpInst);
998 return;
999 }
Jim Grosbachdd119882011-03-11 22:51:41 +00001000 case ARM::LDMIA_RET: {
1001 // LDMIA_RET is just a normal LDMIA_UPD instruction that targets PC and as
1002 // such has additional code-gen properties and scheduling information.
1003 // To emit it, we just construct as normal and set the opcode to LDMIA_UPD.
1004 MCInst TmpInst;
1005 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
1006 TmpInst.setOpcode(ARM::LDMIA_UPD);
1007 OutStreamer.EmitInstruction(TmpInst);
1008 return;
1009 }
Jim Grosbach9702e602010-12-09 01:22:19 +00001010 case ARM::t2ADDrSPi:
1011 case ARM::t2ADDrSPi12:
1012 case ARM::t2SUBrSPi:
1013 case ARM::t2SUBrSPi12:
Jim Grosbach766a63d2010-12-09 01:23:51 +00001014 assert ((MI->getOperand(1).getReg() == ARM::SP) &&
1015 "Unexpected source register!");
Jim Grosbach9702e602010-12-09 01:22:19 +00001016 break;
1017
Chris Lattner112f2392010-11-14 20:31:06 +00001018 case ARM::t2MOVi32imm: assert(0 && "Should be lowered by thumb2it pass");
Jim Grosbach2d0f53b2010-09-28 17:05:56 +00001019 case ARM::DBG_VALUE: {
1020 if (isVerbose() && OutStreamer.hasRawTextSupport()) {
1021 SmallString<128> TmpStr;
1022 raw_svector_ostream OS(TmpStr);
1023 PrintDebugValueComment(MI, OS);
1024 OutStreamer.EmitRawText(StringRef(OS.str()));
1025 }
1026 return;
1027 }
Jim Grosbach3efad8f2010-12-16 19:11:16 +00001028 case ARM::tBfar: {
1029 MCInst TmpInst;
1030 TmpInst.setOpcode(ARM::tBL);
1031 TmpInst.addOperand(MCOperand::CreateExpr(MCSymbolRefExpr::Create(
1032 MI->getOperand(0).getMBB()->getSymbol(), OutContext)));
1033 OutStreamer.EmitInstruction(TmpInst);
1034 return;
1035 }
Jim Grosbach40edf732010-12-14 21:10:47 +00001036 case ARM::LEApcrel:
Jim Grosbachd40963c2010-12-14 22:28:03 +00001037 case ARM::tLEApcrel:
Jim Grosbach40edf732010-12-14 21:10:47 +00001038 case ARM::t2LEApcrel: {
Jim Grosbachdff84b02010-12-02 00:28:45 +00001039 // FIXME: Need to also handle globals and externals
Jim Grosbachdff84b02010-12-02 00:28:45 +00001040 MCInst TmpInst;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001041 TmpInst.setOpcode(MI->getOpcode() == ARM::t2LEApcrel ? ARM::t2ADR
1042 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
1043 : ARM::ADR));
Jim Grosbach40edf732010-12-14 21:10:47 +00001044 populateADROperands(TmpInst, MI->getOperand(0).getReg(),
1045 GetCPISymbol(MI->getOperand(1).getIndex()),
1046 MI->getOperand(2).getImm(), MI->getOperand(3).getReg(),
1047 OutContext);
Jim Grosbachdff84b02010-12-02 00:28:45 +00001048 OutStreamer.EmitInstruction(TmpInst);
1049 return;
1050 }
Jim Grosbachd40963c2010-12-14 22:28:03 +00001051 case ARM::LEApcrelJT:
1052 case ARM::tLEApcrelJT:
1053 case ARM::t2LEApcrelJT: {
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001054 MCInst TmpInst;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001055 TmpInst.setOpcode(MI->getOpcode() == ARM::t2LEApcrelJT ? ARM::t2ADR
1056 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
1057 : ARM::ADR));
Jim Grosbach40edf732010-12-14 21:10:47 +00001058 populateADROperands(TmpInst, MI->getOperand(0).getReg(),
1059 GetARMJTIPICJumpTableLabel2(MI->getOperand(1).getIndex(),
1060 MI->getOperand(2).getImm()),
1061 MI->getOperand(3).getImm(), MI->getOperand(4).getReg(),
1062 OutContext);
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001063 OutStreamer.EmitInstruction(TmpInst);
1064 return;
1065 }
Jim Grosbach2e812e12010-11-30 18:56:36 +00001066 case ARM::MOVPCRX: {
1067 MCInst TmpInst;
1068 TmpInst.setOpcode(ARM::MOVr);
1069 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1070 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1071 // Add predicate operands.
1072 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1073 TmpInst.addOperand(MCOperand::CreateReg(0));
1074 // Add 's' bit operand (always reg0 for this)
1075 TmpInst.addOperand(MCOperand::CreateReg(0));
1076 OutStreamer.EmitInstruction(TmpInst);
1077 return;
1078 }
Jim Grosbachf859a542011-03-12 00:45:26 +00001079 // Darwin call instructions are just normal call instructions with different
1080 // clobber semantics (they clobber R9).
1081 case ARM::BLr9:
1082 case ARM::BLr9_pred:
1083 case ARM::BLXr9:
1084 case ARM::BLXr9_pred: {
1085 unsigned newOpc;
1086 switch (Opc) {
1087 default: assert(0);
1088 case ARM::BLr9: newOpc = ARM::BL; break;
1089 case ARM::BLr9_pred: newOpc = ARM::BL_pred; break;
1090 case ARM::BLXr9: newOpc = ARM::BLX; break;
1091 case ARM::BLXr9_pred: newOpc = ARM::BLX_pred; break;
1092 }
1093 MCInst TmpInst;
1094 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
1095 TmpInst.setOpcode(newOpc);
1096 OutStreamer.EmitInstruction(TmpInst);
1097 return;
1098 }
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001099 case ARM::BXr9_CALL:
1100 case ARM::BX_CALL: {
1101 {
1102 MCInst TmpInst;
1103 TmpInst.setOpcode(ARM::MOVr);
1104 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1105 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1106 // Add predicate operands.
1107 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1108 TmpInst.addOperand(MCOperand::CreateReg(0));
1109 // Add 's' bit operand (always reg0 for this)
1110 TmpInst.addOperand(MCOperand::CreateReg(0));
1111 OutStreamer.EmitInstruction(TmpInst);
1112 }
1113 {
1114 MCInst TmpInst;
1115 TmpInst.setOpcode(ARM::BX);
1116 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1117 OutStreamer.EmitInstruction(TmpInst);
1118 }
1119 return;
1120 }
1121 case ARM::BMOVPCRXr9_CALL:
1122 case ARM::BMOVPCRX_CALL: {
1123 {
1124 MCInst TmpInst;
1125 TmpInst.setOpcode(ARM::MOVr);
1126 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1127 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1128 // Add predicate operands.
1129 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1130 TmpInst.addOperand(MCOperand::CreateReg(0));
1131 // Add 's' bit operand (always reg0 for this)
1132 TmpInst.addOperand(MCOperand::CreateReg(0));
1133 OutStreamer.EmitInstruction(TmpInst);
1134 }
1135 {
1136 MCInst TmpInst;
1137 TmpInst.setOpcode(ARM::MOVr);
1138 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1139 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1140 // Add predicate operands.
1141 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1142 TmpInst.addOperand(MCOperand::CreateReg(0));
1143 // Add 's' bit operand (always reg0 for this)
1144 TmpInst.addOperand(MCOperand::CreateReg(0));
1145 OutStreamer.EmitInstruction(TmpInst);
1146 }
1147 return;
1148 }
Evan Cheng53519f02011-01-21 18:55:51 +00001149 case ARM::MOVi16_ga_pcrel:
1150 case ARM::t2MOVi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001151 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +00001152 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001153 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1154
Evan Cheng53519f02011-01-21 18:55:51 +00001155 unsigned TF = MI->getOperand(1).getTargetFlags();
1156 bool isPIC = TF == ARMII::MO_LO16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001157 const GlobalValue *GV = MI->getOperand(1).getGlobal();
1158 MCSymbol *GVSym = GetARMGVSymbol(GV);
1159 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001160 if (isPIC) {
1161 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1162 getFunctionNumber(),
1163 MI->getOperand(2).getImm(), OutContext);
1164 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1165 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
1166 const MCExpr *PCRelExpr =
1167 ARMMCExpr::CreateLower16(MCBinaryExpr::CreateSub(GVSymExpr,
1168 MCBinaryExpr::CreateAdd(LabelSymExpr,
1169 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001170 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001171 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1172 } else {
1173 const MCExpr *RefExpr= ARMMCExpr::CreateLower16(GVSymExpr, OutContext);
1174 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1175 }
1176
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001177 // Add predicate operands.
1178 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1179 TmpInst.addOperand(MCOperand::CreateReg(0));
1180 // Add 's' bit operand (always reg0 for this)
1181 TmpInst.addOperand(MCOperand::CreateReg(0));
1182 OutStreamer.EmitInstruction(TmpInst);
1183 return;
1184 }
Evan Cheng53519f02011-01-21 18:55:51 +00001185 case ARM::MOVTi16_ga_pcrel:
1186 case ARM::t2MOVTi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001187 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +00001188 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
1189 ? ARM::MOVTi16 : ARM::t2MOVTi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001190 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1191 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1192
Evan Cheng53519f02011-01-21 18:55:51 +00001193 unsigned TF = MI->getOperand(2).getTargetFlags();
1194 bool isPIC = TF == ARMII::MO_HI16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001195 const GlobalValue *GV = MI->getOperand(2).getGlobal();
1196 MCSymbol *GVSym = GetARMGVSymbol(GV);
1197 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001198 if (isPIC) {
1199 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1200 getFunctionNumber(),
1201 MI->getOperand(3).getImm(), OutContext);
1202 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1203 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
1204 const MCExpr *PCRelExpr =
1205 ARMMCExpr::CreateUpper16(MCBinaryExpr::CreateSub(GVSymExpr,
1206 MCBinaryExpr::CreateAdd(LabelSymExpr,
1207 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001208 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001209 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1210 } else {
1211 const MCExpr *RefExpr= ARMMCExpr::CreateUpper16(GVSymExpr, OutContext);
1212 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1213 }
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001214 // Add predicate operands.
1215 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1216 TmpInst.addOperand(MCOperand::CreateReg(0));
1217 // Add 's' bit operand (always reg0 for this)
1218 TmpInst.addOperand(MCOperand::CreateReg(0));
1219 OutStreamer.EmitInstruction(TmpInst);
1220 return;
1221 }
Jim Grosbachfbd18732010-09-17 23:41:53 +00001222 case ARM::tPICADD: {
1223 // This is a pseudo op for a label + instruction sequence, which looks like:
1224 // LPC0:
1225 // add r0, pc
1226 // This adds the address of LPC0 to r0.
1227
1228 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001229 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1230 getFunctionNumber(), MI->getOperand(2).getImm(),
1231 OutContext));
Jim Grosbachfbd18732010-09-17 23:41:53 +00001232
1233 // Form and emit the add.
1234 MCInst AddInst;
1235 AddInst.setOpcode(ARM::tADDhirr);
1236 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1237 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1238 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1239 // Add predicate operands.
1240 AddInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1241 AddInst.addOperand(MCOperand::CreateReg(0));
1242 OutStreamer.EmitInstruction(AddInst);
1243 return;
1244 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001245 case ARM::PICADD: {
Chris Lattner4d152222009-10-19 22:23:04 +00001246 // This is a pseudo op for a label + instruction sequence, which looks like:
1247 // LPC0:
1248 // add r0, pc, r0
1249 // This adds the address of LPC0 to r0.
Jim Grosbachb0739b72010-09-02 01:02:06 +00001250
Chris Lattner4d152222009-10-19 22:23:04 +00001251 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001252 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1253 getFunctionNumber(), MI->getOperand(2).getImm(),
1254 OutContext));
Jim Grosbachb0739b72010-09-02 01:02:06 +00001255
Jim Grosbachf3f09522010-09-14 21:05:34 +00001256 // Form and emit the add.
Chris Lattner4d152222009-10-19 22:23:04 +00001257 MCInst AddInst;
1258 AddInst.setOpcode(ARM::ADDrr);
1259 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1260 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1261 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Jim Grosbach5b46d622010-09-14 21:28:17 +00001262 // Add predicate operands.
1263 AddInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
1264 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
1265 // Add 's' bit operand (always reg0 for this)
1266 AddInst.addOperand(MCOperand::CreateReg(0));
Chris Lattner850d2e22010-02-03 01:16:28 +00001267 OutStreamer.EmitInstruction(AddInst);
Chris Lattner4d152222009-10-19 22:23:04 +00001268 return;
1269 }
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001270 case ARM::PICSTR:
1271 case ARM::PICSTRB:
1272 case ARM::PICSTRH:
1273 case ARM::PICLDR:
1274 case ARM::PICLDRB:
1275 case ARM::PICLDRH:
1276 case ARM::PICLDRSB:
1277 case ARM::PICLDRSH: {
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001278 // This is a pseudo op for a label + instruction sequence, which looks like:
1279 // LPC0:
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001280 // OP r0, [pc, r0]
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001281 // The LCP0 label is referenced by a constant pool entry in order to get
1282 // a PC-relative address at the ldr instruction.
1283
1284 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001285 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1286 getFunctionNumber(), MI->getOperand(2).getImm(),
1287 OutContext));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001288
1289 // Form and emit the load
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001290 unsigned Opcode;
1291 switch (MI->getOpcode()) {
1292 default:
1293 llvm_unreachable("Unexpected opcode!");
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001294 case ARM::PICSTR: Opcode = ARM::STRrs; break;
1295 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001296 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach3e556122010-10-26 22:37:02 +00001297 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbachc1d30212010-10-27 00:19:44 +00001298 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001299 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1300 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1301 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1302 }
1303 MCInst LdStInst;
1304 LdStInst.setOpcode(Opcode);
1305 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1306 LdStInst.addOperand(MCOperand::CreateReg(ARM::PC));
1307 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1308 LdStInst.addOperand(MCOperand::CreateImm(0));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001309 // Add predicate operands.
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001310 LdStInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
1311 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
1312 OutStreamer.EmitInstruction(LdStInst);
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001313
1314 return;
1315 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001316 case ARM::CONSTPOOL_ENTRY: {
Chris Lattnera70e6442009-10-19 22:33:05 +00001317 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1318 /// in the function. The first operand is the ID# for this instruction, the
1319 /// second is the index into the MachineConstantPool that this is, the third
1320 /// is the size in bytes of this constant pool entry.
1321 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1322 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1323
1324 EmitAlignment(2);
Chris Lattner1b46f432010-01-23 07:00:21 +00001325 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattnera70e6442009-10-19 22:33:05 +00001326
1327 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1328 if (MCPE.isMachineConstantPoolEntry())
1329 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1330 else
1331 EmitGlobalConstant(MCPE.Val.ConstVal);
Jim Grosbachb0739b72010-09-02 01:02:06 +00001332
Chris Lattnera70e6442009-10-19 22:33:05 +00001333 return;
1334 }
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001335 case ARM::t2BR_JT: {
1336 // Lower and emit the instruction itself, then the jump table following it.
1337 MCInst TmpInst;
Jim Grosbach5ca66692010-11-29 22:37:40 +00001338 TmpInst.setOpcode(ARM::tMOVgpr2gpr);
1339 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1340 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1341 // Add predicate operands.
1342 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1343 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001344 OutStreamer.EmitInstruction(TmpInst);
Jim Grosbach5ca66692010-11-29 22:37:40 +00001345 // Output the data for the jump table itself
1346 EmitJump2Table(MI);
1347 return;
1348 }
1349 case ARM::t2TBB_JT: {
1350 // Lower and emit the instruction itself, then the jump table following it.
1351 MCInst TmpInst;
1352
1353 TmpInst.setOpcode(ARM::t2TBB);
1354 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1355 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1356 // Add predicate operands.
1357 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1358 TmpInst.addOperand(MCOperand::CreateReg(0));
1359 OutStreamer.EmitInstruction(TmpInst);
1360 // Output the data for the jump table itself
1361 EmitJump2Table(MI);
1362 // Make sure the next instruction is 2-byte aligned.
1363 EmitAlignment(1);
1364 return;
1365 }
1366 case ARM::t2TBH_JT: {
1367 // Lower and emit the instruction itself, then the jump table following it.
1368 MCInst TmpInst;
1369
1370 TmpInst.setOpcode(ARM::t2TBH);
1371 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1372 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1373 // Add predicate operands.
1374 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1375 TmpInst.addOperand(MCOperand::CreateReg(0));
1376 OutStreamer.EmitInstruction(TmpInst);
1377 // Output the data for the jump table itself
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001378 EmitJump2Table(MI);
1379 return;
1380 }
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001381 case ARM::tBR_JTr:
Jim Grosbach2dc77682010-11-29 18:37:44 +00001382 case ARM::BR_JTr: {
1383 // Lower and emit the instruction itself, then the jump table following it.
1384 // mov pc, target
1385 MCInst TmpInst;
Jim Grosbach5ca66692010-11-29 22:37:40 +00001386 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
1387 ARM::MOVr : ARM::tMOVgpr2gpr;
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001388 TmpInst.setOpcode(Opc);
Jim Grosbach2dc77682010-11-29 18:37:44 +00001389 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1390 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1391 // Add predicate operands.
1392 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1393 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001394 // Add 's' bit operand (always reg0 for this)
1395 if (Opc == ARM::MOVr)
1396 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach2dc77682010-11-29 18:37:44 +00001397 OutStreamer.EmitInstruction(TmpInst);
1398
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001399 // Make sure the Thumb jump table is 4-byte aligned.
Bill Wendlinga68a4fd2010-12-18 02:13:59 +00001400 if (Opc == ARM::tMOVgpr2gpr)
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001401 EmitAlignment(2);
1402
Jim Grosbach2dc77682010-11-29 18:37:44 +00001403 // Output the data for the jump table itself
1404 EmitJumpTable(MI);
1405 return;
1406 }
1407 case ARM::BR_JTm: {
1408 // Lower and emit the instruction itself, then the jump table following it.
1409 // ldr pc, target
1410 MCInst TmpInst;
1411 if (MI->getOperand(1).getReg() == 0) {
1412 // literal offset
1413 TmpInst.setOpcode(ARM::LDRi12);
1414 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1415 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1416 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1417 } else {
1418 TmpInst.setOpcode(ARM::LDRrs);
1419 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1420 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1421 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1422 TmpInst.addOperand(MCOperand::CreateImm(0));
1423 }
1424 // Add predicate operands.
1425 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1426 TmpInst.addOperand(MCOperand::CreateReg(0));
1427 OutStreamer.EmitInstruction(TmpInst);
1428
1429 // Output the data for the jump table itself
Jim Grosbacha2244cb2010-09-22 17:39:48 +00001430 EmitJumpTable(MI);
1431 return;
1432 }
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001433 case ARM::BR_JTadd: {
1434 // Lower and emit the instruction itself, then the jump table following it.
1435 // add pc, target, idx
Jim Grosbach2dc77682010-11-29 18:37:44 +00001436 MCInst TmpInst;
1437 TmpInst.setOpcode(ARM::ADDrr);
1438 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1439 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1440 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001441 // Add predicate operands.
Jim Grosbach2dc77682010-11-29 18:37:44 +00001442 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1443 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001444 // Add 's' bit operand (always reg0 for this)
Jim Grosbach2dc77682010-11-29 18:37:44 +00001445 TmpInst.addOperand(MCOperand::CreateReg(0));
1446 OutStreamer.EmitInstruction(TmpInst);
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001447
1448 // Output the data for the jump table itself
1449 EmitJumpTable(MI);
1450 return;
1451 }
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001452 case ARM::TRAP: {
1453 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1454 // FIXME: Remove this special case when they do.
1455 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001456 //.long 0xe7ffdefe @ trap
Jim Grosbachb2dda4b2010-09-23 19:42:17 +00001457 uint32_t Val = 0xe7ffdefeUL;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001458 OutStreamer.AddComment("trap");
1459 OutStreamer.EmitIntValue(Val, 4);
1460 return;
1461 }
1462 break;
1463 }
1464 case ARM::tTRAP: {
1465 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1466 // FIXME: Remove this special case when they do.
1467 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001468 //.short 57086 @ trap
Benjamin Kramerc8ab9eb2010-09-23 18:57:26 +00001469 uint16_t Val = 0xdefe;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001470 OutStreamer.AddComment("trap");
1471 OutStreamer.EmitIntValue(Val, 2);
1472 return;
1473 }
1474 break;
1475 }
Jim Grosbach433a5782010-09-24 20:47:58 +00001476 case ARM::t2Int_eh_sjlj_setjmp:
1477 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001478 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach433a5782010-09-24 20:47:58 +00001479 // Two incoming args: GPR:$src, GPR:$val
1480 // mov $val, pc
1481 // adds $val, #7
1482 // str $val, [$src, #4]
1483 // movs r0, #0
1484 // b 1f
1485 // movs r0, #1
1486 // 1:
1487 unsigned SrcReg = MI->getOperand(0).getReg();
1488 unsigned ValReg = MI->getOperand(1).getReg();
1489 MCSymbol *Label = GetARMSJLJEHLabel();
1490 {
1491 MCInst TmpInst;
1492 TmpInst.setOpcode(ARM::tMOVgpr2tgpr);
1493 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1494 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1495 // 's' bit operand
1496 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1497 OutStreamer.AddComment("eh_setjmp begin");
1498 OutStreamer.EmitInstruction(TmpInst);
1499 }
1500 {
1501 MCInst TmpInst;
1502 TmpInst.setOpcode(ARM::tADDi3);
1503 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1504 // 's' bit operand
1505 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1506 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1507 TmpInst.addOperand(MCOperand::CreateImm(7));
1508 // Predicate.
1509 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1510 TmpInst.addOperand(MCOperand::CreateReg(0));
1511 OutStreamer.EmitInstruction(TmpInst);
1512 }
1513 {
1514 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001515 TmpInst.setOpcode(ARM::tSTRi);
Jim Grosbach433a5782010-09-24 20:47:58 +00001516 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1517 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1518 // The offset immediate is #4. The operand value is scaled by 4 for the
1519 // tSTR instruction.
1520 TmpInst.addOperand(MCOperand::CreateImm(1));
Jim Grosbach433a5782010-09-24 20:47:58 +00001521 // Predicate.
1522 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1523 TmpInst.addOperand(MCOperand::CreateReg(0));
1524 OutStreamer.EmitInstruction(TmpInst);
1525 }
1526 {
1527 MCInst TmpInst;
1528 TmpInst.setOpcode(ARM::tMOVi8);
1529 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1530 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1531 TmpInst.addOperand(MCOperand::CreateImm(0));
1532 // Predicate.
1533 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1534 TmpInst.addOperand(MCOperand::CreateReg(0));
1535 OutStreamer.EmitInstruction(TmpInst);
1536 }
1537 {
1538 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, OutContext);
1539 MCInst TmpInst;
1540 TmpInst.setOpcode(ARM::tB);
1541 TmpInst.addOperand(MCOperand::CreateExpr(SymbolExpr));
1542 OutStreamer.EmitInstruction(TmpInst);
1543 }
1544 {
1545 MCInst TmpInst;
1546 TmpInst.setOpcode(ARM::tMOVi8);
1547 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1548 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1549 TmpInst.addOperand(MCOperand::CreateImm(1));
1550 // Predicate.
1551 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1552 TmpInst.addOperand(MCOperand::CreateReg(0));
1553 OutStreamer.AddComment("eh_setjmp end");
1554 OutStreamer.EmitInstruction(TmpInst);
1555 }
1556 OutStreamer.EmitLabel(Label);
1557 return;
1558 }
1559
Jim Grosbach45390082010-09-23 23:33:56 +00001560 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001561 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbach45390082010-09-23 23:33:56 +00001562 // Two incoming args: GPR:$src, GPR:$val
1563 // add $val, pc, #8
1564 // str $val, [$src, #+4]
1565 // mov r0, #0
1566 // add pc, pc, #0
1567 // mov r0, #1
1568 unsigned SrcReg = MI->getOperand(0).getReg();
1569 unsigned ValReg = MI->getOperand(1).getReg();
1570
1571 {
1572 MCInst TmpInst;
1573 TmpInst.setOpcode(ARM::ADDri);
1574 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1575 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1576 TmpInst.addOperand(MCOperand::CreateImm(8));
1577 // Predicate.
1578 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1579 TmpInst.addOperand(MCOperand::CreateReg(0));
1580 // 's' bit operand (always reg0 for this).
1581 TmpInst.addOperand(MCOperand::CreateReg(0));
1582 OutStreamer.AddComment("eh_setjmp begin");
1583 OutStreamer.EmitInstruction(TmpInst);
1584 }
1585 {
1586 MCInst TmpInst;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001587 TmpInst.setOpcode(ARM::STRi12);
Jim Grosbach45390082010-09-23 23:33:56 +00001588 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1589 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach45390082010-09-23 23:33:56 +00001590 TmpInst.addOperand(MCOperand::CreateImm(4));
1591 // Predicate.
1592 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1593 TmpInst.addOperand(MCOperand::CreateReg(0));
1594 OutStreamer.EmitInstruction(TmpInst);
1595 }
1596 {
1597 MCInst TmpInst;
1598 TmpInst.setOpcode(ARM::MOVi);
1599 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1600 TmpInst.addOperand(MCOperand::CreateImm(0));
1601 // Predicate.
1602 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1603 TmpInst.addOperand(MCOperand::CreateReg(0));
1604 // 's' bit operand (always reg0 for this).
1605 TmpInst.addOperand(MCOperand::CreateReg(0));
1606 OutStreamer.EmitInstruction(TmpInst);
1607 }
1608 {
1609 MCInst TmpInst;
1610 TmpInst.setOpcode(ARM::ADDri);
1611 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1612 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1613 TmpInst.addOperand(MCOperand::CreateImm(0));
1614 // Predicate.
1615 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1616 TmpInst.addOperand(MCOperand::CreateReg(0));
1617 // 's' bit operand (always reg0 for this).
1618 TmpInst.addOperand(MCOperand::CreateReg(0));
1619 OutStreamer.EmitInstruction(TmpInst);
1620 }
1621 {
1622 MCInst TmpInst;
1623 TmpInst.setOpcode(ARM::MOVi);
1624 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1625 TmpInst.addOperand(MCOperand::CreateImm(1));
1626 // Predicate.
1627 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1628 TmpInst.addOperand(MCOperand::CreateReg(0));
1629 // 's' bit operand (always reg0 for this).
1630 TmpInst.addOperand(MCOperand::CreateReg(0));
1631 OutStreamer.AddComment("eh_setjmp end");
1632 OutStreamer.EmitInstruction(TmpInst);
1633 }
1634 return;
1635 }
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001636 case ARM::Int_eh_sjlj_longjmp: {
1637 // ldr sp, [$src, #8]
1638 // ldr $scratch, [$src, #4]
1639 // ldr r7, [$src]
1640 // bx $scratch
1641 unsigned SrcReg = MI->getOperand(0).getReg();
1642 unsigned ScratchReg = MI->getOperand(1).getReg();
1643 {
1644 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001645 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001646 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
1647 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001648 TmpInst.addOperand(MCOperand::CreateImm(8));
1649 // Predicate.
1650 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1651 TmpInst.addOperand(MCOperand::CreateReg(0));
1652 OutStreamer.EmitInstruction(TmpInst);
1653 }
1654 {
1655 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001656 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001657 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1658 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001659 TmpInst.addOperand(MCOperand::CreateImm(4));
1660 // Predicate.
1661 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1662 TmpInst.addOperand(MCOperand::CreateReg(0));
1663 OutStreamer.EmitInstruction(TmpInst);
1664 }
1665 {
1666 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001667 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001668 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
1669 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001670 TmpInst.addOperand(MCOperand::CreateImm(0));
1671 // Predicate.
1672 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1673 TmpInst.addOperand(MCOperand::CreateReg(0));
1674 OutStreamer.EmitInstruction(TmpInst);
1675 }
1676 {
1677 MCInst TmpInst;
Bill Wendling6e46d842010-11-30 00:48:15 +00001678 TmpInst.setOpcode(ARM::BX);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001679 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1680 // Predicate.
1681 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1682 TmpInst.addOperand(MCOperand::CreateReg(0));
1683 OutStreamer.EmitInstruction(TmpInst);
1684 }
1685 return;
1686 }
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001687 case ARM::tInt_eh_sjlj_longjmp: {
1688 // ldr $scratch, [$src, #8]
1689 // mov sp, $scratch
1690 // ldr $scratch, [$src, #4]
1691 // ldr r7, [$src]
1692 // bx $scratch
1693 unsigned SrcReg = MI->getOperand(0).getReg();
1694 unsigned ScratchReg = MI->getOperand(1).getReg();
1695 {
1696 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001697 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001698 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1699 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1700 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendlingf4caf692010-12-14 03:36:38 +00001701 // tLDR instruction.
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001702 TmpInst.addOperand(MCOperand::CreateImm(2));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001703 // Predicate.
1704 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1705 TmpInst.addOperand(MCOperand::CreateReg(0));
1706 OutStreamer.EmitInstruction(TmpInst);
1707 }
1708 {
1709 MCInst TmpInst;
1710 TmpInst.setOpcode(ARM::tMOVtgpr2gpr);
1711 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
1712 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1713 // Predicate.
1714 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1715 TmpInst.addOperand(MCOperand::CreateReg(0));
1716 OutStreamer.EmitInstruction(TmpInst);
1717 }
1718 {
1719 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001720 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001721 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1722 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1723 TmpInst.addOperand(MCOperand::CreateImm(1));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001724 // Predicate.
1725 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1726 TmpInst.addOperand(MCOperand::CreateReg(0));
1727 OutStreamer.EmitInstruction(TmpInst);
1728 }
1729 {
1730 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001731 TmpInst.setOpcode(ARM::tLDRr);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001732 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
1733 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001734 TmpInst.addOperand(MCOperand::CreateReg(0));
1735 // Predicate.
1736 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1737 TmpInst.addOperand(MCOperand::CreateReg(0));
1738 OutStreamer.EmitInstruction(TmpInst);
1739 }
1740 {
1741 MCInst TmpInst;
1742 TmpInst.setOpcode(ARM::tBX_RET_vararg);
1743 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1744 // Predicate.
1745 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1746 TmpInst.addOperand(MCOperand::CreateReg(0));
1747 OutStreamer.EmitInstruction(TmpInst);
1748 }
1749 return;
1750 }
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001751 // Tail jump branches are really just branch instructions with additional
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001752 // code-gen attributes. Convert them to the canonical form here.
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001753 case ARM::TAILJMPd:
1754 case ARM::TAILJMPdND: {
1755 MCInst TmpInst, TmpInst2;
1756 // Lower the instruction as-is to get the operands properly converted.
1757 LowerARMMachineInstrToMCInst(MI, TmpInst2, *this);
1758 TmpInst.setOpcode(ARM::Bcc);
1759 TmpInst.addOperand(TmpInst2.getOperand(0));
1760 // Add predicate operands.
1761 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1762 TmpInst.addOperand(MCOperand::CreateReg(0));
1763 OutStreamer.AddComment("TAILCALL");
1764 OutStreamer.EmitInstruction(TmpInst);
1765 return;
1766 }
1767 case ARM::tTAILJMPd:
1768 case ARM::tTAILJMPdND: {
1769 MCInst TmpInst, TmpInst2;
1770 LowerARMMachineInstrToMCInst(MI, TmpInst2, *this);
1771 TmpInst.setOpcode(ARM::tB);
1772 TmpInst.addOperand(TmpInst2.getOperand(0));
1773 OutStreamer.AddComment("TAILCALL");
1774 OutStreamer.EmitInstruction(TmpInst);
1775 return;
1776 }
1777 case ARM::TAILJMPrND:
1778 case ARM::tTAILJMPrND:
1779 case ARM::TAILJMPr:
1780 case ARM::tTAILJMPr: {
1781 unsigned newOpc = (Opc == ARM::TAILJMPr || Opc == ARM::TAILJMPrND)
1782 ? ARM::BX : ARM::tBX;
1783 MCInst TmpInst;
1784 TmpInst.setOpcode(newOpc);
1785 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1786 // Predicate.
1787 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1788 TmpInst.addOperand(MCOperand::CreateReg(0));
1789 OutStreamer.AddComment("TAILCALL");
1790 OutStreamer.EmitInstruction(TmpInst);
1791 return;
1792 }
1793
Anton Korobeynikov4d728602011-01-01 20:38:38 +00001794 // These are the pseudos created to comply with stricter operand restrictions
1795 // on ARMv5. Lower them now to "normal" instructions, since all the
1796 // restrictions are already satisfied.
1797 case ARM::MULv5:
1798 EmitPatchedInstruction(MI, ARM::MUL);
1799 return;
1800 case ARM::MLAv5:
1801 EmitPatchedInstruction(MI, ARM::MLA);
1802 return;
1803 case ARM::SMULLv5:
1804 EmitPatchedInstruction(MI, ARM::SMULL);
1805 return;
1806 case ARM::UMULLv5:
1807 EmitPatchedInstruction(MI, ARM::UMULL);
1808 return;
1809 case ARM::SMLALv5:
1810 EmitPatchedInstruction(MI, ARM::SMLAL);
1811 return;
1812 case ARM::UMLALv5:
1813 EmitPatchedInstruction(MI, ARM::UMLAL);
1814 return;
1815 case ARM::UMAALv5:
1816 EmitPatchedInstruction(MI, ARM::UMAAL);
1817 return;
Chris Lattner97f06932009-10-19 20:20:46 +00001818 }
Jim Grosbachb0739b72010-09-02 01:02:06 +00001819
Chris Lattner97f06932009-10-19 20:20:46 +00001820 MCInst TmpInst;
Chris Lattner30e2cc22010-11-14 21:00:02 +00001821 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001822
1823 // Emit unwinding stuff for frame-related instructions
1824 if (EnableARMEHABI && MI->getFlag(MachineInstr::FrameSetup))
1825 EmitUnwindingInstruction(MI);
1826
Chris Lattner850d2e22010-02-03 01:16:28 +00001827 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner97f06932009-10-19 20:20:46 +00001828}
Daniel Dunbar2685a292009-10-20 05:15:36 +00001829
1830//===----------------------------------------------------------------------===//
1831// Target Registry Stuff
1832//===----------------------------------------------------------------------===//
1833
1834static MCInstPrinter *createARMMCInstPrinter(const Target &T,
Bill Wendlinga5c177e2011-03-21 04:13:46 +00001835 TargetMachine &TM,
Daniel Dunbar2685a292009-10-20 05:15:36 +00001836 unsigned SyntaxVariant,
Chris Lattnerd3740872010-04-04 05:04:31 +00001837 const MCAsmInfo &MAI) {
Daniel Dunbar2685a292009-10-20 05:15:36 +00001838 if (SyntaxVariant == 0)
Bill Wendlinga5c177e2011-03-21 04:13:46 +00001839 return new ARMInstPrinter(TM, MAI);
Daniel Dunbar2685a292009-10-20 05:15:36 +00001840 return 0;
1841}
1842
1843// Force static initialization.
1844extern "C" void LLVMInitializeARMAsmPrinter() {
1845 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMTarget);
1846 RegisterAsmPrinter<ARMAsmPrinter> Y(TheThumbTarget);
1847
1848 TargetRegistry::RegisterMCInstPrinter(TheARMTarget, createARMMCInstPrinter);
1849 TargetRegistry::RegisterMCInstPrinter(TheThumbTarget, createARMMCInstPrinter);
1850}
1851