blob: 0daf4df318b01ce35b49007ec084425dd7a66bff [file] [log] [blame]
Eric Christopherab695882010-07-21 22:26:11 +00001//===-- ARMFastISel.cpp - ARM FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the ARM-specific support for the FastISel class. Some
11// of the target-specific code is generated by tablegen in the file
12// ARMGenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "ARM.h"
Eric Christopher456144e2010-08-19 00:37:05 +000017#include "ARMBaseInstrInfo.h"
Eric Christopherd10cd7b2010-09-10 23:18:12 +000018#include "ARMCallingConv.h"
Eric Christopherab695882010-07-21 22:26:11 +000019#include "ARMRegisterInfo.h"
20#include "ARMTargetMachine.h"
21#include "ARMSubtarget.h"
Eric Christopherc9932f62010-10-01 23:24:42 +000022#include "ARMConstantPoolValue.h"
Eric Christopherab695882010-07-21 22:26:11 +000023#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/GlobalVariable.h"
26#include "llvm/Instructions.h"
27#include "llvm/IntrinsicInst.h"
Eric Christopherbb3e5da2010-09-14 23:03:37 +000028#include "llvm/Module.h"
Eric Christopherab695882010-07-21 22:26:11 +000029#include "llvm/CodeGen/Analysis.h"
30#include "llvm/CodeGen/FastISel.h"
31#include "llvm/CodeGen/FunctionLoweringInfo.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000032#include "llvm/CodeGen/MachineInstrBuilder.h"
33#include "llvm/CodeGen/MachineModuleInfo.h"
Eric Christopherab695882010-07-21 22:26:11 +000034#include "llvm/CodeGen/MachineConstantPool.h"
35#include "llvm/CodeGen/MachineFrameInfo.h"
36#include "llvm/CodeGen/MachineRegisterInfo.h"
37#include "llvm/Support/CallSite.h"
Eric Christopher038fea52010-08-17 00:46:57 +000038#include "llvm/Support/CommandLine.h"
Eric Christopherab695882010-07-21 22:26:11 +000039#include "llvm/Support/ErrorHandling.h"
40#include "llvm/Support/GetElementPtrTypeIterator.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000041#include "llvm/Target/TargetData.h"
42#include "llvm/Target/TargetInstrInfo.h"
43#include "llvm/Target/TargetLowering.h"
44#include "llvm/Target/TargetMachine.h"
Eric Christopherab695882010-07-21 22:26:11 +000045#include "llvm/Target/TargetOptions.h"
46using namespace llvm;
47
Eric Christopher038fea52010-08-17 00:46:57 +000048static cl::opt<bool>
49EnableARMFastISel("arm-fast-isel",
50 cl::desc("Turn on experimental ARM fast-isel support"),
51 cl::init(false), cl::Hidden);
52
Eric Christopherab695882010-07-21 22:26:11 +000053namespace {
54
55class ARMFastISel : public FastISel {
56
57 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
58 /// make the right decision when generating code for different targets.
59 const ARMSubtarget *Subtarget;
Eric Christopher0fe7d542010-08-17 01:25:29 +000060 const TargetMachine &TM;
61 const TargetInstrInfo &TII;
62 const TargetLowering &TLI;
Eric Christopherc9932f62010-10-01 23:24:42 +000063 ARMFunctionInfo *AFI;
Eric Christopherab695882010-07-21 22:26:11 +000064
Eric Christopher8cf6c602010-09-29 22:24:45 +000065 // Convenience variables to avoid some queries.
Eric Christophereaa204b2010-09-02 01:39:14 +000066 bool isThumb;
Eric Christopher8cf6c602010-09-29 22:24:45 +000067 LLVMContext *Context;
Eric Christophereaa204b2010-09-02 01:39:14 +000068
Eric Christopherab695882010-07-21 22:26:11 +000069 public:
Eric Christopherac1a19e2010-09-09 01:06:51 +000070 explicit ARMFastISel(FunctionLoweringInfo &funcInfo)
Eric Christopher0fe7d542010-08-17 01:25:29 +000071 : FastISel(funcInfo),
72 TM(funcInfo.MF->getTarget()),
73 TII(*TM.getInstrInfo()),
74 TLI(*TM.getTargetLowering()) {
Eric Christopherab695882010-07-21 22:26:11 +000075 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Eric Christopher7fe55b72010-08-23 22:32:45 +000076 AFI = funcInfo.MF->getInfo<ARMFunctionInfo>();
Eric Christophereaa204b2010-09-02 01:39:14 +000077 isThumb = AFI->isThumbFunction();
Eric Christopher8cf6c602010-09-29 22:24:45 +000078 Context = &funcInfo.Fn->getContext();
Eric Christopherab695882010-07-21 22:26:11 +000079 }
80
Eric Christophercb592292010-08-20 00:20:31 +000081 // Code from FastISel.cpp.
Eric Christopher0fe7d542010-08-17 01:25:29 +000082 virtual unsigned FastEmitInst_(unsigned MachineInstOpcode,
83 const TargetRegisterClass *RC);
84 virtual unsigned FastEmitInst_r(unsigned MachineInstOpcode,
85 const TargetRegisterClass *RC,
86 unsigned Op0, bool Op0IsKill);
87 virtual unsigned FastEmitInst_rr(unsigned MachineInstOpcode,
88 const TargetRegisterClass *RC,
89 unsigned Op0, bool Op0IsKill,
90 unsigned Op1, bool Op1IsKill);
91 virtual unsigned FastEmitInst_ri(unsigned MachineInstOpcode,
92 const TargetRegisterClass *RC,
93 unsigned Op0, bool Op0IsKill,
94 uint64_t Imm);
95 virtual unsigned FastEmitInst_rf(unsigned MachineInstOpcode,
96 const TargetRegisterClass *RC,
97 unsigned Op0, bool Op0IsKill,
98 const ConstantFP *FPImm);
99 virtual unsigned FastEmitInst_i(unsigned MachineInstOpcode,
100 const TargetRegisterClass *RC,
101 uint64_t Imm);
102 virtual unsigned FastEmitInst_rri(unsigned MachineInstOpcode,
103 const TargetRegisterClass *RC,
104 unsigned Op0, bool Op0IsKill,
105 unsigned Op1, bool Op1IsKill,
106 uint64_t Imm);
107 virtual unsigned FastEmitInst_extractsubreg(MVT RetVT,
108 unsigned Op0, bool Op0IsKill,
109 uint32_t Idx);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000110
Eric Christophercb592292010-08-20 00:20:31 +0000111 // Backend specific FastISel code.
Eric Christopherab695882010-07-21 22:26:11 +0000112 virtual bool TargetSelectInstruction(const Instruction *I);
Eric Christopher1b61ef42010-09-02 01:48:11 +0000113 virtual unsigned TargetMaterializeConstant(const Constant *C);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000114 virtual unsigned TargetMaterializeAlloca(const AllocaInst *AI);
Eric Christopherab695882010-07-21 22:26:11 +0000115
116 #include "ARMGenFastISel.inc"
Eric Christopherac1a19e2010-09-09 01:06:51 +0000117
Eric Christopher83007122010-08-23 21:44:12 +0000118 // Instruction selection routines.
Eric Christopher44bff902010-09-10 23:10:30 +0000119 private:
Eric Christopher43b62be2010-09-27 06:02:23 +0000120 virtual bool SelectLoad(const Instruction *I);
121 virtual bool SelectStore(const Instruction *I);
122 virtual bool SelectBranch(const Instruction *I);
123 virtual bool SelectCmp(const Instruction *I);
124 virtual bool SelectFPExt(const Instruction *I);
125 virtual bool SelectFPTrunc(const Instruction *I);
126 virtual bool SelectBinaryOp(const Instruction *I, unsigned ISDOpcode);
127 virtual bool SelectSIToFP(const Instruction *I);
128 virtual bool SelectFPToSI(const Instruction *I);
129 virtual bool SelectSDiv(const Instruction *I);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000130 virtual bool SelectCall(const Instruction *I);
Eric Christopherab695882010-07-21 22:26:11 +0000131
Eric Christopher83007122010-08-23 21:44:12 +0000132 // Utility routines.
Eric Christopher456144e2010-08-19 00:37:05 +0000133 private:
Eric Christopherb1cc8482010-08-25 07:23:49 +0000134 bool isTypeLegal(const Type *Ty, EVT &VT);
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000135 bool isLoadTypeLegal(const Type *Ty, EVT &VT);
Eric Christopherb1cc8482010-08-25 07:23:49 +0000136 bool ARMEmitLoad(EVT VT, unsigned &ResultReg, unsigned Reg, int Offset);
Eric Christopher318b6ee2010-09-02 00:53:56 +0000137 bool ARMEmitStore(EVT VT, unsigned SrcReg, unsigned Reg, int Offset);
Eric Christopher30b66332010-09-08 21:49:50 +0000138 bool ARMLoadAlloca(const Instruction *I, EVT VT);
139 bool ARMStoreAlloca(const Instruction *I, unsigned SrcReg, EVT VT);
Eric Christophercb0b04b2010-08-24 00:07:24 +0000140 bool ARMComputeRegOffset(const Value *Obj, unsigned &Reg, int &Offset);
Eric Christopher9ed58df2010-09-09 00:19:41 +0000141 unsigned ARMMaterializeFP(const ConstantFP *CFP, EVT VT);
Eric Christopher744c7c82010-09-28 22:47:54 +0000142 unsigned ARMMaterializeInt(const Constant *C, EVT VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000143 unsigned ARMMaterializeGV(const GlobalValue *GV, EVT VT);
Eric Christopheraa3ace12010-09-09 20:49:25 +0000144 unsigned ARMMoveToFPReg(EVT VT, unsigned SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000145 unsigned ARMMoveToIntReg(EVT VT, unsigned SrcReg);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000146
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000147 // Call handling routines.
148 private:
149 CCAssignFn *CCAssignFnForCall(CallingConv::ID CC, bool Return);
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000150 bool ProcessCallArgs(SmallVectorImpl<Value*> &Args,
151 SmallVectorImpl<unsigned> &ArgRegs,
152 SmallVectorImpl<EVT> &ArgVTs,
153 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
154 SmallVectorImpl<unsigned> &RegArgs,
155 CallingConv::ID CC,
156 unsigned &NumBytes);
157 bool FinishCall(EVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
158 const Instruction *I, CallingConv::ID CC,
159 unsigned &NumBytes);
Eric Christopher7ed8ec92010-09-28 01:21:42 +0000160 bool ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call);
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000161
162 // OptionalDef handling routines.
163 private:
Eric Christopher456144e2010-08-19 00:37:05 +0000164 bool DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR);
165 const MachineInstrBuilder &AddOptionalDefs(const MachineInstrBuilder &MIB);
166};
Eric Christopherab695882010-07-21 22:26:11 +0000167
168} // end anonymous namespace
169
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000170#include "ARMGenCallingConv.inc"
Eric Christopherab695882010-07-21 22:26:11 +0000171
Eric Christopher456144e2010-08-19 00:37:05 +0000172// DefinesOptionalPredicate - This is different from DefinesPredicate in that
173// we don't care about implicit defs here, just places we'll need to add a
174// default CCReg argument. Sets CPSR if we're setting CPSR instead of CCR.
175bool ARMFastISel::DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR) {
176 const TargetInstrDesc &TID = MI->getDesc();
177 if (!TID.hasOptionalDef())
178 return false;
179
180 // Look to see if our OptionalDef is defining CPSR or CCR.
181 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
182 const MachineOperand &MO = MI->getOperand(i);
Eric Christopherf762fbe2010-08-20 00:36:24 +0000183 if (!MO.isReg() || !MO.isDef()) continue;
184 if (MO.getReg() == ARM::CPSR)
Eric Christopher456144e2010-08-19 00:37:05 +0000185 *CPSR = true;
186 }
187 return true;
188}
189
190// If the machine is predicable go ahead and add the predicate operands, if
191// it needs default CC operands add those.
192const MachineInstrBuilder &
193ARMFastISel::AddOptionalDefs(const MachineInstrBuilder &MIB) {
194 MachineInstr *MI = &*MIB;
195
196 // Do we use a predicate?
197 if (TII.isPredicable(MI))
198 AddDefaultPred(MIB);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000199
Eric Christopher456144e2010-08-19 00:37:05 +0000200 // Do we optionally set a predicate? Preds is size > 0 iff the predicate
201 // defines CPSR. All other OptionalDefines in ARM are the CCR register.
Eric Christopher979e0a12010-08-19 15:35:27 +0000202 bool CPSR = false;
Eric Christopher456144e2010-08-19 00:37:05 +0000203 if (DefinesOptionalPredicate(MI, &CPSR)) {
204 if (CPSR)
205 AddDefaultT1CC(MIB);
206 else
207 AddDefaultCC(MIB);
208 }
209 return MIB;
210}
211
Eric Christopher0fe7d542010-08-17 01:25:29 +0000212unsigned ARMFastISel::FastEmitInst_(unsigned MachineInstOpcode,
213 const TargetRegisterClass* RC) {
214 unsigned ResultReg = createResultReg(RC);
215 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
216
Eric Christopher456144e2010-08-19 00:37:05 +0000217 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000218 return ResultReg;
219}
220
221unsigned ARMFastISel::FastEmitInst_r(unsigned MachineInstOpcode,
222 const TargetRegisterClass *RC,
223 unsigned Op0, bool Op0IsKill) {
224 unsigned ResultReg = createResultReg(RC);
225 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
226
227 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000228 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000229 .addReg(Op0, Op0IsKill * RegState::Kill));
230 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000231 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000232 .addReg(Op0, Op0IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000233 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000234 TII.get(TargetOpcode::COPY), ResultReg)
235 .addReg(II.ImplicitDefs[0]));
236 }
237 return ResultReg;
238}
239
240unsigned ARMFastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
241 const TargetRegisterClass *RC,
242 unsigned Op0, bool Op0IsKill,
243 unsigned Op1, bool Op1IsKill) {
244 unsigned ResultReg = createResultReg(RC);
245 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
246
247 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000248 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000249 .addReg(Op0, Op0IsKill * RegState::Kill)
250 .addReg(Op1, Op1IsKill * RegState::Kill));
251 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000252 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000253 .addReg(Op0, Op0IsKill * RegState::Kill)
254 .addReg(Op1, Op1IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000255 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000256 TII.get(TargetOpcode::COPY), ResultReg)
257 .addReg(II.ImplicitDefs[0]));
258 }
259 return ResultReg;
260}
261
262unsigned ARMFastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
263 const TargetRegisterClass *RC,
264 unsigned Op0, bool Op0IsKill,
265 uint64_t Imm) {
266 unsigned ResultReg = createResultReg(RC);
267 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
268
269 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000270 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000271 .addReg(Op0, Op0IsKill * RegState::Kill)
272 .addImm(Imm));
273 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000274 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000275 .addReg(Op0, Op0IsKill * RegState::Kill)
276 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000277 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000278 TII.get(TargetOpcode::COPY), ResultReg)
279 .addReg(II.ImplicitDefs[0]));
280 }
281 return ResultReg;
282}
283
284unsigned ARMFastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
285 const TargetRegisterClass *RC,
286 unsigned Op0, bool Op0IsKill,
287 const ConstantFP *FPImm) {
288 unsigned ResultReg = createResultReg(RC);
289 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
290
291 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000292 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000293 .addReg(Op0, Op0IsKill * RegState::Kill)
294 .addFPImm(FPImm));
295 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000296 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000297 .addReg(Op0, Op0IsKill * RegState::Kill)
298 .addFPImm(FPImm));
Eric Christopher456144e2010-08-19 00:37:05 +0000299 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000300 TII.get(TargetOpcode::COPY), ResultReg)
301 .addReg(II.ImplicitDefs[0]));
302 }
303 return ResultReg;
304}
305
306unsigned ARMFastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
307 const TargetRegisterClass *RC,
308 unsigned Op0, bool Op0IsKill,
309 unsigned Op1, bool Op1IsKill,
310 uint64_t Imm) {
311 unsigned ResultReg = createResultReg(RC);
312 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
313
314 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000315 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000316 .addReg(Op0, Op0IsKill * RegState::Kill)
317 .addReg(Op1, Op1IsKill * RegState::Kill)
318 .addImm(Imm));
319 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000320 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000321 .addReg(Op0, Op0IsKill * RegState::Kill)
322 .addReg(Op1, Op1IsKill * RegState::Kill)
323 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000324 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000325 TII.get(TargetOpcode::COPY), ResultReg)
326 .addReg(II.ImplicitDefs[0]));
327 }
328 return ResultReg;
329}
330
331unsigned ARMFastISel::FastEmitInst_i(unsigned MachineInstOpcode,
332 const TargetRegisterClass *RC,
333 uint64_t Imm) {
334 unsigned ResultReg = createResultReg(RC);
335 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000336
Eric Christopher0fe7d542010-08-17 01:25:29 +0000337 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000338 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000339 .addImm(Imm));
340 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000341 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000342 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000343 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000344 TII.get(TargetOpcode::COPY), ResultReg)
345 .addReg(II.ImplicitDefs[0]));
346 }
347 return ResultReg;
348}
349
350unsigned ARMFastISel::FastEmitInst_extractsubreg(MVT RetVT,
351 unsigned Op0, bool Op0IsKill,
352 uint32_t Idx) {
353 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
354 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
355 "Cannot yet extract from physregs");
Eric Christopher456144e2010-08-19 00:37:05 +0000356 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000357 DL, TII.get(TargetOpcode::COPY), ResultReg)
358 .addReg(Op0, getKillRegState(Op0IsKill), Idx));
359 return ResultReg;
360}
361
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000362// TODO: Don't worry about 64-bit now, but when this is fixed remove the
363// checks from the various callers.
Eric Christopheraa3ace12010-09-09 20:49:25 +0000364unsigned ARMFastISel::ARMMoveToFPReg(EVT VT, unsigned SrcReg) {
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000365 if (VT.getSimpleVT().SimpleTy == MVT::f64) return 0;
366
367 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
368 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
369 TII.get(ARM::VMOVRS), MoveReg)
370 .addReg(SrcReg));
371 return MoveReg;
372}
373
374unsigned ARMFastISel::ARMMoveToIntReg(EVT VT, unsigned SrcReg) {
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000375 if (VT.getSimpleVT().SimpleTy == MVT::i64) return 0;
376
Eric Christopheraa3ace12010-09-09 20:49:25 +0000377 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
378 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000379 TII.get(ARM::VMOVSR), MoveReg)
Eric Christopheraa3ace12010-09-09 20:49:25 +0000380 .addReg(SrcReg));
381 return MoveReg;
382}
383
Eric Christopher9ed58df2010-09-09 00:19:41 +0000384// For double width floating point we need to materialize two constants
385// (the high and the low) into integer registers then use a move to get
386// the combined constant into an FP reg.
387unsigned ARMFastISel::ARMMaterializeFP(const ConstantFP *CFP, EVT VT) {
388 const APFloat Val = CFP->getValueAPF();
389 bool is64bit = VT.getSimpleVT().SimpleTy == MVT::f64;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000390
Eric Christopher9ed58df2010-09-09 00:19:41 +0000391 // This checks to see if we can use VFP3 instructions to materialize
392 // a constant, otherwise we have to go through the constant pool.
393 if (TLI.isFPImmLegal(Val, VT)) {
394 unsigned Opc = is64bit ? ARM::FCONSTD : ARM::FCONSTS;
395 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
396 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
397 DestReg)
398 .addFPImm(CFP));
399 return DestReg;
400 }
Eric Christopher238bb162010-09-09 23:50:00 +0000401
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000402 // Require VFP2 for loading fp constants.
Eric Christopher238bb162010-09-09 23:50:00 +0000403 if (!Subtarget->hasVFP2()) return false;
404
405 // MachineConstantPool wants an explicit alignment.
406 unsigned Align = TD.getPrefTypeAlignment(CFP->getType());
407 if (Align == 0) {
408 // TODO: Figure out if this is correct.
409 Align = TD.getTypeAllocSize(CFP->getType());
410 }
411 unsigned Idx = MCP.getConstantPoolIndex(cast<Constant>(CFP), Align);
412 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
413 unsigned Opc = is64bit ? ARM::VLDRD : ARM::VLDRS;
414
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000415 // The extra reg is for addrmode5.
Eric Christopherf5732c42010-09-28 00:35:09 +0000416 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
417 DestReg)
418 .addConstantPoolIndex(Idx)
Eric Christopher238bb162010-09-09 23:50:00 +0000419 .addReg(0));
420 return DestReg;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000421}
422
Eric Christopher744c7c82010-09-28 22:47:54 +0000423unsigned ARMFastISel::ARMMaterializeInt(const Constant *C, EVT VT) {
424
425 // For now 32-bit only.
426 if (VT.getSimpleVT().SimpleTy != MVT::i32) return false;
427
Eric Christopher56d2b722010-09-02 23:43:26 +0000428 // MachineConstantPool wants an explicit alignment.
429 unsigned Align = TD.getPrefTypeAlignment(C->getType());
430 if (Align == 0) {
431 // TODO: Figure out if this is correct.
432 Align = TD.getTypeAllocSize(C->getType());
433 }
434 unsigned Idx = MCP.getConstantPoolIndex(C, Align);
Eric Christopher744c7c82010-09-28 22:47:54 +0000435 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000436
Eric Christopher56d2b722010-09-02 23:43:26 +0000437 if (isThumb)
438 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000439 TII.get(ARM::t2LDRpci), DestReg)
440 .addConstantPoolIndex(Idx));
Eric Christopher56d2b722010-09-02 23:43:26 +0000441 else
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000442 // The extra reg and immediate are for addrmode2.
Eric Christopher56d2b722010-09-02 23:43:26 +0000443 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000444 TII.get(ARM::LDRcp), DestReg)
445 .addConstantPoolIndex(Idx)
Eric Christopher56d2b722010-09-02 23:43:26 +0000446 .addReg(0).addImm(0));
Eric Christopherac1a19e2010-09-09 01:06:51 +0000447
Eric Christopher56d2b722010-09-02 23:43:26 +0000448 return DestReg;
Eric Christopher1b61ef42010-09-02 01:48:11 +0000449}
450
Eric Christopherc9932f62010-10-01 23:24:42 +0000451unsigned ARMFastISel::ARMMaterializeGV(const GlobalValue *GV, EVT VT) {
Eric Christopher890dbbe2010-10-02 00:32:44 +0000452 // For now 32-bit only.
453 if (VT.getSimpleVT().SimpleTy != MVT::i32) return 0;
454
455 Reloc::Model RelocM = TM.getRelocationModel();
456
457 // TODO: No external globals for now.
458 if (Subtarget->GVIsIndirectSymbol(GV, RelocM)) return 0;
459
460 // TODO: Need more magic for ARM PIC.
461 if (!isThumb && (RelocM == Reloc::PIC_)) return 0;
462
463 // MachineConstantPool wants an explicit alignment.
464 unsigned Align = TD.getPrefTypeAlignment(GV->getType());
465 if (Align == 0) {
466 // TODO: Figure out if this is correct.
467 Align = TD.getTypeAllocSize(GV->getType());
468 }
469
470 // Grab index.
471 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb() ? 4 : 8);
472 unsigned Id = AFI->createConstPoolEntryUId();
473 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, Id,
474 ARMCP::CPValue, PCAdj);
475 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
476
477 // Load value.
478 MachineInstrBuilder MIB;
479 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
480 if (isThumb) {
481 unsigned Opc = (RelocM != Reloc::PIC_) ? ARM::t2LDRpci : ARM::t2LDRpci_pic;
482 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), DestReg)
483 .addConstantPoolIndex(Idx);
484 if (RelocM == Reloc::PIC_)
485 MIB.addImm(Id);
486 } else {
487 // The extra reg and immediate are for addrmode2.
488 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRcp),
489 DestReg)
490 .addConstantPoolIndex(Idx)
491 .addReg(0).addImm(0);
492 }
493 AddOptionalDefs(MIB);
494 return DestReg;
Eric Christopherc9932f62010-10-01 23:24:42 +0000495}
496
Eric Christopher9ed58df2010-09-09 00:19:41 +0000497unsigned ARMFastISel::TargetMaterializeConstant(const Constant *C) {
498 EVT VT = TLI.getValueType(C->getType(), true);
499
500 // Only handle simple types.
501 if (!VT.isSimple()) return 0;
502
503 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
504 return ARMMaterializeFP(CFP, VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000505 else if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
506 return ARMMaterializeGV(GV, VT);
507 else if (isa<ConstantInt>(C))
508 return ARMMaterializeInt(C, VT);
509
510 return 0;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000511}
512
Eric Christopherf9764fa2010-09-30 20:49:44 +0000513unsigned ARMFastISel::TargetMaterializeAlloca(const AllocaInst *AI) {
514 // Don't handle dynamic allocas.
515 if (!FuncInfo.StaticAllocaMap.count(AI)) return 0;
516
517 EVT VT;
518 if (!isTypeLegal(AI->getType(), VT)) return false;
519
520 DenseMap<const AllocaInst*, int>::iterator SI =
521 FuncInfo.StaticAllocaMap.find(AI);
522
523 // This will get lowered later into the correct offsets and registers
524 // via rewriteXFrameIndex.
525 if (SI != FuncInfo.StaticAllocaMap.end()) {
526 TargetRegisterClass* RC = TLI.getRegClassFor(VT);
527 unsigned ResultReg = createResultReg(RC);
528 unsigned Opc = isThumb ? ARM::t2ADDri : ARM::ADDri;
529 AddOptionalDefs(BuildMI(*FuncInfo.MBB, *FuncInfo.InsertPt, DL,
530 TII.get(Opc), ResultReg)
531 .addFrameIndex(SI->second)
532 .addImm(0));
533 return ResultReg;
534 }
535
536 return 0;
537}
538
Eric Christopherb1cc8482010-08-25 07:23:49 +0000539bool ARMFastISel::isTypeLegal(const Type *Ty, EVT &VT) {
540 VT = TLI.getValueType(Ty, true);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000541
Eric Christopherb1cc8482010-08-25 07:23:49 +0000542 // Only handle simple types.
543 if (VT == MVT::Other || !VT.isSimple()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000544
Eric Christopherdc908042010-08-31 01:28:42 +0000545 // Handle all legal types, i.e. a register that will directly hold this
546 // value.
547 return TLI.isTypeLegal(VT);
Eric Christopherb1cc8482010-08-25 07:23:49 +0000548}
549
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000550bool ARMFastISel::isLoadTypeLegal(const Type *Ty, EVT &VT) {
551 if (isTypeLegal(Ty, VT)) return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000552
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000553 // If this is a type than can be sign or zero-extended to a basic operation
554 // go ahead and accept it now.
555 if (VT == MVT::i8 || VT == MVT::i16)
556 return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000557
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000558 return false;
559}
560
Eric Christophercb0b04b2010-08-24 00:07:24 +0000561// Computes the Reg+Offset to get to an object.
562bool ARMFastISel::ARMComputeRegOffset(const Value *Obj, unsigned &Reg,
Eric Christopher83007122010-08-23 21:44:12 +0000563 int &Offset) {
564 // Some boilerplate from the X86 FastISel.
565 const User *U = NULL;
Eric Christopher83007122010-08-23 21:44:12 +0000566 unsigned Opcode = Instruction::UserOp1;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000567 if (const Instruction *I = dyn_cast<Instruction>(Obj)) {
Eric Christopher83007122010-08-23 21:44:12 +0000568 // Don't walk into other basic blocks; it's possible we haven't
569 // visited them yet, so the instructions may not yet be assigned
570 // virtual registers.
571 if (FuncInfo.MBBMap[I->getParent()] != FuncInfo.MBB)
572 return false;
Eric Christopher83007122010-08-23 21:44:12 +0000573 Opcode = I->getOpcode();
574 U = I;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000575 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(Obj)) {
Eric Christopher83007122010-08-23 21:44:12 +0000576 Opcode = C->getOpcode();
577 U = C;
578 }
579
Eric Christophercb0b04b2010-08-24 00:07:24 +0000580 if (const PointerType *Ty = dyn_cast<PointerType>(Obj->getType()))
Eric Christopher83007122010-08-23 21:44:12 +0000581 if (Ty->getAddressSpace() > 255)
582 // Fast instruction selection doesn't support the special
583 // address spaces.
584 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000585
Eric Christopher83007122010-08-23 21:44:12 +0000586 switch (Opcode) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000587 default:
Eric Christopher83007122010-08-23 21:44:12 +0000588 break;
589 case Instruction::Alloca: {
Eric Christopherf06f3092010-08-24 00:50:47 +0000590 assert(false && "Alloca should have been handled earlier!");
591 return false;
Eric Christopher83007122010-08-23 21:44:12 +0000592 }
593 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000594
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000595 // FIXME: Handle global variables.
Eric Christophercb0b04b2010-08-24 00:07:24 +0000596 if (const GlobalValue *GV = dyn_cast<GlobalValue>(Obj)) {
Eric Christopherf06f3092010-08-24 00:50:47 +0000597 (void)GV;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000598 return false;
599 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000600
Eric Christophercb0b04b2010-08-24 00:07:24 +0000601 // Try to get this in a register if nothing else has worked.
602 Reg = getRegForValue(Obj);
Eric Christopher318b6ee2010-09-02 00:53:56 +0000603 if (Reg == 0) return false;
604
605 // Since the offset may be too large for the load instruction
606 // get the reg+offset into a register.
607 // TODO: Verify the additions work, otherwise we'll need to add the
608 // offset instead of 0 to the instructions and do all sorts of operand
609 // munging.
610 // TODO: Optimize this somewhat.
611 if (Offset != 0) {
612 ARMCC::CondCodes Pred = ARMCC::AL;
613 unsigned PredReg = 0;
614
Eric Christophereaa204b2010-09-02 01:39:14 +0000615 if (!isThumb)
Eric Christopher318b6ee2010-09-02 00:53:56 +0000616 emitARMRegPlusImmediate(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
617 Reg, Reg, Offset, Pred, PredReg,
618 static_cast<const ARMBaseInstrInfo&>(TII));
619 else {
620 assert(AFI->isThumb2Function());
621 emitT2RegPlusImmediate(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
622 Reg, Reg, Offset, Pred, PredReg,
623 static_cast<const ARMBaseInstrInfo&>(TII));
624 }
625 }
Eric Christopher318b6ee2010-09-02 00:53:56 +0000626 return true;
Eric Christopher83007122010-08-23 21:44:12 +0000627}
628
Eric Christopher30b66332010-09-08 21:49:50 +0000629bool ARMFastISel::ARMLoadAlloca(const Instruction *I, EVT VT) {
Eric Christopherf06f3092010-08-24 00:50:47 +0000630 Value *Op0 = I->getOperand(0);
631
Eric Christopherdf1f5a92010-10-07 21:40:18 +0000632 // Promote load/store types.
633 if (VT == MVT::i8 || VT == MVT::i16) VT = MVT::i32;
634
Eric Christopherf06f3092010-08-24 00:50:47 +0000635 // Verify it's an alloca.
Eric Christophere24d66f2010-08-24 22:07:27 +0000636 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Op0)) {
637 DenseMap<const AllocaInst*, int>::iterator SI =
638 FuncInfo.StaticAllocaMap.find(AI);
Eric Christopherf06f3092010-08-24 00:50:47 +0000639
Eric Christophere24d66f2010-08-24 22:07:27 +0000640 if (SI != FuncInfo.StaticAllocaMap.end()) {
Eric Christopher30b66332010-09-08 21:49:50 +0000641 TargetRegisterClass* RC = TLI.getRegClassFor(VT);
Eric Christopherb1cc8482010-08-25 07:23:49 +0000642 unsigned ResultReg = createResultReg(RC);
Eric Christophere24d66f2010-08-24 22:07:27 +0000643 TII.loadRegFromStackSlot(*FuncInfo.MBB, *FuncInfo.InsertPt,
Eric Christopherb1cc8482010-08-25 07:23:49 +0000644 ResultReg, SI->second, RC,
Eric Christophere24d66f2010-08-24 22:07:27 +0000645 TM.getRegisterInfo());
646 UpdateValueMap(I, ResultReg);
647 return true;
648 }
Eric Christopherf06f3092010-08-24 00:50:47 +0000649 }
Eric Christopherf06f3092010-08-24 00:50:47 +0000650 return false;
651}
652
Eric Christopherb1cc8482010-08-25 07:23:49 +0000653bool ARMFastISel::ARMEmitLoad(EVT VT, unsigned &ResultReg,
654 unsigned Reg, int Offset) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000655
Eric Christopherb1cc8482010-08-25 07:23:49 +0000656 assert(VT.isSimple() && "Non-simple types are invalid here!");
Eric Christopherdc908042010-08-31 01:28:42 +0000657 unsigned Opc;
Eric Christopheree56ea62010-10-07 05:50:44 +0000658 TargetRegisterClass *RC;
Eric Christopher6dab1372010-09-18 01:59:37 +0000659 bool isFloat = false;
Eric Christopherb1cc8482010-08-25 07:23:49 +0000660 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000661 default:
Eric Christopher98de5b42010-09-29 00:49:09 +0000662 // This is mostly going to be Neon/vector support.
Eric Christopher548d1bb2010-08-30 23:48:26 +0000663 return false;
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000664 case MVT::i16:
Eric Christopher7a56f332010-10-08 01:13:17 +0000665 Opc = isThumb ? ARM::t2LDRHi8 : ARM::LDRH;
666 RC = ARM::GPRRegisterClass;
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000667 VT = MVT::i32;
668 break;
669 case MVT::i8:
Eric Christopher7a56f332010-10-08 01:13:17 +0000670 Opc = isThumb ? ARM::t2LDRBi8 : ARM::LDRB;
671 RC = ARM::GPRRegisterClass;
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000672 VT = MVT::i32;
673 break;
Eric Christopherdc908042010-08-31 01:28:42 +0000674 case MVT::i32:
Eric Christopher7a56f332010-10-08 01:13:17 +0000675 Opc = isThumb ? ARM::t2LDRi8 : ARM::LDR;
676 RC = ARM::GPRRegisterClass;
Eric Christopherdc908042010-08-31 01:28:42 +0000677 break;
Eric Christopher6dab1372010-09-18 01:59:37 +0000678 case MVT::f32:
679 Opc = ARM::VLDRS;
Eric Christopheree56ea62010-10-07 05:50:44 +0000680 RC = TLI.getRegClassFor(VT);
Eric Christopher6dab1372010-09-18 01:59:37 +0000681 isFloat = true;
682 break;
683 case MVT::f64:
684 Opc = ARM::VLDRD;
Eric Christopheree56ea62010-10-07 05:50:44 +0000685 RC = TLI.getRegClassFor(VT);
Eric Christopher6dab1372010-09-18 01:59:37 +0000686 isFloat = true;
687 break;
Eric Christopherb1cc8482010-08-25 07:23:49 +0000688 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000689
Eric Christopheree56ea62010-10-07 05:50:44 +0000690 ResultReg = createResultReg(RC);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000691
Eric Christopher7a56f332010-10-08 01:13:17 +0000692 // For now with the additions above the offset should be zero - thus we
693 // can always fit into an i8.
694 assert(Offset == 0 && "Offset not zero!");
695
696 // The thumb and floating point instructions both take 2 operands, ARM takes
697 // another register.
698 if (isFloat || isThumb)
Eric Christopher6dab1372010-09-18 01:59:37 +0000699 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
700 TII.get(Opc), ResultReg)
701 .addReg(Reg).addImm(Offset));
Eric Christopherdc908042010-08-31 01:28:42 +0000702 else
703 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
704 TII.get(Opc), ResultReg)
705 .addReg(Reg).addReg(0).addImm(Offset));
Eric Christopherdc908042010-08-31 01:28:42 +0000706 return true;
Eric Christopherb1cc8482010-08-25 07:23:49 +0000707}
708
Eric Christopher43b62be2010-09-27 06:02:23 +0000709bool ARMFastISel::SelectLoad(const Instruction *I) {
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000710 // Verify we have a legal type before going any further.
711 EVT VT;
712 if (!isLoadTypeLegal(I->getType(), VT))
713 return false;
714
715 // If we're an alloca we know we have a frame index and can emit the load
716 // directly in short order.
717 if (ARMLoadAlloca(I, VT))
718 return true;
719
720 // Our register and offset with innocuous defaults.
721 unsigned Reg = 0;
722 int Offset = 0;
723
724 // See if we can handle this as Reg + Offset
725 if (!ARMComputeRegOffset(I->getOperand(0), Reg, Offset))
726 return false;
727
728 unsigned ResultReg;
729 if (!ARMEmitLoad(VT, ResultReg, Reg, Offset /* 0 */)) return false;
730
731 UpdateValueMap(I, ResultReg);
732 return true;
733}
734
Eric Christopher30b66332010-09-08 21:49:50 +0000735bool ARMFastISel::ARMStoreAlloca(const Instruction *I, unsigned SrcReg, EVT VT){
Eric Christopher543cf052010-09-01 22:16:27 +0000736 Value *Op1 = I->getOperand(1);
737
Eric Christopherdf1f5a92010-10-07 21:40:18 +0000738 // Promote load/store types.
739 if (VT == MVT::i8 || VT == MVT::i16) VT = MVT::i32;
740
Eric Christopher543cf052010-09-01 22:16:27 +0000741 // Verify it's an alloca.
742 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Op1)) {
743 DenseMap<const AllocaInst*, int>::iterator SI =
744 FuncInfo.StaticAllocaMap.find(AI);
745
746 if (SI != FuncInfo.StaticAllocaMap.end()) {
Eric Christopher30b66332010-09-08 21:49:50 +0000747 TargetRegisterClass* RC = TLI.getRegClassFor(VT);
Eric Christopher318b6ee2010-09-02 00:53:56 +0000748 assert(SrcReg != 0 && "Nothing to store!");
Eric Christopher543cf052010-09-01 22:16:27 +0000749 TII.storeRegToStackSlot(*FuncInfo.MBB, *FuncInfo.InsertPt,
Eric Christopher318b6ee2010-09-02 00:53:56 +0000750 SrcReg, true /*isKill*/, SI->second, RC,
Eric Christopher543cf052010-09-01 22:16:27 +0000751 TM.getRegisterInfo());
752 return true;
753 }
754 }
755 return false;
756}
757
Eric Christopher318b6ee2010-09-02 00:53:56 +0000758bool ARMFastISel::ARMEmitStore(EVT VT, unsigned SrcReg,
759 unsigned DstReg, int Offset) {
Eric Christopher318b6ee2010-09-02 00:53:56 +0000760 unsigned StrOpc;
Eric Christopherb74558a2010-09-18 01:23:38 +0000761 bool isFloat = false;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000762 switch (VT.getSimpleVT().SimpleTy) {
763 default: return false;
764 case MVT::i1:
765 case MVT::i8: StrOpc = isThumb ? ARM::tSTRB : ARM::STRB; break;
766 case MVT::i16: StrOpc = isThumb ? ARM::tSTRH : ARM::STRH; break;
767 case MVT::i32: StrOpc = isThumb ? ARM::tSTR : ARM::STR; break;
Eric Christopher56d2b722010-09-02 23:43:26 +0000768 case MVT::f32:
769 if (!Subtarget->hasVFP2()) return false;
770 StrOpc = ARM::VSTRS;
Eric Christopherb74558a2010-09-18 01:23:38 +0000771 isFloat = true;
Eric Christopher56d2b722010-09-02 23:43:26 +0000772 break;
773 case MVT::f64:
774 if (!Subtarget->hasVFP2()) return false;
775 StrOpc = ARM::VSTRD;
Eric Christopherb74558a2010-09-18 01:23:38 +0000776 isFloat = true;
Eric Christopher56d2b722010-09-02 23:43:26 +0000777 break;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000778 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000779
Eric Christopherb74558a2010-09-18 01:23:38 +0000780 // The thumb addressing mode has operands swapped from the arm addressing
781 // mode, the floating point one only has two operands.
Eric Christopher6dab1372010-09-18 01:59:37 +0000782 if (isFloat)
Eric Christopherb74558a2010-09-18 01:23:38 +0000783 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher45547b82010-10-01 20:46:04 +0000784 TII.get(StrOpc))
785 .addReg(SrcReg).addReg(DstReg).addImm(Offset));
Eric Christopher6dab1372010-09-18 01:59:37 +0000786 else if (isThumb)
787 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher45547b82010-10-01 20:46:04 +0000788 TII.get(StrOpc))
789 .addReg(SrcReg).addReg(DstReg).addImm(Offset).addReg(0));
Eric Christopher6dab1372010-09-18 01:59:37 +0000790
Eric Christopher318b6ee2010-09-02 00:53:56 +0000791 else
792 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher45547b82010-10-01 20:46:04 +0000793 TII.get(StrOpc))
794 .addReg(SrcReg).addReg(DstReg).addReg(0).addImm(Offset));
Eric Christopherac1a19e2010-09-09 01:06:51 +0000795
Eric Christopher318b6ee2010-09-02 00:53:56 +0000796 return true;
797}
798
Eric Christopher43b62be2010-09-27 06:02:23 +0000799bool ARMFastISel::SelectStore(const Instruction *I) {
Eric Christopher318b6ee2010-09-02 00:53:56 +0000800 Value *Op0 = I->getOperand(0);
801 unsigned SrcReg = 0;
802
Eric Christopher543cf052010-09-01 22:16:27 +0000803 // Yay type legalization
804 EVT VT;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000805 if (!isLoadTypeLegal(I->getOperand(0)->getType(), VT))
Eric Christopher543cf052010-09-01 22:16:27 +0000806 return false;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000807
Eric Christopher1b61ef42010-09-02 01:48:11 +0000808 // Get the value to be stored into a register.
809 SrcReg = getRegForValue(Op0);
Eric Christopher318b6ee2010-09-02 00:53:56 +0000810 if (SrcReg == 0)
811 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000812
Eric Christopher318b6ee2010-09-02 00:53:56 +0000813 // If we're an alloca we know we have a frame index and can emit the store
814 // quickly.
Eric Christopher30b66332010-09-08 21:49:50 +0000815 if (ARMStoreAlloca(I, SrcReg, VT))
Eric Christopher318b6ee2010-09-02 00:53:56 +0000816 return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000817
Eric Christopher318b6ee2010-09-02 00:53:56 +0000818 // Our register and offset with innocuous defaults.
819 unsigned Reg = 0;
820 int Offset = 0;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000821
Eric Christopher318b6ee2010-09-02 00:53:56 +0000822 // See if we can handle this as Reg + Offset
823 if (!ARMComputeRegOffset(I->getOperand(1), Reg, Offset))
824 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000825
Eric Christopher318b6ee2010-09-02 00:53:56 +0000826 if (!ARMEmitStore(VT, SrcReg, Reg, Offset /* 0 */)) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000827
Eric Christophera5b1e682010-09-17 22:28:18 +0000828 return true;
829}
830
831static ARMCC::CondCodes getComparePred(CmpInst::Predicate Pred) {
832 switch (Pred) {
833 // Needs two compares...
834 case CmpInst::FCMP_ONE:
835 case CmpInst::FCMP_UEQ:
836 default:
837 assert(false && "Unhandled CmpInst::Predicate!");
838 return ARMCC::AL;
839 case CmpInst::ICMP_EQ:
840 case CmpInst::FCMP_OEQ:
841 return ARMCC::EQ;
842 case CmpInst::ICMP_SGT:
843 case CmpInst::FCMP_OGT:
844 return ARMCC::GT;
845 case CmpInst::ICMP_SGE:
846 case CmpInst::FCMP_OGE:
847 return ARMCC::GE;
848 case CmpInst::ICMP_UGT:
849 case CmpInst::FCMP_UGT:
850 return ARMCC::HI;
851 case CmpInst::FCMP_OLT:
852 return ARMCC::MI;
853 case CmpInst::ICMP_ULE:
854 case CmpInst::FCMP_OLE:
855 return ARMCC::LS;
856 case CmpInst::FCMP_ORD:
857 return ARMCC::VC;
858 case CmpInst::FCMP_UNO:
859 return ARMCC::VS;
860 case CmpInst::FCMP_UGE:
861 return ARMCC::PL;
862 case CmpInst::ICMP_SLT:
863 case CmpInst::FCMP_ULT:
864 return ARMCC::LT;
865 case CmpInst::ICMP_SLE:
866 case CmpInst::FCMP_ULE:
867 return ARMCC::LE;
868 case CmpInst::FCMP_UNE:
869 case CmpInst::ICMP_NE:
870 return ARMCC::NE;
871 case CmpInst::ICMP_UGE:
872 return ARMCC::HS;
873 case CmpInst::ICMP_ULT:
874 return ARMCC::LO;
875 }
Eric Christopher543cf052010-09-01 22:16:27 +0000876}
877
Eric Christopher43b62be2010-09-27 06:02:23 +0000878bool ARMFastISel::SelectBranch(const Instruction *I) {
Eric Christophere5734102010-09-03 00:35:47 +0000879 const BranchInst *BI = cast<BranchInst>(I);
880 MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
881 MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
Eric Christopherac1a19e2010-09-09 01:06:51 +0000882
Eric Christophere5734102010-09-03 00:35:47 +0000883 // Simple branch support.
Eric Christopher229207a2010-09-29 01:14:47 +0000884 // TODO: Try to avoid the re-computation in some places.
885 unsigned CondReg = getRegForValue(BI->getCondition());
Eric Christophere5734102010-09-03 00:35:47 +0000886 if (CondReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000887
Eric Christopher229207a2010-09-29 01:14:47 +0000888 // Re-set the flags just in case.
889 unsigned CmpOpc = isThumb ? ARM::t2CMPri : ARM::CMPri;
890 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
891 .addReg(CondReg).addImm(1));
Eric Christophera5b1e682010-09-17 22:28:18 +0000892
Eric Christophere5734102010-09-03 00:35:47 +0000893 unsigned BrOpc = isThumb ? ARM::t2Bcc : ARM::Bcc;
Eric Christophere5734102010-09-03 00:35:47 +0000894 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
Eric Christopher229207a2010-09-29 01:14:47 +0000895 .addMBB(TBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
Eric Christophere5734102010-09-03 00:35:47 +0000896 FastEmitBranch(FBB, DL);
897 FuncInfo.MBB->addSuccessor(TBB);
Eric Christophera5b1e682010-09-17 22:28:18 +0000898 return true;
Eric Christophere5734102010-09-03 00:35:47 +0000899}
900
Eric Christopher43b62be2010-09-27 06:02:23 +0000901bool ARMFastISel::SelectCmp(const Instruction *I) {
Eric Christopherd43393a2010-09-08 23:13:45 +0000902 const CmpInst *CI = cast<CmpInst>(I);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000903
Eric Christopherd43393a2010-09-08 23:13:45 +0000904 EVT VT;
905 const Type *Ty = CI->getOperand(0)->getType();
906 if (!isTypeLegal(Ty, VT))
907 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000908
Eric Christopherd43393a2010-09-08 23:13:45 +0000909 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
910 if (isFloat && !Subtarget->hasVFP2())
911 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000912
Eric Christopherd43393a2010-09-08 23:13:45 +0000913 unsigned CmpOpc;
Eric Christopher229207a2010-09-29 01:14:47 +0000914 unsigned CondReg;
Eric Christopherd43393a2010-09-08 23:13:45 +0000915 switch (VT.getSimpleVT().SimpleTy) {
916 default: return false;
917 // TODO: Verify compares.
918 case MVT::f32:
919 CmpOpc = ARM::VCMPES;
Eric Christopher229207a2010-09-29 01:14:47 +0000920 CondReg = ARM::FPSCR;
Eric Christopherd43393a2010-09-08 23:13:45 +0000921 break;
922 case MVT::f64:
923 CmpOpc = ARM::VCMPED;
Eric Christopher229207a2010-09-29 01:14:47 +0000924 CondReg = ARM::FPSCR;
Eric Christopherd43393a2010-09-08 23:13:45 +0000925 break;
926 case MVT::i32:
927 CmpOpc = isThumb ? ARM::t2CMPrr : ARM::CMPrr;
Eric Christopher229207a2010-09-29 01:14:47 +0000928 CondReg = ARM::CPSR;
Eric Christopherd43393a2010-09-08 23:13:45 +0000929 break;
930 }
931
Eric Christopher229207a2010-09-29 01:14:47 +0000932 // Get the compare predicate.
933 ARMCC::CondCodes ARMPred = getComparePred(CI->getPredicate());
934
935 // We may not handle every CC for now.
936 if (ARMPred == ARMCC::AL) return false;
937
Eric Christopherd43393a2010-09-08 23:13:45 +0000938 unsigned Arg1 = getRegForValue(CI->getOperand(0));
939 if (Arg1 == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000940
Eric Christopherd43393a2010-09-08 23:13:45 +0000941 unsigned Arg2 = getRegForValue(CI->getOperand(1));
942 if (Arg2 == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000943
Eric Christopherd43393a2010-09-08 23:13:45 +0000944 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
945 .addReg(Arg1).addReg(Arg2));
Eric Christopherac1a19e2010-09-09 01:06:51 +0000946
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000947 // For floating point we need to move the result to a comparison register
948 // that we can then use for branches.
Eric Christopherd43393a2010-09-08 23:13:45 +0000949 if (isFloat)
950 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
951 TII.get(ARM::FMSTAT)));
Eric Christopherce07b542010-09-09 20:26:31 +0000952
Eric Christopher229207a2010-09-29 01:14:47 +0000953 // Now set a register based on the comparison. Explicitly set the predicates
954 // here.
Eric Christopher338c2532010-10-07 05:31:49 +0000955 unsigned MovCCOpc = isThumb ? ARM::t2MOVCCi : ARM::MOVCCi;
Eric Christopher5d18d922010-10-07 05:39:19 +0000956 TargetRegisterClass *RC = isThumb ? ARM::rGPRRegisterClass
957 : ARM::GPRRegisterClass;
958 unsigned DestReg = createResultReg(RC);
Eric Christopher229207a2010-09-29 01:14:47 +0000959 Constant *Zero
Eric Christopher8cf6c602010-09-29 22:24:45 +0000960 = ConstantInt::get(Type::getInt32Ty(*Context), 0);
Eric Christopher229207a2010-09-29 01:14:47 +0000961 unsigned ZeroReg = TargetMaterializeConstant(Zero);
962 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), DestReg)
963 .addReg(ZeroReg).addImm(1)
964 .addImm(ARMPred).addReg(CondReg);
965
Eric Christophera5b1e682010-09-17 22:28:18 +0000966 UpdateValueMap(I, DestReg);
Eric Christopherd43393a2010-09-08 23:13:45 +0000967 return true;
968}
969
Eric Christopher43b62be2010-09-27 06:02:23 +0000970bool ARMFastISel::SelectFPExt(const Instruction *I) {
Eric Christopher46203602010-09-09 00:26:48 +0000971 // Make sure we have VFP and that we're extending float to double.
972 if (!Subtarget->hasVFP2()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000973
Eric Christopher46203602010-09-09 00:26:48 +0000974 Value *V = I->getOperand(0);
975 if (!I->getType()->isDoubleTy() ||
976 !V->getType()->isFloatTy()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000977
Eric Christopher46203602010-09-09 00:26:48 +0000978 unsigned Op = getRegForValue(V);
979 if (Op == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000980
Eric Christopher46203602010-09-09 00:26:48 +0000981 unsigned Result = createResultReg(ARM::DPRRegisterClass);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000982 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +0000983 TII.get(ARM::VCVTDS), Result)
Eric Christopherce07b542010-09-09 20:26:31 +0000984 .addReg(Op));
985 UpdateValueMap(I, Result);
986 return true;
987}
988
Eric Christopher43b62be2010-09-27 06:02:23 +0000989bool ARMFastISel::SelectFPTrunc(const Instruction *I) {
Eric Christopherce07b542010-09-09 20:26:31 +0000990 // Make sure we have VFP and that we're truncating double to float.
991 if (!Subtarget->hasVFP2()) return false;
992
993 Value *V = I->getOperand(0);
Eric Christopher022b7fb2010-10-05 23:13:24 +0000994 if (!(I->getType()->isFloatTy() &&
995 V->getType()->isDoubleTy())) return false;
Eric Christopherce07b542010-09-09 20:26:31 +0000996
997 unsigned Op = getRegForValue(V);
998 if (Op == 0) return false;
999
1000 unsigned Result = createResultReg(ARM::SPRRegisterClass);
Eric Christopherce07b542010-09-09 20:26:31 +00001001 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001002 TII.get(ARM::VCVTSD), Result)
Eric Christopher46203602010-09-09 00:26:48 +00001003 .addReg(Op));
1004 UpdateValueMap(I, Result);
1005 return true;
1006}
1007
Eric Christopher43b62be2010-09-27 06:02:23 +00001008bool ARMFastISel::SelectSIToFP(const Instruction *I) {
Eric Christopher9a040492010-09-09 18:54:59 +00001009 // Make sure we have VFP.
1010 if (!Subtarget->hasVFP2()) return false;
1011
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001012 EVT DstVT;
Eric Christopher9a040492010-09-09 18:54:59 +00001013 const Type *Ty = I->getType();
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001014 if (!isTypeLegal(Ty, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001015 return false;
1016
1017 unsigned Op = getRegForValue(I->getOperand(0));
1018 if (Op == 0) return false;
1019
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001020 // The conversion routine works on fp-reg to fp-reg and the operand above
1021 // was an integer, move it to the fp registers if possible.
Eric Christopher022b7fb2010-10-05 23:13:24 +00001022 unsigned FP = ARMMoveToFPReg(MVT::f32, Op);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001023 if (FP == 0) return false;
1024
Eric Christopher9a040492010-09-09 18:54:59 +00001025 unsigned Opc;
1026 if (Ty->isFloatTy()) Opc = ARM::VSITOS;
1027 else if (Ty->isDoubleTy()) Opc = ARM::VSITOD;
1028 else return 0;
1029
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001030 unsigned ResultReg = createResultReg(TLI.getRegClassFor(DstVT));
Eric Christopher9a040492010-09-09 18:54:59 +00001031 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1032 ResultReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001033 .addReg(FP));
Eric Christopherce07b542010-09-09 20:26:31 +00001034 UpdateValueMap(I, ResultReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001035 return true;
1036}
1037
Eric Christopher43b62be2010-09-27 06:02:23 +00001038bool ARMFastISel::SelectFPToSI(const Instruction *I) {
Eric Christopher9a040492010-09-09 18:54:59 +00001039 // Make sure we have VFP.
1040 if (!Subtarget->hasVFP2()) return false;
1041
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001042 EVT DstVT;
Eric Christopher9a040492010-09-09 18:54:59 +00001043 const Type *RetTy = I->getType();
Eric Christopher920a2082010-09-10 00:35:09 +00001044 if (!isTypeLegal(RetTy, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001045 return false;
1046
1047 unsigned Op = getRegForValue(I->getOperand(0));
1048 if (Op == 0) return false;
1049
1050 unsigned Opc;
1051 const Type *OpTy = I->getOperand(0)->getType();
1052 if (OpTy->isFloatTy()) Opc = ARM::VTOSIZS;
1053 else if (OpTy->isDoubleTy()) Opc = ARM::VTOSIZD;
1054 else return 0;
1055
Eric Christopher022b7fb2010-10-05 23:13:24 +00001056 // f64->s32 or f32->s32 both need an intermediate f32 reg.
1057 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::f32));
Eric Christopher9a040492010-09-09 18:54:59 +00001058 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1059 ResultReg)
1060 .addReg(Op));
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001061
1062 // This result needs to be in an integer register, but the conversion only
1063 // takes place in fp-regs.
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001064 unsigned IntReg = ARMMoveToIntReg(DstVT, ResultReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001065 if (IntReg == 0) return false;
1066
1067 UpdateValueMap(I, IntReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001068 return true;
1069}
1070
Eric Christopher08637852010-09-30 22:34:19 +00001071bool ARMFastISel::SelectSDiv(const Instruction *I) {
1072 EVT VT;
1073 const Type *Ty = I->getType();
1074 if (!isTypeLegal(Ty, VT))
1075 return false;
1076
1077 // If we have integer div support we should have selected this automagically.
1078 // In case we have a real miss go ahead and return false and we'll pick
1079 // it up later.
1080 if (Subtarget->hasDivide()) return false;
1081
1082 // Otherwise emit a libcall.
1083 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
1084 if (VT == MVT::i16)
1085 LC = RTLIB::SDIV_I16;
1086 else if (VT == MVT::i32)
1087 LC = RTLIB::SDIV_I32;
1088 else if (VT == MVT::i64)
1089 LC = RTLIB::SDIV_I64;
1090 else if (VT == MVT::i128)
1091 LC = RTLIB::SDIV_I128;
1092 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SDIV!");
1093
1094 return ARMEmitLibcall(I, LC);
1095}
1096
Eric Christopher43b62be2010-09-27 06:02:23 +00001097bool ARMFastISel::SelectBinaryOp(const Instruction *I, unsigned ISDOpcode) {
Eric Christopherbd6bf082010-09-09 01:02:03 +00001098 EVT VT = TLI.getValueType(I->getType(), true);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001099
Eric Christopherbc39b822010-09-09 00:53:57 +00001100 // We can get here in the case when we want to use NEON for our fp
1101 // operations, but can't figure out how to. Just use the vfp instructions
1102 // if we have them.
1103 // FIXME: It'd be nice to use NEON instructions.
Eric Christopherbd6bf082010-09-09 01:02:03 +00001104 const Type *Ty = I->getType();
1105 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
1106 if (isFloat && !Subtarget->hasVFP2())
1107 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001108
Eric Christopherbc39b822010-09-09 00:53:57 +00001109 unsigned Op1 = getRegForValue(I->getOperand(0));
1110 if (Op1 == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001111
Eric Christopherbc39b822010-09-09 00:53:57 +00001112 unsigned Op2 = getRegForValue(I->getOperand(1));
1113 if (Op2 == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001114
Eric Christopherbc39b822010-09-09 00:53:57 +00001115 unsigned Opc;
Eric Christopherbd6bf082010-09-09 01:02:03 +00001116 bool is64bit = VT.getSimpleVT().SimpleTy == MVT::f64 ||
1117 VT.getSimpleVT().SimpleTy == MVT::i64;
Eric Christopherbc39b822010-09-09 00:53:57 +00001118 switch (ISDOpcode) {
1119 default: return false;
1120 case ISD::FADD:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001121 Opc = is64bit ? ARM::VADDD : ARM::VADDS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001122 break;
1123 case ISD::FSUB:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001124 Opc = is64bit ? ARM::VSUBD : ARM::VSUBS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001125 break;
1126 case ISD::FMUL:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001127 Opc = is64bit ? ARM::VMULD : ARM::VMULS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001128 break;
1129 }
Eric Christopherbd6bf082010-09-09 01:02:03 +00001130 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT));
Eric Christopherbc39b822010-09-09 00:53:57 +00001131 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1132 TII.get(Opc), ResultReg)
1133 .addReg(Op1).addReg(Op2));
Eric Christopherce07b542010-09-09 20:26:31 +00001134 UpdateValueMap(I, ResultReg);
Eric Christopherbc39b822010-09-09 00:53:57 +00001135 return true;
1136}
1137
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001138// Call Handling Code
1139
1140// This is largely taken directly from CCAssignFnForNode - we don't support
1141// varargs in FastISel so that part has been removed.
1142// TODO: We may not support all of this.
1143CCAssignFn *ARMFastISel::CCAssignFnForCall(CallingConv::ID CC, bool Return) {
1144 switch (CC) {
1145 default:
1146 llvm_unreachable("Unsupported calling convention");
1147 case CallingConv::C:
1148 case CallingConv::Fast:
1149 // Use target triple & subtarget features to do actual dispatch.
1150 if (Subtarget->isAAPCS_ABI()) {
1151 if (Subtarget->hasVFP2() &&
1152 FloatABIType == FloatABI::Hard)
1153 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1154 else
1155 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1156 } else
1157 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1158 case CallingConv::ARM_AAPCS_VFP:
1159 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1160 case CallingConv::ARM_AAPCS:
1161 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1162 case CallingConv::ARM_APCS:
1163 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1164 }
1165}
1166
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001167bool ARMFastISel::ProcessCallArgs(SmallVectorImpl<Value*> &Args,
1168 SmallVectorImpl<unsigned> &ArgRegs,
1169 SmallVectorImpl<EVT> &ArgVTs,
1170 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
1171 SmallVectorImpl<unsigned> &RegArgs,
1172 CallingConv::ID CC,
1173 unsigned &NumBytes) {
1174 SmallVector<CCValAssign, 16> ArgLocs;
1175 CCState CCInfo(CC, false, TM, ArgLocs, *Context);
1176 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags, CCAssignFnForCall(CC, false));
1177
1178 // Get a count of how many bytes are to be pushed on the stack.
1179 NumBytes = CCInfo.getNextStackOffset();
1180
1181 // Issue CALLSEQ_START
1182 unsigned AdjStackDown = TM.getRegisterInfo()->getCallFrameSetupOpcode();
1183 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(AdjStackDown))
1184 .addImm(NumBytes);
1185
1186 // Process the args.
1187 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1188 CCValAssign &VA = ArgLocs[i];
1189 unsigned Arg = ArgRegs[VA.getValNo()];
1190 EVT ArgVT = ArgVTs[VA.getValNo()];
1191
Eric Christopherf9764fa2010-09-30 20:49:44 +00001192 // Handle arg promotion, etc.
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001193 switch (VA.getLocInfo()) {
1194 case CCValAssign::Full: break;
1195 default:
Eric Christopher11077342010-10-07 05:14:08 +00001196 // TODO: Handle arg promotion.
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001197 return false;
1198 }
1199
1200 // Now copy/store arg to correct locations.
1201 if (VA.isRegLoc()) {
1202 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
Eric Christopherf9764fa2010-09-30 20:49:44 +00001203 VA.getLocReg())
1204 .addReg(Arg);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001205 RegArgs.push_back(VA.getLocReg());
1206 } else {
1207 // Need to store
1208 return false;
1209 }
1210 }
1211
1212 return true;
1213}
1214
1215bool ARMFastISel::FinishCall(EVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
1216 const Instruction *I, CallingConv::ID CC,
1217 unsigned &NumBytes) {
1218 // Issue CALLSEQ_END
1219 unsigned AdjStackUp = TM.getRegisterInfo()->getCallFrameDestroyOpcode();
1220 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(AdjStackUp))
1221 .addImm(NumBytes).addImm(0);
1222
1223 // Now the return value.
1224 if (RetVT.getSimpleVT().SimpleTy != MVT::isVoid) {
1225 SmallVector<CCValAssign, 16> RVLocs;
1226 CCState CCInfo(CC, false, TM, RVLocs, *Context);
1227 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true));
1228
1229 // Copy all of the result registers out of their specified physreg.
Eric Christopher14df8822010-10-01 00:00:11 +00001230 if (RVLocs.size() == 2 && RetVT.getSimpleVT().SimpleTy == MVT::f64) {
1231 // For this move we copy into two registers and then move into the
1232 // double fp reg we want.
1233 // TODO: Are the copies necessary?
1234 TargetRegisterClass *CopyRC = TLI.getRegClassFor(MVT::i32);
1235 unsigned Copy1 = createResultReg(CopyRC);
1236 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1237 Copy1).addReg(RVLocs[0].getLocReg());
1238 UsedRegs.push_back(RVLocs[0].getLocReg());
1239
1240 unsigned Copy2 = createResultReg(CopyRC);
1241 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1242 Copy2).addReg(RVLocs[1].getLocReg());
1243 UsedRegs.push_back(RVLocs[1].getLocReg());
1244
1245 EVT DestVT = RVLocs[0].getValVT();
1246 TargetRegisterClass* DstRC = TLI.getRegClassFor(DestVT);
1247 unsigned ResultReg = createResultReg(DstRC);
1248 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1249 TII.get(ARM::VMOVDRR), ResultReg)
1250 .addReg(Copy1).addReg(Copy2));
1251
1252 // Finally update the result.
1253 UpdateValueMap(I, ResultReg);
1254 } else {
1255 assert(RVLocs.size() == 1 && "Can't handle non-double multi-reg retvals!");
1256 EVT CopyVT = RVLocs[0].getValVT();
1257 TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001258
Eric Christopher14df8822010-10-01 00:00:11 +00001259 unsigned ResultReg = createResultReg(DstRC);
1260 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1261 ResultReg).addReg(RVLocs[0].getLocReg());
1262 UsedRegs.push_back(RVLocs[0].getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001263
Eric Christopher14df8822010-10-01 00:00:11 +00001264 // Finally update the result.
1265 UpdateValueMap(I, ResultReg);
1266 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001267 }
1268
1269 return true;
1270}
1271
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001272// A quick function that will emit a call for a named libcall in F with the
1273// vector of passed arguments for the Instruction in I. We can assume that we
1274// can emit a call for any libcall we can produce. This is an abridged version
1275// of the full call infrastructure since we won't need to worry about things
1276// like computed function pointers or strange arguments at call sites.
1277// TODO: Try to unify this and the normal call bits for ARM, then try to unify
1278// with X86.
Eric Christopher7ed8ec92010-09-28 01:21:42 +00001279bool ARMFastISel::ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call) {
1280 CallingConv::ID CC = TLI.getLibcallCallingConv(Call);
1281
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001282 // Handle *simple* calls for now.
Eric Christopher7ed8ec92010-09-28 01:21:42 +00001283 const Type *RetTy = I->getType();
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001284 EVT RetVT;
1285 if (RetTy->isVoidTy())
1286 RetVT = MVT::isVoid;
1287 else if (!isTypeLegal(RetTy, RetVT))
1288 return false;
1289
Eric Christopher7ed8ec92010-09-28 01:21:42 +00001290 // For now we're using BLX etc on the assumption that we have v5t ops.
1291 if (!Subtarget->hasV5TOps()) return false;
1292
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001293 // Set up the argument vectors.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001294 SmallVector<Value*, 8> Args;
1295 SmallVector<unsigned, 8> ArgRegs;
1296 SmallVector<EVT, 8> ArgVTs;
1297 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
1298 Args.reserve(I->getNumOperands());
1299 ArgRegs.reserve(I->getNumOperands());
1300 ArgVTs.reserve(I->getNumOperands());
1301 ArgFlags.reserve(I->getNumOperands());
Eric Christopher7ed8ec92010-09-28 01:21:42 +00001302 for (unsigned i = 0; i < I->getNumOperands(); ++i) {
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001303 Value *Op = I->getOperand(i);
1304 unsigned Arg = getRegForValue(Op);
1305 if (Arg == 0) return false;
1306
1307 const Type *ArgTy = Op->getType();
1308 EVT ArgVT;
1309 if (!isTypeLegal(ArgTy, ArgVT)) return false;
1310
1311 ISD::ArgFlagsTy Flags;
1312 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
1313 Flags.setOrigAlign(OriginalAlignment);
1314
1315 Args.push_back(Op);
1316 ArgRegs.push_back(Arg);
1317 ArgVTs.push_back(ArgVT);
1318 ArgFlags.push_back(Flags);
1319 }
1320
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001321 // Handle the arguments now that we've gotten them.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001322 SmallVector<unsigned, 4> RegArgs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001323 unsigned NumBytes;
1324 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags, RegArgs, CC, NumBytes))
1325 return false;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001326
Eric Christopher7ed8ec92010-09-28 01:21:42 +00001327 // Issue the call, BLXr9 for darwin, BLX otherwise. This uses V5 ops.
1328 // TODO: Turn this into the table of arm call ops.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001329 MachineInstrBuilder MIB;
Eric Christopherc1095562010-09-18 02:32:38 +00001330 unsigned CallOpc;
1331 if(isThumb)
Eric Christopher7ed8ec92010-09-28 01:21:42 +00001332 CallOpc = Subtarget->isTargetDarwin() ? ARM::tBLXi_r9 : ARM::tBLXi;
Eric Christopherc1095562010-09-18 02:32:38 +00001333 else
1334 CallOpc = Subtarget->isTargetDarwin() ? ARM::BLr9 : ARM::BL;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001335 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CallOpc))
Eric Christopher7ed8ec92010-09-28 01:21:42 +00001336 .addExternalSymbol(TLI.getLibcallName(Call));
1337
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001338 // Add implicit physical register uses to the call.
1339 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
1340 MIB.addReg(RegArgs[i]);
1341
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001342 // Finish off the call including any return values.
1343 SmallVector<unsigned, 4> UsedRegs;
1344 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes)) return false;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001345
1346 // Set all unused physreg defs as dead.
1347 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001348
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001349 return true;
1350}
1351
Eric Christopherf9764fa2010-09-30 20:49:44 +00001352bool ARMFastISel::SelectCall(const Instruction *I) {
1353 const CallInst *CI = cast<CallInst>(I);
1354 const Value *Callee = CI->getCalledValue();
1355
1356 // Can't handle inline asm or worry about intrinsics yet.
1357 if (isa<InlineAsm>(Callee) || isa<IntrinsicInst>(CI)) return false;
1358
Eric Christophere6ca6772010-10-01 21:33:12 +00001359 // Only handle global variable Callees that are direct calls.
Eric Christopherf9764fa2010-09-30 20:49:44 +00001360 const GlobalValue *GV = dyn_cast<GlobalValue>(Callee);
Eric Christophere6ca6772010-10-01 21:33:12 +00001361 if (!GV || Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel()))
1362 return false;
Eric Christopherf9764fa2010-09-30 20:49:44 +00001363
1364 // Check the calling convention.
1365 ImmutableCallSite CS(CI);
1366 CallingConv::ID CC = CS.getCallingConv();
1367 // TODO: Avoid some calling conventions?
1368 if (CC != CallingConv::C) {
Eric Christophere540a6f2010-10-05 23:50:58 +00001369 // errs() << "Can't handle calling convention: " << CC << "\n";
Eric Christopherf9764fa2010-09-30 20:49:44 +00001370 return false;
1371 }
1372
1373 // Let SDISel handle vararg functions.
1374 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
1375 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
1376 if (FTy->isVarArg())
1377 return false;
1378
1379 // Handle *simple* calls for now.
1380 const Type *RetTy = I->getType();
1381 EVT RetVT;
1382 if (RetTy->isVoidTy())
1383 RetVT = MVT::isVoid;
1384 else if (!isTypeLegal(RetTy, RetVT))
1385 return false;
1386
1387 // For now we're using BLX etc on the assumption that we have v5t ops.
1388 // TODO: Maybe?
1389 if (!Subtarget->hasV5TOps()) return false;
1390
1391 // Set up the argument vectors.
1392 SmallVector<Value*, 8> Args;
1393 SmallVector<unsigned, 8> ArgRegs;
1394 SmallVector<EVT, 8> ArgVTs;
1395 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
1396 Args.reserve(CS.arg_size());
1397 ArgRegs.reserve(CS.arg_size());
1398 ArgVTs.reserve(CS.arg_size());
1399 ArgFlags.reserve(CS.arg_size());
1400 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
1401 i != e; ++i) {
1402 unsigned Arg = getRegForValue(*i);
1403
1404 if (Arg == 0)
1405 return false;
1406 ISD::ArgFlagsTy Flags;
1407 unsigned AttrInd = i - CS.arg_begin() + 1;
1408 if (CS.paramHasAttr(AttrInd, Attribute::SExt))
1409 Flags.setSExt();
1410 if (CS.paramHasAttr(AttrInd, Attribute::ZExt))
1411 Flags.setZExt();
1412
1413 // FIXME: Only handle *easy* calls for now.
1414 if (CS.paramHasAttr(AttrInd, Attribute::InReg) ||
1415 CS.paramHasAttr(AttrInd, Attribute::StructRet) ||
1416 CS.paramHasAttr(AttrInd, Attribute::Nest) ||
1417 CS.paramHasAttr(AttrInd, Attribute::ByVal))
1418 return false;
1419
1420 const Type *ArgTy = (*i)->getType();
1421 EVT ArgVT;
1422 if (!isTypeLegal(ArgTy, ArgVT))
1423 return false;
1424 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
1425 Flags.setOrigAlign(OriginalAlignment);
1426
1427 Args.push_back(*i);
1428 ArgRegs.push_back(Arg);
1429 ArgVTs.push_back(ArgVT);
1430 ArgFlags.push_back(Flags);
1431 }
1432
1433 // Handle the arguments now that we've gotten them.
1434 SmallVector<unsigned, 4> RegArgs;
1435 unsigned NumBytes;
1436 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags, RegArgs, CC, NumBytes))
1437 return false;
1438
1439 // Issue the call, BLXr9 for darwin, BLX otherwise. This uses V5 ops.
1440 // TODO: Turn this into the table of arm call ops.
1441 MachineInstrBuilder MIB;
1442 unsigned CallOpc;
1443 if(isThumb)
1444 CallOpc = Subtarget->isTargetDarwin() ? ARM::tBLXi_r9 : ARM::tBLXi;
1445 else
1446 CallOpc = Subtarget->isTargetDarwin() ? ARM::BLr9 : ARM::BL;
1447 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CallOpc))
1448 .addGlobalAddress(GV, 0, 0);
1449
1450 // Add implicit physical register uses to the call.
1451 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
1452 MIB.addReg(RegArgs[i]);
1453
1454 // Finish off the call including any return values.
1455 SmallVector<unsigned, 4> UsedRegs;
1456 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes)) return false;
1457
1458 // Set all unused physreg defs as dead.
1459 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
1460
1461 return true;
1462
1463}
1464
Eric Christopher56d2b722010-09-02 23:43:26 +00001465// TODO: SoftFP support.
Eric Christopherab695882010-07-21 22:26:11 +00001466bool ARMFastISel::TargetSelectInstruction(const Instruction *I) {
Eric Christopher7fe55b72010-08-23 22:32:45 +00001467 // No Thumb-1 for now.
Eric Christophereaa204b2010-09-02 01:39:14 +00001468 if (isThumb && !AFI->isThumb2Function()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001469
Eric Christopherab695882010-07-21 22:26:11 +00001470 switch (I->getOpcode()) {
Eric Christopher83007122010-08-23 21:44:12 +00001471 case Instruction::Load:
Eric Christopher43b62be2010-09-27 06:02:23 +00001472 return SelectLoad(I);
Eric Christopher543cf052010-09-01 22:16:27 +00001473 case Instruction::Store:
Eric Christopher43b62be2010-09-27 06:02:23 +00001474 return SelectStore(I);
Eric Christophere5734102010-09-03 00:35:47 +00001475 case Instruction::Br:
Eric Christopher43b62be2010-09-27 06:02:23 +00001476 return SelectBranch(I);
Eric Christopherd43393a2010-09-08 23:13:45 +00001477 case Instruction::ICmp:
1478 case Instruction::FCmp:
Eric Christopher43b62be2010-09-27 06:02:23 +00001479 return SelectCmp(I);
Eric Christopher46203602010-09-09 00:26:48 +00001480 case Instruction::FPExt:
Eric Christopher43b62be2010-09-27 06:02:23 +00001481 return SelectFPExt(I);
Eric Christopherce07b542010-09-09 20:26:31 +00001482 case Instruction::FPTrunc:
Eric Christopher43b62be2010-09-27 06:02:23 +00001483 return SelectFPTrunc(I);
Eric Christopher9a040492010-09-09 18:54:59 +00001484 case Instruction::SIToFP:
Eric Christopher43b62be2010-09-27 06:02:23 +00001485 return SelectSIToFP(I);
Eric Christopher9a040492010-09-09 18:54:59 +00001486 case Instruction::FPToSI:
Eric Christopher43b62be2010-09-27 06:02:23 +00001487 return SelectFPToSI(I);
Eric Christopherbc39b822010-09-09 00:53:57 +00001488 case Instruction::FAdd:
Eric Christopher43b62be2010-09-27 06:02:23 +00001489 return SelectBinaryOp(I, ISD::FADD);
Eric Christopherbc39b822010-09-09 00:53:57 +00001490 case Instruction::FSub:
Eric Christopher43b62be2010-09-27 06:02:23 +00001491 return SelectBinaryOp(I, ISD::FSUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00001492 case Instruction::FMul:
Eric Christopher43b62be2010-09-27 06:02:23 +00001493 return SelectBinaryOp(I, ISD::FMUL);
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001494 case Instruction::SDiv:
Eric Christopher43b62be2010-09-27 06:02:23 +00001495 return SelectSDiv(I);
Eric Christopherf9764fa2010-09-30 20:49:44 +00001496 case Instruction::Call:
1497 return SelectCall(I);
Eric Christopherab695882010-07-21 22:26:11 +00001498 default: break;
1499 }
1500 return false;
1501}
1502
1503namespace llvm {
1504 llvm::FastISel *ARM::createFastISel(FunctionLoweringInfo &funcInfo) {
Eric Christopher038fea52010-08-17 00:46:57 +00001505 if (EnableARMFastISel) return new ARMFastISel(funcInfo);
Evan Cheng09447952010-07-26 18:32:55 +00001506 return 0;
Eric Christopherab695882010-07-21 22:26:11 +00001507 }
1508}