blob: bcdb1e1584fe5c1b4754ca25811f64c133be6d65 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000016#include "PPCPredicates.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Chris Lattner59138102006-04-17 05:28:54 +000018#include "PPCPerfectShuffle.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000019#include "llvm/ADT/VectorExtras.h"
Evan Chengc4c62572006-03-13 23:20:37 +000020#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
22#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000023#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000024#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner7b738342005-09-13 19:33:40 +000025#include "llvm/CodeGen/SSARegMap.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000026#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000027#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000028#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000029#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000030#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000031#include "llvm/Support/CommandLine.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000032using namespace llvm;
33
Chris Lattner4eab7142006-11-10 02:08:47 +000034static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc");
35
Chris Lattner331d1bc2006-11-02 01:44:04 +000036PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
37 : TargetLowering(TM), PPCSubTarget(*TM.getSubtargetImpl()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000038
39 // Fold away setcc operations if possible.
40 setSetCCIsExpensive();
Nate Begeman405e3ec2005-10-21 00:02:42 +000041 setPow2DivIsCheap();
Chris Lattner7c5a3d32005-08-16 17:14:42 +000042
Chris Lattnerd145a612005-09-27 22:18:25 +000043 // Use _setjmp/_longjmp instead of setjmp/longjmp.
44 setUseUnderscoreSetJmpLongJmp(true);
45
Chris Lattner7c5a3d32005-08-16 17:14:42 +000046 // Set up the register classes.
Nate Begeman1d9d7422005-10-18 00:28:58 +000047 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
48 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
49 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000050
Evan Chengc5484282006-10-04 00:56:09 +000051 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
52 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Expand);
53 setLoadXAction(ISD::SEXTLOAD, MVT::i8, Expand);
54
Evan Cheng8b2794a2006-10-13 21:14:26 +000055 // PowerPC does not have truncstore for i1.
56 setStoreXAction(MVT::i1, Promote);
57
Chris Lattner94e509c2006-11-10 23:58:45 +000058 // PowerPC has pre-inc load and store's.
59 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
60 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
61 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000062 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
63 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
Chris Lattner94e509c2006-11-10 23:58:45 +000064 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
65 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
66 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000067 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
68 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
69
Chris Lattnera54aa942006-01-29 06:26:08 +000070 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
71 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
72
Chris Lattner7c5a3d32005-08-16 17:14:42 +000073 // PowerPC has no intrinsics for these particular operations
74 setOperationAction(ISD::MEMMOVE, MVT::Other, Expand);
75 setOperationAction(ISD::MEMSET, MVT::Other, Expand);
76 setOperationAction(ISD::MEMCPY, MVT::Other, Expand);
77
Chris Lattner7c5a3d32005-08-16 17:14:42 +000078 // PowerPC has no SREM/UREM instructions
79 setOperationAction(ISD::SREM, MVT::i32, Expand);
80 setOperationAction(ISD::UREM, MVT::i32, Expand);
Chris Lattner563ecfb2006-06-27 18:18:41 +000081 setOperationAction(ISD::SREM, MVT::i64, Expand);
82 setOperationAction(ISD::UREM, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000083
84 // We don't support sin/cos/sqrt/fmod
85 setOperationAction(ISD::FSIN , MVT::f64, Expand);
86 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +000087 setOperationAction(ISD::FREM , MVT::f64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000088 setOperationAction(ISD::FSIN , MVT::f32, Expand);
89 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +000090 setOperationAction(ISD::FREM , MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000091
92 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +000093 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000094 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
95 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
96 }
97
Chris Lattner9601a862006-03-05 05:08:37 +000098 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
99 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
100
Nate Begemand88fc032006-01-14 03:14:10 +0000101 // PowerPC does not have BSWAP, CTPOP or CTTZ
102 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000103 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
104 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000105 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
106 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
107 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000108
Nate Begeman35ef9132006-01-11 21:21:00 +0000109 // PowerPC does not have ROTR
110 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
111
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000112 // PowerPC does not have Select
113 setOperationAction(ISD::SELECT, MVT::i32, Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000114 setOperationAction(ISD::SELECT, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000115 setOperationAction(ISD::SELECT, MVT::f32, Expand);
116 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000117
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000118 // PowerPC wants to turn select_cc of FP into fsel when possible.
119 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
120 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000121
Nate Begeman750ac1b2006-02-01 07:19:44 +0000122 // PowerPC wants to optimize integer setcc a bit
Nate Begeman44775902006-01-31 08:17:29 +0000123 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Chris Lattnereb9b62e2005-08-31 19:09:57 +0000124
Nate Begeman81e80972006-03-17 01:40:33 +0000125 // PowerPC does not have BRCOND which requires SetCC
126 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000127
128 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000129
Chris Lattnerf7605322005-08-31 21:09:52 +0000130 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
131 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000132
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000133 // PowerPC does not have [U|S]INT_TO_FP
134 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
135 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
136
Chris Lattner53e88452005-12-23 05:13:35 +0000137 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
138 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
Chris Lattner5f9faea2006-06-27 18:40:08 +0000139 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
140 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000141
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000142 // We cannot sextinreg(i1). Expand to shifts.
143 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
144
145
Jim Laskeyabf6d172006-01-05 01:25:28 +0000146 // Support label based line numbers.
Chris Lattnerf73bae12005-11-29 06:16:21 +0000147 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000148 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Jim Laskeyabf6d172006-01-05 01:25:28 +0000149 // FIXME - use subtarget debug flags
Jim Laskeye0bce712006-01-05 01:47:43 +0000150 if (!TM.getSubtarget<PPCSubtarget>().isDarwin())
Jim Laskeyabf6d172006-01-05 01:25:28 +0000151 setOperationAction(ISD::DEBUG_LABEL, MVT::Other, Expand);
Chris Lattnere6ec9f22005-09-10 00:21:06 +0000152
Nate Begeman28a6b022005-12-10 02:36:00 +0000153 // We want to legalize GlobalAddress and ConstantPool nodes into the
154 // appropriate instructions to materialize the address.
Chris Lattner3eef4e32005-11-17 18:26:56 +0000155 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Nate Begeman28a6b022005-12-10 02:36:00 +0000156 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000157 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000158 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
159 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
160 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
161
Nate Begemanee625572006-01-27 21:09:22 +0000162 // RET must be custom lowered, to meet ABI requirements
163 setOperationAction(ISD::RET , MVT::Other, Custom);
164
Nate Begemanacc398c2006-01-25 18:21:52 +0000165 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
166 setOperationAction(ISD::VASTART , MVT::Other, Custom);
167
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000168 // Use the default implementation.
Nate Begemanacc398c2006-01-25 18:21:52 +0000169 setOperationAction(ISD::VAARG , MVT::Other, Expand);
170 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
171 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000172 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
Jim Laskeyefc7e522006-12-04 22:04:42 +0000173 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
Jim Laskey2f616bf2006-11-16 22:43:37 +0000174 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
175 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000176
Chris Lattner6d92cad2006-03-26 10:06:40 +0000177 // We want to custom lower some of our intrinsics.
Chris Lattner48b61a72006-03-28 00:40:33 +0000178 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Chris Lattner6d92cad2006-03-26 10:06:40 +0000179
Chris Lattnera7a58542006-06-16 17:34:12 +0000180 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000181 // They also have instructions for converting between i64 and fp.
Nate Begemanc09eeec2005-09-06 22:03:27 +0000182 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
183 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner85c671b2006-12-07 01:24:16 +0000184 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
185
Chris Lattner7fbcef72006-03-24 07:53:47 +0000186 // FIXME: disable this lowered code. This generates 64-bit register values,
187 // and we don't model the fact that the top part is clobbered by calls. We
188 // need to flag these together so that the value isn't live across a call.
189 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
190
Nate Begemanae749a92005-10-25 23:48:36 +0000191 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
192 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
193 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000194 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Nate Begemanae749a92005-10-25 23:48:36 +0000195 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000196 }
197
Chris Lattnera7a58542006-06-16 17:34:12 +0000198 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Nate Begeman9d2b8172005-10-18 00:56:42 +0000199 // 64 bit PowerPC implementations can support i64 types directly
200 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000201 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
202 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000203 } else {
204 // 32 bit PowerPC wants to expand i64 shifts itself.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +0000205 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
206 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
207 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000208 }
Evan Chengd30bf012006-03-01 01:11:20 +0000209
Nate Begeman425a9692005-11-29 08:17:20 +0000210 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000211 // First set operation action for all vector types to expand. Then we
212 // will selectively turn on ones that can be effectively codegen'd.
213 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
214 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000215 // add/sub are legal for all supported vector VT's.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000216 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Legal);
217 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Legal);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000218
Chris Lattner7ff7e672006-04-04 17:25:31 +0000219 // We promote all shuffles to v16i8.
220 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Promote);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000221 AddPromotedToType (ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, MVT::v16i8);
222
223 // We promote all non-typed operations to v4i32.
224 setOperationAction(ISD::AND , (MVT::ValueType)VT, Promote);
225 AddPromotedToType (ISD::AND , (MVT::ValueType)VT, MVT::v4i32);
226 setOperationAction(ISD::OR , (MVT::ValueType)VT, Promote);
227 AddPromotedToType (ISD::OR , (MVT::ValueType)VT, MVT::v4i32);
228 setOperationAction(ISD::XOR , (MVT::ValueType)VT, Promote);
229 AddPromotedToType (ISD::XOR , (MVT::ValueType)VT, MVT::v4i32);
230 setOperationAction(ISD::LOAD , (MVT::ValueType)VT, Promote);
231 AddPromotedToType (ISD::LOAD , (MVT::ValueType)VT, MVT::v4i32);
232 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
233 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v4i32);
234 setOperationAction(ISD::STORE, (MVT::ValueType)VT, Promote);
235 AddPromotedToType (ISD::STORE, (MVT::ValueType)VT, MVT::v4i32);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000236
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000237 // No other operations are legal.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000238 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
239 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
240 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
241 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
242 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Chris Lattner2ef5e892006-05-24 00:15:25 +0000243 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000244 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
245 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
246 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Expand);
Chris Lattner01cae072006-04-03 23:55:43 +0000247
248 setOperationAction(ISD::SCALAR_TO_VECTOR, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000249 }
250
Chris Lattner7ff7e672006-04-04 17:25:31 +0000251 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
252 // with merges, splats, etc.
253 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
254
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000255 setOperationAction(ISD::AND , MVT::v4i32, Legal);
256 setOperationAction(ISD::OR , MVT::v4i32, Legal);
257 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
258 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
259 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
260 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
261
Nate Begeman425a9692005-11-29 08:17:20 +0000262 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000263 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
Chris Lattner8d052bc2006-03-25 07:39:07 +0000264 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
265 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Chris Lattnerec4a0c72006-01-29 06:32:58 +0000266
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000267 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Chris Lattnere7c768e2006-04-18 03:24:30 +0000268 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
Chris Lattner72dd9bd2006-04-18 03:43:48 +0000269 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
Chris Lattner19a81522006-04-18 03:57:35 +0000270 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000271
Chris Lattnerb2177b92006-03-19 06:55:52 +0000272 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
273 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000274
Chris Lattner541f91b2006-04-02 00:43:36 +0000275 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
276 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000277 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
278 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000279 }
280
Chris Lattnerc08f9022006-06-27 00:04:13 +0000281 setSetCCResultType(MVT::i32);
Chris Lattner7b0c58c2006-06-27 17:34:57 +0000282 setShiftAmountType(MVT::i32);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000283 setSetCCResultContents(ZeroOrOneSetCCResult);
Chris Lattner10da9572006-10-18 01:20:43 +0000284
285 if (TM.getSubtarget<PPCSubtarget>().isPPC64())
286 setStackPointerRegisterToSaveRestore(PPC::X1);
287 else
288 setStackPointerRegisterToSaveRestore(PPC::R1);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000289
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000290 // We have target-specific dag combine patterns for the following nodes:
291 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000292 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000293 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000294 setTargetDAGCombine(ISD::BSWAP);
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000295
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000296 computeRegisterProperties();
297}
298
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000299const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
300 switch (Opcode) {
301 default: return 0;
302 case PPCISD::FSEL: return "PPCISD::FSEL";
303 case PPCISD::FCFID: return "PPCISD::FCFID";
304 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
305 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Chris Lattner51269842006-03-01 05:50:56 +0000306 case PPCISD::STFIWX: return "PPCISD::STFIWX";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000307 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
308 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000309 case PPCISD::VPERM: return "PPCISD::VPERM";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000310 case PPCISD::Hi: return "PPCISD::Hi";
311 case PPCISD::Lo: return "PPCISD::Lo";
312 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
313 case PPCISD::SRL: return "PPCISD::SRL";
314 case PPCISD::SRA: return "PPCISD::SRA";
315 case PPCISD::SHL: return "PPCISD::SHL";
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000316 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
317 case PPCISD::STD_32: return "PPCISD::STD_32";
Chris Lattnere00ebf02006-01-28 07:33:03 +0000318 case PPCISD::CALL: return "PPCISD::CALL";
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000319 case PPCISD::MTCTR: return "PPCISD::MTCTR";
320 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000321 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000322 case PPCISD::MFCR: return "PPCISD::MFCR";
Chris Lattnera17b1552006-03-31 05:13:27 +0000323 case PPCISD::VCMP: return "PPCISD::VCMP";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000324 case PPCISD::VCMPo: return "PPCISD::VCMPo";
Chris Lattnerd9989382006-07-10 20:56:58 +0000325 case PPCISD::LBRX: return "PPCISD::LBRX";
326 case PPCISD::STBRX: return "PPCISD::STBRX";
Chris Lattnerf70f8d92006-04-18 18:05:58 +0000327 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000328 }
329}
330
Chris Lattner1a635d62006-04-14 06:01:58 +0000331//===----------------------------------------------------------------------===//
332// Node matching predicates, for use by the tblgen matching code.
333//===----------------------------------------------------------------------===//
334
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000335/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
336static bool isFloatingPointZero(SDOperand Op) {
337 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
338 return CFP->isExactlyValue(-0.0) || CFP->isExactlyValue(0.0);
Evan Cheng466685d2006-10-09 20:57:25 +0000339 else if (ISD::isEXTLoad(Op.Val) || ISD::isNON_EXTLoad(Op.Val)) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000340 // Maybe this has already been legalized into the constant pool?
341 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Evan Chengc356a572006-09-12 21:04:05 +0000342 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000343 return CFP->isExactlyValue(-0.0) || CFP->isExactlyValue(0.0);
344 }
345 return false;
346}
347
Chris Lattnerddb739e2006-04-06 17:23:16 +0000348/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
349/// true if Op is undef or if it matches the specified value.
350static bool isConstantOrUndef(SDOperand Op, unsigned Val) {
351 return Op.getOpcode() == ISD::UNDEF ||
352 cast<ConstantSDNode>(Op)->getValue() == Val;
353}
354
355/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
356/// VPKUHUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000357bool PPC::isVPKUHUMShuffleMask(SDNode *N, bool isUnary) {
358 if (!isUnary) {
359 for (unsigned i = 0; i != 16; ++i)
360 if (!isConstantOrUndef(N->getOperand(i), i*2+1))
361 return false;
362 } else {
363 for (unsigned i = 0; i != 8; ++i)
364 if (!isConstantOrUndef(N->getOperand(i), i*2+1) ||
365 !isConstantOrUndef(N->getOperand(i+8), i*2+1))
366 return false;
367 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000368 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000369}
370
371/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
372/// VPKUWUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000373bool PPC::isVPKUWUMShuffleMask(SDNode *N, bool isUnary) {
374 if (!isUnary) {
375 for (unsigned i = 0; i != 16; i += 2)
376 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
377 !isConstantOrUndef(N->getOperand(i+1), i*2+3))
378 return false;
379 } else {
380 for (unsigned i = 0; i != 8; i += 2)
381 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
382 !isConstantOrUndef(N->getOperand(i+1), i*2+3) ||
383 !isConstantOrUndef(N->getOperand(i+8), i*2+2) ||
384 !isConstantOrUndef(N->getOperand(i+9), i*2+3))
385 return false;
386 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000387 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000388}
389
Chris Lattnercaad1632006-04-06 22:02:42 +0000390/// isVMerge - Common function, used to match vmrg* shuffles.
391///
392static bool isVMerge(SDNode *N, unsigned UnitSize,
393 unsigned LHSStart, unsigned RHSStart) {
Chris Lattner116cc482006-04-06 21:11:54 +0000394 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
395 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
396 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
397 "Unsupported merge size!");
398
399 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
400 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
401 if (!isConstantOrUndef(N->getOperand(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000402 LHSStart+j+i*UnitSize) ||
Chris Lattner116cc482006-04-06 21:11:54 +0000403 !isConstantOrUndef(N->getOperand(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000404 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000405 return false;
406 }
Chris Lattnercaad1632006-04-06 22:02:42 +0000407 return true;
408}
409
410/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
411/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
412bool PPC::isVMRGLShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
413 if (!isUnary)
414 return isVMerge(N, UnitSize, 8, 24);
415 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000416}
417
418/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
419/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Chris Lattnercaad1632006-04-06 22:02:42 +0000420bool PPC::isVMRGHShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
421 if (!isUnary)
422 return isVMerge(N, UnitSize, 0, 16);
423 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000424}
425
426
Chris Lattnerd0608e12006-04-06 18:26:28 +0000427/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
428/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000429int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Chris Lattner116cc482006-04-06 21:11:54 +0000430 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
431 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
Chris Lattnerd0608e12006-04-06 18:26:28 +0000432 // Find the first non-undef value in the shuffle mask.
433 unsigned i;
434 for (i = 0; i != 16 && N->getOperand(i).getOpcode() == ISD::UNDEF; ++i)
435 /*search*/;
436
437 if (i == 16) return -1; // all undef.
438
439 // Otherwise, check to see if the rest of the elements are consequtively
440 // numbered from this value.
441 unsigned ShiftAmt = cast<ConstantSDNode>(N->getOperand(i))->getValue();
442 if (ShiftAmt < i) return -1;
443 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000444
Chris Lattnerf24380e2006-04-06 22:28:36 +0000445 if (!isUnary) {
446 // Check the rest of the elements to see if they are consequtive.
447 for (++i; i != 16; ++i)
448 if (!isConstantOrUndef(N->getOperand(i), ShiftAmt+i))
449 return -1;
450 } else {
451 // Check the rest of the elements to see if they are consequtive.
452 for (++i; i != 16; ++i)
453 if (!isConstantOrUndef(N->getOperand(i), (ShiftAmt+i) & 15))
454 return -1;
455 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000456
457 return ShiftAmt;
458}
Chris Lattneref819f82006-03-20 06:33:01 +0000459
460/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
461/// specifies a splat of a single element that is suitable for input to
462/// VSPLTB/VSPLTH/VSPLTW.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000463bool PPC::isSplatShuffleMask(SDNode *N, unsigned EltSize) {
464 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
465 N->getNumOperands() == 16 &&
466 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Chris Lattnerdd4d2d02006-03-20 06:51:10 +0000467
Chris Lattner88a99ef2006-03-20 06:37:44 +0000468 // This is a splat operation if each element of the permute is the same, and
469 // if the value doesn't reference the second vector.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000470 unsigned ElementBase = 0;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000471 SDOperand Elt = N->getOperand(0);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000472 if (ConstantSDNode *EltV = dyn_cast<ConstantSDNode>(Elt))
473 ElementBase = EltV->getValue();
474 else
475 return false; // FIXME: Handle UNDEF elements too!
476
477 if (cast<ConstantSDNode>(Elt)->getValue() >= 16)
478 return false;
479
480 // Check that they are consequtive.
481 for (unsigned i = 1; i != EltSize; ++i) {
482 if (!isa<ConstantSDNode>(N->getOperand(i)) ||
483 cast<ConstantSDNode>(N->getOperand(i))->getValue() != i+ElementBase)
484 return false;
485 }
486
Chris Lattner88a99ef2006-03-20 06:37:44 +0000487 assert(isa<ConstantSDNode>(Elt) && "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000488 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Chris Lattnerb097aa92006-04-14 23:19:08 +0000489 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000490 assert(isa<ConstantSDNode>(N->getOperand(i)) &&
491 "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000492 for (unsigned j = 0; j != EltSize; ++j)
493 if (N->getOperand(i+j) != N->getOperand(j))
494 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000495 }
496
Chris Lattner7ff7e672006-04-04 17:25:31 +0000497 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000498}
499
500/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
501/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000502unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
503 assert(isSplatShuffleMask(N, EltSize));
504 return cast<ConstantSDNode>(N->getOperand(0))->getValue() / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000505}
506
Chris Lattnere87192a2006-04-12 17:37:20 +0000507/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000508/// by using a vspltis[bhw] instruction of the specified element size, return
509/// the constant being splatted. The ByteSize field indicates the number of
510/// bytes of each element [124] -> [bhw].
Chris Lattnere87192a2006-04-12 17:37:20 +0000511SDOperand PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000512 SDOperand OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000513
514 // If ByteSize of the splat is bigger than the element size of the
515 // build_vector, then we have a case where we are checking for a splat where
516 // multiple elements of the buildvector are folded together into a single
517 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
518 unsigned EltSize = 16/N->getNumOperands();
519 if (EltSize < ByteSize) {
520 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
521 SDOperand UniquedVals[4];
522 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
523
524 // See if all of the elements in the buildvector agree across.
525 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
526 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
527 // If the element isn't a constant, bail fully out.
528 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDOperand();
529
530
531 if (UniquedVals[i&(Multiple-1)].Val == 0)
532 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
533 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
534 return SDOperand(); // no match.
535 }
536
537 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
538 // either constant or undef values that are identical for each chunk. See
539 // if these chunks can form into a larger vspltis*.
540
541 // Check to see if all of the leading entries are either 0 or -1. If
542 // neither, then this won't fit into the immediate field.
543 bool LeadingZero = true;
544 bool LeadingOnes = true;
545 for (unsigned i = 0; i != Multiple-1; ++i) {
546 if (UniquedVals[i].Val == 0) continue; // Must have been undefs.
547
548 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
549 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
550 }
551 // Finally, check the least significant entry.
552 if (LeadingZero) {
553 if (UniquedVals[Multiple-1].Val == 0)
554 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
555 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getValue();
556 if (Val < 16)
557 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
558 }
559 if (LeadingOnes) {
560 if (UniquedVals[Multiple-1].Val == 0)
561 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
562 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSignExtended();
563 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
564 return DAG.getTargetConstant(Val, MVT::i32);
565 }
566
567 return SDOperand();
568 }
569
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000570 // Check to see if this buildvec has a single non-undef value in its elements.
571 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
572 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
573 if (OpVal.Val == 0)
574 OpVal = N->getOperand(i);
575 else if (OpVal != N->getOperand(i))
Chris Lattner140a58f2006-04-08 06:46:53 +0000576 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000577 }
578
Chris Lattner140a58f2006-04-08 06:46:53 +0000579 if (OpVal.Val == 0) return SDOperand(); // All UNDEF: use implicit def.
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000580
Nate Begeman98e70cc2006-03-28 04:15:58 +0000581 unsigned ValSizeInBytes = 0;
582 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000583 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
584 Value = CN->getValue();
585 ValSizeInBytes = MVT::getSizeInBits(CN->getValueType(0))/8;
586 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
587 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
588 Value = FloatToBits(CN->getValue());
589 ValSizeInBytes = 4;
590 }
591
592 // If the splat value is larger than the element value, then we can never do
593 // this splat. The only case that we could fit the replicated bits into our
594 // immediate field for would be zero, and we prefer to use vxor for it.
Chris Lattner140a58f2006-04-08 06:46:53 +0000595 if (ValSizeInBytes < ByteSize) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000596
597 // If the element value is larger than the splat value, cut it in half and
598 // check to see if the two halves are equal. Continue doing this until we
599 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
600 while (ValSizeInBytes > ByteSize) {
601 ValSizeInBytes >>= 1;
602
603 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000604 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
605 (Value & ((1 << (8*ValSizeInBytes))-1)))
Chris Lattner140a58f2006-04-08 06:46:53 +0000606 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000607 }
608
609 // Properly sign extend the value.
610 int ShAmt = (4-ByteSize)*8;
611 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
612
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000613 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Chris Lattner140a58f2006-04-08 06:46:53 +0000614 if (MaskVal == 0) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000615
Chris Lattner140a58f2006-04-08 06:46:53 +0000616 // Finally, if this value fits in a 5 bit sext field, return it
617 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
618 return DAG.getTargetConstant(MaskVal, MVT::i32);
619 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000620}
621
Chris Lattner1a635d62006-04-14 06:01:58 +0000622//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000623// Addressing Mode Selection
624//===----------------------------------------------------------------------===//
625
626/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
627/// or 64-bit immediate, and if the value can be accurately represented as a
628/// sign extension from a 16-bit value. If so, this returns true and the
629/// immediate.
630static bool isIntS16Immediate(SDNode *N, short &Imm) {
631 if (N->getOpcode() != ISD::Constant)
632 return false;
633
634 Imm = (short)cast<ConstantSDNode>(N)->getValue();
635 if (N->getValueType(0) == MVT::i32)
636 return Imm == (int32_t)cast<ConstantSDNode>(N)->getValue();
637 else
638 return Imm == (int64_t)cast<ConstantSDNode>(N)->getValue();
639}
640static bool isIntS16Immediate(SDOperand Op, short &Imm) {
641 return isIntS16Immediate(Op.Val, Imm);
642}
643
644
645/// SelectAddressRegReg - Given the specified addressed, check to see if it
646/// can be represented as an indexed [r+r] operation. Returns false if it
647/// can be more efficiently represented with [r+imm].
648bool PPCTargetLowering::SelectAddressRegReg(SDOperand N, SDOperand &Base,
649 SDOperand &Index,
650 SelectionDAG &DAG) {
651 short imm = 0;
652 if (N.getOpcode() == ISD::ADD) {
653 if (isIntS16Immediate(N.getOperand(1), imm))
654 return false; // r+i
655 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
656 return false; // r+i
657
658 Base = N.getOperand(0);
659 Index = N.getOperand(1);
660 return true;
661 } else if (N.getOpcode() == ISD::OR) {
662 if (isIntS16Immediate(N.getOperand(1), imm))
663 return false; // r+i can fold it if we can.
664
665 // If this is an or of disjoint bitfields, we can codegen this as an add
666 // (for better address arithmetic) if the LHS and RHS of the OR are provably
667 // disjoint.
668 uint64_t LHSKnownZero, LHSKnownOne;
669 uint64_t RHSKnownZero, RHSKnownOne;
670 ComputeMaskedBits(N.getOperand(0), ~0U, LHSKnownZero, LHSKnownOne);
671
672 if (LHSKnownZero) {
673 ComputeMaskedBits(N.getOperand(1), ~0U, RHSKnownZero, RHSKnownOne);
674 // If all of the bits are known zero on the LHS or RHS, the add won't
675 // carry.
676 if ((LHSKnownZero | RHSKnownZero) == ~0U) {
677 Base = N.getOperand(0);
678 Index = N.getOperand(1);
679 return true;
680 }
681 }
682 }
683
684 return false;
685}
686
687/// Returns true if the address N can be represented by a base register plus
688/// a signed 16-bit displacement [r+imm], and if it is not better
689/// represented as reg+reg.
690bool PPCTargetLowering::SelectAddressRegImm(SDOperand N, SDOperand &Disp,
691 SDOperand &Base, SelectionDAG &DAG){
692 // If this can be more profitably realized as r+r, fail.
693 if (SelectAddressRegReg(N, Disp, Base, DAG))
694 return false;
695
696 if (N.getOpcode() == ISD::ADD) {
697 short imm = 0;
698 if (isIntS16Immediate(N.getOperand(1), imm)) {
699 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
700 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
701 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
702 } else {
703 Base = N.getOperand(0);
704 }
705 return true; // [r+i]
706 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
707 // Match LOAD (ADD (X, Lo(G))).
708 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
709 && "Cannot handle constant offsets yet!");
710 Disp = N.getOperand(1).getOperand(0); // The global address.
711 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
712 Disp.getOpcode() == ISD::TargetConstantPool ||
713 Disp.getOpcode() == ISD::TargetJumpTable);
714 Base = N.getOperand(0);
715 return true; // [&g+r]
716 }
717 } else if (N.getOpcode() == ISD::OR) {
718 short imm = 0;
719 if (isIntS16Immediate(N.getOperand(1), imm)) {
720 // If this is an or of disjoint bitfields, we can codegen this as an add
721 // (for better address arithmetic) if the LHS and RHS of the OR are
722 // provably disjoint.
723 uint64_t LHSKnownZero, LHSKnownOne;
724 ComputeMaskedBits(N.getOperand(0), ~0U, LHSKnownZero, LHSKnownOne);
725 if ((LHSKnownZero|~(unsigned)imm) == ~0U) {
726 // If all of the bits are known zero on the LHS or RHS, the add won't
727 // carry.
728 Base = N.getOperand(0);
729 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
730 return true;
731 }
732 }
733 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
734 // Loading from a constant address.
735
736 // If this address fits entirely in a 16-bit sext immediate field, codegen
737 // this as "d, 0"
738 short Imm;
739 if (isIntS16Immediate(CN, Imm)) {
740 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
741 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
742 return true;
743 }
744
745 // FIXME: Handle small sext constant offsets in PPC64 mode also!
746 if (CN->getValueType(0) == MVT::i32) {
747 int Addr = (int)CN->getValue();
748
749 // Otherwise, break this down into an LIS + disp.
750 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
751 Base = DAG.getConstant(Addr - (signed short)Addr, MVT::i32);
752 return true;
753 }
754 }
755
756 Disp = DAG.getTargetConstant(0, getPointerTy());
757 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
758 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
759 else
760 Base = N;
761 return true; // [r+0]
762}
763
764/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
765/// represented as an indexed [r+r] operation.
766bool PPCTargetLowering::SelectAddressRegRegOnly(SDOperand N, SDOperand &Base,
767 SDOperand &Index,
768 SelectionDAG &DAG) {
769 // Check to see if we can easily represent this as an [r+r] address. This
770 // will fail if it thinks that the address is more profitably represented as
771 // reg+imm, e.g. where imm = 0.
772 if (SelectAddressRegReg(N, Base, Index, DAG))
773 return true;
774
775 // If the operand is an addition, always emit this as [r+r], since this is
776 // better (for code size, and execution, as the memop does the add for free)
777 // than emitting an explicit add.
778 if (N.getOpcode() == ISD::ADD) {
779 Base = N.getOperand(0);
780 Index = N.getOperand(1);
781 return true;
782 }
783
784 // Otherwise, do it the hard way, using R0 as the base register.
785 Base = DAG.getRegister(PPC::R0, N.getValueType());
786 Index = N;
787 return true;
788}
789
790/// SelectAddressRegImmShift - Returns true if the address N can be
791/// represented by a base register plus a signed 14-bit displacement
792/// [r+imm*4]. Suitable for use by STD and friends.
793bool PPCTargetLowering::SelectAddressRegImmShift(SDOperand N, SDOperand &Disp,
794 SDOperand &Base,
795 SelectionDAG &DAG) {
796 // If this can be more profitably realized as r+r, fail.
797 if (SelectAddressRegReg(N, Disp, Base, DAG))
798 return false;
799
800 if (N.getOpcode() == ISD::ADD) {
801 short imm = 0;
802 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
803 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
804 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
805 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
806 } else {
807 Base = N.getOperand(0);
808 }
809 return true; // [r+i]
810 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
811 // Match LOAD (ADD (X, Lo(G))).
812 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
813 && "Cannot handle constant offsets yet!");
814 Disp = N.getOperand(1).getOperand(0); // The global address.
815 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
816 Disp.getOpcode() == ISD::TargetConstantPool ||
817 Disp.getOpcode() == ISD::TargetJumpTable);
818 Base = N.getOperand(0);
819 return true; // [&g+r]
820 }
821 } else if (N.getOpcode() == ISD::OR) {
822 short imm = 0;
823 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
824 // If this is an or of disjoint bitfields, we can codegen this as an add
825 // (for better address arithmetic) if the LHS and RHS of the OR are
826 // provably disjoint.
827 uint64_t LHSKnownZero, LHSKnownOne;
828 ComputeMaskedBits(N.getOperand(0), ~0U, LHSKnownZero, LHSKnownOne);
829 if ((LHSKnownZero|~(unsigned)imm) == ~0U) {
830 // If all of the bits are known zero on the LHS or RHS, the add won't
831 // carry.
832 Base = N.getOperand(0);
833 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
834 return true;
835 }
836 }
837 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
838 // Loading from a constant address.
839
840 // If this address fits entirely in a 14-bit sext immediate field, codegen
841 // this as "d, 0"
842 short Imm;
843 if (isIntS16Immediate(CN, Imm)) {
844 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
845 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
846 return true;
847 }
848
849 // FIXME: Handle small sext constant offsets in PPC64 mode also!
850 if (CN->getValueType(0) == MVT::i32) {
851 int Addr = (int)CN->getValue();
852
853 // Otherwise, break this down into an LIS + disp.
854 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
855 Base = DAG.getConstant(Addr - (signed short)Addr, MVT::i32);
856 return true;
857 }
858 }
859
860 Disp = DAG.getTargetConstant(0, getPointerTy());
861 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
862 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
863 else
864 Base = N;
865 return true; // [r+0]
866}
867
868
869/// getPreIndexedAddressParts - returns true by value, base pointer and
870/// offset pointer and addressing mode by reference if the node's address
871/// can be legally represented as pre-indexed load / store address.
872bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDOperand &Base,
873 SDOperand &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +0000874 ISD::MemIndexedMode &AM,
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000875 SelectionDAG &DAG) {
Chris Lattner4eab7142006-11-10 02:08:47 +0000876 // Disabled by default for now.
877 if (!EnablePPCPreinc) return false;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000878
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000879 SDOperand Ptr;
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000880 MVT::ValueType VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000881 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
882 Ptr = LD->getBasePtr();
Chris Lattner0851b4f2006-11-15 19:55:13 +0000883 VT = LD->getLoadedVT();
884
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000885 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner4eab7142006-11-10 02:08:47 +0000886 ST = ST;
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000887 Ptr = ST->getBasePtr();
888 VT = ST->getStoredVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000889 } else
890 return false;
891
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000892 // PowerPC doesn't have preinc load/store instructions for vectors.
893 if (MVT::isVector(VT))
894 return false;
895
Chris Lattner0851b4f2006-11-15 19:55:13 +0000896 // TODO: Check reg+reg first.
897
898 // LDU/STU use reg+imm*4, others use reg+imm.
899 if (VT != MVT::i64) {
900 // reg + imm
901 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
902 return false;
903 } else {
904 // reg + imm * 4.
905 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
906 return false;
907 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +0000908
Chris Lattnerf6edf4d2006-11-11 00:08:42 +0000909 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +0000910 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
911 // sext i32 to i64 when addr mode is r+i.
Chris Lattnerf6edf4d2006-11-11 00:08:42 +0000912 if (LD->getValueType(0) == MVT::i64 && LD->getLoadedVT() == MVT::i32 &&
913 LD->getExtensionType() == ISD::SEXTLOAD &&
914 isa<ConstantSDNode>(Offset))
915 return false;
Chris Lattner0851b4f2006-11-15 19:55:13 +0000916 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000917
Chris Lattner4eab7142006-11-10 02:08:47 +0000918 AM = ISD::PRE_INC;
919 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000920}
921
922//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +0000923// LowerOperation implementation
924//===----------------------------------------------------------------------===//
925
926static SDOperand LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +0000927 MVT::ValueType PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +0000928 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +0000929 Constant *C = CP->getConstVal();
Chris Lattner059ca0f2006-06-16 21:01:35 +0000930 SDOperand CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
931 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +0000932
933 const TargetMachine &TM = DAG.getTarget();
934
Chris Lattner059ca0f2006-06-16 21:01:35 +0000935 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, CPI, Zero);
936 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, CPI, Zero);
937
Chris Lattner1a635d62006-04-14 06:01:58 +0000938 // If this is a non-darwin platform, we don't support non-static relo models
939 // yet.
940 if (TM.getRelocationModel() == Reloc::Static ||
941 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
942 // Generate non-pic code that has direct accesses to the constant pool.
943 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +0000944 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +0000945 }
946
Chris Lattner35d86fe2006-07-26 21:12:04 +0000947 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +0000948 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +0000949 Hi = DAG.getNode(ISD::ADD, PtrVT,
950 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +0000951 }
952
Chris Lattner059ca0f2006-06-16 21:01:35 +0000953 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +0000954 return Lo;
955}
956
Nate Begeman37efe672006-04-22 18:53:45 +0000957static SDOperand LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +0000958 MVT::ValueType PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +0000959 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000960 SDOperand JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
961 SDOperand Zero = DAG.getConstant(0, PtrVT);
Nate Begeman37efe672006-04-22 18:53:45 +0000962
963 const TargetMachine &TM = DAG.getTarget();
Chris Lattner059ca0f2006-06-16 21:01:35 +0000964
965 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, JTI, Zero);
966 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, JTI, Zero);
967
Nate Begeman37efe672006-04-22 18:53:45 +0000968 // If this is a non-darwin platform, we don't support non-static relo models
969 // yet.
970 if (TM.getRelocationModel() == Reloc::Static ||
971 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
972 // Generate non-pic code that has direct accesses to the constant pool.
973 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +0000974 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +0000975 }
976
Chris Lattner35d86fe2006-07-26 21:12:04 +0000977 if (TM.getRelocationModel() == Reloc::PIC_) {
Nate Begeman37efe672006-04-22 18:53:45 +0000978 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +0000979 Hi = DAG.getNode(ISD::ADD, PtrVT,
Chris Lattner0d72a202006-07-28 16:45:47 +0000980 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Nate Begeman37efe672006-04-22 18:53:45 +0000981 }
982
Chris Lattner059ca0f2006-06-16 21:01:35 +0000983 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +0000984 return Lo;
985}
986
Chris Lattner1a635d62006-04-14 06:01:58 +0000987static SDOperand LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +0000988 MVT::ValueType PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +0000989 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
990 GlobalValue *GV = GSDN->getGlobal();
Chris Lattner059ca0f2006-06-16 21:01:35 +0000991 SDOperand GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
992 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +0000993
994 const TargetMachine &TM = DAG.getTarget();
995
Chris Lattner059ca0f2006-06-16 21:01:35 +0000996 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, GA, Zero);
997 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, GA, Zero);
998
Chris Lattner1a635d62006-04-14 06:01:58 +0000999 // If this is a non-darwin platform, we don't support non-static relo models
1000 // yet.
1001 if (TM.getRelocationModel() == Reloc::Static ||
1002 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1003 // Generate non-pic code that has direct accesses to globals.
1004 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001005 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001006 }
1007
Chris Lattner35d86fe2006-07-26 21:12:04 +00001008 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001009 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001010 Hi = DAG.getNode(ISD::ADD, PtrVT,
1011 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001012 }
1013
Chris Lattner059ca0f2006-06-16 21:01:35 +00001014 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001015
1016 if (!GV->hasWeakLinkage() && !GV->hasLinkOnceLinkage() &&
1017 (!GV->isExternal() || GV->hasNotBeenReadFromBytecode()))
1018 return Lo;
1019
1020 // If the global is weak or external, we have to go through the lazy
1021 // resolution stub.
Evan Cheng466685d2006-10-09 20:57:25 +00001022 return DAG.getLoad(PtrVT, DAG.getEntryNode(), Lo, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001023}
1024
1025static SDOperand LowerSETCC(SDOperand Op, SelectionDAG &DAG) {
1026 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
1027
1028 // If we're comparing for equality to zero, expose the fact that this is
1029 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1030 // fold the new nodes.
1031 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1032 if (C->isNullValue() && CC == ISD::SETEQ) {
1033 MVT::ValueType VT = Op.getOperand(0).getValueType();
1034 SDOperand Zext = Op.getOperand(0);
1035 if (VT < MVT::i32) {
1036 VT = MVT::i32;
1037 Zext = DAG.getNode(ISD::ZERO_EXTEND, VT, Op.getOperand(0));
1038 }
1039 unsigned Log2b = Log2_32(MVT::getSizeInBits(VT));
1040 SDOperand Clz = DAG.getNode(ISD::CTLZ, VT, Zext);
1041 SDOperand Scc = DAG.getNode(ISD::SRL, VT, Clz,
1042 DAG.getConstant(Log2b, MVT::i32));
1043 return DAG.getNode(ISD::TRUNCATE, MVT::i32, Scc);
1044 }
1045 // Leave comparisons against 0 and -1 alone for now, since they're usually
1046 // optimized. FIXME: revisit this when we can custom lower all setcc
1047 // optimizations.
1048 if (C->isAllOnesValue() || C->isNullValue())
1049 return SDOperand();
1050 }
1051
1052 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001053 // by xor'ing the rhs with the lhs, which is faster than setting a
1054 // condition register, reading it back out, and masking the correct bit. The
1055 // normal approach here uses sub to do this instead of xor. Using xor exposes
1056 // the result to other bit-twiddling opportunities.
Chris Lattner1a635d62006-04-14 06:01:58 +00001057 MVT::ValueType LHSVT = Op.getOperand(0).getValueType();
1058 if (MVT::isInteger(LHSVT) && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
1059 MVT::ValueType VT = Op.getValueType();
Chris Lattnerac011bc2006-11-14 05:28:08 +00001060 SDOperand Sub = DAG.getNode(ISD::XOR, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001061 Op.getOperand(1));
1062 return DAG.getSetCC(VT, Sub, DAG.getConstant(0, LHSVT), CC);
1063 }
1064 return SDOperand();
1065}
1066
1067static SDOperand LowerVASTART(SDOperand Op, SelectionDAG &DAG,
1068 unsigned VarArgsFrameIndex) {
1069 // vastart just stores the address of the VarArgsFrameIndex slot into the
1070 // memory location argument.
Chris Lattner0d72a202006-07-28 16:45:47 +00001071 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1072 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Evan Cheng8b2794a2006-10-13 21:14:26 +00001073 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
1074 return DAG.getStore(Op.getOperand(0), FR, Op.getOperand(1), SV->getValue(),
1075 SV->getOffset());
Chris Lattner1a635d62006-04-14 06:01:58 +00001076}
1077
Chris Lattnerc91a4752006-06-26 22:48:35 +00001078static SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG,
1079 int &VarArgsFrameIndex) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001080 // TODO: add description of PPC stack frame format, or at least some docs.
1081 //
1082 MachineFunction &MF = DAG.getMachineFunction();
1083 MachineFrameInfo *MFI = MF.getFrameInfo();
1084 SSARegMap *RegMap = MF.getSSARegMap();
Chris Lattner79e490a2006-08-11 17:18:05 +00001085 SmallVector<SDOperand, 8> ArgValues;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001086 SDOperand Root = Op.getOperand(0);
1087
Jim Laskey2f616bf2006-11-16 22:43:37 +00001088 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1089 bool isPPC64 = PtrVT == MVT::i64;
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001090 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001091
1092 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001093
1094 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001095 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1096 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1097 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001098 static const unsigned GPR_64[] = { // 64-bit registers.
1099 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1100 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1101 };
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001102 static const unsigned FPR[] = {
1103 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1104 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1105 };
1106 static const unsigned VR[] = {
1107 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1108 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1109 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001110
Jim Laskey2f616bf2006-11-16 22:43:37 +00001111 const unsigned Num_GPR_Regs = sizeof(GPR_32)/sizeof(GPR_32[0]);
1112 const unsigned Num_FPR_Regs = sizeof(FPR)/sizeof(FPR[0]);
1113 const unsigned Num_VR_Regs = sizeof( VR)/sizeof( VR[0]);
1114
1115 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
1116
Chris Lattnerc91a4752006-06-26 22:48:35 +00001117 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001118
1119 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001120 // entry to a function on PPC, the arguments start after the linkage area,
1121 // although the first ones are often in registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001122 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e; ++ArgNo) {
1123 SDOperand ArgVal;
1124 bool needsLoad = false;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001125 MVT::ValueType ObjectVT = Op.getValue(ArgNo).getValueType();
1126 unsigned ObjSize = MVT::getSizeInBits(ObjectVT)/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001127 unsigned ArgSize = ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001128
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001129 unsigned CurArgOffset = ArgOffset;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001130 switch (ObjectVT) {
1131 default: assert(0 && "Unhandled argument type!");
1132 case MVT::i32:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001133 // All int arguments reserve stack space.
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001134 ArgOffset += PtrByteSize;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001135
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001136 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001137 unsigned VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
1138 MF.addLiveIn(GPR[GPR_idx], VReg);
1139 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i32);
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001140 ++GPR_idx;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001141 } else {
1142 needsLoad = true;
Jim Laskey619965d2006-11-29 13:37:09 +00001143 ArgSize = PtrByteSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001144 }
1145 break;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001146 case MVT::i64: // PPC64
1147 // All int arguments reserve stack space.
1148 ArgOffset += 8;
1149
1150 if (GPR_idx != Num_GPR_Regs) {
1151 unsigned VReg = RegMap->createVirtualRegister(&PPC::G8RCRegClass);
1152 MF.addLiveIn(GPR[GPR_idx], VReg);
1153 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i64);
1154 ++GPR_idx;
1155 } else {
1156 needsLoad = true;
1157 }
1158 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001159 case MVT::f32:
1160 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001161 // All FP arguments reserve stack space.
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001162 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001163
1164 // Every 4 bytes of argument space consumes one of the GPRs available for
1165 // argument passing.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001166 if (GPR_idx != Num_GPR_Regs) {
1167 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001168 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001169 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001170 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001171 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001172 unsigned VReg;
1173 if (ObjectVT == MVT::f32)
1174 VReg = RegMap->createVirtualRegister(&PPC::F4RCRegClass);
1175 else
1176 VReg = RegMap->createVirtualRegister(&PPC::F8RCRegClass);
1177 MF.addLiveIn(FPR[FPR_idx], VReg);
1178 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001179 ++FPR_idx;
1180 } else {
1181 needsLoad = true;
1182 }
1183 break;
1184 case MVT::v4f32:
1185 case MVT::v4i32:
1186 case MVT::v8i16:
1187 case MVT::v16i8:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001188 // Note that vector arguments in registers don't reserve stack space.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001189 if (VR_idx != Num_VR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001190 unsigned VReg = RegMap->createVirtualRegister(&PPC::VRRCRegClass);
1191 MF.addLiveIn(VR[VR_idx], VReg);
1192 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001193 ++VR_idx;
1194 } else {
1195 // This should be simple, but requires getting 16-byte aligned stack
1196 // values.
1197 assert(0 && "Loading VR argument not implemented yet!");
1198 needsLoad = true;
1199 }
1200 break;
1201 }
1202
1203 // We need to load the argument to a virtual register if we determined above
1204 // that we ran out of physical registers of the appropriate type
1205 if (needsLoad) {
Chris Lattnerb375b5e2006-05-16 18:54:32 +00001206 // If the argument is actually used, emit a load from the right stack
1207 // slot.
1208 if (!Op.Val->hasNUsesOfValue(0, ArgNo)) {
Jim Laskey619965d2006-11-29 13:37:09 +00001209 int FI = MFI->CreateFixedObject(ObjSize,
1210 CurArgOffset + (ArgSize - ObjSize));
Chris Lattnerc91a4752006-06-26 22:48:35 +00001211 SDOperand FIN = DAG.getFrameIndex(FI, PtrVT);
Evan Cheng466685d2006-10-09 20:57:25 +00001212 ArgVal = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0);
Chris Lattnerb375b5e2006-05-16 18:54:32 +00001213 } else {
1214 // Don't emit a dead load.
1215 ArgVal = DAG.getNode(ISD::UNDEF, ObjectVT);
1216 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001217 }
1218
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001219 ArgValues.push_back(ArgVal);
1220 }
1221
1222 // If the function takes variable number of arguments, make a frame index for
1223 // the start of the first vararg value... for expansion of llvm.va_start.
1224 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1225 if (isVarArg) {
Chris Lattnerc91a4752006-06-26 22:48:35 +00001226 VarArgsFrameIndex = MFI->CreateFixedObject(MVT::getSizeInBits(PtrVT)/8,
1227 ArgOffset);
1228 SDOperand FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001229 // If this function is vararg, store any remaining integer argument regs
1230 // to their spots on the stack so that they may be loaded by deferencing the
1231 // result of va_next.
Chris Lattnere2199452006-08-11 17:38:39 +00001232 SmallVector<SDOperand, 8> MemOps;
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001233 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001234 unsigned VReg;
1235 if (isPPC64)
1236 VReg = RegMap->createVirtualRegister(&PPC::G8RCRegClass);
1237 else
1238 VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
1239
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001240 MF.addLiveIn(GPR[GPR_idx], VReg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001241 SDOperand Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
Evan Cheng8b2794a2006-10-13 21:14:26 +00001242 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001243 MemOps.push_back(Store);
1244 // Increment the address by four for the next argument to store
Chris Lattnerc91a4752006-06-26 22:48:35 +00001245 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(PtrVT)/8, PtrVT);
1246 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001247 }
1248 if (!MemOps.empty())
Chris Lattnere2199452006-08-11 17:38:39 +00001249 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,&MemOps[0],MemOps.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001250 }
1251
1252 ArgValues.push_back(Root);
1253
1254 // Return the new list of results.
1255 std::vector<MVT::ValueType> RetVT(Op.Val->value_begin(),
1256 Op.Val->value_end());
Chris Lattner79e490a2006-08-11 17:18:05 +00001257 return DAG.getNode(ISD::MERGE_VALUES, RetVT, &ArgValues[0], ArgValues.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001258}
1259
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001260/// isCallCompatibleAddress - Return the immediate to use if the specified
1261/// 32-bit value is representable in the immediate field of a BxA instruction.
1262static SDNode *isBLACompatibleAddress(SDOperand Op, SelectionDAG &DAG) {
1263 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
1264 if (!C) return 0;
1265
1266 int Addr = C->getValue();
1267 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1268 (Addr << 6 >> 6) != Addr)
1269 return 0; // Top 6 bits have to be sext of immediate.
1270
1271 return DAG.getConstant((int)C->getValue() >> 2, MVT::i32).Val;
1272}
1273
Chris Lattnerabde4602006-05-16 22:56:08 +00001274static SDOperand LowerCALL(SDOperand Op, SelectionDAG &DAG) {
1275 SDOperand Chain = Op.getOperand(0);
Chris Lattnerabde4602006-05-16 22:56:08 +00001276 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Chris Lattnerabde4602006-05-16 22:56:08 +00001277 SDOperand Callee = Op.getOperand(4);
Evan Cheng4360bdc2006-05-25 00:57:32 +00001278 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1279
Chris Lattnerc91a4752006-06-26 22:48:35 +00001280 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1281 bool isPPC64 = PtrVT == MVT::i64;
1282 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001283
Chris Lattnerabde4602006-05-16 22:56:08 +00001284 // args_to_use will accumulate outgoing args for the PPCISD::CALL case in
1285 // SelectExpr to use to put the arguments in the appropriate registers.
1286 std::vector<SDOperand> args_to_use;
1287
1288 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00001289 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001290 // prereserved space for [SP][CR][LR][3 x unused].
Jim Laskey2f616bf2006-11-16 22:43:37 +00001291 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64);
Chris Lattnerabde4602006-05-16 22:56:08 +00001292
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001293 // Add up all the space actually used.
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001294 for (unsigned i = 0; i != NumOps; ++i) {
1295 unsigned ArgSize =MVT::getSizeInBits(Op.getOperand(5+2*i).getValueType())/8;
1296 ArgSize = std::max(ArgSize, PtrByteSize);
1297 NumBytes += ArgSize;
1298 }
Chris Lattnerc04ba7a2006-05-16 23:54:25 +00001299
Chris Lattner7b053502006-05-30 21:21:04 +00001300 // The prolog code of the callee may store up to 8 GPR argument registers to
1301 // the stack, allowing va_start to index over them in memory if its varargs.
1302 // Because we cannot tell if this is needed on the caller side, we have to
1303 // conservatively assume that it is needed. As such, make sure we have at
1304 // least enough stack space for the caller to store the 8 GPRs.
Jim Laskey2f616bf2006-11-16 22:43:37 +00001305 NumBytes = std::max(NumBytes, PPCFrameInfo::getMinCallFrameSize(isPPC64));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001306
1307 // Adjust the stack pointer for the new arguments...
1308 // These operations are automatically eliminated by the prolog/epilog pass
1309 Chain = DAG.getCALLSEQ_START(Chain,
Chris Lattnerc91a4752006-06-26 22:48:35 +00001310 DAG.getConstant(NumBytes, PtrVT));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001311
1312 // Set up a copy of the stack pointer for use loading and storing any
1313 // arguments that may not fit in the registers available for argument
1314 // passing.
Chris Lattnerc91a4752006-06-26 22:48:35 +00001315 SDOperand StackPtr;
1316 if (isPPC64)
1317 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
1318 else
1319 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001320
1321 // Figure out which arguments are going to go in registers, and which in
1322 // memory. Also, if this is a vararg function, floating point operations
1323 // must be stored to our stack, and loaded into integer regs as well, if
1324 // any integer regs are available for argument passing.
Jim Laskey2f616bf2006-11-16 22:43:37 +00001325 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001326 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001327
Chris Lattnerc91a4752006-06-26 22:48:35 +00001328 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00001329 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1330 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1331 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001332 static const unsigned GPR_64[] = { // 64-bit registers.
1333 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1334 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1335 };
Chris Lattner9a2a4972006-05-17 06:01:33 +00001336 static const unsigned FPR[] = {
1337 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1338 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1339 };
1340 static const unsigned VR[] = {
1341 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1342 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1343 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001344 const unsigned NumGPRs = sizeof(GPR_32)/sizeof(GPR_32[0]);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001345 const unsigned NumFPRs = sizeof(FPR)/sizeof(FPR[0]);
1346 const unsigned NumVRs = sizeof( VR)/sizeof( VR[0]);
1347
Chris Lattnerc91a4752006-06-26 22:48:35 +00001348 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
1349
Chris Lattner9a2a4972006-05-17 06:01:33 +00001350 std::vector<std::pair<unsigned, SDOperand> > RegsToPass;
Chris Lattnere2199452006-08-11 17:38:39 +00001351 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00001352 for (unsigned i = 0; i != NumOps; ++i) {
1353 SDOperand Arg = Op.getOperand(5+2*i);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001354
1355 // PtrOff will be used to store the current argument to the stack if a
1356 // register cannot be found for it.
1357 SDOperand PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Chris Lattnerc91a4752006-06-26 22:48:35 +00001358 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr, PtrOff);
1359
1360 // On PPC64, promote integers to 64-bit values.
1361 if (isPPC64 && Arg.getValueType() == MVT::i32) {
1362 unsigned ExtOp = ISD::ZERO_EXTEND;
1363 if (cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue())
1364 ExtOp = ISD::SIGN_EXTEND;
1365 Arg = DAG.getNode(ExtOp, MVT::i64, Arg);
1366 }
1367
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001368 switch (Arg.getValueType()) {
1369 default: assert(0 && "Unexpected ValueType for argument!");
1370 case MVT::i32:
Chris Lattnerc91a4752006-06-26 22:48:35 +00001371 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00001372 if (GPR_idx != NumGPRs) {
1373 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001374 } else {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001375 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001376 }
Chris Lattnerc91a4752006-06-26 22:48:35 +00001377 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001378 break;
1379 case MVT::f32:
1380 case MVT::f64:
Jim Laskeyfbb74e62006-12-01 16:30:47 +00001381 if (isVarArg && isPPC64) {
1382 // Float varargs need to be promoted to double.
1383 if (Arg.getValueType() == MVT::f32)
1384 Arg = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Arg);
1385 }
1386
Chris Lattner9a2a4972006-05-17 06:01:33 +00001387 if (FPR_idx != NumFPRs) {
1388 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
1389
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001390 if (isVarArg) {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001391 SDOperand Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001392 MemOpChains.push_back(Store);
1393
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001394 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00001395 if (GPR_idx != NumGPRs) {
Evan Cheng466685d2006-10-09 20:57:25 +00001396 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001397 MemOpChains.push_back(Load.getValue(1));
1398 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001399 }
Jim Laskeyfbb74e62006-12-01 16:30:47 +00001400 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001401 SDOperand ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Chris Lattnerc91a4752006-06-26 22:48:35 +00001402 PtrOff = DAG.getNode(ISD::ADD, PtrVT, PtrOff, ConstFour);
Evan Cheng466685d2006-10-09 20:57:25 +00001403 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001404 MemOpChains.push_back(Load.getValue(1));
1405 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00001406 }
1407 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001408 // If we have any FPRs remaining, we may also have GPRs remaining.
1409 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
1410 // GPRs.
Chris Lattner9a2a4972006-05-17 06:01:33 +00001411 if (GPR_idx != NumGPRs)
1412 ++GPR_idx;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001413 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64)
Chris Lattner9a2a4972006-05-17 06:01:33 +00001414 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00001415 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001416 } else {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001417 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattnerabde4602006-05-16 22:56:08 +00001418 }
Chris Lattnerc91a4752006-06-26 22:48:35 +00001419 if (isPPC64)
1420 ArgOffset += 8;
1421 else
1422 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001423 break;
1424 case MVT::v4f32:
1425 case MVT::v4i32:
1426 case MVT::v8i16:
1427 case MVT::v16i8:
1428 assert(!isVarArg && "Don't support passing vectors to varargs yet!");
Chris Lattner9a2a4972006-05-17 06:01:33 +00001429 assert(VR_idx != NumVRs &&
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001430 "Don't support passing more than 12 vector args yet!");
Chris Lattner9a2a4972006-05-17 06:01:33 +00001431 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001432 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00001433 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001434 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001435 if (!MemOpChains.empty())
Chris Lattnere2199452006-08-11 17:38:39 +00001436 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1437 &MemOpChains[0], MemOpChains.size());
Chris Lattnerabde4602006-05-16 22:56:08 +00001438
Chris Lattner9a2a4972006-05-17 06:01:33 +00001439 // Build a sequence of copy-to-reg nodes chained together with token chain
1440 // and flag operands which copy the outgoing args into the appropriate regs.
1441 SDOperand InFlag;
1442 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1443 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1444 InFlag);
1445 InFlag = Chain.getValue(1);
1446 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001447
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001448 std::vector<MVT::ValueType> NodeTys;
Chris Lattner4a45abf2006-06-10 01:14:28 +00001449 NodeTys.push_back(MVT::Other); // Returns a chain
1450 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
1451
Chris Lattner79e490a2006-08-11 17:18:05 +00001452 SmallVector<SDOperand, 8> Ops;
Chris Lattner4a45abf2006-06-10 01:14:28 +00001453 unsigned CallOpc = PPCISD::CALL;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001454
1455 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1456 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1457 // node so that legalize doesn't hack it.
Chris Lattnerabde4602006-05-16 22:56:08 +00001458 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Chris Lattner9a2a4972006-05-17 06:01:33 +00001459 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001460 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
1461 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
1462 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
1463 // If this is an absolute destination address, use the munged value.
1464 Callee = SDOperand(Dest, 0);
1465 else {
1466 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
1467 // to do the call, we can't use PPCISD::CALL.
Chris Lattner79e490a2006-08-11 17:18:05 +00001468 SDOperand MTCTROps[] = {Chain, Callee, InFlag};
1469 Chain = DAG.getNode(PPCISD::MTCTR, NodeTys, MTCTROps, 2+(InFlag.Val!=0));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001470 InFlag = Chain.getValue(1);
1471
1472 // Copy the callee address into R12 on darwin.
1473 Chain = DAG.getCopyToReg(Chain, PPC::R12, Callee, InFlag);
1474 InFlag = Chain.getValue(1);
1475
1476 NodeTys.clear();
1477 NodeTys.push_back(MVT::Other);
1478 NodeTys.push_back(MVT::Flag);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001479 Ops.push_back(Chain);
Chris Lattner4a45abf2006-06-10 01:14:28 +00001480 CallOpc = PPCISD::BCTRL;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001481 Callee.Val = 0;
1482 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001483
Chris Lattner4a45abf2006-06-10 01:14:28 +00001484 // If this is a direct call, pass the chain and the callee.
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001485 if (Callee.Val) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001486 Ops.push_back(Chain);
1487 Ops.push_back(Callee);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001488 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001489
Chris Lattner4a45abf2006-06-10 01:14:28 +00001490 // Add argument registers to the end of the list so that they are known live
1491 // into the call.
1492 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1493 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1494 RegsToPass[i].second.getValueType()));
1495
1496 if (InFlag.Val)
1497 Ops.push_back(InFlag);
Chris Lattner79e490a2006-08-11 17:18:05 +00001498 Chain = DAG.getNode(CallOpc, NodeTys, &Ops[0], Ops.size());
Chris Lattner4a45abf2006-06-10 01:14:28 +00001499 InFlag = Chain.getValue(1);
1500
Chris Lattner79e490a2006-08-11 17:18:05 +00001501 SDOperand ResultVals[3];
1502 unsigned NumResults = 0;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001503 NodeTys.clear();
1504
1505 // If the call has results, copy the values out of the ret val registers.
1506 switch (Op.Val->getValueType(0)) {
1507 default: assert(0 && "Unexpected ret value!");
1508 case MVT::Other: break;
1509 case MVT::i32:
1510 if (Op.Val->getValueType(1) == MVT::i32) {
1511 Chain = DAG.getCopyFromReg(Chain, PPC::R4, MVT::i32, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001512 ResultVals[0] = Chain.getValue(0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001513 Chain = DAG.getCopyFromReg(Chain, PPC::R3, MVT::i32,
1514 Chain.getValue(2)).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001515 ResultVals[1] = Chain.getValue(0);
1516 NumResults = 2;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001517 NodeTys.push_back(MVT::i32);
1518 } else {
1519 Chain = DAG.getCopyFromReg(Chain, PPC::R3, MVT::i32, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001520 ResultVals[0] = Chain.getValue(0);
1521 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001522 }
1523 NodeTys.push_back(MVT::i32);
1524 break;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001525 case MVT::i64:
1526 Chain = DAG.getCopyFromReg(Chain, PPC::X3, MVT::i64, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001527 ResultVals[0] = Chain.getValue(0);
1528 NumResults = 1;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001529 NodeTys.push_back(MVT::i64);
1530 break;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001531 case MVT::f32:
1532 case MVT::f64:
1533 Chain = DAG.getCopyFromReg(Chain, PPC::F1, Op.Val->getValueType(0),
1534 InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001535 ResultVals[0] = Chain.getValue(0);
1536 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001537 NodeTys.push_back(Op.Val->getValueType(0));
1538 break;
1539 case MVT::v4f32:
1540 case MVT::v4i32:
1541 case MVT::v8i16:
1542 case MVT::v16i8:
1543 Chain = DAG.getCopyFromReg(Chain, PPC::V2, Op.Val->getValueType(0),
1544 InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001545 ResultVals[0] = Chain.getValue(0);
1546 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001547 NodeTys.push_back(Op.Val->getValueType(0));
1548 break;
1549 }
1550
Chris Lattnerabde4602006-05-16 22:56:08 +00001551 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
Chris Lattnerc91a4752006-06-26 22:48:35 +00001552 DAG.getConstant(NumBytes, PtrVT));
Chris Lattner9a2a4972006-05-17 06:01:33 +00001553 NodeTys.push_back(MVT::Other);
Chris Lattnerabde4602006-05-16 22:56:08 +00001554
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001555 // If the function returns void, just return the chain.
Chris Lattnerf6e190f2006-08-12 07:20:05 +00001556 if (NumResults == 0)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001557 return Chain;
1558
1559 // Otherwise, merge everything together with a MERGE_VALUES node.
Chris Lattner79e490a2006-08-11 17:18:05 +00001560 ResultVals[NumResults++] = Chain;
1561 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys,
1562 ResultVals, NumResults);
Chris Lattnerabde4602006-05-16 22:56:08 +00001563 return Res.getValue(Op.ResNo);
1564}
1565
Chris Lattner1a635d62006-04-14 06:01:58 +00001566static SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG) {
1567 SDOperand Copy;
1568 switch(Op.getNumOperands()) {
1569 default:
1570 assert(0 && "Do not know how to return this many arguments!");
1571 abort();
1572 case 1:
1573 return SDOperand(); // ret void is legal
Evan Cheng6848be12006-05-26 23:10:12 +00001574 case 3: {
Chris Lattner1a635d62006-04-14 06:01:58 +00001575 MVT::ValueType ArgVT = Op.getOperand(1).getValueType();
1576 unsigned ArgReg;
Chris Lattneref957102006-06-21 00:34:03 +00001577 if (ArgVT == MVT::i32) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001578 ArgReg = PPC::R3;
Chris Lattneref957102006-06-21 00:34:03 +00001579 } else if (ArgVT == MVT::i64) {
1580 ArgReg = PPC::X3;
Chris Lattner325f0a12006-08-11 16:47:32 +00001581 } else if (MVT::isVector(ArgVT)) {
Chris Lattneref957102006-06-21 00:34:03 +00001582 ArgReg = PPC::V2;
Chris Lattner325f0a12006-08-11 16:47:32 +00001583 } else {
1584 assert(MVT::isFloatingPoint(ArgVT));
1585 ArgReg = PPC::F1;
Chris Lattner1a635d62006-04-14 06:01:58 +00001586 }
1587
1588 Copy = DAG.getCopyToReg(Op.getOperand(0), ArgReg, Op.getOperand(1),
1589 SDOperand());
1590
1591 // If we haven't noted the R3/F1 are live out, do so now.
1592 if (DAG.getMachineFunction().liveout_empty())
1593 DAG.getMachineFunction().addLiveOut(ArgReg);
1594 break;
1595 }
Evan Cheng6848be12006-05-26 23:10:12 +00001596 case 5:
1597 Copy = DAG.getCopyToReg(Op.getOperand(0), PPC::R3, Op.getOperand(3),
Chris Lattner1a635d62006-04-14 06:01:58 +00001598 SDOperand());
1599 Copy = DAG.getCopyToReg(Copy, PPC::R4, Op.getOperand(1),Copy.getValue(1));
1600 // If we haven't noted the R3+R4 are live out, do so now.
1601 if (DAG.getMachineFunction().liveout_empty()) {
1602 DAG.getMachineFunction().addLiveOut(PPC::R3);
1603 DAG.getMachineFunction().addLiveOut(PPC::R4);
1604 }
1605 break;
1606 }
1607 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1));
1608}
1609
Jim Laskeyefc7e522006-12-04 22:04:42 +00001610static SDOperand LowerSTACKRESTORE(SDOperand Op, SelectionDAG &DAG,
1611 const PPCSubtarget &Subtarget) {
1612 // When we pop the dynamic allocation we need to restore the SP link.
1613
1614 // Get the corect type for pointers.
1615 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1616
1617 // Construct the stack pointer operand.
1618 bool IsPPC64 = Subtarget.isPPC64();
1619 unsigned SP = IsPPC64 ? PPC::X1 : PPC::R1;
1620 SDOperand StackPtr = DAG.getRegister(SP, PtrVT);
1621
1622 // Get the operands for the STACKRESTORE.
1623 SDOperand Chain = Op.getOperand(0);
1624 SDOperand SaveSP = Op.getOperand(1);
1625
1626 // Load the old link SP.
1627 SDOperand LoadLinkSP = DAG.getLoad(PtrVT, Chain, StackPtr, NULL, 0);
1628
1629 // Restore the stack pointer.
1630 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), SP, SaveSP);
1631
1632 // Store the old link SP.
1633 return DAG.getStore(Chain, LoadLinkSP, StackPtr, NULL, 0);
1634}
1635
Jim Laskey2f616bf2006-11-16 22:43:37 +00001636static SDOperand LowerDYNAMIC_STACKALLOC(SDOperand Op, SelectionDAG &DAG,
1637 const PPCSubtarget &Subtarget) {
1638 MachineFunction &MF = DAG.getMachineFunction();
1639 bool IsPPC64 = Subtarget.isPPC64();
1640
1641 // Get current frame pointer save index. The users of this index will be
1642 // primarily DYNALLOC instructions.
1643 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1644 int FPSI = FI->getFramePointerSaveIndex();
1645
1646 // If the frame pointer save index hasn't been defined yet.
1647 if (!FPSI) {
1648 // Find out what the fix offset of the frame pointer save area.
1649 int Offset = PPCFrameInfo::getFramePointerSaveOffset(IsPPC64);
1650 // Allocate the frame index for frame pointer save area.
1651 FPSI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, Offset);
1652 // Save the result.
1653 FI->setFramePointerSaveIndex(FPSI);
1654 }
1655
1656 // Get the inputs.
1657 SDOperand Chain = Op.getOperand(0);
1658 SDOperand Size = Op.getOperand(1);
1659
1660 // Get the corect type for pointers.
1661 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1662 // Negate the size.
1663 SDOperand NegSize = DAG.getNode(ISD::SUB, PtrVT,
1664 DAG.getConstant(0, PtrVT), Size);
1665 // Construct a node for the frame pointer save index.
1666 SDOperand FPSIdx = DAG.getFrameIndex(FPSI, PtrVT);
1667 // Build a DYNALLOC node.
1668 SDOperand Ops[3] = { Chain, NegSize, FPSIdx };
1669 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
1670 return DAG.getNode(PPCISD::DYNALLOC, VTs, Ops, 3);
1671}
1672
1673
Chris Lattner1a635d62006-04-14 06:01:58 +00001674/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
1675/// possible.
1676static SDOperand LowerSELECT_CC(SDOperand Op, SelectionDAG &DAG) {
1677 // Not FP? Not a fsel.
1678 if (!MVT::isFloatingPoint(Op.getOperand(0).getValueType()) ||
1679 !MVT::isFloatingPoint(Op.getOperand(2).getValueType()))
1680 return SDOperand();
1681
1682 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
1683
1684 // Cannot handle SETEQ/SETNE.
1685 if (CC == ISD::SETEQ || CC == ISD::SETNE) return SDOperand();
1686
1687 MVT::ValueType ResVT = Op.getValueType();
1688 MVT::ValueType CmpVT = Op.getOperand(0).getValueType();
1689 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
1690 SDOperand TV = Op.getOperand(2), FV = Op.getOperand(3);
1691
1692 // If the RHS of the comparison is a 0.0, we don't need to do the
1693 // subtraction at all.
1694 if (isFloatingPointZero(RHS))
1695 switch (CC) {
1696 default: break; // SETUO etc aren't handled by fsel.
1697 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00001698 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001699 case ISD::SETLT:
1700 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
1701 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00001702 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001703 case ISD::SETGE:
1704 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
1705 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
1706 return DAG.getNode(PPCISD::FSEL, ResVT, LHS, TV, FV);
1707 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00001708 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001709 case ISD::SETGT:
1710 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
1711 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00001712 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001713 case ISD::SETLE:
1714 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
1715 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
1716 return DAG.getNode(PPCISD::FSEL, ResVT,
1717 DAG.getNode(ISD::FNEG, MVT::f64, LHS), TV, FV);
1718 }
1719
1720 SDOperand Cmp;
1721 switch (CC) {
1722 default: break; // SETUO etc aren't handled by fsel.
1723 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00001724 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001725 case ISD::SETLT:
1726 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
1727 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1728 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1729 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
1730 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00001731 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001732 case ISD::SETGE:
1733 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
1734 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1735 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1736 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
1737 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00001738 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001739 case ISD::SETGT:
1740 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
1741 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1742 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1743 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
1744 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00001745 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001746 case ISD::SETLE:
1747 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
1748 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1749 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1750 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
1751 }
1752 return SDOperand();
1753}
1754
1755static SDOperand LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
1756 assert(MVT::isFloatingPoint(Op.getOperand(0).getValueType()));
1757 SDOperand Src = Op.getOperand(0);
1758 if (Src.getValueType() == MVT::f32)
1759 Src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Src);
1760
1761 SDOperand Tmp;
1762 switch (Op.getValueType()) {
1763 default: assert(0 && "Unhandled FP_TO_SINT type in custom expander!");
1764 case MVT::i32:
1765 Tmp = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Src);
1766 break;
1767 case MVT::i64:
1768 Tmp = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Src);
1769 break;
1770 }
1771
1772 // Convert the FP value to an int value through memory.
1773 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Tmp);
1774 if (Op.getValueType() == MVT::i32)
1775 Bits = DAG.getNode(ISD::TRUNCATE, MVT::i32, Bits);
1776 return Bits;
1777}
1778
1779static SDOperand LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
1780 if (Op.getOperand(0).getValueType() == MVT::i64) {
1781 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
1782 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Bits);
1783 if (Op.getValueType() == MVT::f32)
1784 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP);
1785 return FP;
1786 }
1787
1788 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
1789 "Unhandled SINT_TO_FP type in custom expander!");
1790 // Since we only generate this in 64-bit mode, we can take advantage of
1791 // 64-bit registers. In particular, sign extend the input value into the
1792 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
1793 // then lfd it and fcfid it.
1794 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
1795 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
Chris Lattner0d72a202006-07-28 16:45:47 +00001796 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1797 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001798
1799 SDOperand Ext64 = DAG.getNode(PPCISD::EXTSW_32, MVT::i32,
1800 Op.getOperand(0));
1801
1802 // STD the extended value into the stack slot.
1803 SDOperand Store = DAG.getNode(PPCISD::STD_32, MVT::Other,
1804 DAG.getEntryNode(), Ext64, FIdx,
1805 DAG.getSrcValue(NULL));
1806 // Load the value as a double.
Evan Cheng466685d2006-10-09 20:57:25 +00001807 SDOperand Ld = DAG.getLoad(MVT::f64, Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001808
1809 // FCFID it and return it.
1810 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Ld);
1811 if (Op.getValueType() == MVT::f32)
1812 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP);
1813 return FP;
1814}
1815
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001816static SDOperand LowerSHL_PARTS(SDOperand Op, SelectionDAG &DAG) {
1817 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00001818 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SHL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00001819
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001820 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00001821 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001822 SDOperand Lo = Op.getOperand(0);
1823 SDOperand Hi = Op.getOperand(1);
1824 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001825
1826 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
1827 DAG.getConstant(32, MVT::i32), Amt);
1828 SDOperand Tmp2 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Amt);
1829 SDOperand Tmp3 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Tmp1);
1830 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
1831 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
1832 DAG.getConstant(-32U, MVT::i32));
1833 SDOperand Tmp6 = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Tmp5);
1834 SDOperand OutHi = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
1835 SDOperand OutLo = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001836 SDOperand OutOps[] = { OutLo, OutHi };
1837 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
1838 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001839}
1840
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001841static SDOperand LowerSRL_PARTS(SDOperand Op, SelectionDAG &DAG) {
1842 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
1843 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SRL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00001844
1845 // Otherwise, expand into a bunch of logical ops. Note that these ops
1846 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001847 SDOperand Lo = Op.getOperand(0);
1848 SDOperand Hi = Op.getOperand(1);
1849 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001850
1851 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
1852 DAG.getConstant(32, MVT::i32), Amt);
1853 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
1854 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
1855 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
1856 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
1857 DAG.getConstant(-32U, MVT::i32));
1858 SDOperand Tmp6 = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Tmp5);
1859 SDOperand OutLo = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
1860 SDOperand OutHi = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001861 SDOperand OutOps[] = { OutLo, OutHi };
1862 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
1863 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001864}
1865
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001866static SDOperand LowerSRA_PARTS(SDOperand Op, SelectionDAG &DAG) {
1867 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00001868 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SRA!");
Chris Lattner1a635d62006-04-14 06:01:58 +00001869
1870 // Otherwise, expand into a bunch of logical ops, followed by a select_cc.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001871 SDOperand Lo = Op.getOperand(0);
1872 SDOperand Hi = Op.getOperand(1);
1873 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001874
1875 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
1876 DAG.getConstant(32, MVT::i32), Amt);
1877 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
1878 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
1879 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
1880 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
1881 DAG.getConstant(-32U, MVT::i32));
1882 SDOperand Tmp6 = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Tmp5);
1883 SDOperand OutHi = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Amt);
1884 SDOperand OutLo = DAG.getSelectCC(Tmp5, DAG.getConstant(0, MVT::i32),
1885 Tmp4, Tmp6, ISD::SETLE);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001886 SDOperand OutOps[] = { OutLo, OutHi };
1887 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
1888 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001889}
1890
1891//===----------------------------------------------------------------------===//
1892// Vector related lowering.
1893//
1894
Chris Lattnerac225ca2006-04-12 19:07:14 +00001895// If this is a vector of constants or undefs, get the bits. A bit in
1896// UndefBits is set if the corresponding element of the vector is an
1897// ISD::UNDEF value. For undefs, the corresponding VectorBits values are
1898// zero. Return true if this is not an array of constants, false if it is.
1899//
Chris Lattnerac225ca2006-04-12 19:07:14 +00001900static bool GetConstantBuildVectorBits(SDNode *BV, uint64_t VectorBits[2],
1901 uint64_t UndefBits[2]) {
1902 // Start with zero'd results.
1903 VectorBits[0] = VectorBits[1] = UndefBits[0] = UndefBits[1] = 0;
1904
1905 unsigned EltBitSize = MVT::getSizeInBits(BV->getOperand(0).getValueType());
1906 for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) {
1907 SDOperand OpVal = BV->getOperand(i);
1908
1909 unsigned PartNo = i >= e/2; // In the upper 128 bits?
Chris Lattnerb17f1672006-04-16 01:01:29 +00001910 unsigned SlotNo = e/2 - (i & (e/2-1))-1; // Which subpiece of the uint64_t.
Chris Lattnerac225ca2006-04-12 19:07:14 +00001911
1912 uint64_t EltBits = 0;
1913 if (OpVal.getOpcode() == ISD::UNDEF) {
1914 uint64_t EltUndefBits = ~0U >> (32-EltBitSize);
1915 UndefBits[PartNo] |= EltUndefBits << (SlotNo*EltBitSize);
1916 continue;
1917 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
1918 EltBits = CN->getValue() & (~0U >> (32-EltBitSize));
1919 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
1920 assert(CN->getValueType(0) == MVT::f32 &&
1921 "Only one legal FP vector type!");
1922 EltBits = FloatToBits(CN->getValue());
1923 } else {
1924 // Nonconstant element.
1925 return true;
1926 }
1927
1928 VectorBits[PartNo] |= EltBits << (SlotNo*EltBitSize);
1929 }
1930
1931 //printf("%llx %llx %llx %llx\n",
1932 // VectorBits[0], VectorBits[1], UndefBits[0], UndefBits[1]);
1933 return false;
1934}
Chris Lattneref819f82006-03-20 06:33:01 +00001935
Chris Lattnerb17f1672006-04-16 01:01:29 +00001936// If this is a splat (repetition) of a value across the whole vector, return
1937// the smallest size that splats it. For example, "0x01010101010101..." is a
1938// splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
1939// SplatSize = 1 byte.
1940static bool isConstantSplat(const uint64_t Bits128[2],
1941 const uint64_t Undef128[2],
1942 unsigned &SplatBits, unsigned &SplatUndef,
1943 unsigned &SplatSize) {
1944
1945 // Don't let undefs prevent splats from matching. See if the top 64-bits are
1946 // the same as the lower 64-bits, ignoring undefs.
1947 if ((Bits128[0] & ~Undef128[1]) != (Bits128[1] & ~Undef128[0]))
1948 return false; // Can't be a splat if two pieces don't match.
1949
1950 uint64_t Bits64 = Bits128[0] | Bits128[1];
1951 uint64_t Undef64 = Undef128[0] & Undef128[1];
1952
1953 // Check that the top 32-bits are the same as the lower 32-bits, ignoring
1954 // undefs.
1955 if ((Bits64 & (~Undef64 >> 32)) != ((Bits64 >> 32) & ~Undef64))
1956 return false; // Can't be a splat if two pieces don't match.
1957
1958 uint32_t Bits32 = uint32_t(Bits64) | uint32_t(Bits64 >> 32);
1959 uint32_t Undef32 = uint32_t(Undef64) & uint32_t(Undef64 >> 32);
1960
1961 // If the top 16-bits are different than the lower 16-bits, ignoring
1962 // undefs, we have an i32 splat.
1963 if ((Bits32 & (~Undef32 >> 16)) != ((Bits32 >> 16) & ~Undef32)) {
1964 SplatBits = Bits32;
1965 SplatUndef = Undef32;
1966 SplatSize = 4;
1967 return true;
1968 }
1969
1970 uint16_t Bits16 = uint16_t(Bits32) | uint16_t(Bits32 >> 16);
1971 uint16_t Undef16 = uint16_t(Undef32) & uint16_t(Undef32 >> 16);
1972
1973 // If the top 8-bits are different than the lower 8-bits, ignoring
1974 // undefs, we have an i16 splat.
1975 if ((Bits16 & (uint16_t(~Undef16) >> 8)) != ((Bits16 >> 8) & ~Undef16)) {
1976 SplatBits = Bits16;
1977 SplatUndef = Undef16;
1978 SplatSize = 2;
1979 return true;
1980 }
1981
1982 // Otherwise, we have an 8-bit splat.
1983 SplatBits = uint8_t(Bits16) | uint8_t(Bits16 >> 8);
1984 SplatUndef = uint8_t(Undef16) & uint8_t(Undef16 >> 8);
1985 SplatSize = 1;
1986 return true;
1987}
1988
Chris Lattner4a998b92006-04-17 06:00:21 +00001989/// BuildSplatI - Build a canonical splati of Val with an element size of
1990/// SplatSize. Cast the result to VT.
1991static SDOperand BuildSplatI(int Val, unsigned SplatSize, MVT::ValueType VT,
1992 SelectionDAG &DAG) {
1993 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00001994
Chris Lattner4a998b92006-04-17 06:00:21 +00001995 static const MVT::ValueType VTys[] = { // canonical VT to use for each size.
1996 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
1997 };
Chris Lattner70fa4932006-12-01 01:45:39 +00001998
1999 MVT::ValueType ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
2000
2001 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
2002 if (Val == -1)
2003 SplatSize = 1;
2004
Chris Lattner4a998b92006-04-17 06:00:21 +00002005 MVT::ValueType CanonicalVT = VTys[SplatSize-1];
2006
2007 // Build a canonical splat for this value.
2008 SDOperand Elt = DAG.getConstant(Val, MVT::getVectorBaseType(CanonicalVT));
Chris Lattnere2199452006-08-11 17:38:39 +00002009 SmallVector<SDOperand, 8> Ops;
2010 Ops.assign(MVT::getVectorNumElements(CanonicalVT), Elt);
2011 SDOperand Res = DAG.getNode(ISD::BUILD_VECTOR, CanonicalVT,
2012 &Ops[0], Ops.size());
Chris Lattner70fa4932006-12-01 01:45:39 +00002013 return DAG.getNode(ISD::BIT_CONVERT, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00002014}
2015
Chris Lattnere7c768e2006-04-18 03:24:30 +00002016/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00002017/// specified intrinsic ID.
Chris Lattnere7c768e2006-04-18 03:24:30 +00002018static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand LHS, SDOperand RHS,
2019 SelectionDAG &DAG,
2020 MVT::ValueType DestVT = MVT::Other) {
2021 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
2022 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
Chris Lattner6876e662006-04-17 06:58:41 +00002023 DAG.getConstant(IID, MVT::i32), LHS, RHS);
2024}
2025
Chris Lattnere7c768e2006-04-18 03:24:30 +00002026/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
2027/// specified intrinsic ID.
2028static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand Op0, SDOperand Op1,
2029 SDOperand Op2, SelectionDAG &DAG,
2030 MVT::ValueType DestVT = MVT::Other) {
2031 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
2032 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
2033 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
2034}
2035
2036
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002037/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
2038/// amount. The result has the specified value type.
2039static SDOperand BuildVSLDOI(SDOperand LHS, SDOperand RHS, unsigned Amt,
2040 MVT::ValueType VT, SelectionDAG &DAG) {
2041 // Force LHS/RHS to be the right type.
2042 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, LHS);
2043 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, RHS);
2044
Chris Lattnere2199452006-08-11 17:38:39 +00002045 SDOperand Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002046 for (unsigned i = 0; i != 16; ++i)
Chris Lattnere2199452006-08-11 17:38:39 +00002047 Ops[i] = DAG.getConstant(i+Amt, MVT::i32);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002048 SDOperand T = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, LHS, RHS,
Chris Lattnere2199452006-08-11 17:38:39 +00002049 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops,16));
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002050 return DAG.getNode(ISD::BIT_CONVERT, VT, T);
2051}
2052
Chris Lattnerf1b47082006-04-14 05:19:18 +00002053// If this is a case we can't handle, return null and let the default
2054// expansion code take care of it. If we CAN select this case, and if it
2055// selects to a single instruction, return Op. Otherwise, if we can codegen
2056// this case more efficiently than a constant pool load, lower it to the
2057// sequence of ops that should be used.
2058static SDOperand LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2059 // If this is a vector of constants or undefs, get the bits. A bit in
2060 // UndefBits is set if the corresponding element of the vector is an
2061 // ISD::UNDEF value. For undefs, the corresponding VectorBits values are
2062 // zero.
2063 uint64_t VectorBits[2];
2064 uint64_t UndefBits[2];
2065 if (GetConstantBuildVectorBits(Op.Val, VectorBits, UndefBits))
2066 return SDOperand(); // Not a constant vector.
2067
Chris Lattnerb17f1672006-04-16 01:01:29 +00002068 // If this is a splat (repetition) of a value across the whole vector, return
2069 // the smallest size that splats it. For example, "0x01010101010101..." is a
2070 // splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
2071 // SplatSize = 1 byte.
2072 unsigned SplatBits, SplatUndef, SplatSize;
2073 if (isConstantSplat(VectorBits, UndefBits, SplatBits, SplatUndef, SplatSize)){
2074 bool HasAnyUndefs = (UndefBits[0] | UndefBits[1]) != 0;
2075
2076 // First, handle single instruction cases.
2077
2078 // All zeros?
2079 if (SplatBits == 0) {
2080 // Canonicalize all zero vectors to be v4i32.
2081 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
2082 SDOperand Z = DAG.getConstant(0, MVT::i32);
2083 Z = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Z, Z, Z, Z);
2084 Op = DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Z);
2085 }
2086 return Op;
Chris Lattnerf1b47082006-04-14 05:19:18 +00002087 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00002088
2089 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
2090 int32_t SextVal= int32_t(SplatBits << (32-8*SplatSize)) >> (32-8*SplatSize);
Chris Lattner4a998b92006-04-17 06:00:21 +00002091 if (SextVal >= -16 && SextVal <= 15)
2092 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG);
Chris Lattnerb17f1672006-04-16 01:01:29 +00002093
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002094
2095 // Two instruction sequences.
2096
Chris Lattner4a998b92006-04-17 06:00:21 +00002097 // If this value is in the range [-32,30] and is even, use:
2098 // tmp = VSPLTI[bhw], result = add tmp, tmp
2099 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
2100 Op = BuildSplatI(SextVal >> 1, SplatSize, Op.getValueType(), DAG);
2101 return DAG.getNode(ISD::ADD, Op.getValueType(), Op, Op);
2102 }
Chris Lattner6876e662006-04-17 06:58:41 +00002103
2104 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
2105 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
2106 // for fneg/fabs.
2107 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
2108 // Make -1 and vspltisw -1:
2109 SDOperand OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG);
2110
2111 // Make the VSLW intrinsic, computing 0x8000_0000.
Chris Lattnere7c768e2006-04-18 03:24:30 +00002112 SDOperand Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
2113 OnesV, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002114
2115 // xor by OnesV to invert it.
2116 Res = DAG.getNode(ISD::XOR, MVT::v4i32, Res, OnesV);
2117 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
2118 }
2119
2120 // Check to see if this is a wide variety of vsplti*, binop self cases.
2121 unsigned SplatBitSize = SplatSize*8;
2122 static const char SplatCsts[] = {
2123 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002124 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
Chris Lattner6876e662006-04-17 06:58:41 +00002125 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002126
Chris Lattner6876e662006-04-17 06:58:41 +00002127 for (unsigned idx = 0; idx < sizeof(SplatCsts)/sizeof(SplatCsts[0]); ++idx){
2128 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
2129 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
2130 int i = SplatCsts[idx];
2131
2132 // Figure out what shift amount will be used by altivec if shifted by i in
2133 // this splat size.
2134 unsigned TypeShiftAmt = i & (SplatBitSize-1);
2135
2136 // vsplti + shl self.
2137 if (SextVal == (i << (int)TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002138 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002139 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2140 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
2141 Intrinsic::ppc_altivec_vslw
2142 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002143 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2144 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00002145 }
2146
2147 // vsplti + srl self.
2148 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002149 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002150 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2151 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
2152 Intrinsic::ppc_altivec_vsrw
2153 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002154 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2155 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00002156 }
2157
2158 // vsplti + sra self.
2159 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002160 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002161 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2162 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
2163 Intrinsic::ppc_altivec_vsraw
2164 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002165 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2166 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00002167 }
2168
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002169 // vsplti + rol self.
2170 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
2171 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002172 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002173 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2174 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
2175 Intrinsic::ppc_altivec_vrlw
2176 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002177 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2178 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002179 }
2180
2181 // t = vsplti c, result = vsldoi t, t, 1
2182 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
2183 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2184 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG);
2185 }
2186 // t = vsplti c, result = vsldoi t, t, 2
2187 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
2188 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2189 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG);
2190 }
2191 // t = vsplti c, result = vsldoi t, t, 3
2192 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
2193 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2194 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG);
2195 }
Chris Lattner6876e662006-04-17 06:58:41 +00002196 }
2197
Chris Lattner6876e662006-04-17 06:58:41 +00002198 // Three instruction sequences.
2199
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002200 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
2201 if (SextVal >= 0 && SextVal <= 31) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002202 SDOperand LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG);
2203 SDOperand RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
2204 LHS = DAG.getNode(ISD::SUB, Op.getValueType(), LHS, RHS);
2205 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002206 }
2207 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
2208 if (SextVal >= -31 && SextVal <= 0) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002209 SDOperand LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG);
2210 SDOperand RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
2211 LHS = DAG.getNode(ISD::ADD, Op.getValueType(), LHS, RHS);
2212 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00002213 }
2214 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00002215
Chris Lattnerf1b47082006-04-14 05:19:18 +00002216 return SDOperand();
2217}
2218
Chris Lattner59138102006-04-17 05:28:54 +00002219/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
2220/// the specified operations to build the shuffle.
2221static SDOperand GeneratePerfectShuffle(unsigned PFEntry, SDOperand LHS,
2222 SDOperand RHS, SelectionDAG &DAG) {
2223 unsigned OpNum = (PFEntry >> 26) & 0x0F;
2224 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
2225 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
2226
2227 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00002228 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00002229 OP_VMRGHW,
2230 OP_VMRGLW,
2231 OP_VSPLTISW0,
2232 OP_VSPLTISW1,
2233 OP_VSPLTISW2,
2234 OP_VSPLTISW3,
2235 OP_VSLDOI4,
2236 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00002237 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00002238 };
2239
2240 if (OpNum == OP_COPY) {
2241 if (LHSID == (1*9+2)*9+3) return LHS;
2242 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
2243 return RHS;
2244 }
2245
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002246 SDOperand OpLHS, OpRHS;
2247 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG);
2248 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG);
2249
Chris Lattner59138102006-04-17 05:28:54 +00002250 unsigned ShufIdxs[16];
2251 switch (OpNum) {
2252 default: assert(0 && "Unknown i32 permute!");
2253 case OP_VMRGHW:
2254 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
2255 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
2256 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
2257 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
2258 break;
2259 case OP_VMRGLW:
2260 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
2261 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
2262 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
2263 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
2264 break;
2265 case OP_VSPLTISW0:
2266 for (unsigned i = 0; i != 16; ++i)
2267 ShufIdxs[i] = (i&3)+0;
2268 break;
2269 case OP_VSPLTISW1:
2270 for (unsigned i = 0; i != 16; ++i)
2271 ShufIdxs[i] = (i&3)+4;
2272 break;
2273 case OP_VSPLTISW2:
2274 for (unsigned i = 0; i != 16; ++i)
2275 ShufIdxs[i] = (i&3)+8;
2276 break;
2277 case OP_VSPLTISW3:
2278 for (unsigned i = 0; i != 16; ++i)
2279 ShufIdxs[i] = (i&3)+12;
2280 break;
2281 case OP_VSLDOI4:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002282 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002283 case OP_VSLDOI8:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002284 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002285 case OP_VSLDOI12:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002286 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002287 }
Chris Lattnere2199452006-08-11 17:38:39 +00002288 SDOperand Ops[16];
Chris Lattner59138102006-04-17 05:28:54 +00002289 for (unsigned i = 0; i != 16; ++i)
Chris Lattnere2199452006-08-11 17:38:39 +00002290 Ops[i] = DAG.getConstant(ShufIdxs[i], MVT::i32);
Chris Lattner59138102006-04-17 05:28:54 +00002291
2292 return DAG.getNode(ISD::VECTOR_SHUFFLE, OpLHS.getValueType(), OpLHS, OpRHS,
Chris Lattnere2199452006-08-11 17:38:39 +00002293 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner59138102006-04-17 05:28:54 +00002294}
2295
Chris Lattnerf1b47082006-04-14 05:19:18 +00002296/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
2297/// is a shuffle we can handle in a single instruction, return it. Otherwise,
2298/// return the code it can be lowered into. Worst case, it can always be
2299/// lowered into a vperm.
2300static SDOperand LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
2301 SDOperand V1 = Op.getOperand(0);
2302 SDOperand V2 = Op.getOperand(1);
2303 SDOperand PermMask = Op.getOperand(2);
2304
2305 // Cases that are handled by instructions that take permute immediates
2306 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
2307 // selected by the instruction selector.
2308 if (V2.getOpcode() == ISD::UNDEF) {
2309 if (PPC::isSplatShuffleMask(PermMask.Val, 1) ||
2310 PPC::isSplatShuffleMask(PermMask.Val, 2) ||
2311 PPC::isSplatShuffleMask(PermMask.Val, 4) ||
2312 PPC::isVPKUWUMShuffleMask(PermMask.Val, true) ||
2313 PPC::isVPKUHUMShuffleMask(PermMask.Val, true) ||
2314 PPC::isVSLDOIShuffleMask(PermMask.Val, true) != -1 ||
2315 PPC::isVMRGLShuffleMask(PermMask.Val, 1, true) ||
2316 PPC::isVMRGLShuffleMask(PermMask.Val, 2, true) ||
2317 PPC::isVMRGLShuffleMask(PermMask.Val, 4, true) ||
2318 PPC::isVMRGHShuffleMask(PermMask.Val, 1, true) ||
2319 PPC::isVMRGHShuffleMask(PermMask.Val, 2, true) ||
2320 PPC::isVMRGHShuffleMask(PermMask.Val, 4, true)) {
2321 return Op;
2322 }
2323 }
2324
2325 // Altivec has a variety of "shuffle immediates" that take two vector inputs
2326 // and produce a fixed permutation. If any of these match, do not lower to
2327 // VPERM.
2328 if (PPC::isVPKUWUMShuffleMask(PermMask.Val, false) ||
2329 PPC::isVPKUHUMShuffleMask(PermMask.Val, false) ||
2330 PPC::isVSLDOIShuffleMask(PermMask.Val, false) != -1 ||
2331 PPC::isVMRGLShuffleMask(PermMask.Val, 1, false) ||
2332 PPC::isVMRGLShuffleMask(PermMask.Val, 2, false) ||
2333 PPC::isVMRGLShuffleMask(PermMask.Val, 4, false) ||
2334 PPC::isVMRGHShuffleMask(PermMask.Val, 1, false) ||
2335 PPC::isVMRGHShuffleMask(PermMask.Val, 2, false) ||
2336 PPC::isVMRGHShuffleMask(PermMask.Val, 4, false))
2337 return Op;
2338
Chris Lattner59138102006-04-17 05:28:54 +00002339 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
2340 // perfect shuffle table to emit an optimal matching sequence.
2341 unsigned PFIndexes[4];
2342 bool isFourElementShuffle = true;
2343 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
2344 unsigned EltNo = 8; // Start out undef.
2345 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
2346 if (PermMask.getOperand(i*4+j).getOpcode() == ISD::UNDEF)
2347 continue; // Undef, ignore it.
2348
2349 unsigned ByteSource =
2350 cast<ConstantSDNode>(PermMask.getOperand(i*4+j))->getValue();
2351 if ((ByteSource & 3) != j) {
2352 isFourElementShuffle = false;
2353 break;
2354 }
2355
2356 if (EltNo == 8) {
2357 EltNo = ByteSource/4;
2358 } else if (EltNo != ByteSource/4) {
2359 isFourElementShuffle = false;
2360 break;
2361 }
2362 }
2363 PFIndexes[i] = EltNo;
2364 }
2365
2366 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
2367 // perfect shuffle vector to determine if it is cost effective to do this as
2368 // discrete instructions, or whether we should use a vperm.
2369 if (isFourElementShuffle) {
2370 // Compute the index in the perfect shuffle table.
2371 unsigned PFTableIndex =
2372 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2373
2374 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2375 unsigned Cost = (PFEntry >> 30);
2376
2377 // Determining when to avoid vperm is tricky. Many things affect the cost
2378 // of vperm, particularly how many times the perm mask needs to be computed.
2379 // For example, if the perm mask can be hoisted out of a loop or is already
2380 // used (perhaps because there are multiple permutes with the same shuffle
2381 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
2382 // the loop requires an extra register.
2383 //
2384 // As a compromise, we only emit discrete instructions if the shuffle can be
2385 // generated in 3 or fewer operations. When we have loop information
2386 // available, if this block is within a loop, we should avoid using vperm
2387 // for 3-operation perms and use a constant pool load instead.
2388 if (Cost < 3)
2389 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG);
2390 }
Chris Lattnerf1b47082006-04-14 05:19:18 +00002391
2392 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
2393 // vector that will get spilled to the constant pool.
2394 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
2395
2396 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
2397 // that it is in input element units, not in bytes. Convert now.
2398 MVT::ValueType EltVT = MVT::getVectorBaseType(V1.getValueType());
2399 unsigned BytesPerElement = MVT::getSizeInBits(EltVT)/8;
2400
Chris Lattnere2199452006-08-11 17:38:39 +00002401 SmallVector<SDOperand, 16> ResultMask;
Chris Lattnerf1b47082006-04-14 05:19:18 +00002402 for (unsigned i = 0, e = PermMask.getNumOperands(); i != e; ++i) {
Chris Lattner730b4562006-04-15 23:48:05 +00002403 unsigned SrcElt;
2404 if (PermMask.getOperand(i).getOpcode() == ISD::UNDEF)
2405 SrcElt = 0;
2406 else
2407 SrcElt = cast<ConstantSDNode>(PermMask.getOperand(i))->getValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00002408
2409 for (unsigned j = 0; j != BytesPerElement; ++j)
2410 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
2411 MVT::i8));
2412 }
2413
Chris Lattnere2199452006-08-11 17:38:39 +00002414 SDOperand VPermMask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8,
2415 &ResultMask[0], ResultMask.size());
Chris Lattnerf1b47082006-04-14 05:19:18 +00002416 return DAG.getNode(PPCISD::VPERM, V1.getValueType(), V1, V2, VPermMask);
2417}
2418
Chris Lattner90564f22006-04-18 17:59:36 +00002419/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
2420/// altivec comparison. If it is, return true and fill in Opc/isDot with
2421/// information about the intrinsic.
2422static bool getAltivecCompareInfo(SDOperand Intrin, int &CompareOpc,
2423 bool &isDot) {
2424 unsigned IntrinsicID = cast<ConstantSDNode>(Intrin.getOperand(0))->getValue();
2425 CompareOpc = -1;
2426 isDot = false;
2427 switch (IntrinsicID) {
2428 default: return false;
2429 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00002430 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
2431 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
2432 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
2433 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
2434 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
2435 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
2436 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
2437 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
2438 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
2439 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
2440 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
2441 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
2442 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
2443
2444 // Normal Comparisons.
2445 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
2446 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
2447 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
2448 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
2449 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
2450 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
2451 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
2452 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
2453 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
2454 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
2455 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
2456 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
2457 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
2458 }
Chris Lattner90564f22006-04-18 17:59:36 +00002459 return true;
2460}
2461
2462/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
2463/// lower, do it, otherwise return null.
2464static SDOperand LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
2465 // If this is a lowered altivec predicate compare, CompareOpc is set to the
2466 // opcode number of the comparison.
2467 int CompareOpc;
2468 bool isDot;
2469 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
2470 return SDOperand(); // Don't custom lower most intrinsics.
Chris Lattner1a635d62006-04-14 06:01:58 +00002471
Chris Lattner90564f22006-04-18 17:59:36 +00002472 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00002473 if (!isDot) {
2474 SDOperand Tmp = DAG.getNode(PPCISD::VCMP, Op.getOperand(2).getValueType(),
2475 Op.getOperand(1), Op.getOperand(2),
2476 DAG.getConstant(CompareOpc, MVT::i32));
2477 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Tmp);
2478 }
2479
2480 // Create the PPCISD altivec 'dot' comparison node.
Chris Lattner79e490a2006-08-11 17:18:05 +00002481 SDOperand Ops[] = {
2482 Op.getOperand(2), // LHS
2483 Op.getOperand(3), // RHS
2484 DAG.getConstant(CompareOpc, MVT::i32)
2485 };
Chris Lattner1a635d62006-04-14 06:01:58 +00002486 std::vector<MVT::ValueType> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00002487 VTs.push_back(Op.getOperand(2).getValueType());
2488 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00002489 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner1a635d62006-04-14 06:01:58 +00002490
2491 // Now that we have the comparison, emit a copy from the CR to a GPR.
2492 // This is flagged to the above dot comparison.
2493 SDOperand Flags = DAG.getNode(PPCISD::MFCR, MVT::i32,
2494 DAG.getRegister(PPC::CR6, MVT::i32),
2495 CompNode.getValue(1));
2496
2497 // Unpack the result based on how the target uses it.
2498 unsigned BitNo; // Bit # of CR6.
2499 bool InvertBit; // Invert result?
2500 switch (cast<ConstantSDNode>(Op.getOperand(1))->getValue()) {
2501 default: // Can't happen, don't crash on invalid number though.
2502 case 0: // Return the value of the EQ bit of CR6.
2503 BitNo = 0; InvertBit = false;
2504 break;
2505 case 1: // Return the inverted value of the EQ bit of CR6.
2506 BitNo = 0; InvertBit = true;
2507 break;
2508 case 2: // Return the value of the LT bit of CR6.
2509 BitNo = 2; InvertBit = false;
2510 break;
2511 case 3: // Return the inverted value of the LT bit of CR6.
2512 BitNo = 2; InvertBit = true;
2513 break;
2514 }
2515
2516 // Shift the bit into the low position.
2517 Flags = DAG.getNode(ISD::SRL, MVT::i32, Flags,
2518 DAG.getConstant(8-(3-BitNo), MVT::i32));
2519 // Isolate the bit.
2520 Flags = DAG.getNode(ISD::AND, MVT::i32, Flags,
2521 DAG.getConstant(1, MVT::i32));
2522
2523 // If we are supposed to, toggle the bit.
2524 if (InvertBit)
2525 Flags = DAG.getNode(ISD::XOR, MVT::i32, Flags,
2526 DAG.getConstant(1, MVT::i32));
2527 return Flags;
2528}
2529
2530static SDOperand LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2531 // Create a stack slot that is 16-byte aligned.
2532 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
2533 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
Chris Lattner0d72a202006-07-28 16:45:47 +00002534 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2535 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00002536
2537 // Store the input value into Value#0 of the stack slot.
Evan Cheng786225a2006-10-05 23:01:46 +00002538 SDOperand Store = DAG.getStore(DAG.getEntryNode(),
Evan Cheng8b2794a2006-10-13 21:14:26 +00002539 Op.getOperand(0), FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002540 // Load it out.
Evan Cheng466685d2006-10-09 20:57:25 +00002541 return DAG.getLoad(Op.getValueType(), Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002542}
2543
Chris Lattnere7c768e2006-04-18 03:24:30 +00002544static SDOperand LowerMUL(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002545 if (Op.getValueType() == MVT::v4i32) {
2546 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2547
2548 SDOperand Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG);
2549 SDOperand Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG); // +16 as shift amt.
2550
2551 SDOperand RHSSwap = // = vrlw RHS, 16
2552 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG);
2553
2554 // Shrinkify inputs to v8i16.
2555 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, LHS);
2556 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHS);
2557 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHSSwap);
2558
2559 // Low parts multiplied together, generating 32-bit results (we ignore the
2560 // top parts).
2561 SDOperand LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
2562 LHS, RHS, DAG, MVT::v4i32);
2563
2564 SDOperand HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
2565 LHS, RHSSwap, Zero, DAG, MVT::v4i32);
2566 // Shift the high parts up 16 bits.
2567 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd, Neg16, DAG);
2568 return DAG.getNode(ISD::ADD, MVT::v4i32, LoProd, HiProd);
2569 } else if (Op.getValueType() == MVT::v8i16) {
2570 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2571
Chris Lattnercea2aa72006-04-18 04:28:57 +00002572 SDOperand Zero = BuildSplatI(0, 1, MVT::v8i16, DAG);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002573
Chris Lattnercea2aa72006-04-18 04:28:57 +00002574 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
2575 LHS, RHS, Zero, DAG);
Chris Lattner19a81522006-04-18 03:57:35 +00002576 } else if (Op.getValueType() == MVT::v16i8) {
2577 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2578
2579 // Multiply the even 8-bit parts, producing 16-bit sums.
2580 SDOperand EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
2581 LHS, RHS, DAG, MVT::v8i16);
2582 EvenParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, EvenParts);
2583
2584 // Multiply the odd 8-bit parts, producing 16-bit sums.
2585 SDOperand OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
2586 LHS, RHS, DAG, MVT::v8i16);
2587 OddParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, OddParts);
2588
2589 // Merge the results together.
Chris Lattnere2199452006-08-11 17:38:39 +00002590 SDOperand Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00002591 for (unsigned i = 0; i != 8; ++i) {
Chris Lattnere2199452006-08-11 17:38:39 +00002592 Ops[i*2 ] = DAG.getConstant(2*i+1, MVT::i8);
2593 Ops[i*2+1] = DAG.getConstant(2*i+1+16, MVT::i8);
Chris Lattner19a81522006-04-18 03:57:35 +00002594 }
Chris Lattner19a81522006-04-18 03:57:35 +00002595 return DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, EvenParts, OddParts,
Chris Lattnere2199452006-08-11 17:38:39 +00002596 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002597 } else {
2598 assert(0 && "Unknown mul to lower!");
2599 abort();
2600 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00002601}
2602
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00002603/// LowerOperation - Provide custom lowering hooks for some operations.
2604///
Nate Begeman21e463b2005-10-16 05:39:50 +00002605SDOperand PPCTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00002606 switch (Op.getOpcode()) {
2607 default: assert(0 && "Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002608 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
2609 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00002610 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00002611 case ISD::SETCC: return LowerSETCC(Op, DAG);
2612 case ISD::VASTART: return LowerVASTART(Op, DAG, VarArgsFrameIndex);
Chris Lattneref957102006-06-21 00:34:03 +00002613 case ISD::FORMAL_ARGUMENTS:
Chris Lattnerc91a4752006-06-26 22:48:35 +00002614 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex);
Chris Lattnerabde4602006-05-16 22:56:08 +00002615 case ISD::CALL: return LowerCALL(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00002616 case ISD::RET: return LowerRET(Op, DAG);
Jim Laskeyefc7e522006-12-04 22:04:42 +00002617 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002618 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG,
2619 PPCSubTarget);
Chris Lattner7c0d6642005-10-02 06:37:13 +00002620
Chris Lattner1a635d62006-04-14 06:01:58 +00002621 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
2622 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
2623 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002624
Chris Lattner1a635d62006-04-14 06:01:58 +00002625 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002626 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
2627 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
2628 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002629
Chris Lattner1a635d62006-04-14 06:01:58 +00002630 // Vector-related lowering.
2631 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
2632 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
2633 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
2634 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00002635 case ISD::MUL: return LowerMUL(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00002636 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00002637 return SDOperand();
2638}
2639
Chris Lattner1a635d62006-04-14 06:01:58 +00002640//===----------------------------------------------------------------------===//
2641// Other Lowering Code
2642//===----------------------------------------------------------------------===//
2643
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002644MachineBasicBlock *
Nate Begeman21e463b2005-10-16 05:39:50 +00002645PPCTargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
2646 MachineBasicBlock *BB) {
Evan Chengc0f64ff2006-11-27 23:37:22 +00002647 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Chris Lattnerc08f9022006-06-27 00:04:13 +00002648 assert((MI->getOpcode() == PPC::SELECT_CC_I4 ||
2649 MI->getOpcode() == PPC::SELECT_CC_I8 ||
Chris Lattner919c0322005-10-01 01:35:02 +00002650 MI->getOpcode() == PPC::SELECT_CC_F4 ||
Chris Lattner710ff322006-04-08 22:45:08 +00002651 MI->getOpcode() == PPC::SELECT_CC_F8 ||
2652 MI->getOpcode() == PPC::SELECT_CC_VRRC) &&
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002653 "Unexpected instr type to insert");
2654
2655 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
2656 // control-flow pattern. The incoming instruction knows the destination vreg
2657 // to set, the condition code register to branch on, the true/false values to
2658 // select between, and a branch opcode to use.
2659 const BasicBlock *LLVM_BB = BB->getBasicBlock();
2660 ilist<MachineBasicBlock>::iterator It = BB;
2661 ++It;
2662
2663 // thisMBB:
2664 // ...
2665 // TrueVal = ...
2666 // cmpTY ccX, r1, r2
2667 // bCC copy1MBB
2668 // fallthrough --> copy0MBB
2669 MachineBasicBlock *thisMBB = BB;
2670 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
2671 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Chris Lattnerdf4ed632006-11-17 22:10:59 +00002672 unsigned SelectPred = MI->getOperand(4).getImm();
Evan Chengc0f64ff2006-11-27 23:37:22 +00002673 BuildMI(BB, TII->get(PPC::BCC))
Chris Lattner18258c62006-11-17 22:37:34 +00002674 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002675 MachineFunction *F = BB->getParent();
2676 F->getBasicBlockList().insert(It, copy0MBB);
2677 F->getBasicBlockList().insert(It, sinkMBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00002678 // Update machine-CFG edges by first adding all successors of the current
2679 // block to the new block which will contain the Phi node for the select.
2680 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
2681 e = BB->succ_end(); i != e; ++i)
2682 sinkMBB->addSuccessor(*i);
2683 // Next, remove all successors of the current block, and add the true
2684 // and fallthrough blocks as its successors.
2685 while(!BB->succ_empty())
2686 BB->removeSuccessor(BB->succ_begin());
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002687 BB->addSuccessor(copy0MBB);
2688 BB->addSuccessor(sinkMBB);
2689
2690 // copy0MBB:
2691 // %FalseValue = ...
2692 // # fallthrough to sinkMBB
2693 BB = copy0MBB;
2694
2695 // Update machine-CFG edges
2696 BB->addSuccessor(sinkMBB);
2697
2698 // sinkMBB:
2699 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
2700 // ...
2701 BB = sinkMBB;
Evan Chengc0f64ff2006-11-27 23:37:22 +00002702 BuildMI(BB, TII->get(PPC::PHI), MI->getOperand(0).getReg())
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002703 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
2704 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
2705
2706 delete MI; // The pseudo instruction is gone now.
2707 return BB;
2708}
2709
Chris Lattner1a635d62006-04-14 06:01:58 +00002710//===----------------------------------------------------------------------===//
2711// Target Optimization Hooks
2712//===----------------------------------------------------------------------===//
2713
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002714SDOperand PPCTargetLowering::PerformDAGCombine(SDNode *N,
2715 DAGCombinerInfo &DCI) const {
2716 TargetMachine &TM = getTargetMachine();
2717 SelectionDAG &DAG = DCI.DAG;
2718 switch (N->getOpcode()) {
2719 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00002720 case PPCISD::SHL:
2721 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
2722 if (C->getValue() == 0) // 0 << V -> 0.
2723 return N->getOperand(0);
2724 }
2725 break;
2726 case PPCISD::SRL:
2727 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
2728 if (C->getValue() == 0) // 0 >>u V -> 0.
2729 return N->getOperand(0);
2730 }
2731 break;
2732 case PPCISD::SRA:
2733 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
2734 if (C->getValue() == 0 || // 0 >>s V -> 0.
2735 C->isAllOnesValue()) // -1 >>s V -> -1.
2736 return N->getOperand(0);
2737 }
2738 break;
2739
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002740 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00002741 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002742 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
2743 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
2744 // We allow the src/dst to be either f32/f64, but the intermediate
2745 // type must be i64.
2746 if (N->getOperand(0).getValueType() == MVT::i64) {
2747 SDOperand Val = N->getOperand(0).getOperand(0);
2748 if (Val.getValueType() == MVT::f32) {
2749 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
2750 DCI.AddToWorklist(Val.Val);
2751 }
2752
2753 Val = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002754 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002755 Val = DAG.getNode(PPCISD::FCFID, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002756 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002757 if (N->getValueType(0) == MVT::f32) {
2758 Val = DAG.getNode(ISD::FP_ROUND, MVT::f32, Val);
2759 DCI.AddToWorklist(Val.Val);
2760 }
2761 return Val;
2762 } else if (N->getOperand(0).getValueType() == MVT::i32) {
2763 // If the intermediate type is i32, we can avoid the load/store here
2764 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002765 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002766 }
2767 }
2768 break;
Chris Lattner51269842006-03-01 05:50:56 +00002769 case ISD::STORE:
2770 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
2771 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
2772 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
2773 N->getOperand(1).getValueType() == MVT::i32) {
2774 SDOperand Val = N->getOperand(1).getOperand(0);
2775 if (Val.getValueType() == MVT::f32) {
2776 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
2777 DCI.AddToWorklist(Val.Val);
2778 }
2779 Val = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Val);
2780 DCI.AddToWorklist(Val.Val);
2781
2782 Val = DAG.getNode(PPCISD::STFIWX, MVT::Other, N->getOperand(0), Val,
2783 N->getOperand(2), N->getOperand(3));
2784 DCI.AddToWorklist(Val.Val);
2785 return Val;
2786 }
Chris Lattnerd9989382006-07-10 20:56:58 +00002787
2788 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
2789 if (N->getOperand(1).getOpcode() == ISD::BSWAP &&
2790 N->getOperand(1).Val->hasOneUse() &&
2791 (N->getOperand(1).getValueType() == MVT::i32 ||
2792 N->getOperand(1).getValueType() == MVT::i16)) {
2793 SDOperand BSwapOp = N->getOperand(1).getOperand(0);
2794 // Do an any-extend to 32-bits if this is a half-word input.
2795 if (BSwapOp.getValueType() == MVT::i16)
2796 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, BSwapOp);
2797
2798 return DAG.getNode(PPCISD::STBRX, MVT::Other, N->getOperand(0), BSwapOp,
2799 N->getOperand(2), N->getOperand(3),
2800 DAG.getValueType(N->getOperand(1).getValueType()));
2801 }
2802 break;
2803 case ISD::BSWAP:
2804 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Evan Cheng466685d2006-10-09 20:57:25 +00002805 if (ISD::isNON_EXTLoad(N->getOperand(0).Val) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00002806 N->getOperand(0).hasOneUse() &&
2807 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
2808 SDOperand Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00002809 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00002810 // Create the byte-swapping load.
2811 std::vector<MVT::ValueType> VTs;
2812 VTs.push_back(MVT::i32);
2813 VTs.push_back(MVT::Other);
Evan Cheng466685d2006-10-09 20:57:25 +00002814 SDOperand SV = DAG.getSrcValue(LD->getSrcValue(), LD->getSrcValueOffset());
Chris Lattner79e490a2006-08-11 17:18:05 +00002815 SDOperand Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00002816 LD->getChain(), // Chain
2817 LD->getBasePtr(), // Ptr
2818 SV, // SrcValue
Chris Lattner79e490a2006-08-11 17:18:05 +00002819 DAG.getValueType(N->getValueType(0)) // VT
2820 };
2821 SDOperand BSLoad = DAG.getNode(PPCISD::LBRX, VTs, Ops, 4);
Chris Lattnerd9989382006-07-10 20:56:58 +00002822
2823 // If this is an i16 load, insert the truncate.
2824 SDOperand ResVal = BSLoad;
2825 if (N->getValueType(0) == MVT::i16)
2826 ResVal = DAG.getNode(ISD::TRUNCATE, MVT::i16, BSLoad);
2827
2828 // First, combine the bswap away. This makes the value produced by the
2829 // load dead.
2830 DCI.CombineTo(N, ResVal);
2831
2832 // Next, combine the load away, we give it a bogus result value but a real
2833 // chain result. The result value is dead because the bswap is dead.
2834 DCI.CombineTo(Load.Val, ResVal, BSLoad.getValue(1));
2835
2836 // Return N so it doesn't get rechecked!
2837 return SDOperand(N, 0);
2838 }
2839
Chris Lattner51269842006-03-01 05:50:56 +00002840 break;
Chris Lattner4468c222006-03-31 06:02:07 +00002841 case PPCISD::VCMP: {
2842 // If a VCMPo node already exists with exactly the same operands as this
2843 // node, use its result instead of this node (VCMPo computes both a CR6 and
2844 // a normal output).
2845 //
2846 if (!N->getOperand(0).hasOneUse() &&
2847 !N->getOperand(1).hasOneUse() &&
2848 !N->getOperand(2).hasOneUse()) {
2849
2850 // Scan all of the users of the LHS, looking for VCMPo's that match.
2851 SDNode *VCMPoNode = 0;
2852
2853 SDNode *LHSN = N->getOperand(0).Val;
2854 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
2855 UI != E; ++UI)
2856 if ((*UI)->getOpcode() == PPCISD::VCMPo &&
2857 (*UI)->getOperand(1) == N->getOperand(1) &&
2858 (*UI)->getOperand(2) == N->getOperand(2) &&
2859 (*UI)->getOperand(0) == N->getOperand(0)) {
2860 VCMPoNode = *UI;
2861 break;
2862 }
2863
Chris Lattner00901202006-04-18 18:28:22 +00002864 // If there is no VCMPo node, or if the flag value has a single use, don't
2865 // transform this.
2866 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
2867 break;
2868
2869 // Look at the (necessarily single) use of the flag value. If it has a
2870 // chain, this transformation is more complex. Note that multiple things
2871 // could use the value result, which we should ignore.
2872 SDNode *FlagUser = 0;
2873 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
2874 FlagUser == 0; ++UI) {
2875 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
2876 SDNode *User = *UI;
2877 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
2878 if (User->getOperand(i) == SDOperand(VCMPoNode, 1)) {
2879 FlagUser = User;
2880 break;
2881 }
2882 }
2883 }
2884
2885 // If the user is a MFCR instruction, we know this is safe. Otherwise we
2886 // give up for right now.
2887 if (FlagUser->getOpcode() == PPCISD::MFCR)
Chris Lattner4468c222006-03-31 06:02:07 +00002888 return SDOperand(VCMPoNode, 0);
2889 }
2890 break;
2891 }
Chris Lattner90564f22006-04-18 17:59:36 +00002892 case ISD::BR_CC: {
2893 // If this is a branch on an altivec predicate comparison, lower this so
2894 // that we don't have to do a MFCR: instead, branch directly on CR6. This
2895 // lowering is done pre-legalize, because the legalizer lowers the predicate
2896 // compare down to code that is difficult to reassemble.
2897 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
2898 SDOperand LHS = N->getOperand(2), RHS = N->getOperand(3);
2899 int CompareOpc;
2900 bool isDot;
2901
2902 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
2903 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
2904 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
2905 assert(isDot && "Can't compare against a vector result!");
2906
2907 // If this is a comparison against something other than 0/1, then we know
2908 // that the condition is never/always true.
2909 unsigned Val = cast<ConstantSDNode>(RHS)->getValue();
2910 if (Val != 0 && Val != 1) {
2911 if (CC == ISD::SETEQ) // Cond never true, remove branch.
2912 return N->getOperand(0);
2913 // Always !=, turn it into an unconditional branch.
2914 return DAG.getNode(ISD::BR, MVT::Other,
2915 N->getOperand(0), N->getOperand(4));
2916 }
2917
2918 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
2919
2920 // Create the PPCISD altivec 'dot' comparison node.
Chris Lattner90564f22006-04-18 17:59:36 +00002921 std::vector<MVT::ValueType> VTs;
Chris Lattner79e490a2006-08-11 17:18:05 +00002922 SDOperand Ops[] = {
2923 LHS.getOperand(2), // LHS of compare
2924 LHS.getOperand(3), // RHS of compare
2925 DAG.getConstant(CompareOpc, MVT::i32)
2926 };
Chris Lattner90564f22006-04-18 17:59:36 +00002927 VTs.push_back(LHS.getOperand(2).getValueType());
2928 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00002929 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner90564f22006-04-18 17:59:36 +00002930
2931 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00002932 PPC::Predicate CompOpc;
Chris Lattner90564f22006-04-18 17:59:36 +00002933 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getValue()) {
2934 default: // Can't happen, don't crash on invalid number though.
2935 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00002936 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00002937 break;
2938 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00002939 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00002940 break;
2941 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00002942 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00002943 break;
2944 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00002945 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00002946 break;
2947 }
2948
2949 return DAG.getNode(PPCISD::COND_BRANCH, MVT::Other, N->getOperand(0),
Chris Lattner90564f22006-04-18 17:59:36 +00002950 DAG.getConstant(CompOpc, MVT::i32),
Chris Lattner18258c62006-11-17 22:37:34 +00002951 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00002952 N->getOperand(4), CompNode.getValue(1));
2953 }
2954 break;
2955 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002956 }
2957
2958 return SDOperand();
2959}
2960
Chris Lattner1a635d62006-04-14 06:01:58 +00002961//===----------------------------------------------------------------------===//
2962// Inline Assembly Support
2963//===----------------------------------------------------------------------===//
2964
Chris Lattnerbbe77de2006-04-02 06:26:07 +00002965void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
2966 uint64_t Mask,
2967 uint64_t &KnownZero,
2968 uint64_t &KnownOne,
2969 unsigned Depth) const {
2970 KnownZero = 0;
2971 KnownOne = 0;
2972 switch (Op.getOpcode()) {
2973 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00002974 case PPCISD::LBRX: {
2975 // lhbrx is known to have the top bits cleared out.
2976 if (cast<VTSDNode>(Op.getOperand(3))->getVT() == MVT::i16)
2977 KnownZero = 0xFFFF0000;
2978 break;
2979 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00002980 case ISD::INTRINSIC_WO_CHAIN: {
2981 switch (cast<ConstantSDNode>(Op.getOperand(0))->getValue()) {
2982 default: break;
2983 case Intrinsic::ppc_altivec_vcmpbfp_p:
2984 case Intrinsic::ppc_altivec_vcmpeqfp_p:
2985 case Intrinsic::ppc_altivec_vcmpequb_p:
2986 case Intrinsic::ppc_altivec_vcmpequh_p:
2987 case Intrinsic::ppc_altivec_vcmpequw_p:
2988 case Intrinsic::ppc_altivec_vcmpgefp_p:
2989 case Intrinsic::ppc_altivec_vcmpgtfp_p:
2990 case Intrinsic::ppc_altivec_vcmpgtsb_p:
2991 case Intrinsic::ppc_altivec_vcmpgtsh_p:
2992 case Intrinsic::ppc_altivec_vcmpgtsw_p:
2993 case Intrinsic::ppc_altivec_vcmpgtub_p:
2994 case Intrinsic::ppc_altivec_vcmpgtuh_p:
2995 case Intrinsic::ppc_altivec_vcmpgtuw_p:
2996 KnownZero = ~1U; // All bits but the low one are known to be zero.
2997 break;
2998 }
2999 }
3000 }
3001}
3002
3003
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00003004/// getConstraintType - Given a constraint letter, return the type of
3005/// constraint it is for this target.
3006PPCTargetLowering::ConstraintType
3007PPCTargetLowering::getConstraintType(char ConstraintLetter) const {
3008 switch (ConstraintLetter) {
3009 default: break;
3010 case 'b':
3011 case 'r':
3012 case 'f':
3013 case 'v':
3014 case 'y':
3015 return C_RegisterClass;
3016 }
3017 return TargetLowering::getConstraintType(ConstraintLetter);
3018}
3019
Chris Lattner331d1bc2006-11-02 01:44:04 +00003020std::pair<unsigned, const TargetRegisterClass*>
3021PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
3022 MVT::ValueType VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00003023 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00003024 // GCC RS6000 Constraint Letters
3025 switch (Constraint[0]) {
3026 case 'b': // R1-R31
3027 case 'r': // R0-R31
3028 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
3029 return std::make_pair(0U, PPC::G8RCRegisterClass);
3030 return std::make_pair(0U, PPC::GPRCRegisterClass);
3031 case 'f':
3032 if (VT == MVT::f32)
3033 return std::make_pair(0U, PPC::F4RCRegisterClass);
3034 else if (VT == MVT::f64)
3035 return std::make_pair(0U, PPC::F8RCRegisterClass);
3036 break;
Chris Lattnerddc787d2006-01-31 19:20:21 +00003037 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00003038 return std::make_pair(0U, PPC::VRRCRegisterClass);
3039 case 'y': // crrc
3040 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00003041 }
3042 }
3043
Chris Lattner331d1bc2006-11-02 01:44:04 +00003044 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00003045}
Chris Lattner763317d2006-02-07 00:47:13 +00003046
Chris Lattner331d1bc2006-11-02 01:44:04 +00003047
Chris Lattner763317d2006-02-07 00:47:13 +00003048// isOperandValidForConstraint
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003049SDOperand PPCTargetLowering::
3050isOperandValidForConstraint(SDOperand Op, char Letter, SelectionDAG &DAG) {
Chris Lattner763317d2006-02-07 00:47:13 +00003051 switch (Letter) {
3052 default: break;
3053 case 'I':
3054 case 'J':
3055 case 'K':
3056 case 'L':
3057 case 'M':
3058 case 'N':
3059 case 'O':
3060 case 'P': {
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003061 if (!isa<ConstantSDNode>(Op)) return SDOperand(0,0);// Must be an immediate.
Chris Lattner763317d2006-02-07 00:47:13 +00003062 unsigned Value = cast<ConstantSDNode>(Op)->getValue();
3063 switch (Letter) {
3064 default: assert(0 && "Unknown constraint letter!");
3065 case 'I': // "I" is a signed 16-bit constant.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003066 if ((short)Value == (int)Value) return Op;
3067 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003068 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
3069 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003070 if ((short)Value == 0) return Op;
3071 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003072 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003073 if ((Value >> 16) == 0) return Op;
3074 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003075 case 'M': // "M" is a constant that is greater than 31.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003076 if (Value > 31) return Op;
3077 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003078 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003079 if ((int)Value > 0 && isPowerOf2_32(Value)) return Op;
3080 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003081 case 'O': // "O" is the constant zero.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003082 if (Value == 0) return Op;
3083 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003084 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003085 if ((short)-Value == (int)-Value) return Op;
3086 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003087 }
3088 break;
3089 }
3090 }
3091
3092 // Handle standard constraint letters.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003093 return TargetLowering::isOperandValidForConstraint(Op, Letter, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00003094}
Evan Chengc4c62572006-03-13 23:20:37 +00003095
3096/// isLegalAddressImmediate - Return true if the integer value can be used
3097/// as the offset of the target addressing mode.
3098bool PPCTargetLowering::isLegalAddressImmediate(int64_t V) const {
3099 // PPC allows a sign-extended 16-bit immediate field.
3100 return (V > -(1 << 16) && V < (1 << 16)-1);
3101}
Reid Spencer3a9ec242006-08-28 01:02:49 +00003102
3103bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
3104 return TargetLowering::isLegalAddressImmediate(GV);
3105}