blob: 3232c5d675ead41c43325ced9b596e83e4c6be6d [file] [log] [blame]
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#include "ARM.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000011#include "ARMBaseRegisterInfo.h"
Daniel Dunbar3483aca2010-08-11 05:24:50 +000012#include "ARMSubtarget.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000013#include "MCTargetDesc/ARMAddressingModes.h"
14#include "MCTargetDesc/ARMMCExpr.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000015#include "llvm/MC/MCParser/MCAsmLexer.h"
16#include "llvm/MC/MCParser/MCAsmParser.h"
17#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Rafael Espindola64695402011-05-16 16:17:21 +000018#include "llvm/MC/MCAsmInfo.h"
Jim Grosbach642fc9c2010-11-05 22:33:53 +000019#include "llvm/MC/MCContext.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000020#include "llvm/MC/MCStreamer.h"
21#include "llvm/MC/MCExpr.h"
22#include "llvm/MC/MCInst.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000023#include "llvm/MC/MCSubtargetInfo.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000024#include "llvm/Target/TargetRegistry.h"
25#include "llvm/Target/TargetAsmParser.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000026#include "llvm/Support/SourceMgr.h"
Daniel Dunbarfa315de2010-08-11 06:37:12 +000027#include "llvm/Support/raw_ostream.h"
Benjamin Kramer75ca4b92011-07-08 21:06:23 +000028#include "llvm/ADT/OwningPtr.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000029#include "llvm/ADT/SmallVector.h"
Owen Anderson0c9f2502011-01-13 22:50:36 +000030#include "llvm/ADT/StringExtras.h"
Daniel Dunbar345a9a62010-08-11 06:37:20 +000031#include "llvm/ADT/StringSwitch.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000032#include "llvm/ADT/Twine.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000033
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000034using namespace llvm;
35
Chris Lattner3a697562010-10-28 17:20:03 +000036namespace {
Bill Wendling146018f2010-11-06 21:42:12 +000037
38class ARMOperand;
Jim Grosbach16c74252010-10-29 14:46:02 +000039
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000040class ARMAsmParser : public TargetAsmParser {
Evan Chengffc0e732011-07-09 05:47:46 +000041 MCSubtargetInfo &STI;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000042 MCAsmParser &Parser;
43
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000044 MCAsmParser &getParser() const { return Parser; }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000045 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
46
47 void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000048 bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); }
49
Chris Lattnere5658fa2010-10-30 04:09:10 +000050 int TryParseRegister();
Roman Divackybf755322011-01-27 17:14:22 +000051 virtual bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
Bill Wendling50d0f582010-11-18 23:43:05 +000052 bool TryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach19906722011-07-13 18:49:30 +000053 int TryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &);
Bill Wendling50d0f582010-11-18 23:43:05 +000054 bool ParseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +000055 bool ParseMemory(SmallVectorImpl<MCParsedAsmOperand*> &,
56 ARMII::AddrMode AddrMode);
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +000057 bool ParseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic);
Evan Cheng75972122011-01-13 07:58:56 +000058 bool ParsePrefix(ARMMCExpr::VariantKind &RefKind);
Jason W Kim9081b4b2011-01-11 23:53:41 +000059 const MCExpr *ApplyPrefixToExpr(const MCExpr *E,
60 MCSymbolRefExpr::VariantKind Variant);
61
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000062
Kevin Enderby9c41fa82009-10-30 22:55:57 +000063 bool ParseMemoryOffsetReg(bool &Negative,
64 bool &OffsetRegShifted,
Owen Anderson00828302011-03-18 22:50:18 +000065 enum ARM_AM::ShiftOpc &ShiftType,
Kevin Enderby9c41fa82009-10-30 22:55:57 +000066 const MCExpr *&ShiftAmount,
67 const MCExpr *&Offset,
68 bool &OffsetIsReg,
Sean Callanan76264762010-04-02 22:27:05 +000069 int &OffsetRegNum,
70 SMLoc &E);
Owen Anderson00828302011-03-18 22:50:18 +000071 bool ParseShift(enum ARM_AM::ShiftOpc &St,
72 const MCExpr *&ShiftAmount, SMLoc &E);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000073 bool ParseDirectiveWord(unsigned Size, SMLoc L);
Kevin Enderby515d5092009-10-15 20:48:48 +000074 bool ParseDirectiveThumb(SMLoc L);
Kevin Enderby515d5092009-10-15 20:48:48 +000075 bool ParseDirectiveThumbFunc(SMLoc L);
Kevin Enderby515d5092009-10-15 20:48:48 +000076 bool ParseDirectiveCode(SMLoc L);
Kevin Enderby515d5092009-10-15 20:48:48 +000077 bool ParseDirectiveSyntax(SMLoc L);
78
Chris Lattner7036f8b2010-09-29 01:42:58 +000079 bool MatchAndEmitInstruction(SMLoc IDLoc,
Chris Lattner7c51a312010-09-29 01:50:45 +000080 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Chris Lattnerfa42fad2010-10-28 21:28:01 +000081 MCStreamer &Out);
Jim Grosbach5f160572011-07-19 20:10:31 +000082 StringRef SplitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
83 bool &CarrySetting, unsigned &ProcessorIMod);
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +000084 void GetMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
85 bool &CanAcceptPredicationCode);
Jim Grosbach16c74252010-10-29 14:46:02 +000086
Evan Chengebdeeab2011-07-08 01:53:10 +000087 bool isThumb() const {
88 // FIXME: Can tablegen auto-generate this?
Evan Chengffc0e732011-07-09 05:47:46 +000089 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000090 }
Evan Chengebdeeab2011-07-08 01:53:10 +000091 bool isThumbOne() const {
Evan Chengffc0e732011-07-09 05:47:46 +000092 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000093 }
Evan Cheng32869202011-07-08 22:36:29 +000094 void SwitchMode() {
Evan Chengffc0e732011-07-09 05:47:46 +000095 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
96 setAvailableFeatures(FB);
Evan Cheng32869202011-07-08 22:36:29 +000097 }
Evan Chengebdeeab2011-07-08 01:53:10 +000098
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000099 /// @name Auto-generated Match Functions
100 /// {
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000101
Chris Lattner0692ee62010-09-06 19:11:01 +0000102#define GET_ASSEMBLER_HEADER
103#include "ARMGenAsmMatcher.inc"
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000104
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000105 /// }
106
Jim Grosbachf922c472011-02-12 01:34:40 +0000107 OperandMatchResultTy tryParseCoprocNumOperand(
108 SmallVectorImpl<MCParsedAsmOperand*>&);
109 OperandMatchResultTy tryParseCoprocRegOperand(
110 SmallVectorImpl<MCParsedAsmOperand*>&);
111 OperandMatchResultTy tryParseMemBarrierOptOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000112 SmallVectorImpl<MCParsedAsmOperand*>&);
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000113 OperandMatchResultTy tryParseProcIFlagsOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000114 SmallVectorImpl<MCParsedAsmOperand*>&);
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000115 OperandMatchResultTy tryParseMSRMaskOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000116 SmallVectorImpl<MCParsedAsmOperand*>&);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000117 OperandMatchResultTy tryParseMemMode2Operand(
118 SmallVectorImpl<MCParsedAsmOperand*>&);
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000119 OperandMatchResultTy tryParseMemMode3Operand(
120 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachf6c05252011-07-21 17:23:04 +0000121 OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O,
122 StringRef Op, int Low, int High);
123 OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
124 return parsePKHImm(O, "lsl", 0, 31);
125 }
126 OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
127 return parsePKHImm(O, "asr", 1, 32);
128 }
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000129
130 // Asm Match Converter Methods
131 bool CvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
132 const SmallVectorImpl<MCParsedAsmOperand*> &);
133 bool CvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
134 const SmallVectorImpl<MCParsedAsmOperand*> &);
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000135 bool CvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
136 const SmallVectorImpl<MCParsedAsmOperand*> &);
137 bool CvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
138 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbachf922c472011-02-12 01:34:40 +0000139
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000140public:
Evan Chengffc0e732011-07-09 05:47:46 +0000141 ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser)
142 : TargetAsmParser(), STI(_STI), Parser(_Parser) {
Evan Chengebdeeab2011-07-08 01:53:10 +0000143 MCAsmParserExtension::Initialize(_Parser);
Evan Cheng32869202011-07-08 22:36:29 +0000144
Evan Chengebdeeab2011-07-08 01:53:10 +0000145 // Initialize the set of available features.
Evan Chengffc0e732011-07-09 05:47:46 +0000146 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Evan Chengebdeeab2011-07-08 01:53:10 +0000147 }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000148
Benjamin Kramer38e59892010-07-14 22:38:02 +0000149 virtual bool ParseInstruction(StringRef Name, SMLoc NameLoc,
Chris Lattner98986712010-01-14 22:21:20 +0000150 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000151 virtual bool ParseDirective(AsmToken DirectiveID);
152};
Jim Grosbach16c74252010-10-29 14:46:02 +0000153} // end anonymous namespace
154
Chris Lattner3a697562010-10-28 17:20:03 +0000155namespace {
156
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000157/// ARMOperand - Instances of this class represent a parsed ARM machine
158/// instruction.
Bill Wendling146018f2010-11-06 21:42:12 +0000159class ARMOperand : public MCParsedAsmOperand {
Sean Callanan76264762010-04-02 22:27:05 +0000160 enum KindTy {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000161 CondCode,
Jim Grosbachd67641b2010-12-06 18:21:12 +0000162 CCOut,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000163 CoprocNum,
164 CoprocReg,
Kevin Enderbycfe07242009-10-13 22:19:02 +0000165 Immediate,
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000166 MemBarrierOpt,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000167 Memory,
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000168 MSRMask,
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000169 ProcIFlags,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000170 Register,
Bill Wendling8d5acb72010-11-06 19:56:04 +0000171 RegisterList,
Bill Wendling0f630752010-11-17 04:32:08 +0000172 DPRRegisterList,
173 SPRRegisterList,
Jim Grosbache8606dc2011-07-13 17:50:29 +0000174 ShiftedRegister,
Owen Anderson00828302011-03-18 22:50:18 +0000175 Shifter,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000176 Token
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000177 } Kind;
178
Sean Callanan76264762010-04-02 22:27:05 +0000179 SMLoc StartLoc, EndLoc;
Bill Wendling24d22d22010-11-18 21:50:54 +0000180 SmallVector<unsigned, 8> Registers;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000181
182 union {
183 struct {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000184 ARMCC::CondCodes Val;
185 } CC;
186
187 struct {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000188 ARM_MB::MemBOpt Val;
189 } MBOpt;
190
191 struct {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000192 unsigned Val;
193 } Cop;
194
195 struct {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000196 ARM_PROC::IFlags Val;
197 } IFlags;
198
199 struct {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000200 unsigned Val;
201 } MMask;
202
203 struct {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000204 const char *Data;
205 unsigned Length;
206 } Tok;
207
208 struct {
209 unsigned RegNum;
210 } Reg;
211
Bill Wendling8155e5b2010-11-06 22:19:43 +0000212 struct {
Kevin Enderbycfe07242009-10-13 22:19:02 +0000213 const MCExpr *Val;
214 } Imm;
Jim Grosbach16c74252010-10-29 14:46:02 +0000215
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +0000216 /// Combined record for all forms of ARM address expressions.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000217 struct {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000218 ARMII::AddrMode AddrMode;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000219 unsigned BaseRegNum;
Daniel Dunbar2637dc92011-01-18 05:55:15 +0000220 union {
221 unsigned RegNum; ///< Offset register num, when OffsetIsReg.
222 const MCExpr *Value; ///< Offset value, when !OffsetIsReg.
223 } Offset;
Bill Wendling146018f2010-11-06 21:42:12 +0000224 const MCExpr *ShiftAmount; // used when OffsetRegShifted is true
Owen Anderson00828302011-03-18 22:50:18 +0000225 enum ARM_AM::ShiftOpc ShiftType; // used when OffsetRegShifted is true
Bill Wendling146018f2010-11-06 21:42:12 +0000226 unsigned OffsetRegShifted : 1; // only used when OffsetIsReg is true
Bill Wendling50d0f582010-11-18 23:43:05 +0000227 unsigned Preindexed : 1;
228 unsigned Postindexed : 1;
229 unsigned OffsetIsReg : 1;
230 unsigned Negative : 1; // only used when OffsetIsReg is true
231 unsigned Writeback : 1;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000232 } Mem;
Owen Anderson00828302011-03-18 22:50:18 +0000233
234 struct {
235 ARM_AM::ShiftOpc ShiftTy;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000236 unsigned Imm;
Owen Anderson00828302011-03-18 22:50:18 +0000237 } Shift;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000238 struct {
239 ARM_AM::ShiftOpc ShiftTy;
240 unsigned SrcReg;
241 unsigned ShiftReg;
242 unsigned ShiftImm;
243 } ShiftedReg;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000244 };
Jim Grosbach16c74252010-10-29 14:46:02 +0000245
Bill Wendling146018f2010-11-06 21:42:12 +0000246 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
247public:
Sean Callanan76264762010-04-02 22:27:05 +0000248 ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() {
249 Kind = o.Kind;
250 StartLoc = o.StartLoc;
251 EndLoc = o.EndLoc;
252 switch (Kind) {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000253 case CondCode:
254 CC = o.CC;
255 break;
Sean Callanan76264762010-04-02 22:27:05 +0000256 case Token:
Daniel Dunbar8462b302010-08-11 06:36:53 +0000257 Tok = o.Tok;
Sean Callanan76264762010-04-02 22:27:05 +0000258 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +0000259 case CCOut:
Sean Callanan76264762010-04-02 22:27:05 +0000260 case Register:
261 Reg = o.Reg;
262 break;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000263 case RegisterList:
Bill Wendling0f630752010-11-17 04:32:08 +0000264 case DPRRegisterList:
265 case SPRRegisterList:
Bill Wendling24d22d22010-11-18 21:50:54 +0000266 Registers = o.Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000267 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000268 case CoprocNum:
269 case CoprocReg:
270 Cop = o.Cop;
271 break;
Sean Callanan76264762010-04-02 22:27:05 +0000272 case Immediate:
273 Imm = o.Imm;
274 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000275 case MemBarrierOpt:
276 MBOpt = o.MBOpt;
277 break;
Sean Callanan76264762010-04-02 22:27:05 +0000278 case Memory:
279 Mem = o.Mem;
280 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000281 case MSRMask:
282 MMask = o.MMask;
283 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000284 case ProcIFlags:
285 IFlags = o.IFlags;
Owen Anderson00828302011-03-18 22:50:18 +0000286 break;
287 case Shifter:
288 Shift = o.Shift;
289 break;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000290 case ShiftedRegister:
291 ShiftedReg = o.ShiftedReg;
292 break;
Sean Callanan76264762010-04-02 22:27:05 +0000293 }
294 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000295
Sean Callanan76264762010-04-02 22:27:05 +0000296 /// getStartLoc - Get the location of the first token of this operand.
297 SMLoc getStartLoc() const { return StartLoc; }
298 /// getEndLoc - Get the location of the last token of this operand.
299 SMLoc getEndLoc() const { return EndLoc; }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000300
Daniel Dunbar8462b302010-08-11 06:36:53 +0000301 ARMCC::CondCodes getCondCode() const {
302 assert(Kind == CondCode && "Invalid access!");
303 return CC.Val;
304 }
305
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000306 unsigned getCoproc() const {
307 assert((Kind == CoprocNum || Kind == CoprocReg) && "Invalid access!");
308 return Cop.Val;
309 }
310
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000311 StringRef getToken() const {
312 assert(Kind == Token && "Invalid access!");
313 return StringRef(Tok.Data, Tok.Length);
314 }
315
316 unsigned getReg() const {
Benjamin Kramer6aa49432010-12-07 15:50:35 +0000317 assert((Kind == Register || Kind == CCOut) && "Invalid access!");
Bill Wendling7729e062010-11-09 22:44:22 +0000318 return Reg.RegNum;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000319 }
320
Bill Wendling5fa22a12010-11-09 23:28:44 +0000321 const SmallVectorImpl<unsigned> &getRegList() const {
Bill Wendling0f630752010-11-17 04:32:08 +0000322 assert((Kind == RegisterList || Kind == DPRRegisterList ||
323 Kind == SPRRegisterList) && "Invalid access!");
Bill Wendling24d22d22010-11-18 21:50:54 +0000324 return Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000325 }
326
Kevin Enderbycfe07242009-10-13 22:19:02 +0000327 const MCExpr *getImm() const {
328 assert(Kind == Immediate && "Invalid access!");
329 return Imm.Val;
330 }
331
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000332 ARM_MB::MemBOpt getMemBarrierOpt() const {
333 assert(Kind == MemBarrierOpt && "Invalid access!");
334 return MBOpt.Val;
335 }
336
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000337 ARM_PROC::IFlags getProcIFlags() const {
338 assert(Kind == ProcIFlags && "Invalid access!");
339 return IFlags.Val;
340 }
341
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000342 unsigned getMSRMask() const {
343 assert(Kind == MSRMask && "Invalid access!");
344 return MMask.Val;
345 }
346
Daniel Dunbar6ec56202011-01-18 05:55:21 +0000347 /// @name Memory Operand Accessors
348 /// @{
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000349 ARMII::AddrMode getMemAddrMode() const {
350 return Mem.AddrMode;
351 }
Daniel Dunbar6ec56202011-01-18 05:55:21 +0000352 unsigned getMemBaseRegNum() const {
353 return Mem.BaseRegNum;
354 }
355 unsigned getMemOffsetRegNum() const {
356 assert(Mem.OffsetIsReg && "Invalid access!");
357 return Mem.Offset.RegNum;
358 }
359 const MCExpr *getMemOffset() const {
360 assert(!Mem.OffsetIsReg && "Invalid access!");
361 return Mem.Offset.Value;
362 }
363 unsigned getMemOffsetRegShifted() const {
364 assert(Mem.OffsetIsReg && "Invalid access!");
365 return Mem.OffsetRegShifted;
366 }
367 const MCExpr *getMemShiftAmount() const {
368 assert(Mem.OffsetIsReg && Mem.OffsetRegShifted && "Invalid access!");
369 return Mem.ShiftAmount;
370 }
Owen Anderson00828302011-03-18 22:50:18 +0000371 enum ARM_AM::ShiftOpc getMemShiftType() const {
Daniel Dunbar6ec56202011-01-18 05:55:21 +0000372 assert(Mem.OffsetIsReg && Mem.OffsetRegShifted && "Invalid access!");
373 return Mem.ShiftType;
374 }
375 bool getMemPreindexed() const { return Mem.Preindexed; }
376 bool getMemPostindexed() const { return Mem.Postindexed; }
377 bool getMemOffsetIsReg() const { return Mem.OffsetIsReg; }
378 bool getMemNegative() const { return Mem.Negative; }
379 bool getMemWriteback() const { return Mem.Writeback; }
380
381 /// @}
382
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000383 bool isCoprocNum() const { return Kind == CoprocNum; }
384 bool isCoprocReg() const { return Kind == CoprocReg; }
Daniel Dunbar8462b302010-08-11 06:36:53 +0000385 bool isCondCode() const { return Kind == CondCode; }
Jim Grosbachd67641b2010-12-06 18:21:12 +0000386 bool isCCOut() const { return Kind == CCOut; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000387 bool isImm() const { return Kind == Immediate; }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000388 bool isImm0_255() const {
389 if (Kind != Immediate)
390 return false;
391 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
392 if (!CE) return false;
393 int64_t Value = CE->getValue();
394 return Value >= 0 && Value < 256;
395 }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000396 bool isImm0_7() const {
397 if (Kind != Immediate)
398 return false;
399 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
400 if (!CE) return false;
401 int64_t Value = CE->getValue();
402 return Value >= 0 && Value < 8;
403 }
404 bool isImm0_15() const {
405 if (Kind != Immediate)
406 return false;
407 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
408 if (!CE) return false;
409 int64_t Value = CE->getValue();
410 return Value >= 0 && Value < 16;
411 }
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000412 bool isImm0_65535() const {
413 if (Kind != Immediate)
414 return false;
415 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
416 if (!CE) return false;
417 int64_t Value = CE->getValue();
418 return Value >= 0 && Value < 65536;
419 }
Jim Grosbachffa32252011-07-19 19:13:28 +0000420 bool isImm0_65535Expr() const {
421 if (Kind != Immediate)
422 return false;
423 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
424 // If it's not a constant expression, it'll generate a fixup and be
425 // handled later.
426 if (!CE) return true;
427 int64_t Value = CE->getValue();
428 return Value >= 0 && Value < 65536;
429 }
Jim Grosbachf6c05252011-07-21 17:23:04 +0000430 bool isPKHLSLImm() const {
431 if (Kind != Immediate)
432 return false;
433 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
434 if (!CE) return false;
435 int64_t Value = CE->getValue();
436 return Value >= 0 && Value < 32;
437 }
438 bool isPKHASRImm() const {
439 if (Kind != Immediate)
440 return false;
441 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
442 if (!CE) return false;
443 int64_t Value = CE->getValue();
444 return Value > 0 && Value <= 32;
445 }
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000446 bool isARMSOImm() const {
447 if (Kind != Immediate)
448 return false;
449 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
450 if (!CE) return false;
451 int64_t Value = CE->getValue();
452 return ARM_AM::getSOImmVal(Value) != -1;
453 }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000454 bool isT2SOImm() const {
455 if (Kind != Immediate)
456 return false;
457 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
458 if (!CE) return false;
459 int64_t Value = CE->getValue();
460 return ARM_AM::getT2SOImmVal(Value) != -1;
461 }
Bill Wendlingb32e7842010-11-08 00:32:40 +0000462 bool isReg() const { return Kind == Register; }
Bill Wendling8d5acb72010-11-06 19:56:04 +0000463 bool isRegList() const { return Kind == RegisterList; }
Bill Wendling0f630752010-11-17 04:32:08 +0000464 bool isDPRRegList() const { return Kind == DPRRegisterList; }
465 bool isSPRRegList() const { return Kind == SPRRegisterList; }
Chris Lattner14b93852010-10-29 00:27:31 +0000466 bool isToken() const { return Kind == Token; }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000467 bool isMemBarrierOpt() const { return Kind == MemBarrierOpt; }
Chris Lattner14b93852010-10-29 00:27:31 +0000468 bool isMemory() const { return Kind == Memory; }
Owen Anderson00828302011-03-18 22:50:18 +0000469 bool isShifter() const { return Kind == Shifter; }
Jim Grosbache8606dc2011-07-13 17:50:29 +0000470 bool isShiftedReg() const { return Kind == ShiftedRegister; }
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000471 bool isMemMode2() const {
472 if (getMemAddrMode() != ARMII::AddrMode2)
473 return false;
474
475 if (getMemOffsetIsReg())
476 return true;
477
478 if (getMemNegative() &&
479 !(getMemPostindexed() || getMemPreindexed()))
480 return false;
481
482 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
483 if (!CE) return false;
484 int64_t Value = CE->getValue();
485
486 // The offset must be in the range 0-4095 (imm12).
487 if (Value > 4095 || Value < -4095)
488 return false;
489
490 return true;
491 }
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000492 bool isMemMode3() const {
493 if (getMemAddrMode() != ARMII::AddrMode3)
494 return false;
495
496 if (getMemOffsetIsReg()) {
497 if (getMemOffsetRegShifted())
498 return false; // No shift with offset reg allowed
499 return true;
500 }
501
502 if (getMemNegative() &&
503 !(getMemPostindexed() || getMemPreindexed()))
504 return false;
505
506 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
507 if (!CE) return false;
508 int64_t Value = CE->getValue();
509
510 // The offset must be in the range 0-255 (imm8).
511 if (Value > 255 || Value < -255)
512 return false;
513
514 return true;
515 }
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000516 bool isMemMode5() const {
Daniel Dunbar4b462672011-01-18 05:55:27 +0000517 if (!isMemory() || getMemOffsetIsReg() || getMemWriteback() ||
518 getMemNegative())
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000519 return false;
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000520
Daniel Dunbar4b462672011-01-18 05:55:27 +0000521 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000522 if (!CE) return false;
523
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000524 // The offset must be a multiple of 4 in the range 0-1020.
525 int64_t Value = CE->getValue();
526 return ((Value & 0x3) == 0 && Value <= 1020 && Value >= -1020);
527 }
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000528 bool isMemMode7() const {
529 if (!isMemory() ||
530 getMemPreindexed() ||
531 getMemPostindexed() ||
532 getMemOffsetIsReg() ||
533 getMemNegative() ||
534 getMemWriteback())
535 return false;
536
537 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
538 if (!CE) return false;
539
540 if (CE->getValue())
541 return false;
542
543 return true;
544 }
Bill Wendlingf4caf692010-12-14 03:36:38 +0000545 bool isMemModeRegThumb() const {
Daniel Dunbar4b462672011-01-18 05:55:27 +0000546 if (!isMemory() || !getMemOffsetIsReg() || getMemWriteback())
Bill Wendlingf4caf692010-12-14 03:36:38 +0000547 return false;
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000548 return true;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000549 }
550 bool isMemModeImmThumb() const {
Daniel Dunbar4b462672011-01-18 05:55:27 +0000551 if (!isMemory() || getMemOffsetIsReg() || getMemWriteback())
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000552 return false;
553
Daniel Dunbar4b462672011-01-18 05:55:27 +0000554 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000555 if (!CE) return false;
556
557 // The offset must be a multiple of 4 in the range 0-124.
558 uint64_t Value = CE->getValue();
559 return ((Value & 0x3) == 0 && Value <= 124);
560 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000561 bool isMSRMask() const { return Kind == MSRMask; }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000562 bool isProcIFlags() const { return Kind == ProcIFlags; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000563
564 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner14b93852010-10-29 00:27:31 +0000565 // Add as immediates when possible. Null MCExpr = 0.
566 if (Expr == 0)
567 Inst.addOperand(MCOperand::CreateImm(0));
568 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000569 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
570 else
571 Inst.addOperand(MCOperand::CreateExpr(Expr));
572 }
573
Daniel Dunbar8462b302010-08-11 06:36:53 +0000574 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000575 assert(N == 2 && "Invalid number of operands!");
Daniel Dunbar8462b302010-08-11 06:36:53 +0000576 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
Jim Grosbach04f74942010-12-06 18:30:57 +0000577 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
578 Inst.addOperand(MCOperand::CreateReg(RegNum));
Daniel Dunbar8462b302010-08-11 06:36:53 +0000579 }
580
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000581 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
582 assert(N == 1 && "Invalid number of operands!");
583 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
584 }
585
586 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
587 assert(N == 1 && "Invalid number of operands!");
588 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
589 }
590
Jim Grosbachd67641b2010-12-06 18:21:12 +0000591 void addCCOutOperands(MCInst &Inst, unsigned N) const {
592 assert(N == 1 && "Invalid number of operands!");
593 Inst.addOperand(MCOperand::CreateReg(getReg()));
594 }
595
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000596 void addRegOperands(MCInst &Inst, unsigned N) const {
597 assert(N == 1 && "Invalid number of operands!");
598 Inst.addOperand(MCOperand::CreateReg(getReg()));
599 }
600
Jim Grosbache8606dc2011-07-13 17:50:29 +0000601 void addShiftedRegOperands(MCInst &Inst, unsigned N) const {
602 assert(N == 3 && "Invalid number of operands!");
603 assert(isShiftedReg() && "addShiftedRegOperands() on non ShiftedReg!");
604 assert((ShiftedReg.ShiftReg == 0 ||
605 ARM_AM::getSORegOffset(ShiftedReg.ShiftImm) == 0) &&
606 "Invalid shifted register operand!");
607 Inst.addOperand(MCOperand::CreateReg(ShiftedReg.SrcReg));
608 Inst.addOperand(MCOperand::CreateReg(ShiftedReg.ShiftReg));
609 Inst.addOperand(MCOperand::CreateImm(
610 ARM_AM::getSORegOpc(ShiftedReg.ShiftTy, ShiftedReg.ShiftImm)));
611 }
612
Owen Anderson00828302011-03-18 22:50:18 +0000613 void addShifterOperands(MCInst &Inst, unsigned N) const {
614 assert(N == 1 && "Invalid number of operands!");
615 Inst.addOperand(MCOperand::CreateImm(
616 ARM_AM::getSORegOpc(Shift.ShiftTy, 0)));
617 }
618
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000619 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling7729e062010-11-09 22:44:22 +0000620 assert(N == 1 && "Invalid number of operands!");
Bill Wendling5fa22a12010-11-09 23:28:44 +0000621 const SmallVectorImpl<unsigned> &RegList = getRegList();
622 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +0000623 I = RegList.begin(), E = RegList.end(); I != E; ++I)
624 Inst.addOperand(MCOperand::CreateReg(*I));
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000625 }
626
Bill Wendling0f630752010-11-17 04:32:08 +0000627 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
628 addRegListOperands(Inst, N);
629 }
630
631 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
632 addRegListOperands(Inst, N);
633 }
634
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000635 void addImmOperands(MCInst &Inst, unsigned N) const {
636 assert(N == 1 && "Invalid number of operands!");
637 addExpr(Inst, getImm());
638 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000639
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000640 void addImm0_255Operands(MCInst &Inst, unsigned N) const {
641 assert(N == 1 && "Invalid number of operands!");
642 addExpr(Inst, getImm());
643 }
644
Jim Grosbach83ab0702011-07-13 22:01:08 +0000645 void addImm0_7Operands(MCInst &Inst, unsigned N) const {
646 assert(N == 1 && "Invalid number of operands!");
647 addExpr(Inst, getImm());
648 }
649
650 void addImm0_15Operands(MCInst &Inst, unsigned N) const {
651 assert(N == 1 && "Invalid number of operands!");
652 addExpr(Inst, getImm());
653 }
654
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000655 void addImm0_65535Operands(MCInst &Inst, unsigned N) const {
656 assert(N == 1 && "Invalid number of operands!");
657 addExpr(Inst, getImm());
658 }
659
Jim Grosbachffa32252011-07-19 19:13:28 +0000660 void addImm0_65535ExprOperands(MCInst &Inst, unsigned N) const {
661 assert(N == 1 && "Invalid number of operands!");
662 addExpr(Inst, getImm());
663 }
664
Jim Grosbachf6c05252011-07-21 17:23:04 +0000665 void addPKHLSLImmOperands(MCInst &Inst, unsigned N) const {
666 assert(N == 1 && "Invalid number of operands!");
667 addExpr(Inst, getImm());
668 }
669
670 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
671 assert(N == 1 && "Invalid number of operands!");
672 // An ASR value of 32 encodes as 0, so that's how we want to add it to
673 // the instruction as well.
674 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
675 int Val = CE->getValue();
676 Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val));
677 }
678
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000679 void addARMSOImmOperands(MCInst &Inst, unsigned N) const {
680 assert(N == 1 && "Invalid number of operands!");
681 addExpr(Inst, getImm());
682 }
683
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000684 void addT2SOImmOperands(MCInst &Inst, unsigned N) const {
685 assert(N == 1 && "Invalid number of operands!");
686 addExpr(Inst, getImm());
687 }
688
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000689 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
690 assert(N == 1 && "Invalid number of operands!");
691 Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt())));
692 }
693
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000694 void addMemMode7Operands(MCInst &Inst, unsigned N) const {
695 assert(N == 1 && isMemMode7() && "Invalid number of operands!");
696 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
697
698 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
Matt Beaumont-Gay1866af42011-03-24 22:05:48 +0000699 (void)CE;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000700 assert((CE || CE->getValue() == 0) &&
701 "No offset operand support in mode 7");
702 }
703
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000704 void addMemMode2Operands(MCInst &Inst, unsigned N) const {
705 assert(isMemMode2() && "Invalid mode or number of operands!");
706 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
707 unsigned IdxMode = (getMemPreindexed() | getMemPostindexed() << 1);
708
709 if (getMemOffsetIsReg()) {
710 Inst.addOperand(MCOperand::CreateReg(getMemOffsetRegNum()));
711
712 ARM_AM::AddrOpc AMOpc = getMemNegative() ? ARM_AM::sub : ARM_AM::add;
713 ARM_AM::ShiftOpc ShOpc = ARM_AM::no_shift;
714 int64_t ShiftAmount = 0;
715
716 if (getMemOffsetRegShifted()) {
717 ShOpc = getMemShiftType();
718 const MCConstantExpr *CE =
719 dyn_cast<MCConstantExpr>(getMemShiftAmount());
720 ShiftAmount = CE->getValue();
721 }
722
723 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM2Opc(AMOpc, ShiftAmount,
724 ShOpc, IdxMode)));
725 return;
726 }
727
728 // Create a operand placeholder to always yield the same number of operands.
729 Inst.addOperand(MCOperand::CreateReg(0));
730
731 // FIXME: #-0 is encoded differently than #0. Does the parser preserve
732 // the difference?
733 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
734 assert(CE && "Non-constant mode 2 offset operand!");
735 int64_t Offset = CE->getValue();
736
737 if (Offset >= 0)
738 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM2Opc(ARM_AM::add,
739 Offset, ARM_AM::no_shift, IdxMode)));
740 else
741 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM2Opc(ARM_AM::sub,
742 -Offset, ARM_AM::no_shift, IdxMode)));
743 }
744
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000745 void addMemMode3Operands(MCInst &Inst, unsigned N) const {
746 assert(isMemMode3() && "Invalid mode or number of operands!");
747 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
748 unsigned IdxMode = (getMemPreindexed() | getMemPostindexed() << 1);
749
750 if (getMemOffsetIsReg()) {
751 Inst.addOperand(MCOperand::CreateReg(getMemOffsetRegNum()));
752
753 ARM_AM::AddrOpc AMOpc = getMemNegative() ? ARM_AM::sub : ARM_AM::add;
754 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM3Opc(AMOpc, 0,
755 IdxMode)));
756 return;
757 }
758
759 // Create a operand placeholder to always yield the same number of operands.
760 Inst.addOperand(MCOperand::CreateReg(0));
761
762 // FIXME: #-0 is encoded differently than #0. Does the parser preserve
763 // the difference?
764 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
765 assert(CE && "Non-constant mode 3 offset operand!");
766 int64_t Offset = CE->getValue();
767
768 if (Offset >= 0)
769 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM3Opc(ARM_AM::add,
770 Offset, IdxMode)));
771 else
772 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM3Opc(ARM_AM::sub,
773 -Offset, IdxMode)));
774 }
775
Chris Lattner14b93852010-10-29 00:27:31 +0000776 void addMemMode5Operands(MCInst &Inst, unsigned N) const {
777 assert(N == 2 && isMemMode5() && "Invalid number of operands!");
Jim Grosbach16c74252010-10-29 14:46:02 +0000778
Daniel Dunbar4b462672011-01-18 05:55:27 +0000779 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
780 assert(!getMemOffsetIsReg() && "Invalid mode 5 operand");
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000781
Jim Grosbach80eb2332010-10-29 17:41:25 +0000782 // FIXME: #-0 is encoded differently than #0. Does the parser preserve
783 // the difference?
Daniel Dunbar4b462672011-01-18 05:55:27 +0000784 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000785 assert(CE && "Non-constant mode 5 offset operand!");
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000786
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000787 // The MCInst offset operand doesn't include the low two bits (like
788 // the instruction encoding).
789 int64_t Offset = CE->getValue() / 4;
790 if (Offset >= 0)
791 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::add,
792 Offset)));
793 else
794 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::sub,
795 -Offset)));
Chris Lattner14b93852010-10-29 00:27:31 +0000796 }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000797
Bill Wendlingf4caf692010-12-14 03:36:38 +0000798 void addMemModeRegThumbOperands(MCInst &Inst, unsigned N) const {
799 assert(N == 2 && isMemModeRegThumb() && "Invalid number of operands!");
Daniel Dunbar4b462672011-01-18 05:55:27 +0000800 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
801 Inst.addOperand(MCOperand::CreateReg(getMemOffsetRegNum()));
Bill Wendlingf4caf692010-12-14 03:36:38 +0000802 }
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000803
Bill Wendlingf4caf692010-12-14 03:36:38 +0000804 void addMemModeImmThumbOperands(MCInst &Inst, unsigned N) const {
805 assert(N == 2 && isMemModeImmThumb() && "Invalid number of operands!");
Daniel Dunbar4b462672011-01-18 05:55:27 +0000806 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
807 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
Bill Wendlingf4caf692010-12-14 03:36:38 +0000808 assert(CE && "Non-constant mode offset operand!");
809 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000810 }
811
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000812 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
813 assert(N == 1 && "Invalid number of operands!");
814 Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask())));
815 }
816
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000817 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
818 assert(N == 1 && "Invalid number of operands!");
819 Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags())));
820 }
821
Jim Grosbachb7f689b2011-07-13 15:34:57 +0000822 virtual void print(raw_ostream &OS) const;
Daniel Dunbarb3cb6962010-08-11 06:37:04 +0000823
Chris Lattner3a697562010-10-28 17:20:03 +0000824 static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) {
825 ARMOperand *Op = new ARMOperand(CondCode);
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000826 Op->CC.Val = CC;
827 Op->StartLoc = S;
828 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +0000829 return Op;
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000830 }
831
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000832 static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) {
833 ARMOperand *Op = new ARMOperand(CoprocNum);
834 Op->Cop.Val = CopVal;
835 Op->StartLoc = S;
836 Op->EndLoc = S;
837 return Op;
838 }
839
840 static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) {
841 ARMOperand *Op = new ARMOperand(CoprocReg);
842 Op->Cop.Val = CopVal;
843 Op->StartLoc = S;
844 Op->EndLoc = S;
845 return Op;
846 }
847
Jim Grosbachd67641b2010-12-06 18:21:12 +0000848 static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) {
849 ARMOperand *Op = new ARMOperand(CCOut);
850 Op->Reg.RegNum = RegNum;
851 Op->StartLoc = S;
852 Op->EndLoc = S;
853 return Op;
854 }
855
Chris Lattner3a697562010-10-28 17:20:03 +0000856 static ARMOperand *CreateToken(StringRef Str, SMLoc S) {
857 ARMOperand *Op = new ARMOperand(Token);
Sean Callanan76264762010-04-02 22:27:05 +0000858 Op->Tok.Data = Str.data();
859 Op->Tok.Length = Str.size();
860 Op->StartLoc = S;
861 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +0000862 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000863 }
864
Bill Wendling50d0f582010-11-18 23:43:05 +0000865 static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) {
Chris Lattner3a697562010-10-28 17:20:03 +0000866 ARMOperand *Op = new ARMOperand(Register);
Sean Callanan76264762010-04-02 22:27:05 +0000867 Op->Reg.RegNum = RegNum;
Sean Callanan76264762010-04-02 22:27:05 +0000868 Op->StartLoc = S;
869 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +0000870 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000871 }
872
Jim Grosbache8606dc2011-07-13 17:50:29 +0000873 static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy,
874 unsigned SrcReg,
875 unsigned ShiftReg,
876 unsigned ShiftImm,
877 SMLoc S, SMLoc E) {
878 ARMOperand *Op = new ARMOperand(ShiftedRegister);
879 Op->ShiftedReg.ShiftTy = ShTy;
880 Op->ShiftedReg.SrcReg = SrcReg;
881 Op->ShiftedReg.ShiftReg = ShiftReg;
882 Op->ShiftedReg.ShiftImm = ShiftImm;
883 Op->StartLoc = S;
884 Op->EndLoc = E;
885 return Op;
886 }
887
Owen Anderson00828302011-03-18 22:50:18 +0000888 static ARMOperand *CreateShifter(ARM_AM::ShiftOpc ShTy,
889 SMLoc S, SMLoc E) {
890 ARMOperand *Op = new ARMOperand(Shifter);
891 Op->Shift.ShiftTy = ShTy;
892 Op->StartLoc = S;
893 Op->EndLoc = E;
894 return Op;
895 }
896
Bill Wendling7729e062010-11-09 22:44:22 +0000897 static ARMOperand *
Bill Wendling5fa22a12010-11-09 23:28:44 +0000898 CreateRegList(const SmallVectorImpl<std::pair<unsigned, SMLoc> > &Regs,
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +0000899 SMLoc StartLoc, SMLoc EndLoc) {
Bill Wendling0f630752010-11-17 04:32:08 +0000900 KindTy Kind = RegisterList;
901
902 if (ARM::DPRRegClass.contains(Regs.front().first))
903 Kind = DPRRegisterList;
904 else if (ARM::SPRRegClass.contains(Regs.front().first))
905 Kind = SPRRegisterList;
906
907 ARMOperand *Op = new ARMOperand(Kind);
Bill Wendling5fa22a12010-11-09 23:28:44 +0000908 for (SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +0000909 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Bill Wendling24d22d22010-11-18 21:50:54 +0000910 Op->Registers.push_back(I->first);
Bill Wendlingcb21d1c2010-11-19 00:38:19 +0000911 array_pod_sort(Op->Registers.begin(), Op->Registers.end());
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +0000912 Op->StartLoc = StartLoc;
913 Op->EndLoc = EndLoc;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000914 return Op;
915 }
916
Chris Lattner3a697562010-10-28 17:20:03 +0000917 static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) {
918 ARMOperand *Op = new ARMOperand(Immediate);
Sean Callanan76264762010-04-02 22:27:05 +0000919 Op->Imm.Val = Val;
Sean Callanan76264762010-04-02 22:27:05 +0000920 Op->StartLoc = S;
921 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +0000922 return Op;
Kevin Enderbycfe07242009-10-13 22:19:02 +0000923 }
924
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000925 static ARMOperand *CreateMem(ARMII::AddrMode AddrMode, unsigned BaseRegNum,
926 bool OffsetIsReg, const MCExpr *Offset,
927 int OffsetRegNum, bool OffsetRegShifted,
Owen Anderson00828302011-03-18 22:50:18 +0000928 enum ARM_AM::ShiftOpc ShiftType,
Chris Lattner3a697562010-10-28 17:20:03 +0000929 const MCExpr *ShiftAmount, bool Preindexed,
930 bool Postindexed, bool Negative, bool Writeback,
931 SMLoc S, SMLoc E) {
Daniel Dunbar023835d2011-01-18 05:34:05 +0000932 assert((OffsetRegNum == -1 || OffsetIsReg) &&
933 "OffsetRegNum must imply OffsetIsReg!");
934 assert((!OffsetRegShifted || OffsetIsReg) &&
935 "OffsetRegShifted must imply OffsetIsReg!");
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000936 assert((Offset || OffsetIsReg) &&
937 "Offset must exists unless register offset is used!");
Daniel Dunbar023835d2011-01-18 05:34:05 +0000938 assert((!ShiftAmount || (OffsetIsReg && OffsetRegShifted)) &&
939 "Cannot have shift amount without shifted register offset!");
940 assert((!Offset || !OffsetIsReg) &&
941 "Cannot have expression offset and register offset!");
942
Chris Lattner3a697562010-10-28 17:20:03 +0000943 ARMOperand *Op = new ARMOperand(Memory);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000944 Op->Mem.AddrMode = AddrMode;
Sean Callanan76264762010-04-02 22:27:05 +0000945 Op->Mem.BaseRegNum = BaseRegNum;
946 Op->Mem.OffsetIsReg = OffsetIsReg;
Daniel Dunbar2637dc92011-01-18 05:55:15 +0000947 if (OffsetIsReg)
948 Op->Mem.Offset.RegNum = OffsetRegNum;
949 else
950 Op->Mem.Offset.Value = Offset;
Sean Callanan76264762010-04-02 22:27:05 +0000951 Op->Mem.OffsetRegShifted = OffsetRegShifted;
952 Op->Mem.ShiftType = ShiftType;
953 Op->Mem.ShiftAmount = ShiftAmount;
954 Op->Mem.Preindexed = Preindexed;
955 Op->Mem.Postindexed = Postindexed;
956 Op->Mem.Negative = Negative;
957 Op->Mem.Writeback = Writeback;
Jim Grosbach16c74252010-10-29 14:46:02 +0000958
Sean Callanan76264762010-04-02 22:27:05 +0000959 Op->StartLoc = S;
960 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +0000961 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000962 }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000963
964 static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) {
965 ARMOperand *Op = new ARMOperand(MemBarrierOpt);
966 Op->MBOpt.Val = Opt;
967 Op->StartLoc = S;
968 Op->EndLoc = S;
969 return Op;
970 }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000971
972 static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) {
973 ARMOperand *Op = new ARMOperand(ProcIFlags);
974 Op->IFlags.Val = IFlags;
975 Op->StartLoc = S;
976 Op->EndLoc = S;
977 return Op;
978 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000979
980 static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) {
981 ARMOperand *Op = new ARMOperand(MSRMask);
982 Op->MMask.Val = MMask;
983 Op->StartLoc = S;
984 Op->EndLoc = S;
985 return Op;
986 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000987};
988
989} // end anonymous namespace.
990
Jim Grosbachb7f689b2011-07-13 15:34:57 +0000991void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbarfa315de2010-08-11 06:37:12 +0000992 switch (Kind) {
993 case CondCode:
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +0000994 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +0000995 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +0000996 case CCOut:
997 OS << "<ccout " << getReg() << ">";
998 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000999 case CoprocNum:
1000 OS << "<coprocessor number: " << getCoproc() << ">";
1001 break;
1002 case CoprocReg:
1003 OS << "<coprocessor register: " << getCoproc() << ">";
1004 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001005 case MSRMask:
1006 OS << "<mask: " << getMSRMask() << ">";
1007 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001008 case Immediate:
1009 getImm()->print(OS);
1010 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001011 case MemBarrierOpt:
1012 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt()) << ">";
1013 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001014 case Memory:
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001015 OS << "<memory "
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001016 << "am:" << ARMII::AddrModeToString(getMemAddrMode())
1017 << " base:" << getMemBaseRegNum();
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001018 if (getMemOffsetIsReg()) {
1019 OS << " offset:<register " << getMemOffsetRegNum();
1020 if (getMemOffsetRegShifted()) {
1021 OS << " offset-shift-type:" << getMemShiftType();
1022 OS << " offset-shift-amount:" << *getMemShiftAmount();
1023 }
1024 } else {
1025 OS << " offset:" << *getMemOffset();
1026 }
1027 if (getMemOffsetIsReg())
1028 OS << " (offset-is-reg)";
1029 if (getMemPreindexed())
1030 OS << " (pre-indexed)";
1031 if (getMemPostindexed())
1032 OS << " (post-indexed)";
1033 if (getMemNegative())
1034 OS << " (negative)";
1035 if (getMemWriteback())
1036 OS << " (writeback)";
1037 OS << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001038 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001039 case ProcIFlags: {
1040 OS << "<ARM_PROC::";
1041 unsigned IFlags = getProcIFlags();
1042 for (int i=2; i >= 0; --i)
1043 if (IFlags & (1 << i))
1044 OS << ARM_PROC::IFlagsToString(1 << i);
1045 OS << ">";
1046 break;
1047 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001048 case Register:
Bill Wendling50d0f582010-11-18 23:43:05 +00001049 OS << "<register " << getReg() << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001050 break;
Owen Anderson00828302011-03-18 22:50:18 +00001051 case Shifter:
Jim Grosbache8606dc2011-07-13 17:50:29 +00001052 OS << "<shifter " << ARM_AM::getShiftOpcStr(Shift.ShiftTy) << ">";
1053 break;
1054 case ShiftedRegister:
1055 OS << "<so_reg"
1056 << ShiftedReg.SrcReg
1057 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(ShiftedReg.ShiftImm))
1058 << ", " << ShiftedReg.ShiftReg << ", "
1059 << ARM_AM::getSORegOffset(ShiftedReg.ShiftImm)
1060 << ">";
Owen Anderson00828302011-03-18 22:50:18 +00001061 break;
Bill Wendling0f630752010-11-17 04:32:08 +00001062 case RegisterList:
1063 case DPRRegisterList:
1064 case SPRRegisterList: {
Bill Wendling8d5acb72010-11-06 19:56:04 +00001065 OS << "<register_list ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001066
Bill Wendling5fa22a12010-11-09 23:28:44 +00001067 const SmallVectorImpl<unsigned> &RegList = getRegList();
1068 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001069 I = RegList.begin(), E = RegList.end(); I != E; ) {
1070 OS << *I;
1071 if (++I < E) OS << ", ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001072 }
1073
1074 OS << ">";
1075 break;
1076 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001077 case Token:
1078 OS << "'" << getToken() << "'";
1079 break;
1080 }
1081}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001082
1083/// @name Auto-generated Match Functions
1084/// {
1085
1086static unsigned MatchRegisterName(StringRef Name);
1087
1088/// }
1089
Bob Wilson69df7232011-02-03 21:46:10 +00001090bool ARMAsmParser::ParseRegister(unsigned &RegNo,
1091 SMLoc &StartLoc, SMLoc &EndLoc) {
Roman Divackybf755322011-01-27 17:14:22 +00001092 RegNo = TryParseRegister();
1093
1094 return (RegNo == (unsigned)-1);
1095}
1096
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001097/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattnere5658fa2010-10-30 04:09:10 +00001098/// and if it is a register name the token is eaten and the register number is
1099/// returned. Otherwise return -1.
1100///
1101int ARMAsmParser::TryParseRegister() {
1102 const AsmToken &Tok = Parser.getTok();
1103 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
Jim Grosbachd4462a52010-11-01 16:44:21 +00001104
Chris Lattnere5658fa2010-10-30 04:09:10 +00001105 // FIXME: Validate register for the current architecture; we have to do
1106 // validation later, so maybe there is no need for this here.
Owen Anderson0c9f2502011-01-13 22:50:36 +00001107 std::string upperCase = Tok.getString().str();
1108 std::string lowerCase = LowercaseString(upperCase);
1109 unsigned RegNum = MatchRegisterName(lowerCase);
1110 if (!RegNum) {
1111 RegNum = StringSwitch<unsigned>(lowerCase)
1112 .Case("r13", ARM::SP)
1113 .Case("r14", ARM::LR)
1114 .Case("r15", ARM::PC)
1115 .Case("ip", ARM::R12)
1116 .Default(0);
1117 }
1118 if (!RegNum) return -1;
Bob Wilson69df7232011-02-03 21:46:10 +00001119
Chris Lattnere5658fa2010-10-30 04:09:10 +00001120 Parser.Lex(); // Eat identifier token.
1121 return RegNum;
1122}
Jim Grosbachd4462a52010-11-01 16:44:21 +00001123
Jim Grosbach19906722011-07-13 18:49:30 +00001124// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
1125// If a recoverable error occurs, return 1. If an irrecoverable error
1126// occurs, return -1. An irrecoverable error is one where tokens have been
1127// consumed in the process of trying to parse the shifter (i.e., when it is
1128// indeed a shifter operand, but malformed).
1129int ARMAsmParser::TryParseShiftRegister(
Owen Anderson00828302011-03-18 22:50:18 +00001130 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1131 SMLoc S = Parser.getTok().getLoc();
1132 const AsmToken &Tok = Parser.getTok();
1133 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1134
1135 std::string upperCase = Tok.getString().str();
1136 std::string lowerCase = LowercaseString(upperCase);
1137 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
1138 .Case("lsl", ARM_AM::lsl)
1139 .Case("lsr", ARM_AM::lsr)
1140 .Case("asr", ARM_AM::asr)
1141 .Case("ror", ARM_AM::ror)
1142 .Case("rrx", ARM_AM::rrx)
1143 .Default(ARM_AM::no_shift);
1144
1145 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbach19906722011-07-13 18:49:30 +00001146 return 1;
Owen Anderson00828302011-03-18 22:50:18 +00001147
Jim Grosbache8606dc2011-07-13 17:50:29 +00001148 Parser.Lex(); // Eat the operator.
Owen Anderson00828302011-03-18 22:50:18 +00001149
Jim Grosbache8606dc2011-07-13 17:50:29 +00001150 // The source register for the shift has already been added to the
1151 // operand list, so we need to pop it off and combine it into the shifted
1152 // register operand instead.
Benjamin Kramereac07962011-07-14 18:41:22 +00001153 OwningPtr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val());
Jim Grosbache8606dc2011-07-13 17:50:29 +00001154 if (!PrevOp->isReg())
1155 return Error(PrevOp->getStartLoc(), "shift must be of a register");
1156 int SrcReg = PrevOp->getReg();
1157 int64_t Imm = 0;
1158 int ShiftReg = 0;
1159 if (ShiftTy == ARM_AM::rrx) {
1160 // RRX Doesn't have an explicit shift amount. The encoder expects
1161 // the shift register to be the same as the source register. Seems odd,
1162 // but OK.
1163 ShiftReg = SrcReg;
1164 } else {
1165 // Figure out if this is shifted by a constant or a register (for non-RRX).
1166 if (Parser.getTok().is(AsmToken::Hash)) {
1167 Parser.Lex(); // Eat hash.
1168 SMLoc ImmLoc = Parser.getTok().getLoc();
1169 const MCExpr *ShiftExpr = 0;
Jim Grosbach19906722011-07-13 18:49:30 +00001170 if (getParser().ParseExpression(ShiftExpr)) {
1171 Error(ImmLoc, "invalid immediate shift value");
1172 return -1;
1173 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001174 // The expression must be evaluatable as an immediate.
1175 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbach19906722011-07-13 18:49:30 +00001176 if (!CE) {
1177 Error(ImmLoc, "invalid immediate shift value");
1178 return -1;
1179 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001180 // Range check the immediate.
1181 // lsl, ror: 0 <= imm <= 31
1182 // lsr, asr: 0 <= imm <= 32
1183 Imm = CE->getValue();
1184 if (Imm < 0 ||
1185 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
1186 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbach19906722011-07-13 18:49:30 +00001187 Error(ImmLoc, "immediate shift value out of range");
1188 return -1;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001189 }
1190 } else if (Parser.getTok().is(AsmToken::Identifier)) {
1191 ShiftReg = TryParseRegister();
1192 SMLoc L = Parser.getTok().getLoc();
Jim Grosbach19906722011-07-13 18:49:30 +00001193 if (ShiftReg == -1) {
1194 Error (L, "expected immediate or register in shift operand");
1195 return -1;
1196 }
1197 } else {
1198 Error (Parser.getTok().getLoc(),
Jim Grosbache8606dc2011-07-13 17:50:29 +00001199 "expected immediate or register in shift operand");
Jim Grosbach19906722011-07-13 18:49:30 +00001200 return -1;
1201 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001202 }
1203
Jim Grosbache8606dc2011-07-13 17:50:29 +00001204 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
1205 ShiftReg, Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001206 S, Parser.getTok().getLoc()));
1207
Jim Grosbach19906722011-07-13 18:49:30 +00001208 return 0;
Owen Anderson00828302011-03-18 22:50:18 +00001209}
1210
1211
Bill Wendling50d0f582010-11-18 23:43:05 +00001212/// Try to parse a register name. The token must be an Identifier when called.
1213/// If it's a register, an AsmOperand is created. Another AsmOperand is created
1214/// if there is a "writeback". 'true' if it's not a register.
Chris Lattner3a697562010-10-28 17:20:03 +00001215///
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001216/// TODO this is likely to change to allow different register types and or to
1217/// parse for a specific register type.
Bill Wendling50d0f582010-11-18 23:43:05 +00001218bool ARMAsmParser::
1219TryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001220 SMLoc S = Parser.getTok().getLoc();
1221 int RegNo = TryParseRegister();
Bill Wendlinge7176102010-11-06 22:36:58 +00001222 if (RegNo == -1)
Bill Wendling50d0f582010-11-18 23:43:05 +00001223 return true;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001224
Bill Wendling50d0f582010-11-18 23:43:05 +00001225 Operands.push_back(ARMOperand::CreateReg(RegNo, S, Parser.getTok().getLoc()));
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001226
Chris Lattnere5658fa2010-10-30 04:09:10 +00001227 const AsmToken &ExclaimTok = Parser.getTok();
1228 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling50d0f582010-11-18 23:43:05 +00001229 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
1230 ExclaimTok.getLoc()));
Chris Lattnere5658fa2010-10-30 04:09:10 +00001231 Parser.Lex(); // Eat exclaim token
Kevin Enderby99e6d4e2009-10-07 18:01:35 +00001232 }
1233
Bill Wendling50d0f582010-11-18 23:43:05 +00001234 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001235}
1236
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001237/// MatchCoprocessorOperandName - Try to parse an coprocessor related
1238/// instruction with a symbolic operand name. Example: "p1", "p7", "c3",
1239/// "c5", ...
1240static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001241 // Use the same layout as the tablegen'erated register name matcher. Ugly,
1242 // but efficient.
1243 switch (Name.size()) {
1244 default: break;
1245 case 2:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001246 if (Name[0] != CoprocOp)
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001247 return -1;
1248 switch (Name[1]) {
1249 default: return -1;
1250 case '0': return 0;
1251 case '1': return 1;
1252 case '2': return 2;
1253 case '3': return 3;
1254 case '4': return 4;
1255 case '5': return 5;
1256 case '6': return 6;
1257 case '7': return 7;
1258 case '8': return 8;
1259 case '9': return 9;
1260 }
1261 break;
1262 case 3:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001263 if (Name[0] != CoprocOp || Name[1] != '1')
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001264 return -1;
1265 switch (Name[2]) {
1266 default: return -1;
1267 case '0': return 10;
1268 case '1': return 11;
1269 case '2': return 12;
1270 case '3': return 13;
1271 case '4': return 14;
1272 case '5': return 15;
1273 }
1274 break;
1275 }
1276
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001277 return -1;
1278}
1279
Jim Grosbachf922c472011-02-12 01:34:40 +00001280/// tryParseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001281/// token must be an Identifier when called, and if it is a coprocessor
1282/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001283ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1284tryParseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001285 SMLoc S = Parser.getTok().getLoc();
1286 const AsmToken &Tok = Parser.getTok();
1287 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1288
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001289 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001290 if (Num == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001291 return MatchOperand_NoMatch;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001292
1293 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001294 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001295 return MatchOperand_Success;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001296}
1297
Jim Grosbachf922c472011-02-12 01:34:40 +00001298/// tryParseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001299/// token must be an Identifier when called, and if it is a coprocessor
1300/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001301ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1302tryParseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001303 SMLoc S = Parser.getTok().getLoc();
1304 const AsmToken &Tok = Parser.getTok();
1305 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1306
1307 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
1308 if (Reg == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001309 return MatchOperand_NoMatch;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001310
1311 Parser.Lex(); // Eat identifier token.
1312 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001313 return MatchOperand_Success;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001314}
1315
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001316/// Parse a register list, return it if successful else return null. The first
1317/// token must be a '{' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00001318bool ARMAsmParser::
1319ParseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan18b83232010-01-19 21:44:56 +00001320 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00001321 "Token is not a Left Curly Brace");
Bill Wendlinge7176102010-11-06 22:36:58 +00001322 SMLoc S = Parser.getTok().getLoc();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001323
Bill Wendling7729e062010-11-09 22:44:22 +00001324 // Read the rest of the registers in the list.
1325 unsigned PrevRegNum = 0;
Bill Wendling5fa22a12010-11-09 23:28:44 +00001326 SmallVector<std::pair<unsigned, SMLoc>, 32> Registers;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001327
Bill Wendling7729e062010-11-09 22:44:22 +00001328 do {
Bill Wendlinge7176102010-11-06 22:36:58 +00001329 bool IsRange = Parser.getTok().is(AsmToken::Minus);
Bill Wendling7729e062010-11-09 22:44:22 +00001330 Parser.Lex(); // Eat non-identifier token.
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001331
Sean Callanan18b83232010-01-19 21:44:56 +00001332 const AsmToken &RegTok = Parser.getTok();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001333 SMLoc RegLoc = RegTok.getLoc();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001334 if (RegTok.isNot(AsmToken::Identifier)) {
1335 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001336 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001337 }
Bill Wendlinge7176102010-11-06 22:36:58 +00001338
Bill Wendling1d6a2652010-11-06 10:40:24 +00001339 int RegNum = TryParseRegister();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001340 if (RegNum == -1) {
1341 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001342 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001343 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001344
Bill Wendlinge7176102010-11-06 22:36:58 +00001345 if (IsRange) {
1346 int Reg = PrevRegNum;
1347 do {
1348 ++Reg;
1349 Registers.push_back(std::make_pair(Reg, RegLoc));
1350 } while (Reg != RegNum);
1351 } else {
1352 Registers.push_back(std::make_pair(RegNum, RegLoc));
1353 }
1354
1355 PrevRegNum = RegNum;
Bill Wendling7729e062010-11-09 22:44:22 +00001356 } while (Parser.getTok().is(AsmToken::Comma) ||
1357 Parser.getTok().is(AsmToken::Minus));
Bill Wendlinge7176102010-11-06 22:36:58 +00001358
1359 // Process the right curly brace of the list.
Sean Callanan18b83232010-01-19 21:44:56 +00001360 const AsmToken &RCurlyTok = Parser.getTok();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001361 if (RCurlyTok.isNot(AsmToken::RCurly)) {
1362 Error(RCurlyTok.getLoc(), "'}' expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001363 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001364 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001365
Bill Wendlinge7176102010-11-06 22:36:58 +00001366 SMLoc E = RCurlyTok.getLoc();
1367 Parser.Lex(); // Eat right curly brace token.
Jim Grosbach03f44a02010-11-29 23:18:01 +00001368
Bill Wendlinge7176102010-11-06 22:36:58 +00001369 // Verify the register list.
Bill Wendling5fa22a12010-11-09 23:28:44 +00001370 SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendlinge7176102010-11-06 22:36:58 +00001371 RI = Registers.begin(), RE = Registers.end();
1372
Bill Wendling7caebff2011-01-12 21:20:59 +00001373 unsigned HighRegNum = getARMRegisterNumbering(RI->first);
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001374 bool EmittedWarning = false;
1375
Bill Wendling7caebff2011-01-12 21:20:59 +00001376 DenseMap<unsigned, bool> RegMap;
1377 RegMap[HighRegNum] = true;
1378
Bill Wendlinge7176102010-11-06 22:36:58 +00001379 for (++RI; RI != RE; ++RI) {
Bill Wendling7729e062010-11-09 22:44:22 +00001380 const std::pair<unsigned, SMLoc> &RegInfo = *RI;
Bill Wendling7caebff2011-01-12 21:20:59 +00001381 unsigned Reg = getARMRegisterNumbering(RegInfo.first);
Bill Wendlinge7176102010-11-06 22:36:58 +00001382
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001383 if (RegMap[Reg]) {
Bill Wendlinge7176102010-11-06 22:36:58 +00001384 Error(RegInfo.second, "register duplicated in register list");
Bill Wendling50d0f582010-11-18 23:43:05 +00001385 return true;
Bill Wendlinge7176102010-11-06 22:36:58 +00001386 }
1387
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001388 if (!EmittedWarning && Reg < HighRegNum)
Bill Wendlinge7176102010-11-06 22:36:58 +00001389 Warning(RegInfo.second,
1390 "register not in ascending order in register list");
1391
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001392 RegMap[Reg] = true;
1393 HighRegNum = std::max(Reg, HighRegNum);
Bill Wendlinge7176102010-11-06 22:36:58 +00001394 }
1395
Bill Wendling50d0f582010-11-18 23:43:05 +00001396 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
1397 return false;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001398}
1399
Jim Grosbachf922c472011-02-12 01:34:40 +00001400/// tryParseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
1401ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1402tryParseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001403 SMLoc S = Parser.getTok().getLoc();
1404 const AsmToken &Tok = Parser.getTok();
1405 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1406 StringRef OptStr = Tok.getString();
1407
1408 unsigned Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()))
1409 .Case("sy", ARM_MB::SY)
1410 .Case("st", ARM_MB::ST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001411 .Case("sh", ARM_MB::ISH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001412 .Case("ish", ARM_MB::ISH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001413 .Case("shst", ARM_MB::ISHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001414 .Case("ishst", ARM_MB::ISHST)
1415 .Case("nsh", ARM_MB::NSH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001416 .Case("un", ARM_MB::NSH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001417 .Case("nshst", ARM_MB::NSHST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001418 .Case("unst", ARM_MB::NSHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001419 .Case("osh", ARM_MB::OSH)
1420 .Case("oshst", ARM_MB::OSHST)
1421 .Default(~0U);
1422
1423 if (Opt == ~0U)
Jim Grosbachf922c472011-02-12 01:34:40 +00001424 return MatchOperand_NoMatch;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001425
1426 Parser.Lex(); // Eat identifier token.
1427 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001428 return MatchOperand_Success;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001429}
1430
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +00001431/// tryParseProcIFlagsOperand - Try to parse iflags from CPS instruction.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001432ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1433tryParseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1434 SMLoc S = Parser.getTok().getLoc();
1435 const AsmToken &Tok = Parser.getTok();
1436 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1437 StringRef IFlagsStr = Tok.getString();
1438
1439 unsigned IFlags = 0;
1440 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
1441 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
1442 .Case("a", ARM_PROC::A)
1443 .Case("i", ARM_PROC::I)
1444 .Case("f", ARM_PROC::F)
1445 .Default(~0U);
1446
1447 // If some specific iflag is already set, it means that some letter is
1448 // present more than once, this is not acceptable.
1449 if (Flag == ~0U || (IFlags & Flag))
1450 return MatchOperand_NoMatch;
1451
1452 IFlags |= Flag;
1453 }
1454
1455 Parser.Lex(); // Eat identifier token.
1456 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
1457 return MatchOperand_Success;
1458}
1459
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001460/// tryParseMSRMaskOperand - Try to parse mask flags from MSR instruction.
1461ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1462tryParseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1463 SMLoc S = Parser.getTok().getLoc();
1464 const AsmToken &Tok = Parser.getTok();
1465 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1466 StringRef Mask = Tok.getString();
1467
1468 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
1469 size_t Start = 0, Next = Mask.find('_');
1470 StringRef Flags = "";
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001471 std::string SpecReg = LowercaseString(Mask.slice(Start, Next));
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001472 if (Next != StringRef::npos)
1473 Flags = Mask.slice(Next+1, Mask.size());
1474
1475 // FlagsVal contains the complete mask:
1476 // 3-0: Mask
1477 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1478 unsigned FlagsVal = 0;
1479
1480 if (SpecReg == "apsr") {
1481 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001482 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001483 .Case("g", 0x4) // same as CPSR_s
1484 .Case("nzcvqg", 0xc) // same as CPSR_fs
1485 .Default(~0U);
1486
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001487 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001488 if (!Flags.empty())
1489 return MatchOperand_NoMatch;
1490 else
1491 FlagsVal = 0; // No flag
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001492 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001493 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Bruno Cardoso Lopes56926a32011-05-25 00:35:03 +00001494 if (Flags == "all") // cpsr_all is an alias for cpsr_fc
1495 Flags = "fc";
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001496 for (int i = 0, e = Flags.size(); i != e; ++i) {
1497 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
1498 .Case("c", 1)
1499 .Case("x", 2)
1500 .Case("s", 4)
1501 .Case("f", 8)
1502 .Default(~0U);
1503
1504 // If some specific flag is already set, it means that some letter is
1505 // present more than once, this is not acceptable.
1506 if (FlagsVal == ~0U || (FlagsVal & Flag))
1507 return MatchOperand_NoMatch;
1508 FlagsVal |= Flag;
1509 }
1510 } else // No match for special register.
1511 return MatchOperand_NoMatch;
1512
1513 // Special register without flags are equivalent to "fc" flags.
1514 if (!FlagsVal)
1515 FlagsVal = 0x9;
1516
1517 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1518 if (SpecReg == "spsr")
1519 FlagsVal |= 16;
1520
1521 Parser.Lex(); // Eat identifier token.
1522 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
1523 return MatchOperand_Success;
1524}
1525
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001526/// tryParseMemMode2Operand - Try to parse memory addressing mode 2 operand.
1527ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1528tryParseMemMode2Operand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Matt Beaumont-Gaye3662cc2011-04-01 00:06:01 +00001529 assert(Parser.getTok().is(AsmToken::LBrac) && "Token is not a \"[\"");
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001530
1531 if (ParseMemory(Operands, ARMII::AddrMode2))
1532 return MatchOperand_NoMatch;
1533
1534 return MatchOperand_Success;
1535}
1536
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001537/// tryParseMemMode3Operand - Try to parse memory addressing mode 3 operand.
1538ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1539tryParseMemMode3Operand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1540 assert(Parser.getTok().is(AsmToken::LBrac) && "Token is not a \"[\"");
1541
1542 if (ParseMemory(Operands, ARMII::AddrMode3))
1543 return MatchOperand_NoMatch;
1544
1545 return MatchOperand_Success;
1546}
1547
Jim Grosbachf6c05252011-07-21 17:23:04 +00001548ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1549parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op,
1550 int Low, int High) {
1551 const AsmToken &Tok = Parser.getTok();
1552 if (Tok.isNot(AsmToken::Identifier)) {
1553 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1554 return MatchOperand_ParseFail;
1555 }
1556 StringRef ShiftName = Tok.getString();
1557 std::string LowerOp = LowercaseString(Op);
1558 std::string UpperOp = UppercaseString(Op);
1559 if (ShiftName != LowerOp && ShiftName != UpperOp) {
1560 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1561 return MatchOperand_ParseFail;
1562 }
1563 Parser.Lex(); // Eat shift type token.
1564
1565 // There must be a '#' and a shift amount.
1566 if (Parser.getTok().isNot(AsmToken::Hash)) {
1567 Error(Parser.getTok().getLoc(), "'#' expected");
1568 return MatchOperand_ParseFail;
1569 }
1570 Parser.Lex(); // Eat hash token.
1571
1572 const MCExpr *ShiftAmount;
1573 SMLoc Loc = Parser.getTok().getLoc();
1574 if (getParser().ParseExpression(ShiftAmount)) {
1575 Error(Loc, "illegal expression");
1576 return MatchOperand_ParseFail;
1577 }
1578 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1579 if (!CE) {
1580 Error(Loc, "constant expression expected");
1581 return MatchOperand_ParseFail;
1582 }
1583 int Val = CE->getValue();
1584 if (Val < Low || Val > High) {
1585 Error(Loc, "immediate value out of range");
1586 return MatchOperand_ParseFail;
1587 }
1588
1589 Operands.push_back(ARMOperand::CreateImm(CE, Loc, Parser.getTok().getLoc()));
1590
1591 return MatchOperand_Success;
1592}
1593
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001594/// CvtLdWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
1595/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1596/// when they refer multiple MIOperands inside a single one.
1597bool ARMAsmParser::
1598CvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
1599 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1600 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
1601
1602 // Create a writeback register dummy placeholder.
1603 Inst.addOperand(MCOperand::CreateImm(0));
1604
1605 ((ARMOperand*)Operands[3])->addMemMode2Operands(Inst, 3);
1606 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
1607 return true;
1608}
1609
1610/// CvtStWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
1611/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1612/// when they refer multiple MIOperands inside a single one.
1613bool ARMAsmParser::
1614CvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
1615 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1616 // Create a writeback register dummy placeholder.
1617 Inst.addOperand(MCOperand::CreateImm(0));
1618 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
1619 ((ARMOperand*)Operands[3])->addMemMode2Operands(Inst, 3);
1620 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
1621 return true;
1622}
1623
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001624/// CvtLdWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
1625/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1626/// when they refer multiple MIOperands inside a single one.
1627bool ARMAsmParser::
1628CvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
1629 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1630 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
1631
1632 // Create a writeback register dummy placeholder.
1633 Inst.addOperand(MCOperand::CreateImm(0));
1634
1635 ((ARMOperand*)Operands[3])->addMemMode3Operands(Inst, 3);
1636 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
1637 return true;
1638}
1639
1640/// CvtStWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
1641/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1642/// when they refer multiple MIOperands inside a single one.
1643bool ARMAsmParser::
1644CvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
1645 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1646 // Create a writeback register dummy placeholder.
1647 Inst.addOperand(MCOperand::CreateImm(0));
1648 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
1649 ((ARMOperand*)Operands[3])->addMemMode3Operands(Inst, 3);
1650 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
1651 return true;
1652}
1653
Bill Wendlinge7176102010-11-06 22:36:58 +00001654/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001655/// or an error. The first token must be a '[' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00001656///
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001657/// TODO Only preindexing and postindexing addressing are started, unindexed
1658/// with option, etc are still to do.
Bill Wendling50d0f582010-11-18 23:43:05 +00001659bool ARMAsmParser::
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001660ParseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
1661 ARMII::AddrMode AddrMode = ARMII::AddrModeNone) {
Sean Callanan76264762010-04-02 22:27:05 +00001662 SMLoc S, E;
Sean Callanan18b83232010-01-19 21:44:56 +00001663 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00001664 "Token is not a Left Bracket");
Sean Callanan76264762010-04-02 22:27:05 +00001665 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00001666 Parser.Lex(); // Eat left bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001667
Sean Callanan18b83232010-01-19 21:44:56 +00001668 const AsmToken &BaseRegTok = Parser.getTok();
Chris Lattner550276e2010-10-28 20:52:15 +00001669 if (BaseRegTok.isNot(AsmToken::Identifier)) {
1670 Error(BaseRegTok.getLoc(), "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001671 return true;
Chris Lattner550276e2010-10-28 20:52:15 +00001672 }
Chris Lattnere5658fa2010-10-30 04:09:10 +00001673 int BaseRegNum = TryParseRegister();
1674 if (BaseRegNum == -1) {
Chris Lattner550276e2010-10-28 20:52:15 +00001675 Error(BaseRegTok.getLoc(), "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001676 return true;
Chris Lattner550276e2010-10-28 20:52:15 +00001677 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001678
Daniel Dunbar05710932011-01-18 05:34:17 +00001679 // The next token must either be a comma or a closing bracket.
1680 const AsmToken &Tok = Parser.getTok();
1681 if (!Tok.is(AsmToken::Comma) && !Tok.is(AsmToken::RBrac))
1682 return true;
1683
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001684 bool Preindexed = false;
1685 bool Postindexed = false;
1686 bool OffsetIsReg = false;
1687 bool Negative = false;
1688 bool Writeback = false;
Daniel Dunbar05d8b712011-01-18 05:34:24 +00001689 ARMOperand *WBOp = 0;
1690 int OffsetRegNum = -1;
1691 bool OffsetRegShifted = false;
Owen Anderson00828302011-03-18 22:50:18 +00001692 enum ARM_AM::ShiftOpc ShiftType = ARM_AM::lsl;
Daniel Dunbar05d8b712011-01-18 05:34:24 +00001693 const MCExpr *ShiftAmount = 0;
1694 const MCExpr *Offset = 0;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001695
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001696 // First look for preindexed address forms, that is after the "[Rn" we now
1697 // have to see if the next token is a comma.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001698 if (Tok.is(AsmToken::Comma)) {
1699 Preindexed = true;
Sean Callananb9a25b72010-01-19 20:27:46 +00001700 Parser.Lex(); // Eat comma token.
Daniel Dunbar05d8b712011-01-18 05:34:24 +00001701
Chris Lattner550276e2010-10-28 20:52:15 +00001702 if (ParseMemoryOffsetReg(Negative, OffsetRegShifted, ShiftType, ShiftAmount,
1703 Offset, OffsetIsReg, OffsetRegNum, E))
Bill Wendling50d0f582010-11-18 23:43:05 +00001704 return true;
Sean Callanan18b83232010-01-19 21:44:56 +00001705 const AsmToken &RBracTok = Parser.getTok();
Chris Lattner550276e2010-10-28 20:52:15 +00001706 if (RBracTok.isNot(AsmToken::RBrac)) {
1707 Error(RBracTok.getLoc(), "']' expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001708 return true;
Chris Lattner550276e2010-10-28 20:52:15 +00001709 }
Sean Callanan76264762010-04-02 22:27:05 +00001710 E = RBracTok.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00001711 Parser.Lex(); // Eat right bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001712
Sean Callanan18b83232010-01-19 21:44:56 +00001713 const AsmToken &ExclaimTok = Parser.getTok();
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001714 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001715 // None of addrmode3 instruction uses "!"
1716 if (AddrMode == ARMII::AddrMode3)
1717 return true;
1718
Bill Wendling50d0f582010-11-18 23:43:05 +00001719 WBOp = ARMOperand::CreateToken(ExclaimTok.getString(),
1720 ExclaimTok.getLoc());
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001721 Writeback = true;
Sean Callananb9a25b72010-01-19 20:27:46 +00001722 Parser.Lex(); // Eat exclaim token
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001723 } else { // In addressing mode 2, pre-indexed mode always end with "!"
1724 if (AddrMode == ARMII::AddrMode2)
1725 Preindexed = false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001726 }
Daniel Dunbar05710932011-01-18 05:34:17 +00001727 } else {
1728 // The "[Rn" we have so far was not followed by a comma.
1729
Jim Grosbach80eb2332010-10-29 17:41:25 +00001730 // If there's anything other than the right brace, this is a post indexing
1731 // addressing form.
Sean Callanan76264762010-04-02 22:27:05 +00001732 E = Tok.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00001733 Parser.Lex(); // Eat right bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001734
Sean Callanan18b83232010-01-19 21:44:56 +00001735 const AsmToken &NextTok = Parser.getTok();
Jim Grosbach03f44a02010-11-29 23:18:01 +00001736
Kevin Enderbye2a98dd2009-10-15 21:42:45 +00001737 if (NextTok.isNot(AsmToken::EndOfStatement)) {
Jim Grosbach80eb2332010-10-29 17:41:25 +00001738 Postindexed = true;
1739 Writeback = true;
Bill Wendling50d0f582010-11-18 23:43:05 +00001740
Chris Lattner550276e2010-10-28 20:52:15 +00001741 if (NextTok.isNot(AsmToken::Comma)) {
1742 Error(NextTok.getLoc(), "',' expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001743 return true;
Chris Lattner550276e2010-10-28 20:52:15 +00001744 }
Bill Wendling50d0f582010-11-18 23:43:05 +00001745
Sean Callananb9a25b72010-01-19 20:27:46 +00001746 Parser.Lex(); // Eat comma token.
Bill Wendling50d0f582010-11-18 23:43:05 +00001747
Chris Lattner550276e2010-10-28 20:52:15 +00001748 if (ParseMemoryOffsetReg(Negative, OffsetRegShifted, ShiftType,
Jim Grosbach16c74252010-10-29 14:46:02 +00001749 ShiftAmount, Offset, OffsetIsReg, OffsetRegNum,
Chris Lattner550276e2010-10-28 20:52:15 +00001750 E))
Bill Wendling50d0f582010-11-18 23:43:05 +00001751 return true;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001752 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001753 }
Daniel Dunbar05d8b712011-01-18 05:34:24 +00001754
1755 // Force Offset to exist if used.
1756 if (!OffsetIsReg) {
1757 if (!Offset)
1758 Offset = MCConstantExpr::Create(0, getContext());
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001759 } else {
1760 if (AddrMode == ARMII::AddrMode3 && OffsetRegShifted) {
1761 Error(E, "shift amount not supported");
1762 return true;
1763 }
Daniel Dunbar05d8b712011-01-18 05:34:24 +00001764 }
1765
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001766 Operands.push_back(ARMOperand::CreateMem(AddrMode, BaseRegNum, OffsetIsReg,
1767 Offset, OffsetRegNum, OffsetRegShifted,
1768 ShiftType, ShiftAmount, Preindexed,
1769 Postindexed, Negative, Writeback, S, E));
Daniel Dunbar05d8b712011-01-18 05:34:24 +00001770 if (WBOp)
1771 Operands.push_back(WBOp);
1772
1773 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001774}
1775
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001776/// Parse the offset of a memory operand after we have seen "[Rn," or "[Rn],"
1777/// we will parse the following (were +/- means that a plus or minus is
1778/// optional):
1779/// +/-Rm
1780/// +/-Rm, shift
1781/// #offset
1782/// we return false on success or an error otherwise.
1783bool ARMAsmParser::ParseMemoryOffsetReg(bool &Negative,
Sean Callanan76264762010-04-02 22:27:05 +00001784 bool &OffsetRegShifted,
Owen Anderson00828302011-03-18 22:50:18 +00001785 enum ARM_AM::ShiftOpc &ShiftType,
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001786 const MCExpr *&ShiftAmount,
1787 const MCExpr *&Offset,
1788 bool &OffsetIsReg,
Sean Callanan76264762010-04-02 22:27:05 +00001789 int &OffsetRegNum,
1790 SMLoc &E) {
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001791 Negative = false;
1792 OffsetRegShifted = false;
1793 OffsetIsReg = false;
1794 OffsetRegNum = -1;
Sean Callanan18b83232010-01-19 21:44:56 +00001795 const AsmToken &NextTok = Parser.getTok();
Sean Callanan76264762010-04-02 22:27:05 +00001796 E = NextTok.getLoc();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001797 if (NextTok.is(AsmToken::Plus))
Sean Callananb9a25b72010-01-19 20:27:46 +00001798 Parser.Lex(); // Eat plus token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001799 else if (NextTok.is(AsmToken::Minus)) {
1800 Negative = true;
Sean Callananb9a25b72010-01-19 20:27:46 +00001801 Parser.Lex(); // Eat minus token
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001802 }
1803 // See if there is a register following the "[Rn," or "[Rn]," we have so far.
Sean Callanan18b83232010-01-19 21:44:56 +00001804 const AsmToken &OffsetRegTok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001805 if (OffsetRegTok.is(AsmToken::Identifier)) {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001806 SMLoc CurLoc = OffsetRegTok.getLoc();
1807 OffsetRegNum = TryParseRegister();
1808 if (OffsetRegNum != -1) {
Chris Lattner550276e2010-10-28 20:52:15 +00001809 OffsetIsReg = true;
Chris Lattnere5658fa2010-10-30 04:09:10 +00001810 E = CurLoc;
Sean Callanan76264762010-04-02 22:27:05 +00001811 }
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001812 }
Jim Grosbachd4462a52010-11-01 16:44:21 +00001813
Bill Wendling12f40e92010-11-06 10:51:53 +00001814 // If we parsed a register as the offset then there can be a shift after that.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001815 if (OffsetRegNum != -1) {
1816 // Look for a comma then a shift
Sean Callanan18b83232010-01-19 21:44:56 +00001817 const AsmToken &Tok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001818 if (Tok.is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +00001819 Parser.Lex(); // Eat comma token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001820
Sean Callanan18b83232010-01-19 21:44:56 +00001821 const AsmToken &Tok = Parser.getTok();
Sean Callanan76264762010-04-02 22:27:05 +00001822 if (ParseShift(ShiftType, ShiftAmount, E))
Duncan Sands34727662010-07-12 08:16:59 +00001823 return Error(Tok.getLoc(), "shift expected");
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001824 OffsetRegShifted = true;
1825 }
1826 }
1827 else { // the "[Rn," or "[Rn,]" we have so far was not followed by "Rm"
1828 // Look for #offset following the "[Rn," or "[Rn],"
Sean Callanan18b83232010-01-19 21:44:56 +00001829 const AsmToken &HashTok = Parser.getTok();
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001830 if (HashTok.isNot(AsmToken::Hash))
1831 return Error(HashTok.getLoc(), "'#' expected");
Jim Grosbach16c74252010-10-29 14:46:02 +00001832
Sean Callananb9a25b72010-01-19 20:27:46 +00001833 Parser.Lex(); // Eat hash token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001834
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001835 if (getParser().ParseExpression(Offset))
1836 return true;
Sean Callanan76264762010-04-02 22:27:05 +00001837 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001838 }
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001839 return false;
1840}
1841
1842/// ParseShift as one of these two:
1843/// ( lsl | lsr | asr | ror ) , # shift_amount
1844/// rrx
1845/// and returns true if it parses a shift otherwise it returns false.
Owen Anderson00828302011-03-18 22:50:18 +00001846bool ARMAsmParser::ParseShift(ARM_AM::ShiftOpc &St,
1847 const MCExpr *&ShiftAmount, SMLoc &E) {
Sean Callanan18b83232010-01-19 21:44:56 +00001848 const AsmToken &Tok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001849 if (Tok.isNot(AsmToken::Identifier))
1850 return true;
Benjamin Kramer38e59892010-07-14 22:38:02 +00001851 StringRef ShiftName = Tok.getString();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001852 if (ShiftName == "lsl" || ShiftName == "LSL")
Owen Anderson00828302011-03-18 22:50:18 +00001853 St = ARM_AM::lsl;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001854 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson00828302011-03-18 22:50:18 +00001855 St = ARM_AM::lsr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001856 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson00828302011-03-18 22:50:18 +00001857 St = ARM_AM::asr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001858 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson00828302011-03-18 22:50:18 +00001859 St = ARM_AM::ror;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001860 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson00828302011-03-18 22:50:18 +00001861 St = ARM_AM::rrx;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001862 else
1863 return true;
Sean Callananb9a25b72010-01-19 20:27:46 +00001864 Parser.Lex(); // Eat shift type token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001865
1866 // Rrx stands alone.
Owen Anderson00828302011-03-18 22:50:18 +00001867 if (St == ARM_AM::rrx)
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001868 return false;
1869
1870 // Otherwise, there must be a '#' and a shift amount.
Sean Callanan18b83232010-01-19 21:44:56 +00001871 const AsmToken &HashTok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001872 if (HashTok.isNot(AsmToken::Hash))
1873 return Error(HashTok.getLoc(), "'#' expected");
Sean Callananb9a25b72010-01-19 20:27:46 +00001874 Parser.Lex(); // Eat hash token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001875
1876 if (getParser().ParseExpression(ShiftAmount))
1877 return true;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001878
1879 return false;
1880}
1881
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001882/// Parse a arm instruction operand. For now this parses the operand regardless
1883/// of the mnemonic.
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001884bool ARMAsmParser::ParseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001885 StringRef Mnemonic) {
Sean Callanan76264762010-04-02 22:27:05 +00001886 SMLoc S, E;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001887
1888 // Check if the current operand has a custom associated parser, if so, try to
1889 // custom parse the operand, or fallback to the general approach.
Jim Grosbachf922c472011-02-12 01:34:40 +00001890 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
1891 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001892 return false;
Jim Grosbachf922c472011-02-12 01:34:40 +00001893 // If there wasn't a custom match, try the generic matcher below. Otherwise,
1894 // there was a match, but an error occurred, in which case, just return that
1895 // the operand parsing failed.
1896 if (ResTy == MatchOperand_ParseFail)
1897 return true;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001898
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001899 switch (getLexer().getKind()) {
Bill Wendling146018f2010-11-06 21:42:12 +00001900 default:
1901 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling50d0f582010-11-18 23:43:05 +00001902 return true;
Jim Grosbach19906722011-07-13 18:49:30 +00001903 case AsmToken::Identifier: {
Bill Wendling50d0f582010-11-18 23:43:05 +00001904 if (!TryParseRegisterWithWriteBack(Operands))
1905 return false;
Jim Grosbach19906722011-07-13 18:49:30 +00001906 int Res = TryParseShiftRegister(Operands);
1907 if (Res == 0) // success
Owen Anderson00828302011-03-18 22:50:18 +00001908 return false;
Jim Grosbach19906722011-07-13 18:49:30 +00001909 else if (Res == -1) // irrecoverable error
1910 return true;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001911
1912 // Fall though for the Identifier case that is not a register or a
1913 // special name.
Jim Grosbach19906722011-07-13 18:49:30 +00001914 }
Kevin Enderby67b212e2011-01-13 20:32:36 +00001915 case AsmToken::Integer: // things like 1f and 2b as a branch targets
1916 case AsmToken::Dot: { // . as a branch target
Kevin Enderby515d5092009-10-15 20:48:48 +00001917 // This was not a register so parse other operands that start with an
1918 // identifier (like labels) as expressions and create them as immediates.
1919 const MCExpr *IdVal;
Sean Callanan76264762010-04-02 22:27:05 +00001920 S = Parser.getTok().getLoc();
Kevin Enderby515d5092009-10-15 20:48:48 +00001921 if (getParser().ParseExpression(IdVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00001922 return true;
Sean Callanan76264762010-04-02 22:27:05 +00001923 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00001924 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
1925 return false;
1926 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001927 case AsmToken::LBrac:
Bill Wendling50d0f582010-11-18 23:43:05 +00001928 return ParseMemory(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001929 case AsmToken::LCurly:
Bill Wendling50d0f582010-11-18 23:43:05 +00001930 return ParseRegisterList(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001931 case AsmToken::Hash:
Kevin Enderby079469f2009-10-13 23:33:38 +00001932 // #42 -> immediate.
1933 // TODO: ":lower16:" and ":upper16:" modifiers after # before immediate
Sean Callanan76264762010-04-02 22:27:05 +00001934 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00001935 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00001936 const MCExpr *ImmVal;
1937 if (getParser().ParseExpression(ImmVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00001938 return true;
Sean Callanan76264762010-04-02 22:27:05 +00001939 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00001940 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
1941 return false;
Jason W Kim9081b4b2011-01-11 23:53:41 +00001942 case AsmToken::Colon: {
1943 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng75972122011-01-13 07:58:56 +00001944 // FIXME: Check it's an expression prefix,
1945 // e.g. (FOO - :lower16:BAR) isn't legal.
1946 ARMMCExpr::VariantKind RefKind;
Jason W Kim9081b4b2011-01-11 23:53:41 +00001947 if (ParsePrefix(RefKind))
1948 return true;
1949
Evan Cheng75972122011-01-13 07:58:56 +00001950 const MCExpr *SubExprVal;
1951 if (getParser().ParseExpression(SubExprVal))
Jason W Kim9081b4b2011-01-11 23:53:41 +00001952 return true;
1953
Evan Cheng75972122011-01-13 07:58:56 +00001954 const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal,
1955 getContext());
Jason W Kim9081b4b2011-01-11 23:53:41 +00001956 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng75972122011-01-13 07:58:56 +00001957 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim9081b4b2011-01-11 23:53:41 +00001958 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001959 }
Jason W Kim9081b4b2011-01-11 23:53:41 +00001960 }
1961}
1962
Evan Cheng75972122011-01-13 07:58:56 +00001963// ParsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
1964// :lower16: and :upper16:.
1965bool ARMAsmParser::ParsePrefix(ARMMCExpr::VariantKind &RefKind) {
1966 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim9081b4b2011-01-11 23:53:41 +00001967
1968 // :lower16: and :upper16: modifiers
Jason W Kim8a8696d2011-01-13 00:27:00 +00001969 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim9081b4b2011-01-11 23:53:41 +00001970 Parser.Lex(); // Eat ':'
1971
1972 if (getLexer().isNot(AsmToken::Identifier)) {
1973 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
1974 return true;
1975 }
1976
1977 StringRef IDVal = Parser.getTok().getIdentifier();
1978 if (IDVal == "lower16") {
Evan Cheng75972122011-01-13 07:58:56 +00001979 RefKind = ARMMCExpr::VK_ARM_LO16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00001980 } else if (IDVal == "upper16") {
Evan Cheng75972122011-01-13 07:58:56 +00001981 RefKind = ARMMCExpr::VK_ARM_HI16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00001982 } else {
1983 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
1984 return true;
1985 }
1986 Parser.Lex();
1987
1988 if (getLexer().isNot(AsmToken::Colon)) {
1989 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
1990 return true;
1991 }
1992 Parser.Lex(); // Eat the last ':'
1993 return false;
1994}
1995
1996const MCExpr *
1997ARMAsmParser::ApplyPrefixToExpr(const MCExpr *E,
1998 MCSymbolRefExpr::VariantKind Variant) {
1999 // Recurse over the given expression, rebuilding it to apply the given variant
2000 // to the leftmost symbol.
2001 if (Variant == MCSymbolRefExpr::VK_None)
2002 return E;
2003
2004 switch (E->getKind()) {
2005 case MCExpr::Target:
2006 llvm_unreachable("Can't handle target expr yet");
2007 case MCExpr::Constant:
2008 llvm_unreachable("Can't handle lower16/upper16 of constant yet");
2009
2010 case MCExpr::SymbolRef: {
2011 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
2012
2013 if (SRE->getKind() != MCSymbolRefExpr::VK_None)
2014 return 0;
2015
2016 return MCSymbolRefExpr::Create(&SRE->getSymbol(), Variant, getContext());
2017 }
2018
2019 case MCExpr::Unary:
2020 llvm_unreachable("Can't handle unary expressions yet");
2021
2022 case MCExpr::Binary: {
2023 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
2024 const MCExpr *LHS = ApplyPrefixToExpr(BE->getLHS(), Variant);
2025 const MCExpr *RHS = BE->getRHS();
2026 if (!LHS)
2027 return 0;
2028
2029 return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, getContext());
2030 }
2031 }
2032
2033 assert(0 && "Invalid expression kind!");
2034 return 0;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002035}
2036
Daniel Dunbar352e1482011-01-11 15:59:50 +00002037/// \brief Given a mnemonic, split out possible predication code and carry
2038/// setting letters to form a canonical mnemonic and flags.
2039//
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002040// FIXME: Would be nice to autogen this.
Jim Grosbach5f160572011-07-19 20:10:31 +00002041StringRef ARMAsmParser::SplitMnemonic(StringRef Mnemonic,
2042 unsigned &PredicationCode,
2043 bool &CarrySetting,
2044 unsigned &ProcessorIMod) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002045 PredicationCode = ARMCC::AL;
2046 CarrySetting = false;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002047 ProcessorIMod = 0;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002048
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002049 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar352e1482011-01-11 15:59:50 +00002050 //
2051 // FIXME: Would be nice to autogen this.
Jim Grosbach5f160572011-07-19 20:10:31 +00002052 if ((Mnemonic == "movs" && isThumb()) ||
2053 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
2054 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
2055 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
2056 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
2057 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
2058 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
2059 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal")
Daniel Dunbar352e1482011-01-11 15:59:50 +00002060 return Mnemonic;
Daniel Dunbar5747b132010-08-11 06:37:16 +00002061
Jim Grosbach3f00e312011-07-11 17:09:57 +00002062 // First, split out any predication code. Ignore mnemonics we know aren't
2063 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbachab40f4b2011-07-20 18:20:31 +00002064 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
2065 Mnemonic != "muls") {
Jim Grosbach3f00e312011-07-11 17:09:57 +00002066 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
2067 .Case("eq", ARMCC::EQ)
2068 .Case("ne", ARMCC::NE)
2069 .Case("hs", ARMCC::HS)
2070 .Case("cs", ARMCC::HS)
2071 .Case("lo", ARMCC::LO)
2072 .Case("cc", ARMCC::LO)
2073 .Case("mi", ARMCC::MI)
2074 .Case("pl", ARMCC::PL)
2075 .Case("vs", ARMCC::VS)
2076 .Case("vc", ARMCC::VC)
2077 .Case("hi", ARMCC::HI)
2078 .Case("ls", ARMCC::LS)
2079 .Case("ge", ARMCC::GE)
2080 .Case("lt", ARMCC::LT)
2081 .Case("gt", ARMCC::GT)
2082 .Case("le", ARMCC::LE)
2083 .Case("al", ARMCC::AL)
2084 .Default(~0U);
2085 if (CC != ~0U) {
2086 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
2087 PredicationCode = CC;
2088 }
Bill Wendling52925b62010-10-29 23:50:21 +00002089 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002090
Daniel Dunbar352e1482011-01-11 15:59:50 +00002091 // Next, determine if we have a carry setting bit. We explicitly ignore all
2092 // the instructions we know end in 's'.
2093 if (Mnemonic.endswith("s") &&
2094 !(Mnemonic == "asrs" || Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002095 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
2096 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
2097 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
2098 Mnemonic == "vrsqrts" || (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002099 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
2100 CarrySetting = true;
2101 }
2102
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002103 // The "cps" instruction can have a interrupt mode operand which is glued into
2104 // the mnemonic. Check if this is the case, split it and parse the imod op
2105 if (Mnemonic.startswith("cps")) {
2106 // Split out any imod code.
2107 unsigned IMod =
2108 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
2109 .Case("ie", ARM_PROC::IE)
2110 .Case("id", ARM_PROC::ID)
2111 .Default(~0U);
2112 if (IMod != ~0U) {
2113 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
2114 ProcessorIMod = IMod;
2115 }
2116 }
2117
Daniel Dunbar352e1482011-01-11 15:59:50 +00002118 return Mnemonic;
2119}
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002120
2121/// \brief Given a canonical mnemonic, determine if the instruction ever allows
2122/// inclusion of carry set or predication code operands.
2123//
2124// FIXME: It would be nice to autogen this.
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002125void ARMAsmParser::
2126GetMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
2127 bool &CanAcceptPredicationCode) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002128 if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
2129 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
2130 Mnemonic == "smull" || Mnemonic == "add" || Mnemonic == "adc" ||
2131 Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002132 Mnemonic == "umlal" || Mnemonic == "orr" || Mnemonic == "mvn" ||
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002133 Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" ||
2134 Mnemonic == "sbc" || Mnemonic == "mla" || Mnemonic == "umull" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002135 Mnemonic == "eor" || Mnemonic == "smlal" ||
Evan Chengebdeeab2011-07-08 01:53:10 +00002136 (Mnemonic == "mov" && !isThumbOne())) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002137 CanAcceptCarrySet = true;
2138 } else {
2139 CanAcceptCarrySet = false;
2140 }
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002141
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002142 if (Mnemonic == "cbnz" || Mnemonic == "setend" || Mnemonic == "dmb" ||
2143 Mnemonic == "cps" || Mnemonic == "mcr2" || Mnemonic == "it" ||
2144 Mnemonic == "mcrr2" || Mnemonic == "cbz" || Mnemonic == "cdp2" ||
2145 Mnemonic == "trap" || Mnemonic == "mrc2" || Mnemonic == "mrrc2" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002146 Mnemonic == "dsb" || Mnemonic == "isb" || Mnemonic == "clrex" ||
2147 Mnemonic.startswith("cps") || (Mnemonic == "movs" && isThumb())) {
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002148 CanAcceptPredicationCode = false;
2149 } else {
2150 CanAcceptPredicationCode = true;
2151 }
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002152
Evan Chengebdeeab2011-07-08 01:53:10 +00002153 if (isThumb())
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002154 if (Mnemonic == "bkpt" || Mnemonic == "mcr" || Mnemonic == "mcrr" ||
Jim Grosbach63b46fa2011-06-30 22:10:46 +00002155 Mnemonic == "mrc" || Mnemonic == "mrrc" || Mnemonic == "cdp")
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002156 CanAcceptPredicationCode = false;
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002157}
2158
2159/// Parse an arm instruction mnemonic followed by its operands.
2160bool ARMAsmParser::ParseInstruction(StringRef Name, SMLoc NameLoc,
2161 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2162 // Create the leading tokens for the mnemonic, split by '.' characters.
2163 size_t Start = 0, Next = Name.find('.');
Jim Grosbachffa32252011-07-19 19:13:28 +00002164 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002165
Daniel Dunbar352e1482011-01-11 15:59:50 +00002166 // Split out the predication code and carry setting flag from the mnemonic.
2167 unsigned PredicationCode;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002168 unsigned ProcessorIMod;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002169 bool CarrySetting;
Jim Grosbachffa32252011-07-19 19:13:28 +00002170 Mnemonic = SplitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002171 ProcessorIMod);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002172
Jim Grosbachffa32252011-07-19 19:13:28 +00002173 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
2174
2175 // FIXME: This is all a pretty gross hack. We should automatically handle
2176 // optional operands like this via tblgen.
Bill Wendling9717fa92010-11-21 10:56:05 +00002177
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002178 // Next, add the CCOut and ConditionCode operands, if needed.
2179 //
2180 // For mnemonics which can ever incorporate a carry setting bit or predication
2181 // code, our matching model involves us always generating CCOut and
2182 // ConditionCode operands to match the mnemonic "as written" and then we let
2183 // the matcher deal with finding the right instruction or generating an
2184 // appropriate error.
2185 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Jim Grosbachffa32252011-07-19 19:13:28 +00002186 GetMnemonicAcceptInfo(Mnemonic, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002187
Jim Grosbach33c16a22011-07-14 22:04:21 +00002188 // If we had a carry-set on an instruction that can't do that, issue an
2189 // error.
2190 if (!CanAcceptCarrySet && CarrySetting) {
2191 Parser.EatToEndOfStatement();
Jim Grosbachffa32252011-07-19 19:13:28 +00002192 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach33c16a22011-07-14 22:04:21 +00002193 "' can not set flags, but 's' suffix specified");
2194 }
2195
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002196 // Add the carry setting operand, if necessary.
2197 //
2198 // FIXME: It would be awesome if we could somehow invent a location such that
2199 // match errors on this operand would print a nice diagnostic about how the
2200 // 's' character in the mnemonic resulted in a CCOut operand.
Jim Grosbach33c16a22011-07-14 22:04:21 +00002201 if (CanAcceptCarrySet)
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002202 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
2203 NameLoc));
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002204
2205 // Add the predication code operand, if necessary.
2206 if (CanAcceptPredicationCode) {
2207 Operands.push_back(ARMOperand::CreateCondCode(
2208 ARMCC::CondCodes(PredicationCode), NameLoc));
2209 } else {
2210 // This mnemonic can't ever accept a predication code, but the user wrote
2211 // one (or misspelled another mnemonic).
2212
2213 // FIXME: Issue a nice error.
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002214 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002215
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002216 // Add the processor imod operand, if necessary.
2217 if (ProcessorIMod) {
2218 Operands.push_back(ARMOperand::CreateImm(
2219 MCConstantExpr::Create(ProcessorIMod, getContext()),
2220 NameLoc, NameLoc));
2221 } else {
2222 // This mnemonic can't ever accept a imod, but the user wrote
2223 // one (or misspelled another mnemonic).
2224
2225 // FIXME: Issue a nice error.
2226 }
2227
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002228 // Add the remaining tokens in the mnemonic.
Daniel Dunbar5747b132010-08-11 06:37:16 +00002229 while (Next != StringRef::npos) {
2230 Start = Next;
2231 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002232 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002233
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002234 Operands.push_back(ARMOperand::CreateToken(ExtraToken, NameLoc));
Daniel Dunbar5747b132010-08-11 06:37:16 +00002235 }
2236
2237 // Read the remaining operands.
2238 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002239 // Read the first operand.
Jim Grosbachffa32252011-07-19 19:13:28 +00002240 if (ParseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002241 Parser.EatToEndOfStatement();
2242 return true;
2243 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002244
2245 while (getLexer().is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +00002246 Parser.Lex(); // Eat the comma.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002247
2248 // Parse and remember the operand.
Jim Grosbachffa32252011-07-19 19:13:28 +00002249 if (ParseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002250 Parser.EatToEndOfStatement();
2251 return true;
2252 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002253 }
2254 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002255
Chris Lattnercbf8a982010-09-11 16:18:25 +00002256 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2257 Parser.EatToEndOfStatement();
Chris Lattner34e53142010-09-08 05:10:46 +00002258 return TokError("unexpected token in argument list");
Chris Lattnercbf8a982010-09-11 16:18:25 +00002259 }
Bill Wendling146018f2010-11-06 21:42:12 +00002260
Chris Lattner34e53142010-09-08 05:10:46 +00002261 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbachffa32252011-07-19 19:13:28 +00002262
2263
2264 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
2265 // another does not. Specifically, the MOVW instruction does not. So we
2266 // special case it here and remove the defaulted (non-setting) cc_out
2267 // operand if that's the instruction we're trying to match.
2268 //
2269 // We do this post-processing of the explicit operands rather than just
2270 // conditionally adding the cc_out in the first place because we need
2271 // to check the type of the parsed immediate operand.
2272 if (Mnemonic == "mov" && Operands.size() > 4 &&
2273 !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() &&
Jim Grosbach731f2092011-07-19 19:45:44 +00002274 static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() &&
2275 static_cast<ARMOperand*>(Operands[1])->getReg() == 0) {
Jim Grosbachffa32252011-07-19 19:13:28 +00002276 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
2277 Operands.erase(Operands.begin() + 1);
2278 delete Op;
2279 }
2280
2281
2282
Chris Lattner98986712010-01-14 22:21:20 +00002283 return false;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002284}
2285
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002286bool ARMAsmParser::
2287MatchAndEmitInstruction(SMLoc IDLoc,
2288 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
2289 MCStreamer &Out) {
2290 MCInst Inst;
2291 unsigned ErrorInfo;
Jim Grosbach5a187002011-07-19 18:32:48 +00002292 MatchResultTy MatchResult;
Kevin Enderby193c3ac2010-12-09 19:19:43 +00002293 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo);
Kevin Enderby193c3ac2010-12-09 19:19:43 +00002294 switch (MatchResult) {
Chris Lattnere73d4f82010-10-28 21:41:58 +00002295 case Match_Success:
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002296 Out.EmitInstruction(Inst);
2297 return false;
Chris Lattnere73d4f82010-10-28 21:41:58 +00002298 case Match_MissingFeature:
2299 Error(IDLoc, "instruction requires a CPU feature not currently enabled");
2300 return true;
2301 case Match_InvalidOperand: {
2302 SMLoc ErrorLoc = IDLoc;
2303 if (ErrorInfo != ~0U) {
2304 if (ErrorInfo >= Operands.size())
2305 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach16c74252010-10-29 14:46:02 +00002306
Chris Lattnere73d4f82010-10-28 21:41:58 +00002307 ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
2308 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
2309 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002310
Chris Lattnere73d4f82010-10-28 21:41:58 +00002311 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002312 }
Chris Lattnere73d4f82010-10-28 21:41:58 +00002313 case Match_MnemonicFail:
2314 return Error(IDLoc, "unrecognized instruction mnemonic");
Daniel Dunbarb4129152011-02-04 17:12:23 +00002315 case Match_ConversionFail:
2316 return Error(IDLoc, "unable to convert operands to instruction");
Chris Lattnere73d4f82010-10-28 21:41:58 +00002317 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002318
Eric Christopherc223e2b2010-10-29 09:26:59 +00002319 llvm_unreachable("Implement any new match types added!");
Bill Wendling146018f2010-11-06 21:42:12 +00002320 return true;
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002321}
2322
Kevin Enderby515d5092009-10-15 20:48:48 +00002323/// ParseDirective parses the arm specific directives
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002324bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
2325 StringRef IDVal = DirectiveID.getIdentifier();
2326 if (IDVal == ".word")
2327 return ParseDirectiveWord(4, DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00002328 else if (IDVal == ".thumb")
2329 return ParseDirectiveThumb(DirectiveID.getLoc());
2330 else if (IDVal == ".thumb_func")
2331 return ParseDirectiveThumbFunc(DirectiveID.getLoc());
2332 else if (IDVal == ".code")
2333 return ParseDirectiveCode(DirectiveID.getLoc());
2334 else if (IDVal == ".syntax")
2335 return ParseDirectiveSyntax(DirectiveID.getLoc());
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002336 return true;
2337}
2338
2339/// ParseDirectiveWord
2340/// ::= .word [ expression (, expression)* ]
2341bool ARMAsmParser::ParseDirectiveWord(unsigned Size, SMLoc L) {
2342 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2343 for (;;) {
2344 const MCExpr *Value;
2345 if (getParser().ParseExpression(Value))
2346 return true;
2347
Chris Lattneraaec2052010-01-19 19:46:13 +00002348 getParser().getStreamer().EmitValue(Value, Size, 0/*addrspace*/);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002349
2350 if (getLexer().is(AsmToken::EndOfStatement))
2351 break;
Jim Grosbach16c74252010-10-29 14:46:02 +00002352
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002353 // FIXME: Improve diagnostic.
2354 if (getLexer().isNot(AsmToken::Comma))
2355 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002356 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002357 }
2358 }
2359
Sean Callananb9a25b72010-01-19 20:27:46 +00002360 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002361 return false;
2362}
2363
Kevin Enderby515d5092009-10-15 20:48:48 +00002364/// ParseDirectiveThumb
2365/// ::= .thumb
2366bool ARMAsmParser::ParseDirectiveThumb(SMLoc L) {
2367 if (getLexer().isNot(AsmToken::EndOfStatement))
2368 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002369 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002370
2371 // TODO: set thumb mode
2372 // TODO: tell the MC streamer the mode
2373 // getParser().getStreamer().Emit???();
2374 return false;
2375}
2376
2377/// ParseDirectiveThumbFunc
2378/// ::= .thumbfunc symbol_name
2379bool ARMAsmParser::ParseDirectiveThumbFunc(SMLoc L) {
Rafael Espindola64695402011-05-16 16:17:21 +00002380 const MCAsmInfo &MAI = getParser().getStreamer().getContext().getAsmInfo();
2381 bool isMachO = MAI.hasSubsectionsViaSymbols();
2382 StringRef Name;
2383
2384 // Darwin asm has function name after .thumb_func direction
2385 // ELF doesn't
2386 if (isMachO) {
2387 const AsmToken &Tok = Parser.getTok();
2388 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String))
2389 return Error(L, "unexpected token in .thumb_func directive");
2390 Name = Tok.getString();
2391 Parser.Lex(); // Consume the identifier token.
2392 }
2393
Kevin Enderby515d5092009-10-15 20:48:48 +00002394 if (getLexer().isNot(AsmToken::EndOfStatement))
2395 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002396 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002397
Rafael Espindola64695402011-05-16 16:17:21 +00002398 // FIXME: assuming function name will be the line following .thumb_func
2399 if (!isMachO) {
2400 Name = Parser.getTok().getString();
2401 }
2402
Jim Grosbach642fc9c2010-11-05 22:33:53 +00002403 // Mark symbol as a thumb symbol.
2404 MCSymbol *Func = getParser().getContext().GetOrCreateSymbol(Name);
2405 getParser().getStreamer().EmitThumbFunc(Func);
Kevin Enderby515d5092009-10-15 20:48:48 +00002406 return false;
2407}
2408
2409/// ParseDirectiveSyntax
2410/// ::= .syntax unified | divided
2411bool ARMAsmParser::ParseDirectiveSyntax(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00002412 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00002413 if (Tok.isNot(AsmToken::Identifier))
2414 return Error(L, "unexpected token in .syntax directive");
Benjamin Kramer38e59892010-07-14 22:38:02 +00002415 StringRef Mode = Tok.getString();
Duncan Sands58c86912010-06-29 13:04:35 +00002416 if (Mode == "unified" || Mode == "UNIFIED")
Sean Callananb9a25b72010-01-19 20:27:46 +00002417 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00002418 else if (Mode == "divided" || Mode == "DIVIDED")
Kevin Enderby9e56fb12011-01-27 23:22:36 +00002419 return Error(L, "'.syntax divided' arm asssembly not supported");
Kevin Enderby515d5092009-10-15 20:48:48 +00002420 else
2421 return Error(L, "unrecognized syntax mode in .syntax directive");
2422
2423 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00002424 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002425 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002426
2427 // TODO tell the MC streamer the mode
2428 // getParser().getStreamer().Emit???();
2429 return false;
2430}
2431
2432/// ParseDirectiveCode
2433/// ::= .code 16 | 32
2434bool ARMAsmParser::ParseDirectiveCode(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00002435 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00002436 if (Tok.isNot(AsmToken::Integer))
2437 return Error(L, "unexpected token in .code directive");
Sean Callanan18b83232010-01-19 21:44:56 +00002438 int64_t Val = Parser.getTok().getIntVal();
Duncan Sands58c86912010-06-29 13:04:35 +00002439 if (Val == 16)
Sean Callananb9a25b72010-01-19 20:27:46 +00002440 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00002441 else if (Val == 32)
Sean Callananb9a25b72010-01-19 20:27:46 +00002442 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002443 else
2444 return Error(L, "invalid operand to .code directive");
2445
2446 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00002447 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002448 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002449
Evan Cheng32869202011-07-08 22:36:29 +00002450 if (Val == 16) {
Evan Chengffc0e732011-07-09 05:47:46 +00002451 if (!isThumb())
2452 SwitchMode();
Jim Grosbach2a301702010-11-05 22:40:53 +00002453 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
Evan Cheng32869202011-07-08 22:36:29 +00002454 } else {
Evan Chengffc0e732011-07-09 05:47:46 +00002455 if (isThumb())
2456 SwitchMode();
Jim Grosbach2a301702010-11-05 22:40:53 +00002457 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
Evan Chengeb0caa12011-07-08 22:49:55 +00002458 }
Jim Grosbach2a301702010-11-05 22:40:53 +00002459
Kevin Enderby515d5092009-10-15 20:48:48 +00002460 return false;
2461}
2462
Sean Callanan90b70972010-04-07 20:29:34 +00002463extern "C" void LLVMInitializeARMAsmLexer();
2464
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002465/// Force static initialization.
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002466extern "C" void LLVMInitializeARMAsmParser() {
2467 RegisterAsmParser<ARMAsmParser> X(TheARMTarget);
2468 RegisterAsmParser<ARMAsmParser> Y(TheThumbTarget);
Sean Callanan90b70972010-04-07 20:29:34 +00002469 LLVMInitializeARMAsmLexer();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002470}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00002471
Chris Lattner0692ee62010-09-06 19:11:01 +00002472#define GET_REGISTER_MATCHER
2473#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar3483aca2010-08-11 05:24:50 +00002474#include "ARMGenAsmMatcher.inc"