blob: 14e5d28c4a3065a6489cf92f32e3144df189cd8d [file] [log] [blame]
Evan Cheng37f25d92008-08-28 23:39:26 +00001//===- ARMInstrFormats.td - ARM Instruction Formats --*- tablegen -*---------=//
Bob Wilson01135592010-03-23 17:23:59 +00002//
Evan Cheng37f25d92008-08-28 23:39:26 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bob Wilson01135592010-03-23 17:23:59 +00007//
Evan Cheng37f25d92008-08-28 23:39:26 +00008//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11//
12// ARM Instruction Format Definitions.
13//
14
15// Format specifies the encoding used by the instruction. This is part of the
16// ad-hoc solution used to emit machine instruction encodings by our machine
17// code emitter.
Bob Wilson89ef7b72010-03-17 21:13:43 +000018class Format<bits<6> val> {
19 bits<6> Value = val;
Evan Cheng37f25d92008-08-28 23:39:26 +000020}
21
Evan Chengffa6d962008-11-13 23:36:57 +000022def Pseudo : Format<0>;
23def MulFrm : Format<1>;
24def BrFrm : Format<2>;
25def BrMiscFrm : Format<3>;
Evan Cheng37f25d92008-08-28 23:39:26 +000026
Evan Chengffa6d962008-11-13 23:36:57 +000027def DPFrm : Format<4>;
28def DPSoRegFrm : Format<5>;
Evan Cheng37f25d92008-08-28 23:39:26 +000029
Evan Chengffa6d962008-11-13 23:36:57 +000030def LdFrm : Format<6>;
31def StFrm : Format<7>;
32def LdMiscFrm : Format<8>;
33def StMiscFrm : Format<9>;
34def LdStMulFrm : Format<10>;
Evan Cheng37f25d92008-08-28 23:39:26 +000035
Johnny Chen81f04d52010-03-19 17:39:00 +000036def LdStExFrm : Format<11>;
Jim Grosbach5278eb82009-12-11 01:42:04 +000037
Johnny Chen81f04d52010-03-19 17:39:00 +000038def ArithMiscFrm : Format<12>;
Bob Wilson9a1c1892010-08-11 00:01:18 +000039def SatFrm : Format<13>;
40def ExtFrm : Format<14>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000041
Bob Wilson9a1c1892010-08-11 00:01:18 +000042def VFPUnaryFrm : Format<15>;
43def VFPBinaryFrm : Format<16>;
44def VFPConv1Frm : Format<17>;
45def VFPConv2Frm : Format<18>;
46def VFPConv3Frm : Format<19>;
47def VFPConv4Frm : Format<20>;
48def VFPConv5Frm : Format<21>;
49def VFPLdStFrm : Format<22>;
50def VFPLdStMulFrm : Format<23>;
51def VFPMiscFrm : Format<24>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000052
Bob Wilson9a1c1892010-08-11 00:01:18 +000053def ThumbFrm : Format<25>;
54def MiscFrm : Format<26>;
Evan Cheng37f25d92008-08-28 23:39:26 +000055
Bob Wilson9a1c1892010-08-11 00:01:18 +000056def NGetLnFrm : Format<27>;
57def NSetLnFrm : Format<28>;
58def NDupFrm : Format<29>;
59def NLdStFrm : Format<30>;
60def N1RegModImmFrm: Format<31>;
61def N2RegFrm : Format<32>;
62def NVCVTFrm : Format<33>;
63def NVDupLnFrm : Format<34>;
64def N2RegVShLFrm : Format<35>;
65def N2RegVShRFrm : Format<36>;
66def N3RegFrm : Format<37>;
67def N3RegVShFrm : Format<38>;
68def NVExtFrm : Format<39>;
69def NVMulSLFrm : Format<40>;
70def NVTBLFrm : Format<41>;
Johnny Chencaa608e2010-03-20 00:17:00 +000071
Evan Cheng34a0fa32009-07-08 01:46:35 +000072// Misc flags.
73
Evan Chengedda31c2008-11-05 18:35:52 +000074// the instruction has a Rn register operand.
Evan Cheng34a0fa32009-07-08 01:46:35 +000075// UnaryDP - Indicates this is a unary data processing instruction, i.e.
76// it doesn't have a Rn operand.
77class UnaryDP { bit isUnaryDataProc = 1; }
78
79// Xform16Bit - Indicates this Thumb2 instruction may be transformed into
80// a 16-bit Thumb instruction if certain conditions are met.
81class Xform16Bit { bit canXformTo16Bit = 1; }
Evan Cheng37f25d92008-08-28 23:39:26 +000082
Evan Cheng37f25d92008-08-28 23:39:26 +000083//===----------------------------------------------------------------------===//
Bob Wilson50622ce2010-03-18 23:57:57 +000084// ARM Instruction flags. These need to match ARMBaseInstrInfo.h.
Evan Cheng055b0312009-06-29 07:51:04 +000085//
86
87// Addressing mode.
Jim Grosbachd86609f2010-10-05 18:14:55 +000088class AddrMode<bits<5> val> {
89 bits<5> Value = val;
Evan Cheng055b0312009-06-29 07:51:04 +000090}
Bill Wendlingda2ae632010-08-31 07:50:46 +000091def AddrModeNone : AddrMode<0>;
92def AddrMode1 : AddrMode<1>;
93def AddrMode2 : AddrMode<2>;
94def AddrMode3 : AddrMode<3>;
95def AddrMode4 : AddrMode<4>;
96def AddrMode5 : AddrMode<5>;
97def AddrMode6 : AddrMode<6>;
98def AddrModeT1_1 : AddrMode<7>;
99def AddrModeT1_2 : AddrMode<8>;
100def AddrModeT1_4 : AddrMode<9>;
101def AddrModeT1_s : AddrMode<10>;
102def AddrModeT2_i12 : AddrMode<11>;
103def AddrModeT2_i8 : AddrMode<12>;
104def AddrModeT2_so : AddrMode<13>;
105def AddrModeT2_pc : AddrMode<14>;
Bob Wilson8b024a52009-07-01 23:16:05 +0000106def AddrModeT2_i8s4 : AddrMode<15>;
Jim Grosbach3e556122010-10-26 22:37:02 +0000107def AddrMode_i12 : AddrMode<16>;
Evan Cheng055b0312009-06-29 07:51:04 +0000108
109// Instruction size.
110class SizeFlagVal<bits<3> val> {
111 bits<3> Value = val;
112}
113def SizeInvalid : SizeFlagVal<0>; // Unset.
114def SizeSpecial : SizeFlagVal<1>; // Pseudo or special.
115def Size8Bytes : SizeFlagVal<2>;
116def Size4Bytes : SizeFlagVal<3>;
117def Size2Bytes : SizeFlagVal<4>;
118
119// Load / store index mode.
120class IndexMode<bits<2> val> {
121 bits<2> Value = val;
122}
123def IndexModeNone : IndexMode<0>;
124def IndexModePre : IndexMode<1>;
125def IndexModePost : IndexMode<2>;
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000126def IndexModeUpd : IndexMode<3>;
Evan Cheng055b0312009-06-29 07:51:04 +0000127
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000128// Instruction execution domain.
129class Domain<bits<2> val> {
130 bits<2> Value = val;
131}
132def GenericDomain : Domain<0>;
133def VFPDomain : Domain<1>; // Instructions in VFP domain only
134def NeonDomain : Domain<2>; // Instructions in Neon domain only
135def VFPNeonDomain : Domain<3>; // Instructions in both VFP & Neon domains
136
Evan Cheng055b0312009-06-29 07:51:04 +0000137//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000138
Evan Cheng446c4282009-07-11 06:43:01 +0000139// ARM special operands.
140//
141
Daniel Dunbar8462b302010-08-11 06:36:53 +0000142def CondCodeOperand : AsmOperandClass {
143 let Name = "CondCode";
144 let SuperClasses = [];
145}
146
Evan Cheng446c4282009-07-11 06:43:01 +0000147// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
148// register whose default is 0 (no register).
149def pred : PredicateOperand<OtherVT, (ops i32imm, CCR),
150 (ops (i32 14), (i32 zero_reg))> {
151 let PrintMethod = "printPredicateOperand";
Daniel Dunbar8462b302010-08-11 06:36:53 +0000152 let ParserMatchClass = CondCodeOperand;
Evan Cheng446c4282009-07-11 06:43:01 +0000153}
154
155// Conditional code result for instructions whose 's' bit is set, e.g. subs.
156def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000157 let EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000158 let PrintMethod = "printSBitModifierOperand";
159}
160
161// Same as cc_out except it defaults to setting CPSR.
162def s_cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 CPSR))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000163 let EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000164 let PrintMethod = "printSBitModifierOperand";
165}
166
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000167// ARM special operands for disassembly only.
168//
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000169def setend_op : Operand<i32> {
170 let PrintMethod = "printSetendOperand";
171}
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000172
173def cps_opt : Operand<i32> {
174 let PrintMethod = "printCPSOptionOperand";
175}
176
177def msr_mask : Operand<i32> {
178 let PrintMethod = "printMSRMaskOperand";
179}
180
181// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
182// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
183def neg_zero : Operand<i32> {
184 let PrintMethod = "printNegZeroOperand";
185}
186
Evan Cheng446c4282009-07-11 06:43:01 +0000187//===----------------------------------------------------------------------===//
188
Evan Cheng37f25d92008-08-28 23:39:26 +0000189// ARM Instruction templates.
190//
191
Johnny Chend68e1192009-12-15 17:24:14 +0000192class InstTemplate<AddrMode am, SizeFlagVal sz, IndexMode im,
193 Format f, Domain d, string cstr, InstrItinClass itin>
Evan Cheng37f25d92008-08-28 23:39:26 +0000194 : Instruction {
195 let Namespace = "ARM";
196
Evan Cheng37f25d92008-08-28 23:39:26 +0000197 AddrMode AM = am;
Evan Cheng37f25d92008-08-28 23:39:26 +0000198 SizeFlagVal SZ = sz;
Evan Cheng37f25d92008-08-28 23:39:26 +0000199 IndexMode IM = im;
200 bits<2> IndexModeBits = IM.Value;
Evan Cheng37f25d92008-08-28 23:39:26 +0000201 Format F = f;
Bob Wilson89ef7b72010-03-17 21:13:43 +0000202 bits<6> Form = F.Value;
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000203 Domain D = d;
Evan Chengedda31c2008-11-05 18:35:52 +0000204 bit isUnaryDataProc = 0;
Evan Cheng34a0fa32009-07-08 01:46:35 +0000205 bit canXformTo16Bit = 0;
Chris Lattner150d20e2010-10-31 19:22:57 +0000206
207 // If this is a pseudo instruction, mark it isCodeGenOnly.
208 let isCodeGenOnly = !eq(!cast<string>(f), "Pseudo");
Bob Wilson01135592010-03-23 17:23:59 +0000209
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000210 // The layout of TSFlags should be kept in sync with ARMBaseInstrInfo.h.
Jim Grosbachd86609f2010-10-05 18:14:55 +0000211 let TSFlags{4-0} = AM.Value;
212 let TSFlags{7-5} = SZ.Value;
213 let TSFlags{9-8} = IndexModeBits;
214 let TSFlags{15-10} = Form;
215 let TSFlags{16} = isUnaryDataProc;
216 let TSFlags{17} = canXformTo16Bit;
217 let TSFlags{19-18} = D.Value;
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000218
Evan Cheng37f25d92008-08-28 23:39:26 +0000219 let Constraints = cstr;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000220 let Itinerary = itin;
Evan Cheng37f25d92008-08-28 23:39:26 +0000221}
222
Johnny Chend68e1192009-12-15 17:24:14 +0000223class Encoding {
224 field bits<32> Inst;
225}
226
227class InstARM<AddrMode am, SizeFlagVal sz, IndexMode im,
228 Format f, Domain d, string cstr, InstrItinClass itin>
229 : InstTemplate<am, sz, im, f, d, cstr, itin>, Encoding;
230
231// This Encoding-less class is used by Thumb1 to specify the encoding bits later
232// on by adding flavors to specific instructions.
233class InstThumb<AddrMode am, SizeFlagVal sz, IndexMode im,
234 Format f, Domain d, string cstr, InstrItinClass itin>
235 : InstTemplate<am, sz, im, f, d, cstr, itin>;
236
Jim Grosbach99594eb2010-11-18 01:38:26 +0000237class PseudoInst<dag oops, dag iops, InstrItinClass itin, list<dag> pattern>
Jim Grosbachc6961f12010-11-18 01:20:48 +0000238 // FIXME: This really should derive from InstTemplate instead, as pseudos
239 // don't need encoding information. TableGen doesn't like that
240 // currently. Need to figure out why and fix it.
Bob Wilson01135592010-03-23 17:23:59 +0000241 : InstARM<AddrModeNone, SizeSpecial, IndexModeNone, Pseudo, GenericDomain,
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000242 "", itin> {
Evan Cheng37f25d92008-08-28 23:39:26 +0000243 let OutOperandList = oops;
244 let InOperandList = iops;
Evan Cheng37f25d92008-08-28 23:39:26 +0000245 let Pattern = pattern;
246}
247
Jim Grosbach53694262010-11-18 01:15:56 +0000248// PseudoInst that's ARM-mode only.
249class ARMPseudoInst<dag oops, dag iops, InstrItinClass itin,
Jim Grosbach99594eb2010-11-18 01:38:26 +0000250 list<dag> pattern>
251 : PseudoInst<oops, iops, itin, pattern> {
Jim Grosbach056ab102010-11-18 18:01:40 +0000252 // Default these to 4byte size, as they're almost always expanded to a
253 // single instruction. Any exceptions can override the SZ field value.
254 let SZ = Size4Bytes;
Jim Grosbach53694262010-11-18 01:15:56 +0000255 list<Predicate> Predicates = [IsARM];
256}
257
258
Evan Cheng37f25d92008-08-28 23:39:26 +0000259// Almost all ARM instructions are predicable.
Evan Chengd87293c2008-11-06 08:47:38 +0000260class I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000261 IndexMode im, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000262 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000263 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000264 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000265 bits<4> p;
266 let Inst{31-28} = p;
Evan Cheng37f25d92008-08-28 23:39:26 +0000267 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000268 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000269 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000270 let Pattern = pattern;
271 list<Predicate> Predicates = [IsARM];
272}
Bill Wendlingda2ae632010-08-31 07:50:46 +0000273
Jim Grosbachf6b28622009-12-14 18:31:20 +0000274// A few are not predicable
275class InoP<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000276 IndexMode im, Format f, InstrItinClass itin,
277 string opc, string asm, string cstr,
278 list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000279 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
280 let OutOperandList = oops;
281 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000282 let AsmString = !strconcat(opc, asm);
Jim Grosbachf6b28622009-12-14 18:31:20 +0000283 let Pattern = pattern;
284 let isPredicable = 0;
285 list<Predicate> Predicates = [IsARM];
286}
Evan Cheng37f25d92008-08-28 23:39:26 +0000287
Bill Wendling4822bce2010-08-30 01:47:35 +0000288// Same as I except it can optionally modify CPSR. Note it's modeled as an input
289// operand since by default it's a zero register. It will become an implicit def
290// once it's "flipped".
Evan Chengd87293c2008-11-06 08:47:38 +0000291class sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000292 IndexMode im, Format f, InstrItinClass itin,
293 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000294 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000295 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000296 bits<4> p; // Predicate operand
Jim Grosbach08bd5492010-10-12 23:00:24 +0000297 bits<1> s; // condition-code set flag ('1' if the insn should set the flags)
Jim Grosbach62547262010-10-11 18:51:51 +0000298 let Inst{31-28} = p;
Jim Grosbach08bd5492010-10-12 23:00:24 +0000299 let Inst{20} = s;
Jim Grosbach62547262010-10-11 18:51:51 +0000300
Evan Cheng37f25d92008-08-28 23:39:26 +0000301 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000302 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Bob Wilsoncfbece52010-10-15 03:23:44 +0000303 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000304 let Pattern = pattern;
305 list<Predicate> Predicates = [IsARM];
306}
307
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000308// Special cases
Evan Chengd87293c2008-11-06 08:47:38 +0000309class XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000310 IndexMode im, Format f, InstrItinClass itin,
311 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000312 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000313 let OutOperandList = oops;
314 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000315 let AsmString = asm;
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000316 let Pattern = pattern;
317 list<Predicate> Predicates = [IsARM];
318}
319
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000320class AI<dag oops, dag iops, Format f, InstrItinClass itin,
321 string opc, string asm, list<dag> pattern>
322 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
323 opc, asm, "", pattern>;
324class AsI<dag oops, dag iops, Format f, InstrItinClass itin,
325 string opc, string asm, list<dag> pattern>
326 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
327 opc, asm, "", pattern>;
328class AXI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000329 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000330 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng97f48c32008-11-06 22:15:19 +0000331 asm, "", pattern>;
Jim Grosbachf6b28622009-12-14 18:31:20 +0000332class AInoP<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +0000333 string opc, string asm, list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000334 : InoP<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Bob Wilson01135592010-03-23 17:23:59 +0000335 opc, asm, "", pattern>;
Evan Cheng3aac7882008-09-01 08:25:56 +0000336
337// Ctrl flow instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000338class ABI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
339 string opc, string asm, list<dag> pattern>
340 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
341 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000342 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000343}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000344class ABXI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
345 string asm, list<dag> pattern>
346 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
347 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000348 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000349}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000350class ABXIx2<dag oops, dag iops, InstrItinClass itin,
351 string asm, list<dag> pattern>
Xerxes Ranby99ccffe2010-07-22 17:28:34 +0000352 : XI<oops, iops, AddrModeNone, Size8Bytes, IndexModeNone, Pseudo, itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000353 asm, "", pattern>;
Evan Cheng3aac7882008-09-01 08:25:56 +0000354
355// BR_JT instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000356class JTI<dag oops, dag iops, InstrItinClass itin,
357 string asm, list<dag> pattern>
358 : XI<oops, iops, AddrModeNone, SizeSpecial, IndexModeNone, BrMiscFrm, itin,
Evan Cheng4df60f52008-11-07 09:06:08 +0000359 asm, "", pattern>;
Evan Cheng0d14fc82008-09-01 01:51:14 +0000360
Jim Grosbach5278eb82009-12-11 01:42:04 +0000361// Atomic load/store instructions
Jim Grosbach5278eb82009-12-11 01:42:04 +0000362class AIldrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
363 string opc, string asm, list<dag> pattern>
364 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
365 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000366 bits<4> Rt;
367 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000368 let Inst{27-23} = 0b00011;
369 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000370 let Inst{20} = 1;
Jim Grosbach86875a22010-10-29 19:58:57 +0000371 let Inst{19-16} = Rn;
372 let Inst{15-12} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000373 let Inst{11-0} = 0b111110011111;
374}
375class AIstrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
376 string opc, string asm, list<dag> pattern>
377 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
378 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000379 bits<4> Rd;
380 bits<4> Rt;
381 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000382 let Inst{27-23} = 0b00011;
383 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000384 let Inst{20} = 0;
Jim Grosbach86875a22010-10-29 19:58:57 +0000385 let Inst{19-16} = Rn;
386 let Inst{15-12} = Rd;
Johnny Chen0291d7e2009-12-11 19:37:26 +0000387 let Inst{11-4} = 0b11111001;
Jim Grosbach86875a22010-10-29 19:58:57 +0000388 let Inst{3-0} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000389}
Jim Grosbachf32ecc62010-10-29 20:21:36 +0000390class AIswp<bit b, dag oops, dag iops, string opc, list<dag> pattern>
391 : AI<oops, iops, MiscFrm, NoItinerary, opc, "\t$Rt, $Rt2, [$Rn]", pattern> {
392 bits<4> Rt;
393 bits<4> Rt2;
394 bits<4> Rn;
395 let Inst{27-23} = 0b00010;
396 let Inst{22} = b;
397 let Inst{21-20} = 0b00;
398 let Inst{19-16} = Rn;
399 let Inst{15-12} = Rt;
400 let Inst{11-4} = 0b00001001;
401 let Inst{3-0} = Rt2;
402}
Jim Grosbach5278eb82009-12-11 01:42:04 +0000403
Evan Cheng0d14fc82008-09-01 01:51:14 +0000404// addrmode1 instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000405class AI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
406 string opc, string asm, list<dag> pattern>
407 : I<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
408 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000409 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000410 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000411}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000412class AsI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
413 string opc, string asm, list<dag> pattern>
414 : sI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
415 opc, asm, "", pattern> {
416 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000417 let Inst{27-26} = 0b00;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000418}
419class AXI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000420 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000421 : XI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng612b79e2008-08-29 07:40:52 +0000422 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000423 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000424 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000425}
Bob Wilson01135592010-03-23 17:23:59 +0000426class AI1x2<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000427 string opc, string asm, list<dag> pattern>
428 : I<oops, iops, AddrMode1, Size8Bytes, IndexModeNone, f, itin,
429 opc, asm, "", pattern>;
Evan Cheng17222df2008-08-31 19:02:21 +0000430
Evan Cheng0d14fc82008-09-01 01:51:14 +0000431
Evan Cheng93912732008-09-01 01:27:33 +0000432// loads
Jim Grosbach3e556122010-10-26 22:37:02 +0000433
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000434// LDR/LDRB/STR/STRB
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000435class AIldst1<bits<3> op, bit isLd, bit isByte, dag oops, dag iops, AddrMode am,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000436 Format f, InstrItinClass itin, string opc, string asm,
437 list<dag> pattern>
Jim Grosbach3e556122010-10-26 22:37:02 +0000438 : I<oops, iops, am, Size4Bytes, IndexModeNone, f, itin, opc, asm,
439 "", pattern> {
440 let Inst{27-25} = op;
441 let Inst{24} = 1; // 24 == P
442 // 23 == U
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000443 let Inst{22} = isByte;
Jim Grosbach3e556122010-10-26 22:37:02 +0000444 let Inst{21} = 0; // 21 == W
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000445 let Inst{20} = isLd;
Jim Grosbach3e556122010-10-26 22:37:02 +0000446}
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000447// Indexed load/stores
448class AI2ldstidx<bit isLd, bit isByte, bit isPre, dag oops, dag iops,
449 IndexMode im, Format f, InstrItinClass itin, string opc,
450 string asm, string cstr, list<dag> pattern>
451 : I<oops, iops, AddrMode2, Size4Bytes, im, f, itin,
452 opc, asm, cstr, pattern> {
Jim Grosbach99f53d12010-11-15 20:47:07 +0000453 bits<4> Rt;
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000454 let Inst{27-26} = 0b01;
455 let Inst{24} = isPre; // P bit
456 let Inst{22} = isByte; // B bit
457 let Inst{21} = isPre; // W bit
458 let Inst{20} = isLd; // L bit
Jim Grosbach99f53d12010-11-15 20:47:07 +0000459 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000460}
461
Bob Wilson01135592010-03-23 17:23:59 +0000462class AXI2ldw<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000463 string asm, list<dag> pattern>
464 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000465 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000466 let Inst{20} = 1; // L bit
467 let Inst{21} = 0; // W bit
468 let Inst{22} = 0; // B bit
469 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000470 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000471}
Bob Wilson01135592010-03-23 17:23:59 +0000472class AXI2ldb<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000473 string asm, list<dag> pattern>
474 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000475 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000476 let Inst{20} = 1; // L bit
477 let Inst{21} = 0; // W bit
478 let Inst{22} = 1; // B bit
479 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000480 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000481}
Evan Cheng17222df2008-08-31 19:02:21 +0000482
Evan Cheng93912732008-09-01 01:27:33 +0000483// stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000484class AXI2stw<dag oops, dag iops, Format f, InstrItinClass itin,
485 string asm, list<dag> pattern>
486 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000487 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000488 let Inst{20} = 0; // L bit
489 let Inst{21} = 0; // W bit
490 let Inst{22} = 0; // B bit
491 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000492 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000493}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000494class AXI2stb<dag oops, dag iops, Format f, InstrItinClass itin,
495 string asm, list<dag> pattern>
496 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000497 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000498 let Inst{20} = 0; // L bit
499 let Inst{21} = 0; // W bit
500 let Inst{22} = 1; // B bit
501 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000502 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000503}
Evan Cheng93912732008-09-01 01:27:33 +0000504
Evan Cheng0d14fc82008-09-01 01:51:14 +0000505// addrmode3 instructions
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +0000506class AI3ld<bits<4> op, bit op20, dag oops, dag iops, Format f,
507 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Jim Grosbach160f8f02010-11-18 00:46:58 +0000508 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
509 opc, asm, "", pattern> {
510 bits<14> addr;
511 bits<4> Rt;
512 let Inst{27-25} = 0b000;
513 let Inst{24} = 1; // P bit
514 let Inst{23} = addr{8}; // U bit
515 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
516 let Inst{21} = 0; // W bit
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +0000517 let Inst{20} = op20; // L bit
Jim Grosbach160f8f02010-11-18 00:46:58 +0000518 let Inst{19-16} = addr{12-9}; // Rn
519 let Inst{15-12} = Rt; // Rt
520 let Inst{11-8} = addr{7-4}; // imm7_4/zero
521 let Inst{7-4} = op;
522 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
523}
Evan Cheng840917b2008-09-01 07:00:14 +0000524
525// stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000526class AI3sth<dag oops, dag iops, Format f, InstrItinClass itin,
527 string opc, string asm, list<dag> pattern>
528 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
529 opc, asm, "", pattern> {
Jim Grosbach570a9222010-11-11 01:09:40 +0000530 bits<14> addr;
531 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000532 let Inst{27-25} = 0b000;
Jim Grosbach570a9222010-11-11 01:09:40 +0000533 let Inst{24} = 1; // P bit
534 let Inst{23} = addr{8}; // U bit
535 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
536 let Inst{21} = 0; // W bit
537 let Inst{20} = 0; // L bit
538 let Inst{19-16} = addr{12-9}; // Rn
539 let Inst{15-12} = Rt; // Rt
540 let Inst{11-8} = addr{7-4}; // imm7_4/zero
541 let Inst{7-4} = 0b1011;
542 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000543}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000544class AXI3sth<dag oops, dag iops, Format f, InstrItinClass itin,
545 string asm, list<dag> pattern>
546 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000547 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000548 let Inst{4} = 1;
549 let Inst{5} = 1; // H bit
550 let Inst{6} = 0; // S bit
551 let Inst{7} = 1;
552 let Inst{20} = 0; // L bit
553 let Inst{21} = 0; // W bit
554 let Inst{24} = 1; // P bit
555}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000556class AI3std<dag oops, dag iops, Format f, InstrItinClass itin,
557 string opc, string asm, list<dag> pattern>
558 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
559 opc, asm, "", pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000560 let Inst{4} = 1;
561 let Inst{5} = 1; // H bit
562 let Inst{6} = 1; // S bit
563 let Inst{7} = 1;
564 let Inst{20} = 0; // L bit
565 let Inst{21} = 0; // W bit
566 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000567 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000568}
569
570// Pre-indexed loads
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000571class AI3ldhpr<dag oops, dag iops, Format f, InstrItinClass itin,
572 string opc, string asm, string cstr, list<dag> pattern>
573 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
574 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000575 let Inst{4} = 1;
576 let Inst{5} = 1; // H bit
577 let Inst{6} = 0; // S bit
578 let Inst{7} = 1;
579 let Inst{20} = 1; // L bit
580 let Inst{21} = 1; // W bit
581 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000582 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000583}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000584class AI3ldshpr<dag oops, dag iops, Format f, InstrItinClass itin,
585 string opc, string asm, string cstr, list<dag> pattern>
586 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
587 opc, asm, cstr, pattern> {
Jim Grosbach928f3322010-11-11 01:55:59 +0000588 bits<14> addr;
589 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000590 let Inst{27-25} = 0b000;
Jim Grosbach928f3322010-11-11 01:55:59 +0000591 let Inst{24} = 1; // P bit
592 let Inst{23} = addr{8}; // U bit
593 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
594 let Inst{21} = 1; // W bit
595 let Inst{20} = 1; // L bit
596 let Inst{19-16} = addr{12-9}; // Rn
597 let Inst{15-12} = Rt; // Rt
598 let Inst{11-8} = addr{7-4}; // imm7_4/zero
599 let Inst{7-4} = 0b1111;
600 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000601}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000602class AI3ldsbpr<dag oops, dag iops, Format f, InstrItinClass itin,
603 string opc, string asm, string cstr, list<dag> pattern>
604 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
605 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000606 let Inst{4} = 1;
607 let Inst{5} = 0; // H bit
608 let Inst{6} = 1; // S bit
609 let Inst{7} = 1;
610 let Inst{20} = 1; // L bit
611 let Inst{21} = 1; // W bit
612 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000613 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000614}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000615class AI3lddpr<dag oops, dag iops, Format f, InstrItinClass itin,
616 string opc, string asm, string cstr, list<dag> pattern>
617 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
618 opc, asm, cstr, pattern> {
619 let Inst{4} = 1;
620 let Inst{5} = 0; // H bit
621 let Inst{6} = 1; // S bit
622 let Inst{7} = 1;
623 let Inst{20} = 0; // L bit
624 let Inst{21} = 1; // W bit
625 let Inst{24} = 1; // P bit
626 let Inst{27-25} = 0b000;
627}
628
Evan Cheng840917b2008-09-01 07:00:14 +0000629
630// Pre-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000631class AI3sthpr<dag oops, dag iops, Format f, InstrItinClass itin,
632 string opc, string asm, string cstr, list<dag> pattern>
633 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
634 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000635 let Inst{4} = 1;
636 let Inst{5} = 1; // H bit
637 let Inst{6} = 0; // S bit
638 let Inst{7} = 1;
639 let Inst{20} = 0; // L bit
640 let Inst{21} = 1; // W bit
641 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000642 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000643}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000644class AI3stdpr<dag oops, dag iops, Format f, InstrItinClass itin,
645 string opc, string asm, string cstr, list<dag> pattern>
646 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
647 opc, asm, cstr, pattern> {
648 let Inst{4} = 1;
649 let Inst{5} = 1; // H bit
650 let Inst{6} = 1; // S bit
651 let Inst{7} = 1;
652 let Inst{20} = 0; // L bit
653 let Inst{21} = 1; // W bit
654 let Inst{24} = 1; // P bit
655 let Inst{27-25} = 0b000;
656}
Evan Cheng840917b2008-09-01 07:00:14 +0000657
658// Post-indexed loads
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000659class AI3ldhpo<dag oops, dag iops, Format f, InstrItinClass itin,
660 string opc, string asm, string cstr, list<dag> pattern>
661 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
662 opc, asm, cstr,pattern> {
Jim Grosbachc884aff2010-11-18 21:43:37 +0000663 bits<10> offset;
664 bits<4> Rt;
665 bits<4> Rn;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000666 let Inst{27-25} = 0b000;
Jim Grosbachc884aff2010-11-18 21:43:37 +0000667 let Inst{24} = 0; // P bit
668 let Inst{23} = offset{8}; // U bit
669 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
670 let Inst{21} = 0; // W bit
671 let Inst{20} = 1; // L bit
672 let Inst{19-16} = Rn; // Rn
673 let Inst{15-12} = Rt; // Rt
674 let Inst{11-8} = offset{7-4}; // imm7_4/zero
675 let Inst{7-4} = 0b1011;
676 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000677}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000678class AI3ldshpo<dag oops, dag iops, Format f, InstrItinClass itin,
679 string opc, string asm, string cstr, list<dag> pattern>
680 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
681 opc, asm, cstr,pattern> {
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000682 bits<10> offset;
683 bits<4> Rt;
684 bits<4> Rn;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000685 let Inst{27-25} = 0b000;
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000686 let Inst{24} = 0; // P bit
687 let Inst{23} = offset{8}; // U bit
688 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
689 let Inst{21} = 0; // W bit
690 let Inst{20} = 1; // L bit
691 let Inst{19-16} = Rn; // Rn
692 let Inst{15-12} = Rt; // Rt
693 let Inst{11-8} = offset{7-4}; // imm7_4/zero
694 let Inst{7-4} = 0b1111;
695 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000696}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000697class AI3ldsbpo<dag oops, dag iops, Format f, InstrItinClass itin,
698 string opc, string asm, string cstr, list<dag> pattern>
699 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
700 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000701 let Inst{4} = 1;
702 let Inst{5} = 0; // H bit
703 let Inst{6} = 1; // S bit
704 let Inst{7} = 1;
705 let Inst{20} = 1; // L bit
Johnny Chenadb561d2010-02-18 03:27:42 +0000706 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000707 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000708 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000709}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000710class AI3lddpo<dag oops, dag iops, Format f, InstrItinClass itin,
711 string opc, string asm, string cstr, list<dag> pattern>
712 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
713 opc, asm, cstr, pattern> {
714 let Inst{4} = 1;
715 let Inst{5} = 0; // H bit
716 let Inst{6} = 1; // S bit
717 let Inst{7} = 1;
718 let Inst{20} = 0; // L bit
719 let Inst{21} = 0; // W bit
720 let Inst{24} = 0; // P bit
721 let Inst{27-25} = 0b000;
722}
Evan Cheng840917b2008-09-01 07:00:14 +0000723
724// Post-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000725class AI3sthpo<dag oops, dag iops, Format f, InstrItinClass itin,
726 string opc, string asm, string cstr, list<dag> pattern>
727 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
728 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000729 let Inst{4} = 1;
730 let Inst{5} = 1; // H bit
731 let Inst{6} = 0; // S bit
732 let Inst{7} = 1;
733 let Inst{20} = 0; // L bit
Johnny Chenad4df4c2010-03-01 19:22:00 +0000734 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000735 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000736 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000737}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000738class AI3stdpo<dag oops, dag iops, Format f, InstrItinClass itin,
739 string opc, string asm, string cstr, list<dag> pattern>
740 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
741 opc, asm, cstr, pattern> {
742 let Inst{4} = 1;
743 let Inst{5} = 1; // H bit
744 let Inst{6} = 1; // S bit
745 let Inst{7} = 1;
746 let Inst{20} = 0; // L bit
747 let Inst{21} = 0; // W bit
748 let Inst{24} = 0; // P bit
749 let Inst{27-25} = 0b000;
750}
Evan Cheng840917b2008-09-01 07:00:14 +0000751
Evan Cheng0d14fc82008-09-01 01:51:14 +0000752// addrmode4 instructions
Bill Wendling6c470b82010-11-13 09:09:38 +0000753class AXI4<dag oops, dag iops, IndexMode im, Format f, InstrItinClass itin,
754 string asm, string cstr, list<dag> pattern>
755 : XI<oops, iops, AddrMode4, Size4Bytes, im, f, itin, asm, cstr, pattern> {
756 bits<4> p;
757 bits<16> regs;
758 bits<4> Rn;
759 let Inst{31-28} = p;
760 let Inst{27-25} = 0b100;
761 let Inst{22} = 0; // S bit
762 let Inst{19-16} = Rn;
763 let Inst{15-0} = regs;
764}
Evan Cheng37f25d92008-08-28 23:39:26 +0000765
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000766// Unsigned multiply, multiply-accumulate instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000767class AMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
768 string opc, string asm, list<dag> pattern>
769 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
770 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000771 let Inst{7-4} = 0b1001;
Evan Chengfbc9d412008-11-06 01:21:28 +0000772 let Inst{20} = 0; // S bit
Evan Chengd87293c2008-11-06 08:47:38 +0000773 let Inst{27-21} = opcod;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000774}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000775class AsMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
776 string opc, string asm, list<dag> pattern>
777 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
778 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000779 let Inst{7-4} = 0b1001;
Evan Chengd87293c2008-11-06 08:47:38 +0000780 let Inst{27-21} = opcod;
Evan Chengfbc9d412008-11-06 01:21:28 +0000781}
782
783// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000784class AMul2I<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
785 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000786 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
787 opc, asm, "", pattern> {
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000788 bits<4> Rd;
789 bits<4> Rn;
790 bits<4> Rm;
791 let Inst{7-4} = opc7_4;
Evan Chengfbc9d412008-11-06 01:21:28 +0000792 let Inst{20} = 1;
Evan Chengd87293c2008-11-06 08:47:38 +0000793 let Inst{27-21} = opcod;
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000794 let Inst{19-16} = Rd;
795 let Inst{11-8} = Rm;
796 let Inst{3-0} = Rn;
797}
798// MSW multiple w/ Ra operand
799class AMul2Ia<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
800 InstrItinClass itin, string opc, string asm, list<dag> pattern>
801 : AMul2I<opcod, opc7_4, oops, iops, itin, opc, asm, pattern> {
802 bits<4> Ra;
803 let Inst{15-12} = Ra;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000804}
Evan Cheng37f25d92008-08-28 23:39:26 +0000805
Evan Chengeb4f52e2008-11-06 03:35:07 +0000806// SMUL<x><y> / SMULW<y> / SMLA<x><y> / SMLAW<x><y>
Jim Grosbach3870b752010-10-22 18:35:16 +0000807class AMulxyIbase<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
Jim Grosbach929a7052010-10-22 17:42:06 +0000808 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000809 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
810 opc, asm, "", pattern> {
Jim Grosbach3870b752010-10-22 18:35:16 +0000811 bits<4> Rn;
812 bits<4> Rm;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000813 let Inst{4} = 0;
814 let Inst{7} = 1;
815 let Inst{20} = 0;
Evan Chengd87293c2008-11-06 08:47:38 +0000816 let Inst{27-21} = opcod;
Jim Grosbach929a7052010-10-22 17:42:06 +0000817 let Inst{6-5} = bit6_5;
Jim Grosbach3870b752010-10-22 18:35:16 +0000818 let Inst{11-8} = Rm;
819 let Inst{3-0} = Rn;
820}
821class AMulxyI<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
822 InstrItinClass itin, string opc, string asm, list<dag> pattern>
823 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
824 bits<4> Rd;
825 let Inst{19-16} = Rd;
826}
827
828// AMulxyI with Ra operand
829class AMulxyIa<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
830 InstrItinClass itin, string opc, string asm, list<dag> pattern>
831 : AMulxyI<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
832 bits<4> Ra;
833 let Inst{15-12} = Ra;
834}
835// SMLAL*
836class AMulxyI64<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
837 InstrItinClass itin, string opc, string asm, list<dag> pattern>
838 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
839 bits<4> RdLo;
840 bits<4> RdHi;
841 let Inst{19-16} = RdHi;
842 let Inst{15-12} = RdLo;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000843}
844
Evan Cheng97f48c32008-11-06 22:15:19 +0000845// Extend instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000846class AExtI<bits<8> opcod, dag oops, dag iops, InstrItinClass itin,
847 string opc, string asm, list<dag> pattern>
848 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ExtFrm, itin,
849 opc, asm, "", pattern> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000850 // All AExtI instructions have Rd and Rm register operands.
851 bits<4> Rd;
852 bits<4> Rm;
853 let Inst{15-12} = Rd;
854 let Inst{3-0} = Rm;
Evan Cheng97f48c32008-11-06 22:15:19 +0000855 let Inst{7-4} = 0b0111;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000856 let Inst{9-8} = 0b00;
Evan Cheng97f48c32008-11-06 22:15:19 +0000857 let Inst{27-20} = opcod;
858}
859
Evan Cheng8b59db32008-11-07 01:41:35 +0000860// Misc Arithmetic instructions.
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000861class AMiscA1I<bits<8> opcod, bits<4> opc7_4, dag oops, dag iops,
862 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000863 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
864 opc, asm, "", pattern> {
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000865 bits<4> Rd;
866 bits<4> Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +0000867 let Inst{27-20} = opcod;
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000868 let Inst{19-16} = 0b1111;
869 let Inst{15-12} = Rd;
870 let Inst{11-8} = 0b1111;
871 let Inst{7-4} = opc7_4;
872 let Inst{3-0} = Rm;
873}
874
875// PKH instructions
876class APKHI<bits<8> opcod, bit tb, dag oops, dag iops, InstrItinClass itin,
877 string opc, string asm, list<dag> pattern>
878 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
879 opc, asm, "", pattern> {
880 bits<4> Rd;
881 bits<4> Rn;
882 bits<4> Rm;
883 bits<8> sh;
884 let Inst{27-20} = opcod;
885 let Inst{19-16} = Rn;
886 let Inst{15-12} = Rd;
887 let Inst{11-7} = sh{7-3};
888 let Inst{6} = tb;
889 let Inst{5-4} = 0b01;
890 let Inst{3-0} = Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +0000891}
892
Evan Cheng37f25d92008-08-28 23:39:26 +0000893//===----------------------------------------------------------------------===//
894
895// ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode.
896class ARMPat<dag pattern, dag result> : Pat<pattern, result> {
897 list<Predicate> Predicates = [IsARM];
898}
899class ARMV5TEPat<dag pattern, dag result> : Pat<pattern, result> {
900 list<Predicate> Predicates = [IsARM, HasV5TE];
901}
902class ARMV6Pat<dag pattern, dag result> : Pat<pattern, result> {
903 list<Predicate> Predicates = [IsARM, HasV6];
904}
Evan Cheng13096642008-08-29 06:41:12 +0000905
906//===----------------------------------------------------------------------===//
907//
908// Thumb Instruction Format Definitions.
909//
910
Evan Cheng13096642008-08-29 06:41:12 +0000911// TI - Thumb instruction.
912
Evan Cheng446c4282009-07-11 06:43:01 +0000913class ThumbI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000914 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000915 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000916 let OutOperandList = oops;
917 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000918 let AsmString = asm;
Evan Cheng13096642008-08-29 06:41:12 +0000919 let Pattern = pattern;
920 list<Predicate> Predicates = [IsThumb];
921}
922
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000923class TI<dag oops, dag iops, InstrItinClass itin, string asm, list<dag> pattern>
924 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +0000925
Evan Cheng35d6c412009-08-04 23:47:55 +0000926// Two-address instructions
Bob Wilson01135592010-03-23 17:23:59 +0000927class TIt<dag oops, dag iops, InstrItinClass itin, string asm,
928 list<dag> pattern>
929 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "$lhs = $dst",
930 pattern>;
Evan Cheng35d6c412009-08-04 23:47:55 +0000931
Johnny Chend68e1192009-12-15 17:24:14 +0000932// tBL, tBX 32-bit instructions
933class TIx2<bits<5> opcod1, bits<2> opcod2, bit opcod3,
Bob Wilson01135592010-03-23 17:23:59 +0000934 dag oops, dag iops, InstrItinClass itin, string asm,
935 list<dag> pattern>
936 : ThumbI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>,
937 Encoding {
Johnny Chend68e1192009-12-15 17:24:14 +0000938 let Inst{31-27} = opcod1;
939 let Inst{15-14} = opcod2;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000940 let Inst{12} = opcod3;
Johnny Chend68e1192009-12-15 17:24:14 +0000941}
Evan Cheng13096642008-08-29 06:41:12 +0000942
943// BR_JT instructions
Bob Wilson01135592010-03-23 17:23:59 +0000944class TJTI<dag oops, dag iops, InstrItinClass itin, string asm,
945 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000946 : ThumbI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +0000947
Evan Cheng09c39fc2009-06-23 19:38:13 +0000948// Thumb1 only
Evan Cheng446c4282009-07-11 06:43:01 +0000949class Thumb1I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000950 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000951 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000952 let OutOperandList = oops;
953 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000954 let AsmString = asm;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000955 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000956 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng09c39fc2009-06-23 19:38:13 +0000957}
958
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000959class T1I<dag oops, dag iops, InstrItinClass itin,
960 string asm, list<dag> pattern>
961 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
962class T1Ix2<dag oops, dag iops, InstrItinClass itin,
963 string asm, list<dag> pattern>
964 : Thumb1I<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
965class T1JTI<dag oops, dag iops, InstrItinClass itin,
966 string asm, list<dag> pattern>
Johnny Chenbbc71b22009-12-16 02:32:54 +0000967 : Thumb1I<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000968
969// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000970class T1It<dag oops, dag iops, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000971 string asm, string cstr, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +0000972 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000973 asm, cstr, pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000974
975// Thumb1 instruction that can either be predicated or set CPSR.
976class Thumb1sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000977 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +0000978 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000979 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Chris Lattnerb7d52262010-03-18 21:06:54 +0000980 let OutOperandList = !con(oops, (outs s_cc_out:$s));
981 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000982 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +0000983 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000984 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +0000985}
986
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000987class T1sI<dag oops, dag iops, InstrItinClass itin,
988 string opc, string asm, list<dag> pattern>
989 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000990
991// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000992class T1sIt<dag oops, dag iops, InstrItinClass itin,
993 string opc, string asm, list<dag> pattern>
994 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +0000995 "$lhs = $dst", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000996
997// Thumb1 instruction that can be predicated.
998class Thumb1pI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000999 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +00001000 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001001 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +00001002 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001003 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001004 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +00001005 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001006 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +00001007}
1008
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001009class T1pI<dag oops, dag iops, InstrItinClass itin,
1010 string opc, string asm, list<dag> pattern>
1011 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001012
1013// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001014class T1pIt<dag oops, dag iops, InstrItinClass itin,
1015 string opc, string asm, list<dag> pattern>
1016 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001017 "$lhs = $dst", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001018
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001019class T1pI1<dag oops, dag iops, InstrItinClass itin,
1020 string opc, string asm, list<dag> pattern>
1021 : Thumb1pI<oops, iops, AddrModeT1_1, Size2Bytes, itin, opc, asm, "", pattern>;
1022class T1pI2<dag oops, dag iops, InstrItinClass itin,
1023 string opc, string asm, list<dag> pattern>
1024 : Thumb1pI<oops, iops, AddrModeT1_2, Size2Bytes, itin, opc, asm, "", pattern>;
1025class T1pI4<dag oops, dag iops, InstrItinClass itin,
1026 string opc, string asm, list<dag> pattern>
1027 : Thumb1pI<oops, iops, AddrModeT1_4, Size2Bytes, itin, opc, asm, "", pattern>;
Bob Wilson01135592010-03-23 17:23:59 +00001028class T1pIs<dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001029 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1030 : Thumb1pI<oops, iops, AddrModeT1_s, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +00001031
Johnny Chenbbc71b22009-12-16 02:32:54 +00001032class Encoding16 : Encoding {
1033 let Inst{31-16} = 0x0000;
1034}
1035
Johnny Chend68e1192009-12-15 17:24:14 +00001036// A6.2 16-bit Thumb instruction encoding
Johnny Chenbbc71b22009-12-16 02:32:54 +00001037class T1Encoding<bits<6> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001038 let Inst{15-10} = opcode;
1039}
1040
1041// A6.2.1 Shift (immediate), add, subtract, move, and compare encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001042class T1General<bits<5> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001043 let Inst{15-14} = 0b00;
1044 let Inst{13-9} = opcode;
1045}
1046
1047// A6.2.2 Data-processing encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001048class T1DataProcessing<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001049 let Inst{15-10} = 0b010000;
1050 let Inst{9-6} = opcode;
1051}
1052
1053// A6.2.3 Special data instructions and branch and exchange encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001054class T1Special<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001055 let Inst{15-10} = 0b010001;
Bill Wendling6bc105a2010-11-17 00:45:23 +00001056 let Inst{9-6} = opcode;
Johnny Chend68e1192009-12-15 17:24:14 +00001057}
1058
1059// A6.2.4 Load/store single data item encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001060class T1LoadStore<bits<4> opA, bits<3> opB> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001061 let Inst{15-12} = opA;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001062 let Inst{11-9} = opB;
Johnny Chend68e1192009-12-15 17:24:14 +00001063}
Bill Wendlingda2ae632010-08-31 07:50:46 +00001064class T1LdSt<bits<3> opB> : T1LoadStore<0b0101, opB>;
Johnny Chend68e1192009-12-15 17:24:14 +00001065class T1LdSt4Imm<bits<3> opB> : T1LoadStore<0b0110, opB>; // Immediate, 4 bytes
1066class T1LdSt1Imm<bits<3> opB> : T1LoadStore<0b0111, opB>; // Immediate, 1 byte
1067class T1LdSt2Imm<bits<3> opB> : T1LoadStore<0b1000, opB>; // Immediate, 2 bytes
Bill Wendlingda2ae632010-08-31 07:50:46 +00001068class T1LdStSP<bits<3> opB> : T1LoadStore<0b1001, opB>; // SP relative
Johnny Chend68e1192009-12-15 17:24:14 +00001069
1070// A6.2.5 Miscellaneous 16-bit instructions encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001071class T1Misc<bits<7> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001072 let Inst{15-12} = 0b1011;
1073 let Inst{11-5} = opcode;
1074}
1075
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001076// Thumb2I - Thumb2 instruction. Almost all Thumb2 instructions are predicable.
1077class Thumb2I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001078 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001079 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001080 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001081 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001082 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001083 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001084 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001085 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001086}
1087
Bill Wendlingda2ae632010-08-31 07:50:46 +00001088// Same as Thumb2I except it can optionally modify CPSR. Note it's modeled as an
1089// input operand since by default it's a zero register. It will become an
1090// implicit def once it's "flipped".
Jim Grosbach3a378662010-10-13 23:12:26 +00001091//
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001092// FIXME: This uses unified syntax so {s} comes before {p}. We should make it
1093// more consistent.
1094class Thumb2sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001095 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001096 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001097 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001098 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001099 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Chris Lattner78caacc2010-10-06 00:05:18 +00001100 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001101 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001102 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001103}
1104
1105// Special cases
1106class Thumb2XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001107 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001108 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001109 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001110 let OutOperandList = oops;
1111 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001112 let AsmString = asm;
Evan Chengf49810c2009-06-23 17:48:47 +00001113 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001114 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +00001115}
1116
Jim Grosbachd1228742009-12-01 18:10:36 +00001117class ThumbXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +00001118 InstrItinClass itin,
1119 string asm, string cstr, list<dag> pattern>
Jim Grosbachd1228742009-12-01 18:10:36 +00001120 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
1121 let OutOperandList = oops;
1122 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001123 let AsmString = asm;
Jim Grosbachd1228742009-12-01 18:10:36 +00001124 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001125 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Jim Grosbachd1228742009-12-01 18:10:36 +00001126}
1127
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001128class T2I<dag oops, dag iops, InstrItinClass itin,
1129 string opc, string asm, list<dag> pattern>
1130 : Thumb2I<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
1131class T2Ii12<dag oops, dag iops, InstrItinClass itin,
1132 string opc, string asm, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +00001133 : Thumb2I<oops, iops, AddrModeT2_i12, Size4Bytes, itin, opc, asm, "",pattern>;
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001134class T2Ii8<dag oops, dag iops, InstrItinClass itin,
1135 string opc, string asm, list<dag> pattern>
1136 : Thumb2I<oops, iops, AddrModeT2_i8, Size4Bytes, itin, opc, asm, "", pattern>;
1137class T2Iso<dag oops, dag iops, InstrItinClass itin,
1138 string opc, string asm, list<dag> pattern>
1139 : Thumb2I<oops, iops, AddrModeT2_so, Size4Bytes, itin, opc, asm, "", pattern>;
1140class T2Ipc<dag oops, dag iops, InstrItinClass itin,
1141 string opc, string asm, list<dag> pattern>
1142 : Thumb2I<oops, iops, AddrModeT2_pc, Size4Bytes, itin, opc, asm, "", pattern>;
Johnny Chend68e1192009-12-15 17:24:14 +00001143class T2Ii8s4<bit P, bit W, bit load, dag oops, dag iops, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001144 string opc, string asm, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001145 : Thumb2I<oops, iops, AddrModeT2_i8s4, Size4Bytes, itin, opc, asm, "",
1146 pattern> {
1147 let Inst{31-27} = 0b11101;
1148 let Inst{26-25} = 0b00;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001149 let Inst{24} = P;
1150 let Inst{23} = ?; // The U bit.
1151 let Inst{22} = 1;
1152 let Inst{21} = W;
1153 let Inst{20} = load;
Johnny Chend68e1192009-12-15 17:24:14 +00001154}
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001155
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001156class T2sI<dag oops, dag iops, InstrItinClass itin,
1157 string opc, string asm, list<dag> pattern>
1158 : Thumb2sI<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001159
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001160class T2XI<dag oops, dag iops, InstrItinClass itin,
1161 string asm, list<dag> pattern>
1162 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
1163class T2JTI<dag oops, dag iops, InstrItinClass itin,
1164 string asm, list<dag> pattern>
1165 : Thumb2XI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Chengf49810c2009-06-23 17:48:47 +00001166
Evan Cheng5adb66a2009-09-28 09:14:39 +00001167class T2Ix2<dag oops, dag iops, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001168 string opc, string asm, list<dag> pattern>
Evan Cheng5adb66a2009-09-28 09:14:39 +00001169 : Thumb2I<oops, iops, AddrModeNone, Size8Bytes, itin, opc, asm, "", pattern>;
1170
Bob Wilson815baeb2010-03-13 01:08:20 +00001171// Two-address instructions
1172class T2XIt<dag oops, dag iops, InstrItinClass itin,
1173 string asm, string cstr, list<dag> pattern>
1174 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, cstr, pattern>;
Evan Cheng5adb66a2009-09-28 09:14:39 +00001175
Evan Chenge88d5ce2009-07-02 07:28:31 +00001176// T2Iidxldst - Thumb2 indexed load / store instructions.
Johnny Chend68e1192009-12-15 17:24:14 +00001177class T2Iidxldst<bit signed, bits<2> opcod, bit load, bit pre,
1178 dag oops, dag iops,
1179 AddrMode am, IndexMode im, InstrItinClass itin,
Evan Chenge88d5ce2009-07-02 07:28:31 +00001180 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001181 : InstARM<am, Size4Bytes, im, ThumbFrm, GenericDomain, cstr, itin> {
Evan Chenge88d5ce2009-07-02 07:28:31 +00001182 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001183 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001184 let AsmString = !strconcat(opc, "${p}", asm);
Evan Chenge88d5ce2009-07-02 07:28:31 +00001185 let Pattern = pattern;
1186 list<Predicate> Predicates = [IsThumb2];
Johnny Chend68e1192009-12-15 17:24:14 +00001187 let Inst{31-27} = 0b11111;
1188 let Inst{26-25} = 0b00;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001189 let Inst{24} = signed;
1190 let Inst{23} = 0;
Johnny Chend68e1192009-12-15 17:24:14 +00001191 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001192 let Inst{20} = load;
1193 let Inst{11} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +00001194 // (P, W) = (1, 1) Pre-indexed or (0, 1) Post-indexed
Bill Wendlingda2ae632010-08-31 07:50:46 +00001195 let Inst{10} = pre; // The P bit.
1196 let Inst{8} = 1; // The W bit.
Evan Chenge88d5ce2009-07-02 07:28:31 +00001197}
1198
David Goodwinc9d138f2009-07-27 19:59:26 +00001199// Tv5Pat - Same as Pat<>, but requires V5T Thumb mode.
1200class Tv5Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001201 list<Predicate> Predicates = [IsThumb, IsThumb1Only, HasV5T];
David Goodwinc9d138f2009-07-27 19:59:26 +00001202}
1203
1204// T1Pat - Same as Pat<>, but requires that the compiler be in Thumb1 mode.
1205class T1Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001206 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
David Goodwinc9d138f2009-07-27 19:59:26 +00001207}
Evan Chenge88d5ce2009-07-02 07:28:31 +00001208
Evan Cheng9cb9e672009-06-27 02:26:13 +00001209// T2Pat - Same as Pat<>, but requires that the compiler be in Thumb2 mode.
1210class T2Pat<dag pattern, dag result> : Pat<pattern, result> {
Evan Chengd770d9e2009-07-02 06:38:40 +00001211 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +00001212}
1213
Evan Cheng13096642008-08-29 06:41:12 +00001214//===----------------------------------------------------------------------===//
1215
Evan Cheng96581d32008-11-11 02:11:05 +00001216//===----------------------------------------------------------------------===//
1217// ARM VFP Instruction templates.
1218//
1219
David Goodwin3ca524e2009-07-10 17:03:29 +00001220// Almost all VFP instructions are predicable.
1221class VFPI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001222 IndexMode im, Format f, InstrItinClass itin,
1223 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001224 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Jim Grosbach499e8862010-10-12 21:22:40 +00001225 bits<4> p;
1226 let Inst{31-28} = p;
David Goodwin3ca524e2009-07-10 17:03:29 +00001227 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001228 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001229 let AsmString = !strconcat(opc, "${p}", asm);
David Goodwin3ca524e2009-07-10 17:03:29 +00001230 let Pattern = pattern;
1231 list<Predicate> Predicates = [HasVFP2];
1232}
1233
1234// Special cases
1235class VFPXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001236 IndexMode im, Format f, InstrItinClass itin,
1237 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001238 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001239 bits<4> p;
1240 let Inst{31-28} = p;
David Goodwin3ca524e2009-07-10 17:03:29 +00001241 let OutOperandList = oops;
1242 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001243 let AsmString = asm;
David Goodwin3ca524e2009-07-10 17:03:29 +00001244 let Pattern = pattern;
1245 list<Predicate> Predicates = [HasVFP2];
1246}
1247
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001248class VFPAI<dag oops, dag iops, Format f, InstrItinClass itin,
1249 string opc, string asm, list<dag> pattern>
1250 : VFPI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
1251 opc, asm, "", pattern>;
David Goodwin3ca524e2009-07-10 17:03:29 +00001252
Evan Chengcd8e66a2008-11-11 21:48:44 +00001253// ARM VFP addrmode5 loads and stores
1254class ADI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001255 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001256 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001257 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001258 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001259 // Instruction operands.
1260 bits<5> Dd;
1261 bits<13> addr;
1262
1263 // Encode instruction operands.
1264 let Inst{23} = addr{8}; // U (add = (U == '1'))
1265 let Inst{22} = Dd{4};
1266 let Inst{19-16} = addr{12-9}; // Rn
1267 let Inst{15-12} = Dd{3-0};
1268 let Inst{7-0} = addr{7-0}; // imm8
1269
Evan Cheng96581d32008-11-11 02:11:05 +00001270 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001271 let Inst{27-24} = opcod1;
1272 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001273 let Inst{11-9} = 0b101;
1274 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001275
1276 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001277 let D = VFPNeonDomain;
Evan Cheng96581d32008-11-11 02:11:05 +00001278}
1279
Evan Chengcd8e66a2008-11-11 21:48:44 +00001280class ASI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001281 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001282 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001283 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001284 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001285 // Instruction operands.
1286 bits<5> Sd;
1287 bits<13> addr;
1288
1289 // Encode instruction operands.
1290 let Inst{23} = addr{8}; // U (add = (U == '1'))
1291 let Inst{22} = Sd{0};
1292 let Inst{19-16} = addr{12-9}; // Rn
1293 let Inst{15-12} = Sd{4-1};
1294 let Inst{7-0} = addr{7-0}; // imm8
1295
Evan Cheng96581d32008-11-11 02:11:05 +00001296 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001297 let Inst{27-24} = opcod1;
1298 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001299 let Inst{11-9} = 0b101;
1300 let Inst{8} = 0; // Single precision
Evan Cheng96581d32008-11-11 02:11:05 +00001301}
1302
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001303// VFP Load / store multiple pseudo instructions.
1304class PseudoVFPLdStM<dag oops, dag iops, InstrItinClass itin, string cstr,
1305 list<dag> pattern>
1306 : InstARM<AddrMode4, Size4Bytes, IndexModeNone, Pseudo, VFPNeonDomain,
1307 cstr, itin> {
1308 let OutOperandList = oops;
1309 let InOperandList = !con(iops, (ins pred:$p));
1310 let Pattern = pattern;
1311 list<Predicate> Predicates = [HasVFP2];
1312}
1313
Evan Chengcd8e66a2008-11-11 21:48:44 +00001314// Load / store multiple
Jim Grosbach72db1822010-09-08 00:25:50 +00001315class AXDI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001316 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001317 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001318 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001319 // Instruction operands.
1320 bits<4> Rn;
1321 bits<13> regs;
1322
1323 // Encode instruction operands.
1324 let Inst{19-16} = Rn;
1325 let Inst{22} = regs{12};
1326 let Inst{15-12} = regs{11-8};
1327 let Inst{7-0} = regs{7-0};
1328
Evan Chengcd8e66a2008-11-11 21:48:44 +00001329 // TODO: Mark the instructions with the appropriate subtarget info.
1330 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001331 let Inst{11-9} = 0b101;
1332 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001333
1334 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001335 let D = VFPNeonDomain;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001336}
1337
Jim Grosbach72db1822010-09-08 00:25:50 +00001338class AXSI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001339 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001340 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001341 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001342 // Instruction operands.
1343 bits<4> Rn;
1344 bits<13> regs;
1345
1346 // Encode instruction operands.
1347 let Inst{19-16} = Rn;
1348 let Inst{22} = regs{8};
1349 let Inst{15-12} = regs{12-9};
1350 let Inst{7-0} = regs{7-0};
1351
Evan Chengcd8e66a2008-11-11 21:48:44 +00001352 // TODO: Mark the instructions with the appropriate subtarget info.
1353 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001354 let Inst{11-9} = 0b101;
1355 let Inst{8} = 0; // Single precision
Evan Chengcd8e66a2008-11-11 21:48:44 +00001356}
1357
Evan Cheng96581d32008-11-11 02:11:05 +00001358// Double precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001359class ADuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1360 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1361 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001362 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001363 // Instruction operands.
1364 bits<5> Dd;
1365 bits<5> Dm;
1366
1367 // Encode instruction operands.
1368 let Inst{3-0} = Dm{3-0};
1369 let Inst{5} = Dm{4};
1370 let Inst{15-12} = Dd{3-0};
1371 let Inst{22} = Dd{4};
1372
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001373 let Inst{27-23} = opcod1;
1374 let Inst{21-20} = opcod2;
1375 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001376 let Inst{11-9} = 0b101;
1377 let Inst{8} = 1; // Double precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001378 let Inst{7-6} = opcod4;
1379 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001380}
1381
1382// Double precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001383class ADbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001384 dag iops, InstrItinClass itin, string opc, string asm,
1385 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001386 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001387 // Instruction operands.
1388 bits<5> Dd;
1389 bits<5> Dn;
1390 bits<5> Dm;
1391
1392 // Encode instruction operands.
1393 let Inst{3-0} = Dm{3-0};
1394 let Inst{5} = Dm{4};
1395 let Inst{19-16} = Dn{3-0};
1396 let Inst{7} = Dn{4};
1397 let Inst{15-12} = Dd{3-0};
1398 let Inst{22} = Dd{4};
1399
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001400 let Inst{27-23} = opcod1;
1401 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001402 let Inst{11-9} = 0b101;
1403 let Inst{8} = 1; // Double precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001404 let Inst{6} = op6;
1405 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001406}
1407
1408// Single precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001409class ASuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1410 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1411 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001412 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001413 // Instruction operands.
1414 bits<5> Sd;
1415 bits<5> Sm;
1416
1417 // Encode instruction operands.
1418 let Inst{3-0} = Sm{4-1};
1419 let Inst{5} = Sm{0};
1420 let Inst{15-12} = Sd{4-1};
1421 let Inst{22} = Sd{0};
1422
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001423 let Inst{27-23} = opcod1;
1424 let Inst{21-20} = opcod2;
1425 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001426 let Inst{11-9} = 0b101;
1427 let Inst{8} = 0; // Single precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001428 let Inst{7-6} = opcod4;
1429 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001430}
1431
David Goodwin338268c2009-08-10 22:17:39 +00001432// Single precision unary, if no NEON
David Goodwin53e44712009-08-04 20:39:05 +00001433// Same as ASuI except not available if NEON is enabled
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001434class ASuIn<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1435 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1436 string asm, list<dag> pattern>
1437 : ASuI<opcod1, opcod2, opcod3, opcod4, opcod5, oops, iops, itin, opc, asm,
1438 pattern> {
David Goodwin53e44712009-08-04 20:39:05 +00001439 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1440}
1441
Evan Cheng96581d32008-11-11 02:11:05 +00001442// Single precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001443class ASbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops, dag iops,
1444 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001445 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001446 // Instruction operands.
1447 bits<5> Sd;
1448 bits<5> Sn;
1449 bits<5> Sm;
1450
1451 // Encode instruction operands.
1452 let Inst{3-0} = Sm{4-1};
1453 let Inst{5} = Sm{0};
1454 let Inst{19-16} = Sn{4-1};
1455 let Inst{7} = Sn{0};
1456 let Inst{15-12} = Sd{4-1};
1457 let Inst{22} = Sd{0};
1458
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001459 let Inst{27-23} = opcod1;
1460 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001461 let Inst{11-9} = 0b101;
1462 let Inst{8} = 0; // Single precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001463 let Inst{6} = op6;
1464 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001465}
1466
David Goodwin338268c2009-08-10 22:17:39 +00001467// Single precision binary, if no NEON
David Goodwin42a83f22009-08-04 17:53:06 +00001468// Same as ASbI except not available if NEON is enabled
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001469class ASbIn<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001470 dag iops, InstrItinClass itin, string opc, string asm,
1471 list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001472 : ASbI<opcod1, opcod2, op6, op4, oops, iops, itin, opc, asm, pattern> {
David Goodwin42a83f22009-08-04 17:53:06 +00001473 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
Bill Wendling69661192010-11-01 06:00:39 +00001474
1475 // Instruction operands.
1476 bits<5> Sd;
1477 bits<5> Sn;
1478 bits<5> Sm;
1479
1480 // Encode instruction operands.
1481 let Inst{3-0} = Sm{4-1};
1482 let Inst{5} = Sm{0};
1483 let Inst{19-16} = Sn{4-1};
1484 let Inst{7} = Sn{0};
1485 let Inst{15-12} = Sd{4-1};
1486 let Inst{22} = Sd{0};
David Goodwin42a83f22009-08-04 17:53:06 +00001487}
1488
Evan Cheng80a11982008-11-12 06:41:41 +00001489// VFP conversion instructions
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001490class AVConv1I<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
1491 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1492 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001493 : VFPAI<oops, iops, VFPConv1Frm, itin, opc, asm, pattern> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001494 let Inst{27-23} = opcod1;
1495 let Inst{21-20} = opcod2;
1496 let Inst{19-16} = opcod3;
1497 let Inst{11-8} = opcod4;
Evan Cheng80a11982008-11-12 06:41:41 +00001498 let Inst{6} = 1;
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001499 let Inst{4} = 0;
Evan Cheng80a11982008-11-12 06:41:41 +00001500}
1501
Johnny Chen811663f2010-02-11 18:47:03 +00001502// VFP conversion between floating-point and fixed-point
1503class AVConv1XI<bits<5> op1, bits<2> op2, bits<4> op3, bits<4> op4, bit op5,
Bob Wilson01135592010-03-23 17:23:59 +00001504 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1505 list<dag> pattern>
Johnny Chen811663f2010-02-11 18:47:03 +00001506 : AVConv1I<op1, op2, op3, op4, oops, iops, itin, opc, asm, pattern> {
1507 // size (fixed-point number): sx == 0 ? 16 : 32
1508 let Inst{7} = op5; // sx
1509}
1510
David Goodwin338268c2009-08-10 22:17:39 +00001511// VFP conversion instructions, if no NEON
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001512class AVConv1In<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
David Goodwin338268c2009-08-10 22:17:39 +00001513 dag oops, dag iops, InstrItinClass itin,
1514 string opc, string asm, list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001515 : AVConv1I<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm,
1516 pattern> {
David Goodwin338268c2009-08-10 22:17:39 +00001517 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1518}
1519
Evan Cheng80a11982008-11-12 06:41:41 +00001520class AVConvXI<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, Format f,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001521 InstrItinClass itin,
1522 string opc, string asm, list<dag> pattern>
1523 : VFPAI<oops, iops, f, itin, opc, asm, pattern> {
Evan Cheng80a11982008-11-12 06:41:41 +00001524 let Inst{27-20} = opcod1;
Evan Cheng78be83d2008-11-11 19:40:26 +00001525 let Inst{11-8} = opcod2;
1526 let Inst{4} = 1;
1527}
1528
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001529class AVConv2I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1530 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1531 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv2Frm, itin, opc, asm, pattern>;
Evan Cheng0a0ab132008-11-11 22:46:12 +00001532
Bob Wilson01135592010-03-23 17:23:59 +00001533class AVConv3I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001534 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1535 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv3Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001536
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001537class AVConv4I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1538 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1539 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv4Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001540
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001541class AVConv5I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1542 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1543 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv5Frm, itin, opc, asm, pattern>;
Evan Cheng78be83d2008-11-11 19:40:26 +00001544
Evan Cheng96581d32008-11-11 02:11:05 +00001545//===----------------------------------------------------------------------===//
1546
Bob Wilson5bafff32009-06-22 23:27:02 +00001547//===----------------------------------------------------------------------===//
1548// ARM NEON Instruction templates.
1549//
Evan Cheng13096642008-08-29 06:41:12 +00001550
Johnny Chencaa608e2010-03-20 00:17:00 +00001551class NeonI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1552 InstrItinClass itin, string opc, string dt, string asm, string cstr,
1553 list<dag> pattern>
1554 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Evan Chengf81bf152009-11-23 21:57:23 +00001555 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001556 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001557 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001558 let Pattern = pattern;
1559 list<Predicate> Predicates = [HasNEON];
1560}
1561
1562// Same as NeonI except it does not have a "data type" specifier.
Johnny Chen927b88f2010-03-23 20:40:44 +00001563class NeonXI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1564 InstrItinClass itin, string opc, string asm, string cstr,
1565 list<dag> pattern>
1566 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001567 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001568 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001569 let AsmString = !strconcat(opc, "${p}", "\t", asm);
Bob Wilson5bafff32009-06-22 23:27:02 +00001570 let Pattern = pattern;
1571 list<Predicate> Predicates = [HasNEON];
Evan Cheng13096642008-08-29 06:41:12 +00001572}
1573
Bob Wilsonb07c1712009-10-07 21:53:04 +00001574class NLdSt<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1575 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001576 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chencaa608e2010-03-20 00:17:00 +00001577 : NeonI<oops, iops, AddrMode6, IndexModeNone, NLdStFrm, itin, opc, dt, asm,
1578 cstr, pattern> {
Bob Wilson205a5ca2009-07-08 18:11:30 +00001579 let Inst{31-24} = 0b11110100;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001580 let Inst{23} = op23;
Jim Grosbach780d2072009-10-20 00:19:08 +00001581 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001582 let Inst{11-8} = op11_8;
1583 let Inst{7-4} = op7_4;
Owen Andersond9aa7d32010-11-02 00:05:05 +00001584
Chris Lattner2ac19022010-11-15 05:19:05 +00001585 let PostEncoderMethod = "NEONThumb2LoadStorePostEncoder";
Owen Anderson57dac882010-11-11 21:36:43 +00001586
Owen Andersond9aa7d32010-11-02 00:05:05 +00001587 bits<5> Vd;
Owen Andersonf431eda2010-11-02 23:47:29 +00001588 bits<6> Rn;
1589 bits<4> Rm;
Owen Andersond9aa7d32010-11-02 00:05:05 +00001590
1591 let Inst{22} = Vd{4};
1592 let Inst{15-12} = Vd{3-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001593 let Inst{19-16} = Rn{3-0};
1594 let Inst{3-0} = Rm{3-0};
Bob Wilson205a5ca2009-07-08 18:11:30 +00001595}
1596
Owen Andersond138d702010-11-02 20:47:39 +00001597class NLdStLn<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1598 dag oops, dag iops, InstrItinClass itin,
1599 string opc, string dt, string asm, string cstr, list<dag> pattern>
1600 : NLdSt<op23, op21_20, op11_8, op7_4, oops, iops, itin, opc,
1601 dt, asm, cstr, pattern> {
1602 bits<3> lane;
1603}
1604
Bob Wilson709d5922010-08-25 23:27:42 +00001605class PseudoNLdSt<dag oops, dag iops, InstrItinClass itin, string cstr>
1606 : InstARM<AddrMode6, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1607 itin> {
1608 let OutOperandList = oops;
1609 let InOperandList = !con(iops, (ins pred:$p));
1610 list<Predicate> Predicates = [HasNEON];
1611}
1612
Jim Grosbach7cd27292010-10-06 20:36:55 +00001613class PseudoNeonI<dag oops, dag iops, InstrItinClass itin, string cstr,
1614 list<dag> pattern>
Bob Wilsonbd916c52010-09-13 23:55:10 +00001615 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1616 itin> {
1617 let OutOperandList = oops;
1618 let InOperandList = !con(iops, (ins pred:$p));
Jim Grosbach7cd27292010-10-06 20:36:55 +00001619 let Pattern = pattern;
Bob Wilsonbd916c52010-09-13 23:55:10 +00001620 list<Predicate> Predicates = [HasNEON];
1621}
1622
Johnny Chen785516a2010-03-23 16:43:47 +00001623class NDataI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001624 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chen785516a2010-03-23 16:43:47 +00001625 : NeonI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, dt, asm, cstr,
1626 pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001627 let Inst{31-25} = 0b1111001;
Chris Lattner2ac19022010-11-15 05:19:05 +00001628 let PostEncoderMethod = "NEONThumb2DataIPostEncoder";
Evan Chengf81bf152009-11-23 21:57:23 +00001629}
1630
Johnny Chen927b88f2010-03-23 20:40:44 +00001631class NDataXI<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001632 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chen927b88f2010-03-23 20:40:44 +00001633 : NeonXI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001634 cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001635 let Inst{31-25} = 0b1111001;
1636}
1637
1638// NEON "one register and a modified immediate" format.
1639class N1ModImm<bit op23, bits<3> op21_19, bits<4> op11_8, bit op7, bit op6,
1640 bit op5, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001641 dag oops, dag iops, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001642 string opc, string dt, string asm, string cstr,
1643 list<dag> pattern>
Johnny Chena2711742010-03-23 23:09:14 +00001644 : NDataI<oops, iops, N1RegModImmFrm, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001645 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001646 let Inst{21-19} = op21_19;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001647 let Inst{11-8} = op11_8;
1648 let Inst{7} = op7;
1649 let Inst{6} = op6;
1650 let Inst{5} = op5;
1651 let Inst{4} = op4;
Owen Andersona88ea032010-10-26 17:40:54 +00001652
1653 // Instruction operands.
1654 bits<5> Vd;
1655 bits<13> SIMM;
1656
1657 let Inst{15-12} = Vd{3-0};
1658 let Inst{22} = Vd{4};
1659 let Inst{24} = SIMM{7};
1660 let Inst{18-16} = SIMM{6-4};
1661 let Inst{3-0} = SIMM{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001662}
1663
1664// NEON 2 vector register format.
1665class N2V<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
1666 bits<5> op11_7, bit op6, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001667 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001668 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001669 : NDataI<oops, iops, N2RegFrm, itin, opc, dt, asm, cstr, pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001670 let Inst{24-23} = op24_23;
1671 let Inst{21-20} = op21_20;
1672 let Inst{19-18} = op19_18;
1673 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001674 let Inst{11-7} = op11_7;
1675 let Inst{6} = op6;
1676 let Inst{4} = op4;
Owen Anderson162875a2010-10-25 18:43:52 +00001677
1678 // Instruction operands.
1679 bits<5> Vd;
1680 bits<5> Vm;
1681
1682 let Inst{15-12} = Vd{3-0};
1683 let Inst{22} = Vd{4};
1684 let Inst{3-0} = Vm{3-0};
1685 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001686}
1687
1688// Same as N2V except it doesn't have a datatype suffix.
1689class N2VX<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
Bob Wilson01135592010-03-23 17:23:59 +00001690 bits<5> op11_7, bit op6, bit op4,
1691 dag oops, dag iops, InstrItinClass itin,
1692 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001693 : NDataXI<oops, iops, N2RegFrm, itin, opc, asm, cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001694 let Inst{24-23} = op24_23;
1695 let Inst{21-20} = op21_20;
1696 let Inst{19-18} = op19_18;
1697 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001698 let Inst{11-7} = op11_7;
1699 let Inst{6} = op6;
1700 let Inst{4} = op4;
Owen Anderson162875a2010-10-25 18:43:52 +00001701
1702 // Instruction operands.
1703 bits<5> Vd;
1704 bits<5> Vm;
1705
1706 let Inst{15-12} = Vd{3-0};
1707 let Inst{22} = Vd{4};
1708 let Inst{3-0} = Vm{3-0};
1709 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001710}
1711
1712// NEON 2 vector register with immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001713class N2VImm<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001714 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001715 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenfa80bec2010-03-25 20:39:04 +00001716 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001717 let Inst{24} = op24;
1718 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001719 let Inst{11-8} = op11_8;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001720 let Inst{7} = op7;
1721 let Inst{6} = op6;
1722 let Inst{4} = op4;
Owen Anderson3557d002010-10-26 20:56:57 +00001723
1724 // Instruction operands.
1725 bits<5> Vd;
1726 bits<5> Vm;
1727 bits<6> SIMM;
1728
1729 let Inst{15-12} = Vd{3-0};
1730 let Inst{22} = Vd{4};
1731 let Inst{3-0} = Vm{3-0};
1732 let Inst{5} = Vm{4};
1733 let Inst{21-16} = SIMM{5-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001734}
1735
Bob Wilson10bc69c2010-03-27 03:56:52 +00001736// NEON 3 vector register format.
1737class N3V<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, bit op4,
1738 dag oops, dag iops, Format f, InstrItinClass itin,
1739 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc6e704d2010-03-26 21:26:28 +00001740 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001741 let Inst{24} = op24;
1742 let Inst{23} = op23;
Evan Chengf81bf152009-11-23 21:57:23 +00001743 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001744 let Inst{11-8} = op11_8;
1745 let Inst{6} = op6;
1746 let Inst{4} = op4;
Owen Andersond451f882010-10-21 20:21:49 +00001747
1748 // Instruction operands.
1749 bits<5> Vd;
1750 bits<5> Vn;
1751 bits<5> Vm;
1752
1753 let Inst{15-12} = Vd{3-0};
1754 let Inst{22} = Vd{4};
1755 let Inst{19-16} = Vn{3-0};
1756 let Inst{7} = Vn{4};
1757 let Inst{3-0} = Vm{3-0};
1758 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001759}
1760
Johnny Chen841e8282010-03-23 21:35:03 +00001761// Same as N3V except it doesn't have a data type suffix.
Bob Wilson01135592010-03-23 17:23:59 +00001762class N3VX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6,
1763 bit op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001764 dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001765 string opc, string asm, string cstr, list<dag> pattern>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001766 : NDataXI<oops, iops, f, itin, opc, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001767 let Inst{24} = op24;
1768 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001769 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001770 let Inst{11-8} = op11_8;
1771 let Inst{6} = op6;
1772 let Inst{4} = op4;
Owen Anderson8c71eff2010-10-25 18:28:30 +00001773
1774 // Instruction operands.
1775 bits<5> Vd;
1776 bits<5> Vn;
1777 bits<5> Vm;
1778
1779 let Inst{15-12} = Vd{3-0};
1780 let Inst{22} = Vd{4};
1781 let Inst{19-16} = Vn{3-0};
1782 let Inst{7} = Vn{4};
1783 let Inst{3-0} = Vm{3-0};
1784 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001785}
1786
1787// NEON VMOVs between scalar and core registers.
1788class NVLaneOp<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001789 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001790 string opc, string dt, string asm, list<dag> pattern>
Evan Cheng0e9996c2010-10-26 02:03:05 +00001791 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, f, NeonDomain,
Bob Wilson01135592010-03-23 17:23:59 +00001792 "", itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001793 let Inst{27-20} = opcod1;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001794 let Inst{11-8} = opcod2;
1795 let Inst{6-5} = opcod3;
1796 let Inst{4} = 1;
Evan Chengf81bf152009-11-23 21:57:23 +00001797
1798 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001799 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001800 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001801 let Pattern = pattern;
Bob Wilson5bafff32009-06-22 23:27:02 +00001802 list<Predicate> Predicates = [HasNEON];
Owen Andersonf587a9352010-10-27 19:25:54 +00001803
Chris Lattner2ac19022010-11-15 05:19:05 +00001804 let PostEncoderMethod = "NEONThumb2DupPostEncoder";
Owen Anderson8f143912010-11-11 23:12:55 +00001805
Owen Andersond2fbdb72010-10-27 21:28:09 +00001806 bits<5> V;
1807 bits<4> R;
Owen Andersonf587a9352010-10-27 19:25:54 +00001808 bits<4> p;
Owen Andersond2fbdb72010-10-27 21:28:09 +00001809 bits<4> lane;
Owen Andersonf587a9352010-10-27 19:25:54 +00001810
1811 let Inst{31-28} = p{3-0};
Owen Andersond2fbdb72010-10-27 21:28:09 +00001812 let Inst{7} = V{4};
1813 let Inst{19-16} = V{3-0};
1814 let Inst{15-12} = R{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001815}
1816class NVGetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001817 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001818 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001819 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NGetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001820 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001821class NVSetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001822 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001823 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001824 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NSetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001825 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001826class NVDup<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001827 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001828 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001829 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NDupFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001830 opc, dt, asm, pattern>;
David Goodwin42a83f22009-08-04 17:53:06 +00001831
Johnny Chene4614f72010-03-25 17:01:27 +00001832// Vector Duplicate Lane (from scalar to all elements)
1833class NVDupLane<bits<4> op19_16, bit op6, dag oops, dag iops,
1834 InstrItinClass itin, string opc, string dt, string asm,
1835 list<dag> pattern>
Johnny Chen2d2898e2010-03-25 21:49:12 +00001836 : NDataI<oops, iops, NVDupLnFrm, itin, opc, dt, asm, "", pattern> {
Johnny Chene4614f72010-03-25 17:01:27 +00001837 let Inst{24-23} = 0b11;
1838 let Inst{21-20} = 0b11;
1839 let Inst{19-16} = op19_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001840 let Inst{11-7} = 0b11000;
1841 let Inst{6} = op6;
1842 let Inst{4} = 0;
Owen Andersonf587a9352010-10-27 19:25:54 +00001843
1844 bits<5> Vd;
1845 bits<5> Vm;
1846 bits<4> lane;
1847
1848 let Inst{22} = Vd{4};
1849 let Inst{15-12} = Vd{3-0};
1850 let Inst{5} = Vm{4};
1851 let Inst{3-0} = Vm{3-0};
Johnny Chene4614f72010-03-25 17:01:27 +00001852}
1853
David Goodwin42a83f22009-08-04 17:53:06 +00001854// NEONFPPat - Same as Pat<>, but requires that the compiler be using NEON
1855// for single-precision FP.
1856class NEONFPPat<dag pattern, dag result> : Pat<pattern, result> {
1857 list<Predicate> Predicates = [HasNEON,UseNEONForFP];
1858}