blob: a5eb0a5712bb457f23035f0d82916740d4759427 [file] [log] [blame]
Evan Cheng37f25d92008-08-28 23:39:26 +00001//===- ARMInstrFormats.td - ARM Instruction Formats --*- tablegen -*---------=//
Bob Wilson01135592010-03-23 17:23:59 +00002//
Evan Cheng37f25d92008-08-28 23:39:26 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bob Wilson01135592010-03-23 17:23:59 +00007//
Evan Cheng37f25d92008-08-28 23:39:26 +00008//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11//
12// ARM Instruction Format Definitions.
13//
14
15// Format specifies the encoding used by the instruction. This is part of the
16// ad-hoc solution used to emit machine instruction encodings by our machine
17// code emitter.
Bob Wilson89ef7b72010-03-17 21:13:43 +000018class Format<bits<6> val> {
19 bits<6> Value = val;
Evan Cheng37f25d92008-08-28 23:39:26 +000020}
21
Evan Chengffa6d962008-11-13 23:36:57 +000022def Pseudo : Format<0>;
23def MulFrm : Format<1>;
24def BrFrm : Format<2>;
25def BrMiscFrm : Format<3>;
Evan Cheng37f25d92008-08-28 23:39:26 +000026
Evan Chengffa6d962008-11-13 23:36:57 +000027def DPFrm : Format<4>;
28def DPSoRegFrm : Format<5>;
Evan Cheng37f25d92008-08-28 23:39:26 +000029
Evan Chengffa6d962008-11-13 23:36:57 +000030def LdFrm : Format<6>;
31def StFrm : Format<7>;
32def LdMiscFrm : Format<8>;
33def StMiscFrm : Format<9>;
34def LdStMulFrm : Format<10>;
Evan Cheng37f25d92008-08-28 23:39:26 +000035
Johnny Chen81f04d52010-03-19 17:39:00 +000036def LdStExFrm : Format<11>;
Jim Grosbach5278eb82009-12-11 01:42:04 +000037
Johnny Chen81f04d52010-03-19 17:39:00 +000038def ArithMiscFrm : Format<12>;
Bob Wilson9a1c1892010-08-11 00:01:18 +000039def SatFrm : Format<13>;
40def ExtFrm : Format<14>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000041
Bob Wilson9a1c1892010-08-11 00:01:18 +000042def VFPUnaryFrm : Format<15>;
43def VFPBinaryFrm : Format<16>;
44def VFPConv1Frm : Format<17>;
45def VFPConv2Frm : Format<18>;
46def VFPConv3Frm : Format<19>;
47def VFPConv4Frm : Format<20>;
48def VFPConv5Frm : Format<21>;
49def VFPLdStFrm : Format<22>;
50def VFPLdStMulFrm : Format<23>;
51def VFPMiscFrm : Format<24>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000052
Bob Wilson9a1c1892010-08-11 00:01:18 +000053def ThumbFrm : Format<25>;
54def MiscFrm : Format<26>;
Evan Cheng37f25d92008-08-28 23:39:26 +000055
Bob Wilson9a1c1892010-08-11 00:01:18 +000056def NGetLnFrm : Format<27>;
57def NSetLnFrm : Format<28>;
58def NDupFrm : Format<29>;
59def NLdStFrm : Format<30>;
60def N1RegModImmFrm: Format<31>;
61def N2RegFrm : Format<32>;
62def NVCVTFrm : Format<33>;
63def NVDupLnFrm : Format<34>;
64def N2RegVShLFrm : Format<35>;
65def N2RegVShRFrm : Format<36>;
66def N3RegFrm : Format<37>;
67def N3RegVShFrm : Format<38>;
68def NVExtFrm : Format<39>;
69def NVMulSLFrm : Format<40>;
70def NVTBLFrm : Format<41>;
Johnny Chencaa608e2010-03-20 00:17:00 +000071
Evan Cheng34a0fa32009-07-08 01:46:35 +000072// Misc flags.
73
Evan Chengedda31c2008-11-05 18:35:52 +000074// the instruction has a Rn register operand.
Evan Cheng34a0fa32009-07-08 01:46:35 +000075// UnaryDP - Indicates this is a unary data processing instruction, i.e.
76// it doesn't have a Rn operand.
77class UnaryDP { bit isUnaryDataProc = 1; }
78
79// Xform16Bit - Indicates this Thumb2 instruction may be transformed into
80// a 16-bit Thumb instruction if certain conditions are met.
81class Xform16Bit { bit canXformTo16Bit = 1; }
Evan Cheng37f25d92008-08-28 23:39:26 +000082
Evan Cheng37f25d92008-08-28 23:39:26 +000083//===----------------------------------------------------------------------===//
Bob Wilson50622ce2010-03-18 23:57:57 +000084// ARM Instruction flags. These need to match ARMBaseInstrInfo.h.
Evan Cheng055b0312009-06-29 07:51:04 +000085//
86
87// Addressing mode.
Jim Grosbachd86609f2010-10-05 18:14:55 +000088class AddrMode<bits<5> val> {
89 bits<5> Value = val;
Evan Cheng055b0312009-06-29 07:51:04 +000090}
Bill Wendlingda2ae632010-08-31 07:50:46 +000091def AddrModeNone : AddrMode<0>;
92def AddrMode1 : AddrMode<1>;
93def AddrMode2 : AddrMode<2>;
94def AddrMode3 : AddrMode<3>;
95def AddrMode4 : AddrMode<4>;
96def AddrMode5 : AddrMode<5>;
97def AddrMode6 : AddrMode<6>;
98def AddrModeT1_1 : AddrMode<7>;
99def AddrModeT1_2 : AddrMode<8>;
100def AddrModeT1_4 : AddrMode<9>;
101def AddrModeT1_s : AddrMode<10>;
102def AddrModeT2_i12 : AddrMode<11>;
103def AddrModeT2_i8 : AddrMode<12>;
104def AddrModeT2_so : AddrMode<13>;
105def AddrModeT2_pc : AddrMode<14>;
Bob Wilson8b024a52009-07-01 23:16:05 +0000106def AddrModeT2_i8s4 : AddrMode<15>;
Jim Grosbach3e556122010-10-26 22:37:02 +0000107def AddrMode_i12 : AddrMode<16>;
Evan Cheng055b0312009-06-29 07:51:04 +0000108
109// Instruction size.
110class SizeFlagVal<bits<3> val> {
111 bits<3> Value = val;
112}
113def SizeInvalid : SizeFlagVal<0>; // Unset.
114def SizeSpecial : SizeFlagVal<1>; // Pseudo or special.
115def Size8Bytes : SizeFlagVal<2>;
116def Size4Bytes : SizeFlagVal<3>;
117def Size2Bytes : SizeFlagVal<4>;
118
119// Load / store index mode.
120class IndexMode<bits<2> val> {
121 bits<2> Value = val;
122}
123def IndexModeNone : IndexMode<0>;
124def IndexModePre : IndexMode<1>;
125def IndexModePost : IndexMode<2>;
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000126def IndexModeUpd : IndexMode<3>;
Evan Cheng055b0312009-06-29 07:51:04 +0000127
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000128// Instruction execution domain.
129class Domain<bits<2> val> {
130 bits<2> Value = val;
131}
132def GenericDomain : Domain<0>;
133def VFPDomain : Domain<1>; // Instructions in VFP domain only
134def NeonDomain : Domain<2>; // Instructions in Neon domain only
135def VFPNeonDomain : Domain<3>; // Instructions in both VFP & Neon domains
136
Evan Cheng055b0312009-06-29 07:51:04 +0000137//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000138
Evan Cheng446c4282009-07-11 06:43:01 +0000139// ARM special operands.
140//
141
Daniel Dunbar8462b302010-08-11 06:36:53 +0000142def CondCodeOperand : AsmOperandClass {
143 let Name = "CondCode";
144 let SuperClasses = [];
145}
146
Evan Cheng446c4282009-07-11 06:43:01 +0000147// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
148// register whose default is 0 (no register).
149def pred : PredicateOperand<OtherVT, (ops i32imm, CCR),
150 (ops (i32 14), (i32 zero_reg))> {
151 let PrintMethod = "printPredicateOperand";
Daniel Dunbar8462b302010-08-11 06:36:53 +0000152 let ParserMatchClass = CondCodeOperand;
Evan Cheng446c4282009-07-11 06:43:01 +0000153}
154
155// Conditional code result for instructions whose 's' bit is set, e.g. subs.
156def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000157 let EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000158 let PrintMethod = "printSBitModifierOperand";
159}
160
161// Same as cc_out except it defaults to setting CPSR.
162def s_cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 CPSR))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000163 let EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000164 let PrintMethod = "printSBitModifierOperand";
165}
166
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000167// ARM special operands for disassembly only.
168//
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000169def setend_op : Operand<i32> {
170 let PrintMethod = "printSetendOperand";
171}
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000172
173def cps_opt : Operand<i32> {
174 let PrintMethod = "printCPSOptionOperand";
175}
176
177def msr_mask : Operand<i32> {
178 let PrintMethod = "printMSRMaskOperand";
179}
180
181// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
182// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
183def neg_zero : Operand<i32> {
184 let PrintMethod = "printNegZeroOperand";
185}
186
Evan Cheng446c4282009-07-11 06:43:01 +0000187//===----------------------------------------------------------------------===//
188
Evan Cheng37f25d92008-08-28 23:39:26 +0000189// ARM Instruction templates.
190//
191
Johnny Chend68e1192009-12-15 17:24:14 +0000192class InstTemplate<AddrMode am, SizeFlagVal sz, IndexMode im,
193 Format f, Domain d, string cstr, InstrItinClass itin>
Evan Cheng37f25d92008-08-28 23:39:26 +0000194 : Instruction {
195 let Namespace = "ARM";
196
Evan Cheng37f25d92008-08-28 23:39:26 +0000197 AddrMode AM = am;
Evan Cheng37f25d92008-08-28 23:39:26 +0000198 SizeFlagVal SZ = sz;
Evan Cheng37f25d92008-08-28 23:39:26 +0000199 IndexMode IM = im;
200 bits<2> IndexModeBits = IM.Value;
Evan Cheng37f25d92008-08-28 23:39:26 +0000201 Format F = f;
Bob Wilson89ef7b72010-03-17 21:13:43 +0000202 bits<6> Form = F.Value;
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000203 Domain D = d;
Evan Chengedda31c2008-11-05 18:35:52 +0000204 bit isUnaryDataProc = 0;
Evan Cheng34a0fa32009-07-08 01:46:35 +0000205 bit canXformTo16Bit = 0;
Chris Lattner150d20e2010-10-31 19:22:57 +0000206
207 // If this is a pseudo instruction, mark it isCodeGenOnly.
208 let isCodeGenOnly = !eq(!cast<string>(f), "Pseudo");
Bob Wilson01135592010-03-23 17:23:59 +0000209
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000210 // The layout of TSFlags should be kept in sync with ARMBaseInstrInfo.h.
Jim Grosbachd86609f2010-10-05 18:14:55 +0000211 let TSFlags{4-0} = AM.Value;
212 let TSFlags{7-5} = SZ.Value;
213 let TSFlags{9-8} = IndexModeBits;
214 let TSFlags{15-10} = Form;
215 let TSFlags{16} = isUnaryDataProc;
216 let TSFlags{17} = canXformTo16Bit;
217 let TSFlags{19-18} = D.Value;
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000218
Evan Cheng37f25d92008-08-28 23:39:26 +0000219 let Constraints = cstr;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000220 let Itinerary = itin;
Evan Cheng37f25d92008-08-28 23:39:26 +0000221}
222
Johnny Chend68e1192009-12-15 17:24:14 +0000223class Encoding {
224 field bits<32> Inst;
225}
226
227class InstARM<AddrMode am, SizeFlagVal sz, IndexMode im,
228 Format f, Domain d, string cstr, InstrItinClass itin>
229 : InstTemplate<am, sz, im, f, d, cstr, itin>, Encoding;
230
231// This Encoding-less class is used by Thumb1 to specify the encoding bits later
232// on by adding flavors to specific instructions.
233class InstThumb<AddrMode am, SizeFlagVal sz, IndexMode im,
234 Format f, Domain d, string cstr, InstrItinClass itin>
235 : InstTemplate<am, sz, im, f, d, cstr, itin>;
236
Jim Grosbach99594eb2010-11-18 01:38:26 +0000237class PseudoInst<dag oops, dag iops, InstrItinClass itin, list<dag> pattern>
Jim Grosbachc6961f12010-11-18 01:20:48 +0000238 // FIXME: This really should derive from InstTemplate instead, as pseudos
239 // don't need encoding information. TableGen doesn't like that
240 // currently. Need to figure out why and fix it.
Bob Wilson01135592010-03-23 17:23:59 +0000241 : InstARM<AddrModeNone, SizeSpecial, IndexModeNone, Pseudo, GenericDomain,
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000242 "", itin> {
Evan Cheng37f25d92008-08-28 23:39:26 +0000243 let OutOperandList = oops;
244 let InOperandList = iops;
Evan Cheng37f25d92008-08-28 23:39:26 +0000245 let Pattern = pattern;
246}
247
Jim Grosbach53694262010-11-18 01:15:56 +0000248// PseudoInst that's ARM-mode only.
249class ARMPseudoInst<dag oops, dag iops, InstrItinClass itin,
Jim Grosbach99594eb2010-11-18 01:38:26 +0000250 list<dag> pattern>
251 : PseudoInst<oops, iops, itin, pattern> {
Jim Grosbach056ab102010-11-18 18:01:40 +0000252 // Default these to 4byte size, as they're almost always expanded to a
253 // single instruction. Any exceptions can override the SZ field value.
254 let SZ = Size4Bytes;
Jim Grosbach53694262010-11-18 01:15:56 +0000255 list<Predicate> Predicates = [IsARM];
256}
257
258
Evan Cheng37f25d92008-08-28 23:39:26 +0000259// Almost all ARM instructions are predicable.
Evan Chengd87293c2008-11-06 08:47:38 +0000260class I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000261 IndexMode im, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000262 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000263 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000264 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000265 bits<4> p;
266 let Inst{31-28} = p;
Evan Cheng37f25d92008-08-28 23:39:26 +0000267 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000268 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000269 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000270 let Pattern = pattern;
271 list<Predicate> Predicates = [IsARM];
272}
Bill Wendlingda2ae632010-08-31 07:50:46 +0000273
Jim Grosbachf6b28622009-12-14 18:31:20 +0000274// A few are not predicable
275class InoP<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000276 IndexMode im, Format f, InstrItinClass itin,
277 string opc, string asm, string cstr,
278 list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000279 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
280 let OutOperandList = oops;
281 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000282 let AsmString = !strconcat(opc, asm);
Jim Grosbachf6b28622009-12-14 18:31:20 +0000283 let Pattern = pattern;
284 let isPredicable = 0;
285 list<Predicate> Predicates = [IsARM];
286}
Evan Cheng37f25d92008-08-28 23:39:26 +0000287
Bill Wendling4822bce2010-08-30 01:47:35 +0000288// Same as I except it can optionally modify CPSR. Note it's modeled as an input
289// operand since by default it's a zero register. It will become an implicit def
290// once it's "flipped".
Evan Chengd87293c2008-11-06 08:47:38 +0000291class sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000292 IndexMode im, Format f, InstrItinClass itin,
293 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000294 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000295 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000296 bits<4> p; // Predicate operand
Jim Grosbach08bd5492010-10-12 23:00:24 +0000297 bits<1> s; // condition-code set flag ('1' if the insn should set the flags)
Jim Grosbach62547262010-10-11 18:51:51 +0000298 let Inst{31-28} = p;
Jim Grosbach08bd5492010-10-12 23:00:24 +0000299 let Inst{20} = s;
Jim Grosbach62547262010-10-11 18:51:51 +0000300
Evan Cheng37f25d92008-08-28 23:39:26 +0000301 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000302 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Bob Wilsoncfbece52010-10-15 03:23:44 +0000303 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000304 let Pattern = pattern;
305 list<Predicate> Predicates = [IsARM];
306}
307
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000308// Special cases
Evan Chengd87293c2008-11-06 08:47:38 +0000309class XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000310 IndexMode im, Format f, InstrItinClass itin,
311 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000312 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000313 let OutOperandList = oops;
314 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000315 let AsmString = asm;
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000316 let Pattern = pattern;
317 list<Predicate> Predicates = [IsARM];
318}
319
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000320class AI<dag oops, dag iops, Format f, InstrItinClass itin,
321 string opc, string asm, list<dag> pattern>
322 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
323 opc, asm, "", pattern>;
324class AsI<dag oops, dag iops, Format f, InstrItinClass itin,
325 string opc, string asm, list<dag> pattern>
326 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
327 opc, asm, "", pattern>;
328class AXI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000329 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000330 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng97f48c32008-11-06 22:15:19 +0000331 asm, "", pattern>;
Jim Grosbachf6b28622009-12-14 18:31:20 +0000332class AInoP<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +0000333 string opc, string asm, list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000334 : InoP<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Bob Wilson01135592010-03-23 17:23:59 +0000335 opc, asm, "", pattern>;
Evan Cheng3aac7882008-09-01 08:25:56 +0000336
337// Ctrl flow instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000338class ABI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
339 string opc, string asm, list<dag> pattern>
340 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
341 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000342 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000343}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000344class ABXI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
345 string asm, list<dag> pattern>
346 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
347 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000348 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000349}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000350class ABXIx2<dag oops, dag iops, InstrItinClass itin,
351 string asm, list<dag> pattern>
Xerxes Ranby99ccffe2010-07-22 17:28:34 +0000352 : XI<oops, iops, AddrModeNone, Size8Bytes, IndexModeNone, Pseudo, itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000353 asm, "", pattern>;
Evan Cheng3aac7882008-09-01 08:25:56 +0000354
355// BR_JT instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000356class JTI<dag oops, dag iops, InstrItinClass itin,
357 string asm, list<dag> pattern>
358 : XI<oops, iops, AddrModeNone, SizeSpecial, IndexModeNone, BrMiscFrm, itin,
Evan Cheng4df60f52008-11-07 09:06:08 +0000359 asm, "", pattern>;
Evan Cheng0d14fc82008-09-01 01:51:14 +0000360
Jim Grosbach5278eb82009-12-11 01:42:04 +0000361// Atomic load/store instructions
Jim Grosbach5278eb82009-12-11 01:42:04 +0000362class AIldrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
363 string opc, string asm, list<dag> pattern>
364 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
365 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000366 bits<4> Rt;
367 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000368 let Inst{27-23} = 0b00011;
369 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000370 let Inst{20} = 1;
Jim Grosbach86875a22010-10-29 19:58:57 +0000371 let Inst{19-16} = Rn;
372 let Inst{15-12} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000373 let Inst{11-0} = 0b111110011111;
374}
375class AIstrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
376 string opc, string asm, list<dag> pattern>
377 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
378 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000379 bits<4> Rd;
380 bits<4> Rt;
381 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000382 let Inst{27-23} = 0b00011;
383 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000384 let Inst{20} = 0;
Jim Grosbach86875a22010-10-29 19:58:57 +0000385 let Inst{19-16} = Rn;
386 let Inst{15-12} = Rd;
Johnny Chen0291d7e2009-12-11 19:37:26 +0000387 let Inst{11-4} = 0b11111001;
Jim Grosbach86875a22010-10-29 19:58:57 +0000388 let Inst{3-0} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000389}
Jim Grosbachf32ecc62010-10-29 20:21:36 +0000390class AIswp<bit b, dag oops, dag iops, string opc, list<dag> pattern>
391 : AI<oops, iops, MiscFrm, NoItinerary, opc, "\t$Rt, $Rt2, [$Rn]", pattern> {
392 bits<4> Rt;
393 bits<4> Rt2;
394 bits<4> Rn;
395 let Inst{27-23} = 0b00010;
396 let Inst{22} = b;
397 let Inst{21-20} = 0b00;
398 let Inst{19-16} = Rn;
399 let Inst{15-12} = Rt;
400 let Inst{11-4} = 0b00001001;
401 let Inst{3-0} = Rt2;
402}
Jim Grosbach5278eb82009-12-11 01:42:04 +0000403
Evan Cheng0d14fc82008-09-01 01:51:14 +0000404// addrmode1 instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000405class AI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
406 string opc, string asm, list<dag> pattern>
407 : I<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
408 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000409 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000410 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000411}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000412class AsI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
413 string opc, string asm, list<dag> pattern>
414 : sI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
415 opc, asm, "", pattern> {
416 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000417 let Inst{27-26} = 0b00;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000418}
419class AXI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000420 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000421 : XI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng612b79e2008-08-29 07:40:52 +0000422 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000423 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000424 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000425}
Bob Wilson01135592010-03-23 17:23:59 +0000426class AI1x2<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000427 string opc, string asm, list<dag> pattern>
428 : I<oops, iops, AddrMode1, Size8Bytes, IndexModeNone, f, itin,
429 opc, asm, "", pattern>;
Evan Cheng17222df2008-08-31 19:02:21 +0000430
Evan Cheng0d14fc82008-09-01 01:51:14 +0000431
Evan Cheng93912732008-09-01 01:27:33 +0000432// loads
Jim Grosbach3e556122010-10-26 22:37:02 +0000433
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000434// LDR/LDRB/STR/STRB
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000435class AIldst1<bits<3> op, bit isLd, bit isByte, dag oops, dag iops, AddrMode am,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000436 Format f, InstrItinClass itin, string opc, string asm,
437 list<dag> pattern>
Jim Grosbach3e556122010-10-26 22:37:02 +0000438 : I<oops, iops, am, Size4Bytes, IndexModeNone, f, itin, opc, asm,
439 "", pattern> {
440 let Inst{27-25} = op;
441 let Inst{24} = 1; // 24 == P
442 // 23 == U
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000443 let Inst{22} = isByte;
Jim Grosbach3e556122010-10-26 22:37:02 +0000444 let Inst{21} = 0; // 21 == W
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000445 let Inst{20} = isLd;
Jim Grosbach3e556122010-10-26 22:37:02 +0000446}
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000447// Indexed load/stores
448class AI2ldstidx<bit isLd, bit isByte, bit isPre, dag oops, dag iops,
449 IndexMode im, Format f, InstrItinClass itin, string opc,
450 string asm, string cstr, list<dag> pattern>
451 : I<oops, iops, AddrMode2, Size4Bytes, im, f, itin,
452 opc, asm, cstr, pattern> {
Jim Grosbach99f53d12010-11-15 20:47:07 +0000453 bits<4> Rt;
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000454 let Inst{27-26} = 0b01;
455 let Inst{24} = isPre; // P bit
456 let Inst{22} = isByte; // B bit
457 let Inst{21} = isPre; // W bit
458 let Inst{20} = isLd; // L bit
Jim Grosbach99f53d12010-11-15 20:47:07 +0000459 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000460}
461
Bob Wilson01135592010-03-23 17:23:59 +0000462class AXI2ldw<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000463 string asm, list<dag> pattern>
464 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000465 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000466 let Inst{20} = 1; // L bit
467 let Inst{21} = 0; // W bit
468 let Inst{22} = 0; // B bit
469 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000470 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000471}
Bob Wilson01135592010-03-23 17:23:59 +0000472class AXI2ldb<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000473 string asm, list<dag> pattern>
474 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000475 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000476 let Inst{20} = 1; // L bit
477 let Inst{21} = 0; // W bit
478 let Inst{22} = 1; // B bit
479 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000480 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000481}
Evan Cheng17222df2008-08-31 19:02:21 +0000482
Evan Cheng93912732008-09-01 01:27:33 +0000483// stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000484class AXI2stw<dag oops, dag iops, Format f, InstrItinClass itin,
485 string asm, list<dag> pattern>
486 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000487 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000488 let Inst{20} = 0; // L bit
489 let Inst{21} = 0; // W bit
490 let Inst{22} = 0; // B bit
491 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000492 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000493}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000494class AXI2stb<dag oops, dag iops, Format f, InstrItinClass itin,
495 string asm, list<dag> pattern>
496 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000497 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000498 let Inst{20} = 0; // L bit
499 let Inst{21} = 0; // W bit
500 let Inst{22} = 1; // B bit
501 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000502 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000503}
Evan Cheng93912732008-09-01 01:27:33 +0000504
Evan Cheng0d14fc82008-09-01 01:51:14 +0000505// addrmode3 instructions
Bob Wilson01135592010-03-23 17:23:59 +0000506class AI3<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000507 string opc, string asm, list<dag> pattern>
508 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
509 opc, asm, "", pattern>;
510class AXI3<dag oops, dag iops, Format f, InstrItinClass itin,
511 string asm, list<dag> pattern>
512 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
513 asm, "", pattern>;
Evan Cheng0d14fc82008-09-01 01:51:14 +0000514
Jim Grosbach160f8f02010-11-18 00:46:58 +0000515
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +0000516class AI3ld<bits<4> op, bit op20, dag oops, dag iops, Format f,
517 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Jim Grosbach160f8f02010-11-18 00:46:58 +0000518 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
519 opc, asm, "", pattern> {
520 bits<14> addr;
521 bits<4> Rt;
522 let Inst{27-25} = 0b000;
523 let Inst{24} = 1; // P bit
524 let Inst{23} = addr{8}; // U bit
525 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
526 let Inst{21} = 0; // W bit
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +0000527 let Inst{20} = op20; // L bit
Jim Grosbach160f8f02010-11-18 00:46:58 +0000528 let Inst{19-16} = addr{12-9}; // Rn
529 let Inst{15-12} = Rt; // Rt
530 let Inst{11-8} = addr{7-4}; // imm7_4/zero
531 let Inst{7-4} = op;
532 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
533}
Evan Cheng840917b2008-09-01 07:00:14 +0000534
535// stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000536class AI3sth<dag oops, dag iops, Format f, InstrItinClass itin,
537 string opc, string asm, list<dag> pattern>
538 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
539 opc, asm, "", pattern> {
Jim Grosbach570a9222010-11-11 01:09:40 +0000540 bits<14> addr;
541 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000542 let Inst{27-25} = 0b000;
Jim Grosbach570a9222010-11-11 01:09:40 +0000543 let Inst{24} = 1; // P bit
544 let Inst{23} = addr{8}; // U bit
545 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
546 let Inst{21} = 0; // W bit
547 let Inst{20} = 0; // L bit
548 let Inst{19-16} = addr{12-9}; // Rn
549 let Inst{15-12} = Rt; // Rt
550 let Inst{11-8} = addr{7-4}; // imm7_4/zero
551 let Inst{7-4} = 0b1011;
552 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000553}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000554class AXI3sth<dag oops, dag iops, Format f, InstrItinClass itin,
555 string asm, list<dag> pattern>
556 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000557 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000558 let Inst{4} = 1;
559 let Inst{5} = 1; // H bit
560 let Inst{6} = 0; // S bit
561 let Inst{7} = 1;
562 let Inst{20} = 0; // L bit
563 let Inst{21} = 0; // W bit
564 let Inst{24} = 1; // P bit
565}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000566class AI3std<dag oops, dag iops, Format f, InstrItinClass itin,
567 string opc, string asm, list<dag> pattern>
568 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
569 opc, asm, "", pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000570 let Inst{4} = 1;
571 let Inst{5} = 1; // H bit
572 let Inst{6} = 1; // S bit
573 let Inst{7} = 1;
574 let Inst{20} = 0; // L bit
575 let Inst{21} = 0; // W bit
576 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000577 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000578}
579
580// Pre-indexed loads
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000581class AI3ldhpr<dag oops, dag iops, Format f, InstrItinClass itin,
582 string opc, string asm, string cstr, list<dag> pattern>
583 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
584 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000585 let Inst{4} = 1;
586 let Inst{5} = 1; // H bit
587 let Inst{6} = 0; // S bit
588 let Inst{7} = 1;
589 let Inst{20} = 1; // L bit
590 let Inst{21} = 1; // W bit
591 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000592 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000593}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000594class AI3ldshpr<dag oops, dag iops, Format f, InstrItinClass itin,
595 string opc, string asm, string cstr, list<dag> pattern>
596 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
597 opc, asm, cstr, pattern> {
Jim Grosbach928f3322010-11-11 01:55:59 +0000598 bits<14> addr;
599 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000600 let Inst{27-25} = 0b000;
Jim Grosbach928f3322010-11-11 01:55:59 +0000601 let Inst{24} = 1; // P bit
602 let Inst{23} = addr{8}; // U bit
603 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
604 let Inst{21} = 1; // W bit
605 let Inst{20} = 1; // L bit
606 let Inst{19-16} = addr{12-9}; // Rn
607 let Inst{15-12} = Rt; // Rt
608 let Inst{11-8} = addr{7-4}; // imm7_4/zero
609 let Inst{7-4} = 0b1111;
610 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000611}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000612class AI3ldsbpr<dag oops, dag iops, Format f, InstrItinClass itin,
613 string opc, string asm, string cstr, list<dag> pattern>
614 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
615 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000616 let Inst{4} = 1;
617 let Inst{5} = 0; // H bit
618 let Inst{6} = 1; // S bit
619 let Inst{7} = 1;
620 let Inst{20} = 1; // L bit
621 let Inst{21} = 1; // W bit
622 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000623 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000624}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000625class AI3lddpr<dag oops, dag iops, Format f, InstrItinClass itin,
626 string opc, string asm, string cstr, list<dag> pattern>
627 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
628 opc, asm, cstr, pattern> {
629 let Inst{4} = 1;
630 let Inst{5} = 0; // H bit
631 let Inst{6} = 1; // S bit
632 let Inst{7} = 1;
633 let Inst{20} = 0; // L bit
634 let Inst{21} = 1; // W bit
635 let Inst{24} = 1; // P bit
636 let Inst{27-25} = 0b000;
637}
638
Evan Cheng840917b2008-09-01 07:00:14 +0000639
640// Pre-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000641class AI3sthpr<dag oops, dag iops, Format f, InstrItinClass itin,
642 string opc, string asm, string cstr, list<dag> pattern>
643 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
644 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000645 let Inst{4} = 1;
646 let Inst{5} = 1; // H bit
647 let Inst{6} = 0; // S bit
648 let Inst{7} = 1;
649 let Inst{20} = 0; // L bit
650 let Inst{21} = 1; // W bit
651 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000652 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000653}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000654class AI3stdpr<dag oops, dag iops, Format f, InstrItinClass itin,
655 string opc, string asm, string cstr, list<dag> pattern>
656 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
657 opc, asm, cstr, pattern> {
658 let Inst{4} = 1;
659 let Inst{5} = 1; // H bit
660 let Inst{6} = 1; // S bit
661 let Inst{7} = 1;
662 let Inst{20} = 0; // L bit
663 let Inst{21} = 1; // W bit
664 let Inst{24} = 1; // P bit
665 let Inst{27-25} = 0b000;
666}
Evan Cheng840917b2008-09-01 07:00:14 +0000667
668// Post-indexed loads
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000669class AI3ldhpo<dag oops, dag iops, Format f, InstrItinClass itin,
670 string opc, string asm, string cstr, list<dag> pattern>
671 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
672 opc, asm, cstr,pattern> {
Jim Grosbachc884aff2010-11-18 21:43:37 +0000673 bits<10> offset;
674 bits<4> Rt;
675 bits<4> Rn;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000676 let Inst{27-25} = 0b000;
Jim Grosbachc884aff2010-11-18 21:43:37 +0000677 let Inst{24} = 0; // P bit
678 let Inst{23} = offset{8}; // U bit
679 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
680 let Inst{21} = 0; // W bit
681 let Inst{20} = 1; // L bit
682 let Inst{19-16} = Rn; // Rn
683 let Inst{15-12} = Rt; // Rt
684 let Inst{11-8} = offset{7-4}; // imm7_4/zero
685 let Inst{7-4} = 0b1011;
686 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000687}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000688class AI3ldshpo<dag oops, dag iops, Format f, InstrItinClass itin,
689 string opc, string asm, string cstr, list<dag> pattern>
690 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
691 opc, asm, cstr,pattern> {
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000692 bits<10> offset;
693 bits<4> Rt;
694 bits<4> Rn;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000695 let Inst{27-25} = 0b000;
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000696 let Inst{24} = 0; // P bit
697 let Inst{23} = offset{8}; // U bit
698 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
699 let Inst{21} = 0; // W bit
700 let Inst{20} = 1; // L bit
701 let Inst{19-16} = Rn; // Rn
702 let Inst{15-12} = Rt; // Rt
703 let Inst{11-8} = offset{7-4}; // imm7_4/zero
704 let Inst{7-4} = 0b1111;
705 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000706}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000707class AI3ldsbpo<dag oops, dag iops, Format f, InstrItinClass itin,
708 string opc, string asm, string cstr, list<dag> pattern>
709 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
710 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000711 let Inst{4} = 1;
712 let Inst{5} = 0; // H bit
713 let Inst{6} = 1; // S bit
714 let Inst{7} = 1;
715 let Inst{20} = 1; // L bit
Johnny Chenadb561d2010-02-18 03:27:42 +0000716 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000717 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000718 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000719}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000720class AI3lddpo<dag oops, dag iops, Format f, InstrItinClass itin,
721 string opc, string asm, string cstr, list<dag> pattern>
722 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
723 opc, asm, cstr, pattern> {
724 let Inst{4} = 1;
725 let Inst{5} = 0; // H bit
726 let Inst{6} = 1; // S bit
727 let Inst{7} = 1;
728 let Inst{20} = 0; // L bit
729 let Inst{21} = 0; // W bit
730 let Inst{24} = 0; // P bit
731 let Inst{27-25} = 0b000;
732}
Evan Cheng840917b2008-09-01 07:00:14 +0000733
734// Post-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000735class AI3sthpo<dag oops, dag iops, Format f, InstrItinClass itin,
736 string opc, string asm, string cstr, list<dag> pattern>
737 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
738 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000739 let Inst{4} = 1;
740 let Inst{5} = 1; // H bit
741 let Inst{6} = 0; // S bit
742 let Inst{7} = 1;
743 let Inst{20} = 0; // L bit
Johnny Chenad4df4c2010-03-01 19:22:00 +0000744 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000745 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000746 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000747}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000748class AI3stdpo<dag oops, dag iops, Format f, InstrItinClass itin,
749 string opc, string asm, string cstr, list<dag> pattern>
750 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
751 opc, asm, cstr, pattern> {
752 let Inst{4} = 1;
753 let Inst{5} = 1; // H bit
754 let Inst{6} = 1; // S bit
755 let Inst{7} = 1;
756 let Inst{20} = 0; // L bit
757 let Inst{21} = 0; // W bit
758 let Inst{24} = 0; // P bit
759 let Inst{27-25} = 0b000;
760}
Evan Cheng840917b2008-09-01 07:00:14 +0000761
Evan Cheng0d14fc82008-09-01 01:51:14 +0000762// addrmode4 instructions
Bill Wendling6c470b82010-11-13 09:09:38 +0000763class AXI4<dag oops, dag iops, IndexMode im, Format f, InstrItinClass itin,
764 string asm, string cstr, list<dag> pattern>
765 : XI<oops, iops, AddrMode4, Size4Bytes, im, f, itin, asm, cstr, pattern> {
766 bits<4> p;
767 bits<16> regs;
768 bits<4> Rn;
769 let Inst{31-28} = p;
770 let Inst{27-25} = 0b100;
771 let Inst{22} = 0; // S bit
772 let Inst{19-16} = Rn;
773 let Inst{15-0} = regs;
774}
Evan Cheng37f25d92008-08-28 23:39:26 +0000775
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000776// Unsigned multiply, multiply-accumulate instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000777class AMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
778 string opc, string asm, list<dag> pattern>
779 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
780 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000781 let Inst{7-4} = 0b1001;
Evan Chengfbc9d412008-11-06 01:21:28 +0000782 let Inst{20} = 0; // S bit
Evan Chengd87293c2008-11-06 08:47:38 +0000783 let Inst{27-21} = opcod;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000784}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000785class AsMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
786 string opc, string asm, list<dag> pattern>
787 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
788 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000789 let Inst{7-4} = 0b1001;
Evan Chengd87293c2008-11-06 08:47:38 +0000790 let Inst{27-21} = opcod;
Evan Chengfbc9d412008-11-06 01:21:28 +0000791}
792
793// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000794class AMul2I<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
795 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000796 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
797 opc, asm, "", pattern> {
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000798 bits<4> Rd;
799 bits<4> Rn;
800 bits<4> Rm;
801 let Inst{7-4} = opc7_4;
Evan Chengfbc9d412008-11-06 01:21:28 +0000802 let Inst{20} = 1;
Evan Chengd87293c2008-11-06 08:47:38 +0000803 let Inst{27-21} = opcod;
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000804 let Inst{19-16} = Rd;
805 let Inst{11-8} = Rm;
806 let Inst{3-0} = Rn;
807}
808// MSW multiple w/ Ra operand
809class AMul2Ia<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
810 InstrItinClass itin, string opc, string asm, list<dag> pattern>
811 : AMul2I<opcod, opc7_4, oops, iops, itin, opc, asm, pattern> {
812 bits<4> Ra;
813 let Inst{15-12} = Ra;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000814}
Evan Cheng37f25d92008-08-28 23:39:26 +0000815
Evan Chengeb4f52e2008-11-06 03:35:07 +0000816// SMUL<x><y> / SMULW<y> / SMLA<x><y> / SMLAW<x><y>
Jim Grosbach3870b752010-10-22 18:35:16 +0000817class AMulxyIbase<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
Jim Grosbach929a7052010-10-22 17:42:06 +0000818 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000819 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
820 opc, asm, "", pattern> {
Jim Grosbach3870b752010-10-22 18:35:16 +0000821 bits<4> Rn;
822 bits<4> Rm;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000823 let Inst{4} = 0;
824 let Inst{7} = 1;
825 let Inst{20} = 0;
Evan Chengd87293c2008-11-06 08:47:38 +0000826 let Inst{27-21} = opcod;
Jim Grosbach929a7052010-10-22 17:42:06 +0000827 let Inst{6-5} = bit6_5;
Jim Grosbach3870b752010-10-22 18:35:16 +0000828 let Inst{11-8} = Rm;
829 let Inst{3-0} = Rn;
830}
831class AMulxyI<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
832 InstrItinClass itin, string opc, string asm, list<dag> pattern>
833 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
834 bits<4> Rd;
835 let Inst{19-16} = Rd;
836}
837
838// AMulxyI with Ra operand
839class AMulxyIa<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
840 InstrItinClass itin, string opc, string asm, list<dag> pattern>
841 : AMulxyI<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
842 bits<4> Ra;
843 let Inst{15-12} = Ra;
844}
845// SMLAL*
846class AMulxyI64<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
847 InstrItinClass itin, string opc, string asm, list<dag> pattern>
848 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
849 bits<4> RdLo;
850 bits<4> RdHi;
851 let Inst{19-16} = RdHi;
852 let Inst{15-12} = RdLo;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000853}
854
Evan Cheng97f48c32008-11-06 22:15:19 +0000855// Extend instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000856class AExtI<bits<8> opcod, dag oops, dag iops, InstrItinClass itin,
857 string opc, string asm, list<dag> pattern>
858 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ExtFrm, itin,
859 opc, asm, "", pattern> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000860 // All AExtI instructions have Rd and Rm register operands.
861 bits<4> Rd;
862 bits<4> Rm;
863 let Inst{15-12} = Rd;
864 let Inst{3-0} = Rm;
Evan Cheng97f48c32008-11-06 22:15:19 +0000865 let Inst{7-4} = 0b0111;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000866 let Inst{9-8} = 0b00;
Evan Cheng97f48c32008-11-06 22:15:19 +0000867 let Inst{27-20} = opcod;
868}
869
Evan Cheng8b59db32008-11-07 01:41:35 +0000870// Misc Arithmetic instructions.
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000871class AMiscA1I<bits<8> opcod, bits<4> opc7_4, dag oops, dag iops,
872 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000873 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
874 opc, asm, "", pattern> {
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000875 bits<4> Rd;
876 bits<4> Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +0000877 let Inst{27-20} = opcod;
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000878 let Inst{19-16} = 0b1111;
879 let Inst{15-12} = Rd;
880 let Inst{11-8} = 0b1111;
881 let Inst{7-4} = opc7_4;
882 let Inst{3-0} = Rm;
883}
884
885// PKH instructions
886class APKHI<bits<8> opcod, bit tb, dag oops, dag iops, InstrItinClass itin,
887 string opc, string asm, list<dag> pattern>
888 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
889 opc, asm, "", pattern> {
890 bits<4> Rd;
891 bits<4> Rn;
892 bits<4> Rm;
893 bits<8> sh;
894 let Inst{27-20} = opcod;
895 let Inst{19-16} = Rn;
896 let Inst{15-12} = Rd;
897 let Inst{11-7} = sh{7-3};
898 let Inst{6} = tb;
899 let Inst{5-4} = 0b01;
900 let Inst{3-0} = Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +0000901}
902
Evan Cheng37f25d92008-08-28 23:39:26 +0000903//===----------------------------------------------------------------------===//
904
905// ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode.
906class ARMPat<dag pattern, dag result> : Pat<pattern, result> {
907 list<Predicate> Predicates = [IsARM];
908}
909class ARMV5TEPat<dag pattern, dag result> : Pat<pattern, result> {
910 list<Predicate> Predicates = [IsARM, HasV5TE];
911}
912class ARMV6Pat<dag pattern, dag result> : Pat<pattern, result> {
913 list<Predicate> Predicates = [IsARM, HasV6];
914}
Evan Cheng13096642008-08-29 06:41:12 +0000915
916//===----------------------------------------------------------------------===//
917//
918// Thumb Instruction Format Definitions.
919//
920
Evan Cheng13096642008-08-29 06:41:12 +0000921// TI - Thumb instruction.
922
Evan Cheng446c4282009-07-11 06:43:01 +0000923class ThumbI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000924 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000925 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000926 let OutOperandList = oops;
927 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000928 let AsmString = asm;
Evan Cheng13096642008-08-29 06:41:12 +0000929 let Pattern = pattern;
930 list<Predicate> Predicates = [IsThumb];
931}
932
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000933class TI<dag oops, dag iops, InstrItinClass itin, string asm, list<dag> pattern>
934 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +0000935
Evan Cheng35d6c412009-08-04 23:47:55 +0000936// Two-address instructions
Bob Wilson01135592010-03-23 17:23:59 +0000937class TIt<dag oops, dag iops, InstrItinClass itin, string asm,
938 list<dag> pattern>
939 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "$lhs = $dst",
940 pattern>;
Evan Cheng35d6c412009-08-04 23:47:55 +0000941
Johnny Chend68e1192009-12-15 17:24:14 +0000942// tBL, tBX 32-bit instructions
943class TIx2<bits<5> opcod1, bits<2> opcod2, bit opcod3,
Bob Wilson01135592010-03-23 17:23:59 +0000944 dag oops, dag iops, InstrItinClass itin, string asm,
945 list<dag> pattern>
946 : ThumbI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>,
947 Encoding {
Johnny Chend68e1192009-12-15 17:24:14 +0000948 let Inst{31-27} = opcod1;
949 let Inst{15-14} = opcod2;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000950 let Inst{12} = opcod3;
Johnny Chend68e1192009-12-15 17:24:14 +0000951}
Evan Cheng13096642008-08-29 06:41:12 +0000952
953// BR_JT instructions
Bob Wilson01135592010-03-23 17:23:59 +0000954class TJTI<dag oops, dag iops, InstrItinClass itin, string asm,
955 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000956 : ThumbI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +0000957
Evan Cheng09c39fc2009-06-23 19:38:13 +0000958// Thumb1 only
Evan Cheng446c4282009-07-11 06:43:01 +0000959class Thumb1I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000960 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000961 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000962 let OutOperandList = oops;
963 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000964 let AsmString = asm;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000965 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000966 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng09c39fc2009-06-23 19:38:13 +0000967}
968
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000969class T1I<dag oops, dag iops, InstrItinClass itin,
970 string asm, list<dag> pattern>
971 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
972class T1Ix2<dag oops, dag iops, InstrItinClass itin,
973 string asm, list<dag> pattern>
974 : Thumb1I<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
975class T1JTI<dag oops, dag iops, InstrItinClass itin,
976 string asm, list<dag> pattern>
Johnny Chenbbc71b22009-12-16 02:32:54 +0000977 : Thumb1I<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000978
979// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000980class T1It<dag oops, dag iops, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000981 string asm, string cstr, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +0000982 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000983 asm, cstr, pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000984
985// Thumb1 instruction that can either be predicated or set CPSR.
986class Thumb1sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000987 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +0000988 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000989 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Chris Lattnerb7d52262010-03-18 21:06:54 +0000990 let OutOperandList = !con(oops, (outs s_cc_out:$s));
991 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000992 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +0000993 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000994 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +0000995}
996
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000997class T1sI<dag oops, dag iops, InstrItinClass itin,
998 string opc, string asm, list<dag> pattern>
999 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001000
1001// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001002class T1sIt<dag oops, dag iops, InstrItinClass itin,
1003 string opc, string asm, list<dag> pattern>
1004 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001005 "$lhs = $dst", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001006
1007// Thumb1 instruction that can be predicated.
1008class Thumb1pI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001009 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +00001010 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001011 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +00001012 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001013 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001014 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +00001015 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001016 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +00001017}
1018
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001019class T1pI<dag oops, dag iops, InstrItinClass itin,
1020 string opc, string asm, list<dag> pattern>
1021 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001022
1023// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001024class T1pIt<dag oops, dag iops, InstrItinClass itin,
1025 string opc, string asm, list<dag> pattern>
1026 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001027 "$lhs = $dst", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001028
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001029class T1pI1<dag oops, dag iops, InstrItinClass itin,
1030 string opc, string asm, list<dag> pattern>
1031 : Thumb1pI<oops, iops, AddrModeT1_1, Size2Bytes, itin, opc, asm, "", pattern>;
1032class T1pI2<dag oops, dag iops, InstrItinClass itin,
1033 string opc, string asm, list<dag> pattern>
1034 : Thumb1pI<oops, iops, AddrModeT1_2, Size2Bytes, itin, opc, asm, "", pattern>;
1035class T1pI4<dag oops, dag iops, InstrItinClass itin,
1036 string opc, string asm, list<dag> pattern>
1037 : Thumb1pI<oops, iops, AddrModeT1_4, Size2Bytes, itin, opc, asm, "", pattern>;
Bob Wilson01135592010-03-23 17:23:59 +00001038class T1pIs<dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001039 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1040 : Thumb1pI<oops, iops, AddrModeT1_s, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +00001041
Johnny Chenbbc71b22009-12-16 02:32:54 +00001042class Encoding16 : Encoding {
1043 let Inst{31-16} = 0x0000;
1044}
1045
Johnny Chend68e1192009-12-15 17:24:14 +00001046// A6.2 16-bit Thumb instruction encoding
Johnny Chenbbc71b22009-12-16 02:32:54 +00001047class T1Encoding<bits<6> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001048 let Inst{15-10} = opcode;
1049}
1050
1051// A6.2.1 Shift (immediate), add, subtract, move, and compare encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001052class T1General<bits<5> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001053 let Inst{15-14} = 0b00;
1054 let Inst{13-9} = opcode;
1055}
1056
1057// A6.2.2 Data-processing encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001058class T1DataProcessing<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001059 let Inst{15-10} = 0b010000;
1060 let Inst{9-6} = opcode;
1061}
1062
1063// A6.2.3 Special data instructions and branch and exchange encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001064class T1Special<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001065 let Inst{15-10} = 0b010001;
Bill Wendling6bc105a2010-11-17 00:45:23 +00001066 let Inst{9-6} = opcode;
Johnny Chend68e1192009-12-15 17:24:14 +00001067}
1068
1069// A6.2.4 Load/store single data item encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001070class T1LoadStore<bits<4> opA, bits<3> opB> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001071 let Inst{15-12} = opA;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001072 let Inst{11-9} = opB;
Johnny Chend68e1192009-12-15 17:24:14 +00001073}
Bill Wendlingda2ae632010-08-31 07:50:46 +00001074class T1LdSt<bits<3> opB> : T1LoadStore<0b0101, opB>;
Johnny Chend68e1192009-12-15 17:24:14 +00001075class T1LdSt4Imm<bits<3> opB> : T1LoadStore<0b0110, opB>; // Immediate, 4 bytes
1076class T1LdSt1Imm<bits<3> opB> : T1LoadStore<0b0111, opB>; // Immediate, 1 byte
1077class T1LdSt2Imm<bits<3> opB> : T1LoadStore<0b1000, opB>; // Immediate, 2 bytes
Bill Wendlingda2ae632010-08-31 07:50:46 +00001078class T1LdStSP<bits<3> opB> : T1LoadStore<0b1001, opB>; // SP relative
Johnny Chend68e1192009-12-15 17:24:14 +00001079
1080// A6.2.5 Miscellaneous 16-bit instructions encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001081class T1Misc<bits<7> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001082 let Inst{15-12} = 0b1011;
1083 let Inst{11-5} = opcode;
1084}
1085
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001086// Thumb2I - Thumb2 instruction. Almost all Thumb2 instructions are predicable.
1087class Thumb2I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001088 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001089 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001090 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001091 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001092 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001093 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001094 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001095 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001096}
1097
Bill Wendlingda2ae632010-08-31 07:50:46 +00001098// Same as Thumb2I except it can optionally modify CPSR. Note it's modeled as an
1099// input operand since by default it's a zero register. It will become an
1100// implicit def once it's "flipped".
Jim Grosbach3a378662010-10-13 23:12:26 +00001101//
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001102// FIXME: This uses unified syntax so {s} comes before {p}. We should make it
1103// more consistent.
1104class Thumb2sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001105 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001106 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001107 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001108 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001109 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Chris Lattner78caacc2010-10-06 00:05:18 +00001110 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001111 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001112 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001113}
1114
1115// Special cases
1116class Thumb2XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001117 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001118 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001119 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001120 let OutOperandList = oops;
1121 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001122 let AsmString = asm;
Evan Chengf49810c2009-06-23 17:48:47 +00001123 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001124 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +00001125}
1126
Jim Grosbachd1228742009-12-01 18:10:36 +00001127class ThumbXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +00001128 InstrItinClass itin,
1129 string asm, string cstr, list<dag> pattern>
Jim Grosbachd1228742009-12-01 18:10:36 +00001130 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
1131 let OutOperandList = oops;
1132 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001133 let AsmString = asm;
Jim Grosbachd1228742009-12-01 18:10:36 +00001134 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001135 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Jim Grosbachd1228742009-12-01 18:10:36 +00001136}
1137
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001138class T2I<dag oops, dag iops, InstrItinClass itin,
1139 string opc, string asm, list<dag> pattern>
1140 : Thumb2I<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
1141class T2Ii12<dag oops, dag iops, InstrItinClass itin,
1142 string opc, string asm, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +00001143 : Thumb2I<oops, iops, AddrModeT2_i12, Size4Bytes, itin, opc, asm, "",pattern>;
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001144class T2Ii8<dag oops, dag iops, InstrItinClass itin,
1145 string opc, string asm, list<dag> pattern>
1146 : Thumb2I<oops, iops, AddrModeT2_i8, Size4Bytes, itin, opc, asm, "", pattern>;
1147class T2Iso<dag oops, dag iops, InstrItinClass itin,
1148 string opc, string asm, list<dag> pattern>
1149 : Thumb2I<oops, iops, AddrModeT2_so, Size4Bytes, itin, opc, asm, "", pattern>;
1150class T2Ipc<dag oops, dag iops, InstrItinClass itin,
1151 string opc, string asm, list<dag> pattern>
1152 : Thumb2I<oops, iops, AddrModeT2_pc, Size4Bytes, itin, opc, asm, "", pattern>;
Johnny Chend68e1192009-12-15 17:24:14 +00001153class T2Ii8s4<bit P, bit W, bit load, dag oops, dag iops, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001154 string opc, string asm, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001155 : Thumb2I<oops, iops, AddrModeT2_i8s4, Size4Bytes, itin, opc, asm, "",
1156 pattern> {
1157 let Inst{31-27} = 0b11101;
1158 let Inst{26-25} = 0b00;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001159 let Inst{24} = P;
1160 let Inst{23} = ?; // The U bit.
1161 let Inst{22} = 1;
1162 let Inst{21} = W;
1163 let Inst{20} = load;
Johnny Chend68e1192009-12-15 17:24:14 +00001164}
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001165
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001166class T2sI<dag oops, dag iops, InstrItinClass itin,
1167 string opc, string asm, list<dag> pattern>
1168 : Thumb2sI<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001169
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001170class T2XI<dag oops, dag iops, InstrItinClass itin,
1171 string asm, list<dag> pattern>
1172 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
1173class T2JTI<dag oops, dag iops, InstrItinClass itin,
1174 string asm, list<dag> pattern>
1175 : Thumb2XI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Chengf49810c2009-06-23 17:48:47 +00001176
Evan Cheng5adb66a2009-09-28 09:14:39 +00001177class T2Ix2<dag oops, dag iops, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001178 string opc, string asm, list<dag> pattern>
Evan Cheng5adb66a2009-09-28 09:14:39 +00001179 : Thumb2I<oops, iops, AddrModeNone, Size8Bytes, itin, opc, asm, "", pattern>;
1180
Bob Wilson815baeb2010-03-13 01:08:20 +00001181// Two-address instructions
1182class T2XIt<dag oops, dag iops, InstrItinClass itin,
1183 string asm, string cstr, list<dag> pattern>
1184 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, cstr, pattern>;
Evan Cheng5adb66a2009-09-28 09:14:39 +00001185
Evan Chenge88d5ce2009-07-02 07:28:31 +00001186// T2Iidxldst - Thumb2 indexed load / store instructions.
Johnny Chend68e1192009-12-15 17:24:14 +00001187class T2Iidxldst<bit signed, bits<2> opcod, bit load, bit pre,
1188 dag oops, dag iops,
1189 AddrMode am, IndexMode im, InstrItinClass itin,
Evan Chenge88d5ce2009-07-02 07:28:31 +00001190 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001191 : InstARM<am, Size4Bytes, im, ThumbFrm, GenericDomain, cstr, itin> {
Evan Chenge88d5ce2009-07-02 07:28:31 +00001192 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001193 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001194 let AsmString = !strconcat(opc, "${p}", asm);
Evan Chenge88d5ce2009-07-02 07:28:31 +00001195 let Pattern = pattern;
1196 list<Predicate> Predicates = [IsThumb2];
Johnny Chend68e1192009-12-15 17:24:14 +00001197 let Inst{31-27} = 0b11111;
1198 let Inst{26-25} = 0b00;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001199 let Inst{24} = signed;
1200 let Inst{23} = 0;
Johnny Chend68e1192009-12-15 17:24:14 +00001201 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001202 let Inst{20} = load;
1203 let Inst{11} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +00001204 // (P, W) = (1, 1) Pre-indexed or (0, 1) Post-indexed
Bill Wendlingda2ae632010-08-31 07:50:46 +00001205 let Inst{10} = pre; // The P bit.
1206 let Inst{8} = 1; // The W bit.
Evan Chenge88d5ce2009-07-02 07:28:31 +00001207}
1208
David Goodwinc9d138f2009-07-27 19:59:26 +00001209// Tv5Pat - Same as Pat<>, but requires V5T Thumb mode.
1210class Tv5Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001211 list<Predicate> Predicates = [IsThumb, IsThumb1Only, HasV5T];
David Goodwinc9d138f2009-07-27 19:59:26 +00001212}
1213
1214// T1Pat - Same as Pat<>, but requires that the compiler be in Thumb1 mode.
1215class T1Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001216 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
David Goodwinc9d138f2009-07-27 19:59:26 +00001217}
Evan Chenge88d5ce2009-07-02 07:28:31 +00001218
Evan Cheng9cb9e672009-06-27 02:26:13 +00001219// T2Pat - Same as Pat<>, but requires that the compiler be in Thumb2 mode.
1220class T2Pat<dag pattern, dag result> : Pat<pattern, result> {
Evan Chengd770d9e2009-07-02 06:38:40 +00001221 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +00001222}
1223
Evan Cheng13096642008-08-29 06:41:12 +00001224//===----------------------------------------------------------------------===//
1225
Evan Cheng96581d32008-11-11 02:11:05 +00001226//===----------------------------------------------------------------------===//
1227// ARM VFP Instruction templates.
1228//
1229
David Goodwin3ca524e2009-07-10 17:03:29 +00001230// Almost all VFP instructions are predicable.
1231class VFPI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001232 IndexMode im, Format f, InstrItinClass itin,
1233 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001234 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Jim Grosbach499e8862010-10-12 21:22:40 +00001235 bits<4> p;
1236 let Inst{31-28} = p;
David Goodwin3ca524e2009-07-10 17:03:29 +00001237 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001238 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001239 let AsmString = !strconcat(opc, "${p}", asm);
David Goodwin3ca524e2009-07-10 17:03:29 +00001240 let Pattern = pattern;
1241 list<Predicate> Predicates = [HasVFP2];
1242}
1243
1244// Special cases
1245class VFPXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001246 IndexMode im, Format f, InstrItinClass itin,
1247 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001248 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001249 bits<4> p;
1250 let Inst{31-28} = p;
David Goodwin3ca524e2009-07-10 17:03:29 +00001251 let OutOperandList = oops;
1252 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001253 let AsmString = asm;
David Goodwin3ca524e2009-07-10 17:03:29 +00001254 let Pattern = pattern;
1255 list<Predicate> Predicates = [HasVFP2];
1256}
1257
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001258class VFPAI<dag oops, dag iops, Format f, InstrItinClass itin,
1259 string opc, string asm, list<dag> pattern>
1260 : VFPI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
1261 opc, asm, "", pattern>;
David Goodwin3ca524e2009-07-10 17:03:29 +00001262
Evan Chengcd8e66a2008-11-11 21:48:44 +00001263// ARM VFP addrmode5 loads and stores
1264class ADI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001265 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001266 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001267 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001268 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001269 // Instruction operands.
1270 bits<5> Dd;
1271 bits<13> addr;
1272
1273 // Encode instruction operands.
1274 let Inst{23} = addr{8}; // U (add = (U == '1'))
1275 let Inst{22} = Dd{4};
1276 let Inst{19-16} = addr{12-9}; // Rn
1277 let Inst{15-12} = Dd{3-0};
1278 let Inst{7-0} = addr{7-0}; // imm8
1279
Evan Cheng96581d32008-11-11 02:11:05 +00001280 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001281 let Inst{27-24} = opcod1;
1282 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001283 let Inst{11-9} = 0b101;
1284 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001285
1286 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001287 let D = VFPNeonDomain;
Evan Cheng96581d32008-11-11 02:11:05 +00001288}
1289
Evan Chengcd8e66a2008-11-11 21:48:44 +00001290class ASI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001291 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001292 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001293 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001294 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001295 // Instruction operands.
1296 bits<5> Sd;
1297 bits<13> addr;
1298
1299 // Encode instruction operands.
1300 let Inst{23} = addr{8}; // U (add = (U == '1'))
1301 let Inst{22} = Sd{0};
1302 let Inst{19-16} = addr{12-9}; // Rn
1303 let Inst{15-12} = Sd{4-1};
1304 let Inst{7-0} = addr{7-0}; // imm8
1305
Evan Cheng96581d32008-11-11 02:11:05 +00001306 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001307 let Inst{27-24} = opcod1;
1308 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001309 let Inst{11-9} = 0b101;
1310 let Inst{8} = 0; // Single precision
Evan Cheng96581d32008-11-11 02:11:05 +00001311}
1312
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001313// VFP Load / store multiple pseudo instructions.
1314class PseudoVFPLdStM<dag oops, dag iops, InstrItinClass itin, string cstr,
1315 list<dag> pattern>
1316 : InstARM<AddrMode4, Size4Bytes, IndexModeNone, Pseudo, VFPNeonDomain,
1317 cstr, itin> {
1318 let OutOperandList = oops;
1319 let InOperandList = !con(iops, (ins pred:$p));
1320 let Pattern = pattern;
1321 list<Predicate> Predicates = [HasVFP2];
1322}
1323
Evan Chengcd8e66a2008-11-11 21:48:44 +00001324// Load / store multiple
Jim Grosbach72db1822010-09-08 00:25:50 +00001325class AXDI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001326 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001327 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001328 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001329 // Instruction operands.
1330 bits<4> Rn;
1331 bits<13> regs;
1332
1333 // Encode instruction operands.
1334 let Inst{19-16} = Rn;
1335 let Inst{22} = regs{12};
1336 let Inst{15-12} = regs{11-8};
1337 let Inst{7-0} = regs{7-0};
1338
Evan Chengcd8e66a2008-11-11 21:48:44 +00001339 // TODO: Mark the instructions with the appropriate subtarget info.
1340 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001341 let Inst{11-9} = 0b101;
1342 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001343
1344 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001345 let D = VFPNeonDomain;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001346}
1347
Jim Grosbach72db1822010-09-08 00:25:50 +00001348class AXSI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001349 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001350 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001351 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001352 // Instruction operands.
1353 bits<4> Rn;
1354 bits<13> regs;
1355
1356 // Encode instruction operands.
1357 let Inst{19-16} = Rn;
1358 let Inst{22} = regs{8};
1359 let Inst{15-12} = regs{12-9};
1360 let Inst{7-0} = regs{7-0};
1361
Evan Chengcd8e66a2008-11-11 21:48:44 +00001362 // TODO: Mark the instructions with the appropriate subtarget info.
1363 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001364 let Inst{11-9} = 0b101;
1365 let Inst{8} = 0; // Single precision
Evan Chengcd8e66a2008-11-11 21:48:44 +00001366}
1367
Evan Cheng96581d32008-11-11 02:11:05 +00001368// Double precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001369class ADuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1370 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1371 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001372 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001373 // Instruction operands.
1374 bits<5> Dd;
1375 bits<5> Dm;
1376
1377 // Encode instruction operands.
1378 let Inst{3-0} = Dm{3-0};
1379 let Inst{5} = Dm{4};
1380 let Inst{15-12} = Dd{3-0};
1381 let Inst{22} = Dd{4};
1382
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001383 let Inst{27-23} = opcod1;
1384 let Inst{21-20} = opcod2;
1385 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001386 let Inst{11-9} = 0b101;
1387 let Inst{8} = 1; // Double precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001388 let Inst{7-6} = opcod4;
1389 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001390}
1391
1392// Double precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001393class ADbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001394 dag iops, InstrItinClass itin, string opc, string asm,
1395 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001396 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001397 // Instruction operands.
1398 bits<5> Dd;
1399 bits<5> Dn;
1400 bits<5> Dm;
1401
1402 // Encode instruction operands.
1403 let Inst{3-0} = Dm{3-0};
1404 let Inst{5} = Dm{4};
1405 let Inst{19-16} = Dn{3-0};
1406 let Inst{7} = Dn{4};
1407 let Inst{15-12} = Dd{3-0};
1408 let Inst{22} = Dd{4};
1409
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001410 let Inst{27-23} = opcod1;
1411 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001412 let Inst{11-9} = 0b101;
1413 let Inst{8} = 1; // Double precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001414 let Inst{6} = op6;
1415 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001416}
1417
1418// Single precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001419class ASuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1420 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1421 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001422 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001423 // Instruction operands.
1424 bits<5> Sd;
1425 bits<5> Sm;
1426
1427 // Encode instruction operands.
1428 let Inst{3-0} = Sm{4-1};
1429 let Inst{5} = Sm{0};
1430 let Inst{15-12} = Sd{4-1};
1431 let Inst{22} = Sd{0};
1432
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001433 let Inst{27-23} = opcod1;
1434 let Inst{21-20} = opcod2;
1435 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001436 let Inst{11-9} = 0b101;
1437 let Inst{8} = 0; // Single precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001438 let Inst{7-6} = opcod4;
1439 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001440}
1441
David Goodwin338268c2009-08-10 22:17:39 +00001442// Single precision unary, if no NEON
David Goodwin53e44712009-08-04 20:39:05 +00001443// Same as ASuI except not available if NEON is enabled
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001444class ASuIn<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1445 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1446 string asm, list<dag> pattern>
1447 : ASuI<opcod1, opcod2, opcod3, opcod4, opcod5, oops, iops, itin, opc, asm,
1448 pattern> {
David Goodwin53e44712009-08-04 20:39:05 +00001449 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1450}
1451
Evan Cheng96581d32008-11-11 02:11:05 +00001452// Single precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001453class ASbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops, dag iops,
1454 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001455 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001456 // Instruction operands.
1457 bits<5> Sd;
1458 bits<5> Sn;
1459 bits<5> Sm;
1460
1461 // Encode instruction operands.
1462 let Inst{3-0} = Sm{4-1};
1463 let Inst{5} = Sm{0};
1464 let Inst{19-16} = Sn{4-1};
1465 let Inst{7} = Sn{0};
1466 let Inst{15-12} = Sd{4-1};
1467 let Inst{22} = Sd{0};
1468
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001469 let Inst{27-23} = opcod1;
1470 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001471 let Inst{11-9} = 0b101;
1472 let Inst{8} = 0; // Single precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001473 let Inst{6} = op6;
1474 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001475}
1476
David Goodwin338268c2009-08-10 22:17:39 +00001477// Single precision binary, if no NEON
David Goodwin42a83f22009-08-04 17:53:06 +00001478// Same as ASbI except not available if NEON is enabled
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001479class ASbIn<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001480 dag iops, InstrItinClass itin, string opc, string asm,
1481 list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001482 : ASbI<opcod1, opcod2, op6, op4, oops, iops, itin, opc, asm, pattern> {
David Goodwin42a83f22009-08-04 17:53:06 +00001483 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
Bill Wendling69661192010-11-01 06:00:39 +00001484
1485 // Instruction operands.
1486 bits<5> Sd;
1487 bits<5> Sn;
1488 bits<5> Sm;
1489
1490 // Encode instruction operands.
1491 let Inst{3-0} = Sm{4-1};
1492 let Inst{5} = Sm{0};
1493 let Inst{19-16} = Sn{4-1};
1494 let Inst{7} = Sn{0};
1495 let Inst{15-12} = Sd{4-1};
1496 let Inst{22} = Sd{0};
David Goodwin42a83f22009-08-04 17:53:06 +00001497}
1498
Evan Cheng80a11982008-11-12 06:41:41 +00001499// VFP conversion instructions
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001500class AVConv1I<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
1501 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1502 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001503 : VFPAI<oops, iops, VFPConv1Frm, itin, opc, asm, pattern> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001504 let Inst{27-23} = opcod1;
1505 let Inst{21-20} = opcod2;
1506 let Inst{19-16} = opcod3;
1507 let Inst{11-8} = opcod4;
Evan Cheng80a11982008-11-12 06:41:41 +00001508 let Inst{6} = 1;
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001509 let Inst{4} = 0;
Evan Cheng80a11982008-11-12 06:41:41 +00001510}
1511
Johnny Chen811663f2010-02-11 18:47:03 +00001512// VFP conversion between floating-point and fixed-point
1513class AVConv1XI<bits<5> op1, bits<2> op2, bits<4> op3, bits<4> op4, bit op5,
Bob Wilson01135592010-03-23 17:23:59 +00001514 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1515 list<dag> pattern>
Johnny Chen811663f2010-02-11 18:47:03 +00001516 : AVConv1I<op1, op2, op3, op4, oops, iops, itin, opc, asm, pattern> {
1517 // size (fixed-point number): sx == 0 ? 16 : 32
1518 let Inst{7} = op5; // sx
1519}
1520
David Goodwin338268c2009-08-10 22:17:39 +00001521// VFP conversion instructions, if no NEON
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001522class AVConv1In<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
David Goodwin338268c2009-08-10 22:17:39 +00001523 dag oops, dag iops, InstrItinClass itin,
1524 string opc, string asm, list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001525 : AVConv1I<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm,
1526 pattern> {
David Goodwin338268c2009-08-10 22:17:39 +00001527 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1528}
1529
Evan Cheng80a11982008-11-12 06:41:41 +00001530class AVConvXI<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, Format f,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001531 InstrItinClass itin,
1532 string opc, string asm, list<dag> pattern>
1533 : VFPAI<oops, iops, f, itin, opc, asm, pattern> {
Evan Cheng80a11982008-11-12 06:41:41 +00001534 let Inst{27-20} = opcod1;
Evan Cheng78be83d2008-11-11 19:40:26 +00001535 let Inst{11-8} = opcod2;
1536 let Inst{4} = 1;
1537}
1538
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001539class AVConv2I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1540 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1541 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv2Frm, itin, opc, asm, pattern>;
Evan Cheng0a0ab132008-11-11 22:46:12 +00001542
Bob Wilson01135592010-03-23 17:23:59 +00001543class AVConv3I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001544 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1545 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv3Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001546
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001547class AVConv4I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1548 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1549 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv4Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001550
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001551class AVConv5I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1552 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1553 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv5Frm, itin, opc, asm, pattern>;
Evan Cheng78be83d2008-11-11 19:40:26 +00001554
Evan Cheng96581d32008-11-11 02:11:05 +00001555//===----------------------------------------------------------------------===//
1556
Bob Wilson5bafff32009-06-22 23:27:02 +00001557//===----------------------------------------------------------------------===//
1558// ARM NEON Instruction templates.
1559//
Evan Cheng13096642008-08-29 06:41:12 +00001560
Johnny Chencaa608e2010-03-20 00:17:00 +00001561class NeonI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1562 InstrItinClass itin, string opc, string dt, string asm, string cstr,
1563 list<dag> pattern>
1564 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Evan Chengf81bf152009-11-23 21:57:23 +00001565 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001566 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001567 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001568 let Pattern = pattern;
1569 list<Predicate> Predicates = [HasNEON];
1570}
1571
1572// Same as NeonI except it does not have a "data type" specifier.
Johnny Chen927b88f2010-03-23 20:40:44 +00001573class NeonXI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1574 InstrItinClass itin, string opc, string asm, string cstr,
1575 list<dag> pattern>
1576 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001577 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001578 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001579 let AsmString = !strconcat(opc, "${p}", "\t", asm);
Bob Wilson5bafff32009-06-22 23:27:02 +00001580 let Pattern = pattern;
1581 list<Predicate> Predicates = [HasNEON];
Evan Cheng13096642008-08-29 06:41:12 +00001582}
1583
Bob Wilsonb07c1712009-10-07 21:53:04 +00001584class NLdSt<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1585 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001586 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chencaa608e2010-03-20 00:17:00 +00001587 : NeonI<oops, iops, AddrMode6, IndexModeNone, NLdStFrm, itin, opc, dt, asm,
1588 cstr, pattern> {
Bob Wilson205a5ca2009-07-08 18:11:30 +00001589 let Inst{31-24} = 0b11110100;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001590 let Inst{23} = op23;
Jim Grosbach780d2072009-10-20 00:19:08 +00001591 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001592 let Inst{11-8} = op11_8;
1593 let Inst{7-4} = op7_4;
Owen Andersond9aa7d32010-11-02 00:05:05 +00001594
Chris Lattner2ac19022010-11-15 05:19:05 +00001595 let PostEncoderMethod = "NEONThumb2LoadStorePostEncoder";
Owen Anderson57dac882010-11-11 21:36:43 +00001596
Owen Andersond9aa7d32010-11-02 00:05:05 +00001597 bits<5> Vd;
Owen Andersonf431eda2010-11-02 23:47:29 +00001598 bits<6> Rn;
1599 bits<4> Rm;
Owen Andersond9aa7d32010-11-02 00:05:05 +00001600
1601 let Inst{22} = Vd{4};
1602 let Inst{15-12} = Vd{3-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001603 let Inst{19-16} = Rn{3-0};
1604 let Inst{3-0} = Rm{3-0};
Bob Wilson205a5ca2009-07-08 18:11:30 +00001605}
1606
Owen Andersond138d702010-11-02 20:47:39 +00001607class NLdStLn<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1608 dag oops, dag iops, InstrItinClass itin,
1609 string opc, string dt, string asm, string cstr, list<dag> pattern>
1610 : NLdSt<op23, op21_20, op11_8, op7_4, oops, iops, itin, opc,
1611 dt, asm, cstr, pattern> {
1612 bits<3> lane;
1613}
1614
Bob Wilson709d5922010-08-25 23:27:42 +00001615class PseudoNLdSt<dag oops, dag iops, InstrItinClass itin, string cstr>
1616 : InstARM<AddrMode6, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1617 itin> {
1618 let OutOperandList = oops;
1619 let InOperandList = !con(iops, (ins pred:$p));
1620 list<Predicate> Predicates = [HasNEON];
1621}
1622
Jim Grosbach7cd27292010-10-06 20:36:55 +00001623class PseudoNeonI<dag oops, dag iops, InstrItinClass itin, string cstr,
1624 list<dag> pattern>
Bob Wilsonbd916c52010-09-13 23:55:10 +00001625 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1626 itin> {
1627 let OutOperandList = oops;
1628 let InOperandList = !con(iops, (ins pred:$p));
Jim Grosbach7cd27292010-10-06 20:36:55 +00001629 let Pattern = pattern;
Bob Wilsonbd916c52010-09-13 23:55:10 +00001630 list<Predicate> Predicates = [HasNEON];
1631}
1632
Johnny Chen785516a2010-03-23 16:43:47 +00001633class NDataI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001634 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chen785516a2010-03-23 16:43:47 +00001635 : NeonI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, dt, asm, cstr,
1636 pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001637 let Inst{31-25} = 0b1111001;
Chris Lattner2ac19022010-11-15 05:19:05 +00001638 let PostEncoderMethod = "NEONThumb2DataIPostEncoder";
Evan Chengf81bf152009-11-23 21:57:23 +00001639}
1640
Johnny Chen927b88f2010-03-23 20:40:44 +00001641class NDataXI<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001642 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chen927b88f2010-03-23 20:40:44 +00001643 : NeonXI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001644 cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001645 let Inst{31-25} = 0b1111001;
1646}
1647
1648// NEON "one register and a modified immediate" format.
1649class N1ModImm<bit op23, bits<3> op21_19, bits<4> op11_8, bit op7, bit op6,
1650 bit op5, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001651 dag oops, dag iops, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001652 string opc, string dt, string asm, string cstr,
1653 list<dag> pattern>
Johnny Chena2711742010-03-23 23:09:14 +00001654 : NDataI<oops, iops, N1RegModImmFrm, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001655 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001656 let Inst{21-19} = op21_19;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001657 let Inst{11-8} = op11_8;
1658 let Inst{7} = op7;
1659 let Inst{6} = op6;
1660 let Inst{5} = op5;
1661 let Inst{4} = op4;
Owen Andersona88ea032010-10-26 17:40:54 +00001662
1663 // Instruction operands.
1664 bits<5> Vd;
1665 bits<13> SIMM;
1666
1667 let Inst{15-12} = Vd{3-0};
1668 let Inst{22} = Vd{4};
1669 let Inst{24} = SIMM{7};
1670 let Inst{18-16} = SIMM{6-4};
1671 let Inst{3-0} = SIMM{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001672}
1673
1674// NEON 2 vector register format.
1675class N2V<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
1676 bits<5> op11_7, bit op6, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001677 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001678 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001679 : NDataI<oops, iops, N2RegFrm, itin, opc, dt, asm, cstr, pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001680 let Inst{24-23} = op24_23;
1681 let Inst{21-20} = op21_20;
1682 let Inst{19-18} = op19_18;
1683 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001684 let Inst{11-7} = op11_7;
1685 let Inst{6} = op6;
1686 let Inst{4} = op4;
Owen Anderson162875a2010-10-25 18:43:52 +00001687
1688 // Instruction operands.
1689 bits<5> Vd;
1690 bits<5> Vm;
1691
1692 let Inst{15-12} = Vd{3-0};
1693 let Inst{22} = Vd{4};
1694 let Inst{3-0} = Vm{3-0};
1695 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001696}
1697
1698// Same as N2V except it doesn't have a datatype suffix.
1699class N2VX<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
Bob Wilson01135592010-03-23 17:23:59 +00001700 bits<5> op11_7, bit op6, bit op4,
1701 dag oops, dag iops, InstrItinClass itin,
1702 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001703 : NDataXI<oops, iops, N2RegFrm, itin, opc, asm, cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001704 let Inst{24-23} = op24_23;
1705 let Inst{21-20} = op21_20;
1706 let Inst{19-18} = op19_18;
1707 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001708 let Inst{11-7} = op11_7;
1709 let Inst{6} = op6;
1710 let Inst{4} = op4;
Owen Anderson162875a2010-10-25 18:43:52 +00001711
1712 // Instruction operands.
1713 bits<5> Vd;
1714 bits<5> Vm;
1715
1716 let Inst{15-12} = Vd{3-0};
1717 let Inst{22} = Vd{4};
1718 let Inst{3-0} = Vm{3-0};
1719 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001720}
1721
1722// NEON 2 vector register with immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001723class N2VImm<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001724 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001725 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenfa80bec2010-03-25 20:39:04 +00001726 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001727 let Inst{24} = op24;
1728 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001729 let Inst{11-8} = op11_8;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001730 let Inst{7} = op7;
1731 let Inst{6} = op6;
1732 let Inst{4} = op4;
Owen Anderson3557d002010-10-26 20:56:57 +00001733
1734 // Instruction operands.
1735 bits<5> Vd;
1736 bits<5> Vm;
1737 bits<6> SIMM;
1738
1739 let Inst{15-12} = Vd{3-0};
1740 let Inst{22} = Vd{4};
1741 let Inst{3-0} = Vm{3-0};
1742 let Inst{5} = Vm{4};
1743 let Inst{21-16} = SIMM{5-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001744}
1745
Bob Wilson10bc69c2010-03-27 03:56:52 +00001746// NEON 3 vector register format.
1747class N3V<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, bit op4,
1748 dag oops, dag iops, Format f, InstrItinClass itin,
1749 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc6e704d2010-03-26 21:26:28 +00001750 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001751 let Inst{24} = op24;
1752 let Inst{23} = op23;
Evan Chengf81bf152009-11-23 21:57:23 +00001753 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001754 let Inst{11-8} = op11_8;
1755 let Inst{6} = op6;
1756 let Inst{4} = op4;
Owen Andersond451f882010-10-21 20:21:49 +00001757
1758 // Instruction operands.
1759 bits<5> Vd;
1760 bits<5> Vn;
1761 bits<5> Vm;
1762
1763 let Inst{15-12} = Vd{3-0};
1764 let Inst{22} = Vd{4};
1765 let Inst{19-16} = Vn{3-0};
1766 let Inst{7} = Vn{4};
1767 let Inst{3-0} = Vm{3-0};
1768 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001769}
1770
Johnny Chen841e8282010-03-23 21:35:03 +00001771// Same as N3V except it doesn't have a data type suffix.
Bob Wilson01135592010-03-23 17:23:59 +00001772class N3VX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6,
1773 bit op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001774 dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001775 string opc, string asm, string cstr, list<dag> pattern>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001776 : NDataXI<oops, iops, f, itin, opc, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001777 let Inst{24} = op24;
1778 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001779 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001780 let Inst{11-8} = op11_8;
1781 let Inst{6} = op6;
1782 let Inst{4} = op4;
Owen Anderson8c71eff2010-10-25 18:28:30 +00001783
1784 // Instruction operands.
1785 bits<5> Vd;
1786 bits<5> Vn;
1787 bits<5> Vm;
1788
1789 let Inst{15-12} = Vd{3-0};
1790 let Inst{22} = Vd{4};
1791 let Inst{19-16} = Vn{3-0};
1792 let Inst{7} = Vn{4};
1793 let Inst{3-0} = Vm{3-0};
1794 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001795}
1796
1797// NEON VMOVs between scalar and core registers.
1798class NVLaneOp<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001799 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001800 string opc, string dt, string asm, list<dag> pattern>
Evan Cheng0e9996c2010-10-26 02:03:05 +00001801 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, f, NeonDomain,
Bob Wilson01135592010-03-23 17:23:59 +00001802 "", itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001803 let Inst{27-20} = opcod1;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001804 let Inst{11-8} = opcod2;
1805 let Inst{6-5} = opcod3;
1806 let Inst{4} = 1;
Evan Chengf81bf152009-11-23 21:57:23 +00001807
1808 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001809 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001810 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001811 let Pattern = pattern;
Bob Wilson5bafff32009-06-22 23:27:02 +00001812 list<Predicate> Predicates = [HasNEON];
Owen Andersonf587a9352010-10-27 19:25:54 +00001813
Chris Lattner2ac19022010-11-15 05:19:05 +00001814 let PostEncoderMethod = "NEONThumb2DupPostEncoder";
Owen Anderson8f143912010-11-11 23:12:55 +00001815
Owen Andersond2fbdb72010-10-27 21:28:09 +00001816 bits<5> V;
1817 bits<4> R;
Owen Andersonf587a9352010-10-27 19:25:54 +00001818 bits<4> p;
Owen Andersond2fbdb72010-10-27 21:28:09 +00001819 bits<4> lane;
Owen Andersonf587a9352010-10-27 19:25:54 +00001820
1821 let Inst{31-28} = p{3-0};
Owen Andersond2fbdb72010-10-27 21:28:09 +00001822 let Inst{7} = V{4};
1823 let Inst{19-16} = V{3-0};
1824 let Inst{15-12} = R{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001825}
1826class NVGetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001827 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001828 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001829 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NGetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001830 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001831class NVSetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001832 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001833 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001834 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NSetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001835 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001836class NVDup<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001837 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001838 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001839 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NDupFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001840 opc, dt, asm, pattern>;
David Goodwin42a83f22009-08-04 17:53:06 +00001841
Johnny Chene4614f72010-03-25 17:01:27 +00001842// Vector Duplicate Lane (from scalar to all elements)
1843class NVDupLane<bits<4> op19_16, bit op6, dag oops, dag iops,
1844 InstrItinClass itin, string opc, string dt, string asm,
1845 list<dag> pattern>
Johnny Chen2d2898e2010-03-25 21:49:12 +00001846 : NDataI<oops, iops, NVDupLnFrm, itin, opc, dt, asm, "", pattern> {
Johnny Chene4614f72010-03-25 17:01:27 +00001847 let Inst{24-23} = 0b11;
1848 let Inst{21-20} = 0b11;
1849 let Inst{19-16} = op19_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001850 let Inst{11-7} = 0b11000;
1851 let Inst{6} = op6;
1852 let Inst{4} = 0;
Owen Andersonf587a9352010-10-27 19:25:54 +00001853
1854 bits<5> Vd;
1855 bits<5> Vm;
1856 bits<4> lane;
1857
1858 let Inst{22} = Vd{4};
1859 let Inst{15-12} = Vd{3-0};
1860 let Inst{5} = Vm{4};
1861 let Inst{3-0} = Vm{3-0};
Johnny Chene4614f72010-03-25 17:01:27 +00001862}
1863
David Goodwin42a83f22009-08-04 17:53:06 +00001864// NEONFPPat - Same as Pat<>, but requires that the compiler be using NEON
1865// for single-precision FP.
1866class NEONFPPat<dag pattern, dag result> : Pat<pattern, result> {
1867 list<Predicate> Predicates = [HasNEON,UseNEONForFP];
1868}