blob: def4ac18e36b22fe9ff3134ea486c6ada788d946 [file] [log] [blame]
Chris Lattner97f06932009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "asm-printer"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000016#include "ARM.h"
Anton Korobeynikov88ce6672009-05-23 19:51:20 +000017#include "ARMBuildAttrs.h"
Evan Chenga8e29892007-01-19 07:51:42 +000018#include "ARMAddressingModes.h"
19#include "ARMConstantPoolValue.h"
Chris Lattner6a71afa2009-10-19 19:59:05 +000020#include "ARMInstPrinter.h"
Chris Lattner97f06932009-10-19 20:20:46 +000021#include "ARMMachineFunctionInfo.h"
22#include "ARMMCInstLower.h"
23#include "ARMTargetMachine.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000024#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000025#include "llvm/Module.h"
Benjamin Kramere55b15f2009-12-28 12:27:56 +000026#include "llvm/Type.h"
Dan Gohmancf20ac42009-08-13 01:36:44 +000027#include "llvm/Assembly/Writer.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000028#include "llvm/CodeGen/AsmPrinter.h"
Evan Chenga8e29892007-01-19 07:51:42 +000029#include "llvm/CodeGen/DwarfWriter.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000030#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000031#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chenga8e29892007-01-19 07:51:42 +000032#include "llvm/CodeGen/MachineJumpTableInfo.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000033#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000034#include "llvm/MC/MCAsmInfo.h"
35#include "llvm/MC/MCContext.h"
Bill Wendlingbecd83e2010-03-09 00:40:17 +000036#include "llvm/MC/MCExpr.h"
Chris Lattner97f06932009-10-19 20:20:46 +000037#include "llvm/MC/MCInst.h"
Chris Lattnerf9bdedd2009-08-10 18:15:01 +000038#include "llvm/MC/MCSectionMachO.h"
Chris Lattner6c2f9e12009-08-19 05:49:37 +000039#include "llvm/MC/MCStreamer.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerd62f1b42010-03-12 21:19:23 +000041#include "llvm/Target/Mangler.h"
Rafael Espindolab01c4bb2006-07-27 11:38:51 +000042#include "llvm/Target/TargetData.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000043#include "llvm/Target/TargetMachine.h"
Evan Cheng5be54b02007-01-19 19:25:36 +000044#include "llvm/Target/TargetOptions.h"
Daniel Dunbar51b198a2009-07-15 20:24:03 +000045#include "llvm/Target/TargetRegistry.h"
Evan Chengc324ecb2009-07-24 18:19:46 +000046#include "llvm/ADT/SmallPtrSet.h"
Jim Grosbachc40d9f92009-09-01 18:49:12 +000047#include "llvm/ADT/SmallString.h"
Bob Wilson54c78ef2009-11-06 23:33:28 +000048#include "llvm/ADT/StringExtras.h"
Chris Lattner97f06932009-10-19 20:20:46 +000049#include "llvm/Support/CommandLine.h"
Torok Edwin30464702009-07-08 20:55:50 +000050#include "llvm/Support/ErrorHandling.h"
Chris Lattnerb23569a2010-04-04 08:18:47 +000051#include "llvm/Support/raw_ostream.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000052#include <cctype>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000053using namespace llvm;
54
Chris Lattner97f06932009-10-19 20:20:46 +000055static cl::opt<bool>
56EnableMCInst("enable-arm-mcinst-printer", cl::Hidden,
57 cl::desc("enable experimental asmprinter gunk in the arm backend"));
58
Chris Lattner95b2c7d2006-12-19 22:59:26 +000059namespace {
Chris Lattner4a071d62009-10-19 17:59:19 +000060 class ARMAsmPrinter : public AsmPrinter {
Evan Chenga8e29892007-01-19 07:51:42 +000061
62 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
63 /// make the right decision when printing asm code for different targets.
64 const ARMSubtarget *Subtarget;
65
66 /// AFI - Keep a pointer to ARMFunctionInfo for the current
Evan Cheng6d63a722008-09-18 07:27:23 +000067 /// MachineFunction.
Evan Chenga8e29892007-01-19 07:51:42 +000068 ARMFunctionInfo *AFI;
69
Evan Cheng6d63a722008-09-18 07:27:23 +000070 /// MCP - Keep a pointer to constantpool entries of the current
71 /// MachineFunction.
72 const MachineConstantPool *MCP;
73
Bill Wendling57f0db82009-02-24 08:30:20 +000074 public:
Chris Lattnerb23569a2010-04-04 08:18:47 +000075 explicit ARMAsmPrinter(TargetMachine &TM, MCStreamer &Streamer)
76 : AsmPrinter(TM, Streamer), AFI(NULL), MCP(NULL) {
Bill Wendling57f0db82009-02-24 08:30:20 +000077 Subtarget = &TM.getSubtarget<ARMSubtarget>();
78 }
79
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000080 virtual const char *getPassName() const {
81 return "ARM Assembly Printer";
82 }
Chris Lattner6a71afa2009-10-19 19:59:05 +000083
Chris Lattner97f06932009-10-19 20:20:46 +000084 void printInstructionThroughMCStreamer(const MachineInstr *MI);
85
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000086
Chris Lattner35c33bd2010-04-04 04:47:45 +000087 void printOperand(const MachineInstr *MI, int OpNum, raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +000088 const char *Modifier = 0);
Chris Lattner35c33bd2010-04-04 04:47:45 +000089 void printSOImmOperand(const MachineInstr *MI, int OpNum, raw_ostream &O);
90 void printSOImm2PartOperand(const MachineInstr *MI, int OpNum,
91 raw_ostream &O);
92 void printSORegOperand(const MachineInstr *MI, int OpNum,
93 raw_ostream &O);
94 void printAddrMode2Operand(const MachineInstr *MI, int OpNum,
95 raw_ostream &O);
96 void printAddrMode2OffsetOperand(const MachineInstr *MI, int OpNum,
97 raw_ostream &O);
98 void printAddrMode3Operand(const MachineInstr *MI, int OpNum,
99 raw_ostream &O);
100 void printAddrMode3OffsetOperand(const MachineInstr *MI, int OpNum,
101 raw_ostream &O);
102 void printAddrMode4Operand(const MachineInstr *MI, int OpNum,raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000103 const char *Modifier = 0);
Chris Lattner35c33bd2010-04-04 04:47:45 +0000104 void printAddrMode5Operand(const MachineInstr *MI, int OpNum,raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000105 const char *Modifier = 0);
Chris Lattner35c33bd2010-04-04 04:47:45 +0000106 void printAddrMode6Operand(const MachineInstr *MI, int OpNum,
107 raw_ostream &O);
108 void printAddrMode6OffsetOperand(const MachineInstr *MI, int OpNum,
109 raw_ostream &O);
Evan Cheng055b0312009-06-29 07:51:04 +0000110 void printAddrModePCOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000111 raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000112 const char *Modifier = 0);
Chris Lattner35c33bd2010-04-04 04:47:45 +0000113 void printBitfieldInvMaskImmOperand (const MachineInstr *MI, int OpNum,
114 raw_ostream &O);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000115
Chris Lattner35c33bd2010-04-04 04:47:45 +0000116 void printThumbS4ImmOperand(const MachineInstr *MI, int OpNum,
117 raw_ostream &O);
118 void printThumbITMask(const MachineInstr *MI, int OpNum, raw_ostream &O);
119 void printThumbAddrModeRROperand(const MachineInstr *MI, int OpNum,
120 raw_ostream &O);
Evan Cheng055b0312009-06-29 07:51:04 +0000121 void printThumbAddrModeRI5Operand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000122 raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000123 unsigned Scale);
Chris Lattner35c33bd2010-04-04 04:47:45 +0000124 void printThumbAddrModeS1Operand(const MachineInstr *MI, int OpNum,
125 raw_ostream &O);
126 void printThumbAddrModeS2Operand(const MachineInstr *MI, int OpNum,
127 raw_ostream &O);
128 void printThumbAddrModeS4Operand(const MachineInstr *MI, int OpNum,
129 raw_ostream &O);
130 void printThumbAddrModeSPOperand(const MachineInstr *MI, int OpNum,
131 raw_ostream &O);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000132
Chris Lattner35c33bd2010-04-04 04:47:45 +0000133 void printT2SOOperand(const MachineInstr *MI, int OpNum, raw_ostream &O);
134 void printT2AddrModeImm12Operand(const MachineInstr *MI, int OpNum,
135 raw_ostream &O);
136 void printT2AddrModeImm8Operand(const MachineInstr *MI, int OpNum,
137 raw_ostream &O);
138 void printT2AddrModeImm8s4Operand(const MachineInstr *MI, int OpNum,
139 raw_ostream &O);
140 void printT2AddrModeImm8OffsetOperand(const MachineInstr *MI, int OpNum,
141 raw_ostream &O);
142 void printT2AddrModeImm8s4OffsetOperand(const MachineInstr *MI, int OpNum,
143 raw_ostream &O) {}
144 void printT2AddrModeSoRegOperand(const MachineInstr *MI, int OpNum,
145 raw_ostream &O);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000146
Chris Lattner35c33bd2010-04-04 04:47:45 +0000147 void printCPSOptionOperand(const MachineInstr *MI, int OpNum,
148 raw_ostream &O) {}
149 void printMSRMaskOperand(const MachineInstr *MI, int OpNum,
150 raw_ostream &O) {}
151 void printNegZeroOperand(const MachineInstr *MI, int OpNum,
152 raw_ostream &O) {}
153 void printPredicateOperand(const MachineInstr *MI, int OpNum,
154 raw_ostream &O);
155 void printMandatoryPredicateOperand(const MachineInstr *MI, int OpNum,
156 raw_ostream &O);
157 void printSBitModifierOperand(const MachineInstr *MI, int OpNum,
158 raw_ostream &O);
159 void printPCLabel(const MachineInstr *MI, int OpNum,
160 raw_ostream &O);
161 void printRegisterList(const MachineInstr *MI, int OpNum,
162 raw_ostream &O);
Evan Cheng055b0312009-06-29 07:51:04 +0000163 void printCPInstOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000164 raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000165 const char *Modifier);
Chris Lattner35c33bd2010-04-04 04:47:45 +0000166 void printJTBlockOperand(const MachineInstr *MI, int OpNum,
167 raw_ostream &O);
168 void printJT2BlockOperand(const MachineInstr *MI, int OpNum,
169 raw_ostream &O);
170 void printTBAddrMode(const MachineInstr *MI, int OpNum,
171 raw_ostream &O);
172 void printNoHashImmediate(const MachineInstr *MI, int OpNum,
173 raw_ostream &O);
174 void printVFPf32ImmOperand(const MachineInstr *MI, int OpNum,
175 raw_ostream &O);
176 void printVFPf64ImmOperand(const MachineInstr *MI, int OpNum,
177 raw_ostream &O);
Evan Chenga8e29892007-01-19 07:51:42 +0000178
Chris Lattner35c33bd2010-04-04 04:47:45 +0000179 void printHex8ImmOperand(const MachineInstr *MI, int OpNum,
180 raw_ostream &O) {
Bob Wilson54c78ef2009-11-06 23:33:28 +0000181 O << "#0x" << utohexstr(MI->getOperand(OpNum).getImm() & 0xff);
182 }
Chris Lattner35c33bd2010-04-04 04:47:45 +0000183 void printHex16ImmOperand(const MachineInstr *MI, int OpNum,
184 raw_ostream &O) {
Bob Wilson54c78ef2009-11-06 23:33:28 +0000185 O << "#0x" << utohexstr(MI->getOperand(OpNum).getImm() & 0xffff);
186 }
Chris Lattner35c33bd2010-04-04 04:47:45 +0000187 void printHex32ImmOperand(const MachineInstr *MI, int OpNum,
188 raw_ostream &O) {
Bob Wilson54c78ef2009-11-06 23:33:28 +0000189 O << "#0x" << utohexstr(MI->getOperand(OpNum).getImm() & 0xffffffff);
190 }
Chris Lattner35c33bd2010-04-04 04:47:45 +0000191 void printHex64ImmOperand(const MachineInstr *MI, int OpNum,
192 raw_ostream &O) {
Bob Wilson54c78ef2009-11-06 23:33:28 +0000193 O << "#0x" << utohexstr(MI->getOperand(OpNum).getImm());
194 }
195
Evan Cheng055b0312009-06-29 07:51:04 +0000196 virtual bool PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000197 unsigned AsmVariant, const char *ExtraCode,
198 raw_ostream &O);
Evan Cheng055b0312009-06-29 07:51:04 +0000199 virtual bool PrintAsmMemoryOperand(const MachineInstr *MI, unsigned OpNum,
Bob Wilson224c2442009-05-19 05:53:42 +0000200 unsigned AsmVariant,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000201 const char *ExtraCode, raw_ostream &O);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000202
Chris Lattner35c33bd2010-04-04 04:47:45 +0000203 void printInstruction(const MachineInstr *MI, raw_ostream &O); // autogen
Chris Lattnerd95148f2009-09-13 20:19:22 +0000204 static const char *getRegisterName(unsigned RegNo);
Chris Lattner05af2612009-09-13 20:08:00 +0000205
Chris Lattnera786cea2010-01-28 01:10:34 +0000206 virtual void EmitInstruction(const MachineInstr *MI);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000207 bool runOnMachineFunction(MachineFunction &F);
Chris Lattnera2406192010-01-28 00:19:24 +0000208
209 virtual void EmitConstantPool() {} // we emit constant pools customly!
Chris Lattner953ebb72010-01-27 23:58:11 +0000210 virtual void EmitFunctionEntryLabel();
Bob Wilson812209a2009-09-30 22:06:26 +0000211 void EmitStartOfAsmFile(Module &M);
Chris Lattner4a071d62009-10-19 17:59:19 +0000212 void EmitEndOfAsmFile(Module &M);
Evan Chenga8e29892007-01-19 07:51:42 +0000213
Chris Lattner0890cf12010-01-25 19:51:38 +0000214 MCSymbol *GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
215 const MachineBasicBlock *MBB) const;
216 MCSymbol *GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const;
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000217
Evan Cheng711b6dc2008-08-08 06:56:16 +0000218 /// EmitMachineConstantPoolValue - Print a machine constantpool value to
219 /// the .s file.
Evan Chenga8e29892007-01-19 07:51:42 +0000220 virtual void EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
Chris Lattner9d7efd32010-04-04 07:05:53 +0000221 SmallString<128> Str;
222 raw_svector_ostream OS(Str);
223 EmitMachineConstantPoolValue(MCPV, OS);
224 OutStreamer.EmitRawText(OS.str());
225 }
226
227 void EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV,
228 raw_ostream &O) {
Chris Lattnerea3cb402010-01-20 07:33:29 +0000229 switch (TM.getTargetData()->getTypeAllocSize(MCPV->getType())) {
230 case 1: O << MAI->getData8bitsDirective(0); break;
231 case 2: O << MAI->getData16bitsDirective(0); break;
232 case 4: O << MAI->getData32bitsDirective(0); break;
233 default: assert(0 && "Unknown CPV size");
234 }
Evan Chenga8e29892007-01-19 07:51:42 +0000235
Evan Cheng711b6dc2008-08-08 06:56:16 +0000236 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +0000237
238 if (ACPV->isLSDA()) {
Chris Lattner9d7efd32010-04-04 07:05:53 +0000239 O << MAI->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber();
Bob Wilson28989a82009-11-02 16:59:06 +0000240 } else if (ACPV->isBlockAddress()) {
Chris Lattner48130352010-01-13 06:38:18 +0000241 O << GetBlockAddressSymbol(ACPV->getBlockAddress())->getName();
Bob Wilson28989a82009-11-02 16:59:06 +0000242 } else if (ACPV->isGlobalValue()) {
243 GlobalValue *GV = ACPV->getGV();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000244 bool isIndirect = Subtarget->isTargetDarwin() &&
Evan Cheng63476a82009-09-03 07:04:02 +0000245 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
Evan Chenge4e4ed32009-08-28 23:18:09 +0000246 if (!isIndirect)
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000247 O << *Mang->getSymbol(GV);
Evan Chenge4e4ed32009-08-28 23:18:09 +0000248 else {
249 // FIXME: Remove this when Darwin transition to @GOT like syntax.
Chris Lattner7a2ba942010-01-16 18:37:32 +0000250 MCSymbol *Sym = GetSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
Chris Lattner10b318b2010-01-17 21:43:43 +0000251 O << *Sym;
Chris Lattnerb8f64a72009-10-19 18:49:14 +0000252
253 MachineModuleInfoMachO &MMIMachO =
254 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Bill Wendlingcebae362010-03-10 22:34:10 +0000255 MachineModuleInfoImpl::StubValueTy &StubSym =
Chris Lattnerb8f64a72009-10-19 18:49:14 +0000256 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(Sym) :
257 MMIMachO.getGVStubEntry(Sym);
Bill Wendlingcebae362010-03-10 22:34:10 +0000258 if (StubSym.getPointer() == 0)
259 StubSym = MachineModuleInfoImpl::
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000260 StubValueTy(Mang->getSymbol(GV), !GV->hasInternalLinkage());
Evan Chenge4e4ed32009-08-28 23:18:09 +0000261 }
Bob Wilson28989a82009-11-02 16:59:06 +0000262 } else {
263 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Chris Lattner10b318b2010-01-17 21:43:43 +0000264 O << *GetExternalSymbolSymbol(ACPV->getSymbol());
Bob Wilson28989a82009-11-02 16:59:06 +0000265 }
Jim Grosbache9952212009-09-04 01:38:51 +0000266
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000267 if (ACPV->hasModifier()) O << "(" << ACPV->getModifier() << ")";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000268 if (ACPV->getPCAdjustment() != 0) {
Chris Lattner33adcfb2009-08-22 21:43:10 +0000269 O << "-(" << MAI->getPrivateGlobalPrefix() << "PC"
Evan Chenge7e0d622009-11-06 22:24:13 +0000270 << getFunctionNumber() << "_" << ACPV->getLabelId()
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000271 << "+" << (unsigned)ACPV->getPCAdjustment();
272 if (ACPV->mustAddCurrentAddress())
273 O << "-.";
Chris Lattner8b378752010-01-15 23:26:49 +0000274 O << ')';
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000275 }
Evan Chenga8e29892007-01-19 07:51:42 +0000276 }
Jim Grosbache9952212009-09-04 01:38:51 +0000277
Evan Chenga8e29892007-01-19 07:51:42 +0000278 void getAnalysisUsage(AnalysisUsage &AU) const {
Gordon Henriksencd8bc052007-09-30 13:39:29 +0000279 AsmPrinter::getAnalysisUsage(AU);
Evan Chenga8e29892007-01-19 07:51:42 +0000280 AU.setPreservesAll();
Jim Laskey44c3b9f2007-01-26 21:22:28 +0000281 AU.addRequired<MachineModuleInfo>();
Devang Pateleb3fc282009-01-08 23:40:34 +0000282 AU.addRequired<DwarfWriter>();
Evan Chenga8e29892007-01-19 07:51:42 +0000283 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000284 };
285} // end of anonymous namespace
286
287#include "ARMGenAsmWriter.inc"
288
Chris Lattner953ebb72010-01-27 23:58:11 +0000289void ARMAsmPrinter::EmitFunctionEntryLabel() {
290 if (AFI->isThumbFunction()) {
Chris Lattner9d7efd32010-04-04 07:05:53 +0000291 OutStreamer.EmitRawText(StringRef("\t.code\t16"));
Chris Lattner953ebb72010-01-27 23:58:11 +0000292 if (Subtarget->isTargetDarwin())
Chris Lattner9d7efd32010-04-04 07:05:53 +0000293 OutStreamer.EmitRawText("\t.thumb_func\t"+Twine(CurrentFnSym->getName()));
294 else
295 OutStreamer.EmitRawText(StringRef("\t.thumb_func"));
Chris Lattner953ebb72010-01-27 23:58:11 +0000296 }
297
298 OutStreamer.EmitLabel(CurrentFnSym);
299}
300
Evan Chenga8e29892007-01-19 07:51:42 +0000301/// runOnMachineFunction - This uses the printInstruction()
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000302/// method to print assembly for each instruction.
303///
304bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Chenga8e29892007-01-19 07:51:42 +0000305 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng6d63a722008-09-18 07:27:23 +0000306 MCP = MF.getConstantPool();
Rafael Espindola4b442b52006-05-23 02:48:20 +0000307
Chris Lattnerd49fe1b2010-01-28 01:28:58 +0000308 return AsmPrinter::runOnMachineFunction(MF);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000309}
310
Evan Cheng055b0312009-06-29 07:51:04 +0000311void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000312 raw_ostream &O, const char *Modifier) {
Evan Cheng055b0312009-06-29 07:51:04 +0000313 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000314 unsigned TF = MO.getTargetFlags();
315
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000316 switch (MO.getType()) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000317 default:
318 assert(0 && "<unknown operand type>");
Bob Wilson5bafff32009-06-22 23:27:02 +0000319 case MachineOperand::MO_Register: {
320 unsigned Reg = MO.getReg();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000321 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
322 if (Modifier && strcmp(Modifier, "dregpair") == 0) {
323 unsigned DRegLo = TRI->getSubReg(Reg, 5); // arm_dsubreg_0
324 unsigned DRegHi = TRI->getSubReg(Reg, 6); // arm_dsubreg_1
325 O << '{'
326 << getRegisterName(DRegLo) << ',' << getRegisterName(DRegHi)
327 << '}';
328 } else if (Modifier && strcmp(Modifier, "lane") == 0) {
329 unsigned RegNum = ARMRegisterInfo::getRegisterNumbering(Reg);
330 unsigned DReg = TRI->getMatchingSuperReg(Reg, RegNum & 1 ? 2 : 1,
331 &ARM::DPR_VFP2RegClass);
332 O << getRegisterName(DReg) << '[' << (RegNum & 1) << ']';
333 } else {
Anton Korobeynikove8ea0112009-11-07 15:20:32 +0000334 assert(!MO.getSubReg() && "Subregs should be eliminated!");
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000335 O << getRegisterName(Reg);
336 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000337 break;
Bob Wilson5bafff32009-06-22 23:27:02 +0000338 }
Evan Chenga8e29892007-01-19 07:51:42 +0000339 case MachineOperand::MO_Immediate: {
Evan Cheng5adb66a2009-09-28 09:14:39 +0000340 int64_t Imm = MO.getImm();
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000341 O << '#';
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000342 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
343 (TF & ARMII::MO_LO16))
344 O << ":lower16:";
345 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
346 (TF & ARMII::MO_HI16))
347 O << ":upper16:";
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000348 O << Imm;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000349 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000350 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000351 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000352 O << *MO.getMBB()->getSymbol();
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000353 return;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000354 case MachineOperand::MO_GlobalAddress: {
Evan Chenga8e29892007-01-19 07:51:42 +0000355 bool isCallOp = Modifier && !strcmp(Modifier, "call");
Rafael Espindola84b19be2006-07-16 01:02:57 +0000356 GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000357
358 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
359 (TF & ARMII::MO_LO16))
360 O << ":lower16:";
361 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
362 (TF & ARMII::MO_HI16))
363 O << ":upper16:";
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000364 O << *Mang->getSymbol(GV);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000365
Chris Lattner0c08d092010-04-03 22:28:33 +0000366 printOffset(MO.getOffset(), O);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000367
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000368 if (isCallOp && Subtarget->isTargetELF() &&
369 TM.getRelocationModel() == Reloc::PIC_)
370 O << "(PLT)";
Evan Chenga8e29892007-01-19 07:51:42 +0000371 break;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000372 }
Evan Chenga8e29892007-01-19 07:51:42 +0000373 case MachineOperand::MO_ExternalSymbol: {
374 bool isCallOp = Modifier && !strcmp(Modifier, "call");
Chris Lattner10b318b2010-01-17 21:43:43 +0000375 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Chris Lattner09533a42010-01-13 08:08:33 +0000376
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000377 if (isCallOp && Subtarget->isTargetELF() &&
378 TM.getRelocationModel() == Reloc::PIC_)
379 O << "(PLT)";
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000380 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000381 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000382 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000383 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000384 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000385 case MachineOperand::MO_JumpTableIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000386 O << *GetJTISymbol(MO.getIndex());
Evan Chenga8e29892007-01-19 07:51:42 +0000387 break;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000388 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000389}
390
Chris Lattner35c33bd2010-04-04 04:47:45 +0000391static void printSOImm(raw_ostream &O, int64_t V, bool VerboseAsm,
Chris Lattner33adcfb2009-08-22 21:43:10 +0000392 const MCAsmInfo *MAI) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000393 // Break it up into two parts that make up a shifter immediate.
394 V = ARM_AM::getSOImmVal(V);
395 assert(V != -1 && "Not a valid so_imm value!");
396
Evan Chengc70d1842007-03-20 08:11:30 +0000397 unsigned Imm = ARM_AM::getSOImmValImm(V);
398 unsigned Rot = ARM_AM::getSOImmValRot(V);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000399
Evan Chenga8e29892007-01-19 07:51:42 +0000400 // Print low-level immediate formation info, per
401 // A5.1.3: "Data-processing operands - Immediate".
402 if (Rot) {
403 O << "#" << Imm << ", " << Rot;
404 // Pretty printed version.
Evan Cheng39382422009-10-28 01:44:26 +0000405 if (VerboseAsm) {
Chris Lattner35c33bd2010-04-04 04:47:45 +0000406 O << "\t" << MAI->getCommentString() << ' ';
Evan Cheng39382422009-10-28 01:44:26 +0000407 O << (int)ARM_AM::rotr32(Imm, Rot);
408 }
Evan Chenga8e29892007-01-19 07:51:42 +0000409 } else {
410 O << "#" << Imm;
411 }
412}
413
Evan Chengc70d1842007-03-20 08:11:30 +0000414/// printSOImmOperand - SOImm is 4-bit rotate amount in bits 8-11 with 8-bit
415/// immediate in bits 0-7.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000416void ARMAsmPrinter::printSOImmOperand(const MachineInstr *MI, int OpNum,
417 raw_ostream &O) {
Evan Chengc70d1842007-03-20 08:11:30 +0000418 const MachineOperand &MO = MI->getOperand(OpNum);
Dan Gohmand735b802008-10-03 15:45:36 +0000419 assert(MO.isImm() && "Not a valid so_imm value!");
Chris Lattner33adcfb2009-08-22 21:43:10 +0000420 printSOImm(O, MO.getImm(), VerboseAsm, MAI);
Evan Chengc70d1842007-03-20 08:11:30 +0000421}
422
Evan Cheng90922132008-11-06 02:25:39 +0000423/// printSOImm2PartOperand - SOImm is broken into two pieces using a 'mov'
424/// followed by an 'orr' to materialize.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000425void ARMAsmPrinter::printSOImm2PartOperand(const MachineInstr *MI, int OpNum,
426 raw_ostream &O) {
Evan Chengc70d1842007-03-20 08:11:30 +0000427 const MachineOperand &MO = MI->getOperand(OpNum);
Dan Gohmand735b802008-10-03 15:45:36 +0000428 assert(MO.isImm() && "Not a valid so_imm value!");
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000429 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO.getImm());
430 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO.getImm());
Chris Lattner33adcfb2009-08-22 21:43:10 +0000431 printSOImm(O, V1, VerboseAsm, MAI);
Evan Cheng5e148a32007-06-05 18:55:18 +0000432 O << "\n\torr";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000433 printPredicateOperand(MI, 2, O);
Evan Cheng162e3092009-10-26 23:45:59 +0000434 O << "\t";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000435 printOperand(MI, 0, O);
Evan Chengc70d1842007-03-20 08:11:30 +0000436 O << ", ";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000437 printOperand(MI, 0, O);
Evan Chengc70d1842007-03-20 08:11:30 +0000438 O << ", ";
Chris Lattner33adcfb2009-08-22 21:43:10 +0000439 printSOImm(O, V2, VerboseAsm, MAI);
Evan Chengc70d1842007-03-20 08:11:30 +0000440}
441
Evan Chenga8e29892007-01-19 07:51:42 +0000442// so_reg is a 4-operand unit corresponding to register forms of the A5.1
443// "Addressing Mode 1 - Data-processing operands" forms. This includes:
Evan Cheng9cb9e672009-06-27 02:26:13 +0000444// REG 0 0 - e.g. R5
445// REG REG 0,SH_OPC - e.g. R5, ROR R3
Evan Chenga8e29892007-01-19 07:51:42 +0000446// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000447void ARMAsmPrinter::printSORegOperand(const MachineInstr *MI, int Op,
448 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000449 const MachineOperand &MO1 = MI->getOperand(Op);
450 const MachineOperand &MO2 = MI->getOperand(Op+1);
451 const MachineOperand &MO3 = MI->getOperand(Op+2);
452
Chris Lattner762ccea2009-09-13 20:31:40 +0000453 O << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000454
455 // Print the shift opc.
456 O << ", "
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000457 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000458 << " ";
459
460 if (MO2.getReg()) {
Chris Lattner762ccea2009-09-13 20:31:40 +0000461 O << getRegisterName(MO2.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000462 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
463 } else {
464 O << "#" << ARM_AM::getSORegOffset(MO3.getImm());
465 }
466}
467
Chris Lattner35c33bd2010-04-04 04:47:45 +0000468void ARMAsmPrinter::printAddrMode2Operand(const MachineInstr *MI, int Op,
469 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000470 const MachineOperand &MO1 = MI->getOperand(Op);
471 const MachineOperand &MO2 = MI->getOperand(Op+1);
472 const MachineOperand &MO3 = MI->getOperand(Op+2);
473
Dan Gohmand735b802008-10-03 15:45:36 +0000474 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000475 printOperand(MI, Op, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000476 return;
477 }
478
Chris Lattner762ccea2009-09-13 20:31:40 +0000479 O << "[" << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000480
481 if (!MO2.getReg()) {
Johnny Chen9e088762010-03-17 17:52:21 +0000482 if (ARM_AM::getAM2Offset(MO3.getImm())) // Don't print +0.
Evan Chenga8e29892007-01-19 07:51:42 +0000483 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000484 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000485 << ARM_AM::getAM2Offset(MO3.getImm());
486 O << "]";
487 return;
488 }
489
490 O << ", "
Johnny Chen9e088762010-03-17 17:52:21 +0000491 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
Chris Lattner762ccea2009-09-13 20:31:40 +0000492 << getRegisterName(MO2.getReg());
Jim Grosbache9952212009-09-04 01:38:51 +0000493
Evan Chenga8e29892007-01-19 07:51:42 +0000494 if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm()))
495 O << ", "
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000496 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000497 << " #" << ShImm;
498 O << "]";
499}
500
Chris Lattner35c33bd2010-04-04 04:47:45 +0000501void ARMAsmPrinter::printAddrMode2OffsetOperand(const MachineInstr *MI, int Op,
502 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000503 const MachineOperand &MO1 = MI->getOperand(Op);
504 const MachineOperand &MO2 = MI->getOperand(Op+1);
505
506 if (!MO1.getReg()) {
Evan Chengbdc98692007-05-03 23:30:36 +0000507 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
508 assert(ImmOffs && "Malformed indexed load / store!");
509 O << "#"
Johnny Chen9e088762010-03-17 17:52:21 +0000510 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
Evan Chengbdc98692007-05-03 23:30:36 +0000511 << ImmOffs;
Evan Chenga8e29892007-01-19 07:51:42 +0000512 return;
513 }
514
Johnny Chen9e088762010-03-17 17:52:21 +0000515 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
Chris Lattner762ccea2009-09-13 20:31:40 +0000516 << getRegisterName(MO1.getReg());
Jim Grosbache9952212009-09-04 01:38:51 +0000517
Evan Chenga8e29892007-01-19 07:51:42 +0000518 if (unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm()))
519 O << ", "
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000520 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO2.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000521 << " #" << ShImm;
522}
523
Chris Lattner35c33bd2010-04-04 04:47:45 +0000524void ARMAsmPrinter::printAddrMode3Operand(const MachineInstr *MI, int Op,
525 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000526 const MachineOperand &MO1 = MI->getOperand(Op);
527 const MachineOperand &MO2 = MI->getOperand(Op+1);
528 const MachineOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbache9952212009-09-04 01:38:51 +0000529
Dan Gohman6f0d0242008-02-10 18:45:23 +0000530 assert(TargetRegisterInfo::isPhysicalRegister(MO1.getReg()));
Chris Lattner762ccea2009-09-13 20:31:40 +0000531 O << "[" << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000532
533 if (MO2.getReg()) {
534 O << ", "
535 << (char)ARM_AM::getAM3Op(MO3.getImm())
Chris Lattner762ccea2009-09-13 20:31:40 +0000536 << getRegisterName(MO2.getReg())
Evan Chenga8e29892007-01-19 07:51:42 +0000537 << "]";
538 return;
539 }
Jim Grosbache9952212009-09-04 01:38:51 +0000540
Evan Chenga8e29892007-01-19 07:51:42 +0000541 if (unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm()))
542 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000543 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000544 << ImmOffs;
545 O << "]";
546}
547
Chris Lattner35c33bd2010-04-04 04:47:45 +0000548void ARMAsmPrinter::printAddrMode3OffsetOperand(const MachineInstr *MI, int Op,
549 raw_ostream &O){
Evan Chenga8e29892007-01-19 07:51:42 +0000550 const MachineOperand &MO1 = MI->getOperand(Op);
551 const MachineOperand &MO2 = MI->getOperand(Op+1);
552
553 if (MO1.getReg()) {
554 O << (char)ARM_AM::getAM3Op(MO2.getImm())
Chris Lattner762ccea2009-09-13 20:31:40 +0000555 << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000556 return;
557 }
558
559 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
Evan Chengbdc98692007-05-03 23:30:36 +0000560 assert(ImmOffs && "Malformed indexed load / store!");
Evan Chenga8e29892007-01-19 07:51:42 +0000561 O << "#"
Johnny Chen9e088762010-03-17 17:52:21 +0000562 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000563 << ImmOffs;
564}
Jim Grosbache9952212009-09-04 01:38:51 +0000565
Evan Chenga8e29892007-01-19 07:51:42 +0000566void ARMAsmPrinter::printAddrMode4Operand(const MachineInstr *MI, int Op,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000567 raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000568 const char *Modifier) {
Evan Chenga8e29892007-01-19 07:51:42 +0000569 const MachineOperand &MO2 = MI->getOperand(Op+1);
570 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
571 if (Modifier && strcmp(Modifier, "submode") == 0) {
Bob Wilsonea7f22c2010-03-16 16:19:07 +0000572 O << ARM_AM::getAMSubModeStr(Mode);
Evan Chengd77c7ab2009-08-07 21:19:10 +0000573 } else if (Modifier && strcmp(Modifier, "wide") == 0) {
574 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
575 if (Mode == ARM_AM::ia)
576 O << ".w";
Evan Chenga8e29892007-01-19 07:51:42 +0000577 } else {
Chris Lattner35c33bd2010-04-04 04:47:45 +0000578 printOperand(MI, Op, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000579 }
580}
581
582void ARMAsmPrinter::printAddrMode5Operand(const MachineInstr *MI, int Op,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000583 raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000584 const char *Modifier) {
585 const MachineOperand &MO1 = MI->getOperand(Op);
586 const MachineOperand &MO2 = MI->getOperand(Op+1);
587
Dan Gohmand735b802008-10-03 15:45:36 +0000588 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000589 printOperand(MI, Op, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000590 return;
591 }
Jim Grosbache9952212009-09-04 01:38:51 +0000592
Dan Gohman6f0d0242008-02-10 18:45:23 +0000593 assert(TargetRegisterInfo::isPhysicalRegister(MO1.getReg()));
Evan Chenga8e29892007-01-19 07:51:42 +0000594
595 if (Modifier && strcmp(Modifier, "submode") == 0) {
596 ARM_AM::AMSubMode Mode = ARM_AM::getAM5SubMode(MO2.getImm());
Jim Grosbache5165492009-11-09 00:11:35 +0000597 O << ARM_AM::getAMSubModeStr(Mode);
Evan Chenga8e29892007-01-19 07:51:42 +0000598 return;
599 } else if (Modifier && strcmp(Modifier, "base") == 0) {
600 // Used for FSTM{D|S} and LSTM{D|S} operations.
Chris Lattner762ccea2009-09-13 20:31:40 +0000601 O << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000602 return;
603 }
Jim Grosbache9952212009-09-04 01:38:51 +0000604
Chris Lattner762ccea2009-09-13 20:31:40 +0000605 O << "[" << getRegisterName(MO1.getReg());
Jim Grosbache9952212009-09-04 01:38:51 +0000606
Evan Chenga8e29892007-01-19 07:51:42 +0000607 if (unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm())) {
608 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000609 << ARM_AM::getAddrOpcStr(ARM_AM::getAM5Op(MO2.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000610 << ImmOffs*4;
611 }
612 O << "]";
613}
614
Chris Lattner35c33bd2010-04-04 04:47:45 +0000615void ARMAsmPrinter::printAddrMode6Operand(const MachineInstr *MI, int Op,
616 raw_ostream &O) {
Bob Wilson8b024a52009-07-01 23:16:05 +0000617 const MachineOperand &MO1 = MI->getOperand(Op);
618 const MachineOperand &MO2 = MI->getOperand(Op+1);
Bob Wilson8b024a52009-07-01 23:16:05 +0000619
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000620 O << "[" << getRegisterName(MO1.getReg());
Bob Wilson226036e2010-03-20 22:13:40 +0000621 if (MO2.getImm()) {
Anton Korobeynikovbce3dbd2009-11-17 20:04:59 +0000622 // FIXME: Both darwin as and GNU as violate ARM docs here.
Bob Wilson226036e2010-03-20 22:13:40 +0000623 O << ", :" << MO2.getImm();
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000624 }
625 O << "]";
Bob Wilson226036e2010-03-20 22:13:40 +0000626}
Bob Wilsona43e6bf2010-03-16 23:01:13 +0000627
Chris Lattner35c33bd2010-04-04 04:47:45 +0000628void ARMAsmPrinter::printAddrMode6OffsetOperand(const MachineInstr *MI, int Op,
629 raw_ostream &O){
Bob Wilson226036e2010-03-20 22:13:40 +0000630 const MachineOperand &MO = MI->getOperand(Op);
631 if (MO.getReg() == 0)
632 O << "!";
633 else
634 O << ", " << getRegisterName(MO.getReg());
Bob Wilson8b024a52009-07-01 23:16:05 +0000635}
636
Evan Chenga8e29892007-01-19 07:51:42 +0000637void ARMAsmPrinter::printAddrModePCOperand(const MachineInstr *MI, int Op,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000638 raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000639 const char *Modifier) {
640 if (Modifier && strcmp(Modifier, "label") == 0) {
Chris Lattner35c33bd2010-04-04 04:47:45 +0000641 printPCLabel(MI, Op+1, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000642 return;
643 }
644
645 const MachineOperand &MO1 = MI->getOperand(Op);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000646 assert(TargetRegisterInfo::isPhysicalRegister(MO1.getReg()));
Johnny Chen9e088762010-03-17 17:52:21 +0000647 O << "[pc, " << getRegisterName(MO1.getReg()) << "]";
Evan Chenga8e29892007-01-19 07:51:42 +0000648}
649
650void
Chris Lattner35c33bd2010-04-04 04:47:45 +0000651ARMAsmPrinter::printBitfieldInvMaskImmOperand(const MachineInstr *MI, int Op,
652 raw_ostream &O) {
Evan Chengf49810c2009-06-23 17:48:47 +0000653 const MachineOperand &MO = MI->getOperand(Op);
654 uint32_t v = ~MO.getImm();
Evan Cheng9e03cbe2009-06-25 22:04:44 +0000655 int32_t lsb = CountTrailingZeros_32(v);
Nick Lewyckyb825aaa2009-06-24 01:08:42 +0000656 int32_t width = (32 - CountLeadingZeros_32 (v)) - lsb;
Evan Chengf49810c2009-06-23 17:48:47 +0000657 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
658 O << "#" << lsb << ", #" << width;
659}
660
Evan Cheng055b0312009-06-29 07:51:04 +0000661//===--------------------------------------------------------------------===//
662
Chris Lattner35c33bd2010-04-04 04:47:45 +0000663void ARMAsmPrinter::printThumbS4ImmOperand(const MachineInstr *MI, int Op,
664 raw_ostream &O) {
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000665 O << "#" << MI->getOperand(Op).getImm() * 4;
666}
667
Evan Chengf49810c2009-06-23 17:48:47 +0000668void
Chris Lattner35c33bd2010-04-04 04:47:45 +0000669ARMAsmPrinter::printThumbITMask(const MachineInstr *MI, int Op,
670 raw_ostream &O) {
Evan Chenge5564742009-07-09 23:43:36 +0000671 // (3 - the number of trailing zeros) is the number of then / else.
672 unsigned Mask = MI->getOperand(Op).getImm();
Johnny Chen9e088762010-03-17 17:52:21 +0000673 unsigned CondBit0 = Mask >> 4 & 1;
Evan Chenge5564742009-07-09 23:43:36 +0000674 unsigned NumTZ = CountTrailingZeros_32(Mask);
675 assert(NumTZ <= 3 && "Invalid IT mask!");
Evan Cheng06e16582009-07-10 01:54:42 +0000676 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
Johnny Chen9e088762010-03-17 17:52:21 +0000677 bool T = ((Mask >> Pos) & 1) == CondBit0;
Evan Chenge5564742009-07-09 23:43:36 +0000678 if (T)
679 O << 't';
680 else
681 O << 'e';
682 }
683}
684
685void
Chris Lattner35c33bd2010-04-04 04:47:45 +0000686ARMAsmPrinter::printThumbAddrModeRROperand(const MachineInstr *MI, int Op,
687 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000688 const MachineOperand &MO1 = MI->getOperand(Op);
689 const MachineOperand &MO2 = MI->getOperand(Op+1);
Chris Lattner762ccea2009-09-13 20:31:40 +0000690 O << "[" << getRegisterName(MO1.getReg());
691 O << ", " << getRegisterName(MO2.getReg()) << "]";
Evan Chenga8e29892007-01-19 07:51:42 +0000692}
693
694void
695ARMAsmPrinter::printThumbAddrModeRI5Operand(const MachineInstr *MI, int Op,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000696 raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000697 unsigned Scale) {
698 const MachineOperand &MO1 = MI->getOperand(Op);
Evan Chengcea117d2007-01-30 02:35:32 +0000699 const MachineOperand &MO2 = MI->getOperand(Op+1);
700 const MachineOperand &MO3 = MI->getOperand(Op+2);
Evan Chenga8e29892007-01-19 07:51:42 +0000701
Dan Gohmand735b802008-10-03 15:45:36 +0000702 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000703 printOperand(MI, Op, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000704 return;
705 }
706
Chris Lattner762ccea2009-09-13 20:31:40 +0000707 O << "[" << getRegisterName(MO1.getReg());
Evan Chengcea117d2007-01-30 02:35:32 +0000708 if (MO3.getReg())
Chris Lattner762ccea2009-09-13 20:31:40 +0000709 O << ", " << getRegisterName(MO3.getReg());
Evan Cheng4b6bbe12009-11-10 19:48:13 +0000710 else if (unsigned ImmOffs = MO2.getImm())
Johnny Chen9e088762010-03-17 17:52:21 +0000711 O << ", #" << ImmOffs * Scale;
Evan Chenga8e29892007-01-19 07:51:42 +0000712 O << "]";
713}
714
715void
Chris Lattner35c33bd2010-04-04 04:47:45 +0000716ARMAsmPrinter::printThumbAddrModeS1Operand(const MachineInstr *MI, int Op,
717 raw_ostream &O) {
718 printThumbAddrModeRI5Operand(MI, Op, O, 1);
Evan Chenga8e29892007-01-19 07:51:42 +0000719}
720void
Chris Lattner35c33bd2010-04-04 04:47:45 +0000721ARMAsmPrinter::printThumbAddrModeS2Operand(const MachineInstr *MI, int Op,
722 raw_ostream &O) {
723 printThumbAddrModeRI5Operand(MI, Op, O, 2);
Evan Chenga8e29892007-01-19 07:51:42 +0000724}
725void
Chris Lattner35c33bd2010-04-04 04:47:45 +0000726ARMAsmPrinter::printThumbAddrModeS4Operand(const MachineInstr *MI, int Op,
727 raw_ostream &O) {
728 printThumbAddrModeRI5Operand(MI, Op, O, 4);
Evan Chenga8e29892007-01-19 07:51:42 +0000729}
730
Chris Lattner35c33bd2010-04-04 04:47:45 +0000731void ARMAsmPrinter::printThumbAddrModeSPOperand(const MachineInstr *MI,int Op,
732 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000733 const MachineOperand &MO1 = MI->getOperand(Op);
734 const MachineOperand &MO2 = MI->getOperand(Op+1);
Chris Lattner762ccea2009-09-13 20:31:40 +0000735 O << "[" << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000736 if (unsigned ImmOffs = MO2.getImm())
Johnny Chen9e088762010-03-17 17:52:21 +0000737 O << ", #" << ImmOffs*4;
Evan Chenga8e29892007-01-19 07:51:42 +0000738 O << "]";
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000739}
740
Evan Cheng055b0312009-06-29 07:51:04 +0000741//===--------------------------------------------------------------------===//
742
Evan Cheng9cb9e672009-06-27 02:26:13 +0000743// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
744// register with shift forms.
745// REG 0 0 - e.g. R5
746// REG IMM, SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000747void ARMAsmPrinter::printT2SOOperand(const MachineInstr *MI, int OpNum,
748 raw_ostream &O) {
Evan Cheng9cb9e672009-06-27 02:26:13 +0000749 const MachineOperand &MO1 = MI->getOperand(OpNum);
750 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
751
752 unsigned Reg = MO1.getReg();
753 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Chris Lattner762ccea2009-09-13 20:31:40 +0000754 O << getRegisterName(Reg);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000755
756 // Print the shift opc.
757 O << ", "
758 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO2.getImm()))
759 << " ";
760
761 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
762 O << "#" << ARM_AM::getSORegOffset(MO2.getImm());
763}
764
Evan Cheng055b0312009-06-29 07:51:04 +0000765void ARMAsmPrinter::printT2AddrModeImm12Operand(const MachineInstr *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000766 int OpNum,
767 raw_ostream &O) {
Evan Cheng055b0312009-06-29 07:51:04 +0000768 const MachineOperand &MO1 = MI->getOperand(OpNum);
769 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000770
Chris Lattner762ccea2009-09-13 20:31:40 +0000771 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000772
773 unsigned OffImm = MO2.getImm();
774 if (OffImm) // Don't print +0.
Johnny Chen9e088762010-03-17 17:52:21 +0000775 O << ", #" << OffImm;
Evan Cheng055b0312009-06-29 07:51:04 +0000776 O << "]";
777}
778
779void ARMAsmPrinter::printT2AddrModeImm8Operand(const MachineInstr *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000780 int OpNum,
781 raw_ostream &O) {
Evan Cheng055b0312009-06-29 07:51:04 +0000782 const MachineOperand &MO1 = MI->getOperand(OpNum);
783 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
784
Chris Lattner762ccea2009-09-13 20:31:40 +0000785 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000786
787 int32_t OffImm = (int32_t)MO2.getImm();
788 // Don't print +0.
789 if (OffImm < 0)
790 O << ", #-" << -OffImm;
791 else if (OffImm > 0)
Johnny Chen9e088762010-03-17 17:52:21 +0000792 O << ", #" << OffImm;
Evan Cheng055b0312009-06-29 07:51:04 +0000793 O << "]";
794}
795
Evan Cheng5c874172009-07-09 22:21:59 +0000796void ARMAsmPrinter::printT2AddrModeImm8s4Operand(const MachineInstr *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000797 int OpNum,
798 raw_ostream &O) {
Evan Cheng5c874172009-07-09 22:21:59 +0000799 const MachineOperand &MO1 = MI->getOperand(OpNum);
800 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
801
Chris Lattner762ccea2009-09-13 20:31:40 +0000802 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng5c874172009-07-09 22:21:59 +0000803
804 int32_t OffImm = (int32_t)MO2.getImm() / 4;
805 // Don't print +0.
806 if (OffImm < 0)
Evan Chenga64ce452009-11-19 06:31:26 +0000807 O << ", #-" << -OffImm * 4;
Evan Cheng5c874172009-07-09 22:21:59 +0000808 else if (OffImm > 0)
Johnny Chen9e088762010-03-17 17:52:21 +0000809 O << ", #" << OffImm * 4;
Evan Cheng5c874172009-07-09 22:21:59 +0000810 O << "]";
811}
812
Evan Chenge88d5ce2009-07-02 07:28:31 +0000813void ARMAsmPrinter::printT2AddrModeImm8OffsetOperand(const MachineInstr *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000814 int OpNum,
815 raw_ostream &O) {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000816 const MachineOperand &MO1 = MI->getOperand(OpNum);
817 int32_t OffImm = (int32_t)MO1.getImm();
818 // Don't print +0.
819 if (OffImm < 0)
820 O << "#-" << -OffImm;
821 else if (OffImm > 0)
Johnny Chen9e088762010-03-17 17:52:21 +0000822 O << "#" << OffImm;
823}
824
Evan Cheng055b0312009-06-29 07:51:04 +0000825void ARMAsmPrinter::printT2AddrModeSoRegOperand(const MachineInstr *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000826 int OpNum,
827 raw_ostream &O) {
Evan Cheng055b0312009-06-29 07:51:04 +0000828 const MachineOperand &MO1 = MI->getOperand(OpNum);
829 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
830 const MachineOperand &MO3 = MI->getOperand(OpNum+2);
831
Chris Lattner762ccea2009-09-13 20:31:40 +0000832 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000833
Evan Cheng3a214252009-08-11 08:52:18 +0000834 assert(MO2.getReg() && "Invalid so_reg load / store address!");
Chris Lattner762ccea2009-09-13 20:31:40 +0000835 O << ", " << getRegisterName(MO2.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000836
Evan Cheng3a214252009-08-11 08:52:18 +0000837 unsigned ShAmt = MO3.getImm();
838 if (ShAmt) {
839 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
840 O << ", lsl #" << ShAmt;
Evan Cheng055b0312009-06-29 07:51:04 +0000841 }
842 O << "]";
843}
844
845
846//===--------------------------------------------------------------------===//
847
Chris Lattner35c33bd2010-04-04 04:47:45 +0000848void ARMAsmPrinter::printPredicateOperand(const MachineInstr *MI, int OpNum,
849 raw_ostream &O) {
Evan Cheng055b0312009-06-29 07:51:04 +0000850 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
Evan Cheng44bec522007-05-15 01:29:07 +0000851 if (CC != ARMCC::AL)
852 O << ARMCondCodeToString(CC);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000853}
854
Johnny Chen9d3acaa2010-03-02 17:57:15 +0000855void ARMAsmPrinter::printMandatoryPredicateOperand(const MachineInstr *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000856 int OpNum,
857 raw_ostream &O) {
Johnny Chen9d3acaa2010-03-02 17:57:15 +0000858 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
859 O << ARMCondCodeToString(CC);
860}
861
Chris Lattner35c33bd2010-04-04 04:47:45 +0000862void ARMAsmPrinter::printSBitModifierOperand(const MachineInstr *MI, int OpNum,
863 raw_ostream &O){
Evan Cheng055b0312009-06-29 07:51:04 +0000864 unsigned Reg = MI->getOperand(OpNum).getReg();
Evan Chengdfb2eba2007-07-06 01:01:34 +0000865 if (Reg) {
866 assert(Reg == ARM::CPSR && "Expect ARM CPSR register!");
867 O << 's';
868 }
869}
870
Chris Lattner35c33bd2010-04-04 04:47:45 +0000871void ARMAsmPrinter::printPCLabel(const MachineInstr *MI, int OpNum,
872 raw_ostream &O) {
Evan Cheng055b0312009-06-29 07:51:04 +0000873 int Id = (int)MI->getOperand(OpNum).getImm();
Evan Chenge7e0d622009-11-06 22:24:13 +0000874 O << MAI->getPrivateGlobalPrefix()
875 << "PC" << getFunctionNumber() << "_" << Id;
Evan Chenga8e29892007-01-19 07:51:42 +0000876}
877
Chris Lattner35c33bd2010-04-04 04:47:45 +0000878void ARMAsmPrinter::printRegisterList(const MachineInstr *MI, int OpNum,
879 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000880 O << "{";
Bob Wilson815baeb2010-03-13 01:08:20 +0000881 for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) {
Evan Cheng4b322e52009-08-11 21:11:32 +0000882 if (MI->getOperand(i).isImplicit())
883 continue;
Bob Wilson815baeb2010-03-13 01:08:20 +0000884 if ((int)i != OpNum) O << ", ";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000885 printOperand(MI, i, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000886 }
887 O << "}";
888}
889
Evan Cheng055b0312009-06-29 07:51:04 +0000890void ARMAsmPrinter::printCPInstOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000891 raw_ostream &O, const char *Modifier) {
Evan Chenga8e29892007-01-19 07:51:42 +0000892 assert(Modifier && "This operand only works with a modifier!");
893 // There are two aspects to a CONSTANTPOOL_ENTRY operand, the label and the
894 // data itself.
895 if (!strcmp(Modifier, "label")) {
Evan Cheng055b0312009-06-29 07:51:04 +0000896 unsigned ID = MI->getOperand(OpNum).getImm();
Chris Lattner8e089a92010-02-10 00:36:00 +0000897 OutStreamer.EmitLabel(GetCPISymbol(ID));
Evan Chenga8e29892007-01-19 07:51:42 +0000898 } else {
899 assert(!strcmp(Modifier, "cpentry") && "Unknown modifier for CPE");
Evan Cheng055b0312009-06-29 07:51:04 +0000900 unsigned CPI = MI->getOperand(OpNum).getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +0000901
Evan Cheng6d63a722008-09-18 07:27:23 +0000902 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPI];
Jim Grosbache9952212009-09-04 01:38:51 +0000903
Evan Cheng711b6dc2008-08-08 06:56:16 +0000904 if (MCPE.isMachineConstantPoolEntry()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000905 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
Evan Cheng711b6dc2008-08-08 06:56:16 +0000906 } else {
Evan Chenga8e29892007-01-19 07:51:42 +0000907 EmitGlobalConstant(MCPE.Val.ConstVal);
Lauro Ramos Venancio305b8a52007-04-25 14:50:40 +0000908 }
Evan Chenga8e29892007-01-19 07:51:42 +0000909 }
910}
911
Chris Lattner0890cf12010-01-25 19:51:38 +0000912MCSymbol *ARMAsmPrinter::
913GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
914 const MachineBasicBlock *MBB) const {
915 SmallString<60> Name;
916 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix()
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000917 << getFunctionNumber() << '_' << uid << '_' << uid2
Chris Lattner0890cf12010-01-25 19:51:38 +0000918 << "_set_" << MBB->getNumber();
Chris Lattner9b97a732010-03-30 18:10:53 +0000919 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattner0890cf12010-01-25 19:51:38 +0000920}
921
922MCSymbol *ARMAsmPrinter::
923GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
924 SmallString<60> Name;
925 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "JTI"
Chris Lattner281e7762010-01-25 23:28:03 +0000926 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner9b97a732010-03-30 18:10:53 +0000927 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000928}
929
Chris Lattner35c33bd2010-04-04 04:47:45 +0000930void ARMAsmPrinter::printJTBlockOperand(const MachineInstr *MI, int OpNum,
931 raw_ostream &O) {
Evan Cheng66ac5312009-07-25 00:33:29 +0000932 assert(!Subtarget->isThumb2() && "Thumb2 should use double-jump jumptables!");
933
Evan Cheng055b0312009-06-29 07:51:04 +0000934 const MachineOperand &MO1 = MI->getOperand(OpNum);
935 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
Chris Lattner1b46f432010-01-23 07:00:21 +0000936
Chris Lattner8aa797a2007-12-30 23:10:15 +0000937 unsigned JTI = MO1.getIndex();
Chris Lattner0890cf12010-01-25 19:51:38 +0000938 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
939 OutStreamer.EmitLabel(JTISymbol);
Evan Chenga8e29892007-01-19 07:51:42 +0000940
Chris Lattner33adcfb2009-08-22 21:43:10 +0000941 const char *JTEntryDirective = MAI->getData32bitsDirective();
Evan Chenga8e29892007-01-19 07:51:42 +0000942
Dan Gohman45426112008-07-07 20:06:06 +0000943 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
Evan Chenga8e29892007-01-19 07:51:42 +0000944 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
945 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Chris Lattnercee63322010-01-26 20:40:54 +0000946 bool UseSet= MAI->hasSetDirective() && TM.getRelocationModel() == Reloc::PIC_;
Evan Chengc324ecb2009-07-24 18:19:46 +0000947 SmallPtrSet<MachineBasicBlock*, 8> JTSets;
Evan Chenga8e29892007-01-19 07:51:42 +0000948 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
949 MachineBasicBlock *MBB = JTBBs[i];
Evan Cheng66ac5312009-07-25 00:33:29 +0000950 bool isNew = JTSets.insert(MBB);
951
Chris Lattner0890cf12010-01-25 19:51:38 +0000952 if (UseSet && isNew) {
Chris Lattnercee63322010-01-26 20:40:54 +0000953 O << "\t.set\t"
Jim Grosbach1f9b48a2010-01-25 23:50:13 +0000954 << *GetARMSetPICJumpTableLabel2(JTI, MO2.getImm(), MBB) << ','
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000955 << *MBB->getSymbol() << '-' << *JTISymbol << '\n';
Chris Lattner0890cf12010-01-25 19:51:38 +0000956 }
Evan Chenga8e29892007-01-19 07:51:42 +0000957
958 O << JTEntryDirective << ' ';
959 if (UseSet)
Chris Lattner0890cf12010-01-25 19:51:38 +0000960 O << *GetARMSetPICJumpTableLabel2(JTI, MO2.getImm(), MBB);
961 else if (TM.getRelocationModel() == Reloc::PIC_)
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000962 O << *MBB->getSymbol() << '-' << *JTISymbol;
Chris Lattner0890cf12010-01-25 19:51:38 +0000963 else
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000964 O << *MBB->getSymbol();
Chris Lattner0890cf12010-01-25 19:51:38 +0000965
Evan Chengd85ac4d2007-01-27 02:29:45 +0000966 if (i != e-1)
967 O << '\n';
Evan Chenga8e29892007-01-19 07:51:42 +0000968 }
969}
970
Chris Lattner35c33bd2010-04-04 04:47:45 +0000971void ARMAsmPrinter::printJT2BlockOperand(const MachineInstr *MI, int OpNum,
972 raw_ostream &O) {
Evan Cheng66ac5312009-07-25 00:33:29 +0000973 const MachineOperand &MO1 = MI->getOperand(OpNum);
974 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
975 unsigned JTI = MO1.getIndex();
Chris Lattner0890cf12010-01-25 19:51:38 +0000976
977 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
978 OutStreamer.EmitLabel(JTISymbol);
Evan Cheng66ac5312009-07-25 00:33:29 +0000979
Evan Cheng66ac5312009-07-25 00:33:29 +0000980 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
981 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
982 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Evan Cheng5657c012009-07-29 02:18:14 +0000983 bool ByteOffset = false, HalfWordOffset = false;
984 if (MI->getOpcode() == ARM::t2TBB)
985 ByteOffset = true;
986 else if (MI->getOpcode() == ARM::t2TBH)
987 HalfWordOffset = true;
988
Evan Cheng66ac5312009-07-25 00:33:29 +0000989 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
990 MachineBasicBlock *MBB = JTBBs[i];
Evan Cheng5657c012009-07-29 02:18:14 +0000991 if (ByteOffset)
Chris Lattner33adcfb2009-08-22 21:43:10 +0000992 O << MAI->getData8bitsDirective();
Evan Cheng5657c012009-07-29 02:18:14 +0000993 else if (HalfWordOffset)
Chris Lattner33adcfb2009-08-22 21:43:10 +0000994 O << MAI->getData16bitsDirective();
Chris Lattner0890cf12010-01-25 19:51:38 +0000995
996 if (ByteOffset || HalfWordOffset)
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000997 O << '(' << *MBB->getSymbol() << "-" << *JTISymbol << ")/2";
Chris Lattner0890cf12010-01-25 19:51:38 +0000998 else
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000999 O << "\tb.w " << *MBB->getSymbol();
Chris Lattner0890cf12010-01-25 19:51:38 +00001000
Evan Cheng66ac5312009-07-25 00:33:29 +00001001 if (i != e-1)
1002 O << '\n';
1003 }
1004}
1005
Chris Lattner35c33bd2010-04-04 04:47:45 +00001006void ARMAsmPrinter::printTBAddrMode(const MachineInstr *MI, int OpNum,
1007 raw_ostream &O) {
Chris Lattner762ccea2009-09-13 20:31:40 +00001008 O << "[pc, " << getRegisterName(MI->getOperand(OpNum).getReg());
Evan Cheng5657c012009-07-29 02:18:14 +00001009 if (MI->getOpcode() == ARM::t2TBH)
1010 O << ", lsl #1";
1011 O << ']';
1012}
1013
Chris Lattner35c33bd2010-04-04 04:47:45 +00001014void ARMAsmPrinter::printNoHashImmediate(const MachineInstr *MI, int OpNum,
1015 raw_ostream &O) {
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +00001016 O << MI->getOperand(OpNum).getImm();
1017}
Evan Chenga8e29892007-01-19 07:51:42 +00001018
Chris Lattner35c33bd2010-04-04 04:47:45 +00001019void ARMAsmPrinter::printVFPf32ImmOperand(const MachineInstr *MI, int OpNum,
1020 raw_ostream &O) {
Evan Cheng39382422009-10-28 01:44:26 +00001021 const ConstantFP *FP = MI->getOperand(OpNum).getFPImm();
Jim Grosbach77b02be2009-11-23 21:08:25 +00001022 O << '#' << FP->getValueAPF().convertToFloat();
Evan Cheng39382422009-10-28 01:44:26 +00001023 if (VerboseAsm) {
Chris Lattner35c33bd2010-04-04 04:47:45 +00001024 O << "\t\t" << MAI->getCommentString() << ' ';
Evan Cheng39382422009-10-28 01:44:26 +00001025 WriteAsOperand(O, FP, /*PrintType=*/false);
1026 }
1027}
1028
Chris Lattner35c33bd2010-04-04 04:47:45 +00001029void ARMAsmPrinter::printVFPf64ImmOperand(const MachineInstr *MI, int OpNum,
1030 raw_ostream &O) {
Evan Cheng39382422009-10-28 01:44:26 +00001031 const ConstantFP *FP = MI->getOperand(OpNum).getFPImm();
Jim Grosbach77b02be2009-11-23 21:08:25 +00001032 O << '#' << FP->getValueAPF().convertToDouble();
Evan Cheng39382422009-10-28 01:44:26 +00001033 if (VerboseAsm) {
Chris Lattner35c33bd2010-04-04 04:47:45 +00001034 O << "\t\t" << MAI->getCommentString() << ' ';
Evan Cheng39382422009-10-28 01:44:26 +00001035 WriteAsOperand(O, FP, /*PrintType=*/false);
1036 }
1037}
1038
Evan Cheng055b0312009-06-29 07:51:04 +00001039bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattnerc75c0282010-04-04 05:29:35 +00001040 unsigned AsmVariant, const char *ExtraCode,
1041 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +00001042 // Does this asm operand have a single letter operand modifier?
1043 if (ExtraCode && ExtraCode[0]) {
1044 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +00001045
Evan Chenga8e29892007-01-19 07:51:42 +00001046 switch (ExtraCode[0]) {
1047 default: return true; // Unknown modifier.
Bob Wilson9b4b00a2009-07-09 23:54:51 +00001048 case 'a': // Print as a memory address.
1049 if (MI->getOperand(OpNum).isReg()) {
Chris Lattner762ccea2009-09-13 20:31:40 +00001050 O << "[" << getRegisterName(MI->getOperand(OpNum).getReg()) << "]";
Bob Wilson9b4b00a2009-07-09 23:54:51 +00001051 return false;
1052 }
1053 // Fallthrough
1054 case 'c': // Don't print "#" before an immediate operand.
Bob Wilson4f38b382009-08-21 21:58:55 +00001055 if (!MI->getOperand(OpNum).isImm())
1056 return true;
Chris Lattner35c33bd2010-04-04 04:47:45 +00001057 printNoHashImmediate(MI, OpNum, O);
Bob Wilson8f343462009-04-06 21:46:51 +00001058 return false;
Evan Chenge21e3962007-04-04 00:13:29 +00001059 case 'P': // Print a VFP double precision register.
Evan Chengd831cda2009-12-08 23:06:22 +00001060 case 'q': // Print a NEON quad precision register.
Chris Lattner35c33bd2010-04-04 04:47:45 +00001061 printOperand(MI, OpNum, O);
Evan Cheng23a95702007-03-08 22:42:46 +00001062 return false;
Evan Chenga8e29892007-01-19 07:51:42 +00001063 case 'Q':
1064 if (TM.getTargetData()->isLittleEndian())
1065 break;
1066 // Fallthrough
1067 case 'R':
1068 if (TM.getTargetData()->isBigEndian())
1069 break;
1070 // Fallthrough
Jim Grosbache9952212009-09-04 01:38:51 +00001071 case 'H': // Write second word of DI / DF reference.
Evan Chenga8e29892007-01-19 07:51:42 +00001072 // Verify that this operand has two consecutive registers.
Evan Cheng055b0312009-06-29 07:51:04 +00001073 if (!MI->getOperand(OpNum).isReg() ||
1074 OpNum+1 == MI->getNumOperands() ||
1075 !MI->getOperand(OpNum+1).isReg())
Evan Chenga8e29892007-01-19 07:51:42 +00001076 return true;
Evan Cheng055b0312009-06-29 07:51:04 +00001077 ++OpNum; // Return the high-part.
Evan Chenga8e29892007-01-19 07:51:42 +00001078 }
1079 }
Jim Grosbache9952212009-09-04 01:38:51 +00001080
Chris Lattner35c33bd2010-04-04 04:47:45 +00001081 printOperand(MI, OpNum, O);
Evan Chenga8e29892007-01-19 07:51:42 +00001082 return false;
1083}
1084
Bob Wilson224c2442009-05-19 05:53:42 +00001085bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Cheng055b0312009-06-29 07:51:04 +00001086 unsigned OpNum, unsigned AsmVariant,
Chris Lattnerc75c0282010-04-04 05:29:35 +00001087 const char *ExtraCode,
1088 raw_ostream &O) {
Bob Wilson224c2442009-05-19 05:53:42 +00001089 if (ExtraCode && ExtraCode[0])
1090 return true; // Unknown modifier.
Bob Wilson765cc0b2009-10-13 20:50:28 +00001091
1092 const MachineOperand &MO = MI->getOperand(OpNum);
1093 assert(MO.isReg() && "unexpected inline asm memory operand");
1094 O << "[" << getRegisterName(MO.getReg()) << "]";
Bob Wilson224c2442009-05-19 05:53:42 +00001095 return false;
1096}
1097
Chris Lattnera786cea2010-01-28 01:10:34 +00001098void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Chris Lattner97f06932009-10-19 20:20:46 +00001099 if (EnableMCInst) {
1100 printInstructionThroughMCStreamer(MI);
Chris Lattner7ad07c42010-04-04 06:12:20 +00001101 return;
Chris Lattner97f06932009-10-19 20:20:46 +00001102 }
Chris Lattner7ad07c42010-04-04 06:12:20 +00001103
1104 if (MI->getOpcode() == ARM::CONSTPOOL_ENTRY)
1105 EmitAlignment(2);
1106
1107 SmallString<128> Str;
1108 raw_svector_ostream OS(Str);
1109 printInstruction(MI, OS);
1110 OutStreamer.EmitRawText(OS.str());
1111
1112 // Make sure the instruction that follows TBB is 2-byte aligned.
1113 // FIXME: Constant island pass should insert an "ALIGN" instruction instead.
1114 if (MI->getOpcode() == ARM::t2TBB)
1115 EmitAlignment(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001116}
1117
Bob Wilson812209a2009-09-30 22:06:26 +00001118void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Bob Wilson0fb34682009-09-30 00:23:42 +00001119 if (Subtarget->isTargetDarwin()) {
1120 Reloc::Model RelocM = TM.getRelocationModel();
1121 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
1122 // Declare all the text sections up front (before the DWARF sections
1123 // emitted by AsmPrinter::doInitialization) so the assembler will keep
1124 // them together at the beginning of the object file. This helps
1125 // avoid out-of-range branches that are due a fundamental limitation of
1126 // the way symbol offsets are encoded with the current Darwin ARM
1127 // relocations.
Bob Wilson29e06692009-09-30 22:25:37 +00001128 TargetLoweringObjectFileMachO &TLOFMacho =
1129 static_cast<TargetLoweringObjectFileMachO &>(getObjFileLowering());
1130 OutStreamer.SwitchSection(TLOFMacho.getTextSection());
1131 OutStreamer.SwitchSection(TLOFMacho.getTextCoalSection());
1132 OutStreamer.SwitchSection(TLOFMacho.getConstTextCoalSection());
1133 if (RelocM == Reloc::DynamicNoPIC) {
1134 const MCSection *sect =
1135 TLOFMacho.getMachOSection("__TEXT", "__symbol_stub4",
1136 MCSectionMachO::S_SYMBOL_STUBS,
1137 12, SectionKind::getText());
1138 OutStreamer.SwitchSection(sect);
1139 } else {
1140 const MCSection *sect =
1141 TLOFMacho.getMachOSection("__TEXT", "__picsymbolstub4",
1142 MCSectionMachO::S_SYMBOL_STUBS,
1143 16, SectionKind::getText());
1144 OutStreamer.SwitchSection(sect);
1145 }
Bob Wilson0fb34682009-09-30 00:23:42 +00001146 }
1147 }
1148
Jim Grosbache5165492009-11-09 00:11:35 +00001149 // Use unified assembler syntax.
Chris Lattner9d7efd32010-04-04 07:05:53 +00001150 OutStreamer.EmitRawText(StringRef("\t.syntax unified"));
Anton Korobeynikovd61eca52009-06-17 23:43:18 +00001151
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001152 // Emit ARM Build Attributes
1153 if (Subtarget->isTargetELF()) {
1154 // CPU Type
Anton Korobeynikovd260c242009-06-01 19:03:17 +00001155 std::string CPUString = Subtarget->getCPUString();
1156 if (CPUString != "generic")
Chris Lattner9d7efd32010-04-04 07:05:53 +00001157 OutStreamer.EmitRawText("\t.cpu " + Twine(CPUString));
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001158
1159 // FIXME: Emit FPU type
1160 if (Subtarget->hasVFP2())
Chris Lattner9d7efd32010-04-04 07:05:53 +00001161 OutStreamer.EmitRawText("\t.eabi_attribute " +
1162 Twine(ARMBuildAttrs::VFP_arch) + ", 2");
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001163
1164 // Signal various FP modes.
Chris Lattner9d7efd32010-04-04 07:05:53 +00001165 if (!UnsafeFPMath) {
1166 OutStreamer.EmitRawText("\t.eabi_attribute " +
1167 Twine(ARMBuildAttrs::ABI_FP_denormal) + ", 1");
1168 OutStreamer.EmitRawText("\t.eabi_attribute " +
1169 Twine(ARMBuildAttrs::ABI_FP_exceptions) + ", 1");
1170 }
1171
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001172 if (FiniteOnlyFPMath())
Chris Lattner9d7efd32010-04-04 07:05:53 +00001173 OutStreamer.EmitRawText("\t.eabi_attribute " +
1174 Twine(ARMBuildAttrs::ABI_FP_number_model)+ ", 1");
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001175 else
Chris Lattner9d7efd32010-04-04 07:05:53 +00001176 OutStreamer.EmitRawText("\t.eabi_attribute " +
1177 Twine(ARMBuildAttrs::ABI_FP_number_model)+ ", 3");
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001178
1179 // 8-bytes alignment stuff.
Chris Lattner9d7efd32010-04-04 07:05:53 +00001180 OutStreamer.EmitRawText("\t.eabi_attribute " +
1181 Twine(ARMBuildAttrs::ABI_align8_needed) + ", 1");
1182 OutStreamer.EmitRawText("\t.eabi_attribute " +
1183 Twine(ARMBuildAttrs::ABI_align8_preserved) + ", 1");
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001184
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001185 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
Chris Lattner9d7efd32010-04-04 07:05:53 +00001186 if (Subtarget->isAAPCS_ABI() && FloatABIType == FloatABI::Hard) {
1187 OutStreamer.EmitRawText("\t.eabi_attribute " +
1188 Twine(ARMBuildAttrs::ABI_HardFP_use) + ", 3");
1189 OutStreamer.EmitRawText("\t.eabi_attribute " +
1190 Twine(ARMBuildAttrs::ABI_VFP_args) + ", 1");
1191 }
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001192 // FIXME: Should we signal R9 usage?
1193 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001194}
1195
Anton Korobeynikov0f3cc652008-08-07 09:54:23 +00001196
Chris Lattner4a071d62009-10-19 17:59:19 +00001197void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Evan Cheng5be54b02007-01-19 19:25:36 +00001198 if (Subtarget->isTargetDarwin()) {
Chris Lattnerf61159b2009-08-03 22:18:15 +00001199 // All darwin targets use mach-o.
Jim Grosbache9952212009-09-04 01:38:51 +00001200 TargetLoweringObjectFileMachO &TLOFMacho =
Chris Lattnerf61159b2009-08-03 22:18:15 +00001201 static_cast<TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattnerb0f294c2009-10-19 18:38:33 +00001202 MachineModuleInfoMachO &MMIMacho =
1203 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbache9952212009-09-04 01:38:51 +00001204
Evan Chenga8e29892007-01-19 07:51:42 +00001205 // Output non-lazy-pointers for external and common global variables.
Chris Lattnerb0f294c2009-10-19 18:38:33 +00001206 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlingcebae362010-03-10 22:34:10 +00001207
Chris Lattnerb0f294c2009-10-19 18:38:33 +00001208 if (!Stubs.empty()) {
Chris Lattnerff4bc462009-08-10 01:39:42 +00001209 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner6c2f9e12009-08-19 05:49:37 +00001210 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerc076a972009-08-10 18:01:34 +00001211 EmitAlignment(2);
Chris Lattnerb0f294c2009-10-19 18:38:33 +00001212 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
Bill Wendlingbecd83e2010-03-09 00:40:17 +00001213 // L_foo$stub:
1214 OutStreamer.EmitLabel(Stubs[i].first);
1215 // .indirect_symbol _foo
Bill Wendling52a50e52010-03-11 01:18:13 +00001216 MachineModuleInfoImpl::StubValueTy &MCSym = Stubs[i].second;
1217 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(),MCSA_IndirectSymbol);
Bill Wendlingcf6f28d2010-03-09 00:43:34 +00001218
Bill Wendling52a50e52010-03-11 01:18:13 +00001219 if (MCSym.getInt())
Bill Wendlingcf6f28d2010-03-09 00:43:34 +00001220 // External to current translation unit.
1221 OutStreamer.EmitIntValue(0, 4/*size*/, 0/*addrspace*/);
1222 else
1223 // Internal to current translation unit.
Bill Wendling5e1b55d2010-03-31 18:47:10 +00001224 //
1225 // When we place the LSDA into the TEXT section, the type info pointers
1226 // need to be indirect and pc-rel. We accomplish this by using NLPs.
1227 // However, sometimes the types are local to the file. So we need to
1228 // fill in the value for the NLP in those cases.
Bill Wendling52a50e52010-03-11 01:18:13 +00001229 OutStreamer.EmitValue(MCSymbolRefExpr::Create(MCSym.getPointer(),
1230 OutContext),
Bill Wendlingcf6f28d2010-03-09 00:43:34 +00001231 4/*size*/, 0/*addrspace*/);
Evan Chengae94e592008-12-05 01:06:39 +00001232 }
Bill Wendlingbecd83e2010-03-09 00:40:17 +00001233
1234 Stubs.clear();
1235 OutStreamer.AddBlankLine();
Evan Chenga8e29892007-01-19 07:51:42 +00001236 }
1237
Chris Lattnere4d9ea82009-10-19 18:44:38 +00001238 Stubs = MMIMacho.GetHiddenGVStubList();
1239 if (!Stubs.empty()) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +00001240 OutStreamer.SwitchSection(getObjFileLowering().getDataSection());
Chris Lattnerf3231de2009-08-10 18:02:16 +00001241 EmitAlignment(2);
Bill Wendlingbecd83e2010-03-09 00:40:17 +00001242 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
1243 // L_foo$stub:
1244 OutStreamer.EmitLabel(Stubs[i].first);
1245 // .long _foo
Bill Wendlingcebae362010-03-10 22:34:10 +00001246 OutStreamer.EmitValue(MCSymbolRefExpr::
1247 Create(Stubs[i].second.getPointer(),
1248 OutContext),
Bill Wendlingbecd83e2010-03-09 00:40:17 +00001249 4/*size*/, 0/*addrspace*/);
1250 }
Bill Wendlingcf6f28d2010-03-09 00:43:34 +00001251
1252 Stubs.clear();
1253 OutStreamer.AddBlankLine();
Evan Chengae94e592008-12-05 01:06:39 +00001254 }
1255
Evan Chenga8e29892007-01-19 07:51:42 +00001256 // Funny Darwin hack: This flag tells the linker that no global symbols
1257 // contain code that falls through to other global symbols (e.g. the obvious
1258 // implementation of multiple entry points). If this doesn't occur, the
1259 // linker can safely perform dead code stripping. Since LLVM never
1260 // generates code that does this, it is always safe to set.
Chris Lattnera5ad93a2010-01-23 06:39:22 +00001261 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindolab01c4bb2006-07-27 11:38:51 +00001262 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001263}
Anton Korobeynikov0bd89712008-08-17 13:55:10 +00001264
Chris Lattner97f06932009-10-19 20:20:46 +00001265//===----------------------------------------------------------------------===//
1266
1267void ARMAsmPrinter::printInstructionThroughMCStreamer(const MachineInstr *MI) {
Chris Lattner96bc2172009-10-20 00:52:47 +00001268 ARMMCInstLower MCInstLowering(OutContext, *Mang, *this);
Chris Lattner97f06932009-10-19 20:20:46 +00001269 switch (MI->getOpcode()) {
Chris Lattnerc6b8a992009-10-20 05:58:02 +00001270 case ARM::t2MOVi32imm:
1271 assert(0 && "Should be lowered by thumb2it pass");
Chris Lattner4d152222009-10-19 22:23:04 +00001272 default: break;
Chris Lattner4d152222009-10-19 22:23:04 +00001273 case ARM::PICADD: { // FIXME: Remove asm string from td file.
1274 // This is a pseudo op for a label + instruction sequence, which looks like:
1275 // LPC0:
1276 // add r0, pc, r0
1277 // This adds the address of LPC0 to r0.
1278
1279 // Emit the label.
1280 // FIXME: MOVE TO SHARED PLACE.
Chris Lattnera70e6442009-10-19 22:33:05 +00001281 unsigned Id = (unsigned)MI->getOperand(2).getImm();
Chris Lattner7c5b0212009-10-19 22:49:00 +00001282 const char *Prefix = MAI->getPrivateGlobalPrefix();
Chris Lattner9b97a732010-03-30 18:10:53 +00001283 MCSymbol *Label =OutContext.GetOrCreateSymbol(Twine(Prefix)
Evan Chenge7e0d622009-11-06 22:24:13 +00001284 + "PC" + Twine(getFunctionNumber()) + "_" + Twine(Id));
Chris Lattner7c5b0212009-10-19 22:49:00 +00001285 OutStreamer.EmitLabel(Label);
Chris Lattner4d152222009-10-19 22:23:04 +00001286
1287
1288 // Form and emit tha dd.
1289 MCInst AddInst;
1290 AddInst.setOpcode(ARM::ADDrr);
1291 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1292 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1293 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Chris Lattner850d2e22010-02-03 01:16:28 +00001294 OutStreamer.EmitInstruction(AddInst);
Chris Lattner4d152222009-10-19 22:23:04 +00001295 return;
1296 }
Chris Lattnera70e6442009-10-19 22:33:05 +00001297 case ARM::CONSTPOOL_ENTRY: { // FIXME: Remove asm string from td file.
1298 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1299 /// in the function. The first operand is the ID# for this instruction, the
1300 /// second is the index into the MachineConstantPool that this is, the third
1301 /// is the size in bytes of this constant pool entry.
1302 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1303 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1304
1305 EmitAlignment(2);
Chris Lattner1b46f432010-01-23 07:00:21 +00001306 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattnera70e6442009-10-19 22:33:05 +00001307
1308 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1309 if (MCPE.isMachineConstantPoolEntry())
1310 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1311 else
1312 EmitGlobalConstant(MCPE.Val.ConstVal);
1313
1314 return;
1315 }
Chris Lattner017d9472009-10-20 00:40:56 +00001316 case ARM::MOVi2pieces: { // FIXME: Remove asmstring from td file.
1317 // This is a hack that lowers as a two instruction sequence.
1318 unsigned DstReg = MI->getOperand(0).getReg();
1319 unsigned ImmVal = (unsigned)MI->getOperand(1).getImm();
1320
1321 unsigned SOImmValV1 = ARM_AM::getSOImmTwoPartFirst(ImmVal);
1322 unsigned SOImmValV2 = ARM_AM::getSOImmTwoPartSecond(ImmVal);
1323
1324 {
1325 MCInst TmpInst;
1326 TmpInst.setOpcode(ARM::MOVi);
1327 TmpInst.addOperand(MCOperand::CreateReg(DstReg));
1328 TmpInst.addOperand(MCOperand::CreateImm(SOImmValV1));
1329
1330 // Predicate.
1331 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1332 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
Chris Lattner233917c2009-10-20 00:46:11 +00001333
1334 TmpInst.addOperand(MCOperand::CreateReg(0)); // cc_out
Chris Lattner850d2e22010-02-03 01:16:28 +00001335 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner017d9472009-10-20 00:40:56 +00001336 }
1337
1338 {
1339 MCInst TmpInst;
1340 TmpInst.setOpcode(ARM::ORRri);
1341 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
1342 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // inreg
1343 TmpInst.addOperand(MCOperand::CreateImm(SOImmValV2)); // so_imm
1344 // Predicate.
1345 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1346 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
1347
1348 TmpInst.addOperand(MCOperand::CreateReg(0)); // cc_out
Chris Lattner850d2e22010-02-03 01:16:28 +00001349 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner017d9472009-10-20 00:40:56 +00001350 }
1351 return;
1352 }
Chris Lattner161dcbf2009-10-20 01:11:37 +00001353 case ARM::MOVi32imm: { // FIXME: Remove asmstring from td file.
1354 // This is a hack that lowers as a two instruction sequence.
1355 unsigned DstReg = MI->getOperand(0).getReg();
1356 unsigned ImmVal = (unsigned)MI->getOperand(1).getImm();
1357
1358 {
1359 MCInst TmpInst;
1360 TmpInst.setOpcode(ARM::MOVi16);
1361 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
1362 TmpInst.addOperand(MCOperand::CreateImm(ImmVal & 65535)); // lower16(imm)
Chris Lattner017d9472009-10-20 00:40:56 +00001363
Chris Lattner161dcbf2009-10-20 01:11:37 +00001364 // Predicate.
1365 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1366 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
1367
Chris Lattner850d2e22010-02-03 01:16:28 +00001368 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner161dcbf2009-10-20 01:11:37 +00001369 }
1370
1371 {
1372 MCInst TmpInst;
1373 TmpInst.setOpcode(ARM::MOVTi16);
1374 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
1375 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // srcreg
1376 TmpInst.addOperand(MCOperand::CreateImm(ImmVal >> 16)); // upper16(imm)
1377
1378 // Predicate.
1379 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1380 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
1381
Chris Lattner850d2e22010-02-03 01:16:28 +00001382 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner161dcbf2009-10-20 01:11:37 +00001383 }
1384
1385 return;
1386 }
Chris Lattner97f06932009-10-19 20:20:46 +00001387 }
1388
1389 MCInst TmpInst;
1390 MCInstLowering.Lower(MI, TmpInst);
Chris Lattner850d2e22010-02-03 01:16:28 +00001391 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner97f06932009-10-19 20:20:46 +00001392}
Daniel Dunbar2685a292009-10-20 05:15:36 +00001393
1394//===----------------------------------------------------------------------===//
1395// Target Registry Stuff
1396//===----------------------------------------------------------------------===//
1397
1398static MCInstPrinter *createARMMCInstPrinter(const Target &T,
1399 unsigned SyntaxVariant,
Chris Lattnerd3740872010-04-04 05:04:31 +00001400 const MCAsmInfo &MAI) {
Daniel Dunbar2685a292009-10-20 05:15:36 +00001401 if (SyntaxVariant == 0)
Chris Lattnerd3740872010-04-04 05:04:31 +00001402 return new ARMInstPrinter(MAI, false);
Daniel Dunbar2685a292009-10-20 05:15:36 +00001403 return 0;
1404}
1405
1406// Force static initialization.
1407extern "C" void LLVMInitializeARMAsmPrinter() {
1408 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMTarget);
1409 RegisterAsmPrinter<ARMAsmPrinter> Y(TheThumbTarget);
1410
1411 TargetRegistry::RegisterMCInstPrinter(TheARMTarget, createARMMCInstPrinter);
1412 TargetRegistry::RegisterMCInstPrinter(TheThumbTarget, createARMMCInstPrinter);
1413}
1414