Anton Korobeynikov | f2e1475 | 2009-05-29 23:41:08 +0000 | [diff] [blame] | 1 | //===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the Thumb2 instruction set. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 13 | |
Evan Cheng | d5b67fa | 2009-07-10 01:54:42 +0000 | [diff] [blame] | 14 | // IT block predicate field |
| 15 | def it_pred : Operand<i32> { |
| 16 | let PrintMethod = "printPredicateOperand"; |
| 17 | } |
| 18 | |
| 19 | // IT block condition mask |
| 20 | def it_mask : Operand<i32> { |
| 21 | let PrintMethod = "printThumbITMask"; |
| 22 | } |
| 23 | |
Evan Cheng | 1b2b3e2 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 24 | // Table branch address |
| 25 | def tb_addrmode : Operand<i32> { |
| 26 | let PrintMethod = "printTBAddrMode"; |
| 27 | } |
| 28 | |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 29 | // Shifted operands. No register controlled shifts for Thumb2. |
| 30 | // Note: We do not support rrx shifted operands yet. |
| 31 | def t2_so_reg : Operand<i32>, // reg imm |
Evan Cheng | 19bb7c7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 32 | ComplexPattern<i32, 2, "SelectT2ShifterOperandReg", |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 33 | [shl,srl,sra,rotr]> { |
Evan Cheng | 19bb7c7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 34 | let PrintMethod = "printT2SOOperand"; |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 35 | let MIOperandInfo = (ops GPR, i32imm); |
| 36 | } |
| 37 | |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 38 | // t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value |
| 39 | def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{ |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 40 | return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32); |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 41 | }]>; |
| 42 | |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 43 | // t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value |
| 44 | def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{ |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 45 | return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32); |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 46 | }]>; |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 47 | |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 48 | // t2_so_imm - Match a 32-bit immediate operand, which is an |
| 49 | // 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit |
| 50 | // immediate splatted into multiple bytes of the word. t2_so_imm values are |
| 51 | // represented in the imm field in the same 12-bit form that they are encoded |
Jim Grosbach | 71465ac | 2009-11-24 00:20:27 +0000 | [diff] [blame] | 52 | // into t2_so_imm instructions: the 8-bit immediate is the least significant |
| 53 | // bits [bits 0-7], the 4-bit shift/splat amount is the next 4 bits [bits 8-11]. |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 54 | def t2_so_imm : Operand<i32>, |
| 55 | PatLeaf<(imm), [{ |
Evan Cheng | 8be2a5b | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 56 | return ARM_AM::getT2SOImmVal((uint32_t)N->getZExtValue()) != -1; |
| 57 | }]>; |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 58 | |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 59 | // t2_so_imm_not - Match an immediate that is a complement |
| 60 | // of a t2_so_imm. |
| 61 | def t2_so_imm_not : Operand<i32>, |
| 62 | PatLeaf<(imm), [{ |
Evan Cheng | 8be2a5b | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 63 | return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1; |
| 64 | }], t2_so_imm_not_XFORM>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 65 | |
| 66 | // t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm. |
| 67 | def t2_so_imm_neg : Operand<i32>, |
| 68 | PatLeaf<(imm), [{ |
Evan Cheng | 8be2a5b | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 69 | return ARM_AM::getT2SOImmVal(-((int)N->getZExtValue())) != -1; |
| 70 | }], t2_so_imm_neg_XFORM>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 71 | |
Jim Grosbach | 1afc8e2 | 2009-10-21 20:44:34 +0000 | [diff] [blame] | 72 | // Break t2_so_imm's up into two pieces. This handles immediates with up to 16 |
| 73 | // bits set in them. This uses t2_so_imm2part to match and t2_so_imm2part_[12] |
| 74 | // to get the first/second pieces. |
| 75 | def t2_so_imm2part : Operand<i32>, |
| 76 | PatLeaf<(imm), [{ |
| 77 | return ARM_AM::isT2SOImmTwoPartVal((unsigned)N->getZExtValue()); |
| 78 | }]> { |
| 79 | } |
| 80 | |
| 81 | def t2_so_imm2part_1 : SDNodeXForm<imm, [{ |
| 82 | unsigned V = ARM_AM::getT2SOImmTwoPartFirst((unsigned)N->getZExtValue()); |
| 83 | return CurDAG->getTargetConstant(V, MVT::i32); |
| 84 | }]>; |
| 85 | |
| 86 | def t2_so_imm2part_2 : SDNodeXForm<imm, [{ |
| 87 | unsigned V = ARM_AM::getT2SOImmTwoPartSecond((unsigned)N->getZExtValue()); |
| 88 | return CurDAG->getTargetConstant(V, MVT::i32); |
| 89 | }]>; |
| 90 | |
Jim Grosbach | 66e70cd | 2009-11-23 20:35:53 +0000 | [diff] [blame] | 91 | def t2_so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{ |
| 92 | return ARM_AM::isT2SOImmTwoPartVal(-(int)N->getZExtValue()); |
| 93 | }]> { |
| 94 | } |
| 95 | |
| 96 | def t2_so_neg_imm2part_1 : SDNodeXForm<imm, [{ |
| 97 | unsigned V = ARM_AM::getT2SOImmTwoPartFirst(-(int)N->getZExtValue()); |
| 98 | return CurDAG->getTargetConstant(V, MVT::i32); |
| 99 | }]>; |
| 100 | |
| 101 | def t2_so_neg_imm2part_2 : SDNodeXForm<imm, [{ |
| 102 | unsigned V = ARM_AM::getT2SOImmTwoPartSecond(-(int)N->getZExtValue()); |
| 103 | return CurDAG->getTargetConstant(V, MVT::i32); |
| 104 | }]>; |
| 105 | |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 106 | /// imm1_31 predicate - True if the 32-bit immediate is in the range [1,31]. |
| 107 | def imm1_31 : PatLeaf<(i32 imm), [{ |
| 108 | return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 32; |
| 109 | }]>; |
| 110 | |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 111 | /// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095]. |
Evan Cheng | 815c23a | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 112 | def imm0_4095 : Operand<i32>, |
| 113 | PatLeaf<(i32 imm), [{ |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 114 | return (uint32_t)N->getZExtValue() < 4096; |
| 115 | }]>; |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 116 | |
| 117 | def imm0_4095_neg : PatLeaf<(i32 imm), [{ |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 118 | return (uint32_t)(-N->getZExtValue()) < 4096; |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 119 | }], imm_neg_XFORM>; |
| 120 | |
Evan Cheng | 809fadb | 2009-08-04 01:41:15 +0000 | [diff] [blame] | 121 | def imm0_255_neg : PatLeaf<(i32 imm), [{ |
| 122 | return (uint32_t)(-N->getZExtValue()) < 255; |
| 123 | }], imm_neg_XFORM>; |
| 124 | |
Evan Cheng | 532cdc5 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 125 | // Define Thumb2 specific addressing modes. |
| 126 | |
| 127 | // t2addrmode_imm12 := reg + imm12 |
| 128 | def t2addrmode_imm12 : Operand<i32>, |
| 129 | ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> { |
| 130 | let PrintMethod = "printT2AddrModeImm12Operand"; |
| 131 | let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm); |
| 132 | } |
| 133 | |
David Goodwin | 7938afc | 2009-07-24 00:16:18 +0000 | [diff] [blame] | 134 | // t2addrmode_imm8 := reg - imm8 |
Evan Cheng | 532cdc5 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 135 | def t2addrmode_imm8 : Operand<i32>, |
| 136 | ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> { |
| 137 | let PrintMethod = "printT2AddrModeImm8Operand"; |
| 138 | let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm); |
| 139 | } |
| 140 | |
Evan Cheng | 24f87d8 | 2009-07-03 00:06:39 +0000 | [diff] [blame] | 141 | def t2am_imm8_offset : Operand<i32>, |
| 142 | ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset", []>{ |
Evan Cheng | a90942e | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 143 | let PrintMethod = "printT2AddrModeImm8OffsetOperand"; |
| 144 | } |
| 145 | |
Evan Cheng | 6bc6720 | 2009-07-09 22:21:59 +0000 | [diff] [blame] | 146 | // t2addrmode_imm8s4 := reg +/- (imm8 << 2) |
David Goodwin | 2af7ed8 | 2009-06-30 22:50:01 +0000 | [diff] [blame] | 147 | def t2addrmode_imm8s4 : Operand<i32>, |
| 148 | ComplexPattern<i32, 2, "SelectT2AddrModeImm8s4", []> { |
Evan Cheng | 6bc6720 | 2009-07-09 22:21:59 +0000 | [diff] [blame] | 149 | let PrintMethod = "printT2AddrModeImm8s4Operand"; |
David Goodwin | 2af7ed8 | 2009-06-30 22:50:01 +0000 | [diff] [blame] | 150 | let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm); |
| 151 | } |
| 152 | |
Evan Cheng | 4df2ea7 | 2009-07-09 20:40:44 +0000 | [diff] [blame] | 153 | // t2addrmode_so_reg := reg + (reg << imm2) |
Evan Cheng | 532cdc5 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 154 | def t2addrmode_so_reg : Operand<i32>, |
| 155 | ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> { |
| 156 | let PrintMethod = "printT2AddrModeSoRegOperand"; |
| 157 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 158 | } |
| 159 | |
| 160 | |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 161 | //===----------------------------------------------------------------------===// |
Evan Cheng | 19bb7c7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 162 | // Multiclass helpers... |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 163 | // |
| 164 | |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 165 | /// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 166 | /// unary operation that produces a value. These are predicable and can be |
| 167 | /// changed to modify CPSR. |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 168 | multiclass T2I_un_irs<bits<4> opcod, string opc, PatFrag opnode, |
| 169 | bit Cheap = 0, bit ReMat = 0> { |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 170 | // shifted imm |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 171 | def i : T2sI<(outs GPR:$dst), (ins t2_so_imm:$src), IIC_iMOVi, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 172 | opc, "\t$dst, $src", |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 173 | [(set GPR:$dst, (opnode t2_so_imm:$src))]> { |
| 174 | let isAsCheapAsAMove = Cheap; |
| 175 | let isReMaterializable = ReMat; |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 176 | let Inst{31-27} = 0b11110; |
| 177 | let Inst{25} = 0; |
| 178 | let Inst{24-21} = opcod; |
| 179 | let Inst{20} = ?; // The S bit. |
| 180 | let Inst{19-16} = 0b1111; // Rn |
| 181 | let Inst{15} = 0; |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 182 | } |
| 183 | // register |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 184 | def r : T2I<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVr, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 185 | opc, ".w\t$dst, $src", |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 186 | [(set GPR:$dst, (opnode GPR:$src))]> { |
| 187 | let Inst{31-27} = 0b11101; |
| 188 | let Inst{26-25} = 0b01; |
| 189 | let Inst{24-21} = opcod; |
| 190 | let Inst{20} = ?; // The S bit. |
| 191 | let Inst{19-16} = 0b1111; // Rn |
| 192 | let Inst{14-12} = 0b000; // imm3 |
| 193 | let Inst{7-6} = 0b00; // imm2 |
| 194 | let Inst{5-4} = 0b00; // type |
| 195 | } |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 196 | // shifted register |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 197 | def s : T2I<(outs GPR:$dst), (ins t2_so_reg:$src), IIC_iMOVsi, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 198 | opc, ".w\t$dst, $src", |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 199 | [(set GPR:$dst, (opnode t2_so_reg:$src))]> { |
| 200 | let Inst{31-27} = 0b11101; |
| 201 | let Inst{26-25} = 0b01; |
| 202 | let Inst{24-21} = opcod; |
| 203 | let Inst{20} = ?; // The S bit. |
| 204 | let Inst{19-16} = 0b1111; // Rn |
| 205 | } |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 206 | } |
| 207 | |
| 208 | /// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 209 | // binary operation that produces a value. These are predicable and can be |
| 210 | /// changed to modify CPSR. |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 211 | multiclass T2I_bin_irs<bits<4> opcod, string opc, PatFrag opnode, |
David Goodwin | 87affb9 | 2009-07-27 23:34:12 +0000 | [diff] [blame] | 212 | bit Commutable = 0, string wide =""> { |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 213 | // shifted imm |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 214 | def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iALUi, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 215 | opc, "\t$dst, $lhs, $rhs", |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 216 | [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]> { |
| 217 | let Inst{31-27} = 0b11110; |
| 218 | let Inst{25} = 0; |
| 219 | let Inst{24-21} = opcod; |
| 220 | let Inst{20} = ?; // The S bit. |
| 221 | let Inst{15} = 0; |
| 222 | } |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 223 | // register |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 224 | def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 225 | opc, !strconcat(wide, "\t$dst, $lhs, $rhs"), |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 226 | [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> { |
| 227 | let isCommutable = Commutable; |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 228 | let Inst{31-27} = 0b11101; |
| 229 | let Inst{26-25} = 0b01; |
| 230 | let Inst{24-21} = opcod; |
| 231 | let Inst{20} = ?; // The S bit. |
| 232 | let Inst{14-12} = 0b000; // imm3 |
| 233 | let Inst{7-6} = 0b00; // imm2 |
| 234 | let Inst{5-4} = 0b00; // type |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 235 | } |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 236 | // shifted register |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 237 | def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 238 | opc, !strconcat(wide, "\t$dst, $lhs, $rhs"), |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 239 | [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]> { |
| 240 | let Inst{31-27} = 0b11101; |
| 241 | let Inst{26-25} = 0b01; |
| 242 | let Inst{24-21} = opcod; |
| 243 | let Inst{20} = ?; // The S bit. |
| 244 | } |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 245 | } |
| 246 | |
David Goodwin | 87affb9 | 2009-07-27 23:34:12 +0000 | [diff] [blame] | 247 | /// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need |
| 248 | // the ".w" prefix to indicate that they are wide. |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 249 | multiclass T2I_bin_w_irs<bits<4> opcod, string opc, PatFrag opnode, |
| 250 | bit Commutable = 0> : |
| 251 | T2I_bin_irs<opcod, opc, opnode, Commutable, ".w">; |
David Goodwin | 87affb9 | 2009-07-27 23:34:12 +0000 | [diff] [blame] | 252 | |
Evan Cheng | d4e2f05 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 253 | /// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are |
| 254 | /// reversed. It doesn't define the 'rr' form since it's handled by its |
| 255 | /// T2I_bin_irs counterpart. |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 256 | multiclass T2I_rbin_is<bits<4> opcod, string opc, PatFrag opnode> { |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 257 | // shifted imm |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 258 | def ri : T2I<(outs GPR:$dst), (ins GPR:$rhs, t2_so_imm:$lhs), IIC_iALUi, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 259 | opc, ".w\t$dst, $rhs, $lhs", |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 260 | [(set GPR:$dst, (opnode t2_so_imm:$lhs, GPR:$rhs))]> { |
| 261 | let Inst{31-27} = 0b11110; |
| 262 | let Inst{25} = 0; |
| 263 | let Inst{24-21} = opcod; |
| 264 | let Inst{20} = 0; // The S bit. |
| 265 | let Inst{15} = 0; |
| 266 | } |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 267 | // shifted register |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 268 | def rs : T2I<(outs GPR:$dst), (ins GPR:$rhs, t2_so_reg:$lhs), IIC_iALUsi, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 269 | opc, "\t$dst, $rhs, $lhs", |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 270 | [(set GPR:$dst, (opnode t2_so_reg:$lhs, GPR:$rhs))]> { |
| 271 | let Inst{31-27} = 0b11101; |
| 272 | let Inst{26-25} = 0b01; |
| 273 | let Inst{24-21} = opcod; |
| 274 | let Inst{20} = 0; // The S bit. |
| 275 | } |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 276 | } |
| 277 | |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 278 | /// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 279 | /// instruction modifies the CPSR register. |
| 280 | let Defs = [CPSR] in { |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 281 | multiclass T2I_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode, |
| 282 | bit Commutable = 0> { |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 283 | // shifted imm |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 284 | def ri : T2I<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iALUi, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 285 | !strconcat(opc, "s"), ".w\t$dst, $lhs, $rhs", |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 286 | [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]> { |
| 287 | let Inst{31-27} = 0b11110; |
| 288 | let Inst{25} = 0; |
| 289 | let Inst{24-21} = opcod; |
| 290 | let Inst{20} = 1; // The S bit. |
| 291 | let Inst{15} = 0; |
| 292 | } |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 293 | // register |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 294 | def rr : T2I<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 295 | !strconcat(opc, "s"), ".w\t$dst, $lhs, $rhs", |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 296 | [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> { |
| 297 | let isCommutable = Commutable; |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 298 | let Inst{31-27} = 0b11101; |
| 299 | let Inst{26-25} = 0b01; |
| 300 | let Inst{24-21} = opcod; |
| 301 | let Inst{20} = 1; // The S bit. |
| 302 | let Inst{14-12} = 0b000; // imm3 |
| 303 | let Inst{7-6} = 0b00; // imm2 |
| 304 | let Inst{5-4} = 0b00; // type |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 305 | } |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 306 | // shifted register |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 307 | def rs : T2I<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 308 | !strconcat(opc, "s"), ".w\t$dst, $lhs, $rhs", |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 309 | [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]> { |
| 310 | let Inst{31-27} = 0b11101; |
| 311 | let Inst{26-25} = 0b01; |
| 312 | let Inst{24-21} = opcod; |
| 313 | let Inst{20} = 1; // The S bit. |
| 314 | } |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 315 | } |
| 316 | } |
| 317 | |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 318 | /// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg}) |
| 319 | /// patterns for a binary operation that produces a value. |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 320 | multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode, |
| 321 | bit Commutable = 0> { |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 322 | // shifted imm |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 323 | def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iALUi, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 324 | opc, ".w\t$dst, $lhs, $rhs", |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 325 | [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]> { |
| 326 | let Inst{31-27} = 0b11110; |
| 327 | let Inst{25} = 0; |
| 328 | let Inst{24} = 1; |
| 329 | let Inst{23-21} = op23_21; |
| 330 | let Inst{20} = 0; // The S bit. |
| 331 | let Inst{15} = 0; |
| 332 | } |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 333 | // 12-bit imm |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 334 | def ri12 : T2sI<(outs GPR:$dst), (ins GPR:$lhs, imm0_4095:$rhs), IIC_iALUi, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 335 | !strconcat(opc, "w"), "\t$dst, $lhs, $rhs", |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 336 | [(set GPR:$dst, (opnode GPR:$lhs, imm0_4095:$rhs))]> { |
| 337 | let Inst{31-27} = 0b11110; |
| 338 | let Inst{25} = 1; |
| 339 | let Inst{24} = 0; |
| 340 | let Inst{23-21} = op23_21; |
| 341 | let Inst{20} = 0; // The S bit. |
| 342 | let Inst{15} = 0; |
| 343 | } |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 344 | // register |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 345 | def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 346 | opc, ".w\t$dst, $lhs, $rhs", |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 347 | [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> { |
| 348 | let isCommutable = Commutable; |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 349 | let Inst{31-27} = 0b11101; |
| 350 | let Inst{26-25} = 0b01; |
| 351 | let Inst{24} = 1; |
| 352 | let Inst{23-21} = op23_21; |
| 353 | let Inst{20} = 0; // The S bit. |
| 354 | let Inst{14-12} = 0b000; // imm3 |
| 355 | let Inst{7-6} = 0b00; // imm2 |
| 356 | let Inst{5-4} = 0b00; // type |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 357 | } |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 358 | // shifted register |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 359 | def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 360 | opc, ".w\t$dst, $lhs, $rhs", |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 361 | [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]> { |
| 362 | let Inst{31-27} = 0b11101; |
| 363 | let Inst{24} = 1; |
| 364 | let Inst{26-25} = 0b01; |
| 365 | let Inst{23-21} = op23_21; |
| 366 | let Inst{20} = 0; // The S bit. |
| 367 | } |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 368 | } |
| 369 | |
Jim Grosbach | 71465ac | 2009-11-24 00:20:27 +0000 | [diff] [blame] | 370 | /// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns |
| 371 | /// for a binary operation that produces a value and use and define the carry |
| 372 | /// bit. It's not predicable. |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 373 | let Uses = [CPSR] in { |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 374 | multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode, bit Commutable = 0> { |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 375 | // shifted imm |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 376 | def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iALUi, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 377 | opc, "\t$dst, $lhs, $rhs", |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 378 | [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>, |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 379 | Requires<[IsThumb2, CarryDefIsUnused]> { |
| 380 | let Inst{31-27} = 0b11110; |
| 381 | let Inst{25} = 0; |
| 382 | let Inst{24-21} = opcod; |
| 383 | let Inst{20} = 0; // The S bit. |
| 384 | let Inst{15} = 0; |
| 385 | } |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 386 | // register |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 387 | def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 388 | opc, ".w\t$dst, $lhs, $rhs", |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 389 | [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]>, |
Evan Cheng | b1b2abc | 2009-07-02 06:38:40 +0000 | [diff] [blame] | 390 | Requires<[IsThumb2, CarryDefIsUnused]> { |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 391 | let isCommutable = Commutable; |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 392 | let Inst{31-27} = 0b11101; |
| 393 | let Inst{26-25} = 0b01; |
| 394 | let Inst{24-21} = opcod; |
| 395 | let Inst{20} = 0; // The S bit. |
| 396 | let Inst{14-12} = 0b000; // imm3 |
| 397 | let Inst{7-6} = 0b00; // imm2 |
| 398 | let Inst{5-4} = 0b00; // type |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 399 | } |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 400 | // shifted register |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 401 | def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 402 | opc, ".w\t$dst, $lhs, $rhs", |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 403 | [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>, |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 404 | Requires<[IsThumb2, CarryDefIsUnused]> { |
| 405 | let Inst{31-27} = 0b11101; |
| 406 | let Inst{26-25} = 0b01; |
| 407 | let Inst{24-21} = opcod; |
| 408 | let Inst{20} = 0; // The S bit. |
| 409 | } |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 410 | // Carry setting variants |
| 411 | // shifted imm |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 412 | def Sri : T2XI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iALUi, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 413 | !strconcat(opc, "s\t$dst, $lhs, $rhs"), |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 414 | [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>, |
Evan Cheng | b1b2abc | 2009-07-02 06:38:40 +0000 | [diff] [blame] | 415 | Requires<[IsThumb2, CarryDefIsUsed]> { |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 416 | let Defs = [CPSR]; |
| 417 | let Inst{31-27} = 0b11110; |
| 418 | let Inst{25} = 0; |
| 419 | let Inst{24-21} = opcod; |
| 420 | let Inst{20} = 1; // The S bit. |
| 421 | let Inst{15} = 0; |
| 422 | } |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 423 | // register |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 424 | def Srr : T2XI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 425 | !strconcat(opc, "s.w\t$dst, $lhs, $rhs"), |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 426 | [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]>, |
Evan Cheng | b1b2abc | 2009-07-02 06:38:40 +0000 | [diff] [blame] | 427 | Requires<[IsThumb2, CarryDefIsUsed]> { |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 428 | let Defs = [CPSR]; |
| 429 | let isCommutable = Commutable; |
| 430 | let Inst{31-27} = 0b11101; |
| 431 | let Inst{26-25} = 0b01; |
| 432 | let Inst{24-21} = opcod; |
| 433 | let Inst{20} = 1; // The S bit. |
| 434 | let Inst{14-12} = 0b000; // imm3 |
| 435 | let Inst{7-6} = 0b00; // imm2 |
| 436 | let Inst{5-4} = 0b00; // type |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 437 | } |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 438 | // shifted register |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 439 | def Srs : T2XI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 440 | !strconcat(opc, "s.w\t$dst, $lhs, $rhs"), |
Evan Cheng | 9b4d26f | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 441 | [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>, |
Evan Cheng | b1b2abc | 2009-07-02 06:38:40 +0000 | [diff] [blame] | 442 | Requires<[IsThumb2, CarryDefIsUsed]> { |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 443 | let Defs = [CPSR]; |
| 444 | let Inst{31-27} = 0b11101; |
| 445 | let Inst{26-25} = 0b01; |
| 446 | let Inst{24-21} = opcod; |
| 447 | let Inst{20} = 1; // The S bit. |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 448 | } |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 449 | } |
| 450 | } |
| 451 | |
David Goodwin | 2f6f113 | 2009-07-27 16:31:55 +0000 | [diff] [blame] | 452 | /// T2I_rbin_s_is - Same as T2I_rbin_is except sets 's' bit. |
Evan Cheng | d4e2f05 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 453 | let Defs = [CPSR] in { |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 454 | multiclass T2I_rbin_s_is<bits<4> opcod, string opc, PatFrag opnode> { |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 455 | // shifted imm |
Evan Cheng | 6dadbee | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 456 | def ri : T2XI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_imm:$lhs, cc_out:$s), |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 457 | IIC_iALUi, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 458 | !strconcat(opc, "${s}.w\t$dst, $rhs, $lhs"), |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 459 | [(set GPR:$dst, (opnode t2_so_imm:$lhs, GPR:$rhs))]> { |
| 460 | let Inst{31-27} = 0b11110; |
| 461 | let Inst{25} = 0; |
| 462 | let Inst{24-21} = opcod; |
| 463 | let Inst{20} = 1; // The S bit. |
| 464 | let Inst{15} = 0; |
| 465 | } |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 466 | // shifted register |
Evan Cheng | 6dadbee | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 467 | def rs : T2XI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_reg:$lhs, cc_out:$s), |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 468 | IIC_iALUsi, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 469 | !strconcat(opc, "${s}\t$dst, $rhs, $lhs"), |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 470 | [(set GPR:$dst, (opnode t2_so_reg:$lhs, GPR:$rhs))]> { |
| 471 | let Inst{31-27} = 0b11101; |
| 472 | let Inst{26-25} = 0b01; |
| 473 | let Inst{24-21} = opcod; |
| 474 | let Inst{20} = 1; // The S bit. |
| 475 | } |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 476 | } |
| 477 | } |
| 478 | |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 479 | /// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift / |
| 480 | // rotate operation that produces a value. |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 481 | multiclass T2I_sh_ir<bits<2> opcod, string opc, PatFrag opnode> { |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 482 | // 5-bit imm |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 483 | def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, i32imm:$rhs), IIC_iMOVsi, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 484 | opc, ".w\t$dst, $lhs, $rhs", |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 485 | [(set GPR:$dst, (opnode GPR:$lhs, imm1_31:$rhs))]> { |
| 486 | let Inst{31-27} = 0b11101; |
| 487 | let Inst{26-21} = 0b010010; |
| 488 | let Inst{19-16} = 0b1111; // Rn |
| 489 | let Inst{5-4} = opcod; |
| 490 | } |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 491 | // register |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 492 | def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iMOVsr, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 493 | opc, ".w\t$dst, $lhs, $rhs", |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 494 | [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> { |
| 495 | let Inst{31-27} = 0b11111; |
| 496 | let Inst{26-23} = 0b0100; |
| 497 | let Inst{22-21} = opcod; |
| 498 | let Inst{15-12} = 0b1111; |
| 499 | let Inst{7-4} = 0b0000; |
| 500 | } |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 501 | } |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 502 | |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 503 | /// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 504 | /// patterns. Similar to T2I_bin_irs except the instruction does not produce |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 505 | /// a explicit result, only implicitly set CPSR. |
David Goodwin | 97eb10c | 2009-07-20 22:13:31 +0000 | [diff] [blame] | 506 | let Defs = [CPSR] in { |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 507 | multiclass T2I_cmp_irs<bits<4> opcod, string opc, PatFrag opnode> { |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 508 | // shifted imm |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 509 | def ri : T2I<(outs), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iCMPi, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 510 | opc, ".w\t$lhs, $rhs", |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 511 | [(opnode GPR:$lhs, t2_so_imm:$rhs)]> { |
| 512 | let Inst{31-27} = 0b11110; |
| 513 | let Inst{25} = 0; |
| 514 | let Inst{24-21} = opcod; |
| 515 | let Inst{20} = 1; // The S bit. |
| 516 | let Inst{15} = 0; |
| 517 | let Inst{11-8} = 0b1111; // Rd |
| 518 | } |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 519 | // register |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 520 | def rr : T2I<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 521 | opc, ".w\t$lhs, $rhs", |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 522 | [(opnode GPR:$lhs, GPR:$rhs)]> { |
| 523 | let Inst{31-27} = 0b11101; |
| 524 | let Inst{26-25} = 0b01; |
| 525 | let Inst{24-21} = opcod; |
| 526 | let Inst{20} = 1; // The S bit. |
| 527 | let Inst{14-12} = 0b000; // imm3 |
| 528 | let Inst{11-8} = 0b1111; // Rd |
| 529 | let Inst{7-6} = 0b00; // imm2 |
| 530 | let Inst{5-4} = 0b00; // type |
| 531 | } |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 532 | // shifted register |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 533 | def rs : T2I<(outs), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iCMPsi, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 534 | opc, ".w\t$lhs, $rhs", |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 535 | [(opnode GPR:$lhs, t2_so_reg:$rhs)]> { |
| 536 | let Inst{31-27} = 0b11101; |
| 537 | let Inst{26-25} = 0b01; |
| 538 | let Inst{24-21} = opcod; |
| 539 | let Inst{20} = 1; // The S bit. |
| 540 | let Inst{11-8} = 0b1111; // Rd |
| 541 | } |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 542 | } |
| 543 | } |
| 544 | |
Evan Cheng | 503be11 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 545 | /// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns. |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 546 | multiclass T2I_ld<bit signed, bits<2> opcod, string opc, PatFrag opnode> { |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 547 | def i12 : T2Ii12<(outs GPR:$dst), (ins t2addrmode_imm12:$addr), IIC_iLoadi, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 548 | opc, ".w\t$dst, $addr", |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 549 | [(set GPR:$dst, (opnode t2addrmode_imm12:$addr))]> { |
| 550 | let Inst{31-27} = 0b11111; |
| 551 | let Inst{26-25} = 0b00; |
| 552 | let Inst{24} = signed; |
| 553 | let Inst{23} = 1; |
| 554 | let Inst{22-21} = opcod; |
| 555 | let Inst{20} = 1; // load |
| 556 | } |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 557 | def i8 : T2Ii8 <(outs GPR:$dst), (ins t2addrmode_imm8:$addr), IIC_iLoadi, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 558 | opc, "\t$dst, $addr", |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 559 | [(set GPR:$dst, (opnode t2addrmode_imm8:$addr))]> { |
| 560 | let Inst{31-27} = 0b11111; |
| 561 | let Inst{26-25} = 0b00; |
| 562 | let Inst{24} = signed; |
| 563 | let Inst{23} = 0; |
| 564 | let Inst{22-21} = opcod; |
| 565 | let Inst{20} = 1; // load |
| 566 | let Inst{11} = 1; |
| 567 | // Offset: index==TRUE, wback==FALSE |
| 568 | let Inst{10} = 1; // The P bit. |
| 569 | let Inst{8} = 0; // The W bit. |
| 570 | } |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 571 | def s : T2Iso <(outs GPR:$dst), (ins t2addrmode_so_reg:$addr), IIC_iLoadr, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 572 | opc, ".w\t$dst, $addr", |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 573 | [(set GPR:$dst, (opnode t2addrmode_so_reg:$addr))]> { |
| 574 | let Inst{31-27} = 0b11111; |
| 575 | let Inst{26-25} = 0b00; |
| 576 | let Inst{24} = signed; |
| 577 | let Inst{23} = 0; |
| 578 | let Inst{22-21} = opcod; |
| 579 | let Inst{20} = 1; // load |
| 580 | let Inst{11-6} = 0b000000; |
| 581 | } |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 582 | def pci : T2Ipc <(outs GPR:$dst), (ins i32imm:$addr), IIC_iLoadi, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 583 | opc, ".w\t$dst, $addr", |
Evan Cheng | 326d724 | 2009-10-31 03:39:36 +0000 | [diff] [blame] | 584 | [(set GPR:$dst, (opnode (ARMWrapper tconstpool:$addr)))]> { |
| 585 | let isReMaterializable = 1; |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 586 | let Inst{31-27} = 0b11111; |
| 587 | let Inst{26-25} = 0b00; |
| 588 | let Inst{24} = signed; |
| 589 | let Inst{23} = ?; // add = (U == '1') |
| 590 | let Inst{22-21} = opcod; |
| 591 | let Inst{20} = 1; // load |
| 592 | let Inst{19-16} = 0b1111; // Rn |
Evan Cheng | 326d724 | 2009-10-31 03:39:36 +0000 | [diff] [blame] | 593 | } |
Evan Cheng | 503be11 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 594 | } |
| 595 | |
David Goodwin | bab5da1 | 2009-06-30 22:11:34 +0000 | [diff] [blame] | 596 | /// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns. |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 597 | multiclass T2I_st<bits<2> opcod, string opc, PatFrag opnode> { |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 598 | def i12 : T2Ii12<(outs), (ins GPR:$src, t2addrmode_imm12:$addr), IIC_iStorei, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 599 | opc, ".w\t$src, $addr", |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 600 | [(opnode GPR:$src, t2addrmode_imm12:$addr)]> { |
| 601 | let Inst{31-27} = 0b11111; |
| 602 | let Inst{26-23} = 0b0001; |
| 603 | let Inst{22-21} = opcod; |
| 604 | let Inst{20} = 0; // !load |
| 605 | } |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 606 | def i8 : T2Ii8 <(outs), (ins GPR:$src, t2addrmode_imm8:$addr), IIC_iStorei, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 607 | opc, "\t$src, $addr", |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 608 | [(opnode GPR:$src, t2addrmode_imm8:$addr)]> { |
| 609 | let Inst{31-27} = 0b11111; |
| 610 | let Inst{26-23} = 0b0000; |
| 611 | let Inst{22-21} = opcod; |
| 612 | let Inst{20} = 0; // !load |
| 613 | let Inst{11} = 1; |
| 614 | // Offset: index==TRUE, wback==FALSE |
| 615 | let Inst{10} = 1; // The P bit. |
| 616 | let Inst{8} = 0; // The W bit. |
| 617 | } |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 618 | def s : T2Iso <(outs), (ins GPR:$src, t2addrmode_so_reg:$addr), IIC_iStorer, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 619 | opc, ".w\t$src, $addr", |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 620 | [(opnode GPR:$src, t2addrmode_so_reg:$addr)]> { |
| 621 | let Inst{31-27} = 0b11111; |
| 622 | let Inst{26-23} = 0b0000; |
| 623 | let Inst{22-21} = opcod; |
| 624 | let Inst{20} = 0; // !load |
| 625 | let Inst{11-6} = 0b000000; |
| 626 | } |
David Goodwin | bab5da1 | 2009-06-30 22:11:34 +0000 | [diff] [blame] | 627 | } |
| 628 | |
David Goodwin | 5811e5c | 2009-07-01 00:01:13 +0000 | [diff] [blame] | 629 | /// T2I_picld - Defines the PIC load pattern. |
| 630 | class T2I_picld<string opc, PatFrag opnode> : |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 631 | T2I<(outs GPR:$dst), (ins addrmodepc:$addr), IIC_iLoadi, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 632 | !strconcat("\n${addr:label}:\n\t", opc), "\t$dst, $addr", |
David Goodwin | 5811e5c | 2009-07-01 00:01:13 +0000 | [diff] [blame] | 633 | [(set GPR:$dst, (opnode addrmodepc:$addr))]>; |
| 634 | |
| 635 | /// T2I_picst - Defines the PIC store pattern. |
| 636 | class T2I_picst<string opc, PatFrag opnode> : |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 637 | T2I<(outs), (ins GPR:$src, addrmodepc:$addr), IIC_iStorer, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 638 | !strconcat("\n${addr:label}:\n\t", opc), "\t$src, $addr", |
David Goodwin | 5811e5c | 2009-07-01 00:01:13 +0000 | [diff] [blame] | 639 | [(opnode GPR:$src, addrmodepc:$addr)]>; |
| 640 | |
Evan Cheng | 0f994ed | 2009-07-03 01:43:10 +0000 | [diff] [blame] | 641 | |
| 642 | /// T2I_unary_rrot - A unary operation with two forms: one whose operand is a |
| 643 | /// register and one whose operand is a register rotated by 8/16/24. |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 644 | multiclass T2I_unary_rrot<bits<3> opcod, string opc, PatFrag opnode> { |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 645 | def r : T2I<(outs GPR:$dst), (ins GPR:$src), IIC_iUNAr, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 646 | opc, ".w\t$dst, $src", |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 647 | [(set GPR:$dst, (opnode GPR:$src))]> { |
| 648 | let Inst{31-27} = 0b11111; |
| 649 | let Inst{26-23} = 0b0100; |
| 650 | let Inst{22-20} = opcod; |
| 651 | let Inst{19-16} = 0b1111; // Rn |
| 652 | let Inst{15-12} = 0b1111; |
| 653 | let Inst{7} = 1; |
| 654 | let Inst{5-4} = 0b00; // rotate |
| 655 | } |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 656 | def r_rot : T2I<(outs GPR:$dst), (ins GPR:$src, i32imm:$rot), IIC_iUNAsi, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 657 | opc, ".w\t$dst, $src, ror $rot", |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 658 | [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]> { |
| 659 | let Inst{31-27} = 0b11111; |
| 660 | let Inst{26-23} = 0b0100; |
| 661 | let Inst{22-20} = opcod; |
| 662 | let Inst{19-16} = 0b1111; // Rn |
| 663 | let Inst{15-12} = 0b1111; |
| 664 | let Inst{7} = 1; |
| 665 | let Inst{5-4} = {?,?}; // rotate |
| 666 | } |
Evan Cheng | 0f994ed | 2009-07-03 01:43:10 +0000 | [diff] [blame] | 667 | } |
| 668 | |
| 669 | /// T2I_bin_rrot - A binary operation with two forms: one whose operand is a |
| 670 | /// register and one whose operand is a register rotated by 8/16/24. |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 671 | multiclass T2I_bin_rrot<bits<3> opcod, string opc, PatFrag opnode> { |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 672 | def rr : T2I<(outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS), IIC_iALUr, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 673 | opc, "\t$dst, $LHS, $RHS", |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 674 | [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]> { |
| 675 | let Inst{31-27} = 0b11111; |
| 676 | let Inst{26-23} = 0b0100; |
| 677 | let Inst{22-20} = opcod; |
| 678 | let Inst{15-12} = 0b1111; |
| 679 | let Inst{7} = 1; |
| 680 | let Inst{5-4} = 0b00; // rotate |
| 681 | } |
Evan Cheng | 0f994ed | 2009-07-03 01:43:10 +0000 | [diff] [blame] | 682 | def rr_rot : T2I<(outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot), |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 683 | IIC_iALUsr, opc, "\t$dst, $LHS, $RHS, ror $rot", |
Evan Cheng | 0f994ed | 2009-07-03 01:43:10 +0000 | [diff] [blame] | 684 | [(set GPR:$dst, (opnode GPR:$LHS, |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 685 | (rotr GPR:$RHS, rot_imm:$rot)))]> { |
| 686 | let Inst{31-27} = 0b11111; |
| 687 | let Inst{26-23} = 0b0100; |
| 688 | let Inst{22-20} = opcod; |
| 689 | let Inst{15-12} = 0b1111; |
| 690 | let Inst{7} = 1; |
| 691 | let Inst{5-4} = {?,?}; // rotate |
| 692 | } |
Evan Cheng | 0f994ed | 2009-07-03 01:43:10 +0000 | [diff] [blame] | 693 | } |
| 694 | |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 695 | //===----------------------------------------------------------------------===// |
Evan Cheng | 19bb7c7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 696 | // Instructions |
| 697 | //===----------------------------------------------------------------------===// |
| 698 | |
| 699 | //===----------------------------------------------------------------------===// |
Evan Cheng | 4179970 | 2009-06-24 23:47:58 +0000 | [diff] [blame] | 700 | // Miscellaneous Instructions. |
| 701 | // |
| 702 | |
Evan Cheng | 4179970 | 2009-06-24 23:47:58 +0000 | [diff] [blame] | 703 | // LEApcrel - Load a pc-relative address into a register without offending the |
| 704 | // assembler. |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 705 | def t2LEApcrel : T2XI<(outs GPR:$dst), (ins i32imm:$label, pred:$p), IIC_iALUi, |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 706 | "adr$p.w\t$dst, #$label", []> { |
| 707 | let Inst{31-27} = 0b11110; |
| 708 | let Inst{25-24} = 0b10; |
| 709 | // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE) |
| 710 | let Inst{22} = 0; |
| 711 | let Inst{20} = 0; |
| 712 | let Inst{19-16} = 0b1111; // Rn |
| 713 | let Inst{15} = 0; |
| 714 | } |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 715 | def t2LEApcrelJT : T2XI<(outs GPR:$dst), |
Bob Wilson | 30ff449 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 716 | (ins i32imm:$label, nohash_imm:$id, pred:$p), IIC_iALUi, |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 717 | "adr$p.w\t$dst, #${label}_${id}", []> { |
| 718 | let Inst{31-27} = 0b11110; |
| 719 | let Inst{25-24} = 0b10; |
| 720 | // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE) |
| 721 | let Inst{22} = 0; |
| 722 | let Inst{20} = 0; |
| 723 | let Inst{19-16} = 0b1111; // Rn |
| 724 | let Inst{15} = 0; |
| 725 | } |
Evan Cheng | 4179970 | 2009-06-24 23:47:58 +0000 | [diff] [blame] | 726 | |
Evan Cheng | 815c23a | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 727 | // ADD r, sp, {so_imm|i12} |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 728 | def t2ADDrSPi : T2sI<(outs GPR:$dst), (ins GPR:$sp, t2_so_imm:$imm), |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 729 | IIC_iALUi, "add", ".w\t$dst, $sp, $imm", []> { |
| 730 | let Inst{31-27} = 0b11110; |
| 731 | let Inst{25} = 0; |
| 732 | let Inst{24-21} = 0b1000; |
| 733 | let Inst{20} = ?; // The S bit. |
| 734 | let Inst{19-16} = 0b1101; // Rn = sp |
| 735 | let Inst{15} = 0; |
| 736 | } |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 737 | def t2ADDrSPi12 : T2I<(outs GPR:$dst), (ins GPR:$sp, imm0_4095:$imm), |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 738 | IIC_iALUi, "addw", "\t$dst, $sp, $imm", []> { |
| 739 | let Inst{31-27} = 0b11110; |
| 740 | let Inst{25} = 1; |
| 741 | let Inst{24-21} = 0b0000; |
| 742 | let Inst{20} = 0; // The S bit. |
| 743 | let Inst{19-16} = 0b1101; // Rn = sp |
| 744 | let Inst{15} = 0; |
| 745 | } |
Evan Cheng | 815c23a | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 746 | |
| 747 | // ADD r, sp, so_reg |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 748 | def t2ADDrSPs : T2sI<(outs GPR:$dst), (ins GPR:$sp, t2_so_reg:$rhs), |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 749 | IIC_iALUsi, "add", ".w\t$dst, $sp, $rhs", []> { |
| 750 | let Inst{31-27} = 0b11101; |
| 751 | let Inst{26-25} = 0b01; |
| 752 | let Inst{24-21} = 0b1000; |
| 753 | let Inst{20} = ?; // The S bit. |
| 754 | let Inst{19-16} = 0b1101; // Rn = sp |
| 755 | let Inst{15} = 0; |
| 756 | } |
Evan Cheng | 815c23a | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 757 | |
| 758 | // SUB r, sp, {so_imm|i12} |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 759 | def t2SUBrSPi : T2sI<(outs GPR:$dst), (ins GPR:$sp, t2_so_imm:$imm), |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 760 | IIC_iALUi, "sub", ".w\t$dst, $sp, $imm", []> { |
| 761 | let Inst{31-27} = 0b11110; |
| 762 | let Inst{25} = 0; |
| 763 | let Inst{24-21} = 0b1101; |
| 764 | let Inst{20} = ?; // The S bit. |
| 765 | let Inst{19-16} = 0b1101; // Rn = sp |
| 766 | let Inst{15} = 0; |
| 767 | } |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 768 | def t2SUBrSPi12 : T2I<(outs GPR:$dst), (ins GPR:$sp, imm0_4095:$imm), |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 769 | IIC_iALUi, "subw", "\t$dst, $sp, $imm", []> { |
| 770 | let Inst{31-27} = 0b11110; |
| 771 | let Inst{25} = 1; |
| 772 | let Inst{24-21} = 0b0101; |
| 773 | let Inst{20} = 0; // The S bit. |
| 774 | let Inst{19-16} = 0b1101; // Rn = sp |
| 775 | let Inst{15} = 0; |
| 776 | } |
Evan Cheng | 815c23a | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 777 | |
| 778 | // SUB r, sp, so_reg |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 779 | def t2SUBrSPs : T2sI<(outs GPR:$dst), (ins GPR:$sp, t2_so_reg:$rhs), |
| 780 | IIC_iALUsi, |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 781 | "sub", "\t$dst, $sp, $rhs", []> { |
| 782 | let Inst{31-27} = 0b11101; |
| 783 | let Inst{26-25} = 0b01; |
| 784 | let Inst{24-21} = 0b1101; |
| 785 | let Inst{20} = ?; // The S bit. |
| 786 | let Inst{19-16} = 0b1101; // Rn = sp |
| 787 | let Inst{15} = 0; |
| 788 | } |
Evan Cheng | 815c23a | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 789 | |
| 790 | // Pseudo instruction that will expand into a t2SUBrSPi + a copy. |
Dan Gohman | 30afe01 | 2009-10-29 18:10:34 +0000 | [diff] [blame] | 791 | let usesCustomInserter = 1 in { // Expanded after instruction selection. |
Evan Cheng | 815c23a | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 792 | def t2SUBrSPi_ : PseudoInst<(outs GPR:$dst), (ins GPR:$sp, t2_so_imm:$imm), |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 793 | NoItinerary, "@ sub.w\t$dst, $sp, $imm", []>; |
Evan Cheng | 815c23a | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 794 | def t2SUBrSPi12_ : PseudoInst<(outs GPR:$dst), (ins GPR:$sp, imm0_4095:$imm), |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 795 | NoItinerary, "@ subw\t$dst, $sp, $imm", []>; |
Evan Cheng | 815c23a | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 796 | def t2SUBrSPs_ : PseudoInst<(outs GPR:$dst), (ins GPR:$sp, t2_so_reg:$rhs), |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 797 | NoItinerary, "@ sub\t$dst, $sp, $rhs", []>; |
Dan Gohman | 30afe01 | 2009-10-29 18:10:34 +0000 | [diff] [blame] | 798 | } // usesCustomInserter |
Evan Cheng | 815c23a | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 799 | |
| 800 | |
Evan Cheng | 4179970 | 2009-06-24 23:47:58 +0000 | [diff] [blame] | 801 | //===----------------------------------------------------------------------===// |
Evan Cheng | 19bb7c7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 802 | // Load / store Instructions. |
| 803 | // |
| 804 | |
Evan Cheng | 532cdc5 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 805 | // Load |
Evan Cheng | 2f6bfd4 | 2009-11-20 19:57:15 +0000 | [diff] [blame] | 806 | let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 807 | defm t2LDR : T2I_ld<0, 0b10, "ldr", UnOpFrag<(load node:$Src)>>; |
Evan Cheng | 532cdc5 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 808 | |
Evan Cheng | 503be11 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 809 | // Loads with zero extension |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 810 | defm t2LDRH : T2I_ld<0, 0b01, "ldrh", UnOpFrag<(zextloadi16 node:$Src)>>; |
| 811 | defm t2LDRB : T2I_ld<0, 0b00, "ldrb", UnOpFrag<(zextloadi8 node:$Src)>>; |
Evan Cheng | 532cdc5 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 812 | |
Evan Cheng | 503be11 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 813 | // Loads with sign extension |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 814 | defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", UnOpFrag<(sextloadi16 node:$Src)>>; |
| 815 | defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", UnOpFrag<(sextloadi8 node:$Src)>>; |
Evan Cheng | 532cdc5 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 816 | |
Evan Cheng | 7c8d5ea | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 817 | let mayLoad = 1, hasExtraDefRegAllocReq = 1 in { |
Evan Cheng | 503be11 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 818 | // Load doubleword |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 819 | def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs GPR:$dst1, GPR:$dst2), |
Evan Cheng | 340684f | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 820 | (ins t2addrmode_imm8s4:$addr), |
Johnny Chen | a9aeaea | 2010-01-05 22:37:28 +0000 | [diff] [blame^] | 821 | IIC_iLoadi, "ldrd", "\t$dst1, $addr", []>; |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 822 | def t2LDRDpci : T2Ii8s4<?, ?, 1, (outs GPR:$dst1, GPR:$dst2), |
Evan Cheng | 340684f | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 823 | (ins i32imm:$addr), IIC_iLoadi, |
Johnny Chen | a9aeaea | 2010-01-05 22:37:28 +0000 | [diff] [blame^] | 824 | "ldrd", "\t$dst1, $addr", []> { |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 825 | let Inst{19-16} = 0b1111; // Rn |
| 826 | } |
Evan Cheng | 503be11 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 827 | } |
| 828 | |
| 829 | // zextload i1 -> zextload i8 |
| 830 | def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr), |
| 831 | (t2LDRBi12 t2addrmode_imm12:$addr)>; |
| 832 | def : T2Pat<(zextloadi1 t2addrmode_imm8:$addr), |
| 833 | (t2LDRBi8 t2addrmode_imm8:$addr)>; |
| 834 | def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr), |
| 835 | (t2LDRBs t2addrmode_so_reg:$addr)>; |
| 836 | def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)), |
| 837 | (t2LDRBpci tconstpool:$addr)>; |
| 838 | |
| 839 | // extload -> zextload |
| 840 | // FIXME: Reduce the number of patterns by legalizing extload to zextload |
| 841 | // earlier? |
| 842 | def : T2Pat<(extloadi1 t2addrmode_imm12:$addr), |
| 843 | (t2LDRBi12 t2addrmode_imm12:$addr)>; |
| 844 | def : T2Pat<(extloadi1 t2addrmode_imm8:$addr), |
| 845 | (t2LDRBi8 t2addrmode_imm8:$addr)>; |
| 846 | def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr), |
| 847 | (t2LDRBs t2addrmode_so_reg:$addr)>; |
| 848 | def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)), |
| 849 | (t2LDRBpci tconstpool:$addr)>; |
| 850 | |
| 851 | def : T2Pat<(extloadi8 t2addrmode_imm12:$addr), |
| 852 | (t2LDRBi12 t2addrmode_imm12:$addr)>; |
| 853 | def : T2Pat<(extloadi8 t2addrmode_imm8:$addr), |
| 854 | (t2LDRBi8 t2addrmode_imm8:$addr)>; |
| 855 | def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr), |
| 856 | (t2LDRBs t2addrmode_so_reg:$addr)>; |
| 857 | def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)), |
| 858 | (t2LDRBpci tconstpool:$addr)>; |
| 859 | |
| 860 | def : T2Pat<(extloadi16 t2addrmode_imm12:$addr), |
| 861 | (t2LDRHi12 t2addrmode_imm12:$addr)>; |
| 862 | def : T2Pat<(extloadi16 t2addrmode_imm8:$addr), |
| 863 | (t2LDRHi8 t2addrmode_imm8:$addr)>; |
| 864 | def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr), |
| 865 | (t2LDRHs t2addrmode_so_reg:$addr)>; |
| 866 | def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)), |
| 867 | (t2LDRHpci tconstpool:$addr)>; |
Evan Cheng | 532cdc5 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 868 | |
Evan Cheng | a90942e | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 869 | // Indexed loads |
Evan Cheng | d72edde | 2009-07-03 00:08:19 +0000 | [diff] [blame] | 870 | let mayLoad = 1 in { |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 871 | def t2LDR_PRE : T2Iidxldst<0, 0b10, 1, 1, (outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | a90942e | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 872 | (ins t2addrmode_imm8:$addr), |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 873 | AddrModeT2_i8, IndexModePre, IIC_iLoadiu, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 874 | "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", |
Evan Cheng | a90942e | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 875 | []>; |
| 876 | |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 877 | def t2LDR_POST : T2Iidxldst<0, 0b10, 1, 0, (outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | a90942e | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 878 | (ins GPR:$base, t2am_imm8_offset:$offset), |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 879 | AddrModeT2_i8, IndexModePost, IIC_iLoadiu, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 880 | "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", |
Evan Cheng | a90942e | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 881 | []>; |
| 882 | |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 883 | def t2LDRB_PRE : T2Iidxldst<0, 0b00, 1, 1, (outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | a90942e | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 884 | (ins t2addrmode_imm8:$addr), |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 885 | AddrModeT2_i8, IndexModePre, IIC_iLoadiu, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 886 | "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", |
Evan Cheng | a90942e | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 887 | []>; |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 888 | def t2LDRB_POST : T2Iidxldst<0, 0b00, 1, 0, (outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | a90942e | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 889 | (ins GPR:$base, t2am_imm8_offset:$offset), |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 890 | AddrModeT2_i8, IndexModePost, IIC_iLoadiu, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 891 | "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", |
Evan Cheng | a90942e | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 892 | []>; |
| 893 | |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 894 | def t2LDRH_PRE : T2Iidxldst<0, 0b01, 1, 1, (outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | a90942e | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 895 | (ins t2addrmode_imm8:$addr), |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 896 | AddrModeT2_i8, IndexModePre, IIC_iLoadiu, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 897 | "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", |
Evan Cheng | a90942e | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 898 | []>; |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 899 | def t2LDRH_POST : T2Iidxldst<0, 0b01, 1, 0, (outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | a90942e | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 900 | (ins GPR:$base, t2am_imm8_offset:$offset), |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 901 | AddrModeT2_i8, IndexModePost, IIC_iLoadiu, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 902 | "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", |
Evan Cheng | a90942e | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 903 | []>; |
| 904 | |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 905 | def t2LDRSB_PRE : T2Iidxldst<1, 0b00, 1, 1, (outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 40995c9 | 2009-07-02 23:16:11 +0000 | [diff] [blame] | 906 | (ins t2addrmode_imm8:$addr), |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 907 | AddrModeT2_i8, IndexModePre, IIC_iLoadiu, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 908 | "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", |
Evan Cheng | 40995c9 | 2009-07-02 23:16:11 +0000 | [diff] [blame] | 909 | []>; |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 910 | def t2LDRSB_POST : T2Iidxldst<1, 0b00, 1, 0, (outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 40995c9 | 2009-07-02 23:16:11 +0000 | [diff] [blame] | 911 | (ins GPR:$base, t2am_imm8_offset:$offset), |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 912 | AddrModeT2_i8, IndexModePost, IIC_iLoadiu, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 913 | "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", |
Evan Cheng | 40995c9 | 2009-07-02 23:16:11 +0000 | [diff] [blame] | 914 | []>; |
| 915 | |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 916 | def t2LDRSH_PRE : T2Iidxldst<1, 0b01, 1, 1, (outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 40995c9 | 2009-07-02 23:16:11 +0000 | [diff] [blame] | 917 | (ins t2addrmode_imm8:$addr), |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 918 | AddrModeT2_i8, IndexModePre, IIC_iLoadiu, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 919 | "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", |
Evan Cheng | 40995c9 | 2009-07-02 23:16:11 +0000 | [diff] [blame] | 920 | []>; |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 921 | def t2LDRSH_POST : T2Iidxldst<1, 0b01, 1, 0, (outs GPR:$dst, GPR:$base_wb), |
Evan Cheng | 40995c9 | 2009-07-02 23:16:11 +0000 | [diff] [blame] | 922 | (ins GPR:$base, t2am_imm8_offset:$offset), |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 923 | AddrModeT2_i8, IndexModePost, IIC_iLoadiu, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 924 | "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", |
Evan Cheng | 40995c9 | 2009-07-02 23:16:11 +0000 | [diff] [blame] | 925 | []>; |
Evan Cheng | d72edde | 2009-07-03 00:08:19 +0000 | [diff] [blame] | 926 | } |
Evan Cheng | 40995c9 | 2009-07-02 23:16:11 +0000 | [diff] [blame] | 927 | |
David Goodwin | bab5da1 | 2009-06-30 22:11:34 +0000 | [diff] [blame] | 928 | // Store |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 929 | defm t2STR : T2I_st<0b10, "str", BinOpFrag<(store node:$LHS, node:$RHS)>>; |
| 930 | defm t2STRB : T2I_st<0b00, "strb", BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>; |
| 931 | defm t2STRH : T2I_st<0b01, "strh", BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>; |
David Goodwin | bab5da1 | 2009-06-30 22:11:34 +0000 | [diff] [blame] | 932 | |
David Goodwin | 2af7ed8 | 2009-06-30 22:50:01 +0000 | [diff] [blame] | 933 | // Store doubleword |
Evan Cheng | 7c8d5ea | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 934 | let mayLoad = 1, hasExtraSrcRegAllocReq = 1 in |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 935 | def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs), |
Evan Cheng | 340684f | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 936 | (ins GPR:$src1, GPR:$src2, t2addrmode_imm8s4:$addr), |
Johnny Chen | a9aeaea | 2010-01-05 22:37:28 +0000 | [diff] [blame^] | 937 | IIC_iStorer, "strd", "\t$src1, $addr", []>; |
David Goodwin | 2af7ed8 | 2009-06-30 22:50:01 +0000 | [diff] [blame] | 938 | |
Evan Cheng | 24f87d8 | 2009-07-03 00:06:39 +0000 | [diff] [blame] | 939 | // Indexed stores |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 940 | def t2STR_PRE : T2Iidxldst<0, 0b10, 0, 1, (outs GPR:$base_wb), |
Evan Cheng | 24f87d8 | 2009-07-03 00:06:39 +0000 | [diff] [blame] | 941 | (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset), |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 942 | AddrModeT2_i8, IndexModePre, IIC_iStoreiu, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 943 | "str", "\t$src, [$base, $offset]!", "$base = $base_wb", |
Evan Cheng | 24f87d8 | 2009-07-03 00:06:39 +0000 | [diff] [blame] | 944 | [(set GPR:$base_wb, |
| 945 | (pre_store GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>; |
| 946 | |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 947 | def t2STR_POST : T2Iidxldst<0, 0b10, 0, 0, (outs GPR:$base_wb), |
Evan Cheng | 24f87d8 | 2009-07-03 00:06:39 +0000 | [diff] [blame] | 948 | (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset), |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 949 | AddrModeT2_i8, IndexModePost, IIC_iStoreiu, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 950 | "str", "\t$src, [$base], $offset", "$base = $base_wb", |
Evan Cheng | 24f87d8 | 2009-07-03 00:06:39 +0000 | [diff] [blame] | 951 | [(set GPR:$base_wb, |
Jim Grosbach | 71465ac | 2009-11-24 00:20:27 +0000 | [diff] [blame] | 952 | (post_store GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>; |
Evan Cheng | 24f87d8 | 2009-07-03 00:06:39 +0000 | [diff] [blame] | 953 | |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 954 | def t2STRH_PRE : T2Iidxldst<0, 0b01, 0, 1, (outs GPR:$base_wb), |
Evan Cheng | 24f87d8 | 2009-07-03 00:06:39 +0000 | [diff] [blame] | 955 | (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset), |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 956 | AddrModeT2_i8, IndexModePre, IIC_iStoreiu, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 957 | "strh", "\t$src, [$base, $offset]!", "$base = $base_wb", |
Evan Cheng | 24f87d8 | 2009-07-03 00:06:39 +0000 | [diff] [blame] | 958 | [(set GPR:$base_wb, |
| 959 | (pre_truncsti16 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>; |
| 960 | |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 961 | def t2STRH_POST : T2Iidxldst<0, 0b01, 0, 0, (outs GPR:$base_wb), |
Evan Cheng | 24f87d8 | 2009-07-03 00:06:39 +0000 | [diff] [blame] | 962 | (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset), |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 963 | AddrModeT2_i8, IndexModePost, IIC_iStoreiu, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 964 | "strh", "\t$src, [$base], $offset", "$base = $base_wb", |
Evan Cheng | 24f87d8 | 2009-07-03 00:06:39 +0000 | [diff] [blame] | 965 | [(set GPR:$base_wb, |
| 966 | (post_truncsti16 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>; |
| 967 | |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 968 | def t2STRB_PRE : T2Iidxldst<0, 0b00, 0, 1, (outs GPR:$base_wb), |
Evan Cheng | 24f87d8 | 2009-07-03 00:06:39 +0000 | [diff] [blame] | 969 | (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset), |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 970 | AddrModeT2_i8, IndexModePre, IIC_iStoreiu, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 971 | "strb", "\t$src, [$base, $offset]!", "$base = $base_wb", |
Evan Cheng | 24f87d8 | 2009-07-03 00:06:39 +0000 | [diff] [blame] | 972 | [(set GPR:$base_wb, |
| 973 | (pre_truncsti8 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>; |
| 974 | |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 975 | def t2STRB_POST : T2Iidxldst<0, 0b00, 0, 0, (outs GPR:$base_wb), |
Evan Cheng | 24f87d8 | 2009-07-03 00:06:39 +0000 | [diff] [blame] | 976 | (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset), |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 977 | AddrModeT2_i8, IndexModePost, IIC_iStoreiu, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 978 | "strb", "\t$src, [$base], $offset", "$base = $base_wb", |
Evan Cheng | 24f87d8 | 2009-07-03 00:06:39 +0000 | [diff] [blame] | 979 | [(set GPR:$base_wb, |
| 980 | (post_truncsti8 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>; |
| 981 | |
David Goodwin | 5811e5c | 2009-07-01 00:01:13 +0000 | [diff] [blame] | 982 | |
Evan Cheng | 6bc6720 | 2009-07-09 22:21:59 +0000 | [diff] [blame] | 983 | // FIXME: ldrd / strd pre / post variants |
Evan Cheng | 2832edf | 2009-07-03 00:18:36 +0000 | [diff] [blame] | 984 | |
| 985 | //===----------------------------------------------------------------------===// |
| 986 | // Load / store multiple Instructions. |
| 987 | // |
| 988 | |
Evan Cheng | 7c8d5ea | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 989 | let mayLoad = 1, hasExtraDefRegAllocReq = 1 in |
Evan Cheng | 2832edf | 2009-07-03 00:18:36 +0000 | [diff] [blame] | 990 | def t2LDM : T2XI<(outs), |
Evan Cheng | b43a20e | 2009-10-01 01:33:39 +0000 | [diff] [blame] | 991 | (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops), |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 992 | IIC_iLoadm, "ldm${addr:submode}${p}${addr:wide}\t$addr, $wb", []> { |
| 993 | let Inst{31-27} = 0b11101; |
| 994 | let Inst{26-25} = 0b00; |
| 995 | let Inst{24-23} = {?, ?}; // IA: '01', DB: '10' |
| 996 | let Inst{22} = 0; |
| 997 | let Inst{21} = ?; // The W bit. |
| 998 | let Inst{20} = 1; // Load |
| 999 | } |
Evan Cheng | 2832edf | 2009-07-03 00:18:36 +0000 | [diff] [blame] | 1000 | |
Evan Cheng | 7c8d5ea | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 1001 | let mayStore = 1, hasExtraSrcRegAllocReq = 1 in |
Evan Cheng | 2832edf | 2009-07-03 00:18:36 +0000 | [diff] [blame] | 1002 | def t2STM : T2XI<(outs), |
Evan Cheng | b43a20e | 2009-10-01 01:33:39 +0000 | [diff] [blame] | 1003 | (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops), |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1004 | IIC_iStorem, "stm${addr:submode}${p}${addr:wide}\t$addr, $wb", []> { |
| 1005 | let Inst{31-27} = 0b11101; |
| 1006 | let Inst{26-25} = 0b00; |
| 1007 | let Inst{24-23} = {?, ?}; // IA: '01', DB: '10' |
| 1008 | let Inst{22} = 0; |
| 1009 | let Inst{21} = ?; // The W bit. |
| 1010 | let Inst{20} = 0; // Store |
| 1011 | } |
Evan Cheng | 2832edf | 2009-07-03 00:18:36 +0000 | [diff] [blame] | 1012 | |
Evan Cheng | 19bb7c7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 1013 | //===----------------------------------------------------------------------===// |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 1014 | // Move Instructions. |
| 1015 | // |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 1016 | |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1017 | let neverHasSideEffects = 1 in |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1018 | def t2MOVr : T2sI<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVr, |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1019 | "mov", ".w\t$dst, $src", []> { |
| 1020 | let Inst{31-27} = 0b11101; |
| 1021 | let Inst{26-25} = 0b01; |
| 1022 | let Inst{24-21} = 0b0010; |
| 1023 | let Inst{20} = ?; // The S bit. |
| 1024 | let Inst{19-16} = 0b1111; // Rn |
| 1025 | let Inst{14-12} = 0b000; |
| 1026 | let Inst{7-4} = 0b0000; |
| 1027 | } |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1028 | |
Evan Cheng | 16c012d | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 1029 | // AddedComplexity to ensure isel tries t2MOVi before t2MOVi16. |
| 1030 | let isReMaterializable = 1, isAsCheapAsAMove = 1, AddedComplexity = 1 in |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1031 | def t2MOVi : T2sI<(outs GPR:$dst), (ins t2_so_imm:$src), IIC_iMOVi, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 1032 | "mov", ".w\t$dst, $src", |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1033 | [(set GPR:$dst, t2_so_imm:$src)]> { |
| 1034 | let Inst{31-27} = 0b11110; |
| 1035 | let Inst{25} = 0; |
| 1036 | let Inst{24-21} = 0b0010; |
| 1037 | let Inst{20} = ?; // The S bit. |
| 1038 | let Inst{19-16} = 0b1111; // Rn |
| 1039 | let Inst{15} = 0; |
| 1040 | } |
David Goodwin | 2dbffd4 | 2009-06-26 16:10:07 +0000 | [diff] [blame] | 1041 | |
| 1042 | let isReMaterializable = 1, isAsCheapAsAMove = 1 in |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1043 | def t2MOVi16 : T2I<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVi, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 1044 | "movw", "\t$dst, $src", |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1045 | [(set GPR:$dst, imm0_65535:$src)]> { |
| 1046 | let Inst{31-27} = 0b11110; |
| 1047 | let Inst{25} = 1; |
| 1048 | let Inst{24-21} = 0b0010; |
| 1049 | let Inst{20} = 0; // The S bit. |
| 1050 | let Inst{15} = 0; |
| 1051 | } |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1052 | |
Evan Cheng | 42e6ce9 | 2009-06-23 05:23:49 +0000 | [diff] [blame] | 1053 | let Constraints = "$src = $dst" in |
Evan Cheng | 16c012d | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 1054 | def t2MOVTi16 : T2I<(outs GPR:$dst), (ins GPR:$src, i32imm:$imm), IIC_iMOVi, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 1055 | "movt", "\t$dst, $imm", |
Evan Cheng | 16c012d | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 1056 | [(set GPR:$dst, |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1057 | (or (and GPR:$src, 0xffff), lo16AllZero:$imm))]> { |
| 1058 | let Inst{31-27} = 0b11110; |
| 1059 | let Inst{25} = 1; |
| 1060 | let Inst{24-21} = 0b0110; |
| 1061 | let Inst{20} = 0; // The S bit. |
| 1062 | let Inst{15} = 0; |
| 1063 | } |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 1064 | |
Evan Cheng | 89ef285 | 2009-10-21 08:15:52 +0000 | [diff] [blame] | 1065 | def : T2Pat<(or GPR:$src, 0xffff0000), (t2MOVTi16 GPR:$src, 0xffff)>; |
| 1066 | |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 1067 | //===----------------------------------------------------------------------===// |
Evan Cheng | 0f994ed | 2009-07-03 01:43:10 +0000 | [diff] [blame] | 1068 | // Extend Instructions. |
| 1069 | // |
| 1070 | |
| 1071 | // Sign extenders |
| 1072 | |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1073 | defm t2SXTB : T2I_unary_rrot<0b100, "sxtb", |
| 1074 | UnOpFrag<(sext_inreg node:$Src, i8)>>; |
| 1075 | defm t2SXTH : T2I_unary_rrot<0b000, "sxth", |
| 1076 | UnOpFrag<(sext_inreg node:$Src, i16)>>; |
Evan Cheng | 0f994ed | 2009-07-03 01:43:10 +0000 | [diff] [blame] | 1077 | |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1078 | defm t2SXTAB : T2I_bin_rrot<0b100, "sxtab", |
Evan Cheng | 0f994ed | 2009-07-03 01:43:10 +0000 | [diff] [blame] | 1079 | BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>; |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1080 | defm t2SXTAH : T2I_bin_rrot<0b000, "sxtah", |
Evan Cheng | 0f994ed | 2009-07-03 01:43:10 +0000 | [diff] [blame] | 1081 | BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>; |
| 1082 | |
| 1083 | // TODO: SXT(A){B|H}16 |
| 1084 | |
| 1085 | // Zero extenders |
| 1086 | |
| 1087 | let AddedComplexity = 16 in { |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1088 | defm t2UXTB : T2I_unary_rrot<0b101, "uxtb", |
| 1089 | UnOpFrag<(and node:$Src, 0x000000FF)>>; |
| 1090 | defm t2UXTH : T2I_unary_rrot<0b001, "uxth", |
| 1091 | UnOpFrag<(and node:$Src, 0x0000FFFF)>>; |
| 1092 | defm t2UXTB16 : T2I_unary_rrot<0b011, "uxtb16", |
| 1093 | UnOpFrag<(and node:$Src, 0x00FF00FF)>>; |
Evan Cheng | 0f994ed | 2009-07-03 01:43:10 +0000 | [diff] [blame] | 1094 | |
| 1095 | def : T2Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF), |
| 1096 | (t2UXTB16r_rot GPR:$Src, 24)>; |
| 1097 | def : T2Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF), |
| 1098 | (t2UXTB16r_rot GPR:$Src, 8)>; |
| 1099 | |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1100 | defm t2UXTAB : T2I_bin_rrot<0b101, "uxtab", |
Jim Grosbach | 71465ac | 2009-11-24 00:20:27 +0000 | [diff] [blame] | 1101 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>; |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1102 | defm t2UXTAH : T2I_bin_rrot<0b001, "uxtah", |
Jim Grosbach | 71465ac | 2009-11-24 00:20:27 +0000 | [diff] [blame] | 1103 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>; |
Evan Cheng | 0f994ed | 2009-07-03 01:43:10 +0000 | [diff] [blame] | 1104 | } |
| 1105 | |
| 1106 | //===----------------------------------------------------------------------===// |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 1107 | // Arithmetic Instructions. |
| 1108 | // |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 1109 | |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1110 | defm t2ADD : T2I_bin_ii12rs<0b000, "add", |
| 1111 | BinOpFrag<(add node:$LHS, node:$RHS)>, 1>; |
| 1112 | defm t2SUB : T2I_bin_ii12rs<0b101, "sub", |
| 1113 | BinOpFrag<(sub node:$LHS, node:$RHS)>>; |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 1114 | |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1115 | // ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants. |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1116 | defm t2ADDS : T2I_bin_s_irs <0b1000, "add", |
| 1117 | BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>; |
| 1118 | defm t2SUBS : T2I_bin_s_irs <0b1101, "sub", |
| 1119 | BinOpFrag<(subc node:$LHS, node:$RHS)>>; |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 1120 | |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1121 | defm t2ADC : T2I_adde_sube_irs<0b1010, "adc", |
| 1122 | BinOpFrag<(adde node:$LHS, node:$RHS)>, 1>; |
| 1123 | defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc", |
| 1124 | BinOpFrag<(sube node:$LHS, node:$RHS)>>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1125 | |
David Goodwin | 3bc1afe | 2009-07-27 16:39:05 +0000 | [diff] [blame] | 1126 | // RSB |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1127 | defm t2RSB : T2I_rbin_is <0b1110, "rsb", |
| 1128 | BinOpFrag<(sub node:$LHS, node:$RHS)>>; |
| 1129 | defm t2RSBS : T2I_rbin_s_is <0b1110, "rsb", |
| 1130 | BinOpFrag<(subc node:$LHS, node:$RHS)>>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1131 | |
| 1132 | // (sub X, imm) gets canonicalized to (add X, -imm). Match this form. |
Evan Cheng | 809fadb | 2009-08-04 01:41:15 +0000 | [diff] [blame] | 1133 | let AddedComplexity = 1 in |
| 1134 | def : T2Pat<(add GPR:$src, imm0_255_neg:$imm), |
| 1135 | (t2SUBri GPR:$src, imm0_255_neg:$imm)>; |
Evan Cheng | 19bb7c7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 1136 | def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm), |
| 1137 | (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>; |
| 1138 | def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm), |
| 1139 | (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>; |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 1140 | |
| 1141 | |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1142 | //===----------------------------------------------------------------------===// |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 1143 | // Shift and rotate Instructions. |
| 1144 | // |
| 1145 | |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1146 | defm t2LSL : T2I_sh_ir<0b00, "lsl", BinOpFrag<(shl node:$LHS, node:$RHS)>>; |
| 1147 | defm t2LSR : T2I_sh_ir<0b01, "lsr", BinOpFrag<(srl node:$LHS, node:$RHS)>>; |
| 1148 | defm t2ASR : T2I_sh_ir<0b10, "asr", BinOpFrag<(sra node:$LHS, node:$RHS)>>; |
| 1149 | defm t2ROR : T2I_sh_ir<0b11, "ror", BinOpFrag<(rotr node:$LHS, node:$RHS)>>; |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 1150 | |
David Goodwin | 02b0e35 | 2009-09-01 18:32:09 +0000 | [diff] [blame] | 1151 | let Uses = [CPSR] in { |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1152 | def t2MOVrx : T2sI<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 1153 | "rrx", "\t$dst, $src", |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1154 | [(set GPR:$dst, (ARMrrx GPR:$src))]> { |
| 1155 | let Inst{31-27} = 0b11101; |
| 1156 | let Inst{26-25} = 0b01; |
| 1157 | let Inst{24-21} = 0b0010; |
| 1158 | let Inst{20} = ?; // The S bit. |
| 1159 | let Inst{19-16} = 0b1111; // Rn |
| 1160 | let Inst{14-12} = 0b000; |
| 1161 | let Inst{7-4} = 0b0011; |
| 1162 | } |
David Goodwin | 02b0e35 | 2009-09-01 18:32:09 +0000 | [diff] [blame] | 1163 | } |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 1164 | |
David Goodwin | 7cdd24c | 2009-07-28 17:06:49 +0000 | [diff] [blame] | 1165 | let Defs = [CPSR] in { |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1166 | def t2MOVsrl_flag : T2XI<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 1167 | "lsrs.w\t$dst, $src, #1", |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1168 | [(set GPR:$dst, (ARMsrl_flag GPR:$src))]> { |
| 1169 | let Inst{31-27} = 0b11101; |
| 1170 | let Inst{26-25} = 0b01; |
| 1171 | let Inst{24-21} = 0b0010; |
| 1172 | let Inst{20} = 1; // The S bit. |
| 1173 | let Inst{19-16} = 0b1111; // Rn |
| 1174 | let Inst{5-4} = 0b01; // Shift type. |
| 1175 | // Shift amount = Inst{14-12:7-6} = 1. |
| 1176 | let Inst{14-12} = 0b000; |
| 1177 | let Inst{7-6} = 0b01; |
| 1178 | } |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1179 | def t2MOVsra_flag : T2XI<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 1180 | "asrs.w\t$dst, $src, #1", |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1181 | [(set GPR:$dst, (ARMsra_flag GPR:$src))]> { |
| 1182 | let Inst{31-27} = 0b11101; |
| 1183 | let Inst{26-25} = 0b01; |
| 1184 | let Inst{24-21} = 0b0010; |
| 1185 | let Inst{20} = 1; // The S bit. |
| 1186 | let Inst{19-16} = 0b1111; // Rn |
| 1187 | let Inst{5-4} = 0b10; // Shift type. |
| 1188 | // Shift amount = Inst{14-12:7-6} = 1. |
| 1189 | let Inst{14-12} = 0b000; |
| 1190 | let Inst{7-6} = 0b01; |
| 1191 | } |
David Goodwin | 7cdd24c | 2009-07-28 17:06:49 +0000 | [diff] [blame] | 1192 | } |
| 1193 | |
Evan Cheng | f7f986d | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 1194 | //===----------------------------------------------------------------------===// |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1195 | // Bitwise Instructions. |
| 1196 | // |
Anton Korobeynikov | ac869fc | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 1197 | |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1198 | defm t2AND : T2I_bin_w_irs<0b0000, "and", |
| 1199 | BinOpFrag<(and node:$LHS, node:$RHS)>, 1>; |
| 1200 | defm t2ORR : T2I_bin_w_irs<0b0010, "orr", |
| 1201 | BinOpFrag<(or node:$LHS, node:$RHS)>, 1>; |
| 1202 | defm t2EOR : T2I_bin_w_irs<0b0100, "eor", |
| 1203 | BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1204 | |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1205 | defm t2BIC : T2I_bin_w_irs<0b0001, "bic", |
| 1206 | BinOpFrag<(and node:$LHS, (not node:$RHS))>>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1207 | |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1208 | let Constraints = "$src = $dst" in |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1209 | def t2BFC : T2I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm), |
David Goodwin | 9a8ec82 | 2009-11-02 17:28:36 +0000 | [diff] [blame] | 1210 | IIC_iUNAsi, "bfc", "\t$dst, $imm", |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1211 | [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]> { |
| 1212 | let Inst{31-27} = 0b11110; |
| 1213 | let Inst{25} = 1; |
| 1214 | let Inst{24-20} = 0b10110; |
| 1215 | let Inst{19-16} = 0b1111; // Rn |
| 1216 | let Inst{15} = 0; |
| 1217 | } |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1218 | |
Sandeep Patel | bb4648a | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 1219 | def t2SBFX : T2I<(outs GPR:$dst), (ins GPR:$src, imm0_31:$lsb, imm0_31:$width), |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1220 | IIC_iALUi, "sbfx", "\t$dst, $src, $lsb, $width", []> { |
| 1221 | let Inst{31-27} = 0b11110; |
| 1222 | let Inst{25} = 1; |
| 1223 | let Inst{24-20} = 0b10100; |
| 1224 | let Inst{15} = 0; |
| 1225 | } |
Sandeep Patel | bb4648a | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 1226 | |
| 1227 | def t2UBFX : T2I<(outs GPR:$dst), (ins GPR:$src, imm0_31:$lsb, imm0_31:$width), |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1228 | IIC_iALUi, "ubfx", "\t$dst, $src, $lsb, $width", []> { |
| 1229 | let Inst{31-27} = 0b11110; |
| 1230 | let Inst{25} = 1; |
| 1231 | let Inst{24-20} = 0b11100; |
| 1232 | let Inst{15} = 0; |
| 1233 | } |
Sandeep Patel | bb4648a | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 1234 | |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1235 | // FIXME: A8.6.18 BFI - Bitfield insert (Encoding T1) |
| 1236 | |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1237 | defm t2ORN : T2I_bin_irs<0b0011, "orn", BinOpFrag<(or node:$LHS, |
| 1238 | (not node:$RHS))>>; |
Evan Cheng | 299ee65 | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 1239 | |
| 1240 | // Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version |
| 1241 | let AddedComplexity = 1 in |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1242 | defm t2MVN : T2I_un_irs <0b0011, "mvn", UnOpFrag<(not node:$Src)>, 1, 1>; |
Evan Cheng | 299ee65 | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 1243 | |
| 1244 | |
| 1245 | def : T2Pat<(and GPR:$src, t2_so_imm_not:$imm), |
| 1246 | (t2BICri GPR:$src, t2_so_imm_not:$imm)>; |
| 1247 | |
Evan Cheng | 04f40fa | 2009-08-01 06:13:52 +0000 | [diff] [blame] | 1248 | // FIXME: Disable this pattern on Darwin to workaround an assembler bug. |
David Goodwin | 481216a | 2009-07-30 21:51:41 +0000 | [diff] [blame] | 1249 | def : T2Pat<(or GPR:$src, t2_so_imm_not:$imm), |
Evan Cheng | 04f40fa | 2009-08-01 06:13:52 +0000 | [diff] [blame] | 1250 | (t2ORNri GPR:$src, t2_so_imm_not:$imm)>, |
Evan Cheng | f9e5b5e | 2009-08-12 01:56:42 +0000 | [diff] [blame] | 1251 | Requires<[IsThumb2]>; |
Evan Cheng | 299ee65 | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 1252 | |
| 1253 | def : T2Pat<(t2_so_imm_not:$src), |
| 1254 | (t2MVNi t2_so_imm_not:$src)>; |
| 1255 | |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1256 | //===----------------------------------------------------------------------===// |
| 1257 | // Multiply Instructions. |
| 1258 | // |
Evan Cheng | bdd679a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1259 | let isCommutable = 1 in |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1260 | def t2MUL: T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 1261 | "mul", "\t$dst, $a, $b", |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1262 | [(set GPR:$dst, (mul GPR:$a, GPR:$b))]> { |
| 1263 | let Inst{31-27} = 0b11111; |
| 1264 | let Inst{26-23} = 0b0110; |
| 1265 | let Inst{22-20} = 0b000; |
| 1266 | let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate) |
| 1267 | let Inst{7-4} = 0b0000; // Multiply |
| 1268 | } |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1269 | |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1270 | def t2MLA: T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), IIC_iMAC32, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 1271 | "mla", "\t$dst, $a, $b, $c", |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1272 | [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]> { |
| 1273 | let Inst{31-27} = 0b11111; |
| 1274 | let Inst{26-23} = 0b0110; |
| 1275 | let Inst{22-20} = 0b000; |
| 1276 | let Inst{15-12} = {?, ?, ?, ?}; // Ra |
| 1277 | let Inst{7-4} = 0b0000; // Multiply |
| 1278 | } |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1279 | |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1280 | def t2MLS: T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), IIC_iMAC32, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 1281 | "mls", "\t$dst, $a, $b, $c", |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1282 | [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]> { |
| 1283 | let Inst{31-27} = 0b11111; |
| 1284 | let Inst{26-23} = 0b0110; |
| 1285 | let Inst{22-20} = 0b000; |
| 1286 | let Inst{15-12} = {?, ?, ?, ?}; // Ra |
| 1287 | let Inst{7-4} = 0b0001; // Multiply and Subtract |
| 1288 | } |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1289 | |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 1290 | // Extra precision multiplies with low / high results |
| 1291 | let neverHasSideEffects = 1 in { |
| 1292 | let isCommutable = 1 in { |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1293 | def t2SMULL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b), IIC_iMUL64, |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1294 | "smull", "\t$ldst, $hdst, $a, $b", []> { |
| 1295 | let Inst{31-27} = 0b11111; |
| 1296 | let Inst{26-23} = 0b0111; |
| 1297 | let Inst{22-20} = 0b000; |
| 1298 | let Inst{7-4} = 0b0000; |
| 1299 | } |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 1300 | |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1301 | def t2UMULL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b), IIC_iMUL64, |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1302 | "umull", "\t$ldst, $hdst, $a, $b", []> { |
| 1303 | let Inst{31-27} = 0b11111; |
| 1304 | let Inst{26-23} = 0b0111; |
| 1305 | let Inst{22-20} = 0b010; |
| 1306 | let Inst{7-4} = 0b0000; |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 1307 | } |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1308 | } // isCommutable |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 1309 | |
| 1310 | // Multiply + accumulate |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1311 | def t2SMLAL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b), IIC_iMAC64, |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1312 | "smlal", "\t$ldst, $hdst, $a, $b", []>{ |
| 1313 | let Inst{31-27} = 0b11111; |
| 1314 | let Inst{26-23} = 0b0111; |
| 1315 | let Inst{22-20} = 0b100; |
| 1316 | let Inst{7-4} = 0b0000; |
| 1317 | } |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 1318 | |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1319 | def t2UMLAL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b), IIC_iMAC64, |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1320 | "umlal", "\t$ldst, $hdst, $a, $b", []>{ |
| 1321 | let Inst{31-27} = 0b11111; |
| 1322 | let Inst{26-23} = 0b0111; |
| 1323 | let Inst{22-20} = 0b110; |
| 1324 | let Inst{7-4} = 0b0000; |
| 1325 | } |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 1326 | |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1327 | def t2UMAAL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b), IIC_iMAC64, |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1328 | "umaal", "\t$ldst, $hdst, $a, $b", []>{ |
| 1329 | let Inst{31-27} = 0b11111; |
| 1330 | let Inst{26-23} = 0b0111; |
| 1331 | let Inst{22-20} = 0b110; |
| 1332 | let Inst{7-4} = 0b0110; |
| 1333 | } |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 1334 | } // neverHasSideEffects |
| 1335 | |
| 1336 | // Most significant word multiply |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1337 | def t2SMMUL : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 1338 | "smmul", "\t$dst, $a, $b", |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1339 | [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]> { |
| 1340 | let Inst{31-27} = 0b11111; |
| 1341 | let Inst{26-23} = 0b0110; |
| 1342 | let Inst{22-20} = 0b101; |
| 1343 | let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate) |
| 1344 | let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0) |
| 1345 | } |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 1346 | |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1347 | def t2SMMLA : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), IIC_iMAC32, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 1348 | "smmla", "\t$dst, $a, $b, $c", |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1349 | [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]> { |
| 1350 | let Inst{31-27} = 0b11111; |
| 1351 | let Inst{26-23} = 0b0110; |
| 1352 | let Inst{22-20} = 0b101; |
| 1353 | let Inst{15-12} = {?, ?, ?, ?}; // Ra |
| 1354 | let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0) |
| 1355 | } |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 1356 | |
| 1357 | |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1358 | def t2SMMLS : T2I <(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), IIC_iMAC32, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 1359 | "smmls", "\t$dst, $a, $b, $c", |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1360 | [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]> { |
| 1361 | let Inst{31-27} = 0b11111; |
| 1362 | let Inst{26-23} = 0b0110; |
| 1363 | let Inst{22-20} = 0b110; |
| 1364 | let Inst{15-12} = {?, ?, ?, ?}; // Ra |
| 1365 | let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0) |
| 1366 | } |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 1367 | |
| 1368 | multiclass T2I_smul<string opc, PatFrag opnode> { |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1369 | def BB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 1370 | !strconcat(opc, "bb"), "\t$dst, $a, $b", |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 1371 | [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16), |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1372 | (sext_inreg GPR:$b, i16)))]> { |
| 1373 | let Inst{31-27} = 0b11111; |
| 1374 | let Inst{26-23} = 0b0110; |
| 1375 | let Inst{22-20} = 0b001; |
| 1376 | let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate) |
| 1377 | let Inst{7-6} = 0b00; |
| 1378 | let Inst{5-4} = 0b00; |
| 1379 | } |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 1380 | |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1381 | def BT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 1382 | !strconcat(opc, "bt"), "\t$dst, $a, $b", |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 1383 | [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16), |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1384 | (sra GPR:$b, (i32 16))))]> { |
| 1385 | let Inst{31-27} = 0b11111; |
| 1386 | let Inst{26-23} = 0b0110; |
| 1387 | let Inst{22-20} = 0b001; |
| 1388 | let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate) |
| 1389 | let Inst{7-6} = 0b00; |
| 1390 | let Inst{5-4} = 0b01; |
| 1391 | } |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 1392 | |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1393 | def TB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 1394 | !strconcat(opc, "tb"), "\t$dst, $a, $b", |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 1395 | [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)), |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1396 | (sext_inreg GPR:$b, i16)))]> { |
| 1397 | let Inst{31-27} = 0b11111; |
| 1398 | let Inst{26-23} = 0b0110; |
| 1399 | let Inst{22-20} = 0b001; |
| 1400 | let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate) |
| 1401 | let Inst{7-6} = 0b00; |
| 1402 | let Inst{5-4} = 0b10; |
| 1403 | } |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 1404 | |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1405 | def TT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 1406 | !strconcat(opc, "tt"), "\t$dst, $a, $b", |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 1407 | [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)), |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1408 | (sra GPR:$b, (i32 16))))]> { |
| 1409 | let Inst{31-27} = 0b11111; |
| 1410 | let Inst{26-23} = 0b0110; |
| 1411 | let Inst{22-20} = 0b001; |
| 1412 | let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate) |
| 1413 | let Inst{7-6} = 0b00; |
| 1414 | let Inst{5-4} = 0b11; |
| 1415 | } |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 1416 | |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1417 | def WB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL16, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 1418 | !strconcat(opc, "wb"), "\t$dst, $a, $b", |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 1419 | [(set GPR:$dst, (sra (opnode GPR:$a, |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1420 | (sext_inreg GPR:$b, i16)), (i32 16)))]> { |
| 1421 | let Inst{31-27} = 0b11111; |
| 1422 | let Inst{26-23} = 0b0110; |
| 1423 | let Inst{22-20} = 0b011; |
| 1424 | let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate) |
| 1425 | let Inst{7-6} = 0b00; |
| 1426 | let Inst{5-4} = 0b00; |
| 1427 | } |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 1428 | |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1429 | def WT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL16, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 1430 | !strconcat(opc, "wt"), "\t$dst, $a, $b", |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 1431 | [(set GPR:$dst, (sra (opnode GPR:$a, |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1432 | (sra GPR:$b, (i32 16))), (i32 16)))]> { |
| 1433 | let Inst{31-27} = 0b11111; |
| 1434 | let Inst{26-23} = 0b0110; |
| 1435 | let Inst{22-20} = 0b011; |
| 1436 | let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate) |
| 1437 | let Inst{7-6} = 0b00; |
| 1438 | let Inst{5-4} = 0b01; |
| 1439 | } |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 1440 | } |
| 1441 | |
| 1442 | |
| 1443 | multiclass T2I_smla<string opc, PatFrag opnode> { |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1444 | def BB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 1445 | !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc", |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 1446 | [(set GPR:$dst, (add GPR:$acc, |
| 1447 | (opnode (sext_inreg GPR:$a, i16), |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1448 | (sext_inreg GPR:$b, i16))))]> { |
| 1449 | let Inst{31-27} = 0b11111; |
| 1450 | let Inst{26-23} = 0b0110; |
| 1451 | let Inst{22-20} = 0b001; |
| 1452 | let Inst{15-12} = {?, ?, ?, ?}; // Ra |
| 1453 | let Inst{7-6} = 0b00; |
| 1454 | let Inst{5-4} = 0b00; |
| 1455 | } |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 1456 | |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1457 | def BT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 1458 | !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc", |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 1459 | [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16), |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1460 | (sra GPR:$b, (i32 16)))))]> { |
| 1461 | let Inst{31-27} = 0b11111; |
| 1462 | let Inst{26-23} = 0b0110; |
| 1463 | let Inst{22-20} = 0b001; |
| 1464 | let Inst{15-12} = {?, ?, ?, ?}; // Ra |
| 1465 | let Inst{7-6} = 0b00; |
| 1466 | let Inst{5-4} = 0b01; |
| 1467 | } |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 1468 | |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1469 | def TB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 1470 | !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc", |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 1471 | [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)), |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1472 | (sext_inreg GPR:$b, i16))))]> { |
| 1473 | let Inst{31-27} = 0b11111; |
| 1474 | let Inst{26-23} = 0b0110; |
| 1475 | let Inst{22-20} = 0b001; |
| 1476 | let Inst{15-12} = {?, ?, ?, ?}; // Ra |
| 1477 | let Inst{7-6} = 0b00; |
| 1478 | let Inst{5-4} = 0b10; |
| 1479 | } |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 1480 | |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1481 | def TT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 1482 | !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc", |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 1483 | [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)), |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1484 | (sra GPR:$b, (i32 16)))))]> { |
| 1485 | let Inst{31-27} = 0b11111; |
| 1486 | let Inst{26-23} = 0b0110; |
| 1487 | let Inst{22-20} = 0b001; |
| 1488 | let Inst{15-12} = {?, ?, ?, ?}; // Ra |
| 1489 | let Inst{7-6} = 0b00; |
| 1490 | let Inst{5-4} = 0b11; |
| 1491 | } |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 1492 | |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1493 | def WB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 1494 | !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc", |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 1495 | [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a, |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1496 | (sext_inreg GPR:$b, i16)), (i32 16))))]> { |
| 1497 | let Inst{31-27} = 0b11111; |
| 1498 | let Inst{26-23} = 0b0110; |
| 1499 | let Inst{22-20} = 0b011; |
| 1500 | let Inst{15-12} = {?, ?, ?, ?}; // Ra |
| 1501 | let Inst{7-6} = 0b00; |
| 1502 | let Inst{5-4} = 0b00; |
| 1503 | } |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 1504 | |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1505 | def WT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 1506 | !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc", |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 1507 | [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a, |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1508 | (sra GPR:$b, (i32 16))), (i32 16))))]> { |
| 1509 | let Inst{31-27} = 0b11111; |
| 1510 | let Inst{26-23} = 0b0110; |
| 1511 | let Inst{22-20} = 0b011; |
| 1512 | let Inst{15-12} = {?, ?, ?, ?}; // Ra |
| 1513 | let Inst{7-6} = 0b00; |
| 1514 | let Inst{5-4} = 0b01; |
| 1515 | } |
Evan Cheng | a562626 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 1516 | } |
| 1517 | |
| 1518 | defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>; |
| 1519 | defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>; |
| 1520 | |
| 1521 | // TODO: Halfword multiple accumulate long: SMLAL<x><y> |
| 1522 | // TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD |
| 1523 | |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1524 | |
| 1525 | //===----------------------------------------------------------------------===// |
| 1526 | // Misc. Arithmetic Instructions. |
| 1527 | // |
| 1528 | |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1529 | class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops, InstrItinClass itin, |
| 1530 | string opc, string asm, list<dag> pattern> |
| 1531 | : T2I<oops, iops, itin, opc, asm, pattern> { |
| 1532 | let Inst{31-27} = 0b11111; |
| 1533 | let Inst{26-22} = 0b01010; |
| 1534 | let Inst{21-20} = op1; |
| 1535 | let Inst{15-12} = 0b1111; |
| 1536 | let Inst{7-6} = 0b10; |
| 1537 | let Inst{5-4} = op2; |
| 1538 | } |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1539 | |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1540 | def t2CLZ : T2I_misc<0b11, 0b00, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr, |
| 1541 | "clz", "\t$dst, $src", [(set GPR:$dst, (ctlz GPR:$src))]>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1542 | |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1543 | def t2REV : T2I_misc<0b01, 0b00, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr, |
| 1544 | "rev", ".w\t$dst, $src", [(set GPR:$dst, (bswap GPR:$src))]>; |
| 1545 | |
| 1546 | def t2REV16 : T2I_misc<0b01, 0b01, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr, |
| 1547 | "rev16", ".w\t$dst, $src", |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1548 | [(set GPR:$dst, |
| 1549 | (or (and (srl GPR:$src, (i32 8)), 0xFF), |
| 1550 | (or (and (shl GPR:$src, (i32 8)), 0xFF00), |
| 1551 | (or (and (srl GPR:$src, (i32 8)), 0xFF0000), |
| 1552 | (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>; |
| 1553 | |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1554 | def t2REVSH : T2I_misc<0b01, 0b11, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr, |
| 1555 | "revsh", ".w\t$dst, $src", |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1556 | [(set GPR:$dst, |
| 1557 | (sext_inreg |
Evan Cheng | b4c98a3 | 2009-08-18 05:43:23 +0000 | [diff] [blame] | 1558 | (or (srl (and GPR:$src, 0xFF00), (i32 8)), |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1559 | (shl GPR:$src, (i32 8))), i16))]>; |
| 1560 | |
Evan Cheng | cd0ae28 | 2009-07-07 05:35:52 +0000 | [diff] [blame] | 1561 | def t2PKHBT : T2I<(outs GPR:$dst), (ins GPR:$src1, GPR:$src2, i32imm:$shamt), |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 1562 | IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2, LSL $shamt", |
Evan Cheng | cd0ae28 | 2009-07-07 05:35:52 +0000 | [diff] [blame] | 1563 | [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF), |
| 1564 | (and (shl GPR:$src2, (i32 imm:$shamt)), |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1565 | 0xFFFF0000)))]> { |
| 1566 | let Inst{31-27} = 0b11101; |
| 1567 | let Inst{26-25} = 0b01; |
| 1568 | let Inst{24-20} = 0b01100; |
| 1569 | let Inst{5} = 0; // BT form |
| 1570 | let Inst{4} = 0; |
| 1571 | } |
Evan Cheng | cd0ae28 | 2009-07-07 05:35:52 +0000 | [diff] [blame] | 1572 | |
| 1573 | // Alternate cases for PKHBT where identities eliminate some nodes. |
| 1574 | def : T2Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)), |
| 1575 | (t2PKHBT GPR:$src1, GPR:$src2, 0)>; |
| 1576 | def : T2Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)), |
| 1577 | (t2PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>; |
| 1578 | |
| 1579 | def t2PKHTB : T2I<(outs GPR:$dst), (ins GPR:$src1, GPR:$src2, i32imm:$shamt), |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 1580 | IIC_iALUsi, "pkhtb", "\t$dst, $src1, $src2, ASR $shamt", |
Evan Cheng | cd0ae28 | 2009-07-07 05:35:52 +0000 | [diff] [blame] | 1581 | [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000), |
| 1582 | (and (sra GPR:$src2, imm16_31:$shamt), |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1583 | 0xFFFF)))]> { |
| 1584 | let Inst{31-27} = 0b11101; |
| 1585 | let Inst{26-25} = 0b01; |
| 1586 | let Inst{24-20} = 0b01100; |
| 1587 | let Inst{5} = 1; // TB form |
| 1588 | let Inst{4} = 0; |
| 1589 | } |
Evan Cheng | cd0ae28 | 2009-07-07 05:35:52 +0000 | [diff] [blame] | 1590 | |
| 1591 | // Alternate cases for PKHTB where identities eliminate some nodes. Note that |
| 1592 | // a shift amount of 0 is *not legal* here, it is PKHBT instead. |
| 1593 | def : T2Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))), |
| 1594 | (t2PKHTB GPR:$src1, GPR:$src2, 16)>; |
| 1595 | def : T2Pat<(or (and GPR:$src1, 0xFFFF0000), |
| 1596 | (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)), |
| 1597 | (t2PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1598 | |
| 1599 | //===----------------------------------------------------------------------===// |
| 1600 | // Comparison Instructions... |
| 1601 | // |
| 1602 | |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1603 | defm t2CMP : T2I_cmp_irs<0b1101, "cmp", |
| 1604 | BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>; |
| 1605 | defm t2CMPz : T2I_cmp_irs<0b1101, "cmp", |
| 1606 | BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1607 | |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1608 | defm t2CMN : T2I_cmp_irs<0b1000, "cmn", |
| 1609 | BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>; |
| 1610 | defm t2CMNz : T2I_cmp_irs<0b1000, "cmn", |
| 1611 | BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1612 | |
Evan Cheng | 19bb7c7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 1613 | def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm), |
| 1614 | (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1615 | |
David Goodwin | 8bdcbb3 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 1616 | def : T2Pat<(ARMcmpZ GPR:$src, t2_so_imm_neg:$imm), |
Evan Cheng | 19bb7c7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 1617 | (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1618 | |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1619 | defm t2TST : T2I_cmp_irs<0b0000, "tst", |
| 1620 | BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>>; |
| 1621 | defm t2TEQ : T2I_cmp_irs<0b0100, "teq", |
| 1622 | BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1623 | |
| 1624 | // A8.6.27 CBNZ, CBZ - Compare and branch on (non)zero. |
| 1625 | // Short range conditional branch. Looks awesome for loops. Need to figure |
| 1626 | // out how to use this one. |
| 1627 | |
Evan Cheng | 0313767 | 2009-07-07 20:39:03 +0000 | [diff] [blame] | 1628 | |
| 1629 | // Conditional moves |
| 1630 | // FIXME: should be able to write a pattern for ARMcmov, but can't use |
| 1631 | // a two-value operand where a dag node expects two operands. :( |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1632 | def t2MOVCCr : T2I<(outs GPR:$dst), (ins GPR:$false, GPR:$true), IIC_iCMOVr, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 1633 | "mov", ".w\t$dst, $true", |
Evan Cheng | 0313767 | 2009-07-07 20:39:03 +0000 | [diff] [blame] | 1634 | [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>, |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1635 | RegConstraint<"$false = $dst"> { |
| 1636 | let Inst{31-27} = 0b11101; |
| 1637 | let Inst{26-25} = 0b01; |
| 1638 | let Inst{24-21} = 0b0010; |
| 1639 | let Inst{20} = 0; // The S bit. |
| 1640 | let Inst{19-16} = 0b1111; // Rn |
| 1641 | let Inst{14-12} = 0b000; |
| 1642 | let Inst{7-4} = 0b0000; |
| 1643 | } |
Evan Cheng | 0313767 | 2009-07-07 20:39:03 +0000 | [diff] [blame] | 1644 | |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1645 | def t2MOVCCi : T2I<(outs GPR:$dst), (ins GPR:$false, t2_so_imm:$true), |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 1646 | IIC_iCMOVi, "mov", ".w\t$dst, $true", |
Evan Cheng | 0313767 | 2009-07-07 20:39:03 +0000 | [diff] [blame] | 1647 | [/*(set GPR:$dst, (ARMcmov GPR:$false, t2_so_imm:$true, imm:$cc, CCR:$ccr))*/]>, |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1648 | RegConstraint<"$false = $dst"> { |
| 1649 | let Inst{31-27} = 0b11110; |
| 1650 | let Inst{25} = 0; |
| 1651 | let Inst{24-21} = 0b0010; |
| 1652 | let Inst{20} = 0; // The S bit. |
| 1653 | let Inst{19-16} = 0b1111; // Rn |
| 1654 | let Inst{15} = 0; |
| 1655 | } |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1656 | |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1657 | class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin, |
| 1658 | string opc, string asm, list<dag> pattern> |
| 1659 | : T2I<oops, iops, itin, opc, asm, pattern> { |
| 1660 | let Inst{31-27} = 0b11101; |
| 1661 | let Inst{26-25} = 0b01; |
| 1662 | let Inst{24-21} = 0b0010; |
| 1663 | let Inst{20} = 0; // The S bit. |
| 1664 | let Inst{19-16} = 0b1111; // Rn |
| 1665 | let Inst{5-4} = opcod; // Shift type. |
| 1666 | } |
| 1667 | def t2MOVCClsl : T2I_movcc_sh<0b00, (outs GPR:$dst), |
| 1668 | (ins GPR:$false, GPR:$true, i32imm:$rhs), |
| 1669 | IIC_iCMOVsi, "lsl", ".w\t$dst, $true, $rhs", []>, |
| 1670 | RegConstraint<"$false = $dst">; |
| 1671 | def t2MOVCClsr : T2I_movcc_sh<0b01, (outs GPR:$dst), |
| 1672 | (ins GPR:$false, GPR:$true, i32imm:$rhs), |
| 1673 | IIC_iCMOVsi, "lsr", ".w\t$dst, $true, $rhs", []>, |
| 1674 | RegConstraint<"$false = $dst">; |
| 1675 | def t2MOVCCasr : T2I_movcc_sh<0b10, (outs GPR:$dst), |
| 1676 | (ins GPR:$false, GPR:$true, i32imm:$rhs), |
| 1677 | IIC_iCMOVsi, "asr", ".w\t$dst, $true, $rhs", []>, |
| 1678 | RegConstraint<"$false = $dst">; |
| 1679 | def t2MOVCCror : T2I_movcc_sh<0b11, (outs GPR:$dst), |
| 1680 | (ins GPR:$false, GPR:$true, i32imm:$rhs), |
| 1681 | IIC_iCMOVsi, "ror", ".w\t$dst, $true, $rhs", []>, |
| 1682 | RegConstraint<"$false = $dst">; |
Evan Cheng | 7c002f3 | 2009-08-01 01:43:45 +0000 | [diff] [blame] | 1683 | |
David Goodwin | f615470 | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 1684 | //===----------------------------------------------------------------------===// |
Jim Grosbach | efbc1f0 | 2009-12-14 18:56:47 +0000 | [diff] [blame] | 1685 | // Atomic operations intrinsics |
| 1686 | // |
| 1687 | |
| 1688 | // memory barriers protect the atomic sequences |
| 1689 | let hasSideEffects = 1 in { |
| 1690 | def t2Int_MemBarrierV7 : AInoP<(outs), (ins), |
| 1691 | Pseudo, NoItinerary, |
| 1692 | "dmb", "", |
Jim Grosbach | 6eee903 | 2009-12-14 21:24:16 +0000 | [diff] [blame] | 1693 | [(ARMMemBarrierV7)]>, |
Jim Grosbach | 2d6e249 | 2009-12-14 19:24:11 +0000 | [diff] [blame] | 1694 | Requires<[IsThumb2]> { |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1695 | let Inst{31-4} = 0xF3BF8F5; |
Jim Grosbach | efbc1f0 | 2009-12-14 18:56:47 +0000 | [diff] [blame] | 1696 | // FIXME: add support for options other than a full system DMB |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1697 | let Inst{3-0} = 0b1111; |
Jim Grosbach | efbc1f0 | 2009-12-14 18:56:47 +0000 | [diff] [blame] | 1698 | } |
| 1699 | |
| 1700 | def t2Int_SyncBarrierV7 : AInoP<(outs), (ins), |
| 1701 | Pseudo, NoItinerary, |
| 1702 | "dsb", "", |
Jim Grosbach | 6eee903 | 2009-12-14 21:24:16 +0000 | [diff] [blame] | 1703 | [(ARMSyncBarrierV7)]>, |
Jim Grosbach | 2d6e249 | 2009-12-14 19:24:11 +0000 | [diff] [blame] | 1704 | Requires<[IsThumb2]> { |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1705 | let Inst{31-4} = 0xF3BF8F4; |
Jim Grosbach | efbc1f0 | 2009-12-14 18:56:47 +0000 | [diff] [blame] | 1706 | // FIXME: add support for options other than a full system DSB |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1707 | let Inst{3-0} = 0b1111; |
Jim Grosbach | efbc1f0 | 2009-12-14 18:56:47 +0000 | [diff] [blame] | 1708 | } |
| 1709 | } |
| 1710 | |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1711 | class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
| 1712 | InstrItinClass itin, string opc, string asm, string cstr, |
| 1713 | list<dag> pattern, bits<4> rt2 = 0b1111> |
| 1714 | : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> { |
| 1715 | let Inst{31-27} = 0b11101; |
| 1716 | let Inst{26-20} = 0b0001101; |
| 1717 | let Inst{11-8} = rt2; |
| 1718 | let Inst{7-6} = 0b01; |
| 1719 | let Inst{5-4} = opcod; |
| 1720 | let Inst{3-0} = 0b1111; |
| 1721 | } |
| 1722 | class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
| 1723 | InstrItinClass itin, string opc, string asm, string cstr, |
| 1724 | list<dag> pattern, bits<4> rt2 = 0b1111> |
| 1725 | : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> { |
| 1726 | let Inst{31-27} = 0b11101; |
| 1727 | let Inst{26-20} = 0b0001100; |
| 1728 | let Inst{11-8} = rt2; |
| 1729 | let Inst{7-6} = 0b01; |
| 1730 | let Inst{5-4} = opcod; |
| 1731 | } |
| 1732 | |
Jim Grosbach | efbc1f0 | 2009-12-14 18:56:47 +0000 | [diff] [blame] | 1733 | let mayLoad = 1 in { |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1734 | def t2LDREXB : T2I_ldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), AddrModeNone, |
| 1735 | Size4Bytes, NoItinerary, "ldrexb", "\t$dest, [$ptr]", |
| 1736 | "", []>; |
| 1737 | def t2LDREXH : T2I_ldrex<0b01, (outs GPR:$dest), (ins GPR:$ptr), AddrModeNone, |
| 1738 | Size4Bytes, NoItinerary, "ldrexh", "\t$dest, [$ptr]", |
| 1739 | "", []>; |
Jim Grosbach | efbc1f0 | 2009-12-14 18:56:47 +0000 | [diff] [blame] | 1740 | def t2LDREX : Thumb2I<(outs GPR:$dest), (ins GPR:$ptr), AddrModeNone, |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1741 | Size4Bytes, NoItinerary, |
| 1742 | "ldrex", "\t$dest, [$ptr]", "", |
| 1743 | []> { |
| 1744 | let Inst{31-27} = 0b11101; |
| 1745 | let Inst{26-20} = 0b0000101; |
| 1746 | let Inst{11-8} = 0b1111; |
| 1747 | let Inst{7-0} = 0b00000000; // imm8 = 0 |
| 1748 | } |
| 1749 | def t2LDREXD : T2I_ldrex<0b11, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr), |
| 1750 | AddrModeNone, Size4Bytes, NoItinerary, |
| 1751 | "ldrexd", "\t$dest, $dest2, [$ptr]", "", |
| 1752 | [], {?, ?, ?, ?}>; |
Jim Grosbach | efbc1f0 | 2009-12-14 18:56:47 +0000 | [diff] [blame] | 1753 | } |
| 1754 | |
Jim Grosbach | 724d7a1 | 2009-12-16 19:44:06 +0000 | [diff] [blame] | 1755 | let mayStore = 1, Constraints = "@earlyclobber $success" in { |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1756 | def t2STREXB : T2I_strex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr), |
| 1757 | AddrModeNone, Size4Bytes, NoItinerary, |
| 1758 | "strexb", "\t$success, $src, [$ptr]", "", []>; |
| 1759 | def t2STREXH : T2I_strex<0b01, (outs GPR:$success), (ins GPR:$src, GPR:$ptr), |
| 1760 | AddrModeNone, Size4Bytes, NoItinerary, |
| 1761 | "strexh", "\t$success, $src, [$ptr]", "", []>; |
Jim Grosbach | efbc1f0 | 2009-12-14 18:56:47 +0000 | [diff] [blame] | 1762 | def t2STREX : Thumb2I<(outs GPR:$success), (ins GPR:$src, GPR:$ptr), |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1763 | AddrModeNone, Size4Bytes, NoItinerary, |
| 1764 | "strex", "\t$success, $src, [$ptr]", "", |
| 1765 | []> { |
| 1766 | let Inst{31-27} = 0b11101; |
| 1767 | let Inst{26-20} = 0b0000100; |
| 1768 | let Inst{7-0} = 0b00000000; // imm8 = 0 |
| 1769 | } |
| 1770 | def t2STREXD : T2I_strex<0b11, (outs GPR:$success), |
| 1771 | (ins GPR:$src, GPR:$src2, GPR:$ptr), |
| 1772 | AddrModeNone, Size4Bytes, NoItinerary, |
| 1773 | "strexd", "\t$success, $src, $src2, [$ptr]", "", [], |
| 1774 | {?, ?, ?, ?}>; |
Jim Grosbach | efbc1f0 | 2009-12-14 18:56:47 +0000 | [diff] [blame] | 1775 | } |
| 1776 | |
| 1777 | //===----------------------------------------------------------------------===// |
David Goodwin | 41afec2 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 1778 | // TLS Instructions |
| 1779 | // |
| 1780 | |
| 1781 | // __aeabi_read_tp preserves the registers r1-r3. |
| 1782 | let isCall = 1, |
| 1783 | Defs = [R0, R12, LR, CPSR] in { |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1784 | def t2TPsoft : T2XI<(outs), (ins), IIC_Br, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 1785 | "bl\t__aeabi_read_tp", |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1786 | [(set R0, ARMthread_pointer)]> { |
| 1787 | let Inst{31-27} = 0b11110; |
| 1788 | let Inst{15-14} = 0b11; |
| 1789 | let Inst{12} = 1; |
| 1790 | } |
David Goodwin | 41afec2 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 1791 | } |
| 1792 | |
| 1793 | //===----------------------------------------------------------------------===// |
Jim Grosbach | cc6e66a | 2009-08-11 19:42:21 +0000 | [diff] [blame] | 1794 | // SJLJ Exception handling intrinsics |
Jim Grosbach | 207a4ba | 2009-08-13 15:11:43 +0000 | [diff] [blame] | 1795 | // eh_sjlj_setjmp() is an instruction sequence to store the return |
Jim Grosbach | cc6e66a | 2009-08-11 19:42:21 +0000 | [diff] [blame] | 1796 | // address and save #0 in R0 for the non-longjmp case. |
| 1797 | // Since by its nature we may be coming from some other function to get |
| 1798 | // here, and we're using the stack frame for the containing function to |
| 1799 | // save/restore registers, we can't keep anything live in regs across |
| 1800 | // the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon |
| 1801 | // when we get here from a longjmp(). We force everthing out of registers |
| 1802 | // except for our own input by listing the relevant registers in Defs. By |
| 1803 | // doing so, we also cause the prologue/epilogue code to actively preserve |
| 1804 | // all of the callee-saved resgisters, which is exactly what we want. |
| 1805 | let Defs = |
Jim Grosbach | 3990e39 | 2009-08-13 16:59:44 +0000 | [diff] [blame] | 1806 | [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0, |
| 1807 | D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15, |
Jim Grosbach | cc6e66a | 2009-08-11 19:42:21 +0000 | [diff] [blame] | 1808 | D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30, |
| 1809 | D31 ] in { |
| 1810 | def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins GPR:$src), |
| 1811 | AddrModeNone, SizeSpecial, NoItinerary, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 1812 | "str.w\tsp, [$src, #+8] @ eh_setjmp begin\n" |
| 1813 | "\tadr\tr12, 0f\n" |
Evan Cheng | 276f816 | 2009-11-03 23:13:34 +0000 | [diff] [blame] | 1814 | "\torr.w\tr12, r12, #1\n" |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 1815 | "\tstr.w\tr12, [$src, #+4]\n" |
| 1816 | "\tmovs\tr0, #0\n" |
| 1817 | "\tb\t1f\n" |
| 1818 | "0:\tmovs\tr0, #1 @ eh_setjmp end\n" |
Jim Grosbach | dd4f75b | 2009-08-13 15:12:16 +0000 | [diff] [blame] | 1819 | "1:", "", |
Jim Grosbach | cc6e66a | 2009-08-11 19:42:21 +0000 | [diff] [blame] | 1820 | [(set R0, (ARMeh_sjlj_setjmp GPR:$src))]>; |
| 1821 | } |
| 1822 | |
| 1823 | |
| 1824 | |
| 1825 | //===----------------------------------------------------------------------===// |
David Goodwin | f615470 | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 1826 | // Control-Flow Instructions |
| 1827 | // |
| 1828 | |
Evan Cheng | ad877c8 | 2009-07-09 22:58:39 +0000 | [diff] [blame] | 1829 | // FIXME: remove when we have a way to marking a MI with these properties. |
| 1830 | // FIXME: $dst1 should be a def. But the extra ops must be in the end of the |
| 1831 | // operand list. |
| 1832 | // FIXME: Should pc be an implicit operand like PICADD, etc? |
Evan Cheng | 7c8d5ea | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 1833 | let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1, |
| 1834 | hasExtraDefRegAllocReq = 1 in |
Evan Cheng | ad877c8 | 2009-07-09 22:58:39 +0000 | [diff] [blame] | 1835 | def t2LDM_RET : T2XI<(outs), |
Evan Cheng | b43a20e | 2009-10-01 01:33:39 +0000 | [diff] [blame] | 1836 | (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops), |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 1837 | IIC_Br, "ldm${addr:submode}${p}${addr:wide}\t$addr, $wb", |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1838 | []> { |
| 1839 | let Inst{31-27} = 0b11101; |
| 1840 | let Inst{26-25} = 0b00; |
| 1841 | let Inst{24-23} = {?, ?}; // IA: '01', DB: '10' |
| 1842 | let Inst{22} = 0; |
| 1843 | let Inst{21} = ?; // The W bit. |
| 1844 | let Inst{20} = 1; // Load |
| 1845 | } |
Evan Cheng | ad877c8 | 2009-07-09 22:58:39 +0000 | [diff] [blame] | 1846 | |
David Goodwin | f615470 | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 1847 | let isBranch = 1, isTerminator = 1, isBarrier = 1 in { |
| 1848 | let isPredicable = 1 in |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1849 | def t2B : T2XI<(outs), (ins brtarget:$target), IIC_Br, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 1850 | "b.w\t$target", |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1851 | [(br bb:$target)]> { |
| 1852 | let Inst{31-27} = 0b11110; |
| 1853 | let Inst{15-14} = 0b10; |
| 1854 | let Inst{12} = 1; |
| 1855 | } |
David Goodwin | f615470 | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 1856 | |
Evan Cheng | 1b2b3e2 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 1857 | let isNotDuplicable = 1, isIndirectBranch = 1 in { |
Evan Cheng | 6e2ebc9 | 2009-07-25 00:33:29 +0000 | [diff] [blame] | 1858 | def t2BR_JT : |
Evan Cheng | 1b2b3e2 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 1859 | T2JTI<(outs), |
| 1860 | (ins GPR:$target, GPR:$index, jt2block_operand:$jt, i32imm:$id), |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 1861 | IIC_Br, "mov\tpc, $target\n$jt", |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1862 | [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]> { |
| 1863 | let Inst{31-27} = 0b11101; |
| 1864 | let Inst{26-20} = 0b0100100; |
| 1865 | let Inst{19-16} = 0b1111; |
| 1866 | let Inst{14-12} = 0b000; |
| 1867 | let Inst{11-8} = 0b1111; // Rd = pc |
| 1868 | let Inst{7-4} = 0b0000; |
| 1869 | } |
Evan Cheng | 1b2b3e2 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 1870 | |
Evan Cheng | 04f40fa | 2009-08-01 06:13:52 +0000 | [diff] [blame] | 1871 | // FIXME: Add a non-pc based case that can be predicated. |
Evan Cheng | 1b2b3e2 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 1872 | def t2TBB : |
Evan Cheng | 04f40fa | 2009-08-01 06:13:52 +0000 | [diff] [blame] | 1873 | T2JTI<(outs), |
Evan Cheng | 1b2b3e2 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 1874 | (ins tb_addrmode:$index, jt2block_operand:$jt, i32imm:$id), |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1875 | IIC_Br, "tbb\t$index\n$jt", []> { |
| 1876 | let Inst{31-27} = 0b11101; |
| 1877 | let Inst{26-20} = 0b0001101; |
| 1878 | let Inst{19-16} = 0b1111; // Rn = pc (table follows this instruction) |
| 1879 | let Inst{15-8} = 0b11110000; |
| 1880 | let Inst{7-4} = 0b0000; // B form |
| 1881 | } |
Evan Cheng | 1b2b3e2 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 1882 | |
| 1883 | def t2TBH : |
Evan Cheng | 04f40fa | 2009-08-01 06:13:52 +0000 | [diff] [blame] | 1884 | T2JTI<(outs), |
Evan Cheng | 1b2b3e2 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 1885 | (ins tb_addrmode:$index, jt2block_operand:$jt, i32imm:$id), |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1886 | IIC_Br, "tbh\t$index\n$jt", []> { |
| 1887 | let Inst{31-27} = 0b11101; |
| 1888 | let Inst{26-20} = 0b0001101; |
| 1889 | let Inst{19-16} = 0b1111; // Rn = pc (table follows this instruction) |
| 1890 | let Inst{15-8} = 0b11110000; |
| 1891 | let Inst{7-4} = 0b0001; // H form |
| 1892 | } |
Evan Cheng | 1b2b3e2 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 1893 | } // isNotDuplicable, isIndirectBranch |
| 1894 | |
David Goodwin | 13d2f4e | 2009-06-30 19:50:22 +0000 | [diff] [blame] | 1895 | } // isBranch, isTerminator, isBarrier |
David Goodwin | f615470 | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 1896 | |
| 1897 | // FIXME: should be able to write a pattern for ARMBrcond, but can't use |
| 1898 | // a two-value operand where a dag node expects two operands. :( |
| 1899 | let isBranch = 1, isTerminator = 1 in |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1900 | def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 1901 | "b", ".w\t$target", |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1902 | [/*(ARMbrcond bb:$target, imm:$cc)*/]> { |
| 1903 | let Inst{31-27} = 0b11110; |
| 1904 | let Inst{15-14} = 0b10; |
| 1905 | let Inst{12} = 0; |
| 1906 | } |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1907 | |
Evan Cheng | d5b67fa | 2009-07-10 01:54:42 +0000 | [diff] [blame] | 1908 | |
| 1909 | // IT block |
| 1910 | def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask), |
David Goodwin | 236ccb5 | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1911 | AddrModeNone, Size2Bytes, IIC_iALUx, |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1912 | "it$mask\t$cc", "", []> { |
| 1913 | // 16-bit instruction. |
Johnny Chen | aa640d3 | 2009-12-16 02:32:54 +0000 | [diff] [blame] | 1914 | let Inst{31-16} = 0x0000; |
Johnny Chen | 0d810c2 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1915 | let Inst{15-8} = 0b10111111; |
| 1916 | } |
Evan Cheng | d5b67fa | 2009-07-10 01:54:42 +0000 | [diff] [blame] | 1917 | |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1918 | //===----------------------------------------------------------------------===// |
| 1919 | // Non-Instruction Patterns |
| 1920 | // |
| 1921 | |
Jim Grosbach | 1afc8e2 | 2009-10-21 20:44:34 +0000 | [diff] [blame] | 1922 | // Two piece so_imms. |
| 1923 | def : T2Pat<(or GPR:$LHS, t2_so_imm2part:$RHS), |
| 1924 | (t2ORRri (t2ORRri GPR:$LHS, (t2_so_imm2part_1 imm:$RHS)), |
| 1925 | (t2_so_imm2part_2 imm:$RHS))>; |
| 1926 | def : T2Pat<(xor GPR:$LHS, t2_so_imm2part:$RHS), |
| 1927 | (t2EORri (t2EORri GPR:$LHS, (t2_so_imm2part_1 imm:$RHS)), |
| 1928 | (t2_so_imm2part_2 imm:$RHS))>; |
| 1929 | def : T2Pat<(add GPR:$LHS, t2_so_imm2part:$RHS), |
| 1930 | (t2ADDri (t2ADDri GPR:$LHS, (t2_so_imm2part_1 imm:$RHS)), |
| 1931 | (t2_so_imm2part_2 imm:$RHS))>; |
Jim Grosbach | 66e70cd | 2009-11-23 20:35:53 +0000 | [diff] [blame] | 1932 | def : T2Pat<(add GPR:$LHS, t2_so_neg_imm2part:$RHS), |
| 1933 | (t2SUBri (t2SUBri GPR:$LHS, (t2_so_neg_imm2part_1 imm:$RHS)), |
| 1934 | (t2_so_neg_imm2part_2 imm:$RHS))>; |
Jim Grosbach | 1afc8e2 | 2009-10-21 20:44:34 +0000 | [diff] [blame] | 1935 | |
Evan Cheng | 16c012d | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 1936 | // 32-bit immediate using movw + movt. |
| 1937 | // This is a single pseudo instruction to make it re-materializable. Remove |
| 1938 | // when we can do generalized remat. |
| 1939 | let isReMaterializable = 1 in |
| 1940 | def t2MOVi32imm : T2Ix2<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVi, |
Evan Cheng | 08540a9 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 1941 | "movw", "\t$dst, ${src:lo16}\n\tmovt${p}\t$dst, ${src:hi16}", |
Evan Cheng | 16c012d | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 1942 | [(set GPR:$dst, (i32 imm:$src))]>; |
Evan Cheng | 7921e58 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 1943 | |
Anton Korobeynikov | a414f36 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 1944 | // ConstantPool, GlobalAddress, and JumpTable |
| 1945 | def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>, |
| 1946 | Requires<[IsThumb2, DontUseMovt]>; |
| 1947 | def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>; |
| 1948 | def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>, |
| 1949 | Requires<[IsThumb2, UseMovt]>; |
| 1950 | |
| 1951 | def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id), |
| 1952 | (t2LEApcrelJT tjumptable:$dst, imm:$id)>; |
| 1953 | |
Evan Cheng | 7921e58 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 1954 | // Pseudo instruction that combines ldr from constpool and add pc. This should |
| 1955 | // be expanded into two instructions late to allow if-conversion and |
| 1956 | // scheduling. |
Evan Cheng | 2f6bfd4 | 2009-11-20 19:57:15 +0000 | [diff] [blame] | 1957 | let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in |
Evan Cheng | 7921e58 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 1958 | def t2LDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp), |
| 1959 | NoItinerary, "@ ldr.w\t$dst, $addr\n$cp:\n\tadd\t$dst, pc", |
| 1960 | [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)), |
| 1961 | imm:$cp))]>, |
| 1962 | Requires<[IsThumb2]>; |