blob: e4eb08b40684113e562811d1c796033058320518 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
Evan Chenge8bd0a32006-06-06 23:30:24 +000018#include "X86MachineFunctionInfo.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
20#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000021#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000022#include "llvm/DerivedTypes.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000024#include "llvm/Function.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000025#include "llvm/Intrinsics.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000026#include "llvm/ADT/BitVector.h"
Evan Cheng30b37b52006-03-13 23:18:16 +000027#include "llvm/ADT/VectorExtras.h"
28#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattner362e98a2007-02-27 04:43:02 +000029#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenga844bde2008-02-02 04:07:54 +000033#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000034#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000035#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000036#include "llvm/CodeGen/SelectionDAG.h"
Evan Chengef6ffb12006-01-31 03:14:29 +000037#include "llvm/Support/MathExtras.h"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000038#include "llvm/Support/Debug.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000039#include "llvm/Target/TargetOptions.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000040#include "llvm/ADT/SmallSet.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000041#include "llvm/ADT/StringExtras.h"
Duncan Sandsb116fac2007-07-27 20:02:49 +000042#include "llvm/ParameterAttributes.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000043using namespace llvm;
44
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000045X86TargetLowering::X86TargetLowering(TargetMachine &TM)
46 : TargetLowering(TM) {
Evan Cheng559806f2006-01-27 08:10:46 +000047 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000048 X86ScalarSSEf64 = Subtarget->hasSSE2();
49 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000050 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000051
Chris Lattnerd43d00c2008-01-24 08:07:48 +000052 bool Fast = false;
Evan Cheng559806f2006-01-27 08:10:46 +000053
Anton Korobeynikov2365f512007-07-14 14:06:15 +000054 RegInfo = TM.getRegisterInfo();
55
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000056 // Set up the TargetLowering object.
57
58 // X86 is weird, it always uses i8 for shift amounts and setcc results.
59 setShiftAmountType(MVT::i8);
60 setSetCCResultType(MVT::i8);
61 setSetCCResultContents(ZeroOrOneSetCCResult);
Evan Cheng0b2afbd2006-01-25 09:15:17 +000062 setSchedulingPreference(SchedulingForRegPressure);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000063 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
Evan Cheng25ab6902006-09-08 06:48:29 +000064 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000065
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000066 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000067 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000068 setUseUnderscoreSetJmp(false);
69 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +000070 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000071 // MS runtime is weird: it exports _setjmp, but longjmp!
72 setUseUnderscoreSetJmp(true);
73 setUseUnderscoreLongJmp(false);
74 } else {
75 setUseUnderscoreSetJmp(true);
76 setUseUnderscoreLongJmp(true);
77 }
78
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000079 // Set up the register classes.
Evan Cheng069287d2006-05-16 07:21:53 +000080 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
81 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
82 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +000083 if (Subtarget->is64Bit())
84 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000085
Duncan Sandsf9c98e62008-01-23 20:39:46 +000086 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +000087
Chris Lattnerddf89562008-01-17 19:59:44 +000088 // We don't accept any truncstore of integer registers.
89 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
90 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
91 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
92 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
93 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
94 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
95
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000096 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
97 // operation.
98 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
99 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
100 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000101
Evan Cheng25ab6902006-09-08 06:48:29 +0000102 if (Subtarget->is64Bit()) {
103 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Evan Cheng6892f282006-01-17 02:32:49 +0000104 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Evan Cheng25ab6902006-09-08 06:48:29 +0000105 } else {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000106 if (X86ScalarSSEf64)
Evan Cheng25ab6902006-09-08 06:48:29 +0000107 // If SSE i64 SINT_TO_FP is not available, expand i32 UINT_TO_FP.
108 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Expand);
109 else
110 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
111 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000112
113 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
114 // this operation.
115 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
116 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000117 // SSE has no i16 to fp conversion, only i32
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000118 if (X86ScalarSSEf32) {
Evan Cheng02568ff2006-01-30 22:13:22 +0000119 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000120 // f32 and f64 cases are Legal, f80 case is not
121 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
122 } else {
Evan Cheng5298bcc2006-02-17 07:01:52 +0000123 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
124 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
125 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000126
Dale Johannesen73328d12007-09-19 23:55:34 +0000127 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
128 // are Legal, f80 is custom lowered.
129 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
130 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000131
Evan Cheng02568ff2006-01-30 22:13:22 +0000132 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
133 // this operation.
134 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
135 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
136
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000137 if (X86ScalarSSEf32) {
Evan Cheng02568ff2006-01-30 22:13:22 +0000138 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000139 // f32 and f64 cases are Legal, f80 case is not
140 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000141 } else {
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000142 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000143 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000144 }
145
146 // Handle FP_TO_UINT by promoting the destination to a larger signed
147 // conversion.
148 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
149 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
150 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
151
Evan Cheng25ab6902006-09-08 06:48:29 +0000152 if (Subtarget->is64Bit()) {
153 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000154 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Evan Cheng25ab6902006-09-08 06:48:29 +0000155 } else {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000156 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000157 // Expand FP_TO_UINT into a select.
158 // FIXME: We would like to use a Custom expander here eventually to do
159 // the optimal thing for SSE vs. the default expansion in the legalizer.
160 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
161 else
162 // With SSE3 we can use fisttpll to convert to a signed i64.
163 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
164 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000165
Chris Lattner399610a2006-12-05 18:22:22 +0000166 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000167 if (!X86ScalarSSEf64) {
Chris Lattnerf3597a12006-12-05 18:45:06 +0000168 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
169 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
170 }
Chris Lattner21f66852005-12-23 05:15:23 +0000171
Dan Gohmanb00ee212008-02-18 19:34:53 +0000172 // Scalar integer divide and remainder are lowered to use operations that
173 // produce two results, to match the available instructions. This exposes
174 // the two-result form to trivial CSE, which is able to combine x/y and x%y
175 // into a single instruction.
176 //
177 // Scalar integer multiply-high is also lowered to use two-result
178 // operations, to match the available instructions. However, plain multiply
179 // (low) operations are left as Legal, as there are single-result
180 // instructions for this in x86. Using the two-result multiply instructions
181 // when both high and low results are needed must be arranged by dagcombine.
Dan Gohman525178c2007-10-08 18:33:35 +0000182 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
183 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
184 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
185 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
186 setOperationAction(ISD::SREM , MVT::i8 , Expand);
187 setOperationAction(ISD::UREM , MVT::i8 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000188 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
189 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
190 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
191 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
192 setOperationAction(ISD::SREM , MVT::i16 , Expand);
193 setOperationAction(ISD::UREM , MVT::i16 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000194 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
195 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
196 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
197 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
198 setOperationAction(ISD::SREM , MVT::i32 , Expand);
199 setOperationAction(ISD::UREM , MVT::i32 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000200 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
201 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
202 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
203 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
204 setOperationAction(ISD::SREM , MVT::i64 , Expand);
205 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000206
Evan Chengc35497f2006-10-30 08:02:39 +0000207 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000208 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman750ac1b2006-02-01 07:19:44 +0000209 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
210 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000211 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000212 if (Subtarget->is64Bit())
Christopher Lambc59e5212007-08-10 21:48:46 +0000213 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
214 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
215 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000216 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
217 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000218 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Dan Gohman1a024862008-01-31 00:41:03 +0000219 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +0000220
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000221 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000222 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
223 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000224 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000225 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
226 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000227 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000228 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
229 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000230 if (Subtarget->is64Bit()) {
231 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000232 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
233 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000234 }
235
Andrew Lenharthb873ff32005-11-20 21:41:10 +0000236 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begemand88fc032006-01-14 03:14:10 +0000237 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000238
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000239 // These should be promoted to a larger select which is supported.
240 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
241 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000242 // X86 wants to expand cmov itself.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000243 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
244 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
245 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
246 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000247 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000248 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
249 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
250 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
251 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
252 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000253 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000254 if (Subtarget->is64Bit()) {
255 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
256 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
257 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000258 // X86 ret instruction may pop stack.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000259 setOperationAction(ISD::RET , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000260 if (!Subtarget->is64Bit())
261 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
262
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000263 // Darwin ABI issue.
Evan Cheng7ccced62006-02-18 00:15:05 +0000264 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000265 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000266 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +0000267 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Evan Cheng020d2e82006-02-23 20:41:18 +0000268 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000269 if (Subtarget->is64Bit()) {
270 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
271 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
272 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
273 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
274 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000275 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng5298bcc2006-02-17 07:01:52 +0000276 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
277 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
278 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000279 // X86 wants to expand memset / memcpy itself.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000280 setOperationAction(ISD::MEMSET , MVT::Other, Custom);
281 setOperationAction(ISD::MEMCPY , MVT::Other, Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000282
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000283 if (!Subtarget->hasSSE2())
284 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
285
286
Evan Chenga844bde2008-02-02 04:07:54 +0000287 // Use the default ISD::LOCATION, ISD::DECLARE expansion.
Chris Lattnerf73bae12005-11-29 06:16:21 +0000288 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Evan Cheng3c992d22006-03-07 02:02:57 +0000289 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000290 if (!Subtarget->isTargetDarwin() &&
291 !Subtarget->isTargetELF() &&
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000292 !Subtarget->isTargetCygMing())
Jim Laskey1ee29252007-01-26 14:34:52 +0000293 setOperationAction(ISD::LABEL, MVT::Other, Expand);
Chris Lattnerf73bae12005-11-29 06:16:21 +0000294
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000295 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
296 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
297 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
298 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
299 if (Subtarget->is64Bit()) {
300 // FIXME: Verify
301 setExceptionPointerRegister(X86::RAX);
302 setExceptionSelectorRegister(X86::RDX);
303 } else {
304 setExceptionPointerRegister(X86::EAX);
305 setExceptionSelectorRegister(X86::EDX);
306 }
Anton Korobeynikov38252622007-09-03 00:36:06 +0000307 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000308
Duncan Sandsf7331b32007-09-11 14:10:23 +0000309 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000310
Chris Lattnerda68d302008-01-15 21:58:22 +0000311 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000312
Nate Begemanacc398c2006-01-25 18:21:52 +0000313 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
314 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Nate Begemanacc398c2006-01-25 18:21:52 +0000315 setOperationAction(ISD::VAARG , MVT::Other, Expand);
Nate Begemanacc398c2006-01-25 18:21:52 +0000316 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Evan Chengae642192007-03-02 23:16:35 +0000317 if (Subtarget->is64Bit())
318 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
319 else
320 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
321
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000322 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Chris Lattnere1125522006-01-15 09:00:21 +0000323 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000324 if (Subtarget->is64Bit())
325 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000326 if (Subtarget->isTargetCygMing())
327 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
328 else
329 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000330
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000331 if (X86ScalarSSEf64) {
332 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000333 // Set up the FP register classes.
Evan Cheng5ee4ccc2006-01-12 08:27:59 +0000334 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
335 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000336
Evan Cheng223547a2006-01-31 22:28:30 +0000337 // Use ANDPD to simulate FABS.
338 setOperationAction(ISD::FABS , MVT::f64, Custom);
339 setOperationAction(ISD::FABS , MVT::f32, Custom);
340
341 // Use XORP to simulate FNEG.
342 setOperationAction(ISD::FNEG , MVT::f64, Custom);
343 setOperationAction(ISD::FNEG , MVT::f32, Custom);
344
Evan Cheng68c47cb2007-01-05 07:55:56 +0000345 // Use ANDPD and ORPD to simulate FCOPYSIGN.
346 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
347 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
348
Evan Chengd25e9e82006-02-02 00:28:23 +0000349 // We don't support sin/cos/fmod
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000350 setOperationAction(ISD::FSIN , MVT::f64, Expand);
351 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000352 setOperationAction(ISD::FREM , MVT::f64, Expand);
353 setOperationAction(ISD::FSIN , MVT::f32, Expand);
354 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000355 setOperationAction(ISD::FREM , MVT::f32, Expand);
356
Chris Lattnera54aa942006-01-29 06:26:08 +0000357 // Expand FP immediates into loads from the stack, except for the special
358 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000359 addLegalFPImmediate(APFloat(+0.0)); // xorpd
360 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Dale Johannesen5411a392007-08-09 01:04:01 +0000361
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000362 // Floating truncations from f80 and extensions to f80 go through memory.
363 // If optimizing, we lie about this though and handle it in
364 // InstructionSelectPreprocess so that dagcombine2 can hack on these.
365 if (Fast) {
366 setConvertAction(MVT::f32, MVT::f80, Expand);
367 setConvertAction(MVT::f64, MVT::f80, Expand);
368 setConvertAction(MVT::f80, MVT::f32, Expand);
369 setConvertAction(MVT::f80, MVT::f64, Expand);
370 }
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000371 } else if (X86ScalarSSEf32) {
372 // Use SSE for f32, x87 for f64.
373 // Set up the FP register classes.
374 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
375 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
376
377 // Use ANDPS to simulate FABS.
378 setOperationAction(ISD::FABS , MVT::f32, Custom);
379
380 // Use XORP to simulate FNEG.
381 setOperationAction(ISD::FNEG , MVT::f32, Custom);
382
383 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
384
385 // Use ANDPS and ORPS to simulate FCOPYSIGN.
386 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
387 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
388
389 // We don't support sin/cos/fmod
390 setOperationAction(ISD::FSIN , MVT::f32, Expand);
391 setOperationAction(ISD::FCOS , MVT::f32, Expand);
392 setOperationAction(ISD::FREM , MVT::f32, Expand);
393
Nate Begemane1795842008-02-14 08:57:00 +0000394 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000395 addLegalFPImmediate(APFloat(+0.0f)); // xorps
396 addLegalFPImmediate(APFloat(+0.0)); // FLD0
397 addLegalFPImmediate(APFloat(+1.0)); // FLD1
398 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
399 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
400
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000401 // SSE <-> X87 conversions go through memory. If optimizing, we lie about
402 // this though and handle it in InstructionSelectPreprocess so that
403 // dagcombine2 can hack on these.
404 if (Fast) {
405 setConvertAction(MVT::f32, MVT::f64, Expand);
406 setConvertAction(MVT::f32, MVT::f80, Expand);
407 setConvertAction(MVT::f80, MVT::f32, Expand);
408 setConvertAction(MVT::f64, MVT::f32, Expand);
409 // And x87->x87 truncations also.
410 setConvertAction(MVT::f80, MVT::f64, Expand);
411 }
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000412
413 if (!UnsafeFPMath) {
414 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
415 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
416 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000417 } else {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000418 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000419 // Set up the FP register classes.
Dale Johannesen849f2142007-07-03 00:53:03 +0000420 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
421 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000422
Evan Cheng68c47cb2007-01-05 07:55:56 +0000423 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesen849f2142007-07-03 00:53:03 +0000424 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000425 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
426 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000427
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000428 // Floating truncations go through memory. If optimizing, we lie about
429 // this though and handle it in InstructionSelectPreprocess so that
430 // dagcombine2 can hack on these.
431 if (Fast) {
432 setConvertAction(MVT::f80, MVT::f32, Expand);
433 setConvertAction(MVT::f64, MVT::f32, Expand);
434 setConvertAction(MVT::f80, MVT::f64, Expand);
435 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000436
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000437 if (!UnsafeFPMath) {
438 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
439 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
440 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000441 addLegalFPImmediate(APFloat(+0.0)); // FLD0
442 addLegalFPImmediate(APFloat(+1.0)); // FLD1
443 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
444 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000445 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
446 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
447 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
448 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000449 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000450
Dale Johannesen59a58732007-08-05 18:49:15 +0000451 // Long double always uses X87.
452 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000453 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
454 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Chris Lattner71d07a02008-01-27 06:19:31 +0000455 {
Chris Lattner71d07a02008-01-27 06:19:31 +0000456 APFloat TmpFlt(+0.0);
457 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven);
458 addLegalFPImmediate(TmpFlt); // FLD0
459 TmpFlt.changeSign();
460 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
461 APFloat TmpFlt2(+1.0);
462 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven);
463 addLegalFPImmediate(TmpFlt2); // FLD1
464 TmpFlt2.changeSign();
465 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
466 }
467
Dale Johannesen2f429012007-09-26 21:10:55 +0000468 if (!UnsafeFPMath) {
469 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
470 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
471 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000472
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000473 // Always use a library call for pow.
474 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
475 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
476 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
477
Evan Chengd30bf012006-03-01 01:11:20 +0000478 // First set operation action for all vector types to expand. Then we
479 // will selectively turn on ones that can be effectively codegen'd.
Dan Gohmanfa0f77d2007-05-18 18:44:07 +0000480 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
481 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Evan Chengd30bf012006-03-01 01:11:20 +0000482 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Expand);
483 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Expand);
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000484 setOperationAction(ISD::FADD, (MVT::ValueType)VT, Expand);
Evan Chenga72cb0e2007-06-29 00:18:15 +0000485 setOperationAction(ISD::FNEG, (MVT::ValueType)VT, Expand);
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000486 setOperationAction(ISD::FSUB, (MVT::ValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000487 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000488 setOperationAction(ISD::FMUL, (MVT::ValueType)VT, Expand);
489 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
490 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
491 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
492 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
493 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000494 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Expand);
Evan Chengb067a1e2006-03-31 19:22:53 +0000495 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Expand);
Chris Lattner9b3bd462006-03-21 20:51:05 +0000496 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Chengb067a1e2006-03-31 19:22:53 +0000497 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Dan Gohman20382522007-07-10 00:05:58 +0000498 setOperationAction(ISD::FABS, (MVT::ValueType)VT, Expand);
499 setOperationAction(ISD::FSIN, (MVT::ValueType)VT, Expand);
500 setOperationAction(ISD::FCOS, (MVT::ValueType)VT, Expand);
501 setOperationAction(ISD::FREM, (MVT::ValueType)VT, Expand);
502 setOperationAction(ISD::FPOWI, (MVT::ValueType)VT, Expand);
503 setOperationAction(ISD::FSQRT, (MVT::ValueType)VT, Expand);
504 setOperationAction(ISD::FCOPYSIGN, (MVT::ValueType)VT, Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000505 setOperationAction(ISD::SMUL_LOHI, (MVT::ValueType)VT, Expand);
506 setOperationAction(ISD::UMUL_LOHI, (MVT::ValueType)VT, Expand);
507 setOperationAction(ISD::SDIVREM, (MVT::ValueType)VT, Expand);
508 setOperationAction(ISD::UDIVREM, (MVT::ValueType)VT, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000509 setOperationAction(ISD::FPOW, (MVT::ValueType)VT, Expand);
Dan Gohmanf0d00892007-10-12 14:09:42 +0000510 setOperationAction(ISD::CTPOP, (MVT::ValueType)VT, Expand);
511 setOperationAction(ISD::CTTZ, (MVT::ValueType)VT, Expand);
512 setOperationAction(ISD::CTLZ, (MVT::ValueType)VT, Expand);
Dan Gohman89081322007-12-12 22:21:26 +0000513 setOperationAction(ISD::SHL, (MVT::ValueType)VT, Expand);
514 setOperationAction(ISD::SRA, (MVT::ValueType)VT, Expand);
515 setOperationAction(ISD::SRL, (MVT::ValueType)VT, Expand);
516 setOperationAction(ISD::ROTL, (MVT::ValueType)VT, Expand);
517 setOperationAction(ISD::ROTR, (MVT::ValueType)VT, Expand);
518 setOperationAction(ISD::BSWAP, (MVT::ValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000519 }
520
Evan Chenga88973f2006-03-22 19:22:18 +0000521 if (Subtarget->hasMMX()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000522 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
523 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
524 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000525 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000526
Evan Chengd30bf012006-03-01 01:11:20 +0000527 // FIXME: add MMX packed arithmetics
Bill Wendlingbc9bffa2007-03-07 05:43:18 +0000528
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000529 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
530 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
531 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
Chris Lattner6c284d72007-04-12 04:14:49 +0000532 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000533
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000534 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
535 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
536 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
Dale Johannesen8d26e592007-10-30 01:18:38 +0000537 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000538
Bill Wendling74027e92007-03-15 21:24:36 +0000539 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
540 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
541
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000542 setOperationAction(ISD::AND, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000543 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000544 setOperationAction(ISD::AND, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000545 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
546 setOperationAction(ISD::AND, MVT::v2i32, Promote);
547 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
548 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000549
550 setOperationAction(ISD::OR, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000551 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000552 setOperationAction(ISD::OR, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000553 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
554 setOperationAction(ISD::OR, MVT::v2i32, Promote);
555 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
556 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000557
558 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000559 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000560 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000561 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
562 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
563 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
564 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000565
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000566 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000567 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000568 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000569 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
570 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
571 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
572 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000573
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000574 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
575 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
576 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
577 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000578
579 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
580 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
581 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000582 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000583
584 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
585 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
Bill Wendling2f9bb1a2007-04-24 21:16:55 +0000586 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Custom);
587 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000588 }
589
Evan Chenga88973f2006-03-22 19:22:18 +0000590 if (Subtarget->hasSSE1()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000591 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
592
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000593 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
594 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
595 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
596 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Dan Gohman20382522007-07-10 00:05:58 +0000597 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
598 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000599 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
600 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
601 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Cheng11e15b32006-04-03 20:53:28 +0000602 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000603 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000604 }
605
Evan Chenga88973f2006-03-22 19:22:18 +0000606 if (Subtarget->hasSSE2()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000607 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
608 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
609 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
610 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
611 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
612
Evan Chengf7c378e2006-04-10 07:23:14 +0000613 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
614 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
615 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
Evan Cheng37e88562007-03-12 22:58:52 +0000616 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
Evan Chengf7c378e2006-04-10 07:23:14 +0000617 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
618 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
619 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Cheng37e88562007-03-12 22:58:52 +0000620 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
Evan Chengf9989842006-04-13 05:10:25 +0000621 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000622 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
623 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
624 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
625 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
Dan Gohman20382522007-07-10 00:05:58 +0000626 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
627 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000628
Evan Chengf7c378e2006-04-10 07:23:14 +0000629 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
630 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengb067a1e2006-03-31 19:22:53 +0000631 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng5edb8d22006-04-17 22:04:06 +0000632 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Evan Cheng5edb8d22006-04-17 22:04:06 +0000633 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000634
Evan Cheng2c3ae372006-04-12 21:21:57 +0000635 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
636 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
Nate Begeman844e0f92007-12-11 01:41:33 +0000637 // Do not attempt to custom lower non-power-of-2 vectors
638 if (!isPowerOf2_32(MVT::getVectorNumElements(VT)))
639 continue;
Evan Cheng2c3ae372006-04-12 21:21:57 +0000640 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Custom);
641 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Custom);
642 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Custom);
643 }
644 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
645 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
646 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
647 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000648 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000649 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000650 if (Subtarget->is64Bit()) {
651 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
Dale Johannesen25f1d082007-10-31 00:32:36 +0000652 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000653 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000654
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000655 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Evan Cheng2c3ae372006-04-12 21:21:57 +0000656 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
657 setOperationAction(ISD::AND, (MVT::ValueType)VT, Promote);
658 AddPromotedToType (ISD::AND, (MVT::ValueType)VT, MVT::v2i64);
659 setOperationAction(ISD::OR, (MVT::ValueType)VT, Promote);
660 AddPromotedToType (ISD::OR, (MVT::ValueType)VT, MVT::v2i64);
661 setOperationAction(ISD::XOR, (MVT::ValueType)VT, Promote);
662 AddPromotedToType (ISD::XOR, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng91b740d2006-04-12 17:12:36 +0000663 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Promote);
664 AddPromotedToType (ISD::LOAD, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000665 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
666 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000667 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000668
Chris Lattnerddf89562008-01-17 19:59:44 +0000669 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000670
Evan Cheng2c3ae372006-04-12 21:21:57 +0000671 // Custom lower v2i64 and v2f64 selects.
672 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Cheng91b740d2006-04-12 17:12:36 +0000673 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Chengf7c378e2006-04-10 07:23:14 +0000674 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000675 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000676 }
Nate Begeman14d12ca2008-02-11 04:19:36 +0000677
678 if (Subtarget->hasSSE41()) {
679 // FIXME: Do we need to handle scalar-to-vector here?
680 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
681
682 // i8 and i16 vectors are custom , because the source register and source
683 // source memory operand types are not the same width. f32 vectors are
684 // custom since the immediate controlling the insert encodes additional
685 // information.
686 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
687 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
688 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Legal);
689 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
690
691 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
692 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
693 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Legal);
694 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Legal);
695
696 if (Subtarget->is64Bit()) {
Nate Begemancdd1eec2008-02-12 22:51:28 +0000697 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
698 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000699 }
700 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000701
Evan Cheng6be2c582006-04-05 23:38:46 +0000702 // We want to custom lower some of our intrinsics.
703 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
704
Evan Cheng206ee9d2006-07-07 08:33:52 +0000705 // We have target-specific dag combine patterns for the following nodes:
706 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Chris Lattner83e6c992006-10-04 06:57:07 +0000707 setTargetDAGCombine(ISD::SELECT);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000708
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000709 computeRegisterProperties();
710
Evan Cheng87ed7162006-02-14 08:25:08 +0000711 // FIXME: These should be based on subtarget info. Plus, the values should
712 // be smaller when we are in optimizing for size mode.
Evan Chenga03a5dc2006-02-14 08:38:30 +0000713 maxStoresPerMemset = 16; // For %llvm.memset -> sequence of stores
714 maxStoresPerMemcpy = 16; // For %llvm.memcpy -> sequence of stores
715 maxStoresPerMemmove = 16; // For %llvm.memmove -> sequence of stores
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000716 allowUnalignedMemoryAccesses = true; // x86 supports it!
717}
718
Evan Cheng29286502008-01-23 23:17:41 +0000719/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
720/// the desired ByVal argument alignment.
721static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
722 if (MaxAlign == 16)
723 return;
724 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
725 if (VTy->getBitWidth() == 128)
726 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +0000727 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
728 unsigned EltAlign = 0;
729 getMaxByValAlign(ATy->getElementType(), EltAlign);
730 if (EltAlign > MaxAlign)
731 MaxAlign = EltAlign;
732 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
733 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
734 unsigned EltAlign = 0;
735 getMaxByValAlign(STy->getElementType(i), EltAlign);
736 if (EltAlign > MaxAlign)
737 MaxAlign = EltAlign;
738 if (MaxAlign == 16)
739 break;
740 }
741 }
742 return;
743}
744
745/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
746/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +0000747/// that contain SSE vectors are placed at 16-byte boundaries while the rest
748/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +0000749unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
750 if (Subtarget->is64Bit())
751 return getTargetData()->getABITypeAlignment(Ty);
752 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +0000753 if (Subtarget->hasSSE1())
754 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +0000755 return Align;
756}
Chris Lattner2b02a442007-02-25 08:29:00 +0000757
Evan Chengcc415862007-11-09 01:32:10 +0000758/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
759/// jumptable.
760SDOperand X86TargetLowering::getPICJumpTableRelocBase(SDOperand Table,
761 SelectionDAG &DAG) const {
762 if (usesGlobalOffsetTable())
763 return DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, getPointerTy());
764 if (!Subtarget->isPICStyleRIPRel())
765 return DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy());
766 return Table;
767}
768
Chris Lattner2b02a442007-02-25 08:29:00 +0000769//===----------------------------------------------------------------------===//
770// Return Value Calling Convention Implementation
771//===----------------------------------------------------------------------===//
772
Chris Lattner59ed56b2007-02-28 04:55:35 +0000773#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000774
775/// GetPossiblePreceedingTailCall - Get preceeding X86ISD::TAILCALL node if it
776/// exists skip possible ISD:TokenFactor.
777static SDOperand GetPossiblePreceedingTailCall(SDOperand Chain) {
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +0000778 if (Chain.getOpcode() == X86ISD::TAILCALL) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000779 return Chain;
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +0000780 } else if (Chain.getOpcode() == ISD::TokenFactor) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000781 if (Chain.getNumOperands() &&
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +0000782 Chain.getOperand(0).getOpcode() == X86ISD::TAILCALL)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000783 return Chain.getOperand(0);
784 }
785 return Chain;
786}
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +0000787
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000788/// LowerRET - Lower an ISD::RET node.
789SDOperand X86TargetLowering::LowerRET(SDOperand Op, SelectionDAG &DAG) {
790 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
791
Chris Lattner9774c912007-02-27 05:28:59 +0000792 SmallVector<CCValAssign, 16> RVLocs;
793 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +0000794 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
795 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs);
Chris Lattnere32bbf62007-02-28 07:09:55 +0000796 CCInfo.AnalyzeReturn(Op.Val, RetCC_X86);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000797
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000798 // If this is the first return lowered for this function, add the regs to the
799 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +0000800 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +0000801 for (unsigned i = 0; i != RVLocs.size(); ++i)
802 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +0000803 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000804 }
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000805 SDOperand Chain = Op.getOperand(0);
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000806
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000807 // Handle tail call return.
808 Chain = GetPossiblePreceedingTailCall(Chain);
809 if (Chain.getOpcode() == X86ISD::TAILCALL) {
810 SDOperand TailCall = Chain;
811 SDOperand TargetAddress = TailCall.getOperand(1);
812 SDOperand StackAdjustment = TailCall.getOperand(2);
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +0000813 assert(((TargetAddress.getOpcode() == ISD::Register &&
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000814 (cast<RegisterSDNode>(TargetAddress)->getReg() == X86::ECX ||
815 cast<RegisterSDNode>(TargetAddress)->getReg() == X86::R9)) ||
816 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
817 TargetAddress.getOpcode() == ISD::TargetGlobalAddress) &&
818 "Expecting an global address, external symbol, or register");
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +0000819 assert(StackAdjustment.getOpcode() == ISD::Constant &&
820 "Expecting a const value");
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000821
822 SmallVector<SDOperand,8> Operands;
823 Operands.push_back(Chain.getOperand(0));
824 Operands.push_back(TargetAddress);
825 Operands.push_back(StackAdjustment);
826 // Copy registers used by the call. Last operand is a flag so it is not
827 // copied.
Arnold Schwaighofer448175f2007-10-16 09:05:00 +0000828 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000829 Operands.push_back(Chain.getOperand(i));
830 }
Arnold Schwaighofer448175f2007-10-16 09:05:00 +0000831 return DAG.getNode(X86ISD::TC_RETURN, MVT::Other, &Operands[0],
832 Operands.size());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000833 }
834
835 // Regular return.
836 SDOperand Flag;
837
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000838 // Copy the result values into the output registers.
Chris Lattner9774c912007-02-27 05:28:59 +0000839 if (RVLocs.size() != 1 || !RVLocs[0].isRegLoc() ||
840 RVLocs[0].getLocReg() != X86::ST0) {
841 for (unsigned i = 0; i != RVLocs.size(); ++i) {
842 CCValAssign &VA = RVLocs[i];
843 assert(VA.isRegLoc() && "Can only return in registers!");
844 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), Op.getOperand(i*2+1),
845 Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000846 Flag = Chain.getValue(1);
847 }
848 } else {
849 // We need to handle a destination of ST0 specially, because it isn't really
850 // a register.
851 SDOperand Value = Op.getOperand(1);
852
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000853 // an XMM register onto the fp-stack. Do this with an FP_EXTEND to f80.
854 // This will get legalized into a load/store if it can't get optimized away.
855 if (isScalarFPTypeInSSEReg(RVLocs[0].getValVT()))
856 Value = DAG.getNode(ISD::FP_EXTEND, MVT::f80, Value);
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000857
858 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
859 SDOperand Ops[] = { Chain, Value };
860 Chain = DAG.getNode(X86ISD::FP_SET_RESULT, Tys, Ops, 2);
861 Flag = Chain.getValue(1);
862 }
863
864 SDOperand BytesToPop = DAG.getConstant(getBytesToPopOnReturn(), MVT::i16);
865 if (Flag.Val)
866 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Chain, BytesToPop, Flag);
867 else
868 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Chain, BytesToPop);
869}
870
871
Chris Lattner3085e152007-02-25 08:59:22 +0000872/// LowerCallResult - Lower the result values of an ISD::CALL into the
873/// appropriate copies out of appropriate physical registers. This assumes that
874/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
875/// being lowered. The returns a SDNode with the same number of values as the
876/// ISD::CALL.
877SDNode *X86TargetLowering::
878LowerCallResult(SDOperand Chain, SDOperand InFlag, SDNode *TheCall,
879 unsigned CallingConv, SelectionDAG &DAG) {
Chris Lattnere32bbf62007-02-28 07:09:55 +0000880
881 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +0000882 SmallVector<CCValAssign, 16> RVLocs;
Chris Lattner52387be2007-06-19 00:13:10 +0000883 bool isVarArg = cast<ConstantSDNode>(TheCall->getOperand(2))->getValue() != 0;
884 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(), RVLocs);
Chris Lattnere32bbf62007-02-28 07:09:55 +0000885 CCInfo.AnalyzeCallResult(TheCall, RetCC_X86);
886
Chris Lattnere32bbf62007-02-28 07:09:55 +0000887 SmallVector<SDOperand, 8> ResultVals;
Chris Lattner3085e152007-02-25 08:59:22 +0000888
889 // Copy all of the result registers out of their specified physreg.
Chris Lattner9774c912007-02-27 05:28:59 +0000890 if (RVLocs.size() != 1 || RVLocs[0].getLocReg() != X86::ST0) {
891 for (unsigned i = 0; i != RVLocs.size(); ++i) {
892 Chain = DAG.getCopyFromReg(Chain, RVLocs[i].getLocReg(),
893 RVLocs[i].getValVT(), InFlag).getValue(1);
Chris Lattner3085e152007-02-25 08:59:22 +0000894 InFlag = Chain.getValue(2);
895 ResultVals.push_back(Chain.getValue(0));
896 }
897 } else {
898 // Copies from the FP stack are special, as ST0 isn't a valid register
899 // before the fp stackifier runs.
900
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000901 // Copy ST0 into an RFP register with FP_GET_RESULT. If this will end up
902 // in an SSE register, copy it out as F80 and do a truncate, otherwise use
903 // the specified value type.
904 MVT::ValueType GetResultTy = RVLocs[0].getValVT();
905 if (isScalarFPTypeInSSEReg(GetResultTy))
906 GetResultTy = MVT::f80;
907 SDVTList Tys = DAG.getVTList(GetResultTy, MVT::Other, MVT::Flag);
908
Chris Lattner3085e152007-02-25 08:59:22 +0000909 SDOperand GROps[] = { Chain, InFlag };
910 SDOperand RetVal = DAG.getNode(X86ISD::FP_GET_RESULT, Tys, GROps, 2);
911 Chain = RetVal.getValue(1);
912 InFlag = RetVal.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +0000913
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000914 // If we want the result in an SSE register, use an FP_TRUNCATE to get it
915 // there.
916 if (GetResultTy != RVLocs[0].getValVT())
917 RetVal = DAG.getNode(ISD::FP_ROUND, RVLocs[0].getValVT(), RetVal,
918 // This truncation won't change the value.
919 DAG.getIntPtrConstant(1));
920
Chris Lattner3085e152007-02-25 08:59:22 +0000921 ResultVals.push_back(RetVal);
922 }
923
924 // Merge everything together with a MERGE_VALUES node.
925 ResultVals.push_back(Chain);
926 return DAG.getNode(ISD::MERGE_VALUES, TheCall->getVTList(),
927 &ResultVals[0], ResultVals.size()).Val;
Chris Lattner2b02a442007-02-25 08:29:00 +0000928}
929
Evan Cheng0d9e9762008-01-29 19:34:22 +0000930/// LowerCallResultToTwo64BitRegs - Lower the result values of an x86-64
931/// ISD::CALL where the results are known to be in two 64-bit registers,
932/// e.g. XMM0 and XMM1. This simplify store the two values back to the
933/// fixed stack slot allocated for StructRet.
934SDNode *X86TargetLowering::
935LowerCallResultToTwo64BitRegs(SDOperand Chain, SDOperand InFlag,
936 SDNode *TheCall, unsigned Reg1, unsigned Reg2,
937 MVT::ValueType VT, SelectionDAG &DAG) {
938 SDOperand RetVal1 = DAG.getCopyFromReg(Chain, Reg1, VT, InFlag);
939 Chain = RetVal1.getValue(1);
940 InFlag = RetVal1.getValue(2);
941 SDOperand RetVal2 = DAG.getCopyFromReg(Chain, Reg2, VT, InFlag);
942 Chain = RetVal2.getValue(1);
943 InFlag = RetVal2.getValue(2);
944 SDOperand FIN = TheCall->getOperand(5);
945 Chain = DAG.getStore(Chain, RetVal1, FIN, NULL, 0);
946 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, DAG.getIntPtrConstant(8));
947 Chain = DAG.getStore(Chain, RetVal2, FIN, NULL, 0);
948 return Chain.Val;
949}
950
951/// LowerCallResultToTwoX87Regs - Lower the result values of an x86-64 ISD::CALL
952/// where the results are known to be in ST0 and ST1.
953SDNode *X86TargetLowering::
954LowerCallResultToTwoX87Regs(SDOperand Chain, SDOperand InFlag,
955 SDNode *TheCall, SelectionDAG &DAG) {
956 SmallVector<SDOperand, 8> ResultVals;
957 const MVT::ValueType VTs[] = { MVT::f80, MVT::f80, MVT::Other, MVT::Flag };
958 SDVTList Tys = DAG.getVTList(VTs, 4);
959 SDOperand Ops[] = { Chain, InFlag };
960 SDOperand RetVal = DAG.getNode(X86ISD::FP_GET_RESULT2, Tys, Ops, 2);
961 Chain = RetVal.getValue(2);
962 SDOperand FIN = TheCall->getOperand(5);
963 Chain = DAG.getStore(Chain, RetVal.getValue(1), FIN, NULL, 0);
964 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, DAG.getIntPtrConstant(16));
965 Chain = DAG.getStore(Chain, RetVal, FIN, NULL, 0);
966 return Chain.Val;
967}
Chris Lattner2b02a442007-02-25 08:29:00 +0000968
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000969//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000970// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000971//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +0000972// StdCall calling convention seems to be standard for many Windows' API
973// routines and around. It differs from C calling convention just a little:
974// callee should clean up the stack, not caller. Symbols should be also
975// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000976// For info on fast calling convention see Fast Calling Convention (tail call)
977// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000978
Evan Cheng85e38002006-04-27 05:35:28 +0000979/// AddLiveIn - This helper function adds the specified physical register to the
980/// MachineFunction as a live in value. It also creates a corresponding virtual
981/// register for it.
982static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
Anton Korobeynikovb10308e2007-01-28 13:31:35 +0000983 const TargetRegisterClass *RC) {
Evan Cheng85e38002006-04-27 05:35:28 +0000984 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000985 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
986 MF.getRegInfo().addLiveIn(PReg, VReg);
Evan Cheng85e38002006-04-27 05:35:28 +0000987 return VReg;
988}
989
Gordon Henriksen86737662008-01-05 16:56:59 +0000990// Determines whether a CALL node uses struct return semantics.
991static bool CallIsStructReturn(SDOperand Op) {
992 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
993 if (!NumOps)
994 return false;
995
996 ConstantSDNode *Flags = cast<ConstantSDNode>(Op.getOperand(6));
997 return Flags->getValue() & ISD::ParamFlags::StructReturn;
998}
999
1000// Determines whether a FORMAL_ARGUMENTS node uses struct return semantics.
1001static bool ArgsAreStructReturn(SDOperand Op) {
1002 unsigned NumArgs = Op.Val->getNumValues() - 1;
1003 if (!NumArgs)
1004 return false;
1005
1006 ConstantSDNode *Flags = cast<ConstantSDNode>(Op.getOperand(3));
1007 return Flags->getValue() & ISD::ParamFlags::StructReturn;
1008}
1009
1010// Determines whether a CALL or FORMAL_ARGUMENTS node requires the callee to pop
1011// its own arguments. Callee pop is necessary to support tail calls.
1012bool X86TargetLowering::IsCalleePop(SDOperand Op) {
1013 bool IsVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1014 if (IsVarArg)
1015 return false;
1016
1017 switch (cast<ConstantSDNode>(Op.getOperand(1))->getValue()) {
1018 default:
1019 return false;
1020 case CallingConv::X86_StdCall:
1021 return !Subtarget->is64Bit();
1022 case CallingConv::X86_FastCall:
1023 return !Subtarget->is64Bit();
1024 case CallingConv::Fast:
1025 return PerformTailCallOpt;
1026 }
1027}
1028
1029// Selects the correct CCAssignFn for a CALL or FORMAL_ARGUMENTS node.
1030CCAssignFn *X86TargetLowering::CCAssignFnForNode(SDOperand Op) const {
1031 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
1032
1033 if (Subtarget->is64Bit())
1034 if (CC == CallingConv::Fast && PerformTailCallOpt)
1035 return CC_X86_64_TailCall;
1036 else
1037 return CC_X86_64_C;
1038
1039 if (CC == CallingConv::X86_FastCall)
1040 return CC_X86_32_FastCall;
1041 else if (CC == CallingConv::Fast && PerformTailCallOpt)
1042 return CC_X86_32_TailCall;
1043 else
1044 return CC_X86_32_C;
1045}
1046
1047// Selects the appropriate decoration to apply to a MachineFunction containing a
1048// given FORMAL_ARGUMENTS node.
1049NameDecorationStyle
1050X86TargetLowering::NameDecorationForFORMAL_ARGUMENTS(SDOperand Op) {
1051 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
1052 if (CC == CallingConv::X86_FastCall)
1053 return FastCall;
1054 else if (CC == CallingConv::X86_StdCall)
1055 return StdCall;
1056 return None;
1057}
1058
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001059
Arnold Schwaighofera51cf0f2008-01-11 17:10:15 +00001060// IsPossiblyOverwrittenArgumentOfTailCall - Check if the operand could possibly
1061// be overwritten when lowering the outgoing arguments in a tail call. Currently
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001062// the implementation of this call is very conservative and assumes all
1063// arguments sourcing from FORMAL_ARGUMENTS or a CopyFromReg with virtual
Arnold Schwaighofera51cf0f2008-01-11 17:10:15 +00001064// registers would be overwritten by direct lowering.
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001065// Possible improvement:
1066// Check FORMAL_ARGUMENTS corresponding MERGE_VALUES for CopyFromReg nodes
1067// indicating inreg passed arguments which also need not be lowered to a safe
1068// stack slot.
Arnold Schwaighofera51cf0f2008-01-11 17:10:15 +00001069static bool IsPossiblyOverwrittenArgumentOfTailCall(SDOperand Op) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001070 RegisterSDNode * OpReg = NULL;
1071 if (Op.getOpcode() == ISD::FORMAL_ARGUMENTS ||
1072 (Op.getOpcode()== ISD::CopyFromReg &&
1073 (OpReg = cast<RegisterSDNode>(Op.getOperand(1))) &&
Dan Gohman6f0d0242008-02-10 18:45:23 +00001074 OpReg->getReg() >= TargetRegisterInfo::FirstVirtualRegister))
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001075 return true;
1076 return false;
1077}
1078
Evan Cheng8e5712b2008-01-12 01:08:07 +00001079// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1080// by "Src" to address "Dst" with size and alignment information specified by
1081// the specific parameter attribute. The copy will be passed as a byval function
1082// parameter.
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001083static SDOperand
Evan Cheng8e5712b2008-01-12 01:08:07 +00001084CreateCopyOfByValArgument(SDOperand Src, SDOperand Dst, SDOperand Chain,
1085 unsigned Flags, SelectionDAG &DAG) {
1086 unsigned Align = 1 <<
1087 ((Flags & ISD::ParamFlags::ByValAlign) >> ISD::ParamFlags::ByValAlignOffs);
1088 unsigned Size = (Flags & ISD::ParamFlags::ByValSize) >>
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001089 ISD::ParamFlags::ByValSizeOffs;
Evan Cheng8e5712b2008-01-12 01:08:07 +00001090 SDOperand AlignNode = DAG.getConstant(Align, MVT::i32);
1091 SDOperand SizeNode = DAG.getConstant(Size, MVT::i32);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001092 SDOperand AlwaysInline = DAG.getConstant(1, MVT::i32);
Evan Cheng8e5712b2008-01-12 01:08:07 +00001093 return DAG.getMemcpy(Chain, Dst, Src, SizeNode, AlignNode, AlwaysInline);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001094}
1095
Rafael Espindola7effac52007-09-14 15:48:13 +00001096SDOperand X86TargetLowering::LowerMemArgument(SDOperand Op, SelectionDAG &DAG,
1097 const CCValAssign &VA,
1098 MachineFrameInfo *MFI,
1099 SDOperand Root, unsigned i) {
1100 // Create the nodes corresponding to a load from this parameter slot.
Evan Chenge70bb592008-01-10 02:24:25 +00001101 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(3 + i))->getValue();
1102 bool isByVal = Flags & ISD::ParamFlags::ByVal;
1103
1104 // FIXME: For now, all byval parameter objects are marked mutable. This
1105 // can be changed with more analysis.
Rafael Espindola7effac52007-09-14 15:48:13 +00001106 int FI = MFI->CreateFixedObject(MVT::getSizeInBits(VA.getValVT())/8,
Evan Chenge70bb592008-01-10 02:24:25 +00001107 VA.getLocMemOffset(), !isByVal);
Rafael Espindola7effac52007-09-14 15:48:13 +00001108 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Chenge70bb592008-01-10 02:24:25 +00001109 if (isByVal)
Rafael Espindola7effac52007-09-14 15:48:13 +00001110 return FIN;
Dan Gohman69de1932008-02-06 22:27:42 +00001111 return DAG.getLoad(VA.getValVT(), Root, FIN,
Dan Gohman3069b872008-02-07 18:41:25 +00001112 PseudoSourceValue::getFixedStack(), FI);
Rafael Espindola7effac52007-09-14 15:48:13 +00001113}
1114
Gordon Henriksen86737662008-01-05 16:56:59 +00001115SDOperand
1116X86TargetLowering::LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng1bc78042006-04-26 01:20:17 +00001117 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001118 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1119
1120 const Function* Fn = MF.getFunction();
1121 if (Fn->hasExternalLinkage() &&
1122 Subtarget->isTargetCygMing() &&
1123 Fn->getName() == "main")
1124 FuncInfo->setForceFramePointer(true);
1125
1126 // Decorate the function name.
1127 FuncInfo->setDecorationStyle(NameDecorationForFORMAL_ARGUMENTS(Op));
1128
Evan Cheng1bc78042006-04-26 01:20:17 +00001129 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng25caf632006-05-23 21:06:34 +00001130 SDOperand Root = Op.getOperand(0);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001131 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001132 unsigned CC = MF.getFunction()->getCallingConv();
Gordon Henriksen86737662008-01-05 16:56:59 +00001133 bool Is64Bit = Subtarget->is64Bit();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001134
1135 assert(!(isVarArg && CC == CallingConv::Fast) &&
1136 "Var args not supported with calling convention fastcc");
1137
Chris Lattner638402b2007-02-28 07:00:42 +00001138 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001139 SmallVector<CCValAssign, 16> ArgLocs;
Gordon Henriksenae636f82008-01-03 16:47:34 +00001140 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Gordon Henriksen86737662008-01-05 16:56:59 +00001141 CCInfo.AnalyzeFormalArguments(Op.Val, CCAssignFnForNode(Op));
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001142
Chris Lattnerf39f7712007-02-28 05:46:49 +00001143 SmallVector<SDOperand, 8> ArgValues;
1144 unsigned LastVal = ~0U;
1145 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1146 CCValAssign &VA = ArgLocs[i];
1147 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1148 // places.
1149 assert(VA.getValNo() != LastVal &&
1150 "Don't support value assigned to multiple locs yet");
1151 LastVal = VA.getValNo();
1152
1153 if (VA.isRegLoc()) {
1154 MVT::ValueType RegVT = VA.getLocVT();
1155 TargetRegisterClass *RC;
1156 if (RegVT == MVT::i32)
1157 RC = X86::GR32RegisterClass;
Gordon Henriksen86737662008-01-05 16:56:59 +00001158 else if (Is64Bit && RegVT == MVT::i64)
1159 RC = X86::GR64RegisterClass;
Dale Johannesene672af12008-02-05 20:46:33 +00001160 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001161 RC = X86::FR32RegisterClass;
Dale Johannesene672af12008-02-05 20:46:33 +00001162 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001163 RC = X86::FR64RegisterClass;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001164 else {
1165 assert(MVT::isVector(RegVT));
Gordon Henriksen86737662008-01-05 16:56:59 +00001166 if (Is64Bit && MVT::getSizeInBits(RegVT) == 64) {
1167 RC = X86::GR64RegisterClass; // MMX values are passed in GPRs.
1168 RegVT = MVT::i64;
1169 } else
1170 RC = X86::VR128RegisterClass;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001171 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001172
Chris Lattner82932a52007-03-02 05:12:29 +00001173 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
1174 SDOperand ArgValue = DAG.getCopyFromReg(Root, Reg, RegVT);
Chris Lattnerf39f7712007-02-28 05:46:49 +00001175
1176 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1177 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1178 // right size.
1179 if (VA.getLocInfo() == CCValAssign::SExt)
1180 ArgValue = DAG.getNode(ISD::AssertSext, RegVT, ArgValue,
1181 DAG.getValueType(VA.getValVT()));
1182 else if (VA.getLocInfo() == CCValAssign::ZExt)
1183 ArgValue = DAG.getNode(ISD::AssertZext, RegVT, ArgValue,
1184 DAG.getValueType(VA.getValVT()));
1185
1186 if (VA.getLocInfo() != CCValAssign::Full)
1187 ArgValue = DAG.getNode(ISD::TRUNCATE, VA.getValVT(), ArgValue);
1188
Gordon Henriksen86737662008-01-05 16:56:59 +00001189 // Handle MMX values passed in GPRs.
1190 if (Is64Bit && RegVT != VA.getLocVT() && RC == X86::GR64RegisterClass &&
1191 MVT::getSizeInBits(RegVT) == 64)
1192 ArgValue = DAG.getNode(ISD::BIT_CONVERT, VA.getLocVT(), ArgValue);
1193
Chris Lattnerf39f7712007-02-28 05:46:49 +00001194 ArgValues.push_back(ArgValue);
1195 } else {
1196 assert(VA.isMemLoc());
Rafael Espindola7effac52007-09-14 15:48:13 +00001197 ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, Root, i));
Evan Cheng1bc78042006-04-26 01:20:17 +00001198 }
Evan Cheng1bc78042006-04-26 01:20:17 +00001199 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001200
Chris Lattnerf39f7712007-02-28 05:46:49 +00001201 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001202 // align stack specially for tail calls
Gordon Henriksenae636f82008-01-03 16:47:34 +00001203 if (CC == CallingConv::Fast)
1204 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001205
Evan Cheng1bc78042006-04-26 01:20:17 +00001206 // If the function takes variable number of arguments, make a frame index for
1207 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001208 if (isVarArg) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001209 if (Is64Bit || CC != CallingConv::X86_FastCall) {
1210 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1211 }
1212 if (Is64Bit) {
1213 static const unsigned GPR64ArgRegs[] = {
1214 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1215 };
1216 static const unsigned XMMArgRegs[] = {
1217 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1218 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1219 };
1220
1221 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs, 6);
1222 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
1223
1224 // For X86-64, if there are vararg parameters that are passed via
1225 // registers, then we must store them to their spots on the stack so they
1226 // may be loaded by deferencing the result of va_next.
1227 VarArgsGPOffset = NumIntRegs * 8;
1228 VarArgsFPOffset = 6 * 8 + NumXMMRegs * 16;
1229 RegSaveFrameIndex = MFI->CreateStackObject(6 * 8 + 8 * 16, 16);
1230
1231 // Store the integer parameter registers.
1232 SmallVector<SDOperand, 8> MemOps;
1233 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
1234 SDOperand FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001235 DAG.getIntPtrConstant(VarArgsGPOffset));
Gordon Henriksen86737662008-01-05 16:56:59 +00001236 for (; NumIntRegs != 6; ++NumIntRegs) {
1237 unsigned VReg = AddLiveIn(MF, GPR64ArgRegs[NumIntRegs],
1238 X86::GR64RegisterClass);
1239 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::i64);
Dan Gohman69de1932008-02-06 22:27:42 +00001240 SDOperand Store =
1241 DAG.getStore(Val.getValue(1), Val, FIN,
Dan Gohman3069b872008-02-07 18:41:25 +00001242 PseudoSourceValue::getFixedStack(),
Dan Gohman69de1932008-02-06 22:27:42 +00001243 RegSaveFrameIndex);
Gordon Henriksen86737662008-01-05 16:56:59 +00001244 MemOps.push_back(Store);
1245 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001246 DAG.getIntPtrConstant(8));
Gordon Henriksen86737662008-01-05 16:56:59 +00001247 }
1248
1249 // Now store the XMM (fp + vector) parameter registers.
1250 FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001251 DAG.getIntPtrConstant(VarArgsFPOffset));
Gordon Henriksen86737662008-01-05 16:56:59 +00001252 for (; NumXMMRegs != 8; ++NumXMMRegs) {
1253 unsigned VReg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs],
1254 X86::VR128RegisterClass);
1255 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::v4f32);
Dan Gohman69de1932008-02-06 22:27:42 +00001256 SDOperand Store =
1257 DAG.getStore(Val.getValue(1), Val, FIN,
Dan Gohman3069b872008-02-07 18:41:25 +00001258 PseudoSourceValue::getFixedStack(),
Dan Gohman69de1932008-02-06 22:27:42 +00001259 RegSaveFrameIndex);
Gordon Henriksen86737662008-01-05 16:56:59 +00001260 MemOps.push_back(Store);
1261 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001262 DAG.getIntPtrConstant(16));
Gordon Henriksen86737662008-01-05 16:56:59 +00001263 }
1264 if (!MemOps.empty())
1265 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
1266 &MemOps[0], MemOps.size());
1267 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001268 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001269
1270 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1271 // arguments and the arguments after the retaddr has been pushed are
1272 // aligned.
1273 if (!Is64Bit && CC == CallingConv::X86_FastCall &&
1274 !Subtarget->isTargetCygMing() && !Subtarget->isTargetWindows() &&
1275 (StackSize & 7) == 0)
1276 StackSize += 4;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001277
Gordon Henriksenae636f82008-01-03 16:47:34 +00001278 ArgValues.push_back(Root);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001279
Gordon Henriksen86737662008-01-05 16:56:59 +00001280 // Some CCs need callee pop.
1281 if (IsCalleePop(Op)) {
1282 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001283 BytesCallerReserves = 0;
1284 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001285 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001286 // If this is an sret function, the return should pop the hidden pointer.
Gordon Henriksen86737662008-01-05 16:56:59 +00001287 if (!Is64Bit && ArgsAreStructReturn(Op))
Chris Lattnerf39f7712007-02-28 05:46:49 +00001288 BytesToPopOnReturn = 4;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001289 BytesCallerReserves = StackSize;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001290 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001291
Gordon Henriksen86737662008-01-05 16:56:59 +00001292 if (!Is64Bit) {
1293 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
1294 if (CC == CallingConv::X86_FastCall)
1295 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1296 }
Evan Cheng25caf632006-05-23 21:06:34 +00001297
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001298 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001299
Evan Cheng25caf632006-05-23 21:06:34 +00001300 // Return the new list of results.
Chris Lattner5a88b832007-02-25 07:10:00 +00001301 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
Chris Lattner14dd4c92007-02-26 07:50:02 +00001302 &ArgValues[0], ArgValues.size()).getValue(Op.ResNo);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001303}
1304
Evan Chengdffbd832008-01-10 00:09:10 +00001305SDOperand
1306X86TargetLowering::LowerMemOpCallTo(SDOperand Op, SelectionDAG &DAG,
1307 const SDOperand &StackPtr,
1308 const CCValAssign &VA,
1309 SDOperand Chain,
1310 SDOperand Arg) {
Dan Gohman4fdad172008-02-07 16:28:05 +00001311 unsigned LocMemOffset = VA.getLocMemOffset();
1312 SDOperand PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001313 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
1314 SDOperand FlagsOp = Op.getOperand(6+2*VA.getValNo());
1315 unsigned Flags = cast<ConstantSDNode>(FlagsOp)->getValue();
1316 if (Flags & ISD::ParamFlags::ByVal) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001317 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG);
Evan Chengdffbd832008-01-10 00:09:10 +00001318 }
Dan Gohman4fdad172008-02-07 16:28:05 +00001319 return DAG.getStore(Chain, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001320 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001321}
1322
Evan Cheng0d9e9762008-01-29 19:34:22 +00001323/// ClassifyX86_64SRetCallReturn - Classify how to implement a x86-64
1324/// struct return call to the specified function. X86-64 ABI specifies
1325/// some SRet calls are actually returned in registers. Since current
1326/// LLVM cannot represent multi-value calls, they are represent as
1327/// calls where the results are passed in a hidden struct provided by
1328/// the caller. This function examines the type of the struct to
1329/// determine the correct way to implement the call.
1330X86::X86_64SRet
1331X86TargetLowering::ClassifyX86_64SRetCallReturn(const Function *Fn) {
1332 // FIXME: Disabled for now.
1333 return X86::InMemory;
1334
1335 const PointerType *PTy = cast<PointerType>(Fn->arg_begin()->getType());
1336 const Type *RTy = PTy->getElementType();
1337 unsigned Size = getTargetData()->getABITypeSize(RTy);
1338 if (Size != 16 && Size != 32)
1339 return X86::InMemory;
1340
1341 if (Size == 32) {
1342 const StructType *STy = dyn_cast<StructType>(RTy);
1343 if (!STy) return X86::InMemory;
1344 if (STy->getNumElements() == 2 &&
1345 STy->getElementType(0) == Type::X86_FP80Ty &&
1346 STy->getElementType(1) == Type::X86_FP80Ty)
1347 return X86::InX87;
1348 }
1349
1350 bool AllFP = true;
1351 for (Type::subtype_iterator I = RTy->subtype_begin(), E = RTy->subtype_end();
1352 I != E; ++I) {
1353 const Type *STy = I->get();
1354 if (!STy->isFPOrFPVector()) {
1355 AllFP = false;
1356 break;
1357 }
1358 }
1359
1360 if (AllFP)
1361 return X86::InSSE;
1362 return X86::InGPR64;
1363}
1364
1365void X86TargetLowering::X86_64AnalyzeSRetCallOperands(SDNode *TheCall,
1366 CCAssignFn *Fn,
1367 CCState &CCInfo) {
1368 unsigned NumOps = (TheCall->getNumOperands() - 5) / 2;
1369 for (unsigned i = 1; i != NumOps; ++i) {
1370 MVT::ValueType ArgVT = TheCall->getOperand(5+2*i).getValueType();
1371 SDOperand FlagOp = TheCall->getOperand(5+2*i+1);
1372 unsigned ArgFlags =cast<ConstantSDNode>(FlagOp)->getValue();
1373 if (Fn(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo)) {
1374 cerr << "Call operand #" << i << " has unhandled type "
1375 << MVT::getValueTypeString(ArgVT) << "\n";
1376 abort();
1377 }
1378 }
1379}
1380
Gordon Henriksen86737662008-01-05 16:56:59 +00001381SDOperand X86TargetLowering::LowerCALL(SDOperand Op, SelectionDAG &DAG) {
1382 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng32fe1032006-05-25 00:59:30 +00001383 SDOperand Chain = Op.getOperand(0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001384 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001385 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Gordon Henriksen86737662008-01-05 16:56:59 +00001386 bool IsTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0
1387 && CC == CallingConv::Fast && PerformTailCallOpt;
Evan Cheng32fe1032006-05-25 00:59:30 +00001388 SDOperand Callee = Op.getOperand(4);
Gordon Henriksen86737662008-01-05 16:56:59 +00001389 bool Is64Bit = Subtarget->is64Bit();
Evan Cheng0d9e9762008-01-29 19:34:22 +00001390 bool IsStructRet = CallIsStructReturn(Op);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001391
1392 assert(!(isVarArg && CC == CallingConv::Fast) &&
1393 "Var args not supported with calling convention fastcc");
1394
Chris Lattner638402b2007-02-28 07:00:42 +00001395 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001396 SmallVector<CCValAssign, 16> ArgLocs;
Chris Lattner52387be2007-06-19 00:13:10 +00001397 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Evan Cheng0d9e9762008-01-29 19:34:22 +00001398 CCAssignFn *CCFn = CCAssignFnForNode(Op);
1399
1400 X86::X86_64SRet SRetMethod = X86::InMemory;
1401 if (Is64Bit && IsStructRet)
1402 // FIXME: We can't figure out type of the sret structure for indirect
1403 // calls. We need to copy more information from CallSite to the ISD::CALL
1404 // node.
1405 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1406 SRetMethod =
1407 ClassifyX86_64SRetCallReturn(dyn_cast<Function>(G->getGlobal()));
1408
1409 // UGLY HACK! For x86-64, some 128-bit aggregates are returns in a pair of
1410 // registers. Unfortunately, llvm does not support i128 yet so we pretend it's
1411 // a sret call.
1412 if (SRetMethod != X86::InMemory)
1413 X86_64AnalyzeSRetCallOperands(Op.Val, CCFn, CCInfo);
1414 else
1415 CCInfo.AnalyzeCallOperands(Op.Val, CCFn);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001416
Chris Lattner423c5f42007-02-28 05:31:48 +00001417 // Get a count of how many bytes are to be pushed on the stack.
1418 unsigned NumBytes = CCInfo.getNextStackOffset();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001419 if (CC == CallingConv::Fast)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001420 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001421
Gordon Henriksen86737662008-01-05 16:56:59 +00001422 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1423 // arguments and the arguments after the retaddr has been pushed are aligned.
1424 if (!Is64Bit && CC == CallingConv::X86_FastCall &&
1425 !Subtarget->isTargetCygMing() && !Subtarget->isTargetWindows() &&
1426 (NumBytes & 7) == 0)
1427 NumBytes += 4;
1428
1429 int FPDiff = 0;
1430 if (IsTailCall) {
1431 // Lower arguments at fp - stackoffset + fpdiff.
1432 unsigned NumBytesCallerPushed =
1433 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1434 FPDiff = NumBytesCallerPushed - NumBytes;
1435
1436 // Set the delta of movement of the returnaddr stackslot.
1437 // But only set if delta is greater than previous delta.
1438 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1439 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1440 }
1441
Chris Lattner0bd48932008-01-17 07:00:52 +00001442 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001443
Gordon Henriksen86737662008-01-05 16:56:59 +00001444 SDOperand RetAddrFrIdx, NewRetAddrFrIdx;
1445 if (IsTailCall) {
1446 // Adjust the Return address stack slot.
1447 if (FPDiff) {
1448 MVT::ValueType VT = Is64Bit ? MVT::i64 : MVT::i32;
1449 RetAddrFrIdx = getReturnAddressFrameIndex(DAG);
1450 // Load the "old" Return address.
1451 RetAddrFrIdx =
1452 DAG.getLoad(VT, Chain,RetAddrFrIdx, NULL, 0);
1453 // Calculate the new stack slot for the return address.
1454 int SlotSize = Is64Bit ? 8 : 4;
1455 int NewReturnAddrFI =
1456 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
1457 NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
1458 Chain = SDOperand(RetAddrFrIdx.Val, 1);
1459 }
1460 }
1461
Chris Lattner5a88b832007-02-25 07:10:00 +00001462 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
1463 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng32fe1032006-05-25 00:59:30 +00001464
Chris Lattner423c5f42007-02-28 05:31:48 +00001465 SDOperand StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001466
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001467 // Walk the register/memloc assignments, inserting copies/loads. For tail
1468 // calls, lower arguments which could otherwise be possibly overwritten to the
1469 // stack slot where they would go on normal function calls.
Chris Lattner423c5f42007-02-28 05:31:48 +00001470 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1471 CCValAssign &VA = ArgLocs[i];
1472 SDOperand Arg = Op.getOperand(5+2*VA.getValNo());
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001473
Chris Lattner423c5f42007-02-28 05:31:48 +00001474 // Promote the value if needed.
1475 switch (VA.getLocInfo()) {
1476 default: assert(0 && "Unknown loc info!");
1477 case CCValAssign::Full: break;
1478 case CCValAssign::SExt:
1479 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
1480 break;
1481 case CCValAssign::ZExt:
1482 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
1483 break;
1484 case CCValAssign::AExt:
1485 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
1486 break;
Evan Cheng6b5783d2006-05-25 18:56:34 +00001487 }
Chris Lattner423c5f42007-02-28 05:31:48 +00001488
1489 if (VA.isRegLoc()) {
1490 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1491 } else {
Arnold Schwaighofera51cf0f2008-01-11 17:10:15 +00001492 if (!IsTailCall || IsPossiblyOverwrittenArgumentOfTailCall(Arg)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001493 assert(VA.isMemLoc());
1494 if (StackPtr.Val == 0)
1495 StackPtr = DAG.getCopyFromReg(Chain, X86StackPtr, getPointerTy());
1496
1497 MemOpChains.push_back(LowerMemOpCallTo(Op, DAG, StackPtr, VA, Chain,
1498 Arg));
1499 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001500 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001501 }
Chris Lattnerc0bdf342007-02-28 05:39:26 +00001502
Evan Cheng32fe1032006-05-25 00:59:30 +00001503 if (!MemOpChains.empty())
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001504 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1505 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001506
Evan Cheng347d5f72006-04-28 21:29:37 +00001507 // Build a sequence of copy-to-reg nodes chained together with token chain
1508 // and flag operands which copy the outgoing args into registers.
1509 SDOperand InFlag;
Evan Cheng32fe1032006-05-25 00:59:30 +00001510 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1511 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1512 InFlag);
Evan Cheng347d5f72006-04-28 21:29:37 +00001513 InFlag = Chain.getValue(1);
1514 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001515
1516 if (IsTailCall)
1517 InFlag = SDOperand(); // ??? Isn't this nuking the preceding loop's output?
1518
Evan Chengf4684712007-02-21 21:18:14 +00001519 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1520 // GOT pointer.
Gordon Henriksen86737662008-01-05 16:56:59 +00001521 // Does not work with tail call since ebx is not restored correctly by
1522 // tailcaller. TODO: at least for x86 - verify for x86-64
1523 if (!IsTailCall && !Is64Bit &&
1524 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Evan Cheng706535d2007-01-22 21:34:25 +00001525 Subtarget->isPICStyleGOT()) {
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001526 Chain = DAG.getCopyToReg(Chain, X86::EBX,
1527 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
1528 InFlag);
1529 InFlag = Chain.getValue(1);
1530 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001531
Gordon Henriksen86737662008-01-05 16:56:59 +00001532 if (Is64Bit && isVarArg) {
1533 // From AMD64 ABI document:
1534 // For calls that may call functions that use varargs or stdargs
1535 // (prototype-less calls or calls to functions containing ellipsis (...) in
1536 // the declaration) %al is used as hidden argument to specify the number
1537 // of SSE registers used. The contents of %al do not need to match exactly
1538 // the number of registers, but must be an ubound on the number of SSE
1539 // registers used and is in the range 0 - 8 inclusive.
1540
1541 // Count the number of XMM registers allocated.
1542 static const unsigned XMMArgRegs[] = {
1543 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1544 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1545 };
1546 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
1547
1548 Chain = DAG.getCopyToReg(Chain, X86::AL,
1549 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1550 InFlag = Chain.getValue(1);
1551 }
1552
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001553 // For tail calls lower the arguments to the 'real' stack slot.
Gordon Henriksen86737662008-01-05 16:56:59 +00001554 if (IsTailCall) {
1555 SmallVector<SDOperand, 8> MemOpChains2;
Gordon Henriksen86737662008-01-05 16:56:59 +00001556 SDOperand FIN;
1557 int FI = 0;
1558 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1559 CCValAssign &VA = ArgLocs[i];
1560 if (!VA.isRegLoc()) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001561 assert(VA.isMemLoc());
1562 SDOperand Arg = Op.getOperand(5+2*VA.getValNo());
Gordon Henriksen86737662008-01-05 16:56:59 +00001563 SDOperand FlagsOp = Op.getOperand(6+2*VA.getValNo());
1564 unsigned Flags = cast<ConstantSDNode>(FlagsOp)->getValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001565 // Create frame index.
1566 int32_t Offset = VA.getLocMemOffset()+FPDiff;
1567 uint32_t OpSize = (MVT::getSizeInBits(VA.getLocVT())+7)/8;
1568 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
1569 FIN = DAG.getFrameIndex(FI, MVT::i32);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001570 SDOperand Source = Arg;
Evan Cheng8e5712b2008-01-12 01:08:07 +00001571 if (IsPossiblyOverwrittenArgumentOfTailCall(Arg)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001572 // Copy from stack slots to stack slot of a tail called function. This
1573 // needs to be done because if we would lower the arguments directly
1574 // to their real stack slot we might end up overwriting each other.
1575 // Get source stack slot.
Chris Lattner0bd48932008-01-17 07:00:52 +00001576 Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001577 if (StackPtr.Val == 0)
1578 StackPtr = DAG.getCopyFromReg(Chain, X86StackPtr, getPointerTy());
1579 Source = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, Source);
1580 if ((Flags & ISD::ParamFlags::ByVal)==0)
Duncan Sands9e9cf0c2008-01-13 21:20:29 +00001581 Source = DAG.getLoad(VA.getValVT(), Chain, Source, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001582 }
1583
Gordon Henriksen86737662008-01-05 16:56:59 +00001584 if (Flags & ISD::ParamFlags::ByVal) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001585 // Copy relative to framepointer.
1586 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN, Chain,
1587 Flags, DAG));
Gordon Henriksen86737662008-01-05 16:56:59 +00001588 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001589 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00001590 MemOpChains2.push_back(
1591 DAG.getStore(Chain, Source, FIN,
Dan Gohman3069b872008-02-07 18:41:25 +00001592 PseudoSourceValue::getFixedStack(), FI));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001593 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001594 }
1595 }
1596
1597 if (!MemOpChains2.empty())
1598 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00001599 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001600
1601 // Store the return address to the appropriate stack slot.
1602 if (FPDiff)
1603 Chain = DAG.getStore(Chain,RetAddrFrIdx, NewRetAddrFrIdx, NULL, 0);
1604 }
1605
Evan Cheng32fe1032006-05-25 00:59:30 +00001606 // If the callee is a GlobalAddress node (quite common, every direct call is)
1607 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikova5986852006-11-20 10:46:14 +00001608 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00001609 // We should use extra load for direct calls to dllimported functions in
1610 // non-JIT mode.
Gordon Henriksen86737662008-01-05 16:56:59 +00001611 if ((IsTailCall || !Is64Bit ||
1612 getTargetMachine().getCodeModel() != CodeModel::Large)
1613 && !Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1614 getTargetMachine(), true))
Anton Korobeynikova5986852006-11-20 10:46:14 +00001615 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
Gordon Henriksenae636f82008-01-03 16:47:34 +00001616 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001617 if (IsTailCall || !Is64Bit ||
1618 getTargetMachine().getCodeModel() != CodeModel::Large)
1619 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1620 } else if (IsTailCall) {
1621 assert(Callee.getOpcode() == ISD::LOAD &&
1622 "Function destination must be loaded into virtual register");
1623 unsigned Opc = Is64Bit ? X86::R9 : X86::ECX;
1624
1625 Chain = DAG.getCopyToReg(Chain,
1626 DAG.getRegister(Opc, getPointerTy()) ,
1627 Callee,InFlag);
1628 Callee = DAG.getRegister(Opc, getPointerTy());
1629 // Add register as live out.
1630 DAG.getMachineFunction().getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001631 }
1632
Chris Lattnerd96d0722007-02-25 06:40:16 +00001633 // Returns a chain & a flag for retval copy to use.
1634 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00001635 SmallVector<SDOperand, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00001636
1637 if (IsTailCall) {
1638 Ops.push_back(Chain);
Chris Lattner0bd48932008-01-17 07:00:52 +00001639 Ops.push_back(DAG.getIntPtrConstant(NumBytes));
1640 Ops.push_back(DAG.getIntPtrConstant(0));
Gordon Henriksen86737662008-01-05 16:56:59 +00001641 if (InFlag.Val)
1642 Ops.push_back(InFlag);
1643 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
1644 InFlag = Chain.getValue(1);
1645
1646 // Returns a chain & a flag for retval copy to use.
1647 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1648 Ops.clear();
1649 }
1650
Nate Begeman4c5dcf52006-02-17 00:03:04 +00001651 Ops.push_back(Chain);
1652 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00001653
Gordon Henriksen86737662008-01-05 16:56:59 +00001654 if (IsTailCall)
1655 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00001656
1657 // Add an implicit use GOT pointer in EBX.
Gordon Henriksen86737662008-01-05 16:56:59 +00001658 if (!IsTailCall && !Is64Bit &&
1659 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Evan Chengf4684712007-02-21 21:18:14 +00001660 Subtarget->isPICStyleGOT())
1661 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
Gordon Henriksenae636f82008-01-03 16:47:34 +00001662
Gordon Henriksen86737662008-01-05 16:56:59 +00001663 // Add argument registers to the end of the list so that they are known live
1664 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00001665 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1666 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1667 RegsToPass[i].second.getValueType()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001668
Evan Cheng347d5f72006-04-28 21:29:37 +00001669 if (InFlag.Val)
1670 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001671
Gordon Henriksen86737662008-01-05 16:56:59 +00001672 if (IsTailCall) {
1673 assert(InFlag.Val &&
1674 "Flag must be set. Depend on flag being set in LowerRET");
1675 Chain = DAG.getNode(X86ISD::TAILCALL,
1676 Op.Val->getVTList(), &Ops[0], Ops.size());
1677
1678 return SDOperand(Chain.Val, Op.ResNo);
1679 }
1680
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001681 Chain = DAG.getNode(X86ISD::CALL, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00001682 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00001683
Chris Lattner2d297092006-05-23 18:50:38 +00001684 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00001685 unsigned NumBytesForCalleeToPush;
1686 if (IsCalleePop(Op))
1687 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Evan Cheng0d9e9762008-01-29 19:34:22 +00001688 else if (!Is64Bit && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001689 // If this is is a call to a struct-return function, the callee
1690 // pops the hidden struct pointer, so we have to push it back.
1691 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001692 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00001693 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00001694 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Gordon Henriksen86737662008-01-05 16:56:59 +00001695
Gordon Henriksenae636f82008-01-03 16:47:34 +00001696 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00001697 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattner0bd48932008-01-17 07:00:52 +00001698 DAG.getIntPtrConstant(NumBytes),
1699 DAG.getIntPtrConstant(NumBytesForCalleeToPush),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00001700 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00001701 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00001702
Chris Lattner3085e152007-02-25 08:59:22 +00001703 // Handle result values, copying them out of physregs into vregs that we
1704 // return.
Evan Cheng0d9e9762008-01-29 19:34:22 +00001705 switch (SRetMethod) {
1706 default:
1707 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
1708 case X86::InGPR64:
1709 return SDOperand(LowerCallResultToTwo64BitRegs(Chain, InFlag, Op.Val,
1710 X86::RAX, X86::RDX,
1711 MVT::i64, DAG), Op.ResNo);
1712 case X86::InSSE:
1713 return SDOperand(LowerCallResultToTwo64BitRegs(Chain, InFlag, Op.Val,
1714 X86::XMM0, X86::XMM1,
1715 MVT::f64, DAG), Op.ResNo);
1716 case X86::InX87:
1717 return SDOperand(LowerCallResultToTwoX87Regs(Chain, InFlag, Op.Val, DAG),
1718 Op.ResNo);
1719 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001720}
1721
Evan Cheng25ab6902006-09-08 06:48:29 +00001722
1723//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001724// Fast Calling Convention (tail call) implementation
1725//===----------------------------------------------------------------------===//
1726
1727// Like std call, callee cleans arguments, convention except that ECX is
1728// reserved for storing the tail called function address. Only 2 registers are
1729// free for argument passing (inreg). Tail call optimization is performed
1730// provided:
1731// * tailcallopt is enabled
1732// * caller/callee are fastcc
1733// * elf/pic is disabled OR
1734// * elf/pic enabled + callee is in module + callee has
1735// visibility protected or hidden
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00001736// To keep the stack aligned according to platform abi the function
1737// GetAlignedArgumentStackSize ensures that argument delta is always multiples
1738// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001739// If a tail called function callee has more arguments than the caller the
1740// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00001741// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001742// original REtADDR, but before the saved framepointer or the spilled registers
1743// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
1744// stack layout:
1745// arg1
1746// arg2
1747// RETADDR
1748// [ new RETADDR
1749// move area ]
1750// (possible EBP)
1751// ESI
1752// EDI
1753// local1 ..
1754
1755/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
1756/// for a 16 byte align requirement.
1757unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
1758 SelectionDAG& DAG) {
1759 if (PerformTailCallOpt) {
1760 MachineFunction &MF = DAG.getMachineFunction();
1761 const TargetMachine &TM = MF.getTarget();
1762 const TargetFrameInfo &TFI = *TM.getFrameInfo();
1763 unsigned StackAlignment = TFI.getStackAlignment();
1764 uint64_t AlignMask = StackAlignment - 1;
1765 int64_t Offset = StackSize;
1766 unsigned SlotSize = Subtarget->is64Bit() ? 8 : 4;
1767 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
1768 // Number smaller than 12 so just add the difference.
1769 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
1770 } else {
1771 // Mask out lower bits, add stackalignment once plus the 12 bytes.
1772 Offset = ((~AlignMask) & Offset) + StackAlignment +
1773 (StackAlignment-SlotSize);
1774 }
1775 StackSize = Offset;
1776 }
1777 return StackSize;
1778}
1779
1780/// IsEligibleForTailCallElimination - Check to see whether the next instruction
Evan Cheng9df7dc52007-11-02 01:26:22 +00001781/// following the call is a return. A function is eligible if caller/callee
1782/// calling conventions match, currently only fastcc supports tail calls, and
1783/// the function CALL is immediatly followed by a RET.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001784bool X86TargetLowering::IsEligibleForTailCallOptimization(SDOperand Call,
1785 SDOperand Ret,
1786 SelectionDAG& DAG) const {
Evan Cheng9df7dc52007-11-02 01:26:22 +00001787 if (!PerformTailCallOpt)
1788 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001789
1790 // Check whether CALL node immediatly preceeds the RET node and whether the
1791 // return uses the result of the node or is a void return.
Evan Cheng9df7dc52007-11-02 01:26:22 +00001792 unsigned NumOps = Ret.getNumOperands();
1793 if ((NumOps == 1 &&
1794 (Ret.getOperand(0) == SDOperand(Call.Val,1) ||
1795 Ret.getOperand(0) == SDOperand(Call.Val,0))) ||
Evan Chenga9d641e2007-11-02 17:45:40 +00001796 (NumOps > 1 &&
Evan Cheng9df7dc52007-11-02 01:26:22 +00001797 Ret.getOperand(0) == SDOperand(Call.Val,Call.Val->getNumValues()-1) &&
1798 Ret.getOperand(1) == SDOperand(Call.Val,0))) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001799 MachineFunction &MF = DAG.getMachineFunction();
1800 unsigned CallerCC = MF.getFunction()->getCallingConv();
1801 unsigned CalleeCC = cast<ConstantSDNode>(Call.getOperand(1))->getValue();
1802 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
1803 SDOperand Callee = Call.getOperand(4);
1804 // On elf/pic %ebx needs to be livein.
Evan Cheng9df7dc52007-11-02 01:26:22 +00001805 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ ||
1806 !Subtarget->isPICStyleGOT())
1807 return true;
1808
1809 // Can only do local tail calls with PIC.
Gordon Henriksen86737662008-01-05 16:56:59 +00001810 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1811 return G->getGlobal()->hasHiddenVisibility()
1812 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001813 }
1814 }
Evan Cheng9df7dc52007-11-02 01:26:22 +00001815
1816 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001817}
1818
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00001819//===----------------------------------------------------------------------===//
1820// Other Lowering Hooks
1821//===----------------------------------------------------------------------===//
1822
1823
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001824SDOperand X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001825 MachineFunction &MF = DAG.getMachineFunction();
1826 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1827 int ReturnAddrIndex = FuncInfo->getRAIndex();
1828
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001829 if (ReturnAddrIndex == 0) {
1830 // Set up a frame object for the return address.
Evan Cheng25ab6902006-09-08 06:48:29 +00001831 if (Subtarget->is64Bit())
1832 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(8, -8);
1833 else
1834 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(4, -4);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001835
1836 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001837 }
1838
Evan Cheng25ab6902006-09-08 06:48:29 +00001839 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001840}
1841
1842
1843
Evan Cheng6dfa9992006-01-30 23:41:35 +00001844/// translateX86CC - do a one to one translation of a ISD::CondCode to the X86
1845/// specific condition code. It returns a false if it cannot do a direct
Chris Lattnerf9570512006-09-13 03:22:10 +00001846/// translation. X86CC is the translated CondCode. LHS/RHS are modified as
1847/// needed.
Evan Cheng6be2c582006-04-05 23:38:46 +00001848static bool translateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
Chris Lattnerf9570512006-09-13 03:22:10 +00001849 unsigned &X86CC, SDOperand &LHS, SDOperand &RHS,
1850 SelectionDAG &DAG) {
Chris Lattner7fbe9722006-10-20 17:42:20 +00001851 X86CC = X86::COND_INVALID;
Evan Chengd9558e02006-01-06 00:43:03 +00001852 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00001853 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
1854 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
1855 // X > -1 -> X == 0, jump !sign.
1856 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner7fbe9722006-10-20 17:42:20 +00001857 X86CC = X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00001858 return true;
1859 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
1860 // X < 0 -> X == 0, jump on sign.
Chris Lattner7fbe9722006-10-20 17:42:20 +00001861 X86CC = X86::COND_S;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00001862 return true;
Dan Gohman5f6913c2007-09-17 14:49:27 +00001863 } else if (SetCCOpcode == ISD::SETLT && RHSC->getValue() == 1) {
1864 // X < 1 -> X <= 0
1865 RHS = DAG.getConstant(0, RHS.getValueType());
1866 X86CC = X86::COND_LE;
1867 return true;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00001868 }
Chris Lattnerf9570512006-09-13 03:22:10 +00001869 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00001870
Evan Chengd9558e02006-01-06 00:43:03 +00001871 switch (SetCCOpcode) {
1872 default: break;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001873 case ISD::SETEQ: X86CC = X86::COND_E; break;
1874 case ISD::SETGT: X86CC = X86::COND_G; break;
1875 case ISD::SETGE: X86CC = X86::COND_GE; break;
1876 case ISD::SETLT: X86CC = X86::COND_L; break;
1877 case ISD::SETLE: X86CC = X86::COND_LE; break;
1878 case ISD::SETNE: X86CC = X86::COND_NE; break;
1879 case ISD::SETULT: X86CC = X86::COND_B; break;
1880 case ISD::SETUGT: X86CC = X86::COND_A; break;
1881 case ISD::SETULE: X86CC = X86::COND_BE; break;
1882 case ISD::SETUGE: X86CC = X86::COND_AE; break;
Evan Chengd9558e02006-01-06 00:43:03 +00001883 }
1884 } else {
1885 // On a floating point condition, the flags are set as follows:
1886 // ZF PF CF op
1887 // 0 | 0 | 0 | X > Y
1888 // 0 | 0 | 1 | X < Y
1889 // 1 | 0 | 0 | X == Y
1890 // 1 | 1 | 1 | unordered
Chris Lattnerf9570512006-09-13 03:22:10 +00001891 bool Flip = false;
Evan Chengd9558e02006-01-06 00:43:03 +00001892 switch (SetCCOpcode) {
1893 default: break;
1894 case ISD::SETUEQ:
Chris Lattner7fbe9722006-10-20 17:42:20 +00001895 case ISD::SETEQ: X86CC = X86::COND_E; break;
Evan Cheng5001ea12006-04-17 07:24:10 +00001896 case ISD::SETOLT: Flip = true; // Fallthrough
Evan Chengd9558e02006-01-06 00:43:03 +00001897 case ISD::SETOGT:
Chris Lattner7fbe9722006-10-20 17:42:20 +00001898 case ISD::SETGT: X86CC = X86::COND_A; break;
Evan Cheng5001ea12006-04-17 07:24:10 +00001899 case ISD::SETOLE: Flip = true; // Fallthrough
Evan Chengd9558e02006-01-06 00:43:03 +00001900 case ISD::SETOGE:
Chris Lattner7fbe9722006-10-20 17:42:20 +00001901 case ISD::SETGE: X86CC = X86::COND_AE; break;
Evan Cheng5001ea12006-04-17 07:24:10 +00001902 case ISD::SETUGT: Flip = true; // Fallthrough
Evan Chengd9558e02006-01-06 00:43:03 +00001903 case ISD::SETULT:
Chris Lattner7fbe9722006-10-20 17:42:20 +00001904 case ISD::SETLT: X86CC = X86::COND_B; break;
Evan Cheng5001ea12006-04-17 07:24:10 +00001905 case ISD::SETUGE: Flip = true; // Fallthrough
Evan Chengd9558e02006-01-06 00:43:03 +00001906 case ISD::SETULE:
Chris Lattner7fbe9722006-10-20 17:42:20 +00001907 case ISD::SETLE: X86CC = X86::COND_BE; break;
Evan Chengd9558e02006-01-06 00:43:03 +00001908 case ISD::SETONE:
Chris Lattner7fbe9722006-10-20 17:42:20 +00001909 case ISD::SETNE: X86CC = X86::COND_NE; break;
1910 case ISD::SETUO: X86CC = X86::COND_P; break;
1911 case ISD::SETO: X86CC = X86::COND_NP; break;
Evan Chengd9558e02006-01-06 00:43:03 +00001912 }
Chris Lattnerf9570512006-09-13 03:22:10 +00001913 if (Flip)
1914 std::swap(LHS, RHS);
Evan Chengd9558e02006-01-06 00:43:03 +00001915 }
Evan Cheng6dfa9992006-01-30 23:41:35 +00001916
Chris Lattner7fbe9722006-10-20 17:42:20 +00001917 return X86CC != X86::COND_INVALID;
Evan Chengd9558e02006-01-06 00:43:03 +00001918}
1919
Evan Cheng4a460802006-01-11 00:33:36 +00001920/// hasFPCMov - is there a floating point cmov for the specific X86 condition
1921/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00001922/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00001923static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00001924 switch (X86CC) {
1925 default:
1926 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001927 case X86::COND_B:
1928 case X86::COND_BE:
1929 case X86::COND_E:
1930 case X86::COND_P:
1931 case X86::COND_A:
1932 case X86::COND_AE:
1933 case X86::COND_NE:
1934 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00001935 return true;
1936 }
1937}
1938
Evan Cheng5ced1d82006-04-06 23:23:56 +00001939/// isUndefOrInRange - Op is either an undef node or a ConstantSDNode. Return
Evan Chengc5cdff22006-04-07 21:53:05 +00001940/// true if Op is undef or if its value falls within the specified range (L, H].
Evan Cheng5ced1d82006-04-06 23:23:56 +00001941static bool isUndefOrInRange(SDOperand Op, unsigned Low, unsigned Hi) {
1942 if (Op.getOpcode() == ISD::UNDEF)
1943 return true;
1944
1945 unsigned Val = cast<ConstantSDNode>(Op)->getValue();
Evan Chengc5cdff22006-04-07 21:53:05 +00001946 return (Val >= Low && Val < Hi);
1947}
1948
1949/// isUndefOrEqual - Op is either an undef node or a ConstantSDNode. Return
1950/// true if Op is undef or if its value equal to the specified value.
1951static bool isUndefOrEqual(SDOperand Op, unsigned Val) {
1952 if (Op.getOpcode() == ISD::UNDEF)
1953 return true;
1954 return cast<ConstantSDNode>(Op)->getValue() == Val;
Evan Cheng5ced1d82006-04-06 23:23:56 +00001955}
1956
Evan Cheng0188ecb2006-03-22 18:59:22 +00001957/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
1958/// specifies a shuffle of elements that is suitable for input to PSHUFD.
1959bool X86::isPSHUFDMask(SDNode *N) {
1960 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1961
Dan Gohman7f55fcb2007-08-02 21:17:01 +00001962 if (N->getNumOperands() != 2 && N->getNumOperands() != 4)
Evan Cheng0188ecb2006-03-22 18:59:22 +00001963 return false;
1964
1965 // Check if the value doesn't reference the second vector.
Evan Cheng506d3df2006-03-29 23:07:14 +00001966 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Evan Chengef698ca2006-03-31 00:30:29 +00001967 SDOperand Arg = N->getOperand(i);
1968 if (Arg.getOpcode() == ISD::UNDEF) continue;
1969 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohman7f55fcb2007-08-02 21:17:01 +00001970 if (cast<ConstantSDNode>(Arg)->getValue() >= e)
Evan Cheng506d3df2006-03-29 23:07:14 +00001971 return false;
1972 }
1973
1974 return true;
1975}
1976
1977/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Chengc21a0532006-04-05 01:47:37 +00001978/// specifies a shuffle of elements that is suitable for input to PSHUFHW.
Evan Cheng506d3df2006-03-29 23:07:14 +00001979bool X86::isPSHUFHWMask(SDNode *N) {
1980 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1981
1982 if (N->getNumOperands() != 8)
1983 return false;
1984
1985 // Lower quadword copied in order.
1986 for (unsigned i = 0; i != 4; ++i) {
Evan Chengef698ca2006-03-31 00:30:29 +00001987 SDOperand Arg = N->getOperand(i);
1988 if (Arg.getOpcode() == ISD::UNDEF) continue;
1989 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1990 if (cast<ConstantSDNode>(Arg)->getValue() != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00001991 return false;
1992 }
1993
1994 // Upper quadword shuffled.
1995 for (unsigned i = 4; i != 8; ++i) {
Evan Chengef698ca2006-03-31 00:30:29 +00001996 SDOperand Arg = N->getOperand(i);
1997 if (Arg.getOpcode() == ISD::UNDEF) continue;
1998 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1999 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Cheng506d3df2006-03-29 23:07:14 +00002000 if (Val < 4 || Val > 7)
2001 return false;
2002 }
2003
2004 return true;
2005}
2006
2007/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Chengc21a0532006-04-05 01:47:37 +00002008/// specifies a shuffle of elements that is suitable for input to PSHUFLW.
Evan Cheng506d3df2006-03-29 23:07:14 +00002009bool X86::isPSHUFLWMask(SDNode *N) {
2010 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2011
2012 if (N->getNumOperands() != 8)
2013 return false;
2014
2015 // Upper quadword copied in order.
Evan Chengc5cdff22006-04-07 21:53:05 +00002016 for (unsigned i = 4; i != 8; ++i)
2017 if (!isUndefOrEqual(N->getOperand(i), i))
Evan Cheng506d3df2006-03-29 23:07:14 +00002018 return false;
Evan Cheng506d3df2006-03-29 23:07:14 +00002019
2020 // Lower quadword shuffled.
Evan Chengc5cdff22006-04-07 21:53:05 +00002021 for (unsigned i = 0; i != 4; ++i)
2022 if (!isUndefOrInRange(N->getOperand(i), 0, 4))
Evan Cheng506d3df2006-03-29 23:07:14 +00002023 return false;
Evan Cheng0188ecb2006-03-22 18:59:22 +00002024
2025 return true;
2026}
2027
Evan Cheng14aed5e2006-03-24 01:18:28 +00002028/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2029/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Chris Lattner5a88b832007-02-25 07:10:00 +00002030static bool isSHUFPMask(const SDOperand *Elems, unsigned NumElems) {
Evan Cheng39623da2006-04-20 08:58:49 +00002031 if (NumElems != 2 && NumElems != 4) return false;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002032
Evan Cheng39623da2006-04-20 08:58:49 +00002033 unsigned Half = NumElems / 2;
2034 for (unsigned i = 0; i < Half; ++i)
Chris Lattner5a88b832007-02-25 07:10:00 +00002035 if (!isUndefOrInRange(Elems[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002036 return false;
2037 for (unsigned i = Half; i < NumElems; ++i)
Chris Lattner5a88b832007-02-25 07:10:00 +00002038 if (!isUndefOrInRange(Elems[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002039 return false;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002040
2041 return true;
2042}
2043
Evan Cheng39623da2006-04-20 08:58:49 +00002044bool X86::isSHUFPMask(SDNode *N) {
2045 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner5a88b832007-02-25 07:10:00 +00002046 return ::isSHUFPMask(N->op_begin(), N->getNumOperands());
Evan Cheng39623da2006-04-20 08:58:49 +00002047}
2048
Evan Cheng213d2cf2007-05-17 18:45:50 +00002049/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002050/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2051/// half elements to come from vector 1 (which would equal the dest.) and
2052/// the upper half to come from vector 2.
Chris Lattner5a88b832007-02-25 07:10:00 +00002053static bool isCommutedSHUFP(const SDOperand *Ops, unsigned NumOps) {
2054 if (NumOps != 2 && NumOps != 4) return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002055
Chris Lattner5a88b832007-02-25 07:10:00 +00002056 unsigned Half = NumOps / 2;
Evan Cheng39623da2006-04-20 08:58:49 +00002057 for (unsigned i = 0; i < Half; ++i)
Chris Lattner5a88b832007-02-25 07:10:00 +00002058 if (!isUndefOrInRange(Ops[i], NumOps, NumOps*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002059 return false;
Chris Lattner5a88b832007-02-25 07:10:00 +00002060 for (unsigned i = Half; i < NumOps; ++i)
2061 if (!isUndefOrInRange(Ops[i], 0, NumOps))
Evan Cheng39623da2006-04-20 08:58:49 +00002062 return false;
2063 return true;
2064}
2065
2066static bool isCommutedSHUFP(SDNode *N) {
2067 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner5a88b832007-02-25 07:10:00 +00002068 return isCommutedSHUFP(N->op_begin(), N->getNumOperands());
Evan Cheng39623da2006-04-20 08:58:49 +00002069}
2070
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002071/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2072/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
2073bool X86::isMOVHLPSMask(SDNode *N) {
2074 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2075
Evan Cheng2064a2b2006-03-28 06:50:32 +00002076 if (N->getNumOperands() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002077 return false;
2078
Evan Cheng2064a2b2006-03-28 06:50:32 +00002079 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Evan Chengc5cdff22006-04-07 21:53:05 +00002080 return isUndefOrEqual(N->getOperand(0), 6) &&
2081 isUndefOrEqual(N->getOperand(1), 7) &&
2082 isUndefOrEqual(N->getOperand(2), 2) &&
2083 isUndefOrEqual(N->getOperand(3), 3);
Evan Cheng2064a2b2006-03-28 06:50:32 +00002084}
2085
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002086/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2087/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2088/// <2, 3, 2, 3>
2089bool X86::isMOVHLPS_v_undef_Mask(SDNode *N) {
2090 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2091
2092 if (N->getNumOperands() != 4)
2093 return false;
2094
2095 // Expect bit0 == 2, bit1 == 3, bit2 == 2, bit3 == 3
2096 return isUndefOrEqual(N->getOperand(0), 2) &&
2097 isUndefOrEqual(N->getOperand(1), 3) &&
2098 isUndefOrEqual(N->getOperand(2), 2) &&
2099 isUndefOrEqual(N->getOperand(3), 3);
2100}
2101
Evan Cheng5ced1d82006-04-06 23:23:56 +00002102/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2103/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
2104bool X86::isMOVLPMask(SDNode *N) {
2105 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2106
2107 unsigned NumElems = N->getNumOperands();
2108 if (NumElems != 2 && NumElems != 4)
2109 return false;
2110
Evan Chengc5cdff22006-04-07 21:53:05 +00002111 for (unsigned i = 0; i < NumElems/2; ++i)
2112 if (!isUndefOrEqual(N->getOperand(i), i + NumElems))
2113 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002114
Evan Chengc5cdff22006-04-07 21:53:05 +00002115 for (unsigned i = NumElems/2; i < NumElems; ++i)
2116 if (!isUndefOrEqual(N->getOperand(i), i))
2117 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002118
2119 return true;
2120}
2121
2122/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng533a0aa2006-04-19 20:35:22 +00002123/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2124/// and MOVLHPS.
Evan Cheng5ced1d82006-04-06 23:23:56 +00002125bool X86::isMOVHPMask(SDNode *N) {
2126 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2127
2128 unsigned NumElems = N->getNumOperands();
2129 if (NumElems != 2 && NumElems != 4)
2130 return false;
2131
Evan Chengc5cdff22006-04-07 21:53:05 +00002132 for (unsigned i = 0; i < NumElems/2; ++i)
2133 if (!isUndefOrEqual(N->getOperand(i), i))
2134 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002135
2136 for (unsigned i = 0; i < NumElems/2; ++i) {
2137 SDOperand Arg = N->getOperand(i + NumElems/2);
Evan Chengc5cdff22006-04-07 21:53:05 +00002138 if (!isUndefOrEqual(Arg, i + NumElems))
2139 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002140 }
2141
2142 return true;
2143}
2144
Evan Cheng0038e592006-03-28 00:39:58 +00002145/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2146/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Chris Lattner5a88b832007-02-25 07:10:00 +00002147bool static isUNPCKLMask(const SDOperand *Elts, unsigned NumElts,
2148 bool V2IsSplat = false) {
2149 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002150 return false;
2151
Chris Lattner5a88b832007-02-25 07:10:00 +00002152 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
2153 SDOperand BitI = Elts[i];
2154 SDOperand BitI1 = Elts[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002155 if (!isUndefOrEqual(BitI, j))
2156 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002157 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002158 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002159 return false;
2160 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002161 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002162 return false;
2163 }
Evan Cheng0038e592006-03-28 00:39:58 +00002164 }
2165
2166 return true;
2167}
2168
Evan Cheng39623da2006-04-20 08:58:49 +00002169bool X86::isUNPCKLMask(SDNode *N, bool V2IsSplat) {
2170 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner5a88b832007-02-25 07:10:00 +00002171 return ::isUNPCKLMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002172}
2173
Evan Cheng4fcb9222006-03-28 02:43:26 +00002174/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2175/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Chris Lattner5a88b832007-02-25 07:10:00 +00002176bool static isUNPCKHMask(const SDOperand *Elts, unsigned NumElts,
2177 bool V2IsSplat = false) {
2178 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002179 return false;
2180
Chris Lattner5a88b832007-02-25 07:10:00 +00002181 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
2182 SDOperand BitI = Elts[i];
2183 SDOperand BitI1 = Elts[i+1];
2184 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002185 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002186 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002187 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002188 return false;
2189 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002190 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002191 return false;
2192 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002193 }
2194
2195 return true;
2196}
2197
Evan Cheng39623da2006-04-20 08:58:49 +00002198bool X86::isUNPCKHMask(SDNode *N, bool V2IsSplat) {
2199 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner5a88b832007-02-25 07:10:00 +00002200 return ::isUNPCKHMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002201}
2202
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002203/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2204/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2205/// <0, 0, 1, 1>
2206bool X86::isUNPCKL_v_undef_Mask(SDNode *N) {
2207 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2208
2209 unsigned NumElems = N->getNumOperands();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002210 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002211 return false;
2212
2213 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
2214 SDOperand BitI = N->getOperand(i);
2215 SDOperand BitI1 = N->getOperand(i+1);
2216
Evan Chengc5cdff22006-04-07 21:53:05 +00002217 if (!isUndefOrEqual(BitI, j))
2218 return false;
2219 if (!isUndefOrEqual(BitI1, j))
2220 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002221 }
2222
2223 return true;
2224}
2225
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002226/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2227/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2228/// <2, 2, 3, 3>
2229bool X86::isUNPCKH_v_undef_Mask(SDNode *N) {
2230 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2231
2232 unsigned NumElems = N->getNumOperands();
2233 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2234 return false;
2235
2236 for (unsigned i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2237 SDOperand BitI = N->getOperand(i);
2238 SDOperand BitI1 = N->getOperand(i + 1);
2239
2240 if (!isUndefOrEqual(BitI, j))
2241 return false;
2242 if (!isUndefOrEqual(BitI1, j))
2243 return false;
2244 }
2245
2246 return true;
2247}
2248
Evan Cheng017dcc62006-04-21 01:05:10 +00002249/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2250/// specifies a shuffle of elements that is suitable for input to MOVSS,
2251/// MOVSD, and MOVD, i.e. setting the lowest element.
Chris Lattner5a88b832007-02-25 07:10:00 +00002252static bool isMOVLMask(const SDOperand *Elts, unsigned NumElts) {
Evan Cheng10762102007-12-06 22:14:22 +00002253 if (NumElts != 2 && NumElts != 4)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002254 return false;
2255
Chris Lattner5a88b832007-02-25 07:10:00 +00002256 if (!isUndefOrEqual(Elts[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002257 return false;
2258
Chris Lattner5a88b832007-02-25 07:10:00 +00002259 for (unsigned i = 1; i < NumElts; ++i) {
2260 if (!isUndefOrEqual(Elts[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002261 return false;
2262 }
2263
2264 return true;
2265}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002266
Evan Cheng017dcc62006-04-21 01:05:10 +00002267bool X86::isMOVLMask(SDNode *N) {
Evan Cheng39623da2006-04-20 08:58:49 +00002268 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner5a88b832007-02-25 07:10:00 +00002269 return ::isMOVLMask(N->op_begin(), N->getNumOperands());
Evan Cheng39623da2006-04-20 08:58:49 +00002270}
2271
Evan Cheng017dcc62006-04-21 01:05:10 +00002272/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2273/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002274/// element of vector 2 and the other elements to come from vector 1 in order.
Chris Lattner5a88b832007-02-25 07:10:00 +00002275static bool isCommutedMOVL(const SDOperand *Ops, unsigned NumOps,
2276 bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002277 bool V2IsUndef = false) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002278 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002279 return false;
2280
2281 if (!isUndefOrEqual(Ops[0], 0))
2282 return false;
2283
Chris Lattner5a88b832007-02-25 07:10:00 +00002284 for (unsigned i = 1; i < NumOps; ++i) {
Evan Cheng39623da2006-04-20 08:58:49 +00002285 SDOperand Arg = Ops[i];
Chris Lattner5a88b832007-02-25 07:10:00 +00002286 if (!(isUndefOrEqual(Arg, i+NumOps) ||
2287 (V2IsUndef && isUndefOrInRange(Arg, NumOps, NumOps*2)) ||
2288 (V2IsSplat && isUndefOrEqual(Arg, NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002289 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002290 }
2291
2292 return true;
2293}
2294
Evan Cheng8cf723d2006-09-08 01:50:06 +00002295static bool isCommutedMOVL(SDNode *N, bool V2IsSplat = false,
2296 bool V2IsUndef = false) {
Evan Cheng39623da2006-04-20 08:58:49 +00002297 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner5a88b832007-02-25 07:10:00 +00002298 return isCommutedMOVL(N->op_begin(), N->getNumOperands(),
2299 V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002300}
2301
Evan Chengd9539472006-04-14 21:59:03 +00002302/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2303/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
2304bool X86::isMOVSHDUPMask(SDNode *N) {
2305 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2306
2307 if (N->getNumOperands() != 4)
2308 return false;
2309
2310 // Expect 1, 1, 3, 3
2311 for (unsigned i = 0; i < 2; ++i) {
2312 SDOperand Arg = N->getOperand(i);
2313 if (Arg.getOpcode() == ISD::UNDEF) continue;
2314 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2315 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2316 if (Val != 1) return false;
2317 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002318
2319 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002320 for (unsigned i = 2; i < 4; ++i) {
2321 SDOperand Arg = N->getOperand(i);
2322 if (Arg.getOpcode() == ISD::UNDEF) continue;
2323 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2324 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2325 if (Val != 3) return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002326 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002327 }
Evan Cheng39fc1452006-04-15 03:13:24 +00002328
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002329 // Don't use movshdup if it can be done with a shufps.
2330 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002331}
2332
2333/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2334/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
2335bool X86::isMOVSLDUPMask(SDNode *N) {
2336 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2337
2338 if (N->getNumOperands() != 4)
2339 return false;
2340
2341 // Expect 0, 0, 2, 2
2342 for (unsigned i = 0; i < 2; ++i) {
2343 SDOperand Arg = N->getOperand(i);
2344 if (Arg.getOpcode() == ISD::UNDEF) continue;
2345 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2346 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2347 if (Val != 0) return false;
2348 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002349
2350 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002351 for (unsigned i = 2; i < 4; ++i) {
2352 SDOperand Arg = N->getOperand(i);
2353 if (Arg.getOpcode() == ISD::UNDEF) continue;
2354 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2355 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2356 if (Val != 2) return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002357 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002358 }
Evan Cheng39fc1452006-04-15 03:13:24 +00002359
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002360 // Don't use movshdup if it can be done with a shufps.
2361 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002362}
2363
Evan Cheng49892af2007-06-19 00:02:56 +00002364/// isIdentityMask - Return true if the specified VECTOR_SHUFFLE operand
2365/// specifies a identity operation on the LHS or RHS.
2366static bool isIdentityMask(SDNode *N, bool RHS = false) {
2367 unsigned NumElems = N->getNumOperands();
2368 for (unsigned i = 0; i < NumElems; ++i)
2369 if (!isUndefOrEqual(N->getOperand(i), i + (RHS ? NumElems : 0)))
2370 return false;
2371 return true;
2372}
2373
Evan Chengb9df0ca2006-03-22 02:53:00 +00002374/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2375/// a splat of a single element.
Evan Chengc575ca22006-04-17 20:43:08 +00002376static bool isSplatMask(SDNode *N) {
Evan Chengb9df0ca2006-03-22 02:53:00 +00002377 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2378
Evan Chengb9df0ca2006-03-22 02:53:00 +00002379 // This is a splat operation if each element of the permute is the same, and
2380 // if the value doesn't reference the second vector.
Evan Cheng94fe5eb2006-04-19 23:28:59 +00002381 unsigned NumElems = N->getNumOperands();
2382 SDOperand ElementBase;
2383 unsigned i = 0;
2384 for (; i != NumElems; ++i) {
2385 SDOperand Elt = N->getOperand(i);
Reid Spencer3ed469c2006-11-02 20:25:50 +00002386 if (isa<ConstantSDNode>(Elt)) {
Evan Cheng94fe5eb2006-04-19 23:28:59 +00002387 ElementBase = Elt;
2388 break;
2389 }
2390 }
2391
2392 if (!ElementBase.Val)
2393 return false;
2394
2395 for (; i != NumElems; ++i) {
Evan Chengef698ca2006-03-31 00:30:29 +00002396 SDOperand Arg = N->getOperand(i);
2397 if (Arg.getOpcode() == ISD::UNDEF) continue;
2398 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Evan Cheng94fe5eb2006-04-19 23:28:59 +00002399 if (Arg != ElementBase) return false;
Evan Chengb9df0ca2006-03-22 02:53:00 +00002400 }
2401
2402 // Make sure it is a splat of the first vector operand.
Evan Cheng94fe5eb2006-04-19 23:28:59 +00002403 return cast<ConstantSDNode>(ElementBase)->getValue() < NumElems;
Evan Chengb9df0ca2006-03-22 02:53:00 +00002404}
2405
Evan Chengc575ca22006-04-17 20:43:08 +00002406/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2407/// a splat of a single element and it's a 2 or 4 element mask.
2408bool X86::isSplatMask(SDNode *N) {
2409 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2410
Evan Cheng94fe5eb2006-04-19 23:28:59 +00002411 // We can only splat 64-bit, and 32-bit quantities with a single instruction.
Evan Chengc575ca22006-04-17 20:43:08 +00002412 if (N->getNumOperands() != 4 && N->getNumOperands() != 2)
2413 return false;
2414 return ::isSplatMask(N);
2415}
2416
Evan Chengf686d9b2006-10-27 21:08:32 +00002417/// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
2418/// specifies a splat of zero element.
2419bool X86::isSplatLoMask(SDNode *N) {
2420 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2421
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002422 for (unsigned i = 0, e = N->getNumOperands(); i < e; ++i)
Evan Chengf686d9b2006-10-27 21:08:32 +00002423 if (!isUndefOrEqual(N->getOperand(i), 0))
2424 return false;
2425 return true;
2426}
2427
Evan Cheng63d33002006-03-22 08:01:21 +00002428/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2429/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2430/// instructions.
2431unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Evan Chengb9df0ca2006-03-22 02:53:00 +00002432 unsigned NumOperands = N->getNumOperands();
2433 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2434 unsigned Mask = 0;
Evan Cheng36b27f32006-03-28 23:41:33 +00002435 for (unsigned i = 0; i < NumOperands; ++i) {
Evan Chengef698ca2006-03-31 00:30:29 +00002436 unsigned Val = 0;
2437 SDOperand Arg = N->getOperand(NumOperands-i-1);
2438 if (Arg.getOpcode() != ISD::UNDEF)
2439 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Cheng14aed5e2006-03-24 01:18:28 +00002440 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00002441 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00002442 if (i != NumOperands - 1)
2443 Mask <<= Shift;
2444 }
Evan Cheng63d33002006-03-22 08:01:21 +00002445
2446 return Mask;
2447}
2448
Evan Cheng506d3df2006-03-29 23:07:14 +00002449/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2450/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2451/// instructions.
2452unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
2453 unsigned Mask = 0;
2454 // 8 nodes, but we only care about the last 4.
2455 for (unsigned i = 7; i >= 4; --i) {
Evan Chengef698ca2006-03-31 00:30:29 +00002456 unsigned Val = 0;
2457 SDOperand Arg = N->getOperand(i);
2458 if (Arg.getOpcode() != ISD::UNDEF)
2459 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Cheng506d3df2006-03-29 23:07:14 +00002460 Mask |= (Val - 4);
2461 if (i != 4)
2462 Mask <<= 2;
2463 }
2464
2465 return Mask;
2466}
2467
2468/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2469/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2470/// instructions.
2471unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
2472 unsigned Mask = 0;
2473 // 8 nodes, but we only care about the first 4.
2474 for (int i = 3; i >= 0; --i) {
Evan Chengef698ca2006-03-31 00:30:29 +00002475 unsigned Val = 0;
2476 SDOperand Arg = N->getOperand(i);
2477 if (Arg.getOpcode() != ISD::UNDEF)
2478 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Cheng506d3df2006-03-29 23:07:14 +00002479 Mask |= Val;
2480 if (i != 0)
2481 Mask <<= 2;
2482 }
2483
2484 return Mask;
2485}
2486
Evan Chengc21a0532006-04-05 01:47:37 +00002487/// isPSHUFHW_PSHUFLWMask - true if the specified VECTOR_SHUFFLE operand
2488/// specifies a 8 element shuffle that can be broken into a pair of
2489/// PSHUFHW and PSHUFLW.
2490static bool isPSHUFHW_PSHUFLWMask(SDNode *N) {
2491 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2492
2493 if (N->getNumOperands() != 8)
2494 return false;
2495
2496 // Lower quadword shuffled.
2497 for (unsigned i = 0; i != 4; ++i) {
2498 SDOperand Arg = N->getOperand(i);
2499 if (Arg.getOpcode() == ISD::UNDEF) continue;
2500 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2501 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00002502 if (Val >= 4)
Evan Chengc21a0532006-04-05 01:47:37 +00002503 return false;
2504 }
2505
2506 // Upper quadword shuffled.
2507 for (unsigned i = 4; i != 8; ++i) {
2508 SDOperand Arg = N->getOperand(i);
2509 if (Arg.getOpcode() == ISD::UNDEF) continue;
2510 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2511 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2512 if (Val < 4 || Val > 7)
2513 return false;
2514 }
2515
2516 return true;
2517}
2518
Chris Lattner8a594482007-11-25 00:24:49 +00002519/// CommuteVectorShuffle - Swap vector_shuffle operands as well as
Evan Cheng5ced1d82006-04-06 23:23:56 +00002520/// values in ther permute mask.
Evan Cheng9eca5e82006-10-25 21:49:50 +00002521static SDOperand CommuteVectorShuffle(SDOperand Op, SDOperand &V1,
2522 SDOperand &V2, SDOperand &Mask,
2523 SelectionDAG &DAG) {
Evan Cheng5ced1d82006-04-06 23:23:56 +00002524 MVT::ValueType VT = Op.getValueType();
2525 MVT::ValueType MaskVT = Mask.getValueType();
Dan Gohman51eaa862007-06-14 22:58:02 +00002526 MVT::ValueType EltVT = MVT::getVectorElementType(MaskVT);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002527 unsigned NumElems = Mask.getNumOperands();
Chris Lattner5a88b832007-02-25 07:10:00 +00002528 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002529
2530 for (unsigned i = 0; i != NumElems; ++i) {
2531 SDOperand Arg = Mask.getOperand(i);
Evan Cheng80d428c2006-04-19 22:48:17 +00002532 if (Arg.getOpcode() == ISD::UNDEF) {
2533 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2534 continue;
2535 }
Evan Cheng5ced1d82006-04-06 23:23:56 +00002536 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2537 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2538 if (Val < NumElems)
2539 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2540 else
2541 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2542 }
2543
Evan Cheng9eca5e82006-10-25 21:49:50 +00002544 std::swap(V1, V2);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002545 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], NumElems);
Evan Cheng9eca5e82006-10-25 21:49:50 +00002546 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002547}
2548
Evan Cheng779ccea2007-12-07 21:30:01 +00002549/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2550/// the two vector operands have swapped position.
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002551static
2552SDOperand CommuteVectorShuffleMask(SDOperand Mask, SelectionDAG &DAG) {
2553 MVT::ValueType MaskVT = Mask.getValueType();
2554 MVT::ValueType EltVT = MVT::getVectorElementType(MaskVT);
2555 unsigned NumElems = Mask.getNumOperands();
2556 SmallVector<SDOperand, 8> MaskVec;
2557 for (unsigned i = 0; i != NumElems; ++i) {
2558 SDOperand Arg = Mask.getOperand(i);
2559 if (Arg.getOpcode() == ISD::UNDEF) {
2560 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2561 continue;
2562 }
2563 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2564 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2565 if (Val < NumElems)
2566 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2567 else
2568 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2569 }
2570 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], NumElems);
2571}
2572
2573
Evan Cheng533a0aa2006-04-19 20:35:22 +00002574/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2575/// match movhlps. The lower half elements should come from upper half of
2576/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002577/// half of V2 (and in order).
Evan Cheng533a0aa2006-04-19 20:35:22 +00002578static bool ShouldXformToMOVHLPS(SDNode *Mask) {
2579 unsigned NumElems = Mask->getNumOperands();
2580 if (NumElems != 4)
2581 return false;
2582 for (unsigned i = 0, e = 2; i != e; ++i)
2583 if (!isUndefOrEqual(Mask->getOperand(i), i+2))
2584 return false;
2585 for (unsigned i = 2; i != 4; ++i)
2586 if (!isUndefOrEqual(Mask->getOperand(i), i+4))
2587 return false;
2588 return true;
2589}
2590
Evan Cheng5ced1d82006-04-06 23:23:56 +00002591/// isScalarLoadToVector - Returns true if the node is a scalar load that
2592/// is promoted to a vector.
Evan Cheng533a0aa2006-04-19 20:35:22 +00002593static inline bool isScalarLoadToVector(SDNode *N) {
2594 if (N->getOpcode() == ISD::SCALAR_TO_VECTOR) {
2595 N = N->getOperand(0).Val;
Evan Cheng466685d2006-10-09 20:57:25 +00002596 return ISD::isNON_EXTLoad(N);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002597 }
2598 return false;
2599}
2600
Evan Cheng533a0aa2006-04-19 20:35:22 +00002601/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2602/// match movlp{s|d}. The lower half elements should come from lower half of
2603/// V1 (and in order), and the upper half elements should come from the upper
2604/// half of V2 (and in order). And since V1 will become the source of the
2605/// MOVLP, it must be either a vector load or a scalar load to vector.
Evan Cheng23425f52006-10-09 21:39:25 +00002606static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, SDNode *Mask) {
Evan Cheng466685d2006-10-09 20:57:25 +00002607 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002608 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00002609 // Is V2 is a vector load, don't do this transformation. We will try to use
2610 // load folding shufps op.
2611 if (ISD::isNON_EXTLoad(V2))
2612 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002613
Evan Cheng533a0aa2006-04-19 20:35:22 +00002614 unsigned NumElems = Mask->getNumOperands();
2615 if (NumElems != 2 && NumElems != 4)
2616 return false;
2617 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
2618 if (!isUndefOrEqual(Mask->getOperand(i), i))
2619 return false;
2620 for (unsigned i = NumElems/2; i != NumElems; ++i)
2621 if (!isUndefOrEqual(Mask->getOperand(i), i+NumElems))
2622 return false;
2623 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002624}
2625
Evan Cheng39623da2006-04-20 08:58:49 +00002626/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2627/// all the same.
2628static bool isSplatVector(SDNode *N) {
2629 if (N->getOpcode() != ISD::BUILD_VECTOR)
2630 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002631
Evan Cheng39623da2006-04-20 08:58:49 +00002632 SDOperand SplatValue = N->getOperand(0);
2633 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2634 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002635 return false;
2636 return true;
2637}
2638
Evan Cheng8cf723d2006-09-08 01:50:06 +00002639/// isUndefShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2640/// to an undef.
2641static bool isUndefShuffle(SDNode *N) {
Evan Cheng213d2cf2007-05-17 18:45:50 +00002642 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
Evan Cheng8cf723d2006-09-08 01:50:06 +00002643 return false;
2644
2645 SDOperand V1 = N->getOperand(0);
2646 SDOperand V2 = N->getOperand(1);
2647 SDOperand Mask = N->getOperand(2);
2648 unsigned NumElems = Mask.getNumOperands();
2649 for (unsigned i = 0; i != NumElems; ++i) {
2650 SDOperand Arg = Mask.getOperand(i);
2651 if (Arg.getOpcode() != ISD::UNDEF) {
2652 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2653 if (Val < NumElems && V1.getOpcode() != ISD::UNDEF)
2654 return false;
2655 else if (Val >= NumElems && V2.getOpcode() != ISD::UNDEF)
2656 return false;
2657 }
2658 }
2659 return true;
2660}
2661
Evan Cheng213d2cf2007-05-17 18:45:50 +00002662/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2663/// constant +0.0.
2664static inline bool isZeroNode(SDOperand Elt) {
2665 return ((isa<ConstantSDNode>(Elt) &&
2666 cast<ConstantSDNode>(Elt)->getValue() == 0) ||
2667 (isa<ConstantFPSDNode>(Elt) &&
Dale Johanneseneaf08942007-08-31 04:03:46 +00002668 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
Evan Cheng213d2cf2007-05-17 18:45:50 +00002669}
2670
2671/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2672/// to an zero vector.
2673static bool isZeroShuffle(SDNode *N) {
2674 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
2675 return false;
2676
2677 SDOperand V1 = N->getOperand(0);
2678 SDOperand V2 = N->getOperand(1);
2679 SDOperand Mask = N->getOperand(2);
2680 unsigned NumElems = Mask.getNumOperands();
2681 for (unsigned i = 0; i != NumElems; ++i) {
2682 SDOperand Arg = Mask.getOperand(i);
Chris Lattner8a594482007-11-25 00:24:49 +00002683 if (Arg.getOpcode() == ISD::UNDEF)
2684 continue;
2685
2686 unsigned Idx = cast<ConstantSDNode>(Arg)->getValue();
2687 if (Idx < NumElems) {
2688 unsigned Opc = V1.Val->getOpcode();
2689 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.Val))
2690 continue;
2691 if (Opc != ISD::BUILD_VECTOR ||
2692 !isZeroNode(V1.Val->getOperand(Idx)))
2693 return false;
2694 } else if (Idx >= NumElems) {
2695 unsigned Opc = V2.Val->getOpcode();
2696 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.Val))
2697 continue;
2698 if (Opc != ISD::BUILD_VECTOR ||
2699 !isZeroNode(V2.Val->getOperand(Idx - NumElems)))
2700 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00002701 }
2702 }
2703 return true;
2704}
2705
2706/// getZeroVector - Returns a vector of specified type with all zero elements.
2707///
2708static SDOperand getZeroVector(MVT::ValueType VT, SelectionDAG &DAG) {
2709 assert(MVT::isVector(VT) && "Expected a vector type");
Chris Lattner8a594482007-11-25 00:24:49 +00002710
2711 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2712 // type. This ensures they get CSE'd.
2713 SDOperand Cst = DAG.getTargetConstant(0, MVT::i32);
2714 SDOperand Vec;
2715 if (MVT::getSizeInBits(VT) == 64) // MMX
2716 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, Cst, Cst);
2717 else // SSE
2718 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Cst, Cst, Cst, Cst);
2719 return DAG.getNode(ISD::BIT_CONVERT, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00002720}
2721
Chris Lattner8a594482007-11-25 00:24:49 +00002722/// getOnesVector - Returns a vector of specified type with all bits set.
2723///
2724static SDOperand getOnesVector(MVT::ValueType VT, SelectionDAG &DAG) {
2725 assert(MVT::isVector(VT) && "Expected a vector type");
2726
2727 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2728 // type. This ensures they get CSE'd.
2729 SDOperand Cst = DAG.getTargetConstant(~0U, MVT::i32);
2730 SDOperand Vec;
2731 if (MVT::getSizeInBits(VT) == 64) // MMX
2732 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, Cst, Cst);
2733 else // SSE
2734 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Cst, Cst, Cst, Cst);
2735 return DAG.getNode(ISD::BIT_CONVERT, VT, Vec);
2736}
2737
2738
Evan Cheng39623da2006-04-20 08:58:49 +00002739/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2740/// that point to V2 points to its first element.
2741static SDOperand NormalizeMask(SDOperand Mask, SelectionDAG &DAG) {
2742 assert(Mask.getOpcode() == ISD::BUILD_VECTOR);
2743
2744 bool Changed = false;
Chris Lattner5a88b832007-02-25 07:10:00 +00002745 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng39623da2006-04-20 08:58:49 +00002746 unsigned NumElems = Mask.getNumOperands();
2747 for (unsigned i = 0; i != NumElems; ++i) {
2748 SDOperand Arg = Mask.getOperand(i);
2749 if (Arg.getOpcode() != ISD::UNDEF) {
2750 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2751 if (Val > NumElems) {
2752 Arg = DAG.getConstant(NumElems, Arg.getValueType());
2753 Changed = true;
2754 }
2755 }
2756 MaskVec.push_back(Arg);
2757 }
2758
2759 if (Changed)
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002760 Mask = DAG.getNode(ISD::BUILD_VECTOR, Mask.getValueType(),
2761 &MaskVec[0], MaskVec.size());
Evan Cheng39623da2006-04-20 08:58:49 +00002762 return Mask;
2763}
2764
Evan Cheng017dcc62006-04-21 01:05:10 +00002765/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2766/// operation of specified width.
2767static SDOperand getMOVLMask(unsigned NumElems, SelectionDAG &DAG) {
Evan Cheng39623da2006-04-20 08:58:49 +00002768 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman51eaa862007-06-14 22:58:02 +00002769 MVT::ValueType BaseVT = MVT::getVectorElementType(MaskVT);
Evan Cheng39623da2006-04-20 08:58:49 +00002770
Chris Lattner5a88b832007-02-25 07:10:00 +00002771 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng39623da2006-04-20 08:58:49 +00002772 MaskVec.push_back(DAG.getConstant(NumElems, BaseVT));
2773 for (unsigned i = 1; i != NumElems; ++i)
2774 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002775 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng39623da2006-04-20 08:58:49 +00002776}
2777
Evan Chengc575ca22006-04-17 20:43:08 +00002778/// getUnpacklMask - Returns a vector_shuffle mask for an unpackl operation
2779/// of specified width.
2780static SDOperand getUnpacklMask(unsigned NumElems, SelectionDAG &DAG) {
2781 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman51eaa862007-06-14 22:58:02 +00002782 MVT::ValueType BaseVT = MVT::getVectorElementType(MaskVT);
Chris Lattner5a88b832007-02-25 07:10:00 +00002783 SmallVector<SDOperand, 8> MaskVec;
Evan Chengc575ca22006-04-17 20:43:08 +00002784 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
2785 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2786 MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT));
2787 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002788 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Chengc575ca22006-04-17 20:43:08 +00002789}
2790
Evan Cheng39623da2006-04-20 08:58:49 +00002791/// getUnpackhMask - Returns a vector_shuffle mask for an unpackh operation
2792/// of specified width.
2793static SDOperand getUnpackhMask(unsigned NumElems, SelectionDAG &DAG) {
2794 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman51eaa862007-06-14 22:58:02 +00002795 MVT::ValueType BaseVT = MVT::getVectorElementType(MaskVT);
Evan Cheng39623da2006-04-20 08:58:49 +00002796 unsigned Half = NumElems/2;
Chris Lattner5a88b832007-02-25 07:10:00 +00002797 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng39623da2006-04-20 08:58:49 +00002798 for (unsigned i = 0; i != Half; ++i) {
2799 MaskVec.push_back(DAG.getConstant(i + Half, BaseVT));
2800 MaskVec.push_back(DAG.getConstant(i + NumElems + Half, BaseVT));
2801 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002802 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng39623da2006-04-20 08:58:49 +00002803}
2804
Evan Chengc575ca22006-04-17 20:43:08 +00002805/// PromoteSplat - Promote a splat of v8i16 or v16i8 to v4i32.
2806///
2807static SDOperand PromoteSplat(SDOperand Op, SelectionDAG &DAG) {
2808 SDOperand V1 = Op.getOperand(0);
Evan Cheng017dcc62006-04-21 01:05:10 +00002809 SDOperand Mask = Op.getOperand(2);
Evan Chengc575ca22006-04-17 20:43:08 +00002810 MVT::ValueType VT = Op.getValueType();
Evan Cheng017dcc62006-04-21 01:05:10 +00002811 unsigned NumElems = Mask.getNumOperands();
2812 Mask = getUnpacklMask(NumElems, DAG);
Evan Chengc575ca22006-04-17 20:43:08 +00002813 while (NumElems != 4) {
Evan Cheng017dcc62006-04-21 01:05:10 +00002814 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1, Mask);
Evan Chengc575ca22006-04-17 20:43:08 +00002815 NumElems >>= 1;
2816 }
2817 V1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, V1);
2818
Chris Lattner8a594482007-11-25 00:24:49 +00002819 Mask = getZeroVector(MVT::v4i32, DAG);
Evan Chengc575ca22006-04-17 20:43:08 +00002820 SDOperand Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v4i32, V1,
Evan Cheng017dcc62006-04-21 01:05:10 +00002821 DAG.getNode(ISD::UNDEF, MVT::v4i32), Mask);
Evan Chengc575ca22006-04-17 20:43:08 +00002822 return DAG.getNode(ISD::BIT_CONVERT, VT, Shuffle);
2823}
2824
Evan Chengba05f722006-04-21 23:03:30 +00002825/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00002826/// vector of zero or undef vector. This produces a shuffle where the low
2827/// element of V2 is swizzled into the zero/undef vector, landing at element
2828/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Evan Chengba05f722006-04-21 23:03:30 +00002829static SDOperand getShuffleVectorZeroOrUndef(SDOperand V2, MVT::ValueType VT,
Evan Cheng017dcc62006-04-21 01:05:10 +00002830 unsigned NumElems, unsigned Idx,
Evan Chengba05f722006-04-21 23:03:30 +00002831 bool isZero, SelectionDAG &DAG) {
2832 SDOperand V1 = isZero ? getZeroVector(VT, DAG) : DAG.getNode(ISD::UNDEF, VT);
Evan Cheng017dcc62006-04-21 01:05:10 +00002833 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman51eaa862007-06-14 22:58:02 +00002834 MVT::ValueType EVT = MVT::getVectorElementType(MaskVT);
Chris Lattner8a594482007-11-25 00:24:49 +00002835 SmallVector<SDOperand, 16> MaskVec;
2836 for (unsigned i = 0; i != NumElems; ++i)
2837 if (i == Idx) // If this is the insertion idx, put the low elt of V2 here.
2838 MaskVec.push_back(DAG.getConstant(NumElems, EVT));
2839 else
2840 MaskVec.push_back(DAG.getConstant(i, EVT));
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002841 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2842 &MaskVec[0], MaskVec.size());
Evan Chengba05f722006-04-21 23:03:30 +00002843 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Cheng017dcc62006-04-21 01:05:10 +00002844}
2845
Evan Chengc78d3b42006-04-24 18:01:45 +00002846/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
2847///
2848static SDOperand LowerBuildVectorv16i8(SDOperand Op, unsigned NonZeros,
2849 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00002850 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00002851 if (NumNonZero > 8)
2852 return SDOperand();
2853
2854 SDOperand V(0, 0);
2855 bool First = true;
2856 for (unsigned i = 0; i < 16; ++i) {
2857 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
2858 if (ThisIsNonZero && First) {
2859 if (NumZero)
2860 V = getZeroVector(MVT::v8i16, DAG);
2861 else
2862 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2863 First = false;
2864 }
2865
2866 if ((i & 1) != 0) {
2867 SDOperand ThisElt(0, 0), LastElt(0, 0);
2868 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
2869 if (LastIsNonZero) {
2870 LastElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i-1));
2871 }
2872 if (ThisIsNonZero) {
2873 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i));
2874 ThisElt = DAG.getNode(ISD::SHL, MVT::i16,
2875 ThisElt, DAG.getConstant(8, MVT::i8));
2876 if (LastIsNonZero)
2877 ThisElt = DAG.getNode(ISD::OR, MVT::i16, ThisElt, LastElt);
2878 } else
2879 ThisElt = LastElt;
2880
2881 if (ThisElt.Val)
2882 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00002883 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00002884 }
2885 }
2886
2887 return DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, V);
2888}
2889
Bill Wendlinga348c562007-03-22 18:42:45 +00002890/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00002891///
2892static SDOperand LowerBuildVectorv8i16(SDOperand Op, unsigned NonZeros,
2893 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00002894 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00002895 if (NumNonZero > 4)
2896 return SDOperand();
2897
2898 SDOperand V(0, 0);
2899 bool First = true;
2900 for (unsigned i = 0; i < 8; ++i) {
2901 bool isNonZero = (NonZeros & (1 << i)) != 0;
2902 if (isNonZero) {
2903 if (First) {
2904 if (NumZero)
2905 V = getZeroVector(MVT::v8i16, DAG);
2906 else
2907 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2908 First = false;
2909 }
2910 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00002911 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00002912 }
2913 }
2914
2915 return V;
2916}
2917
Evan Cheng0db9fe62006-04-25 20:13:52 +00002918SDOperand
2919X86TargetLowering::LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner8a594482007-11-25 00:24:49 +00002920 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
2921 if (ISD::isBuildVectorAllZeros(Op.Val) || ISD::isBuildVectorAllOnes(Op.Val)) {
2922 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
2923 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
2924 // eliminated on x86-32 hosts.
2925 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
2926 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00002927
Chris Lattner8a594482007-11-25 00:24:49 +00002928 if (ISD::isBuildVectorAllOnes(Op.Val))
2929 return getOnesVector(Op.getValueType(), DAG);
2930 return getZeroVector(Op.getValueType(), DAG);
2931 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00002932
2933 MVT::ValueType VT = Op.getValueType();
Dan Gohman51eaa862007-06-14 22:58:02 +00002934 MVT::ValueType EVT = MVT::getVectorElementType(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00002935 unsigned EVTBits = MVT::getSizeInBits(EVT);
2936
2937 unsigned NumElems = Op.getNumOperands();
2938 unsigned NumZero = 0;
2939 unsigned NumNonZero = 0;
2940 unsigned NonZeros = 0;
Evan Chengdb2d5242007-12-12 06:45:40 +00002941 bool HasNonImms = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00002942 SmallSet<SDOperand, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00002943 for (unsigned i = 0; i < NumElems; ++i) {
2944 SDOperand Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00002945 if (Elt.getOpcode() == ISD::UNDEF)
2946 continue;
2947 Values.insert(Elt);
2948 if (Elt.getOpcode() != ISD::Constant &&
2949 Elt.getOpcode() != ISD::ConstantFP)
2950 HasNonImms = true;
2951 if (isZeroNode(Elt))
2952 NumZero++;
2953 else {
2954 NonZeros |= (1 << i);
2955 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00002956 }
2957 }
2958
Dan Gohman7f321562007-06-25 16:23:39 +00002959 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00002960 // All undef vector. Return an UNDEF. All zero vectors were handled above.
2961 return DAG.getNode(ISD::UNDEF, VT);
Dan Gohman7f321562007-06-25 16:23:39 +00002962 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00002963
2964 // Splat is obviously ok. Let legalizer expand it to a shuffle.
2965 if (Values.size() == 1)
2966 return SDOperand();
2967
2968 // Special case for single non-zero element.
Evan Chengdb2d5242007-12-12 06:45:40 +00002969 if (NumNonZero == 1 && NumElems <= 4) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00002970 unsigned Idx = CountTrailingZeros_32(NonZeros);
2971 SDOperand Item = Op.getOperand(Idx);
2972 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
2973 if (Idx == 0)
2974 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
2975 return getShuffleVectorZeroOrUndef(Item, VT, NumElems, Idx,
2976 NumZero > 0, DAG);
Evan Chengdb2d5242007-12-12 06:45:40 +00002977 else if (!HasNonImms) // Otherwise, it's better to do a constpool load.
2978 return SDOperand();
Evan Cheng0db9fe62006-04-25 20:13:52 +00002979
2980 if (EVTBits == 32) {
2981 // Turn it into a shuffle of zero and zero-extended scalar to vector.
2982 Item = getShuffleVectorZeroOrUndef(Item, VT, NumElems, 0, NumZero > 0,
2983 DAG);
2984 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman51eaa862007-06-14 22:58:02 +00002985 MVT::ValueType MaskEVT = MVT::getVectorElementType(MaskVT);
Chris Lattner5a88b832007-02-25 07:10:00 +00002986 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00002987 for (unsigned i = 0; i < NumElems; i++)
2988 MaskVec.push_back(DAG.getConstant((i == Idx) ? 0 : 1, MaskEVT));
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002989 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2990 &MaskVec[0], MaskVec.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00002991 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, Item,
2992 DAG.getNode(ISD::UNDEF, VT), Mask);
2993 }
2994 }
2995
Dan Gohmana3941172007-07-24 22:55:08 +00002996 // A vector full of immediates; various special cases are already
2997 // handled, so this is best done with a single constant-pool load.
Evan Chengdb2d5242007-12-12 06:45:40 +00002998 if (!HasNonImms)
Dan Gohmana3941172007-07-24 22:55:08 +00002999 return SDOperand();
3000
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003001 // Let legalizer expand 2-wide build_vectors.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003002 if (EVTBits == 64)
3003 return SDOperand();
3004
3005 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003006 if (EVTBits == 8 && NumElems == 16) {
Evan Cheng25ab6902006-09-08 06:48:29 +00003007 SDOperand V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
3008 *this);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003009 if (V.Val) return V;
3010 }
3011
Bill Wendling826f36f2007-03-28 00:57:11 +00003012 if (EVTBits == 16 && NumElems == 8) {
Evan Cheng25ab6902006-09-08 06:48:29 +00003013 SDOperand V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
3014 *this);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003015 if (V.Val) return V;
3016 }
3017
3018 // If element VT is == 32 bits, turn it into a number of shuffles.
Chris Lattner5a88b832007-02-25 07:10:00 +00003019 SmallVector<SDOperand, 8> V;
3020 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003021 if (NumElems == 4 && NumZero > 0) {
3022 for (unsigned i = 0; i < 4; ++i) {
3023 bool isZero = !(NonZeros & (1 << i));
3024 if (isZero)
3025 V[i] = getZeroVector(VT, DAG);
3026 else
3027 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
3028 }
3029
3030 for (unsigned i = 0; i < 2; ++i) {
3031 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3032 default: break;
3033 case 0:
3034 V[i] = V[i*2]; // Must be a zero vector.
3035 break;
3036 case 1:
3037 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2+1], V[i*2],
3038 getMOVLMask(NumElems, DAG));
3039 break;
3040 case 2:
3041 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
3042 getMOVLMask(NumElems, DAG));
3043 break;
3044 case 3:
3045 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
3046 getUnpacklMask(NumElems, DAG));
3047 break;
3048 }
3049 }
3050
Evan Cheng069287d2006-05-16 07:21:53 +00003051 // Take advantage of the fact GR32 to VR128 scalar_to_vector (i.e. movd)
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003052 // clears the upper bits.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003053 // FIXME: we can do the same for v4f32 case when we know both parts of
3054 // the lower half come from scalar_to_vector (loadf32). We should do
3055 // that in post legalizer dag combiner with target specific hooks.
Evan Cheng9bbbb982006-10-25 20:48:19 +00003056 if (MVT::isInteger(EVT) && (NonZeros & (0x3 << 2)) == 0)
Evan Cheng0db9fe62006-04-25 20:13:52 +00003057 return V[0];
3058 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman51eaa862007-06-14 22:58:02 +00003059 MVT::ValueType EVT = MVT::getVectorElementType(MaskVT);
Chris Lattner5a88b832007-02-25 07:10:00 +00003060 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003061 bool Reverse = (NonZeros & 0x3) == 2;
3062 for (unsigned i = 0; i < 2; ++i)
3063 if (Reverse)
3064 MaskVec.push_back(DAG.getConstant(1-i, EVT));
3065 else
3066 MaskVec.push_back(DAG.getConstant(i, EVT));
3067 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3068 for (unsigned i = 0; i < 2; ++i)
3069 if (Reverse)
3070 MaskVec.push_back(DAG.getConstant(1-i+NumElems, EVT));
3071 else
3072 MaskVec.push_back(DAG.getConstant(i+NumElems, EVT));
Chris Lattnere2199452006-08-11 17:38:39 +00003073 SDOperand ShufMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3074 &MaskVec[0], MaskVec.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00003075 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[0], V[1], ShufMask);
3076 }
3077
3078 if (Values.size() > 2) {
3079 // Expand into a number of unpckl*.
3080 // e.g. for v4f32
3081 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3082 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3083 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
3084 SDOperand UnpckMask = getUnpacklMask(NumElems, DAG);
3085 for (unsigned i = 0; i < NumElems; ++i)
3086 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
3087 NumElems >>= 1;
3088 while (NumElems != 0) {
3089 for (unsigned i = 0; i < NumElems; ++i)
3090 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i], V[i + NumElems],
3091 UnpckMask);
3092 NumElems >>= 1;
3093 }
3094 return V[0];
3095 }
3096
3097 return SDOperand();
3098}
3099
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003100static
3101SDOperand LowerVECTOR_SHUFFLEv8i16(SDOperand V1, SDOperand V2,
3102 SDOperand PermMask, SelectionDAG &DAG,
3103 TargetLowering &TLI) {
Evan Cheng14b32e12007-12-11 01:46:18 +00003104 SDOperand NewV;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003105 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(8);
3106 MVT::ValueType MaskEVT = MVT::getVectorElementType(MaskVT);
Evan Cheng14b32e12007-12-11 01:46:18 +00003107 MVT::ValueType PtrVT = TLI.getPointerTy();
3108 SmallVector<SDOperand, 8> MaskElts(PermMask.Val->op_begin(),
3109 PermMask.Val->op_end());
3110
3111 // First record which half of which vector the low elements come from.
3112 SmallVector<unsigned, 4> LowQuad(4);
3113 for (unsigned i = 0; i < 4; ++i) {
3114 SDOperand Elt = MaskElts[i];
3115 if (Elt.getOpcode() == ISD::UNDEF)
3116 continue;
3117 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3118 int QuadIdx = EltIdx / 4;
3119 ++LowQuad[QuadIdx];
3120 }
3121 int BestLowQuad = -1;
3122 unsigned MaxQuad = 1;
3123 for (unsigned i = 0; i < 4; ++i) {
3124 if (LowQuad[i] > MaxQuad) {
3125 BestLowQuad = i;
3126 MaxQuad = LowQuad[i];
3127 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003128 }
3129
Evan Cheng14b32e12007-12-11 01:46:18 +00003130 // Record which half of which vector the high elements come from.
3131 SmallVector<unsigned, 4> HighQuad(4);
3132 for (unsigned i = 4; i < 8; ++i) {
3133 SDOperand Elt = MaskElts[i];
3134 if (Elt.getOpcode() == ISD::UNDEF)
3135 continue;
3136 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3137 int QuadIdx = EltIdx / 4;
3138 ++HighQuad[QuadIdx];
3139 }
3140 int BestHighQuad = -1;
3141 MaxQuad = 1;
3142 for (unsigned i = 0; i < 4; ++i) {
3143 if (HighQuad[i] > MaxQuad) {
3144 BestHighQuad = i;
3145 MaxQuad = HighQuad[i];
3146 }
3147 }
3148
3149 // If it's possible to sort parts of either half with PSHUF{H|L}W, then do it.
3150 if (BestLowQuad != -1 || BestHighQuad != -1) {
3151 // First sort the 4 chunks in order using shufpd.
3152 SmallVector<SDOperand, 8> MaskVec;
3153 if (BestLowQuad != -1)
3154 MaskVec.push_back(DAG.getConstant(BestLowQuad, MVT::i32));
3155 else
3156 MaskVec.push_back(DAG.getConstant(0, MVT::i32));
3157 if (BestHighQuad != -1)
3158 MaskVec.push_back(DAG.getConstant(BestHighQuad, MVT::i32));
3159 else
3160 MaskVec.push_back(DAG.getConstant(1, MVT::i32));
3161 SDOperand Mask= DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, &MaskVec[0],2);
3162 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v2i64,
3163 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, V1),
3164 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, V2), Mask);
3165 NewV = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, NewV);
3166
3167 // Now sort high and low parts separately.
3168 BitVector InOrder(8);
3169 if (BestLowQuad != -1) {
3170 // Sort lower half in order using PSHUFLW.
3171 MaskVec.clear();
3172 bool AnyOutOrder = false;
3173 for (unsigned i = 0; i != 4; ++i) {
3174 SDOperand Elt = MaskElts[i];
3175 if (Elt.getOpcode() == ISD::UNDEF) {
3176 MaskVec.push_back(Elt);
3177 InOrder.set(i);
3178 } else {
3179 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3180 if (EltIdx != i)
3181 AnyOutOrder = true;
3182 MaskVec.push_back(DAG.getConstant(EltIdx % 4, MaskEVT));
3183 // If this element is in the right place after this shuffle, then
3184 // remember it.
3185 if ((int)(EltIdx / 4) == BestLowQuad)
3186 InOrder.set(i);
3187 }
3188 }
3189 if (AnyOutOrder) {
3190 for (unsigned i = 4; i != 8; ++i)
3191 MaskVec.push_back(DAG.getConstant(i, MaskEVT));
3192 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8);
3193 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, NewV, NewV, Mask);
3194 }
3195 }
3196
3197 if (BestHighQuad != -1) {
3198 // Sort high half in order using PSHUFHW if possible.
3199 MaskVec.clear();
3200 for (unsigned i = 0; i != 4; ++i)
3201 MaskVec.push_back(DAG.getConstant(i, MaskEVT));
3202 bool AnyOutOrder = false;
3203 for (unsigned i = 4; i != 8; ++i) {
3204 SDOperand Elt = MaskElts[i];
3205 if (Elt.getOpcode() == ISD::UNDEF) {
3206 MaskVec.push_back(Elt);
3207 InOrder.set(i);
3208 } else {
3209 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3210 if (EltIdx != i)
3211 AnyOutOrder = true;
3212 MaskVec.push_back(DAG.getConstant((EltIdx % 4) + 4, MaskEVT));
3213 // If this element is in the right place after this shuffle, then
3214 // remember it.
3215 if ((int)(EltIdx / 4) == BestHighQuad)
3216 InOrder.set(i);
3217 }
3218 }
3219 if (AnyOutOrder) {
3220 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8);
3221 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, NewV, NewV, Mask);
3222 }
3223 }
3224
3225 // The other elements are put in the right place using pextrw and pinsrw.
3226 for (unsigned i = 0; i != 8; ++i) {
3227 if (InOrder[i])
3228 continue;
3229 SDOperand Elt = MaskElts[i];
3230 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3231 if (EltIdx == i)
3232 continue;
3233 SDOperand ExtOp = (EltIdx < 8)
3234 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V1,
3235 DAG.getConstant(EltIdx, PtrVT))
3236 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V2,
3237 DAG.getConstant(EltIdx - 8, PtrVT));
3238 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp,
3239 DAG.getConstant(i, PtrVT));
3240 }
3241 return NewV;
3242 }
3243
3244 // PSHUF{H|L}W are not used. Lower into extracts and inserts but try to use
3245 ///as few as possible.
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003246 // First, let's find out how many elements are already in the right order.
3247 unsigned V1InOrder = 0;
3248 unsigned V1FromV1 = 0;
3249 unsigned V2InOrder = 0;
3250 unsigned V2FromV2 = 0;
Evan Cheng14b32e12007-12-11 01:46:18 +00003251 SmallVector<SDOperand, 8> V1Elts;
3252 SmallVector<SDOperand, 8> V2Elts;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003253 for (unsigned i = 0; i < 8; ++i) {
Evan Cheng14b32e12007-12-11 01:46:18 +00003254 SDOperand Elt = MaskElts[i];
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003255 if (Elt.getOpcode() == ISD::UNDEF) {
Evan Cheng14b32e12007-12-11 01:46:18 +00003256 V1Elts.push_back(Elt);
3257 V2Elts.push_back(Elt);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003258 ++V1InOrder;
3259 ++V2InOrder;
Evan Cheng14b32e12007-12-11 01:46:18 +00003260 continue;
3261 }
3262 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3263 if (EltIdx == i) {
3264 V1Elts.push_back(Elt);
3265 V2Elts.push_back(DAG.getConstant(i+8, MaskEVT));
3266 ++V1InOrder;
3267 } else if (EltIdx == i+8) {
3268 V1Elts.push_back(Elt);
3269 V2Elts.push_back(DAG.getConstant(i, MaskEVT));
3270 ++V2InOrder;
3271 } else if (EltIdx < 8) {
3272 V1Elts.push_back(Elt);
3273 ++V1FromV1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003274 } else {
Evan Cheng14b32e12007-12-11 01:46:18 +00003275 V2Elts.push_back(DAG.getConstant(EltIdx-8, MaskEVT));
3276 ++V2FromV2;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003277 }
3278 }
3279
3280 if (V2InOrder > V1InOrder) {
3281 PermMask = CommuteVectorShuffleMask(PermMask, DAG);
3282 std::swap(V1, V2);
3283 std::swap(V1Elts, V2Elts);
3284 std::swap(V1FromV1, V2FromV2);
3285 }
3286
Evan Cheng14b32e12007-12-11 01:46:18 +00003287 if ((V1FromV1 + V1InOrder) != 8) {
3288 // Some elements are from V2.
3289 if (V1FromV1) {
3290 // If there are elements that are from V1 but out of place,
3291 // then first sort them in place
3292 SmallVector<SDOperand, 8> MaskVec;
3293 for (unsigned i = 0; i < 8; ++i) {
3294 SDOperand Elt = V1Elts[i];
3295 if (Elt.getOpcode() == ISD::UNDEF) {
3296 MaskVec.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3297 continue;
3298 }
3299 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3300 if (EltIdx >= 8)
3301 MaskVec.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3302 else
3303 MaskVec.push_back(DAG.getConstant(EltIdx, MaskEVT));
3304 }
3305 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8);
3306 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, V1, V1, Mask);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003307 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003308
3309 NewV = V1;
3310 for (unsigned i = 0; i < 8; ++i) {
3311 SDOperand Elt = V1Elts[i];
3312 if (Elt.getOpcode() == ISD::UNDEF)
3313 continue;
3314 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3315 if (EltIdx < 8)
3316 continue;
3317 SDOperand ExtOp = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V2,
3318 DAG.getConstant(EltIdx - 8, PtrVT));
3319 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp,
3320 DAG.getConstant(i, PtrVT));
3321 }
3322 return NewV;
3323 } else {
3324 // All elements are from V1.
3325 NewV = V1;
3326 for (unsigned i = 0; i < 8; ++i) {
3327 SDOperand Elt = V1Elts[i];
3328 if (Elt.getOpcode() == ISD::UNDEF)
3329 continue;
3330 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3331 SDOperand ExtOp = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V1,
3332 DAG.getConstant(EltIdx, PtrVT));
3333 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp,
3334 DAG.getConstant(i, PtrVT));
3335 }
3336 return NewV;
3337 }
3338}
3339
Evan Cheng7a831ce2007-12-15 03:00:47 +00003340/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3341/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3342/// done when every pair / quad of shuffle mask elements point to elements in
3343/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00003344/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3345static
Evan Cheng7a831ce2007-12-15 03:00:47 +00003346SDOperand RewriteAsNarrowerShuffle(SDOperand V1, SDOperand V2,
3347 MVT::ValueType VT,
Evan Cheng14b32e12007-12-11 01:46:18 +00003348 SDOperand PermMask, SelectionDAG &DAG,
3349 TargetLowering &TLI) {
3350 unsigned NumElems = PermMask.getNumOperands();
Evan Cheng7a831ce2007-12-15 03:00:47 +00003351 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
3352 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
3353 MVT::ValueType NewVT = MaskVT;
3354 switch (VT) {
3355 case MVT::v4f32: NewVT = MVT::v2f64; break;
3356 case MVT::v4i32: NewVT = MVT::v2i64; break;
3357 case MVT::v8i16: NewVT = MVT::v4i32; break;
3358 case MVT::v16i8: NewVT = MVT::v4i32; break;
3359 default: assert(false && "Unexpected!");
3360 }
3361
3362 if (NewWidth == 2)
3363 if (MVT::isInteger(VT))
3364 NewVT = MVT::v2i64;
3365 else
3366 NewVT = MVT::v2f64;
3367 unsigned Scale = NumElems / NewWidth;
3368 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00003369 for (unsigned i = 0; i < NumElems; i += Scale) {
3370 unsigned StartIdx = ~0U;
3371 for (unsigned j = 0; j < Scale; ++j) {
3372 SDOperand Elt = PermMask.getOperand(i+j);
3373 if (Elt.getOpcode() == ISD::UNDEF)
3374 continue;
3375 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3376 if (StartIdx == ~0U)
3377 StartIdx = EltIdx - (EltIdx % Scale);
3378 if (EltIdx != StartIdx + j)
3379 return SDOperand();
3380 }
3381 if (StartIdx == ~0U)
3382 MaskVec.push_back(DAG.getNode(ISD::UNDEF, MVT::i32));
3383 else
3384 MaskVec.push_back(DAG.getConstant(StartIdx / Scale, MVT::i32));
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003385 }
3386
Evan Cheng7a831ce2007-12-15 03:00:47 +00003387 V1 = DAG.getNode(ISD::BIT_CONVERT, NewVT, V1);
3388 V2 = DAG.getNode(ISD::BIT_CONVERT, NewVT, V2);
3389 return DAG.getNode(ISD::VECTOR_SHUFFLE, NewVT, V1, V2,
3390 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3391 &MaskVec[0], MaskVec.size()));
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003392}
3393
Evan Cheng0db9fe62006-04-25 20:13:52 +00003394SDOperand
3395X86TargetLowering::LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
3396 SDOperand V1 = Op.getOperand(0);
3397 SDOperand V2 = Op.getOperand(1);
3398 SDOperand PermMask = Op.getOperand(2);
3399 MVT::ValueType VT = Op.getValueType();
3400 unsigned NumElems = PermMask.getNumOperands();
3401 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
3402 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00003403 bool V1IsSplat = false;
3404 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003405
Evan Cheng8cf723d2006-09-08 01:50:06 +00003406 if (isUndefShuffle(Op.Val))
3407 return DAG.getNode(ISD::UNDEF, VT);
3408
Evan Cheng213d2cf2007-05-17 18:45:50 +00003409 if (isZeroShuffle(Op.Val))
3410 return getZeroVector(VT, DAG);
3411
Evan Cheng49892af2007-06-19 00:02:56 +00003412 if (isIdentityMask(PermMask.Val))
3413 return V1;
3414 else if (isIdentityMask(PermMask.Val, true))
3415 return V2;
3416
Evan Cheng0db9fe62006-04-25 20:13:52 +00003417 if (isSplatMask(PermMask.Val)) {
3418 if (NumElems <= 4) return Op;
3419 // Promote it to a v4i32 splat.
Evan Cheng9bbbb982006-10-25 20:48:19 +00003420 return PromoteSplat(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003421 }
3422
Evan Cheng7a831ce2007-12-15 03:00:47 +00003423 // If the shuffle can be profitably rewritten as a narrower shuffle, then
3424 // do it!
3425 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
3426 SDOperand NewOp= RewriteAsNarrowerShuffle(V1, V2, VT, PermMask, DAG, *this);
3427 if (NewOp.Val)
3428 return DAG.getNode(ISD::BIT_CONVERT, VT, LowerVECTOR_SHUFFLE(NewOp, DAG));
3429 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
3430 // FIXME: Figure out a cleaner way to do this.
3431 // Try to make use of movq to zero out the top part.
3432 if (ISD::isBuildVectorAllZeros(V2.Val)) {
3433 SDOperand NewOp = RewriteAsNarrowerShuffle(V1, V2, VT, PermMask, DAG, *this);
3434 if (NewOp.Val) {
3435 SDOperand NewV1 = NewOp.getOperand(0);
3436 SDOperand NewV2 = NewOp.getOperand(1);
3437 SDOperand NewMask = NewOp.getOperand(2);
3438 if (isCommutedMOVL(NewMask.Val, true, false)) {
3439 NewOp = CommuteVectorShuffle(NewOp, NewV1, NewV2, NewMask, DAG);
3440 NewOp = DAG.getNode(ISD::VECTOR_SHUFFLE, NewOp.getValueType(),
3441 NewV1, NewV2, getMOVLMask(2, DAG));
3442 return DAG.getNode(ISD::BIT_CONVERT, VT, LowerVECTOR_SHUFFLE(NewOp, DAG));
3443 }
3444 }
3445 } else if (ISD::isBuildVectorAllZeros(V1.Val)) {
3446 SDOperand NewOp= RewriteAsNarrowerShuffle(V1, V2, VT, PermMask, DAG, *this);
3447 if (NewOp.Val && X86::isMOVLMask(NewOp.getOperand(2).Val))
3448 return DAG.getNode(ISD::BIT_CONVERT, VT, LowerVECTOR_SHUFFLE(NewOp, DAG));
3449 }
3450 }
3451
Evan Cheng9bbbb982006-10-25 20:48:19 +00003452 if (X86::isMOVLMask(PermMask.Val))
3453 return (V1IsUndef) ? V2 : Op;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003454
Evan Cheng9bbbb982006-10-25 20:48:19 +00003455 if (X86::isMOVSHDUPMask(PermMask.Val) ||
3456 X86::isMOVSLDUPMask(PermMask.Val) ||
3457 X86::isMOVHLPSMask(PermMask.Val) ||
3458 X86::isMOVHPMask(PermMask.Val) ||
3459 X86::isMOVLPMask(PermMask.Val))
3460 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003461
Evan Cheng9bbbb982006-10-25 20:48:19 +00003462 if (ShouldXformToMOVHLPS(PermMask.Val) ||
3463 ShouldXformToMOVLP(V1.Val, V2.Val, PermMask.Val))
Evan Cheng9eca5e82006-10-25 21:49:50 +00003464 return CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003465
Evan Cheng9eca5e82006-10-25 21:49:50 +00003466 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00003467 // FIXME: This should also accept a bitcast of a splat? Be careful, not
3468 // 1,1,1,1 -> v8i16 though.
Evan Cheng9bbbb982006-10-25 20:48:19 +00003469 V1IsSplat = isSplatVector(V1.Val);
3470 V2IsSplat = isSplatVector(V2.Val);
Chris Lattner8a594482007-11-25 00:24:49 +00003471
3472 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00003473 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Evan Cheng9eca5e82006-10-25 21:49:50 +00003474 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng9bbbb982006-10-25 20:48:19 +00003475 std::swap(V1IsSplat, V2IsSplat);
3476 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00003477 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00003478 }
3479
Evan Cheng7a831ce2007-12-15 03:00:47 +00003480 // FIXME: Figure out a cleaner way to do this.
Evan Cheng9bbbb982006-10-25 20:48:19 +00003481 if (isCommutedMOVL(PermMask.Val, V2IsSplat, V2IsUndef)) {
3482 if (V2IsUndef) return V1;
Evan Cheng9eca5e82006-10-25 21:49:50 +00003483 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng9bbbb982006-10-25 20:48:19 +00003484 if (V2IsSplat) {
3485 // V2 is a splat, so the mask may be malformed. That is, it may point
3486 // to any V2 element. The instruction selectior won't like this. Get
3487 // a corrected mask and commute to form a proper MOVS{S|D}.
3488 SDOperand NewMask = getMOVLMask(NumElems, DAG);
3489 if (NewMask.Val != PermMask.Val)
3490 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003491 }
Evan Cheng9bbbb982006-10-25 20:48:19 +00003492 return Op;
Evan Chengd9b8e402006-10-16 06:36:00 +00003493 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003494
Evan Chengd9b8e402006-10-16 06:36:00 +00003495 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003496 X86::isUNPCKH_v_undef_Mask(PermMask.Val) ||
Evan Chengd9b8e402006-10-16 06:36:00 +00003497 X86::isUNPCKLMask(PermMask.Val) ||
3498 X86::isUNPCKHMask(PermMask.Val))
3499 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00003500
Evan Cheng9bbbb982006-10-25 20:48:19 +00003501 if (V2IsSplat) {
3502 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003503 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00003504 // new vector_shuffle with the corrected mask.
3505 SDOperand NewMask = NormalizeMask(PermMask, DAG);
3506 if (NewMask.Val != PermMask.Val) {
3507 if (X86::isUNPCKLMask(PermMask.Val, true)) {
3508 SDOperand NewMask = getUnpacklMask(NumElems, DAG);
3509 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
3510 } else if (X86::isUNPCKHMask(PermMask.Val, true)) {
3511 SDOperand NewMask = getUnpackhMask(NumElems, DAG);
3512 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003513 }
3514 }
3515 }
3516
3517 // Normalize the node to match x86 shuffle ops if needed
Evan Cheng9eca5e82006-10-25 21:49:50 +00003518 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(PermMask.Val))
3519 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3520
3521 if (Commuted) {
3522 // Commute is back and try unpck* again.
3523 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3524 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003525 X86::isUNPCKH_v_undef_Mask(PermMask.Val) ||
Evan Cheng9eca5e82006-10-25 21:49:50 +00003526 X86::isUNPCKLMask(PermMask.Val) ||
3527 X86::isUNPCKHMask(PermMask.Val))
3528 return Op;
3529 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003530
3531 // If VT is integer, try PSHUF* first, then SHUFP*.
3532 if (MVT::isInteger(VT)) {
Dan Gohman7f55fcb2007-08-02 21:17:01 +00003533 // MMX doesn't have PSHUFD; it does have PSHUFW. While it's theoretically
3534 // possible to shuffle a v2i32 using PSHUFW, that's not yet implemented.
3535 if (((MVT::getSizeInBits(VT) != 64 || NumElems == 4) &&
3536 X86::isPSHUFDMask(PermMask.Val)) ||
Evan Cheng0db9fe62006-04-25 20:13:52 +00003537 X86::isPSHUFHWMask(PermMask.Val) ||
3538 X86::isPSHUFLWMask(PermMask.Val)) {
3539 if (V2.getOpcode() != ISD::UNDEF)
3540 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
3541 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
3542 return Op;
3543 }
3544
Chris Lattner07c70cd2007-05-17 17:13:13 +00003545 if (X86::isSHUFPMask(PermMask.Val) &&
3546 MVT::getSizeInBits(VT) != 64) // Don't do this for MMX.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003547 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003548 } else {
3549 // Floating point cases in the other order.
3550 if (X86::isSHUFPMask(PermMask.Val))
3551 return Op;
3552 if (X86::isPSHUFDMask(PermMask.Val) ||
3553 X86::isPSHUFHWMask(PermMask.Val) ||
3554 X86::isPSHUFLWMask(PermMask.Val)) {
3555 if (V2.getOpcode() != ISD::UNDEF)
3556 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
3557 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
3558 return Op;
3559 }
3560 }
3561
Evan Cheng14b32e12007-12-11 01:46:18 +00003562 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
3563 if (VT == MVT::v8i16) {
3564 SDOperand NewOp = LowerVECTOR_SHUFFLEv8i16(V1, V2, PermMask, DAG, *this);
3565 if (NewOp.Val)
3566 return NewOp;
3567 }
3568
3569 // Handle all 4 wide cases with a number of shuffles.
3570 if (NumElems == 4 && MVT::getSizeInBits(VT) != 64) {
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003571 // Don't do this for MMX.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003572 MVT::ValueType MaskVT = PermMask.getValueType();
Dan Gohman51eaa862007-06-14 22:58:02 +00003573 MVT::ValueType MaskEVT = MVT::getVectorElementType(MaskVT);
Chris Lattner5a88b832007-02-25 07:10:00 +00003574 SmallVector<std::pair<int, int>, 8> Locs;
Evan Cheng43f3bd32006-04-28 07:03:38 +00003575 Locs.reserve(NumElems);
Evan Cheng14b32e12007-12-11 01:46:18 +00003576 SmallVector<SDOperand, 8> Mask1(NumElems,
3577 DAG.getNode(ISD::UNDEF, MaskEVT));
3578 SmallVector<SDOperand, 8> Mask2(NumElems,
3579 DAG.getNode(ISD::UNDEF, MaskEVT));
Evan Cheng43f3bd32006-04-28 07:03:38 +00003580 unsigned NumHi = 0;
3581 unsigned NumLo = 0;
3582 // If no more than two elements come from either vector. This can be
3583 // implemented with two shuffles. First shuffle gather the elements.
3584 // The second shuffle, which takes the first shuffle as both of its
3585 // vector operands, put the elements into the right order.
3586 for (unsigned i = 0; i != NumElems; ++i) {
3587 SDOperand Elt = PermMask.getOperand(i);
3588 if (Elt.getOpcode() == ISD::UNDEF) {
3589 Locs[i] = std::make_pair(-1, -1);
3590 } else {
3591 unsigned Val = cast<ConstantSDNode>(Elt)->getValue();
3592 if (Val < NumElems) {
3593 Locs[i] = std::make_pair(0, NumLo);
3594 Mask1[NumLo] = Elt;
3595 NumLo++;
3596 } else {
3597 Locs[i] = std::make_pair(1, NumHi);
3598 if (2+NumHi < NumElems)
3599 Mask1[2+NumHi] = Elt;
3600 NumHi++;
3601 }
3602 }
3603 }
3604 if (NumLo <= 2 && NumHi <= 2) {
3605 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnere2199452006-08-11 17:38:39 +00003606 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3607 &Mask1[0], Mask1.size()));
Evan Cheng43f3bd32006-04-28 07:03:38 +00003608 for (unsigned i = 0; i != NumElems; ++i) {
3609 if (Locs[i].first == -1)
3610 continue;
3611 else {
3612 unsigned Idx = (i < NumElems/2) ? 0 : NumElems;
3613 Idx += Locs[i].first * (NumElems/2) + Locs[i].second;
3614 Mask2[i] = DAG.getConstant(Idx, MaskEVT);
3615 }
3616 }
3617
3618 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1,
Chris Lattnere2199452006-08-11 17:38:39 +00003619 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3620 &Mask2[0], Mask2.size()));
Evan Cheng43f3bd32006-04-28 07:03:38 +00003621 }
3622
3623 // Break it into (shuffle shuffle_hi, shuffle_lo).
3624 Locs.clear();
Chris Lattner5a88b832007-02-25 07:10:00 +00003625 SmallVector<SDOperand,8> LoMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3626 SmallVector<SDOperand,8> HiMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3627 SmallVector<SDOperand,8> *MaskPtr = &LoMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003628 unsigned MaskIdx = 0;
3629 unsigned LoIdx = 0;
3630 unsigned HiIdx = NumElems/2;
3631 for (unsigned i = 0; i != NumElems; ++i) {
3632 if (i == NumElems/2) {
3633 MaskPtr = &HiMask;
3634 MaskIdx = 1;
3635 LoIdx = 0;
3636 HiIdx = NumElems/2;
3637 }
3638 SDOperand Elt = PermMask.getOperand(i);
3639 if (Elt.getOpcode() == ISD::UNDEF) {
3640 Locs[i] = std::make_pair(-1, -1);
3641 } else if (cast<ConstantSDNode>(Elt)->getValue() < NumElems) {
3642 Locs[i] = std::make_pair(MaskIdx, LoIdx);
3643 (*MaskPtr)[LoIdx] = Elt;
3644 LoIdx++;
3645 } else {
3646 Locs[i] = std::make_pair(MaskIdx, HiIdx);
3647 (*MaskPtr)[HiIdx] = Elt;
3648 HiIdx++;
3649 }
3650 }
3651
Chris Lattner8c0c10c2006-05-16 06:45:34 +00003652 SDOperand LoShuffle =
3653 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnere2199452006-08-11 17:38:39 +00003654 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3655 &LoMask[0], LoMask.size()));
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003656 SDOperand HiShuffle =
Chris Lattner8c0c10c2006-05-16 06:45:34 +00003657 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnere2199452006-08-11 17:38:39 +00003658 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3659 &HiMask[0], HiMask.size()));
Chris Lattner5a88b832007-02-25 07:10:00 +00003660 SmallVector<SDOperand, 8> MaskOps;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003661 for (unsigned i = 0; i != NumElems; ++i) {
3662 if (Locs[i].first == -1) {
3663 MaskOps.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3664 } else {
3665 unsigned Idx = Locs[i].first * NumElems + Locs[i].second;
3666 MaskOps.push_back(DAG.getConstant(Idx, MaskEVT));
3667 }
3668 }
3669 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, LoShuffle, HiShuffle,
Chris Lattnere2199452006-08-11 17:38:39 +00003670 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3671 &MaskOps[0], MaskOps.size()));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003672 }
3673
3674 return SDOperand();
3675}
3676
3677SDOperand
Nate Begeman14d12ca2008-02-11 04:19:36 +00003678X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDOperand Op,
3679 SelectionDAG &DAG) {
3680 MVT::ValueType VT = Op.getValueType();
3681 if (MVT::getSizeInBits(VT) == 8) {
3682 SDOperand Extract = DAG.getNode(X86ISD::PEXTRB, MVT::i32,
3683 Op.getOperand(0), Op.getOperand(1));
3684 SDOperand Assert = DAG.getNode(ISD::AssertZext, MVT::i32, Extract,
3685 DAG.getValueType(VT));
3686 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
3687 } else if (MVT::getSizeInBits(VT) == 16) {
3688 SDOperand Extract = DAG.getNode(X86ISD::PEXTRW, MVT::i32,
3689 Op.getOperand(0), Op.getOperand(1));
3690 SDOperand Assert = DAG.getNode(ISD::AssertZext, MVT::i32, Extract,
3691 DAG.getValueType(VT));
3692 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
3693 }
3694 return SDOperand();
3695}
3696
3697
3698SDOperand
Evan Cheng0db9fe62006-04-25 20:13:52 +00003699X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
3700 if (!isa<ConstantSDNode>(Op.getOperand(1)))
3701 return SDOperand();
3702
Nate Begeman14d12ca2008-02-11 04:19:36 +00003703 if (Subtarget->hasSSE41())
3704 return LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
3705
Evan Cheng0db9fe62006-04-25 20:13:52 +00003706 MVT::ValueType VT = Op.getValueType();
3707 // TODO: handle v16i8.
3708 if (MVT::getSizeInBits(VT) == 16) {
Evan Cheng14b32e12007-12-11 01:46:18 +00003709 SDOperand Vec = Op.getOperand(0);
3710 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3711 if (Idx == 0)
3712 return DAG.getNode(ISD::TRUNCATE, MVT::i16,
3713 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32,
3714 DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, Vec),
3715 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003716 // Transform it so it match pextrw which produces a 32-bit result.
3717 MVT::ValueType EVT = (MVT::ValueType)(VT+1);
3718 SDOperand Extract = DAG.getNode(X86ISD::PEXTRW, EVT,
3719 Op.getOperand(0), Op.getOperand(1));
3720 SDOperand Assert = DAG.getNode(ISD::AssertZext, EVT, Extract,
3721 DAG.getValueType(VT));
3722 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
3723 } else if (MVT::getSizeInBits(VT) == 32) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003724 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3725 if (Idx == 0)
3726 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003727 // SHUFPS the element to the lowest double word, then movss.
3728 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Chris Lattner5a88b832007-02-25 07:10:00 +00003729 SmallVector<SDOperand, 8> IdxVec;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00003730 IdxVec.
3731 push_back(DAG.getConstant(Idx, MVT::getVectorElementType(MaskVT)));
3732 IdxVec.
3733 push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(MaskVT)));
3734 IdxVec.
3735 push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(MaskVT)));
3736 IdxVec.
3737 push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(MaskVT)));
Chris Lattnere2199452006-08-11 17:38:39 +00003738 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3739 &IdxVec[0], IdxVec.size());
Evan Cheng14b32e12007-12-11 01:46:18 +00003740 SDOperand Vec = Op.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003741 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003742 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003743 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00003744 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003745 } else if (MVT::getSizeInBits(VT) == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00003746 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
3747 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
3748 // to match extract_elt for f64.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003749 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3750 if (Idx == 0)
3751 return Op;
3752
3753 // UNPCKHPD the element to the lowest double word, then movsd.
3754 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
3755 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
3756 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Chris Lattner5a88b832007-02-25 07:10:00 +00003757 SmallVector<SDOperand, 8> IdxVec;
Dan Gohman51eaa862007-06-14 22:58:02 +00003758 IdxVec.push_back(DAG.getConstant(1, MVT::getVectorElementType(MaskVT)));
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00003759 IdxVec.
3760 push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(MaskVT)));
Chris Lattnere2199452006-08-11 17:38:39 +00003761 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3762 &IdxVec[0], IdxVec.size());
Evan Cheng14b32e12007-12-11 01:46:18 +00003763 SDOperand Vec = Op.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003764 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
3765 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
3766 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00003767 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003768 }
3769
3770 return SDOperand();
3771}
3772
3773SDOperand
Nate Begeman14d12ca2008-02-11 04:19:36 +00003774X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDOperand Op, SelectionDAG &DAG){
3775 MVT::ValueType VT = Op.getValueType();
3776 MVT::ValueType EVT = MVT::getVectorElementType(VT);
3777
3778 SDOperand N0 = Op.getOperand(0);
3779 SDOperand N1 = Op.getOperand(1);
3780 SDOperand N2 = Op.getOperand(2);
3781
3782 if ((MVT::getSizeInBits(EVT) == 8) || (MVT::getSizeInBits(EVT) == 16)) {
3783 unsigned Opc = (MVT::getSizeInBits(EVT) == 8) ? X86ISD::PINSRB
3784 : X86ISD::PINSRW;
3785 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
3786 // argument.
3787 if (N1.getValueType() != MVT::i32)
3788 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
3789 if (N2.getValueType() != MVT::i32)
3790 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getValue());
3791 return DAG.getNode(Opc, VT, N0, N1, N2);
3792 } else if (EVT == MVT::f32) {
3793 // Bits [7:6] of the constant are the source select. This will always be
3794 // zero here. The DAG Combiner may combine an extract_elt index into these
3795 // bits. For example (insert (extract, 3), 2) could be matched by putting
3796 // the '3' into bits [7:6] of X86ISD::INSERTPS.
3797 // Bits [5:4] of the constant are the destination select. This is the
3798 // value of the incoming immediate.
3799 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
3800 // combine either bitwise AND or insert of float 0.0 to set these bits.
3801 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getValue() << 4);
3802 return DAG.getNode(X86ISD::INSERTPS, VT, N0, N1, N2);
3803 }
3804 return SDOperand();
3805}
3806
3807SDOperand
Evan Cheng0db9fe62006-04-25 20:13:52 +00003808X86TargetLowering::LowerINSERT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003809 MVT::ValueType VT = Op.getValueType();
Evan Cheng794405e2007-12-12 07:55:34 +00003810 MVT::ValueType EVT = MVT::getVectorElementType(VT);
Nate Begeman14d12ca2008-02-11 04:19:36 +00003811
3812 if (Subtarget->hasSSE41())
3813 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
3814
Evan Cheng794405e2007-12-12 07:55:34 +00003815 if (EVT == MVT::i8)
3816 return SDOperand();
3817
Evan Cheng0db9fe62006-04-25 20:13:52 +00003818 SDOperand N0 = Op.getOperand(0);
3819 SDOperand N1 = Op.getOperand(1);
3820 SDOperand N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00003821
3822 if (MVT::getSizeInBits(EVT) == 16) {
3823 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
3824 // as its second argument.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003825 if (N1.getValueType() != MVT::i32)
3826 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
3827 if (N2.getValueType() != MVT::i32)
Chris Lattner0bd48932008-01-17 07:00:52 +00003828 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getValue());
Evan Cheng0db9fe62006-04-25 20:13:52 +00003829 return DAG.getNode(X86ISD::PINSRW, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003830 }
Nate Begeman219f67f2008-01-05 20:51:30 +00003831 return SDOperand();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003832}
3833
3834SDOperand
3835X86TargetLowering::LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
3836 SDOperand AnyExt = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, Op.getOperand(0));
3837 return DAG.getNode(X86ISD::S2VEC, Op.getValueType(), AnyExt);
3838}
3839
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003840// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
Evan Cheng0db9fe62006-04-25 20:13:52 +00003841// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
3842// one of the above mentioned nodes. It has to be wrapped because otherwise
3843// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
3844// be used to form addressing mode. These wrapped nodes will be selected
3845// into MOV32ri.
3846SDOperand
3847X86TargetLowering::LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
3848 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengd0ff02c2006-11-29 23:19:46 +00003849 SDOperand Result = DAG.getTargetConstantPool(CP->getConstVal(),
3850 getPointerTy(),
3851 CP->getAlignment());
Evan Cheng19f2ffc2006-12-05 04:01:03 +00003852 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00003853 // With PIC, the address is actually $g + Offset.
3854 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3855 !Subtarget->isPICStyleRIPRel()) {
3856 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3857 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3858 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003859 }
3860
3861 return Result;
3862}
3863
3864SDOperand
3865X86TargetLowering::LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
3866 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chengd0ff02c2006-11-29 23:19:46 +00003867 SDOperand Result = DAG.getTargetGlobalAddress(GV, getPointerTy());
Evan Chenga844bde2008-02-02 04:07:54 +00003868 // If it's a debug information descriptor, don't mess with it.
3869 if (DAG.isVerifiedDebugInfoDesc(Op))
3870 return Result;
Evan Cheng19f2ffc2006-12-05 04:01:03 +00003871 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00003872 // With PIC, the address is actually $g + Offset.
3873 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3874 !Subtarget->isPICStyleRIPRel()) {
3875 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3876 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3877 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003878 }
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00003879
3880 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
3881 // load the value at address GV, not the value of GV itself. This means that
3882 // the GlobalAddress must be in the base or index register of the address, not
3883 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
Anton Korobeynikov7f705592007-01-12 19:20:47 +00003884 // The same applies for external symbols during PIC codegen
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00003885 if (Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false))
Dan Gohman69de1932008-02-06 22:27:42 +00003886 Result = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00003887 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003888
3889 return Result;
3890}
3891
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00003892// Lower ISD::GlobalTLSAddress using the "general dynamic" model
3893static SDOperand
3894LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
3895 const MVT::ValueType PtrVT) {
3896 SDOperand InFlag;
3897 SDOperand Chain = DAG.getCopyToReg(DAG.getEntryNode(), X86::EBX,
3898 DAG.getNode(X86ISD::GlobalBaseReg,
3899 PtrVT), InFlag);
3900 InFlag = Chain.getValue(1);
3901
3902 // emit leal symbol@TLSGD(,%ebx,1), %eax
3903 SDVTList NodeTys = DAG.getVTList(PtrVT, MVT::Other, MVT::Flag);
3904 SDOperand TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
3905 GA->getValueType(0),
3906 GA->getOffset());
3907 SDOperand Ops[] = { Chain, TGA, InFlag };
3908 SDOperand Result = DAG.getNode(X86ISD::TLSADDR, NodeTys, Ops, 3);
3909 InFlag = Result.getValue(2);
3910 Chain = Result.getValue(1);
3911
3912 // call ___tls_get_addr. This function receives its argument in
3913 // the register EAX.
3914 Chain = DAG.getCopyToReg(Chain, X86::EAX, Result, InFlag);
3915 InFlag = Chain.getValue(1);
3916
3917 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
3918 SDOperand Ops1[] = { Chain,
3919 DAG.getTargetExternalSymbol("___tls_get_addr",
3920 PtrVT),
3921 DAG.getRegister(X86::EAX, PtrVT),
3922 DAG.getRegister(X86::EBX, PtrVT),
3923 InFlag };
3924 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops1, 5);
3925 InFlag = Chain.getValue(1);
3926
3927 return DAG.getCopyFromReg(Chain, X86::EAX, PtrVT, InFlag);
3928}
3929
3930// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
3931// "local exec" model.
3932static SDOperand
3933LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
3934 const MVT::ValueType PtrVT) {
3935 // Get the Thread Pointer
3936 SDOperand ThreadPointer = DAG.getNode(X86ISD::THREAD_POINTER, PtrVT);
3937 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
3938 // exec)
3939 SDOperand TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
3940 GA->getValueType(0),
3941 GA->getOffset());
3942 SDOperand Offset = DAG.getNode(X86ISD::Wrapper, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00003943
3944 if (GA->getGlobal()->isDeclaration()) // initial exec TLS model
Dan Gohman69de1932008-02-06 22:27:42 +00003945 Offset = DAG.getLoad(PtrVT, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00003946 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00003947
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00003948 // The address of the thread local variable is the add of the thread
3949 // pointer with the offset of the variable.
3950 return DAG.getNode(ISD::ADD, PtrVT, ThreadPointer, Offset);
3951}
3952
3953SDOperand
3954X86TargetLowering::LowerGlobalTLSAddress(SDOperand Op, SelectionDAG &DAG) {
3955 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00003956 // TODO: implement the "initial exec"model for pic executables
3957 assert(!Subtarget->is64Bit() && Subtarget->isTargetELF() &&
3958 "TLS not implemented for non-ELF and 64-bit targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00003959 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
3960 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
3961 // otherwise use the "Local Exec"TLS Model
3962 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
3963 return LowerToTLSGeneralDynamicModel(GA, DAG, getPointerTy());
3964 else
3965 return LowerToTLSExecModel(GA, DAG, getPointerTy());
3966}
3967
Evan Cheng0db9fe62006-04-25 20:13:52 +00003968SDOperand
3969X86TargetLowering::LowerExternalSymbol(SDOperand Op, SelectionDAG &DAG) {
3970 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Evan Chengd0ff02c2006-11-29 23:19:46 +00003971 SDOperand Result = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Cheng19f2ffc2006-12-05 04:01:03 +00003972 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00003973 // With PIC, the address is actually $g + Offset.
3974 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3975 !Subtarget->isPICStyleRIPRel()) {
3976 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3977 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3978 Result);
3979 }
3980
3981 return Result;
3982}
3983
3984SDOperand X86TargetLowering::LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
3985 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
3986 SDOperand Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy());
3987 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
3988 // With PIC, the address is actually $g + Offset.
3989 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3990 !Subtarget->isPICStyleRIPRel()) {
3991 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3992 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3993 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003994 }
3995
3996 return Result;
3997}
3998
Chris Lattner2ff75ee2007-10-17 06:02:13 +00003999/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
4000/// take a 2 x i32 value to shift plus a shift amount.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004001SDOperand X86TargetLowering::LowerShift(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004002 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
4003 "Not an i64 shift!");
4004 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
4005 SDOperand ShOpLo = Op.getOperand(0);
4006 SDOperand ShOpHi = Op.getOperand(1);
4007 SDOperand ShAmt = Op.getOperand(2);
4008 SDOperand Tmp1 = isSRA ?
4009 DAG.getNode(ISD::SRA, MVT::i32, ShOpHi, DAG.getConstant(31, MVT::i8)) :
4010 DAG.getConstant(0, MVT::i32);
Evan Chenge3413162006-01-09 18:33:28 +00004011
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004012 SDOperand Tmp2, Tmp3;
4013 if (Op.getOpcode() == ISD::SHL_PARTS) {
4014 Tmp2 = DAG.getNode(X86ISD::SHLD, MVT::i32, ShOpHi, ShOpLo, ShAmt);
4015 Tmp3 = DAG.getNode(ISD::SHL, MVT::i32, ShOpLo, ShAmt);
4016 } else {
4017 Tmp2 = DAG.getNode(X86ISD::SHRD, MVT::i32, ShOpLo, ShOpHi, ShAmt);
4018 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, MVT::i32, ShOpHi, ShAmt);
4019 }
Evan Chenge3413162006-01-09 18:33:28 +00004020
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004021 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
4022 SDOperand AndNode = DAG.getNode(ISD::AND, MVT::i8, ShAmt,
4023 DAG.getConstant(32, MVT::i8));
4024 SDOperand Cond = DAG.getNode(X86ISD::CMP, MVT::i32,
4025 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00004026
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004027 SDOperand Hi, Lo;
4028 SDOperand CC = DAG.getConstant(X86::COND_NE, MVT::i8);
4029 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::Flag);
4030 SmallVector<SDOperand, 4> Ops;
4031 if (Op.getOpcode() == ISD::SHL_PARTS) {
4032 Ops.push_back(Tmp2);
4033 Ops.push_back(Tmp3);
4034 Ops.push_back(CC);
4035 Ops.push_back(Cond);
4036 Hi = DAG.getNode(X86ISD::CMOV, MVT::i32, &Ops[0], Ops.size());
Evan Chenge3413162006-01-09 18:33:28 +00004037
Evan Chenge3413162006-01-09 18:33:28 +00004038 Ops.clear();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004039 Ops.push_back(Tmp3);
4040 Ops.push_back(Tmp1);
4041 Ops.push_back(CC);
4042 Ops.push_back(Cond);
4043 Lo = DAG.getNode(X86ISD::CMOV, MVT::i32, &Ops[0], Ops.size());
4044 } else {
4045 Ops.push_back(Tmp2);
4046 Ops.push_back(Tmp3);
4047 Ops.push_back(CC);
4048 Ops.push_back(Cond);
4049 Lo = DAG.getNode(X86ISD::CMOV, MVT::i32, &Ops[0], Ops.size());
4050
4051 Ops.clear();
4052 Ops.push_back(Tmp3);
4053 Ops.push_back(Tmp1);
4054 Ops.push_back(CC);
4055 Ops.push_back(Cond);
4056 Hi = DAG.getNode(X86ISD::CMOV, MVT::i32, &Ops[0], Ops.size());
4057 }
4058
4059 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::i32);
4060 Ops.clear();
4061 Ops.push_back(Lo);
4062 Ops.push_back(Hi);
4063 return DAG.getNode(ISD::MERGE_VALUES, VTs, 2, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004064}
Evan Chenga3195e82006-01-12 22:54:21 +00004065
Evan Cheng0db9fe62006-04-25 20:13:52 +00004066SDOperand X86TargetLowering::LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
4067 assert(Op.getOperand(0).getValueType() <= MVT::i64 &&
4068 Op.getOperand(0).getValueType() >= MVT::i16 &&
4069 "Unknown SINT_TO_FP to lower!");
4070
4071 SDOperand Result;
4072 MVT::ValueType SrcVT = Op.getOperand(0).getValueType();
4073 unsigned Size = MVT::getSizeInBits(SrcVT)/8;
4074 MachineFunction &MF = DAG.getMachineFunction();
4075 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
4076 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Evan Cheng786225a2006-10-05 23:01:46 +00004077 SDOperand Chain = DAG.getStore(DAG.getEntryNode(), Op.getOperand(0),
Dan Gohman69de1932008-02-06 22:27:42 +00004078 StackSlot,
Dan Gohman3069b872008-02-07 18:41:25 +00004079 PseudoSourceValue::getFixedStack(),
Dan Gohman69de1932008-02-06 22:27:42 +00004080 SSFI);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004081
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004082 // These are really Legal; caller falls through into that case.
Chris Lattner78631162008-01-16 06:24:21 +00004083 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Dale Johannesenf1fc3a82007-09-23 14:52:20 +00004084 return Result;
Chris Lattner1956d152008-01-16 06:19:45 +00004085 if (SrcVT == MVT::i64 && Op.getValueType() != MVT::f80 &&
Dale Johannesen73328d12007-09-19 23:55:34 +00004086 Subtarget->is64Bit())
4087 return Result;
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004088
Evan Cheng0db9fe62006-04-25 20:13:52 +00004089 // Build the FILD
Chris Lattner5a88b832007-02-25 07:10:00 +00004090 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00004091 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004092 if (useSSE)
Chris Lattner5a88b832007-02-25 07:10:00 +00004093 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
4094 else
Dale Johannesen849f2142007-07-03 00:53:03 +00004095 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Chris Lattner5a88b832007-02-25 07:10:00 +00004096 SmallVector<SDOperand, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004097 Ops.push_back(Chain);
4098 Ops.push_back(StackSlot);
4099 Ops.push_back(DAG.getValueType(SrcVT));
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004100 Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG :X86ISD::FILD,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004101 Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004102
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004103 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004104 Chain = Result.getValue(1);
4105 SDOperand InFlag = Result.getValue(2);
4106
4107 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
4108 // shouldn't be necessary except that RFP cannot be live across
4109 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004110 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004111 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004112 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner5a88b832007-02-25 07:10:00 +00004113 Tys = DAG.getVTList(MVT::Other);
4114 SmallVector<SDOperand, 8> Ops;
Evan Chenga3195e82006-01-12 22:54:21 +00004115 Ops.push_back(Chain);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004116 Ops.push_back(Result);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004117 Ops.push_back(StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004118 Ops.push_back(DAG.getValueType(Op.getValueType()));
4119 Ops.push_back(InFlag);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004120 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Dan Gohman69de1932008-02-06 22:27:42 +00004121 Result = DAG.getLoad(Op.getValueType(), Chain, StackSlot,
Dan Gohman3069b872008-02-07 18:41:25 +00004122 PseudoSourceValue::getFixedStack(), SSFI);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004123 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004124
Evan Cheng0db9fe62006-04-25 20:13:52 +00004125 return Result;
4126}
4127
Chris Lattner27a6c732007-11-24 07:07:01 +00004128std::pair<SDOperand,SDOperand> X86TargetLowering::
4129FP_TO_SINTHelper(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004130 assert(Op.getValueType() <= MVT::i64 && Op.getValueType() >= MVT::i16 &&
4131 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00004132
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004133 // These are really Legal.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +00004134 if (Op.getValueType() == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00004135 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Chris Lattner27a6c732007-11-24 07:07:01 +00004136 return std::make_pair(SDOperand(), SDOperand());
Dale Johannesen73328d12007-09-19 23:55:34 +00004137 if (Subtarget->is64Bit() &&
4138 Op.getValueType() == MVT::i64 &&
4139 Op.getOperand(0).getValueType() != MVT::f80)
Chris Lattner27a6c732007-11-24 07:07:01 +00004140 return std::make_pair(SDOperand(), SDOperand());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004141
Evan Cheng87c89352007-10-15 20:11:21 +00004142 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
4143 // stack slot.
4144 MachineFunction &MF = DAG.getMachineFunction();
4145 unsigned MemSize = MVT::getSizeInBits(Op.getValueType())/8;
4146 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
4147 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004148 unsigned Opc;
4149 switch (Op.getValueType()) {
Chris Lattner27a6c732007-11-24 07:07:01 +00004150 default: assert(0 && "Invalid FP_TO_SINT to lower!");
4151 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
4152 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
4153 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004154 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004155
Evan Cheng0db9fe62006-04-25 20:13:52 +00004156 SDOperand Chain = DAG.getEntryNode();
4157 SDOperand Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00004158 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004159 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dan Gohman69de1932008-02-06 22:27:42 +00004160 Chain = DAG.getStore(Chain, Value, StackSlot,
Dan Gohman3069b872008-02-07 18:41:25 +00004161 PseudoSourceValue::getFixedStack(), SSFI);
Dale Johannesen849f2142007-07-03 00:53:03 +00004162 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Chris Lattner5a88b832007-02-25 07:10:00 +00004163 SDOperand Ops[] = {
4164 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
4165 };
4166 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004167 Chain = Value.getValue(1);
4168 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
4169 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
4170 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004171
Evan Cheng0db9fe62006-04-25 20:13:52 +00004172 // Build the FP_TO_INT*_IN_MEM
Chris Lattner5a88b832007-02-25 07:10:00 +00004173 SDOperand Ops[] = { Chain, Value, StackSlot };
4174 SDOperand FIST = DAG.getNode(Opc, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00004175
Chris Lattner27a6c732007-11-24 07:07:01 +00004176 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004177}
4178
Chris Lattner27a6c732007-11-24 07:07:01 +00004179SDOperand X86TargetLowering::LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner27a6c732007-11-24 07:07:01 +00004180 std::pair<SDOperand,SDOperand> Vals = FP_TO_SINTHelper(Op, DAG);
4181 SDOperand FIST = Vals.first, StackSlot = Vals.second;
4182 if (FIST.Val == 0) return SDOperand();
4183
4184 // Load the result.
4185 return DAG.getLoad(Op.getValueType(), FIST, StackSlot, NULL, 0);
4186}
4187
4188SDNode *X86TargetLowering::ExpandFP_TO_SINT(SDNode *N, SelectionDAG &DAG) {
4189 std::pair<SDOperand,SDOperand> Vals = FP_TO_SINTHelper(SDOperand(N, 0), DAG);
4190 SDOperand FIST = Vals.first, StackSlot = Vals.second;
4191 if (FIST.Val == 0) return 0;
4192
4193 // Return an i64 load from the stack slot.
4194 SDOperand Res = DAG.getLoad(MVT::i64, FIST, StackSlot, NULL, 0);
4195
4196 // Use a MERGE_VALUES node to drop the chain result value.
4197 return DAG.getNode(ISD::MERGE_VALUES, MVT::i64, Res).Val;
4198}
4199
Evan Cheng0db9fe62006-04-25 20:13:52 +00004200SDOperand X86TargetLowering::LowerFABS(SDOperand Op, SelectionDAG &DAG) {
4201 MVT::ValueType VT = Op.getValueType();
Dan Gohman20382522007-07-10 00:05:58 +00004202 MVT::ValueType EltVT = VT;
4203 if (MVT::isVector(VT))
4204 EltVT = MVT::getVectorElementType(VT);
4205 const Type *OpNTy = MVT::getTypeForValueType(EltVT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004206 std::vector<Constant*> CV;
Dan Gohman20382522007-07-10 00:05:58 +00004207 if (EltVT == MVT::f64) {
Dale Johannesen3f6eb742007-09-11 18:32:33 +00004208 Constant *C = ConstantFP::get(OpNTy, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00004209 CV.push_back(C);
4210 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004211 } else {
Dale Johannesen3f6eb742007-09-11 18:32:33 +00004212 Constant *C = ConstantFP::get(OpNTy, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00004213 CV.push_back(C);
4214 CV.push_back(C);
4215 CV.push_back(C);
4216 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004217 }
Dan Gohmand3006222007-07-27 17:16:43 +00004218 Constant *C = ConstantVector::get(CV);
4219 SDOperand CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
Dan Gohman69de1932008-02-06 22:27:42 +00004220 SDOperand Mask = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00004221 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00004222 false, 16);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004223 return DAG.getNode(X86ISD::FAND, VT, Op.getOperand(0), Mask);
4224}
4225
4226SDOperand X86TargetLowering::LowerFNEG(SDOperand Op, SelectionDAG &DAG) {
4227 MVT::ValueType VT = Op.getValueType();
Dan Gohman20382522007-07-10 00:05:58 +00004228 MVT::ValueType EltVT = VT;
Evan Chengd4d01b72007-07-19 23:36:01 +00004229 unsigned EltNum = 1;
4230 if (MVT::isVector(VT)) {
Dan Gohman20382522007-07-10 00:05:58 +00004231 EltVT = MVT::getVectorElementType(VT);
Evan Chengd4d01b72007-07-19 23:36:01 +00004232 EltNum = MVT::getVectorNumElements(VT);
4233 }
Dan Gohman20382522007-07-10 00:05:58 +00004234 const Type *OpNTy = MVT::getTypeForValueType(EltVT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004235 std::vector<Constant*> CV;
Dan Gohman20382522007-07-10 00:05:58 +00004236 if (EltVT == MVT::f64) {
Dale Johannesen3f6eb742007-09-11 18:32:33 +00004237 Constant *C = ConstantFP::get(OpNTy, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00004238 CV.push_back(C);
4239 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004240 } else {
Dale Johannesen3f6eb742007-09-11 18:32:33 +00004241 Constant *C = ConstantFP::get(OpNTy, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00004242 CV.push_back(C);
4243 CV.push_back(C);
4244 CV.push_back(C);
4245 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004246 }
Dan Gohmand3006222007-07-27 17:16:43 +00004247 Constant *C = ConstantVector::get(CV);
4248 SDOperand CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
Dan Gohman69de1932008-02-06 22:27:42 +00004249 SDOperand Mask = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00004250 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00004251 false, 16);
Evan Chengd4d01b72007-07-19 23:36:01 +00004252 if (MVT::isVector(VT)) {
Evan Chengd4d01b72007-07-19 23:36:01 +00004253 return DAG.getNode(ISD::BIT_CONVERT, VT,
4254 DAG.getNode(ISD::XOR, MVT::v2i64,
4255 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, Op.getOperand(0)),
4256 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, Mask)));
4257 } else {
Evan Chengd4d01b72007-07-19 23:36:01 +00004258 return DAG.getNode(X86ISD::FXOR, VT, Op.getOperand(0), Mask);
4259 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004260}
4261
Evan Cheng68c47cb2007-01-05 07:55:56 +00004262SDOperand X86TargetLowering::LowerFCOPYSIGN(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng73d6cf12007-01-05 21:37:56 +00004263 SDOperand Op0 = Op.getOperand(0);
4264 SDOperand Op1 = Op.getOperand(1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00004265 MVT::ValueType VT = Op.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00004266 MVT::ValueType SrcVT = Op1.getValueType();
Evan Cheng68c47cb2007-01-05 07:55:56 +00004267 const Type *SrcTy = MVT::getTypeForValueType(SrcVT);
Evan Cheng73d6cf12007-01-05 21:37:56 +00004268
4269 // If second operand is smaller, extend it first.
4270 if (MVT::getSizeInBits(SrcVT) < MVT::getSizeInBits(VT)) {
4271 Op1 = DAG.getNode(ISD::FP_EXTEND, VT, Op1);
4272 SrcVT = VT;
Dale Johannesen43421b32007-09-06 18:13:44 +00004273 SrcTy = MVT::getTypeForValueType(SrcVT);
Evan Cheng73d6cf12007-01-05 21:37:56 +00004274 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00004275 // And if it is bigger, shrink it first.
4276 if (MVT::getSizeInBits(SrcVT) > MVT::getSizeInBits(VT)) {
Chris Lattner0bd48932008-01-17 07:00:52 +00004277 Op1 = DAG.getNode(ISD::FP_ROUND, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00004278 SrcVT = VT;
4279 SrcTy = MVT::getTypeForValueType(SrcVT);
4280 }
4281
4282 // At this point the operands and the result should have the same
4283 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00004284
Evan Cheng68c47cb2007-01-05 07:55:56 +00004285 // First get the sign bit of second operand.
4286 std::vector<Constant*> CV;
4287 if (SrcVT == MVT::f64) {
Dale Johannesen3f6eb742007-09-11 18:32:33 +00004288 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(64, 1ULL << 63))));
4289 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00004290 } else {
Dale Johannesen3f6eb742007-09-11 18:32:33 +00004291 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 1U << 31))));
4292 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 0))));
4293 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 0))));
4294 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00004295 }
Dan Gohmand3006222007-07-27 17:16:43 +00004296 Constant *C = ConstantVector::get(CV);
4297 SDOperand CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
Dan Gohman69de1932008-02-06 22:27:42 +00004298 SDOperand Mask1 = DAG.getLoad(SrcVT, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00004299 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00004300 false, 16);
Evan Cheng73d6cf12007-01-05 21:37:56 +00004301 SDOperand SignBit = DAG.getNode(X86ISD::FAND, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00004302
4303 // Shift sign bit right or left if the two operands have different types.
4304 if (MVT::getSizeInBits(SrcVT) > MVT::getSizeInBits(VT)) {
4305 // Op0 is MVT::f32, Op1 is MVT::f64.
4306 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2f64, SignBit);
4307 SignBit = DAG.getNode(X86ISD::FSRL, MVT::v2f64, SignBit,
4308 DAG.getConstant(32, MVT::i32));
4309 SignBit = DAG.getNode(ISD::BIT_CONVERT, MVT::v4f32, SignBit);
4310 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00004311 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00004312 }
4313
Evan Cheng73d6cf12007-01-05 21:37:56 +00004314 // Clear first operand sign bit.
4315 CV.clear();
4316 if (VT == MVT::f64) {
Dale Johannesen3f6eb742007-09-11 18:32:33 +00004317 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(64, ~(1ULL << 63)))));
4318 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00004319 } else {
Dale Johannesen3f6eb742007-09-11 18:32:33 +00004320 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, ~(1U << 31)))));
4321 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 0))));
4322 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 0))));
4323 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00004324 }
Dan Gohmand3006222007-07-27 17:16:43 +00004325 C = ConstantVector::get(CV);
4326 CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
Dan Gohman69de1932008-02-06 22:27:42 +00004327 SDOperand Mask2 = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00004328 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00004329 false, 16);
Evan Cheng73d6cf12007-01-05 21:37:56 +00004330 SDOperand Val = DAG.getNode(X86ISD::FAND, VT, Op0, Mask2);
4331
4332 // Or the value with the sign bit.
4333 return DAG.getNode(X86ISD::FOR, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00004334}
4335
Evan Chenge5f62042007-09-29 00:00:36 +00004336SDOperand X86TargetLowering::LowerSETCC(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng0488db92007-09-25 01:57:46 +00004337 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Evan Cheng1a35edb2007-09-26 00:45:55 +00004338 SDOperand Cond;
Evan Cheng0488db92007-09-25 01:57:46 +00004339 SDOperand Op0 = Op.getOperand(0);
4340 SDOperand Op1 = Op.getOperand(1);
4341 SDOperand CC = Op.getOperand(2);
4342 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
4343 bool isFP = MVT::isFloatingPoint(Op.getOperand(1).getValueType());
4344 unsigned X86CC;
4345
Evan Cheng0488db92007-09-25 01:57:46 +00004346 if (translateX86CC(cast<CondCodeSDNode>(CC)->get(), isFP, X86CC,
Evan Cheng1a35edb2007-09-26 00:45:55 +00004347 Op0, Op1, DAG)) {
Evan Chenge5f62042007-09-29 00:00:36 +00004348 Cond = DAG.getNode(X86ISD::CMP, MVT::i32, Op0, Op1);
4349 return DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng0488db92007-09-25 01:57:46 +00004350 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng1a35edb2007-09-26 00:45:55 +00004351 }
Evan Cheng0488db92007-09-25 01:57:46 +00004352
4353 assert(isFP && "Illegal integer SetCC!");
4354
Evan Chenge5f62042007-09-29 00:00:36 +00004355 Cond = DAG.getNode(X86ISD::CMP, MVT::i32, Op0, Op1);
Evan Cheng0488db92007-09-25 01:57:46 +00004356 switch (SetCCOpcode) {
4357 default: assert(false && "Illegal floating point SetCC!");
4358 case ISD::SETOEQ: { // !PF & ZF
Evan Chenge5f62042007-09-29 00:00:36 +00004359 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng0488db92007-09-25 01:57:46 +00004360 DAG.getConstant(X86::COND_NP, MVT::i8), Cond);
Evan Chenge5f62042007-09-29 00:00:36 +00004361 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng0488db92007-09-25 01:57:46 +00004362 DAG.getConstant(X86::COND_E, MVT::i8), Cond);
4363 return DAG.getNode(ISD::AND, MVT::i8, Tmp1, Tmp2);
4364 }
4365 case ISD::SETUNE: { // PF | !ZF
Evan Chenge5f62042007-09-29 00:00:36 +00004366 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng0488db92007-09-25 01:57:46 +00004367 DAG.getConstant(X86::COND_P, MVT::i8), Cond);
Evan Chenge5f62042007-09-29 00:00:36 +00004368 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng0488db92007-09-25 01:57:46 +00004369 DAG.getConstant(X86::COND_NE, MVT::i8), Cond);
4370 return DAG.getNode(ISD::OR, MVT::i8, Tmp1, Tmp2);
4371 }
4372 }
4373}
4374
4375
Evan Cheng0db9fe62006-04-25 20:13:52 +00004376SDOperand X86TargetLowering::LowerSELECT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00004377 bool addTest = true;
Evan Cheng734503b2006-09-11 02:19:56 +00004378 SDOperand Cond = Op.getOperand(0);
4379 SDOperand CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00004380
Evan Cheng734503b2006-09-11 02:19:56 +00004381 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00004382 Cond = LowerSETCC(Cond, DAG);
Evan Cheng734503b2006-09-11 02:19:56 +00004383
Evan Cheng3f41d662007-10-08 22:16:29 +00004384 // If condition flag is set by a X86ISD::CMP, then use it as the condition
4385 // setting operand in place of the X86ISD::SETCC.
Evan Cheng734503b2006-09-11 02:19:56 +00004386 if (Cond.getOpcode() == X86ISD::SETCC) {
4387 CC = Cond.getOperand(0);
4388
Evan Cheng734503b2006-09-11 02:19:56 +00004389 SDOperand Cmp = Cond.getOperand(1);
4390 unsigned Opc = Cmp.getOpcode();
Evan Cheng3f41d662007-10-08 22:16:29 +00004391 MVT::ValueType VT = Op.getValueType();
Chris Lattner1956d152008-01-16 06:19:45 +00004392
Evan Cheng3f41d662007-10-08 22:16:29 +00004393 bool IllegalFPCMov = false;
Chris Lattner1956d152008-01-16 06:19:45 +00004394 if (MVT::isFloatingPoint(VT) && !MVT::isVector(VT) &&
Chris Lattner78631162008-01-16 06:24:21 +00004395 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Evan Cheng3f41d662007-10-08 22:16:29 +00004396 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
Chris Lattner1956d152008-01-16 06:19:45 +00004397
Evan Chenge5f62042007-09-29 00:00:36 +00004398 if ((Opc == X86ISD::CMP ||
4399 Opc == X86ISD::COMI ||
4400 Opc == X86ISD::UCOMI) && !IllegalFPCMov) {
Evan Cheng3f41d662007-10-08 22:16:29 +00004401 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00004402 addTest = false;
4403 }
4404 }
4405
4406 if (addTest) {
4407 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng3f41d662007-10-08 22:16:29 +00004408 Cond= DAG.getNode(X86ISD::CMP, MVT::i32, Cond, DAG.getConstant(0, MVT::i8));
Evan Cheng0488db92007-09-25 01:57:46 +00004409 }
4410
4411 const MVT::ValueType *VTs = DAG.getNodeValueTypes(Op.getValueType(),
4412 MVT::Flag);
4413 SmallVector<SDOperand, 4> Ops;
4414 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
4415 // condition is true.
4416 Ops.push_back(Op.getOperand(2));
4417 Ops.push_back(Op.getOperand(1));
4418 Ops.push_back(CC);
4419 Ops.push_back(Cond);
Evan Chenge5f62042007-09-29 00:00:36 +00004420 return DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng0488db92007-09-25 01:57:46 +00004421}
4422
Evan Cheng0db9fe62006-04-25 20:13:52 +00004423SDOperand X86TargetLowering::LowerBRCOND(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00004424 bool addTest = true;
4425 SDOperand Chain = Op.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004426 SDOperand Cond = Op.getOperand(1);
4427 SDOperand Dest = Op.getOperand(2);
4428 SDOperand CC;
Evan Cheng734503b2006-09-11 02:19:56 +00004429
Evan Cheng0db9fe62006-04-25 20:13:52 +00004430 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00004431 Cond = LowerSETCC(Cond, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004432
Evan Cheng3f41d662007-10-08 22:16:29 +00004433 // If condition flag is set by a X86ISD::CMP, then use it as the condition
4434 // setting operand in place of the X86ISD::SETCC.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004435 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng734503b2006-09-11 02:19:56 +00004436 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004437
Evan Cheng734503b2006-09-11 02:19:56 +00004438 SDOperand Cmp = Cond.getOperand(1);
4439 unsigned Opc = Cmp.getOpcode();
Evan Chenge5f62042007-09-29 00:00:36 +00004440 if (Opc == X86ISD::CMP ||
4441 Opc == X86ISD::COMI ||
4442 Opc == X86ISD::UCOMI) {
Evan Cheng3f41d662007-10-08 22:16:29 +00004443 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00004444 addTest = false;
4445 }
4446 }
4447
4448 if (addTest) {
4449 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Chenge5f62042007-09-29 00:00:36 +00004450 Cond= DAG.getNode(X86ISD::CMP, MVT::i32, Cond, DAG.getConstant(0, MVT::i8));
Evan Cheng0488db92007-09-25 01:57:46 +00004451 }
Evan Chenge5f62042007-09-29 00:00:36 +00004452 return DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
Evan Cheng0488db92007-09-25 01:57:46 +00004453 Chain, Op.getOperand(2), CC, Cond);
4454}
4455
Anton Korobeynikove060b532007-04-17 19:34:00 +00004456
4457// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
4458// Calls to _alloca is needed to probe the stack when allocating more than 4k
4459// bytes in one go. Touching the stack at 4K increments is necessary to ensure
4460// that the guard pages used by the OS virtual memory manager are allocated in
4461// correct sequence.
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00004462SDOperand
4463X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDOperand Op,
4464 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00004465 assert(Subtarget->isTargetCygMing() &&
4466 "This should be used only on Cygwin/Mingw targets");
4467
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00004468 // Get the inputs.
4469 SDOperand Chain = Op.getOperand(0);
4470 SDOperand Size = Op.getOperand(1);
4471 // FIXME: Ensure alignment here
4472
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00004473 SDOperand Flag;
4474
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00004475 MVT::ValueType IntPtr = getPointerTy();
Chris Lattner0bd48932008-01-17 07:00:52 +00004476 MVT::ValueType SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00004477
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00004478 Chain = DAG.getCopyToReg(Chain, X86::EAX, Size, Flag);
4479 Flag = Chain.getValue(1);
4480
4481 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
4482 SDOperand Ops[] = { Chain,
4483 DAG.getTargetExternalSymbol("_alloca", IntPtr),
4484 DAG.getRegister(X86::EAX, IntPtr),
4485 Flag };
4486 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops, 4);
4487 Flag = Chain.getValue(1);
4488
4489 Chain = DAG.getCopyFromReg(Chain, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00004490
4491 std::vector<MVT::ValueType> Tys;
4492 Tys.push_back(SPTy);
4493 Tys.push_back(MVT::Other);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00004494 SDOperand Ops1[2] = { Chain.getValue(0), Chain };
4495 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops1, 2);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00004496}
4497
Evan Cheng0db9fe62006-04-25 20:13:52 +00004498SDOperand X86TargetLowering::LowerMEMSET(SDOperand Op, SelectionDAG &DAG) {
4499 SDOperand InFlag(0, 0);
4500 SDOperand Chain = Op.getOperand(0);
4501 unsigned Align =
4502 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
4503 if (Align == 0) Align = 1;
4504
4505 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
Rafael Espindola6b83b5d2007-08-27 10:18:20 +00004506 // If not DWORD aligned or size is more than the threshold, call memset.
Rafael Espindola44c82652007-08-27 17:48:26 +00004507 // The libc version is likely to be faster for these cases. It can use the
4508 // address value and run time information about the CPU.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004509 if ((Align & 3) != 0 ||
Rafael Espindolafc05f402007-10-31 11:52:06 +00004510 (I && I->getValue() > Subtarget->getMaxInlineSizeThreshold())) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004511 MVT::ValueType IntPtr = getPointerTy();
Owen Andersona69571c2006-05-03 01:29:57 +00004512 const Type *IntPtrTy = getTargetData()->getIntPtrType();
Reid Spencer47857812006-12-31 05:55:36 +00004513 TargetLowering::ArgListTy Args;
4514 TargetLowering::ArgListEntry Entry;
4515 Entry.Node = Op.getOperand(1);
4516 Entry.Ty = IntPtrTy;
Reid Spencer47857812006-12-31 05:55:36 +00004517 Args.push_back(Entry);
Reid Spenceraff93872007-01-03 17:24:59 +00004518 // Extend the unsigned i8 argument to be an int value for the call.
Reid Spencer47857812006-12-31 05:55:36 +00004519 Entry.Node = DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Op.getOperand(2));
4520 Entry.Ty = IntPtrTy;
Reid Spencer47857812006-12-31 05:55:36 +00004521 Args.push_back(Entry);
4522 Entry.Node = Op.getOperand(3);
4523 Args.push_back(Entry);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004524 std::pair<SDOperand,SDOperand> CallResult =
Duncan Sands00fee652008-02-14 17:28:50 +00004525 LowerCallTo(Chain, Type::VoidTy, false, false, false, CallingConv::C,
4526 false, DAG.getExternalSymbol("memset", IntPtr), Args, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004527 return CallResult.second;
Evan Cheng48090aa2006-03-21 23:01:21 +00004528 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00004529
Evan Cheng0db9fe62006-04-25 20:13:52 +00004530 MVT::ValueType AVT;
4531 SDOperand Count;
4532 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Op.getOperand(2));
4533 unsigned BytesLeft = 0;
4534 bool TwoRepStos = false;
4535 if (ValC) {
4536 unsigned ValReg;
Evan Cheng25ab6902006-09-08 06:48:29 +00004537 uint64_t Val = ValC->getValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004538
Evan Cheng0db9fe62006-04-25 20:13:52 +00004539 // If the value is a constant, then we can potentially use larger sets.
4540 switch (Align & 3) {
4541 case 2: // WORD aligned
4542 AVT = MVT::i16;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004543 ValReg = X86::AX;
Evan Cheng25ab6902006-09-08 06:48:29 +00004544 Val = (Val << 8) | Val;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004545 break;
Evan Cheng25ab6902006-09-08 06:48:29 +00004546 case 0: // DWORD aligned
Evan Cheng0db9fe62006-04-25 20:13:52 +00004547 AVT = MVT::i32;
Evan Cheng25ab6902006-09-08 06:48:29 +00004548 ValReg = X86::EAX;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004549 Val = (Val << 8) | Val;
4550 Val = (Val << 16) | Val;
Evan Cheng25ab6902006-09-08 06:48:29 +00004551 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) { // QWORD aligned
4552 AVT = MVT::i64;
4553 ValReg = X86::RAX;
4554 Val = (Val << 32) | Val;
4555 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004556 break;
4557 default: // Byte aligned
4558 AVT = MVT::i8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004559 ValReg = X86::AL;
Evan Cheng25ab6902006-09-08 06:48:29 +00004560 Count = Op.getOperand(3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004561 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00004562 }
4563
Evan Cheng25ab6902006-09-08 06:48:29 +00004564 if (AVT > MVT::i8) {
4565 if (I) {
4566 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
Chris Lattner0bd48932008-01-17 07:00:52 +00004567 Count = DAG.getIntPtrConstant(I->getValue() / UBytes);
Evan Cheng25ab6902006-09-08 06:48:29 +00004568 BytesLeft = I->getValue() % UBytes;
4569 } else {
4570 assert(AVT >= MVT::i32 &&
4571 "Do not use rep;stos if not at least DWORD aligned");
4572 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
4573 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
4574 TwoRepStos = true;
4575 }
4576 }
4577
Evan Cheng0db9fe62006-04-25 20:13:52 +00004578 Chain = DAG.getCopyToReg(Chain, ValReg, DAG.getConstant(Val, AVT),
4579 InFlag);
4580 InFlag = Chain.getValue(1);
4581 } else {
4582 AVT = MVT::i8;
4583 Count = Op.getOperand(3);
4584 Chain = DAG.getCopyToReg(Chain, X86::AL, Op.getOperand(2), InFlag);
4585 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00004586 }
Evan Chengc78d3b42006-04-24 18:01:45 +00004587
Evan Cheng25ab6902006-09-08 06:48:29 +00004588 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
4589 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004590 InFlag = Chain.getValue(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00004591 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
4592 Op.getOperand(1), InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004593 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00004594
Chris Lattnerd96d0722007-02-25 06:40:16 +00004595 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00004596 SmallVector<SDOperand, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004597 Ops.push_back(Chain);
4598 Ops.push_back(DAG.getValueType(AVT));
4599 Ops.push_back(InFlag);
Evan Cheng311ace02006-08-11 07:35:45 +00004600 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chengc78d3b42006-04-24 18:01:45 +00004601
Evan Cheng0db9fe62006-04-25 20:13:52 +00004602 if (TwoRepStos) {
4603 InFlag = Chain.getValue(1);
4604 Count = Op.getOperand(3);
4605 MVT::ValueType CVT = Count.getValueType();
4606 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng25ab6902006-09-08 06:48:29 +00004607 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
4608 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
4609 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004610 InFlag = Chain.getValue(1);
Chris Lattnerd96d0722007-02-25 06:40:16 +00004611 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004612 Ops.clear();
4613 Ops.push_back(Chain);
4614 Ops.push_back(DAG.getValueType(MVT::i8));
4615 Ops.push_back(InFlag);
Evan Cheng311ace02006-08-11 07:35:45 +00004616 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004617 } else if (BytesLeft) {
Evan Cheng25ab6902006-09-08 06:48:29 +00004618 // Issue stores for the last 1 - 7 bytes.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004619 SDOperand Value;
4620 unsigned Val = ValC->getValue() & 255;
4621 unsigned Offset = I->getValue() - BytesLeft;
4622 SDOperand DstAddr = Op.getOperand(1);
4623 MVT::ValueType AddrVT = DstAddr.getValueType();
Evan Cheng25ab6902006-09-08 06:48:29 +00004624 if (BytesLeft >= 4) {
4625 Val = (Val << 8) | Val;
4626 Val = (Val << 16) | Val;
4627 Value = DAG.getConstant(Val, MVT::i32);
Evan Cheng786225a2006-10-05 23:01:46 +00004628 Chain = DAG.getStore(Chain, Value,
4629 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4630 DAG.getConstant(Offset, AddrVT)),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004631 NULL, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00004632 BytesLeft -= 4;
4633 Offset += 4;
4634 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004635 if (BytesLeft >= 2) {
4636 Value = DAG.getConstant((Val << 8) | Val, MVT::i16);
Evan Cheng786225a2006-10-05 23:01:46 +00004637 Chain = DAG.getStore(Chain, Value,
4638 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4639 DAG.getConstant(Offset, AddrVT)),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004640 NULL, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004641 BytesLeft -= 2;
4642 Offset += 2;
Evan Cheng386031a2006-03-24 07:29:27 +00004643 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004644 if (BytesLeft == 1) {
4645 Value = DAG.getConstant(Val, MVT::i8);
Evan Cheng786225a2006-10-05 23:01:46 +00004646 Chain = DAG.getStore(Chain, Value,
4647 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4648 DAG.getConstant(Offset, AddrVT)),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004649 NULL, 0);
Evan Chengba05f722006-04-21 23:03:30 +00004650 }
Evan Cheng386031a2006-03-24 07:29:27 +00004651 }
Evan Cheng11e15b32006-04-03 20:53:28 +00004652
Evan Cheng0db9fe62006-04-25 20:13:52 +00004653 return Chain;
4654}
Evan Cheng11e15b32006-04-03 20:53:28 +00004655
Rafael Espindola068317b2007-09-28 12:53:01 +00004656SDOperand X86TargetLowering::LowerMEMCPYInline(SDOperand Chain,
4657 SDOperand Dest,
4658 SDOperand Source,
4659 unsigned Size,
4660 unsigned Align,
4661 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004662 MVT::ValueType AVT;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004663 unsigned BytesLeft = 0;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004664 switch (Align & 3) {
4665 case 2: // WORD aligned
4666 AVT = MVT::i16;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004667 break;
Evan Cheng25ab6902006-09-08 06:48:29 +00004668 case 0: // DWORD aligned
Evan Cheng0db9fe62006-04-25 20:13:52 +00004669 AVT = MVT::i32;
Evan Cheng25ab6902006-09-08 06:48:29 +00004670 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) // QWORD aligned
4671 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004672 break;
4673 default: // Byte aligned
4674 AVT = MVT::i8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004675 break;
4676 }
4677
Rafael Espindola068317b2007-09-28 12:53:01 +00004678 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
Chris Lattner0bd48932008-01-17 07:00:52 +00004679 SDOperand Count = DAG.getIntPtrConstant(Size / UBytes);
Rafael Espindola068317b2007-09-28 12:53:01 +00004680 BytesLeft = Size % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00004681
Evan Cheng0db9fe62006-04-25 20:13:52 +00004682 SDOperand InFlag(0, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00004683 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
4684 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004685 InFlag = Chain.getValue(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00004686 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
Rafael Espindola068317b2007-09-28 12:53:01 +00004687 Dest, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004688 InFlag = Chain.getValue(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00004689 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RSI : X86::ESI,
Rafael Espindola068317b2007-09-28 12:53:01 +00004690 Source, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004691 InFlag = Chain.getValue(1);
4692
Chris Lattnerd96d0722007-02-25 06:40:16 +00004693 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00004694 SmallVector<SDOperand, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004695 Ops.push_back(Chain);
4696 Ops.push_back(DAG.getValueType(AVT));
4697 Ops.push_back(InFlag);
Evan Cheng311ace02006-08-11 07:35:45 +00004698 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004699
Rafael Espindola068317b2007-09-28 12:53:01 +00004700 if (BytesLeft) {
Evan Cheng25ab6902006-09-08 06:48:29 +00004701 // Issue loads and stores for the last 1 - 7 bytes.
Rafael Espindola068317b2007-09-28 12:53:01 +00004702 unsigned Offset = Size - BytesLeft;
4703 SDOperand DstAddr = Dest;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004704 MVT::ValueType DstVT = DstAddr.getValueType();
Rafael Espindola068317b2007-09-28 12:53:01 +00004705 SDOperand SrcAddr = Source;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004706 MVT::ValueType SrcVT = SrcAddr.getValueType();
4707 SDOperand Value;
Evan Cheng25ab6902006-09-08 06:48:29 +00004708 if (BytesLeft >= 4) {
4709 Value = DAG.getLoad(MVT::i32, Chain,
4710 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4711 DAG.getConstant(Offset, SrcVT)),
Evan Cheng466685d2006-10-09 20:57:25 +00004712 NULL, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00004713 Chain = Value.getValue(1);
Evan Cheng786225a2006-10-05 23:01:46 +00004714 Chain = DAG.getStore(Chain, Value,
4715 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4716 DAG.getConstant(Offset, DstVT)),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004717 NULL, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00004718 BytesLeft -= 4;
4719 Offset += 4;
4720 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004721 if (BytesLeft >= 2) {
4722 Value = DAG.getLoad(MVT::i16, Chain,
4723 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4724 DAG.getConstant(Offset, SrcVT)),
Evan Cheng466685d2006-10-09 20:57:25 +00004725 NULL, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004726 Chain = Value.getValue(1);
Evan Cheng786225a2006-10-05 23:01:46 +00004727 Chain = DAG.getStore(Chain, Value,
4728 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4729 DAG.getConstant(Offset, DstVT)),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004730 NULL, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004731 BytesLeft -= 2;
4732 Offset += 2;
Evan Chengb067a1e2006-03-31 19:22:53 +00004733 }
4734
Evan Cheng0db9fe62006-04-25 20:13:52 +00004735 if (BytesLeft == 1) {
4736 Value = DAG.getLoad(MVT::i8, Chain,
4737 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4738 DAG.getConstant(Offset, SrcVT)),
Evan Cheng466685d2006-10-09 20:57:25 +00004739 NULL, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004740 Chain = Value.getValue(1);
Evan Cheng786225a2006-10-05 23:01:46 +00004741 Chain = DAG.getStore(Chain, Value,
4742 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4743 DAG.getConstant(Offset, DstVT)),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004744 NULL, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004745 }
Evan Chengb067a1e2006-03-31 19:22:53 +00004746 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004747
4748 return Chain;
4749}
4750
Chris Lattner27a6c732007-11-24 07:07:01 +00004751/// Expand the result of: i64,outchain = READCYCLECOUNTER inchain
4752SDNode *X86TargetLowering::ExpandREADCYCLECOUNTER(SDNode *N, SelectionDAG &DAG){
Chris Lattnerd96d0722007-02-25 06:40:16 +00004753 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner27a6c732007-11-24 07:07:01 +00004754 SDOperand TheChain = N->getOperand(0);
4755 SDOperand rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, &TheChain, 1);
Evan Cheng3fa9dff2006-11-29 08:28:13 +00004756 if (Subtarget->is64Bit()) {
Chris Lattner27a6c732007-11-24 07:07:01 +00004757 SDOperand rax = DAG.getCopyFromReg(rd, X86::RAX, MVT::i64, rd.getValue(1));
4758 SDOperand rdx = DAG.getCopyFromReg(rax.getValue(1), X86::RDX,
4759 MVT::i64, rax.getValue(2));
4760 SDOperand Tmp = DAG.getNode(ISD::SHL, MVT::i64, rdx,
Evan Cheng3fa9dff2006-11-29 08:28:13 +00004761 DAG.getConstant(32, MVT::i8));
Chris Lattner5a88b832007-02-25 07:10:00 +00004762 SDOperand Ops[] = {
Chris Lattner27a6c732007-11-24 07:07:01 +00004763 DAG.getNode(ISD::OR, MVT::i64, rax, Tmp), rdx.getValue(1)
Chris Lattner5a88b832007-02-25 07:10:00 +00004764 };
Chris Lattnerd96d0722007-02-25 06:40:16 +00004765
4766 Tys = DAG.getVTList(MVT::i64, MVT::Other);
Chris Lattner27a6c732007-11-24 07:07:01 +00004767 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 2).Val;
Evan Cheng3fa9dff2006-11-29 08:28:13 +00004768 }
Chris Lattner5a88b832007-02-25 07:10:00 +00004769
Chris Lattner27a6c732007-11-24 07:07:01 +00004770 SDOperand eax = DAG.getCopyFromReg(rd, X86::EAX, MVT::i32, rd.getValue(1));
4771 SDOperand edx = DAG.getCopyFromReg(eax.getValue(1), X86::EDX,
4772 MVT::i32, eax.getValue(2));
4773 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
4774 SDOperand Ops[] = { eax, edx };
4775 Ops[0] = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Ops, 2);
4776
4777 // Use a MERGE_VALUES to return the value and chain.
4778 Ops[1] = edx.getValue(1);
4779 Tys = DAG.getVTList(MVT::i64, MVT::Other);
4780 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 2).Val;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004781}
4782
4783SDOperand X86TargetLowering::LowerVASTART(SDOperand Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00004784 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Evan Cheng8b2794a2006-10-13 21:14:26 +00004785
Evan Cheng25ab6902006-09-08 06:48:29 +00004786 if (!Subtarget->is64Bit()) {
4787 // vastart just stores the address of the VarArgsFrameIndex slot into the
4788 // memory location argument.
4789 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dan Gohman69de1932008-02-06 22:27:42 +00004790 return DAG.getStore(Op.getOperand(0), FR,Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00004791 }
4792
4793 // __va_list_tag:
4794 // gp_offset (0 - 6 * 8)
4795 // fp_offset (48 - 48 + 8 * 16)
4796 // overflow_arg_area (point to parameters coming in memory).
4797 // reg_save_area
Chris Lattner5a88b832007-02-25 07:10:00 +00004798 SmallVector<SDOperand, 8> MemOps;
Evan Cheng25ab6902006-09-08 06:48:29 +00004799 SDOperand FIN = Op.getOperand(1);
4800 // Store gp_offset
Evan Cheng786225a2006-10-05 23:01:46 +00004801 SDOperand Store = DAG.getStore(Op.getOperand(0),
4802 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00004803 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00004804 MemOps.push_back(Store);
4805
4806 // Store fp_offset
Chris Lattner0bd48932008-01-17 07:00:52 +00004807 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, DAG.getIntPtrConstant(4));
Evan Cheng786225a2006-10-05 23:01:46 +00004808 Store = DAG.getStore(Op.getOperand(0),
4809 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00004810 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00004811 MemOps.push_back(Store);
4812
4813 // Store ptr to overflow_arg_area
Chris Lattner0bd48932008-01-17 07:00:52 +00004814 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, DAG.getIntPtrConstant(4));
Evan Cheng25ab6902006-09-08 06:48:29 +00004815 SDOperand OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dan Gohman69de1932008-02-06 22:27:42 +00004816 Store = DAG.getStore(Op.getOperand(0), OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00004817 MemOps.push_back(Store);
4818
4819 // Store ptr to reg_save_area.
Chris Lattner0bd48932008-01-17 07:00:52 +00004820 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, DAG.getIntPtrConstant(8));
Evan Cheng25ab6902006-09-08 06:48:29 +00004821 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohman69de1932008-02-06 22:27:42 +00004822 Store = DAG.getStore(Op.getOperand(0), RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00004823 MemOps.push_back(Store);
4824 return DAG.getNode(ISD::TokenFactor, MVT::Other, &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004825}
4826
Evan Chengae642192007-03-02 23:16:35 +00004827SDOperand X86TargetLowering::LowerVACOPY(SDOperand Op, SelectionDAG &DAG) {
4828 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
4829 SDOperand Chain = Op.getOperand(0);
4830 SDOperand DstPtr = Op.getOperand(1);
4831 SDOperand SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00004832 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
4833 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Evan Chengae642192007-03-02 23:16:35 +00004834
Dan Gohman69de1932008-02-06 22:27:42 +00004835 SrcPtr = DAG.getLoad(getPointerTy(), Chain, SrcPtr, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00004836 Chain = SrcPtr.getValue(1);
4837 for (unsigned i = 0; i < 3; ++i) {
Dan Gohman69de1932008-02-06 22:27:42 +00004838 SDOperand Val = DAG.getLoad(MVT::i64, Chain, SrcPtr, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00004839 Chain = Val.getValue(1);
Dan Gohman69de1932008-02-06 22:27:42 +00004840 Chain = DAG.getStore(Chain, Val, DstPtr, DstSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00004841 if (i == 2)
4842 break;
4843 SrcPtr = DAG.getNode(ISD::ADD, getPointerTy(), SrcPtr,
Chris Lattner0bd48932008-01-17 07:00:52 +00004844 DAG.getIntPtrConstant(8));
Evan Chengae642192007-03-02 23:16:35 +00004845 DstPtr = DAG.getNode(ISD::ADD, getPointerTy(), DstPtr,
Chris Lattner0bd48932008-01-17 07:00:52 +00004846 DAG.getIntPtrConstant(8));
Evan Chengae642192007-03-02 23:16:35 +00004847 }
4848 return Chain;
4849}
4850
Evan Cheng0db9fe62006-04-25 20:13:52 +00004851SDOperand
4852X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
4853 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getValue();
4854 switch (IntNo) {
4855 default: return SDOperand(); // Don't custom lower most intrinsics.
Evan Cheng6be2c582006-04-05 23:38:46 +00004856 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004857 case Intrinsic::x86_sse_comieq_ss:
4858 case Intrinsic::x86_sse_comilt_ss:
4859 case Intrinsic::x86_sse_comile_ss:
4860 case Intrinsic::x86_sse_comigt_ss:
4861 case Intrinsic::x86_sse_comige_ss:
4862 case Intrinsic::x86_sse_comineq_ss:
4863 case Intrinsic::x86_sse_ucomieq_ss:
4864 case Intrinsic::x86_sse_ucomilt_ss:
4865 case Intrinsic::x86_sse_ucomile_ss:
4866 case Intrinsic::x86_sse_ucomigt_ss:
4867 case Intrinsic::x86_sse_ucomige_ss:
4868 case Intrinsic::x86_sse_ucomineq_ss:
4869 case Intrinsic::x86_sse2_comieq_sd:
4870 case Intrinsic::x86_sse2_comilt_sd:
4871 case Intrinsic::x86_sse2_comile_sd:
4872 case Intrinsic::x86_sse2_comigt_sd:
4873 case Intrinsic::x86_sse2_comige_sd:
4874 case Intrinsic::x86_sse2_comineq_sd:
4875 case Intrinsic::x86_sse2_ucomieq_sd:
4876 case Intrinsic::x86_sse2_ucomilt_sd:
4877 case Intrinsic::x86_sse2_ucomile_sd:
4878 case Intrinsic::x86_sse2_ucomigt_sd:
4879 case Intrinsic::x86_sse2_ucomige_sd:
4880 case Intrinsic::x86_sse2_ucomineq_sd: {
4881 unsigned Opc = 0;
4882 ISD::CondCode CC = ISD::SETCC_INVALID;
4883 switch (IntNo) {
4884 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004885 case Intrinsic::x86_sse_comieq_ss:
4886 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004887 Opc = X86ISD::COMI;
4888 CC = ISD::SETEQ;
4889 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00004890 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00004891 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004892 Opc = X86ISD::COMI;
4893 CC = ISD::SETLT;
4894 break;
4895 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00004896 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004897 Opc = X86ISD::COMI;
4898 CC = ISD::SETLE;
4899 break;
4900 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00004901 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004902 Opc = X86ISD::COMI;
4903 CC = ISD::SETGT;
4904 break;
4905 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00004906 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004907 Opc = X86ISD::COMI;
4908 CC = ISD::SETGE;
4909 break;
4910 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00004911 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004912 Opc = X86ISD::COMI;
4913 CC = ISD::SETNE;
4914 break;
4915 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00004916 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004917 Opc = X86ISD::UCOMI;
4918 CC = ISD::SETEQ;
4919 break;
4920 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00004921 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004922 Opc = X86ISD::UCOMI;
4923 CC = ISD::SETLT;
4924 break;
4925 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00004926 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004927 Opc = X86ISD::UCOMI;
4928 CC = ISD::SETLE;
4929 break;
4930 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00004931 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004932 Opc = X86ISD::UCOMI;
4933 CC = ISD::SETGT;
4934 break;
4935 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00004936 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004937 Opc = X86ISD::UCOMI;
4938 CC = ISD::SETGE;
4939 break;
4940 case Intrinsic::x86_sse_ucomineq_ss:
4941 case Intrinsic::x86_sse2_ucomineq_sd:
4942 Opc = X86ISD::UCOMI;
4943 CC = ISD::SETNE;
4944 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00004945 }
Evan Cheng734503b2006-09-11 02:19:56 +00004946
Evan Cheng0db9fe62006-04-25 20:13:52 +00004947 unsigned X86CC;
Chris Lattnerf9570512006-09-13 03:22:10 +00004948 SDOperand LHS = Op.getOperand(1);
4949 SDOperand RHS = Op.getOperand(2);
4950 translateX86CC(CC, true, X86CC, LHS, RHS, DAG);
Evan Cheng734503b2006-09-11 02:19:56 +00004951
Evan Chenge5f62042007-09-29 00:00:36 +00004952 SDOperand Cond = DAG.getNode(Opc, MVT::i32, LHS, RHS);
4953 SDOperand SetCC = DAG.getNode(X86ISD::SETCC, MVT::i8,
4954 DAG.getConstant(X86CC, MVT::i8), Cond);
4955 return DAG.getNode(ISD::ANY_EXTEND, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00004956 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00004957 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004958}
Evan Cheng72261582005-12-20 06:22:03 +00004959
Nate Begemanbcc5f362007-01-29 22:58:52 +00004960SDOperand X86TargetLowering::LowerRETURNADDR(SDOperand Op, SelectionDAG &DAG) {
4961 // Depths > 0 not supported yet!
4962 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4963 return SDOperand();
4964
4965 // Just load the return address
4966 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
4967 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
4968}
4969
4970SDOperand X86TargetLowering::LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG) {
4971 // Depths > 0 not supported yet!
4972 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4973 return SDOperand();
4974
4975 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
4976 return DAG.getNode(ISD::SUB, getPointerTy(), RetAddrFI,
Chris Lattner0bd48932008-01-17 07:00:52 +00004977 DAG.getIntPtrConstant(4));
Nate Begemanbcc5f362007-01-29 22:58:52 +00004978}
4979
Anton Korobeynikov2365f512007-07-14 14:06:15 +00004980SDOperand X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDOperand Op,
4981 SelectionDAG &DAG) {
4982 // Is not yet supported on x86-64
4983 if (Subtarget->is64Bit())
4984 return SDOperand();
4985
Chris Lattner0bd48932008-01-17 07:00:52 +00004986 return DAG.getIntPtrConstant(8);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00004987}
4988
4989SDOperand X86TargetLowering::LowerEH_RETURN(SDOperand Op, SelectionDAG &DAG)
4990{
4991 assert(!Subtarget->is64Bit() &&
4992 "Lowering of eh_return builtin is not supported yet on x86-64");
4993
4994 MachineFunction &MF = DAG.getMachineFunction();
4995 SDOperand Chain = Op.getOperand(0);
4996 SDOperand Offset = Op.getOperand(1);
4997 SDOperand Handler = Op.getOperand(2);
4998
4999 SDOperand Frame = DAG.getRegister(RegInfo->getFrameRegister(MF),
5000 getPointerTy());
5001
5002 SDOperand StoreAddr = DAG.getNode(ISD::SUB, getPointerTy(), Frame,
Chris Lattner0bd48932008-01-17 07:00:52 +00005003 DAG.getIntPtrConstant(-4UL));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00005004 StoreAddr = DAG.getNode(ISD::ADD, getPointerTy(), StoreAddr, Offset);
5005 Chain = DAG.getStore(Chain, Handler, StoreAddr, NULL, 0);
5006 Chain = DAG.getCopyToReg(Chain, X86::ECX, StoreAddr);
Chris Lattner84bc5422007-12-31 04:13:23 +00005007 MF.getRegInfo().addLiveOut(X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00005008
5009 return DAG.getNode(X86ISD::EH_RETURN, MVT::Other,
5010 Chain, DAG.getRegister(X86::ECX, getPointerTy()));
5011}
5012
Duncan Sandsb116fac2007-07-27 20:02:49 +00005013SDOperand X86TargetLowering::LowerTRAMPOLINE(SDOperand Op,
5014 SelectionDAG &DAG) {
5015 SDOperand Root = Op.getOperand(0);
5016 SDOperand Trmp = Op.getOperand(1); // trampoline
5017 SDOperand FPtr = Op.getOperand(2); // nested function
5018 SDOperand Nest = Op.getOperand(3); // 'nest' parameter value
5019
Dan Gohman69de1932008-02-06 22:27:42 +00005020 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00005021
Duncan Sands339e14f2008-01-16 22:55:25 +00005022 const X86InstrInfo *TII =
5023 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
5024
Duncan Sandsb116fac2007-07-27 20:02:49 +00005025 if (Subtarget->is64Bit()) {
Duncan Sands339e14f2008-01-16 22:55:25 +00005026 SDOperand OutChains[6];
5027
5028 // Large code-model.
5029
5030 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
5031 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
5032
5033 const unsigned char N86R10 =
Dan Gohman60783302008-02-08 03:29:40 +00005034 ((const X86RegisterInfo*)RegInfo)->getX86RegNum(X86::R10);
Duncan Sands339e14f2008-01-16 22:55:25 +00005035 const unsigned char N86R11 =
Dan Gohman60783302008-02-08 03:29:40 +00005036 ((const X86RegisterInfo*)RegInfo)->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00005037
5038 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
5039
5040 // Load the pointer to the nested function into R11.
5041 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
5042 SDOperand Addr = Trmp;
5043 OutChains[0] = DAG.getStore(Root, DAG.getConstant(OpCode, MVT::i16), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00005044 TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00005045
5046 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(2, MVT::i64));
Dan Gohman69de1932008-02-06 22:27:42 +00005047 OutChains[1] = DAG.getStore(Root, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00005048
5049 // Load the 'nest' parameter value into R10.
5050 // R10 is specified in X86CallingConv.td
5051 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
5052 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(10, MVT::i64));
5053 OutChains[2] = DAG.getStore(Root, DAG.getConstant(OpCode, MVT::i16), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00005054 TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00005055
5056 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(12, MVT::i64));
Dan Gohman69de1932008-02-06 22:27:42 +00005057 OutChains[3] = DAG.getStore(Root, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00005058
5059 // Jump to the nested function.
5060 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
5061 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(20, MVT::i64));
5062 OutChains[4] = DAG.getStore(Root, DAG.getConstant(OpCode, MVT::i16), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00005063 TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00005064
5065 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
5066 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(22, MVT::i64));
5067 OutChains[5] = DAG.getStore(Root, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00005068 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00005069
5070 SDOperand Ops[] =
5071 { Trmp, DAG.getNode(ISD::TokenFactor, MVT::Other, OutChains, 6) };
5072 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(), Ops, 2);
Duncan Sandsb116fac2007-07-27 20:02:49 +00005073 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00005074 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00005075 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
5076 unsigned CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00005077 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00005078
5079 switch (CC) {
5080 default:
5081 assert(0 && "Unsupported calling convention");
5082 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00005083 case CallingConv::X86_StdCall: {
5084 // Pass 'nest' parameter in ECX.
5085 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00005086 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00005087
5088 // Check that ECX wasn't needed by an 'inreg' parameter.
5089 const FunctionType *FTy = Func->getFunctionType();
Duncan Sandsdc024672007-11-27 13:23:08 +00005090 const ParamAttrsList *Attrs = Func->getParamAttrs();
Duncan Sandsb116fac2007-07-27 20:02:49 +00005091
5092 if (Attrs && !Func->isVarArg()) {
5093 unsigned InRegCount = 0;
5094 unsigned Idx = 1;
5095
5096 for (FunctionType::param_iterator I = FTy->param_begin(),
5097 E = FTy->param_end(); I != E; ++I, ++Idx)
5098 if (Attrs->paramHasAttr(Idx, ParamAttr::InReg))
5099 // FIXME: should only count parameters that are lowered to integers.
5100 InRegCount += (getTargetData()->getTypeSizeInBits(*I) + 31) / 32;
5101
5102 if (InRegCount > 2) {
5103 cerr << "Nest register in use - reduce number of inreg parameters!\n";
5104 abort();
5105 }
5106 }
5107 break;
5108 }
5109 case CallingConv::X86_FastCall:
5110 // Pass 'nest' parameter in EAX.
5111 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00005112 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00005113 break;
5114 }
5115
5116 SDOperand OutChains[4];
5117 SDOperand Addr, Disp;
5118
5119 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(10, MVT::i32));
5120 Disp = DAG.getNode(ISD::SUB, MVT::i32, FPtr, Addr);
5121
Duncan Sands339e14f2008-01-16 22:55:25 +00005122 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
5123 const unsigned char N86Reg =
Dan Gohman60783302008-02-08 03:29:40 +00005124 ((const X86RegisterInfo*)RegInfo)->getX86RegNum(NestReg);
Duncan Sandsee465742007-08-29 19:01:20 +00005125 OutChains[0] = DAG.getStore(Root, DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00005126 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00005127
5128 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(1, MVT::i32));
Dan Gohman69de1932008-02-06 22:27:42 +00005129 OutChains[1] = DAG.getStore(Root, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00005130
Duncan Sands339e14f2008-01-16 22:55:25 +00005131 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Duncan Sandsb116fac2007-07-27 20:02:49 +00005132 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(5, MVT::i32));
5133 OutChains[2] = DAG.getStore(Root, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00005134 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00005135
5136 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(6, MVT::i32));
Dan Gohman69de1932008-02-06 22:27:42 +00005137 OutChains[3] = DAG.getStore(Root, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00005138
Duncan Sandsf7331b32007-09-11 14:10:23 +00005139 SDOperand Ops[] =
5140 { Trmp, DAG.getNode(ISD::TokenFactor, MVT::Other, OutChains, 4) };
5141 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(), Ops, 2);
Duncan Sandsb116fac2007-07-27 20:02:49 +00005142 }
5143}
5144
Dan Gohman1a024862008-01-31 00:41:03 +00005145SDOperand X86TargetLowering::LowerFLT_ROUNDS_(SDOperand Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00005146 /*
5147 The rounding mode is in bits 11:10 of FPSR, and has the following
5148 settings:
5149 00 Round to nearest
5150 01 Round to -inf
5151 10 Round to +inf
5152 11 Round to 0
5153
5154 FLT_ROUNDS, on the other hand, expects the following:
5155 -1 Undefined
5156 0 Round to 0
5157 1 Round to nearest
5158 2 Round to +inf
5159 3 Round to -inf
5160
5161 To perform the conversion, we do:
5162 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
5163 */
5164
5165 MachineFunction &MF = DAG.getMachineFunction();
5166 const TargetMachine &TM = MF.getTarget();
5167 const TargetFrameInfo &TFI = *TM.getFrameInfo();
5168 unsigned StackAlignment = TFI.getStackAlignment();
5169 MVT::ValueType VT = Op.getValueType();
5170
5171 // Save FP Control Word to stack slot
5172 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment);
5173 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5174
5175 SDOperand Chain = DAG.getNode(X86ISD::FNSTCW16m, MVT::Other,
5176 DAG.getEntryNode(), StackSlot);
5177
5178 // Load FP Control Word from stack slot
5179 SDOperand CWD = DAG.getLoad(MVT::i16, Chain, StackSlot, NULL, 0);
5180
5181 // Transform as necessary
5182 SDOperand CWD1 =
5183 DAG.getNode(ISD::SRL, MVT::i16,
5184 DAG.getNode(ISD::AND, MVT::i16,
5185 CWD, DAG.getConstant(0x800, MVT::i16)),
5186 DAG.getConstant(11, MVT::i8));
5187 SDOperand CWD2 =
5188 DAG.getNode(ISD::SRL, MVT::i16,
5189 DAG.getNode(ISD::AND, MVT::i16,
5190 CWD, DAG.getConstant(0x400, MVT::i16)),
5191 DAG.getConstant(9, MVT::i8));
5192
5193 SDOperand RetVal =
5194 DAG.getNode(ISD::AND, MVT::i16,
5195 DAG.getNode(ISD::ADD, MVT::i16,
5196 DAG.getNode(ISD::OR, MVT::i16, CWD1, CWD2),
5197 DAG.getConstant(1, MVT::i16)),
5198 DAG.getConstant(3, MVT::i16));
5199
5200
5201 return DAG.getNode((MVT::getSizeInBits(VT) < 16 ?
5202 ISD::TRUNCATE : ISD::ZERO_EXTEND), VT, RetVal);
5203}
5204
Evan Cheng18efe262007-12-14 02:13:44 +00005205SDOperand X86TargetLowering::LowerCTLZ(SDOperand Op, SelectionDAG &DAG) {
5206 MVT::ValueType VT = Op.getValueType();
5207 MVT::ValueType OpVT = VT;
5208 unsigned NumBits = MVT::getSizeInBits(VT);
5209
5210 Op = Op.getOperand(0);
5211 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00005212 // Zero extend to i32 since there is not an i8 bsr.
Evan Cheng18efe262007-12-14 02:13:44 +00005213 OpVT = MVT::i32;
5214 Op = DAG.getNode(ISD::ZERO_EXTEND, OpVT, Op);
5215 }
Evan Cheng18efe262007-12-14 02:13:44 +00005216
Evan Cheng152804e2007-12-14 08:30:15 +00005217 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
5218 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
5219 Op = DAG.getNode(X86ISD::BSR, VTs, Op);
5220
5221 // If src is zero (i.e. bsr sets ZF), returns NumBits.
5222 SmallVector<SDOperand, 4> Ops;
5223 Ops.push_back(Op);
5224 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
5225 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
5226 Ops.push_back(Op.getValue(1));
5227 Op = DAG.getNode(X86ISD::CMOV, OpVT, &Ops[0], 4);
5228
5229 // Finally xor with NumBits-1.
5230 Op = DAG.getNode(ISD::XOR, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
5231
Evan Cheng18efe262007-12-14 02:13:44 +00005232 if (VT == MVT::i8)
5233 Op = DAG.getNode(ISD::TRUNCATE, MVT::i8, Op);
5234 return Op;
5235}
5236
5237SDOperand X86TargetLowering::LowerCTTZ(SDOperand Op, SelectionDAG &DAG) {
5238 MVT::ValueType VT = Op.getValueType();
5239 MVT::ValueType OpVT = VT;
Evan Cheng152804e2007-12-14 08:30:15 +00005240 unsigned NumBits = MVT::getSizeInBits(VT);
Evan Cheng18efe262007-12-14 02:13:44 +00005241
5242 Op = Op.getOperand(0);
5243 if (VT == MVT::i8) {
5244 OpVT = MVT::i32;
5245 Op = DAG.getNode(ISD::ZERO_EXTEND, OpVT, Op);
5246 }
Evan Cheng152804e2007-12-14 08:30:15 +00005247
5248 // Issue a bsf (scan bits forward) which also sets EFLAGS.
5249 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
5250 Op = DAG.getNode(X86ISD::BSF, VTs, Op);
5251
5252 // If src is zero (i.e. bsf sets ZF), returns NumBits.
5253 SmallVector<SDOperand, 4> Ops;
5254 Ops.push_back(Op);
5255 Ops.push_back(DAG.getConstant(NumBits, OpVT));
5256 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
5257 Ops.push_back(Op.getValue(1));
5258 Op = DAG.getNode(X86ISD::CMOV, OpVT, &Ops[0], 4);
5259
Evan Cheng18efe262007-12-14 02:13:44 +00005260 if (VT == MVT::i8)
5261 Op = DAG.getNode(ISD::TRUNCATE, MVT::i8, Op);
5262 return Op;
5263}
5264
Evan Cheng0db9fe62006-04-25 20:13:52 +00005265/// LowerOperation - Provide custom lowering hooks for some operations.
5266///
5267SDOperand X86TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
5268 switch (Op.getOpcode()) {
5269 default: assert(0 && "Should not custom lower this!");
5270 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5271 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5272 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
5273 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
5274 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
5275 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
5276 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005277 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005278 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
5279 case ISD::SHL_PARTS:
5280 case ISD::SRA_PARTS:
5281 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
5282 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
5283 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
5284 case ISD::FABS: return LowerFABS(Op, DAG);
5285 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005286 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00005287 case ISD::SETCC: return LowerSETCC(Op, DAG);
5288 case ISD::SELECT: return LowerSELECT(Op, DAG);
5289 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005290 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng32fe1032006-05-25 00:59:30 +00005291 case ISD::CALL: return LowerCALL(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005292 case ISD::RET: return LowerRET(Op, DAG);
Evan Cheng1bc78042006-04-26 01:20:17 +00005293 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005294 case ISD::MEMSET: return LowerMEMSET(Op, DAG);
5295 case ISD::MEMCPY: return LowerMEMCPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005296 case ISD::VASTART: return LowerVASTART(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00005297 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005298 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00005299 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
5300 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00005301 case ISD::FRAME_TO_ARGS_OFFSET:
5302 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005303 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00005304 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00005305 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00005306 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00005307 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
5308 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +00005309
5310 // FIXME: REMOVE THIS WHEN LegalizeDAGTypes lands.
5311 case ISD::READCYCLECOUNTER:
5312 return SDOperand(ExpandREADCYCLECOUNTER(Op.Val, DAG), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005313 }
Chris Lattner27a6c732007-11-24 07:07:01 +00005314}
5315
5316/// ExpandOperation - Provide custom lowering hooks for expanding operations.
5317SDNode *X86TargetLowering::ExpandOperationResult(SDNode *N, SelectionDAG &DAG) {
5318 switch (N->getOpcode()) {
5319 default: assert(0 && "Should not custom lower this!");
5320 case ISD::FP_TO_SINT: return ExpandFP_TO_SINT(N, DAG);
5321 case ISD::READCYCLECOUNTER: return ExpandREADCYCLECOUNTER(N, DAG);
5322 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005323}
5324
Evan Cheng72261582005-12-20 06:22:03 +00005325const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
5326 switch (Opcode) {
5327 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00005328 case X86ISD::BSF: return "X86ISD::BSF";
5329 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00005330 case X86ISD::SHLD: return "X86ISD::SHLD";
5331 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00005332 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00005333 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00005334 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00005335 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00005336 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00005337 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00005338 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
5339 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
5340 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00005341 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00005342 case X86ISD::FST: return "X86ISD::FST";
5343 case X86ISD::FP_GET_RESULT: return "X86ISD::FP_GET_RESULT";
Evan Cheng0d9e9762008-01-29 19:34:22 +00005344 case X86ISD::FP_GET_RESULT2: return "X86ISD::FP_GET_RESULT2";
Evan Chengb077b842005-12-21 02:39:21 +00005345 case X86ISD::FP_SET_RESULT: return "X86ISD::FP_SET_RESULT";
Evan Cheng72261582005-12-20 06:22:03 +00005346 case X86ISD::CALL: return "X86ISD::CALL";
5347 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
5348 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
5349 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00005350 case X86ISD::COMI: return "X86ISD::COMI";
5351 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00005352 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng72261582005-12-20 06:22:03 +00005353 case X86ISD::CMOV: return "X86ISD::CMOV";
5354 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00005355 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00005356 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
5357 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00005358 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00005359 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Evan Chengbc4832b2006-03-24 23:15:12 +00005360 case X86ISD::S2VEC: return "X86ISD::S2VEC";
Nate Begeman14d12ca2008-02-11 04:19:36 +00005361 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00005362 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00005363 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
5364 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00005365 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Evan Cheng8ca29322006-11-10 21:43:37 +00005366 case X86ISD::FMAX: return "X86ISD::FMAX";
5367 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00005368 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
5369 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005370 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
5371 case X86ISD::THREAD_POINTER: return "X86ISD::THREAD_POINTER";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00005372 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00005373 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00005374 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng72261582005-12-20 06:22:03 +00005375 }
5376}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00005377
Chris Lattnerc9addb72007-03-30 23:15:24 +00005378// isLegalAddressingMode - Return true if the addressing mode represented
5379// by AM is legal for this target, for a load/store of the specified type.
5380bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
5381 const Type *Ty) const {
5382 // X86 supports extremely general addressing modes.
5383
5384 // X86 allows a sign-extended 32-bit immediate field as a displacement.
5385 if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1)
5386 return false;
5387
5388 if (AM.BaseGV) {
Evan Cheng52787842007-08-01 23:46:47 +00005389 // We can only fold this if we don't need an extra load.
Chris Lattnerc9addb72007-03-30 23:15:24 +00005390 if (Subtarget->GVRequiresExtraLoad(AM.BaseGV, getTargetMachine(), false))
5391 return false;
Evan Cheng52787842007-08-01 23:46:47 +00005392
5393 // X86-64 only supports addr of globals in small code model.
5394 if (Subtarget->is64Bit()) {
5395 if (getTargetMachine().getCodeModel() != CodeModel::Small)
5396 return false;
5397 // If lower 4G is not available, then we must use rip-relative addressing.
5398 if (AM.BaseOffs || AM.Scale > 1)
5399 return false;
5400 }
Chris Lattnerc9addb72007-03-30 23:15:24 +00005401 }
5402
5403 switch (AM.Scale) {
5404 case 0:
5405 case 1:
5406 case 2:
5407 case 4:
5408 case 8:
5409 // These scales always work.
5410 break;
5411 case 3:
5412 case 5:
5413 case 9:
5414 // These scales are formed with basereg+scalereg. Only accept if there is
5415 // no basereg yet.
5416 if (AM.HasBaseReg)
5417 return false;
5418 break;
5419 default: // Other stuff never works.
5420 return false;
5421 }
5422
5423 return true;
5424}
5425
5426
Evan Cheng2bd122c2007-10-26 01:56:11 +00005427bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
5428 if (!Ty1->isInteger() || !Ty2->isInteger())
5429 return false;
Evan Chenge127a732007-10-29 07:57:50 +00005430 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
5431 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
5432 if (NumBits1 <= NumBits2)
5433 return false;
5434 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00005435}
5436
Evan Cheng3c3ddb32007-10-29 19:58:20 +00005437bool X86TargetLowering::isTruncateFree(MVT::ValueType VT1,
5438 MVT::ValueType VT2) const {
5439 if (!MVT::isInteger(VT1) || !MVT::isInteger(VT2))
5440 return false;
5441 unsigned NumBits1 = MVT::getSizeInBits(VT1);
5442 unsigned NumBits2 = MVT::getSizeInBits(VT2);
5443 if (NumBits1 <= NumBits2)
5444 return false;
5445 return Subtarget->is64Bit() || NumBits1 < 64;
5446}
Evan Cheng2bd122c2007-10-26 01:56:11 +00005447
Evan Cheng60c07e12006-07-05 22:17:51 +00005448/// isShuffleMaskLegal - Targets can use this to indicate that they only
5449/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
5450/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
5451/// are assumed to be legal.
5452bool
5453X86TargetLowering::isShuffleMaskLegal(SDOperand Mask, MVT::ValueType VT) const {
5454 // Only do shuffles on 128-bit vector types for now.
5455 if (MVT::getSizeInBits(VT) == 64) return false;
5456 return (Mask.Val->getNumOperands() <= 4 ||
Evan Cheng49892af2007-06-19 00:02:56 +00005457 isIdentityMask(Mask.Val) ||
5458 isIdentityMask(Mask.Val, true) ||
Evan Cheng60c07e12006-07-05 22:17:51 +00005459 isSplatMask(Mask.Val) ||
5460 isPSHUFHW_PSHUFLWMask(Mask.Val) ||
5461 X86::isUNPCKLMask(Mask.Val) ||
Evan Cheng49892af2007-06-19 00:02:56 +00005462 X86::isUNPCKHMask(Mask.Val) ||
Evan Cheng60c07e12006-07-05 22:17:51 +00005463 X86::isUNPCKL_v_undef_Mask(Mask.Val) ||
Evan Cheng49892af2007-06-19 00:02:56 +00005464 X86::isUNPCKH_v_undef_Mask(Mask.Val));
Evan Cheng60c07e12006-07-05 22:17:51 +00005465}
5466
5467bool X86TargetLowering::isVectorClearMaskLegal(std::vector<SDOperand> &BVOps,
5468 MVT::ValueType EVT,
5469 SelectionDAG &DAG) const {
5470 unsigned NumElts = BVOps.size();
5471 // Only do shuffles on 128-bit vector types for now.
5472 if (MVT::getSizeInBits(EVT) * NumElts == 64) return false;
5473 if (NumElts == 2) return true;
5474 if (NumElts == 4) {
Chris Lattner5a88b832007-02-25 07:10:00 +00005475 return (isMOVLMask(&BVOps[0], 4) ||
5476 isCommutedMOVL(&BVOps[0], 4, true) ||
5477 isSHUFPMask(&BVOps[0], 4) ||
5478 isCommutedSHUFP(&BVOps[0], 4));
Evan Cheng60c07e12006-07-05 22:17:51 +00005479 }
5480 return false;
5481}
5482
5483//===----------------------------------------------------------------------===//
5484// X86 Scheduler Hooks
5485//===----------------------------------------------------------------------===//
5486
5487MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00005488X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
5489 MachineBasicBlock *BB) {
Evan Chengc0f64ff2006-11-27 23:37:22 +00005490 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng60c07e12006-07-05 22:17:51 +00005491 switch (MI->getOpcode()) {
5492 default: assert(false && "Unexpected instr type to insert");
5493 case X86::CMOV_FR32:
5494 case X86::CMOV_FR64:
5495 case X86::CMOV_V4F32:
5496 case X86::CMOV_V2F64:
Evan Chenge5f62042007-09-29 00:00:36 +00005497 case X86::CMOV_V2I64: {
Evan Cheng60c07e12006-07-05 22:17:51 +00005498 // To "insert" a SELECT_CC instruction, we actually have to insert the
5499 // diamond control-flow pattern. The incoming instruction knows the
5500 // destination vreg to set, the condition code register to branch on, the
5501 // true/false values to select between, and a branch opcode to use.
5502 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5503 ilist<MachineBasicBlock>::iterator It = BB;
5504 ++It;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005505
Evan Cheng60c07e12006-07-05 22:17:51 +00005506 // thisMBB:
5507 // ...
5508 // TrueVal = ...
5509 // cmpTY ccX, r1, r2
5510 // bCC copy1MBB
5511 // fallthrough --> copy0MBB
5512 MachineBasicBlock *thisMBB = BB;
5513 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
5514 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005515 unsigned Opc =
Chris Lattner7fbe9722006-10-20 17:42:20 +00005516 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Evan Chengc0f64ff2006-11-27 23:37:22 +00005517 BuildMI(BB, TII->get(Opc)).addMBB(sinkMBB);
Evan Cheng60c07e12006-07-05 22:17:51 +00005518 MachineFunction *F = BB->getParent();
5519 F->getBasicBlockList().insert(It, copy0MBB);
5520 F->getBasicBlockList().insert(It, sinkMBB);
5521 // Update machine-CFG edges by first adding all successors of the current
5522 // block to the new block which will contain the Phi node for the select.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005523 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
Evan Cheng60c07e12006-07-05 22:17:51 +00005524 e = BB->succ_end(); i != e; ++i)
5525 sinkMBB->addSuccessor(*i);
5526 // Next, remove all successors of the current block, and add the true
5527 // and fallthrough blocks as its successors.
5528 while(!BB->succ_empty())
5529 BB->removeSuccessor(BB->succ_begin());
5530 BB->addSuccessor(copy0MBB);
5531 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005532
Evan Cheng60c07e12006-07-05 22:17:51 +00005533 // copy0MBB:
5534 // %FalseValue = ...
5535 // # fallthrough to sinkMBB
5536 BB = copy0MBB;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005537
Evan Cheng60c07e12006-07-05 22:17:51 +00005538 // Update machine-CFG edges
5539 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005540
Evan Cheng60c07e12006-07-05 22:17:51 +00005541 // sinkMBB:
5542 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
5543 // ...
5544 BB = sinkMBB;
Evan Chengc0f64ff2006-11-27 23:37:22 +00005545 BuildMI(BB, TII->get(X86::PHI), MI->getOperand(0).getReg())
Evan Cheng60c07e12006-07-05 22:17:51 +00005546 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
5547 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
5548
5549 delete MI; // The pseudo instruction is gone now.
5550 return BB;
5551 }
5552
Dale Johannesen849f2142007-07-03 00:53:03 +00005553 case X86::FP32_TO_INT16_IN_MEM:
5554 case X86::FP32_TO_INT32_IN_MEM:
5555 case X86::FP32_TO_INT64_IN_MEM:
5556 case X86::FP64_TO_INT16_IN_MEM:
5557 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00005558 case X86::FP64_TO_INT64_IN_MEM:
5559 case X86::FP80_TO_INT16_IN_MEM:
5560 case X86::FP80_TO_INT32_IN_MEM:
5561 case X86::FP80_TO_INT64_IN_MEM: {
Evan Cheng60c07e12006-07-05 22:17:51 +00005562 // Change the floating point control register to use "round towards zero"
5563 // mode when truncating to an integer value.
5564 MachineFunction *F = BB->getParent();
5565 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Evan Chengc0f64ff2006-11-27 23:37:22 +00005566 addFrameReference(BuildMI(BB, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00005567
5568 // Load the old value of the high byte of the control word...
5569 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00005570 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Evan Chengc0f64ff2006-11-27 23:37:22 +00005571 addFrameReference(BuildMI(BB, TII->get(X86::MOV16rm), OldCW), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00005572
5573 // Set the high part to be round to zero...
Evan Chengc0f64ff2006-11-27 23:37:22 +00005574 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mi)), CWFrameIdx)
5575 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00005576
5577 // Reload the modified control word now...
Evan Chengc0f64ff2006-11-27 23:37:22 +00005578 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00005579
5580 // Restore the memory image of control word to original value
Evan Chengc0f64ff2006-11-27 23:37:22 +00005581 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mr)), CWFrameIdx)
5582 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00005583
5584 // Get the X86 opcode to use.
5585 unsigned Opc;
5586 switch (MI->getOpcode()) {
5587 default: assert(0 && "illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00005588 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
5589 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
5590 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
5591 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
5592 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
5593 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00005594 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
5595 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
5596 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00005597 }
5598
5599 X86AddressMode AM;
5600 MachineOperand &Op = MI->getOperand(0);
5601 if (Op.isRegister()) {
5602 AM.BaseType = X86AddressMode::RegBase;
5603 AM.Base.Reg = Op.getReg();
5604 } else {
5605 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00005606 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00005607 }
5608 Op = MI->getOperand(1);
5609 if (Op.isImmediate())
Chris Lattner7fbe9722006-10-20 17:42:20 +00005610 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00005611 Op = MI->getOperand(2);
5612 if (Op.isImmediate())
Chris Lattner7fbe9722006-10-20 17:42:20 +00005613 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00005614 Op = MI->getOperand(3);
5615 if (Op.isGlobalAddress()) {
5616 AM.GV = Op.getGlobal();
5617 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00005618 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00005619 }
Evan Chengc0f64ff2006-11-27 23:37:22 +00005620 addFullAddress(BuildMI(BB, TII->get(Opc)), AM)
5621 .addReg(MI->getOperand(4).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00005622
5623 // Reload the original control word now.
Evan Chengc0f64ff2006-11-27 23:37:22 +00005624 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00005625
5626 delete MI; // The pseudo instruction is gone now.
5627 return BB;
5628 }
5629 }
5630}
5631
5632//===----------------------------------------------------------------------===//
5633// X86 Optimization Hooks
5634//===----------------------------------------------------------------------===//
5635
Nate Begeman368e18d2006-02-16 21:11:51 +00005636void X86TargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005637 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005638 APInt &KnownZero,
5639 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005640 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00005641 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00005642 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00005643 assert((Opc >= ISD::BUILTIN_OP_END ||
5644 Opc == ISD::INTRINSIC_WO_CHAIN ||
5645 Opc == ISD::INTRINSIC_W_CHAIN ||
5646 Opc == ISD::INTRINSIC_VOID) &&
5647 "Should use MaskedValueIsZero if you don't know whether Op"
5648 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00005649
Dan Gohmanf4f92f52008-02-13 23:07:24 +00005650 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00005651 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00005652 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005653 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005654 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
5655 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00005656 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00005657 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00005658}
Chris Lattner259e97c2006-01-31 19:43:35 +00005659
Evan Cheng206ee9d2006-07-07 08:33:52 +00005660/// getShuffleScalarElt - Returns the scalar element that will make up the ith
5661/// element of the result of the vector shuffle.
5662static SDOperand getShuffleScalarElt(SDNode *N, unsigned i, SelectionDAG &DAG) {
5663 MVT::ValueType VT = N->getValueType(0);
5664 SDOperand PermMask = N->getOperand(2);
5665 unsigned NumElems = PermMask.getNumOperands();
5666 SDOperand V = (i < NumElems) ? N->getOperand(0) : N->getOperand(1);
5667 i %= NumElems;
5668 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5669 return (i == 0)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00005670 ? V.getOperand(0) : DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(VT));
Evan Cheng206ee9d2006-07-07 08:33:52 +00005671 } else if (V.getOpcode() == ISD::VECTOR_SHUFFLE) {
5672 SDOperand Idx = PermMask.getOperand(i);
5673 if (Idx.getOpcode() == ISD::UNDEF)
Dan Gohman51eaa862007-06-14 22:58:02 +00005674 return DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(VT));
Evan Cheng206ee9d2006-07-07 08:33:52 +00005675 return getShuffleScalarElt(V.Val,cast<ConstantSDNode>(Idx)->getValue(),DAG);
5676 }
5677 return SDOperand();
5678}
5679
5680/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
5681/// node is a GlobalAddress + an offset.
5682static bool isGAPlusOffset(SDNode *N, GlobalValue* &GA, int64_t &Offset) {
Evan Cheng0085a282006-11-30 21:55:46 +00005683 unsigned Opc = N->getOpcode();
Evan Cheng19f2ffc2006-12-05 04:01:03 +00005684 if (Opc == X86ISD::Wrapper) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00005685 if (dyn_cast<GlobalAddressSDNode>(N->getOperand(0))) {
5686 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
5687 return true;
5688 }
Evan Cheng0085a282006-11-30 21:55:46 +00005689 } else if (Opc == ISD::ADD) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00005690 SDOperand N1 = N->getOperand(0);
5691 SDOperand N2 = N->getOperand(1);
5692 if (isGAPlusOffset(N1.Val, GA, Offset)) {
5693 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
5694 if (V) {
5695 Offset += V->getSignExtended();
5696 return true;
5697 }
5698 } else if (isGAPlusOffset(N2.Val, GA, Offset)) {
5699 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
5700 if (V) {
5701 Offset += V->getSignExtended();
5702 return true;
5703 }
5704 }
5705 }
5706 return false;
5707}
5708
5709/// isConsecutiveLoad - Returns true if N is loading from an address of Base
5710/// + Dist * Size.
5711static bool isConsecutiveLoad(SDNode *N, SDNode *Base, int Dist, int Size,
5712 MachineFrameInfo *MFI) {
5713 if (N->getOperand(0).Val != Base->getOperand(0).Val)
5714 return false;
5715
5716 SDOperand Loc = N->getOperand(1);
5717 SDOperand BaseLoc = Base->getOperand(1);
5718 if (Loc.getOpcode() == ISD::FrameIndex) {
5719 if (BaseLoc.getOpcode() != ISD::FrameIndex)
5720 return false;
Dan Gohman275769a2007-07-23 20:24:29 +00005721 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
5722 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
Evan Cheng206ee9d2006-07-07 08:33:52 +00005723 int FS = MFI->getObjectSize(FI);
5724 int BFS = MFI->getObjectSize(BFI);
5725 if (FS != BFS || FS != Size) return false;
5726 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Size);
5727 } else {
5728 GlobalValue *GV1 = NULL;
5729 GlobalValue *GV2 = NULL;
5730 int64_t Offset1 = 0;
5731 int64_t Offset2 = 0;
5732 bool isGA1 = isGAPlusOffset(Loc.Val, GV1, Offset1);
5733 bool isGA2 = isGAPlusOffset(BaseLoc.Val, GV2, Offset2);
5734 if (isGA1 && isGA2 && GV1 == GV2)
5735 return Offset1 == (Offset2 + Dist*Size);
5736 }
5737
5738 return false;
5739}
5740
Evan Cheng1e60c092006-07-10 21:37:44 +00005741static bool isBaseAlignment16(SDNode *Base, MachineFrameInfo *MFI,
5742 const X86Subtarget *Subtarget) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00005743 GlobalValue *GV;
Nick Lewycky916a9f02008-02-02 08:29:58 +00005744 int64_t Offset = 0;
Evan Cheng206ee9d2006-07-07 08:33:52 +00005745 if (isGAPlusOffset(Base, GV, Offset))
5746 return (GV->getAlignment() >= 16 && (Offset % 16) == 0);
Chris Lattnerba96fbc2008-01-26 20:07:42 +00005747 // DAG combine handles the stack object case.
Evan Cheng206ee9d2006-07-07 08:33:52 +00005748 return false;
5749}
5750
5751
5752/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
5753/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
5754/// if the load addresses are consecutive, non-overlapping, and in the right
5755/// order.
Evan Cheng1e60c092006-07-10 21:37:44 +00005756static SDOperand PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
5757 const X86Subtarget *Subtarget) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00005758 MachineFunction &MF = DAG.getMachineFunction();
5759 MachineFrameInfo *MFI = MF.getFrameInfo();
5760 MVT::ValueType VT = N->getValueType(0);
Dan Gohman51eaa862007-06-14 22:58:02 +00005761 MVT::ValueType EVT = MVT::getVectorElementType(VT);
Evan Cheng206ee9d2006-07-07 08:33:52 +00005762 SDOperand PermMask = N->getOperand(2);
5763 int NumElems = (int)PermMask.getNumOperands();
5764 SDNode *Base = NULL;
5765 for (int i = 0; i < NumElems; ++i) {
5766 SDOperand Idx = PermMask.getOperand(i);
5767 if (Idx.getOpcode() == ISD::UNDEF) {
5768 if (!Base) return SDOperand();
5769 } else {
5770 SDOperand Arg =
5771 getShuffleScalarElt(N, cast<ConstantSDNode>(Idx)->getValue(), DAG);
Evan Cheng466685d2006-10-09 20:57:25 +00005772 if (!Arg.Val || !ISD::isNON_EXTLoad(Arg.Val))
Evan Cheng206ee9d2006-07-07 08:33:52 +00005773 return SDOperand();
5774 if (!Base)
5775 Base = Arg.Val;
5776 else if (!isConsecutiveLoad(Arg.Val, Base,
5777 i, MVT::getSizeInBits(EVT)/8,MFI))
5778 return SDOperand();
5779 }
5780 }
5781
Evan Cheng1e60c092006-07-10 21:37:44 +00005782 bool isAlign16 = isBaseAlignment16(Base->getOperand(1).Val, MFI, Subtarget);
Dan Gohmand3006222007-07-27 17:16:43 +00005783 LoadSDNode *LD = cast<LoadSDNode>(Base);
Evan Cheng466685d2006-10-09 20:57:25 +00005784 if (isAlign16) {
Evan Cheng466685d2006-10-09 20:57:25 +00005785 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
Dan Gohmand3006222007-07-27 17:16:43 +00005786 LD->getSrcValueOffset(), LD->isVolatile());
Evan Cheng466685d2006-10-09 20:57:25 +00005787 } else {
Dan Gohmand3006222007-07-27 17:16:43 +00005788 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
5789 LD->getSrcValueOffset(), LD->isVolatile(),
5790 LD->getAlignment());
Evan Cheng311ace02006-08-11 07:35:45 +00005791 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00005792}
5793
Chris Lattner83e6c992006-10-04 06:57:07 +00005794/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
5795static SDOperand PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
5796 const X86Subtarget *Subtarget) {
5797 SDOperand Cond = N->getOperand(0);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005798
Chris Lattner83e6c992006-10-04 06:57:07 +00005799 // If we have SSE[12] support, try to form min/max nodes.
5800 if (Subtarget->hasSSE2() &&
5801 (N->getValueType(0) == MVT::f32 || N->getValueType(0) == MVT::f64)) {
5802 if (Cond.getOpcode() == ISD::SETCC) {
5803 // Get the LHS/RHS of the select.
5804 SDOperand LHS = N->getOperand(1);
5805 SDOperand RHS = N->getOperand(2);
5806 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005807
Evan Cheng8ca29322006-11-10 21:43:37 +00005808 unsigned Opcode = 0;
Chris Lattner83e6c992006-10-04 06:57:07 +00005809 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
Chris Lattner1907a7b2006-10-05 04:11:26 +00005810 switch (CC) {
5811 default: break;
5812 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
5813 case ISD::SETULE:
5814 case ISD::SETLE:
5815 if (!UnsafeFPMath) break;
5816 // FALL THROUGH.
5817 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
5818 case ISD::SETLT:
Evan Cheng8ca29322006-11-10 21:43:37 +00005819 Opcode = X86ISD::FMIN;
Chris Lattner1907a7b2006-10-05 04:11:26 +00005820 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005821
Chris Lattner1907a7b2006-10-05 04:11:26 +00005822 case ISD::SETOGT: // (X > Y) ? X : Y -> max
5823 case ISD::SETUGT:
5824 case ISD::SETGT:
5825 if (!UnsafeFPMath) break;
5826 // FALL THROUGH.
5827 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
5828 case ISD::SETGE:
Evan Cheng8ca29322006-11-10 21:43:37 +00005829 Opcode = X86ISD::FMAX;
Chris Lattner1907a7b2006-10-05 04:11:26 +00005830 break;
5831 }
Chris Lattner83e6c992006-10-04 06:57:07 +00005832 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
Chris Lattner1907a7b2006-10-05 04:11:26 +00005833 switch (CC) {
5834 default: break;
5835 case ISD::SETOGT: // (X > Y) ? Y : X -> min
5836 case ISD::SETUGT:
5837 case ISD::SETGT:
5838 if (!UnsafeFPMath) break;
5839 // FALL THROUGH.
5840 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
5841 case ISD::SETGE:
Evan Cheng8ca29322006-11-10 21:43:37 +00005842 Opcode = X86ISD::FMIN;
Chris Lattner1907a7b2006-10-05 04:11:26 +00005843 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005844
Chris Lattner1907a7b2006-10-05 04:11:26 +00005845 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
5846 case ISD::SETULE:
5847 case ISD::SETLE:
5848 if (!UnsafeFPMath) break;
5849 // FALL THROUGH.
5850 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
5851 case ISD::SETLT:
Evan Cheng8ca29322006-11-10 21:43:37 +00005852 Opcode = X86ISD::FMAX;
Chris Lattner1907a7b2006-10-05 04:11:26 +00005853 break;
5854 }
Chris Lattner83e6c992006-10-04 06:57:07 +00005855 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005856
Evan Cheng8ca29322006-11-10 21:43:37 +00005857 if (Opcode)
5858 return DAG.getNode(Opcode, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00005859 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005860
Chris Lattner83e6c992006-10-04 06:57:07 +00005861 }
5862
5863 return SDOperand();
5864}
5865
Chris Lattner6cf73262008-01-25 06:14:17 +00005866/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
5867/// X86ISD::FXOR nodes.
Chris Lattneraf723b92008-01-25 05:46:26 +00005868static SDOperand PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00005869 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
5870 // F[X]OR(0.0, x) -> x
5871 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00005872 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
5873 if (C->getValueAPF().isPosZero())
5874 return N->getOperand(1);
5875 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
5876 if (C->getValueAPF().isPosZero())
5877 return N->getOperand(0);
5878 return SDOperand();
5879}
5880
5881/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
5882static SDOperand PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
5883 // FAND(0.0, x) -> 0.0
5884 // FAND(x, 0.0) -> 0.0
5885 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
5886 if (C->getValueAPF().isPosZero())
5887 return N->getOperand(0);
5888 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
5889 if (C->getValueAPF().isPosZero())
5890 return N->getOperand(1);
5891 return SDOperand();
5892}
5893
Chris Lattner83e6c992006-10-04 06:57:07 +00005894
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005895SDOperand X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng206ee9d2006-07-07 08:33:52 +00005896 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00005897 SelectionDAG &DAG = DCI.DAG;
5898 switch (N->getOpcode()) {
5899 default: break;
Chris Lattneraf723b92008-01-25 05:46:26 +00005900 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, Subtarget);
5901 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00005902 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00005903 case X86ISD::FOR: return PerformFORCombine(N, DAG);
5904 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00005905 }
5906
5907 return SDOperand();
5908}
5909
Evan Cheng60c07e12006-07-05 22:17:51 +00005910//===----------------------------------------------------------------------===//
5911// X86 Inline Assembly Support
5912//===----------------------------------------------------------------------===//
5913
Chris Lattnerf4dff842006-07-11 02:54:03 +00005914/// getConstraintType - Given a constraint letter, return the type of
5915/// constraint it is for this target.
5916X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005917X86TargetLowering::getConstraintType(const std::string &Constraint) const {
5918 if (Constraint.size() == 1) {
5919 switch (Constraint[0]) {
5920 case 'A':
5921 case 'r':
5922 case 'R':
5923 case 'l':
5924 case 'q':
5925 case 'Q':
5926 case 'x':
5927 case 'Y':
5928 return C_RegisterClass;
5929 default:
5930 break;
5931 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00005932 }
Chris Lattner4234f572007-03-25 02:14:49 +00005933 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00005934}
5935
Dale Johannesenba2a0b92008-01-29 02:21:21 +00005936/// LowerXConstraint - try to replace an X constraint, which matches anything,
5937/// with another that has more specific requirements based on the type of the
5938/// corresponding operand.
5939void X86TargetLowering::lowerXConstraint(MVT::ValueType ConstraintVT,
5940 std::string& s) const {
5941 if (MVT::isFloatingPoint(ConstraintVT)) {
5942 if (Subtarget->hasSSE2())
5943 s = "Y";
5944 else if (Subtarget->hasSSE1())
5945 s = "x";
5946 else
5947 s = "f";
5948 } else
5949 return TargetLowering::lowerXConstraint(ConstraintVT, s);
5950}
5951
Chris Lattner48884cd2007-08-25 00:47:38 +00005952/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
5953/// vector. If it is invalid, don't add anything to Ops.
5954void X86TargetLowering::LowerAsmOperandForConstraint(SDOperand Op,
5955 char Constraint,
5956 std::vector<SDOperand>&Ops,
5957 SelectionDAG &DAG) {
5958 SDOperand Result(0, 0);
5959
Chris Lattner22aaf1d2006-10-31 20:13:11 +00005960 switch (Constraint) {
5961 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00005962 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00005963 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner48884cd2007-08-25 00:47:38 +00005964 if (C->getValue() <= 31) {
5965 Result = DAG.getTargetConstant(C->getValue(), Op.getValueType());
5966 break;
5967 }
Devang Patel84f7fd22007-03-17 00:13:28 +00005968 }
Chris Lattner48884cd2007-08-25 00:47:38 +00005969 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00005970 case 'N':
5971 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner48884cd2007-08-25 00:47:38 +00005972 if (C->getValue() <= 255) {
5973 Result = DAG.getTargetConstant(C->getValue(), Op.getValueType());
5974 break;
5975 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00005976 }
Chris Lattner48884cd2007-08-25 00:47:38 +00005977 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00005978 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00005979 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00005980 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
5981 Result = DAG.getTargetConstant(CST->getValue(), Op.getValueType());
5982 break;
5983 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005984
Chris Lattnerdc43a882007-05-03 16:52:29 +00005985 // If we are in non-pic codegen mode, we allow the address of a global (with
5986 // an optional displacement) to be used with 'i'.
5987 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
5988 int64_t Offset = 0;
5989
5990 // Match either (GA) or (GA+C)
5991 if (GA) {
5992 Offset = GA->getOffset();
5993 } else if (Op.getOpcode() == ISD::ADD) {
5994 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5995 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
5996 if (C && GA) {
5997 Offset = GA->getOffset()+C->getValue();
5998 } else {
5999 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6000 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
6001 if (C && GA)
6002 Offset = GA->getOffset()+C->getValue();
6003 else
6004 C = 0, GA = 0;
6005 }
6006 }
6007
6008 if (GA) {
6009 // If addressing this global requires a load (e.g. in PIC mode), we can't
6010 // match.
6011 if (Subtarget->GVRequiresExtraLoad(GA->getGlobal(), getTargetMachine(),
6012 false))
Chris Lattner48884cd2007-08-25 00:47:38 +00006013 return;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006014
Chris Lattnerdc43a882007-05-03 16:52:29 +00006015 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
6016 Offset);
Chris Lattner48884cd2007-08-25 00:47:38 +00006017 Result = Op;
6018 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00006019 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006020
Chris Lattner22aaf1d2006-10-31 20:13:11 +00006021 // Otherwise, not valid for this mode.
Chris Lattner48884cd2007-08-25 00:47:38 +00006022 return;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00006023 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00006024 }
Chris Lattner48884cd2007-08-25 00:47:38 +00006025
6026 if (Result.Val) {
6027 Ops.push_back(Result);
6028 return;
6029 }
6030 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00006031}
6032
Chris Lattner259e97c2006-01-31 19:43:35 +00006033std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00006034getRegClassForInlineAsmConstraint(const std::string &Constraint,
6035 MVT::ValueType VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00006036 if (Constraint.size() == 1) {
6037 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00006038 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00006039 default: break; // Unknown constraint letter
6040 case 'A': // EAX/EDX
6041 if (VT == MVT::i32 || VT == MVT::i64)
6042 return make_vector<unsigned>(X86::EAX, X86::EDX, 0);
6043 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00006044 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
6045 case 'Q': // Q_REGS
Chris Lattner80a7ecc2006-05-06 00:29:37 +00006046 if (VT == MVT::i32)
6047 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
6048 else if (VT == MVT::i16)
6049 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
6050 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +00006051 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner03e6c702007-11-04 06:51:12 +00006052 else if (VT == MVT::i64)
6053 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
6054 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00006055 }
6056 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006057
Chris Lattner1efa40f2006-02-22 00:56:39 +00006058 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +00006059}
Chris Lattnerf76d1802006-07-31 23:26:50 +00006060
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006061std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +00006062X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
6063 MVT::ValueType VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +00006064 // First, see if this is a constraint that directly corresponds to an LLVM
6065 // register class.
6066 if (Constraint.size() == 1) {
6067 // GCC Constraint Letters
6068 switch (Constraint[0]) {
6069 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00006070 case 'r': // GENERAL_REGS
6071 case 'R': // LEGACY_REGS
6072 case 'l': // INDEX_REGS
6073 if (VT == MVT::i64 && Subtarget->is64Bit())
6074 return std::make_pair(0U, X86::GR64RegisterClass);
6075 if (VT == MVT::i32)
6076 return std::make_pair(0U, X86::GR32RegisterClass);
6077 else if (VT == MVT::i16)
6078 return std::make_pair(0U, X86::GR16RegisterClass);
6079 else if (VT == MVT::i8)
6080 return std::make_pair(0U, X86::GR8RegisterClass);
6081 break;
Chris Lattner6c284d72007-04-12 04:14:49 +00006082 case 'y': // MMX_REGS if MMX allowed.
6083 if (!Subtarget->hasMMX()) break;
6084 return std::make_pair(0U, X86::VR64RegisterClass);
6085 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00006086 case 'Y': // SSE_REGS if SSE2 allowed
6087 if (!Subtarget->hasSSE2()) break;
6088 // FALL THROUGH.
6089 case 'x': // SSE_REGS if SSE1 allowed
6090 if (!Subtarget->hasSSE1()) break;
6091
6092 switch (VT) {
6093 default: break;
6094 // Scalar SSE types.
6095 case MVT::f32:
6096 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +00006097 return std::make_pair(0U, X86::FR32RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00006098 case MVT::f64:
6099 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +00006100 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00006101 // Vector types.
Chris Lattner0f65cad2007-04-09 05:49:22 +00006102 case MVT::v16i8:
6103 case MVT::v8i16:
6104 case MVT::v4i32:
6105 case MVT::v2i64:
6106 case MVT::v4f32:
6107 case MVT::v2f64:
6108 return std::make_pair(0U, X86::VR128RegisterClass);
6109 }
Chris Lattnerad043e82007-04-09 05:11:28 +00006110 break;
6111 }
6112 }
6113
Chris Lattnerf76d1802006-07-31 23:26:50 +00006114 // Use the default implementation in TargetLowering to convert the register
6115 // constraint into a member of a register class.
6116 std::pair<unsigned, const TargetRegisterClass*> Res;
6117 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +00006118
6119 // Not found as a standard register?
6120 if (Res.second == 0) {
6121 // GCC calls "st(0)" just plain "st".
6122 if (StringsEqualNoCase("{st}", Constraint)) {
6123 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +00006124 Res.second = X86::RFP80RegisterClass;
Chris Lattner1a60aa72006-10-31 19:42:44 +00006125 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006126
Chris Lattner1a60aa72006-10-31 19:42:44 +00006127 return Res;
6128 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006129
Chris Lattnerf76d1802006-07-31 23:26:50 +00006130 // Otherwise, check to see if this is a register class of the wrong value
6131 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
6132 // turn into {ax},{dx}.
6133 if (Res.second->hasType(VT))
6134 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006135
Chris Lattnerf76d1802006-07-31 23:26:50 +00006136 // All of the single-register GCC register classes map their values onto
6137 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
6138 // really want an 8-bit or 32-bit register, map to the appropriate register
6139 // class and return the appropriate register.
6140 if (Res.second != X86::GR16RegisterClass)
6141 return Res;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006142
Chris Lattnerf76d1802006-07-31 23:26:50 +00006143 if (VT == MVT::i8) {
6144 unsigned DestReg = 0;
6145 switch (Res.first) {
6146 default: break;
6147 case X86::AX: DestReg = X86::AL; break;
6148 case X86::DX: DestReg = X86::DL; break;
6149 case X86::CX: DestReg = X86::CL; break;
6150 case X86::BX: DestReg = X86::BL; break;
6151 }
6152 if (DestReg) {
6153 Res.first = DestReg;
6154 Res.second = Res.second = X86::GR8RegisterClass;
6155 }
6156 } else if (VT == MVT::i32) {
6157 unsigned DestReg = 0;
6158 switch (Res.first) {
6159 default: break;
6160 case X86::AX: DestReg = X86::EAX; break;
6161 case X86::DX: DestReg = X86::EDX; break;
6162 case X86::CX: DestReg = X86::ECX; break;
6163 case X86::BX: DestReg = X86::EBX; break;
6164 case X86::SI: DestReg = X86::ESI; break;
6165 case X86::DI: DestReg = X86::EDI; break;
6166 case X86::BP: DestReg = X86::EBP; break;
6167 case X86::SP: DestReg = X86::ESP; break;
6168 }
6169 if (DestReg) {
6170 Res.first = DestReg;
6171 Res.second = Res.second = X86::GR32RegisterClass;
6172 }
Evan Cheng25ab6902006-09-08 06:48:29 +00006173 } else if (VT == MVT::i64) {
6174 unsigned DestReg = 0;
6175 switch (Res.first) {
6176 default: break;
6177 case X86::AX: DestReg = X86::RAX; break;
6178 case X86::DX: DestReg = X86::RDX; break;
6179 case X86::CX: DestReg = X86::RCX; break;
6180 case X86::BX: DestReg = X86::RBX; break;
6181 case X86::SI: DestReg = X86::RSI; break;
6182 case X86::DI: DestReg = X86::RDI; break;
6183 case X86::BP: DestReg = X86::RBP; break;
6184 case X86::SP: DestReg = X86::RSP; break;
6185 }
6186 if (DestReg) {
6187 Res.first = DestReg;
6188 Res.second = Res.second = X86::GR64RegisterClass;
6189 }
Chris Lattnerf76d1802006-07-31 23:26:50 +00006190 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006191
Chris Lattnerf76d1802006-07-31 23:26:50 +00006192 return Res;
6193}