blob: 2cac02779aeb0fd0e5abda76b21f761b9362dcd9 [file] [log] [blame]
Chris Lattner97f06932009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "asm-printer"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000016#include "ARM.h"
Jim Grosbachbaf120f2010-12-01 03:45:07 +000017#include "ARMAsmPrinter.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000018#include "ARMAddressingModes.h"
19#include "ARMBuildAttrs.h"
20#include "ARMBaseRegisterInfo.h"
21#include "ARMConstantPoolValue.h"
Chris Lattner97f06932009-10-19 20:20:46 +000022#include "ARMMachineFunctionInfo.h"
Evan Cheng5de5d4b2011-01-17 08:03:18 +000023#include "ARMMCExpr.h"
Chris Lattner97f06932009-10-19 20:20:46 +000024#include "ARMTargetMachine.h"
Jason W Kim17b443d2010-10-11 23:01:44 +000025#include "ARMTargetObjectFile.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000026#include "InstPrinter/ARMInstPrinter.h"
Dale Johannesen3f282aa2010-04-26 20:07:31 +000027#include "llvm/Analysis/DebugInfo.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000028#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000029#include "llvm/Module.h"
Benjamin Kramere55b15f2009-12-28 12:27:56 +000030#include "llvm/Type.h"
Dan Gohmancf20ac42009-08-13 01:36:44 +000031#include "llvm/Assembly/Writer.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000032#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000033#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chenga8e29892007-01-19 07:51:42 +000034#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000035#include "llvm/MC/MCAsmInfo.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000036#include "llvm/MC/MCAssembler.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000037#include "llvm/MC/MCContext.h"
Bill Wendlingbecd83e2010-03-09 00:40:17 +000038#include "llvm/MC/MCExpr.h"
Chris Lattner97f06932009-10-19 20:20:46 +000039#include "llvm/MC/MCInst.h"
Chris Lattnerf9bdedd2009-08-10 18:15:01 +000040#include "llvm/MC/MCSectionMachO.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000041#include "llvm/MC/MCObjectStreamer.h"
Chris Lattner6c2f9e12009-08-19 05:49:37 +000042#include "llvm/MC/MCStreamer.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000043#include "llvm/MC/MCSymbol.h"
Chris Lattnerd62f1b42010-03-12 21:19:23 +000044#include "llvm/Target/Mangler.h"
Rafael Espindolab01c4bb2006-07-27 11:38:51 +000045#include "llvm/Target/TargetData.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000046#include "llvm/Target/TargetMachine.h"
Evan Cheng5be54b02007-01-19 19:25:36 +000047#include "llvm/Target/TargetOptions.h"
Daniel Dunbar51b198a2009-07-15 20:24:03 +000048#include "llvm/Target/TargetRegistry.h"
Evan Chengc324ecb2009-07-24 18:19:46 +000049#include "llvm/ADT/SmallPtrSet.h"
Jim Grosbachc40d9f92009-09-01 18:49:12 +000050#include "llvm/ADT/SmallString.h"
Bob Wilson54c78ef2009-11-06 23:33:28 +000051#include "llvm/ADT/StringExtras.h"
Chris Lattner97f06932009-10-19 20:20:46 +000052#include "llvm/Support/CommandLine.h"
Devang Patel59135f42010-08-04 22:39:39 +000053#include "llvm/Support/Debug.h"
Torok Edwin30464702009-07-08 20:55:50 +000054#include "llvm/Support/ErrorHandling.h"
Chris Lattnerb23569a2010-04-04 08:18:47 +000055#include "llvm/Support/raw_ostream.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000056#include <cctype>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000057using namespace llvm;
58
Chris Lattner95b2c7d2006-12-19 22:59:26 +000059namespace {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000060
61 // Per section and per symbol attributes are not supported.
62 // To implement them we would need the ability to delay this emission
63 // until the assembly file is fully parsed/generated as only then do we
64 // know the symbol and section numbers.
65 class AttributeEmitter {
66 public:
67 virtual void MaybeSwitchVendor(StringRef Vendor) = 0;
68 virtual void EmitAttribute(unsigned Attribute, unsigned Value) = 0;
Jason W Kimf009a962011-02-07 00:49:53 +000069 virtual void EmitTextAttribute(unsigned Attribute, StringRef String) = 0;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000070 virtual void Finish() = 0;
Rafael Espindola4921e232010-10-25 18:38:32 +000071 virtual ~AttributeEmitter() {}
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000072 };
73
74 class AsmAttributeEmitter : public AttributeEmitter {
75 MCStreamer &Streamer;
76
77 public:
78 AsmAttributeEmitter(MCStreamer &Streamer_) : Streamer(Streamer_) {}
79 void MaybeSwitchVendor(StringRef Vendor) { }
80
81 void EmitAttribute(unsigned Attribute, unsigned Value) {
82 Streamer.EmitRawText("\t.eabi_attribute " +
83 Twine(Attribute) + ", " + Twine(Value));
84 }
85
Jason W Kimf009a962011-02-07 00:49:53 +000086 void EmitTextAttribute(unsigned Attribute, StringRef String) {
87 switch (Attribute) {
88 case ARMBuildAttrs::CPU_name:
89 Streamer.EmitRawText(StringRef("\t.cpu ") + String);
90 break;
91 default: assert(0 && "Unsupported Text attribute in ASM Mode"); break;
92 }
93 }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000094 void Finish() { }
95 };
96
97 class ObjectAttributeEmitter : public AttributeEmitter {
98 MCObjectStreamer &Streamer;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000099 StringRef CurrentVendor;
100 SmallString<64> Contents;
101
102 public:
103 ObjectAttributeEmitter(MCObjectStreamer &Streamer_) :
104 Streamer(Streamer_), CurrentVendor("") { }
105
106 void MaybeSwitchVendor(StringRef Vendor) {
107 assert(!Vendor.empty() && "Vendor cannot be empty.");
108
109 if (CurrentVendor.empty())
110 CurrentVendor = Vendor;
111 else if (CurrentVendor == Vendor)
112 return;
113 else
114 Finish();
115
116 CurrentVendor = Vendor;
117
Rafael Espindola33363842010-10-25 22:26:55 +0000118 assert(Contents.size() == 0);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000119 }
120
121 void EmitAttribute(unsigned Attribute, unsigned Value) {
122 // FIXME: should be ULEB
123 Contents += Attribute;
124 Contents += Value;
125 }
126
Jason W Kimf009a962011-02-07 00:49:53 +0000127 void EmitTextAttribute(unsigned Attribute, StringRef String) {
128 Contents += Attribute;
129 Contents += String;
130 Contents += 0;
131 }
132
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000133 void Finish() {
Rafael Espindola33363842010-10-25 22:26:55 +0000134 const size_t ContentsSize = Contents.size();
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000135
Rafael Espindola33363842010-10-25 22:26:55 +0000136 // Vendor size + Vendor name + '\0'
137 const size_t VendorHeaderSize = 4 + CurrentVendor.size() + 1;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000138
Rafael Espindola33363842010-10-25 22:26:55 +0000139 // Tag + Tag Size
140 const size_t TagHeaderSize = 1 + 4;
141
142 Streamer.EmitIntValue(VendorHeaderSize + TagHeaderSize + ContentsSize, 4);
143 Streamer.EmitBytes(CurrentVendor, 0);
144 Streamer.EmitIntValue(0, 1); // '\0'
145
146 Streamer.EmitIntValue(ARMBuildAttrs::File, 1);
147 Streamer.EmitIntValue(TagHeaderSize + ContentsSize, 4);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000148
149 Streamer.EmitBytes(Contents, 0);
Rafael Espindola33363842010-10-25 22:26:55 +0000150
151 Contents.clear();
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000152 }
153 };
154
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000155} // end of anonymous namespace
156
Jim Grosbachbaf120f2010-12-01 03:45:07 +0000157MachineLocation ARMAsmPrinter::
158getDebugValueLocation(const MachineInstr *MI) const {
159 MachineLocation Location;
160 assert(MI->getNumOperands() == 4 && "Invalid no. of machine operands!");
161 // Frame address. Currently handles register +- offset only.
162 if (MI->getOperand(0).isReg() && MI->getOperand(1).isImm())
163 Location.set(MI->getOperand(0).getReg(), MI->getOperand(1).getImm());
164 else {
165 DEBUG(dbgs() << "DBG_VALUE instruction ignored! " << *MI << "\n");
166 }
167 return Location;
168}
169
Chris Lattner953ebb72010-01-27 23:58:11 +0000170void ARMAsmPrinter::EmitFunctionEntryLabel() {
171 if (AFI->isThumbFunction()) {
Jim Grosbachce792992010-11-05 22:08:08 +0000172 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
173 OutStreamer.EmitThumbFunc(Subtarget->isTargetDarwin()? CurrentFnSym : 0);
Chris Lattner953ebb72010-01-27 23:58:11 +0000174 }
Jim Grosbachb0739b72010-09-02 01:02:06 +0000175
Chris Lattner953ebb72010-01-27 23:58:11 +0000176 OutStreamer.EmitLabel(CurrentFnSym);
177}
178
Jim Grosbach2317e402010-09-30 01:57:53 +0000179/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000180/// method to print assembly for each instruction.
181///
182bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Chenga8e29892007-01-19 07:51:42 +0000183 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng6d63a722008-09-18 07:27:23 +0000184 MCP = MF.getConstantPool();
Rafael Espindola4b442b52006-05-23 02:48:20 +0000185
Chris Lattnerd49fe1b2010-01-28 01:28:58 +0000186 return AsmPrinter::runOnMachineFunction(MF);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000187}
188
Evan Cheng055b0312009-06-29 07:51:04 +0000189void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000190 raw_ostream &O, const char *Modifier) {
Evan Cheng055b0312009-06-29 07:51:04 +0000191 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000192 unsigned TF = MO.getTargetFlags();
193
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000194 switch (MO.getType()) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000195 default:
196 assert(0 && "<unknown operand type>");
Bob Wilson5bafff32009-06-22 23:27:02 +0000197 case MachineOperand::MO_Register: {
198 unsigned Reg = MO.getReg();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000199 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach35636282010-10-06 21:22:32 +0000200 assert(!MO.getSubReg() && "Subregs should be eliminated!");
201 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000202 break;
Bob Wilson5bafff32009-06-22 23:27:02 +0000203 }
Evan Chenga8e29892007-01-19 07:51:42 +0000204 case MachineOperand::MO_Immediate: {
Evan Cheng5adb66a2009-09-28 09:14:39 +0000205 int64_t Imm = MO.getImm();
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000206 O << '#';
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000207 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000208 (TF == ARMII::MO_LO16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000209 O << ":lower16:";
210 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000211 (TF == ARMII::MO_HI16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000212 O << ":upper16:";
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000213 O << Imm;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000214 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000215 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000216 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000217 O << *MO.getMBB()->getSymbol();
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000218 return;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000219 case MachineOperand::MO_GlobalAddress: {
Dan Gohman46510a72010-04-15 01:51:59 +0000220 const GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000221 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
222 (TF & ARMII::MO_LO16))
223 O << ":lower16:";
224 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
225 (TF & ARMII::MO_HI16))
226 O << ":upper16:";
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000227 O << *Mang->getSymbol(GV);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000228
Chris Lattner0c08d092010-04-03 22:28:33 +0000229 printOffset(MO.getOffset(), O);
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000230 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000231 O << "(PLT)";
Evan Chenga8e29892007-01-19 07:51:42 +0000232 break;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000233 }
Evan Chenga8e29892007-01-19 07:51:42 +0000234 case MachineOperand::MO_ExternalSymbol: {
Chris Lattner10b318b2010-01-17 21:43:43 +0000235 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000236 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000237 O << "(PLT)";
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000238 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000239 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000240 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000241 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000242 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000243 case MachineOperand::MO_JumpTableIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000244 O << *GetJTISymbol(MO.getIndex());
Evan Chenga8e29892007-01-19 07:51:42 +0000245 break;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000246 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000247}
248
Evan Cheng055b0312009-06-29 07:51:04 +0000249//===--------------------------------------------------------------------===//
250
Chris Lattner0890cf12010-01-25 19:51:38 +0000251MCSymbol *ARMAsmPrinter::
252GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
253 const MachineBasicBlock *MBB) const {
254 SmallString<60> Name;
255 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix()
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000256 << getFunctionNumber() << '_' << uid << '_' << uid2
Chris Lattner0890cf12010-01-25 19:51:38 +0000257 << "_set_" << MBB->getNumber();
Chris Lattner9b97a732010-03-30 18:10:53 +0000258 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattner0890cf12010-01-25 19:51:38 +0000259}
260
261MCSymbol *ARMAsmPrinter::
262GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
263 SmallString<60> Name;
264 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "JTI"
Chris Lattner281e7762010-01-25 23:28:03 +0000265 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner9b97a732010-03-30 18:10:53 +0000266 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000267}
268
Jim Grosbach433a5782010-09-24 20:47:58 +0000269
270MCSymbol *ARMAsmPrinter::GetARMSJLJEHLabel(void) const {
271 SmallString<60> Name;
272 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "SJLJEH"
273 << getFunctionNumber();
274 return OutContext.GetOrCreateSymbol(Name.str());
275}
276
Evan Cheng055b0312009-06-29 07:51:04 +0000277bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000278 unsigned AsmVariant, const char *ExtraCode,
279 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000280 // Does this asm operand have a single letter operand modifier?
281 if (ExtraCode && ExtraCode[0]) {
282 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000283
Evan Chenga8e29892007-01-19 07:51:42 +0000284 switch (ExtraCode[0]) {
285 default: return true; // Unknown modifier.
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000286 case 'a': // Print as a memory address.
287 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach2f24c4e2010-09-30 15:25:22 +0000288 O << "["
289 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
290 << "]";
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000291 return false;
292 }
293 // Fallthrough
294 case 'c': // Don't print "#" before an immediate operand.
Bob Wilson4f38b382009-08-21 21:58:55 +0000295 if (!MI->getOperand(OpNum).isImm())
296 return true;
Jim Grosbach2317e402010-09-30 01:57:53 +0000297 O << MI->getOperand(OpNum).getImm();
Bob Wilson8f343462009-04-06 21:46:51 +0000298 return false;
Evan Chenge21e3962007-04-04 00:13:29 +0000299 case 'P': // Print a VFP double precision register.
Evan Chengd831cda2009-12-08 23:06:22 +0000300 case 'q': // Print a NEON quad precision register.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000301 printOperand(MI, OpNum, O);
Evan Cheng23a95702007-03-08 22:42:46 +0000302 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000303 case 'Q':
Bob Wilsond984eb62010-05-27 20:23:42 +0000304 case 'R':
Bob Wilsond984eb62010-05-27 20:23:42 +0000305 case 'H':
Bob Wilson9bb43e12010-12-17 23:06:42 +0000306 // These modifiers are not yet supported.
Bob Wilsond984eb62010-05-27 20:23:42 +0000307 return true;
Evan Cheng84f60b72010-05-27 22:08:38 +0000308 }
Evan Chenga8e29892007-01-19 07:51:42 +0000309 }
Jim Grosbache9952212009-09-04 01:38:51 +0000310
Chris Lattner35c33bd2010-04-04 04:47:45 +0000311 printOperand(MI, OpNum, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000312 return false;
313}
314
Bob Wilson224c2442009-05-19 05:53:42 +0000315bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Cheng055b0312009-06-29 07:51:04 +0000316 unsigned OpNum, unsigned AsmVariant,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000317 const char *ExtraCode,
318 raw_ostream &O) {
Bob Wilson224c2442009-05-19 05:53:42 +0000319 if (ExtraCode && ExtraCode[0])
320 return true; // Unknown modifier.
Bob Wilson765cc0b2009-10-13 20:50:28 +0000321
322 const MachineOperand &MO = MI->getOperand(OpNum);
323 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach2317e402010-09-30 01:57:53 +0000324 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilson224c2442009-05-19 05:53:42 +0000325 return false;
326}
327
Bob Wilson812209a2009-09-30 22:06:26 +0000328void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Bob Wilson0fb34682009-09-30 00:23:42 +0000329 if (Subtarget->isTargetDarwin()) {
330 Reloc::Model RelocM = TM.getRelocationModel();
331 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
332 // Declare all the text sections up front (before the DWARF sections
333 // emitted by AsmPrinter::doInitialization) so the assembler will keep
334 // them together at the beginning of the object file. This helps
335 // avoid out-of-range branches that are due a fundamental limitation of
336 // the way symbol offsets are encoded with the current Darwin ARM
337 // relocations.
Jim Grosbachb0739b72010-09-02 01:02:06 +0000338 const TargetLoweringObjectFileMachO &TLOFMacho =
Dan Gohman0d805c32010-04-17 16:44:48 +0000339 static_cast<const TargetLoweringObjectFileMachO &>(
340 getObjFileLowering());
Bob Wilson29e06692009-09-30 22:25:37 +0000341 OutStreamer.SwitchSection(TLOFMacho.getTextSection());
342 OutStreamer.SwitchSection(TLOFMacho.getTextCoalSection());
343 OutStreamer.SwitchSection(TLOFMacho.getConstTextCoalSection());
344 if (RelocM == Reloc::DynamicNoPIC) {
345 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000346 OutContext.getMachOSection("__TEXT", "__symbol_stub4",
347 MCSectionMachO::S_SYMBOL_STUBS,
348 12, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000349 OutStreamer.SwitchSection(sect);
350 } else {
351 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000352 OutContext.getMachOSection("__TEXT", "__picsymbolstub4",
353 MCSectionMachO::S_SYMBOL_STUBS,
354 16, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000355 OutStreamer.SwitchSection(sect);
356 }
Bob Wilson63db5942010-07-30 19:55:47 +0000357 const MCSection *StaticInitSect =
358 OutContext.getMachOSection("__TEXT", "__StaticInit",
359 MCSectionMachO::S_REGULAR |
360 MCSectionMachO::S_ATTR_PURE_INSTRUCTIONS,
361 SectionKind::getText());
362 OutStreamer.SwitchSection(StaticInitSect);
Bob Wilson0fb34682009-09-30 00:23:42 +0000363 }
364 }
365
Jim Grosbache5165492009-11-09 00:11:35 +0000366 // Use unified assembler syntax.
Jason W Kimafd1cc22010-09-30 02:45:56 +0000367 OutStreamer.EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovd61eca52009-06-17 23:43:18 +0000368
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000369 // Emit ARM Build Attributes
370 if (Subtarget->isTargetELF()) {
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000371
Jason W Kimdef9ac42010-10-06 22:36:46 +0000372 emitAttributes();
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000373 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000374}
375
Anton Korobeynikov0f3cc652008-08-07 09:54:23 +0000376
Chris Lattner4a071d62009-10-19 17:59:19 +0000377void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Evan Cheng5be54b02007-01-19 19:25:36 +0000378 if (Subtarget->isTargetDarwin()) {
Chris Lattnerf61159b2009-08-03 22:18:15 +0000379 // All darwin targets use mach-o.
Dan Gohman0d805c32010-04-17 16:44:48 +0000380 const TargetLoweringObjectFileMachO &TLOFMacho =
381 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000382 MachineModuleInfoMachO &MMIMacho =
383 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbache9952212009-09-04 01:38:51 +0000384
Evan Chenga8e29892007-01-19 07:51:42 +0000385 // Output non-lazy-pointers for external and common global variables.
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000386 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlingcebae362010-03-10 22:34:10 +0000387
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000388 if (!Stubs.empty()) {
Chris Lattnerff4bc462009-08-10 01:39:42 +0000389 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000390 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerc076a972009-08-10 18:01:34 +0000391 EmitAlignment(2);
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000392 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000393 // L_foo$stub:
394 OutStreamer.EmitLabel(Stubs[i].first);
395 // .indirect_symbol _foo
Bill Wendling52a50e52010-03-11 01:18:13 +0000396 MachineModuleInfoImpl::StubValueTy &MCSym = Stubs[i].second;
397 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(),MCSA_IndirectSymbol);
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000398
Bill Wendling52a50e52010-03-11 01:18:13 +0000399 if (MCSym.getInt())
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000400 // External to current translation unit.
401 OutStreamer.EmitIntValue(0, 4/*size*/, 0/*addrspace*/);
402 else
403 // Internal to current translation unit.
Bill Wendling5e1b55d2010-03-31 18:47:10 +0000404 //
Jim Grosbach1b935a32010-09-22 16:45:13 +0000405 // When we place the LSDA into the TEXT section, the type info
406 // pointers need to be indirect and pc-rel. We accomplish this by
407 // using NLPs; however, sometimes the types are local to the file.
408 // We need to fill in the value for the NLP in those cases.
Bill Wendling52a50e52010-03-11 01:18:13 +0000409 OutStreamer.EmitValue(MCSymbolRefExpr::Create(MCSym.getPointer(),
410 OutContext),
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000411 4/*size*/, 0/*addrspace*/);
Evan Chengae94e592008-12-05 01:06:39 +0000412 }
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000413
414 Stubs.clear();
415 OutStreamer.AddBlankLine();
Evan Chenga8e29892007-01-19 07:51:42 +0000416 }
417
Chris Lattnere4d9ea82009-10-19 18:44:38 +0000418 Stubs = MMIMacho.GetHiddenGVStubList();
419 if (!Stubs.empty()) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000420 OutStreamer.SwitchSection(getObjFileLowering().getDataSection());
Chris Lattnerf3231de2009-08-10 18:02:16 +0000421 EmitAlignment(2);
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000422 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
423 // L_foo$stub:
424 OutStreamer.EmitLabel(Stubs[i].first);
425 // .long _foo
Bill Wendlingcebae362010-03-10 22:34:10 +0000426 OutStreamer.EmitValue(MCSymbolRefExpr::
427 Create(Stubs[i].second.getPointer(),
428 OutContext),
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000429 4/*size*/, 0/*addrspace*/);
430 }
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000431
432 Stubs.clear();
433 OutStreamer.AddBlankLine();
Evan Chengae94e592008-12-05 01:06:39 +0000434 }
435
Evan Chenga8e29892007-01-19 07:51:42 +0000436 // Funny Darwin hack: This flag tells the linker that no global symbols
437 // contain code that falls through to other global symbols (e.g. the obvious
438 // implementation of multiple entry points). If this doesn't occur, the
439 // linker can safely perform dead code stripping. Since LLVM never
440 // generates code that does this, it is always safe to set.
Chris Lattnera5ad93a2010-01-23 06:39:22 +0000441 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindolab01c4bb2006-07-27 11:38:51 +0000442 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000443}
Anton Korobeynikov0bd89712008-08-17 13:55:10 +0000444
Chris Lattner97f06932009-10-19 20:20:46 +0000445//===----------------------------------------------------------------------===//
Jason W Kimdef9ac42010-10-06 22:36:46 +0000446// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
447// FIXME:
448// The following seem like one-off assembler flags, but they actually need
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000449// to appear in the .ARM.attributes section in ELF.
Jason W Kimdef9ac42010-10-06 22:36:46 +0000450// Instead of subclassing the MCELFStreamer, we do the work here.
451
452void ARMAsmPrinter::emitAttributes() {
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000453
Jason W Kim17b443d2010-10-11 23:01:44 +0000454 emitARMAttributeSection();
455
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000456 AttributeEmitter *AttrEmitter;
457 if (OutStreamer.hasRawTextSupport())
458 AttrEmitter = new AsmAttributeEmitter(OutStreamer);
459 else {
460 MCObjectStreamer &O = static_cast<MCObjectStreamer&>(OutStreamer);
461 AttrEmitter = new ObjectAttributeEmitter(O);
462 }
463
464 AttrEmitter->MaybeSwitchVendor("aeabi");
465
Jason W Kimdef9ac42010-10-06 22:36:46 +0000466 std::string CPUString = Subtarget->getCPUString();
Jason W Kimf009a962011-02-07 00:49:53 +0000467
468 if (CPUString == "cortex-a8" ||
469 Subtarget->isCortexA8()) {
470 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::CPU_name, "CORTEX-A8");
471 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v7);
472 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch_profile,
473 ARMBuildAttrs::ApplicationProfile);
474 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
475 ARMBuildAttrs::Allowed);
476 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
477 ARMBuildAttrs::AllowThumb32);
478 // Fixme: figure out when this is emitted.
479 //AttrEmitter->EmitAttribute(ARMBuildAttrs::WMMX_arch,
480 // ARMBuildAttrs::AllowWMMXv1);
481 //
482
483 /// ADD additional Else-cases here!
484 } else if (CPUString == "generic") {
Dale Johannesen7179d1e2010-11-08 19:17:22 +0000485 // FIXME: Why these defaults?
486 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v4T);
Jason W Kimf009a962011-02-07 00:49:53 +0000487 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
488 ARMBuildAttrs::Allowed);
489 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
490 ARMBuildAttrs::Allowed);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000491 }
Jason W Kimdef9ac42010-10-06 22:36:46 +0000492
493 // FIXME: Emit FPU type
494 if (Subtarget->hasVFP2())
Jason W Kimf009a962011-02-07 00:49:53 +0000495 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
496 ARMBuildAttrs::AllowFPv2);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000497
498 // Signal various FP modes.
499 if (!UnsafeFPMath) {
Jason W Kimf009a962011-02-07 00:49:53 +0000500 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_denormal,
501 ARMBuildAttrs::Allowed);
502 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_exceptions,
503 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000504 }
505
506 if (NoInfsFPMath && NoNaNsFPMath)
Jason W Kimf009a962011-02-07 00:49:53 +0000507 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
508 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000509 else
Jason W Kimf009a962011-02-07 00:49:53 +0000510 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
511 ARMBuildAttrs::AllowIEE754);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000512
Jason W Kimf009a962011-02-07 00:49:53 +0000513 // FIXME: add more flags to ARMBuildAttrs.h
Jason W Kimdef9ac42010-10-06 22:36:46 +0000514 // 8-bytes alignment stuff.
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000515 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_needed, 1);
516 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_preserved, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000517
518 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
519 if (Subtarget->isAAPCS_ABI() && FloatABIType == FloatABI::Hard) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000520 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_HardFP_use, 3);
521 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_VFP_args, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000522 }
523 // FIXME: Should we signal R9 usage?
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000524
Jason W Kimf009a962011-02-07 00:49:53 +0000525 if (Subtarget->hasDivide())
526 AttrEmitter->EmitAttribute(ARMBuildAttrs::DIV_use, 1);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000527
528 AttrEmitter->Finish();
529 delete AttrEmitter;
Jason W Kimdef9ac42010-10-06 22:36:46 +0000530}
531
Jason W Kim17b443d2010-10-11 23:01:44 +0000532void ARMAsmPrinter::emitARMAttributeSection() {
533 // <format-version>
534 // [ <section-length> "vendor-name"
535 // [ <file-tag> <size> <attribute>*
536 // | <section-tag> <size> <section-number>* 0 <attribute>*
537 // | <symbol-tag> <size> <symbol-number>* 0 <attribute>*
538 // ]+
539 // ]*
540
541 if (OutStreamer.hasRawTextSupport())
542 return;
543
544 const ARMElfTargetObjectFile &TLOFELF =
545 static_cast<const ARMElfTargetObjectFile &>
546 (getObjFileLowering());
547
548 OutStreamer.SwitchSection(TLOFELF.getAttributesSection());
Jason W Kim17b443d2010-10-11 23:01:44 +0000549
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000550 // Format version
551 OutStreamer.EmitIntValue(0x41, 1);
Jason W Kim17b443d2010-10-11 23:01:44 +0000552}
553
Jason W Kimdef9ac42010-10-06 22:36:46 +0000554//===----------------------------------------------------------------------===//
Chris Lattner97f06932009-10-19 20:20:46 +0000555
Jim Grosbach988ce092010-09-18 00:05:05 +0000556static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber,
557 unsigned LabelId, MCContext &Ctx) {
558
559 MCSymbol *Label = Ctx.GetOrCreateSymbol(Twine(Prefix)
560 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
561 return Label;
562}
563
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000564static MCSymbolRefExpr::VariantKind
565getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
566 switch (Modifier) {
567 default: llvm_unreachable("Unknown modifier!");
568 case ARMCP::no_modifier: return MCSymbolRefExpr::VK_None;
569 case ARMCP::TLSGD: return MCSymbolRefExpr::VK_ARM_TLSGD;
570 case ARMCP::TPOFF: return MCSymbolRefExpr::VK_ARM_TPOFF;
571 case ARMCP::GOTTPOFF: return MCSymbolRefExpr::VK_ARM_GOTTPOFF;
572 case ARMCP::GOT: return MCSymbolRefExpr::VK_ARM_GOT;
573 case ARMCP::GOTOFF: return MCSymbolRefExpr::VK_ARM_GOTOFF;
574 }
575 return MCSymbolRefExpr::VK_None;
576}
577
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000578MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV) {
579 bool isIndirect = Subtarget->isTargetDarwin() &&
580 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
581 if (!isIndirect)
582 return Mang->getSymbol(GV);
583
584 // FIXME: Remove this when Darwin transition to @GOT like syntax.
585 MCSymbol *MCSym = GetSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
586 MachineModuleInfoMachO &MMIMachO =
587 MMI->getObjFileInfo<MachineModuleInfoMachO>();
588 MachineModuleInfoImpl::StubValueTy &StubSym =
589 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(MCSym) :
590 MMIMachO.getGVStubEntry(MCSym);
591 if (StubSym.getPointer() == 0)
592 StubSym = MachineModuleInfoImpl::
593 StubValueTy(Mang->getSymbol(GV), !GV->hasInternalLinkage());
594 return MCSym;
595}
596
Jim Grosbach5df08d82010-11-09 18:45:04 +0000597void ARMAsmPrinter::
598EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
599 int Size = TM.getTargetData()->getTypeAllocSize(MCPV->getType());
600
601 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000602
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000603 MCSymbol *MCSym;
Jim Grosbach5df08d82010-11-09 18:45:04 +0000604 if (ACPV->isLSDA()) {
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000605 SmallString<128> Str;
606 raw_svector_ostream OS(Str);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000607 OS << MAI->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber();
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000608 MCSym = OutContext.GetOrCreateSymbol(OS.str());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000609 } else if (ACPV->isBlockAddress()) {
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000610 MCSym = GetBlockAddressSymbol(ACPV->getBlockAddress());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000611 } else if (ACPV->isGlobalValue()) {
612 const GlobalValue *GV = ACPV->getGV();
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000613 MCSym = GetARMGVSymbol(GV);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000614 } else {
615 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000616 MCSym = GetExternalSymbolSymbol(ACPV->getSymbol());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000617 }
618
619 // Create an MCSymbol for the reference.
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000620 const MCExpr *Expr =
621 MCSymbolRefExpr::Create(MCSym, getModifierVariantKind(ACPV->getModifier()),
622 OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000623
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000624 if (ACPV->getPCAdjustment()) {
625 MCSymbol *PCLabel = getPICLabel(MAI->getPrivateGlobalPrefix(),
626 getFunctionNumber(),
627 ACPV->getLabelId(),
628 OutContext);
629 const MCExpr *PCRelExpr = MCSymbolRefExpr::Create(PCLabel, OutContext);
630 PCRelExpr =
631 MCBinaryExpr::CreateAdd(PCRelExpr,
632 MCConstantExpr::Create(ACPV->getPCAdjustment(),
633 OutContext),
634 OutContext);
635 if (ACPV->mustAddCurrentAddress()) {
636 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
637 // label, so just emit a local label end reference that instead.
638 MCSymbol *DotSym = OutContext.CreateTempSymbol();
639 OutStreamer.EmitLabel(DotSym);
640 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
641 PCRelExpr = MCBinaryExpr::CreateSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000642 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000643 Expr = MCBinaryExpr::CreateSub(Expr, PCRelExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000644 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000645 OutStreamer.EmitValue(Expr, Size);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000646}
647
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000648void ARMAsmPrinter::EmitJumpTable(const MachineInstr *MI) {
649 unsigned Opcode = MI->getOpcode();
650 int OpNum = 1;
651 if (Opcode == ARM::BR_JTadd)
652 OpNum = 2;
653 else if (Opcode == ARM::BR_JTm)
654 OpNum = 3;
655
656 const MachineOperand &MO1 = MI->getOperand(OpNum);
657 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
658 unsigned JTI = MO1.getIndex();
659
660 // Emit a label for the jump table.
661 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
662 OutStreamer.EmitLabel(JTISymbol);
663
664 // Emit each entry of the table.
665 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
666 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
667 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
668
669 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
670 MachineBasicBlock *MBB = JTBBs[i];
671 // Construct an MCExpr for the entry. We want a value of the form:
672 // (BasicBlockAddr - TableBeginAddr)
673 //
674 // For example, a table with entries jumping to basic blocks BB0 and BB1
675 // would look like:
676 // LJTI_0_0:
677 // .word (LBB0 - LJTI_0_0)
678 // .word (LBB1 - LJTI_0_0)
679 const MCExpr *Expr = MCSymbolRefExpr::Create(MBB->getSymbol(), OutContext);
680
681 if (TM.getRelocationModel() == Reloc::PIC_)
682 Expr = MCBinaryExpr::CreateSub(Expr, MCSymbolRefExpr::Create(JTISymbol,
683 OutContext),
684 OutContext);
685 OutStreamer.EmitValue(Expr, 4);
686 }
687}
688
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000689void ARMAsmPrinter::EmitJump2Table(const MachineInstr *MI) {
690 unsigned Opcode = MI->getOpcode();
691 int OpNum = (Opcode == ARM::t2BR_JT) ? 2 : 1;
692 const MachineOperand &MO1 = MI->getOperand(OpNum);
693 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
694 unsigned JTI = MO1.getIndex();
695
696 // Emit a label for the jump table.
697 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
698 OutStreamer.EmitLabel(JTISymbol);
699
700 // Emit each entry of the table.
701 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
702 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
703 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000704 unsigned OffsetWidth = 4;
Jim Grosbachd092a872010-11-29 21:28:32 +0000705 if (MI->getOpcode() == ARM::t2TBB_JT)
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000706 OffsetWidth = 1;
Jim Grosbachd092a872010-11-29 21:28:32 +0000707 else if (MI->getOpcode() == ARM::t2TBH_JT)
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000708 OffsetWidth = 2;
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000709
710 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
711 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000712 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::Create(MBB->getSymbol(),
713 OutContext);
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000714 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000715 if (OffsetWidth == 4) {
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000716 MCInst BrInst;
717 BrInst.setOpcode(ARM::t2B);
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000718 BrInst.addOperand(MCOperand::CreateExpr(MBBSymbolExpr));
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000719 OutStreamer.EmitInstruction(BrInst);
720 continue;
721 }
722 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000723 // MCExpr for the entry. We want a value of the form:
724 // (BasicBlockAddr - TableBeginAddr) / 2
725 //
726 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
727 // would look like:
728 // LJTI_0_0:
729 // .byte (LBB0 - LJTI_0_0) / 2
730 // .byte (LBB1 - LJTI_0_0) / 2
731 const MCExpr *Expr =
732 MCBinaryExpr::CreateSub(MBBSymbolExpr,
733 MCSymbolRefExpr::Create(JTISymbol, OutContext),
734 OutContext);
735 Expr = MCBinaryExpr::CreateDiv(Expr, MCConstantExpr::Create(2, OutContext),
736 OutContext);
737 OutStreamer.EmitValue(Expr, OffsetWidth);
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000738 }
739}
740
Jim Grosbach2d0f53b2010-09-28 17:05:56 +0000741void ARMAsmPrinter::PrintDebugValueComment(const MachineInstr *MI,
742 raw_ostream &OS) {
743 unsigned NOps = MI->getNumOperands();
744 assert(NOps==4);
745 OS << '\t' << MAI->getCommentString() << "DEBUG_VALUE: ";
746 // cast away const; DIetc do not take const operands for some reason.
747 DIVariable V(const_cast<MDNode *>(MI->getOperand(NOps-1).getMetadata()));
748 OS << V.getName();
749 OS << " <- ";
750 // Frame address. Currently handles register +- offset only.
751 assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm());
752 OS << '['; printOperand(MI, 0, OS); OS << '+'; printOperand(MI, 1, OS);
753 OS << ']';
754 OS << "+";
755 printOperand(MI, NOps-2, OS);
756}
757
Jim Grosbach40edf732010-12-14 21:10:47 +0000758static void populateADROperands(MCInst &Inst, unsigned Dest,
759 const MCSymbol *Label,
760 unsigned pred, unsigned ccreg,
761 MCContext &Ctx) {
762 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, Ctx);
763 Inst.addOperand(MCOperand::CreateReg(Dest));
764 Inst.addOperand(MCOperand::CreateExpr(SymbolExpr));
765 // Add predicate operands.
766 Inst.addOperand(MCOperand::CreateImm(pred));
767 Inst.addOperand(MCOperand::CreateReg(ccreg));
768}
769
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000770void ARMAsmPrinter::EmitPatchedInstruction(const MachineInstr *MI,
771 unsigned Opcode) {
772 MCInst TmpInst;
773
774 // Emit the instruction as usual, just patch the opcode.
775 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
776 TmpInst.setOpcode(Opcode);
777 OutStreamer.EmitInstruction(TmpInst);
778}
779
Jim Grosbachb454cda2010-09-29 15:23:40 +0000780void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000781 unsigned Opc = MI->getOpcode();
782 switch (Opc) {
Chris Lattner4d152222009-10-19 22:23:04 +0000783 default: break;
Jim Grosbach9702e602010-12-09 01:22:19 +0000784 case ARM::t2ADDrSPi:
785 case ARM::t2ADDrSPi12:
786 case ARM::t2SUBrSPi:
787 case ARM::t2SUBrSPi12:
Jim Grosbach766a63d2010-12-09 01:23:51 +0000788 assert ((MI->getOperand(1).getReg() == ARM::SP) &&
789 "Unexpected source register!");
Jim Grosbach9702e602010-12-09 01:22:19 +0000790 break;
791
Chris Lattner112f2392010-11-14 20:31:06 +0000792 case ARM::t2MOVi32imm: assert(0 && "Should be lowered by thumb2it pass");
Jim Grosbach2d0f53b2010-09-28 17:05:56 +0000793 case ARM::DBG_VALUE: {
794 if (isVerbose() && OutStreamer.hasRawTextSupport()) {
795 SmallString<128> TmpStr;
796 raw_svector_ostream OS(TmpStr);
797 PrintDebugValueComment(MI, OS);
798 OutStreamer.EmitRawText(StringRef(OS.str()));
799 }
800 return;
801 }
Jim Grosbach3efad8f2010-12-16 19:11:16 +0000802 case ARM::tBfar: {
803 MCInst TmpInst;
804 TmpInst.setOpcode(ARM::tBL);
805 TmpInst.addOperand(MCOperand::CreateExpr(MCSymbolRefExpr::Create(
806 MI->getOperand(0).getMBB()->getSymbol(), OutContext)));
807 OutStreamer.EmitInstruction(TmpInst);
808 return;
809 }
Jim Grosbach40edf732010-12-14 21:10:47 +0000810 case ARM::LEApcrel:
Jim Grosbachd40963c2010-12-14 22:28:03 +0000811 case ARM::tLEApcrel:
Jim Grosbach40edf732010-12-14 21:10:47 +0000812 case ARM::t2LEApcrel: {
Jim Grosbachdff84b02010-12-02 00:28:45 +0000813 // FIXME: Need to also handle globals and externals
Jim Grosbachdff84b02010-12-02 00:28:45 +0000814 MCInst TmpInst;
Jim Grosbachd40963c2010-12-14 22:28:03 +0000815 TmpInst.setOpcode(MI->getOpcode() == ARM::t2LEApcrel ? ARM::t2ADR
816 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
817 : ARM::ADR));
Jim Grosbach40edf732010-12-14 21:10:47 +0000818 populateADROperands(TmpInst, MI->getOperand(0).getReg(),
819 GetCPISymbol(MI->getOperand(1).getIndex()),
820 MI->getOperand(2).getImm(), MI->getOperand(3).getReg(),
821 OutContext);
Jim Grosbachdff84b02010-12-02 00:28:45 +0000822 OutStreamer.EmitInstruction(TmpInst);
823 return;
824 }
Jim Grosbachd40963c2010-12-14 22:28:03 +0000825 case ARM::LEApcrelJT:
826 case ARM::tLEApcrelJT:
827 case ARM::t2LEApcrelJT: {
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000828 MCInst TmpInst;
Jim Grosbachd40963c2010-12-14 22:28:03 +0000829 TmpInst.setOpcode(MI->getOpcode() == ARM::t2LEApcrelJT ? ARM::t2ADR
830 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
831 : ARM::ADR));
Jim Grosbach40edf732010-12-14 21:10:47 +0000832 populateADROperands(TmpInst, MI->getOperand(0).getReg(),
833 GetARMJTIPICJumpTableLabel2(MI->getOperand(1).getIndex(),
834 MI->getOperand(2).getImm()),
835 MI->getOperand(3).getImm(), MI->getOperand(4).getReg(),
836 OutContext);
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000837 OutStreamer.EmitInstruction(TmpInst);
838 return;
839 }
Jim Grosbach2e812e12010-11-30 18:56:36 +0000840 case ARM::MOVPCRX: {
841 MCInst TmpInst;
842 TmpInst.setOpcode(ARM::MOVr);
843 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
844 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
845 // Add predicate operands.
846 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
847 TmpInst.addOperand(MCOperand::CreateReg(0));
848 // Add 's' bit operand (always reg0 for this)
849 TmpInst.addOperand(MCOperand::CreateReg(0));
850 OutStreamer.EmitInstruction(TmpInst);
851 return;
852 }
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +0000853 case ARM::BXr9_CALL:
854 case ARM::BX_CALL: {
855 {
856 MCInst TmpInst;
857 TmpInst.setOpcode(ARM::MOVr);
858 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
859 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
860 // Add predicate operands.
861 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
862 TmpInst.addOperand(MCOperand::CreateReg(0));
863 // Add 's' bit operand (always reg0 for this)
864 TmpInst.addOperand(MCOperand::CreateReg(0));
865 OutStreamer.EmitInstruction(TmpInst);
866 }
867 {
868 MCInst TmpInst;
869 TmpInst.setOpcode(ARM::BX);
870 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
871 OutStreamer.EmitInstruction(TmpInst);
872 }
873 return;
874 }
875 case ARM::BMOVPCRXr9_CALL:
876 case ARM::BMOVPCRX_CALL: {
877 {
878 MCInst TmpInst;
879 TmpInst.setOpcode(ARM::MOVr);
880 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
881 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
882 // Add predicate operands.
883 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
884 TmpInst.addOperand(MCOperand::CreateReg(0));
885 // Add 's' bit operand (always reg0 for this)
886 TmpInst.addOperand(MCOperand::CreateReg(0));
887 OutStreamer.EmitInstruction(TmpInst);
888 }
889 {
890 MCInst TmpInst;
891 TmpInst.setOpcode(ARM::MOVr);
892 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
893 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
894 // Add predicate operands.
895 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
896 TmpInst.addOperand(MCOperand::CreateReg(0));
897 // Add 's' bit operand (always reg0 for this)
898 TmpInst.addOperand(MCOperand::CreateReg(0));
899 OutStreamer.EmitInstruction(TmpInst);
900 }
901 return;
902 }
Evan Cheng53519f02011-01-21 18:55:51 +0000903 case ARM::MOVi16_ga_pcrel:
904 case ARM::t2MOVi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000905 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +0000906 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000907 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
908
Evan Cheng53519f02011-01-21 18:55:51 +0000909 unsigned TF = MI->getOperand(1).getTargetFlags();
910 bool isPIC = TF == ARMII::MO_LO16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000911 const GlobalValue *GV = MI->getOperand(1).getGlobal();
912 MCSymbol *GVSym = GetARMGVSymbol(GV);
913 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +0000914 if (isPIC) {
915 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
916 getFunctionNumber(),
917 MI->getOperand(2).getImm(), OutContext);
918 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
919 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
920 const MCExpr *PCRelExpr =
921 ARMMCExpr::CreateLower16(MCBinaryExpr::CreateSub(GVSymExpr,
922 MCBinaryExpr::CreateAdd(LabelSymExpr,
923 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000924 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +0000925 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
926 } else {
927 const MCExpr *RefExpr= ARMMCExpr::CreateLower16(GVSymExpr, OutContext);
928 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
929 }
930
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000931 // Add predicate operands.
932 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
933 TmpInst.addOperand(MCOperand::CreateReg(0));
934 // Add 's' bit operand (always reg0 for this)
935 TmpInst.addOperand(MCOperand::CreateReg(0));
936 OutStreamer.EmitInstruction(TmpInst);
937 return;
938 }
Evan Cheng53519f02011-01-21 18:55:51 +0000939 case ARM::MOVTi16_ga_pcrel:
940 case ARM::t2MOVTi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000941 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +0000942 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
943 ? ARM::MOVTi16 : ARM::t2MOVTi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000944 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
945 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
946
Evan Cheng53519f02011-01-21 18:55:51 +0000947 unsigned TF = MI->getOperand(2).getTargetFlags();
948 bool isPIC = TF == ARMII::MO_HI16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000949 const GlobalValue *GV = MI->getOperand(2).getGlobal();
950 MCSymbol *GVSym = GetARMGVSymbol(GV);
951 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +0000952 if (isPIC) {
953 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
954 getFunctionNumber(),
955 MI->getOperand(3).getImm(), OutContext);
956 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
957 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
958 const MCExpr *PCRelExpr =
959 ARMMCExpr::CreateUpper16(MCBinaryExpr::CreateSub(GVSymExpr,
960 MCBinaryExpr::CreateAdd(LabelSymExpr,
961 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000962 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +0000963 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
964 } else {
965 const MCExpr *RefExpr= ARMMCExpr::CreateUpper16(GVSymExpr, OutContext);
966 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
967 }
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000968 // Add predicate operands.
969 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
970 TmpInst.addOperand(MCOperand::CreateReg(0));
971 // Add 's' bit operand (always reg0 for this)
972 TmpInst.addOperand(MCOperand::CreateReg(0));
973 OutStreamer.EmitInstruction(TmpInst);
974 return;
975 }
Jim Grosbachfbd18732010-09-17 23:41:53 +0000976 case ARM::tPICADD: {
977 // This is a pseudo op for a label + instruction sequence, which looks like:
978 // LPC0:
979 // add r0, pc
980 // This adds the address of LPC0 to r0.
981
982 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +0000983 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
984 getFunctionNumber(), MI->getOperand(2).getImm(),
985 OutContext));
Jim Grosbachfbd18732010-09-17 23:41:53 +0000986
987 // Form and emit the add.
988 MCInst AddInst;
989 AddInst.setOpcode(ARM::tADDhirr);
990 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
991 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
992 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
993 // Add predicate operands.
994 AddInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
995 AddInst.addOperand(MCOperand::CreateReg(0));
996 OutStreamer.EmitInstruction(AddInst);
997 return;
998 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000999 case ARM::PICADD: {
Chris Lattner4d152222009-10-19 22:23:04 +00001000 // This is a pseudo op for a label + instruction sequence, which looks like:
1001 // LPC0:
1002 // add r0, pc, r0
1003 // This adds the address of LPC0 to r0.
Jim Grosbachb0739b72010-09-02 01:02:06 +00001004
Chris Lattner4d152222009-10-19 22:23:04 +00001005 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001006 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1007 getFunctionNumber(), MI->getOperand(2).getImm(),
1008 OutContext));
Jim Grosbachb0739b72010-09-02 01:02:06 +00001009
Jim Grosbachf3f09522010-09-14 21:05:34 +00001010 // Form and emit the add.
Chris Lattner4d152222009-10-19 22:23:04 +00001011 MCInst AddInst;
1012 AddInst.setOpcode(ARM::ADDrr);
1013 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1014 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1015 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Jim Grosbach5b46d622010-09-14 21:28:17 +00001016 // Add predicate operands.
1017 AddInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
1018 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
1019 // Add 's' bit operand (always reg0 for this)
1020 AddInst.addOperand(MCOperand::CreateReg(0));
Chris Lattner850d2e22010-02-03 01:16:28 +00001021 OutStreamer.EmitInstruction(AddInst);
Chris Lattner4d152222009-10-19 22:23:04 +00001022 return;
1023 }
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001024 case ARM::PICSTR:
1025 case ARM::PICSTRB:
1026 case ARM::PICSTRH:
1027 case ARM::PICLDR:
1028 case ARM::PICLDRB:
1029 case ARM::PICLDRH:
1030 case ARM::PICLDRSB:
1031 case ARM::PICLDRSH: {
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001032 // This is a pseudo op for a label + instruction sequence, which looks like:
1033 // LPC0:
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001034 // OP r0, [pc, r0]
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001035 // The LCP0 label is referenced by a constant pool entry in order to get
1036 // a PC-relative address at the ldr instruction.
1037
1038 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001039 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1040 getFunctionNumber(), MI->getOperand(2).getImm(),
1041 OutContext));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001042
1043 // Form and emit the load
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001044 unsigned Opcode;
1045 switch (MI->getOpcode()) {
1046 default:
1047 llvm_unreachable("Unexpected opcode!");
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001048 case ARM::PICSTR: Opcode = ARM::STRrs; break;
1049 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001050 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach3e556122010-10-26 22:37:02 +00001051 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbachc1d30212010-10-27 00:19:44 +00001052 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001053 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1054 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1055 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1056 }
1057 MCInst LdStInst;
1058 LdStInst.setOpcode(Opcode);
1059 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1060 LdStInst.addOperand(MCOperand::CreateReg(ARM::PC));
1061 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1062 LdStInst.addOperand(MCOperand::CreateImm(0));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001063 // Add predicate operands.
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001064 LdStInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
1065 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
1066 OutStreamer.EmitInstruction(LdStInst);
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001067
1068 return;
1069 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001070 case ARM::CONSTPOOL_ENTRY: {
Chris Lattnera70e6442009-10-19 22:33:05 +00001071 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1072 /// in the function. The first operand is the ID# for this instruction, the
1073 /// second is the index into the MachineConstantPool that this is, the third
1074 /// is the size in bytes of this constant pool entry.
1075 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1076 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1077
1078 EmitAlignment(2);
Chris Lattner1b46f432010-01-23 07:00:21 +00001079 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattnera70e6442009-10-19 22:33:05 +00001080
1081 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1082 if (MCPE.isMachineConstantPoolEntry())
1083 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1084 else
1085 EmitGlobalConstant(MCPE.Val.ConstVal);
Jim Grosbachb0739b72010-09-02 01:02:06 +00001086
Chris Lattnera70e6442009-10-19 22:33:05 +00001087 return;
1088 }
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001089 case ARM::t2BR_JT: {
1090 // Lower and emit the instruction itself, then the jump table following it.
1091 MCInst TmpInst;
Jim Grosbach5ca66692010-11-29 22:37:40 +00001092 TmpInst.setOpcode(ARM::tMOVgpr2gpr);
1093 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1094 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1095 // Add predicate operands.
1096 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1097 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001098 OutStreamer.EmitInstruction(TmpInst);
Jim Grosbach5ca66692010-11-29 22:37:40 +00001099 // Output the data for the jump table itself
1100 EmitJump2Table(MI);
1101 return;
1102 }
1103 case ARM::t2TBB_JT: {
1104 // Lower and emit the instruction itself, then the jump table following it.
1105 MCInst TmpInst;
1106
1107 TmpInst.setOpcode(ARM::t2TBB);
1108 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1109 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1110 // Add predicate operands.
1111 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1112 TmpInst.addOperand(MCOperand::CreateReg(0));
1113 OutStreamer.EmitInstruction(TmpInst);
1114 // Output the data for the jump table itself
1115 EmitJump2Table(MI);
1116 // Make sure the next instruction is 2-byte aligned.
1117 EmitAlignment(1);
1118 return;
1119 }
1120 case ARM::t2TBH_JT: {
1121 // Lower and emit the instruction itself, then the jump table following it.
1122 MCInst TmpInst;
1123
1124 TmpInst.setOpcode(ARM::t2TBH);
1125 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1126 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1127 // Add predicate operands.
1128 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1129 TmpInst.addOperand(MCOperand::CreateReg(0));
1130 OutStreamer.EmitInstruction(TmpInst);
1131 // Output the data for the jump table itself
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001132 EmitJump2Table(MI);
1133 return;
1134 }
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001135 case ARM::tBR_JTr:
Jim Grosbach2dc77682010-11-29 18:37:44 +00001136 case ARM::BR_JTr: {
1137 // Lower and emit the instruction itself, then the jump table following it.
1138 // mov pc, target
1139 MCInst TmpInst;
Jim Grosbach5ca66692010-11-29 22:37:40 +00001140 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
1141 ARM::MOVr : ARM::tMOVgpr2gpr;
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001142 TmpInst.setOpcode(Opc);
Jim Grosbach2dc77682010-11-29 18:37:44 +00001143 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1144 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1145 // Add predicate operands.
1146 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1147 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001148 // Add 's' bit operand (always reg0 for this)
1149 if (Opc == ARM::MOVr)
1150 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach2dc77682010-11-29 18:37:44 +00001151 OutStreamer.EmitInstruction(TmpInst);
1152
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001153 // Make sure the Thumb jump table is 4-byte aligned.
Bill Wendlinga68a4fd2010-12-18 02:13:59 +00001154 if (Opc == ARM::tMOVgpr2gpr)
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001155 EmitAlignment(2);
1156
Jim Grosbach2dc77682010-11-29 18:37:44 +00001157 // Output the data for the jump table itself
1158 EmitJumpTable(MI);
1159 return;
1160 }
1161 case ARM::BR_JTm: {
1162 // Lower and emit the instruction itself, then the jump table following it.
1163 // ldr pc, target
1164 MCInst TmpInst;
1165 if (MI->getOperand(1).getReg() == 0) {
1166 // literal offset
1167 TmpInst.setOpcode(ARM::LDRi12);
1168 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1169 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1170 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1171 } else {
1172 TmpInst.setOpcode(ARM::LDRrs);
1173 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1174 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1175 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1176 TmpInst.addOperand(MCOperand::CreateImm(0));
1177 }
1178 // Add predicate operands.
1179 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1180 TmpInst.addOperand(MCOperand::CreateReg(0));
1181 OutStreamer.EmitInstruction(TmpInst);
1182
1183 // Output the data for the jump table itself
Jim Grosbacha2244cb2010-09-22 17:39:48 +00001184 EmitJumpTable(MI);
1185 return;
1186 }
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001187 case ARM::BR_JTadd: {
1188 // Lower and emit the instruction itself, then the jump table following it.
1189 // add pc, target, idx
Jim Grosbach2dc77682010-11-29 18:37:44 +00001190 MCInst TmpInst;
1191 TmpInst.setOpcode(ARM::ADDrr);
1192 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1193 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1194 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001195 // Add predicate operands.
Jim Grosbach2dc77682010-11-29 18:37:44 +00001196 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1197 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001198 // Add 's' bit operand (always reg0 for this)
Jim Grosbach2dc77682010-11-29 18:37:44 +00001199 TmpInst.addOperand(MCOperand::CreateReg(0));
1200 OutStreamer.EmitInstruction(TmpInst);
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001201
1202 // Output the data for the jump table itself
1203 EmitJumpTable(MI);
1204 return;
1205 }
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001206 case ARM::TRAP: {
1207 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1208 // FIXME: Remove this special case when they do.
1209 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001210 //.long 0xe7ffdefe @ trap
Jim Grosbachb2dda4b2010-09-23 19:42:17 +00001211 uint32_t Val = 0xe7ffdefeUL;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001212 OutStreamer.AddComment("trap");
1213 OutStreamer.EmitIntValue(Val, 4);
1214 return;
1215 }
1216 break;
1217 }
1218 case ARM::tTRAP: {
1219 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1220 // FIXME: Remove this special case when they do.
1221 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001222 //.short 57086 @ trap
Benjamin Kramerc8ab9eb2010-09-23 18:57:26 +00001223 uint16_t Val = 0xdefe;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001224 OutStreamer.AddComment("trap");
1225 OutStreamer.EmitIntValue(Val, 2);
1226 return;
1227 }
1228 break;
1229 }
Jim Grosbach433a5782010-09-24 20:47:58 +00001230 case ARM::t2Int_eh_sjlj_setjmp:
1231 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001232 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach433a5782010-09-24 20:47:58 +00001233 // Two incoming args: GPR:$src, GPR:$val
1234 // mov $val, pc
1235 // adds $val, #7
1236 // str $val, [$src, #4]
1237 // movs r0, #0
1238 // b 1f
1239 // movs r0, #1
1240 // 1:
1241 unsigned SrcReg = MI->getOperand(0).getReg();
1242 unsigned ValReg = MI->getOperand(1).getReg();
1243 MCSymbol *Label = GetARMSJLJEHLabel();
1244 {
1245 MCInst TmpInst;
1246 TmpInst.setOpcode(ARM::tMOVgpr2tgpr);
1247 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1248 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1249 // 's' bit operand
1250 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1251 OutStreamer.AddComment("eh_setjmp begin");
1252 OutStreamer.EmitInstruction(TmpInst);
1253 }
1254 {
1255 MCInst TmpInst;
1256 TmpInst.setOpcode(ARM::tADDi3);
1257 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1258 // 's' bit operand
1259 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1260 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1261 TmpInst.addOperand(MCOperand::CreateImm(7));
1262 // Predicate.
1263 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1264 TmpInst.addOperand(MCOperand::CreateReg(0));
1265 OutStreamer.EmitInstruction(TmpInst);
1266 }
1267 {
1268 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001269 TmpInst.setOpcode(ARM::tSTRi);
Jim Grosbach433a5782010-09-24 20:47:58 +00001270 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1271 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1272 // The offset immediate is #4. The operand value is scaled by 4 for the
1273 // tSTR instruction.
1274 TmpInst.addOperand(MCOperand::CreateImm(1));
Jim Grosbach433a5782010-09-24 20:47:58 +00001275 // Predicate.
1276 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1277 TmpInst.addOperand(MCOperand::CreateReg(0));
1278 OutStreamer.EmitInstruction(TmpInst);
1279 }
1280 {
1281 MCInst TmpInst;
1282 TmpInst.setOpcode(ARM::tMOVi8);
1283 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1284 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1285 TmpInst.addOperand(MCOperand::CreateImm(0));
1286 // Predicate.
1287 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1288 TmpInst.addOperand(MCOperand::CreateReg(0));
1289 OutStreamer.EmitInstruction(TmpInst);
1290 }
1291 {
1292 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, OutContext);
1293 MCInst TmpInst;
1294 TmpInst.setOpcode(ARM::tB);
1295 TmpInst.addOperand(MCOperand::CreateExpr(SymbolExpr));
1296 OutStreamer.EmitInstruction(TmpInst);
1297 }
1298 {
1299 MCInst TmpInst;
1300 TmpInst.setOpcode(ARM::tMOVi8);
1301 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1302 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1303 TmpInst.addOperand(MCOperand::CreateImm(1));
1304 // Predicate.
1305 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1306 TmpInst.addOperand(MCOperand::CreateReg(0));
1307 OutStreamer.AddComment("eh_setjmp end");
1308 OutStreamer.EmitInstruction(TmpInst);
1309 }
1310 OutStreamer.EmitLabel(Label);
1311 return;
1312 }
1313
Jim Grosbach45390082010-09-23 23:33:56 +00001314 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001315 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbach45390082010-09-23 23:33:56 +00001316 // Two incoming args: GPR:$src, GPR:$val
1317 // add $val, pc, #8
1318 // str $val, [$src, #+4]
1319 // mov r0, #0
1320 // add pc, pc, #0
1321 // mov r0, #1
1322 unsigned SrcReg = MI->getOperand(0).getReg();
1323 unsigned ValReg = MI->getOperand(1).getReg();
1324
1325 {
1326 MCInst TmpInst;
1327 TmpInst.setOpcode(ARM::ADDri);
1328 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1329 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1330 TmpInst.addOperand(MCOperand::CreateImm(8));
1331 // Predicate.
1332 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1333 TmpInst.addOperand(MCOperand::CreateReg(0));
1334 // 's' bit operand (always reg0 for this).
1335 TmpInst.addOperand(MCOperand::CreateReg(0));
1336 OutStreamer.AddComment("eh_setjmp begin");
1337 OutStreamer.EmitInstruction(TmpInst);
1338 }
1339 {
1340 MCInst TmpInst;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001341 TmpInst.setOpcode(ARM::STRi12);
Jim Grosbach45390082010-09-23 23:33:56 +00001342 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1343 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach45390082010-09-23 23:33:56 +00001344 TmpInst.addOperand(MCOperand::CreateImm(4));
1345 // Predicate.
1346 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1347 TmpInst.addOperand(MCOperand::CreateReg(0));
1348 OutStreamer.EmitInstruction(TmpInst);
1349 }
1350 {
1351 MCInst TmpInst;
1352 TmpInst.setOpcode(ARM::MOVi);
1353 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1354 TmpInst.addOperand(MCOperand::CreateImm(0));
1355 // Predicate.
1356 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1357 TmpInst.addOperand(MCOperand::CreateReg(0));
1358 // 's' bit operand (always reg0 for this).
1359 TmpInst.addOperand(MCOperand::CreateReg(0));
1360 OutStreamer.EmitInstruction(TmpInst);
1361 }
1362 {
1363 MCInst TmpInst;
1364 TmpInst.setOpcode(ARM::ADDri);
1365 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1366 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1367 TmpInst.addOperand(MCOperand::CreateImm(0));
1368 // Predicate.
1369 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1370 TmpInst.addOperand(MCOperand::CreateReg(0));
1371 // 's' bit operand (always reg0 for this).
1372 TmpInst.addOperand(MCOperand::CreateReg(0));
1373 OutStreamer.EmitInstruction(TmpInst);
1374 }
1375 {
1376 MCInst TmpInst;
1377 TmpInst.setOpcode(ARM::MOVi);
1378 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1379 TmpInst.addOperand(MCOperand::CreateImm(1));
1380 // Predicate.
1381 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1382 TmpInst.addOperand(MCOperand::CreateReg(0));
1383 // 's' bit operand (always reg0 for this).
1384 TmpInst.addOperand(MCOperand::CreateReg(0));
1385 OutStreamer.AddComment("eh_setjmp end");
1386 OutStreamer.EmitInstruction(TmpInst);
1387 }
1388 return;
1389 }
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001390 case ARM::Int_eh_sjlj_longjmp: {
1391 // ldr sp, [$src, #8]
1392 // ldr $scratch, [$src, #4]
1393 // ldr r7, [$src]
1394 // bx $scratch
1395 unsigned SrcReg = MI->getOperand(0).getReg();
1396 unsigned ScratchReg = MI->getOperand(1).getReg();
1397 {
1398 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001399 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001400 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
1401 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001402 TmpInst.addOperand(MCOperand::CreateImm(8));
1403 // Predicate.
1404 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1405 TmpInst.addOperand(MCOperand::CreateReg(0));
1406 OutStreamer.EmitInstruction(TmpInst);
1407 }
1408 {
1409 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001410 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001411 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1412 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001413 TmpInst.addOperand(MCOperand::CreateImm(4));
1414 // Predicate.
1415 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1416 TmpInst.addOperand(MCOperand::CreateReg(0));
1417 OutStreamer.EmitInstruction(TmpInst);
1418 }
1419 {
1420 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001421 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001422 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
1423 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001424 TmpInst.addOperand(MCOperand::CreateImm(0));
1425 // Predicate.
1426 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1427 TmpInst.addOperand(MCOperand::CreateReg(0));
1428 OutStreamer.EmitInstruction(TmpInst);
1429 }
1430 {
1431 MCInst TmpInst;
Bill Wendling6e46d842010-11-30 00:48:15 +00001432 TmpInst.setOpcode(ARM::BX);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001433 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1434 // Predicate.
1435 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1436 TmpInst.addOperand(MCOperand::CreateReg(0));
1437 OutStreamer.EmitInstruction(TmpInst);
1438 }
1439 return;
1440 }
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001441 case ARM::tInt_eh_sjlj_longjmp: {
1442 // ldr $scratch, [$src, #8]
1443 // mov sp, $scratch
1444 // ldr $scratch, [$src, #4]
1445 // ldr r7, [$src]
1446 // bx $scratch
1447 unsigned SrcReg = MI->getOperand(0).getReg();
1448 unsigned ScratchReg = MI->getOperand(1).getReg();
1449 {
1450 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001451 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001452 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1453 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1454 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendlingf4caf692010-12-14 03:36:38 +00001455 // tLDR instruction.
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001456 TmpInst.addOperand(MCOperand::CreateImm(2));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001457 // Predicate.
1458 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1459 TmpInst.addOperand(MCOperand::CreateReg(0));
1460 OutStreamer.EmitInstruction(TmpInst);
1461 }
1462 {
1463 MCInst TmpInst;
1464 TmpInst.setOpcode(ARM::tMOVtgpr2gpr);
1465 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
1466 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1467 // Predicate.
1468 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1469 TmpInst.addOperand(MCOperand::CreateReg(0));
1470 OutStreamer.EmitInstruction(TmpInst);
1471 }
1472 {
1473 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001474 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001475 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1476 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1477 TmpInst.addOperand(MCOperand::CreateImm(1));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001478 // Predicate.
1479 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1480 TmpInst.addOperand(MCOperand::CreateReg(0));
1481 OutStreamer.EmitInstruction(TmpInst);
1482 }
1483 {
1484 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001485 TmpInst.setOpcode(ARM::tLDRr);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001486 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
1487 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001488 TmpInst.addOperand(MCOperand::CreateReg(0));
1489 // Predicate.
1490 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1491 TmpInst.addOperand(MCOperand::CreateReg(0));
1492 OutStreamer.EmitInstruction(TmpInst);
1493 }
1494 {
1495 MCInst TmpInst;
1496 TmpInst.setOpcode(ARM::tBX_RET_vararg);
1497 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1498 // Predicate.
1499 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1500 TmpInst.addOperand(MCOperand::CreateReg(0));
1501 OutStreamer.EmitInstruction(TmpInst);
1502 }
1503 return;
1504 }
Anton Korobeynikov4d728602011-01-01 20:38:38 +00001505 // These are the pseudos created to comply with stricter operand restrictions
1506 // on ARMv5. Lower them now to "normal" instructions, since all the
1507 // restrictions are already satisfied.
1508 case ARM::MULv5:
1509 EmitPatchedInstruction(MI, ARM::MUL);
1510 return;
1511 case ARM::MLAv5:
1512 EmitPatchedInstruction(MI, ARM::MLA);
1513 return;
1514 case ARM::SMULLv5:
1515 EmitPatchedInstruction(MI, ARM::SMULL);
1516 return;
1517 case ARM::UMULLv5:
1518 EmitPatchedInstruction(MI, ARM::UMULL);
1519 return;
1520 case ARM::SMLALv5:
1521 EmitPatchedInstruction(MI, ARM::SMLAL);
1522 return;
1523 case ARM::UMLALv5:
1524 EmitPatchedInstruction(MI, ARM::UMLAL);
1525 return;
1526 case ARM::UMAALv5:
1527 EmitPatchedInstruction(MI, ARM::UMAAL);
1528 return;
Chris Lattner97f06932009-10-19 20:20:46 +00001529 }
Jim Grosbachb0739b72010-09-02 01:02:06 +00001530
Chris Lattner97f06932009-10-19 20:20:46 +00001531 MCInst TmpInst;
Chris Lattner30e2cc22010-11-14 21:00:02 +00001532 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Chris Lattner850d2e22010-02-03 01:16:28 +00001533 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner97f06932009-10-19 20:20:46 +00001534}
Daniel Dunbar2685a292009-10-20 05:15:36 +00001535
1536//===----------------------------------------------------------------------===//
1537// Target Registry Stuff
1538//===----------------------------------------------------------------------===//
1539
1540static MCInstPrinter *createARMMCInstPrinter(const Target &T,
1541 unsigned SyntaxVariant,
Chris Lattnerd3740872010-04-04 05:04:31 +00001542 const MCAsmInfo &MAI) {
Daniel Dunbar2685a292009-10-20 05:15:36 +00001543 if (SyntaxVariant == 0)
Jim Grosbach74d7e6c2010-09-17 21:33:25 +00001544 return new ARMInstPrinter(MAI);
Daniel Dunbar2685a292009-10-20 05:15:36 +00001545 return 0;
1546}
1547
1548// Force static initialization.
1549extern "C" void LLVMInitializeARMAsmPrinter() {
1550 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMTarget);
1551 RegisterAsmPrinter<ARMAsmPrinter> Y(TheThumbTarget);
1552
1553 TargetRegistry::RegisterMCInstPrinter(TheARMTarget, createARMMCInstPrinter);
1554 TargetRegistry::RegisterMCInstPrinter(TheThumbTarget, createARMMCInstPrinter);
1555}
1556