blob: afa42d57ec2bff51c69304ee104d4011152b96e4 [file] [log] [blame]
Bob Wilsone60fee02009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
68def NEONvduplaneq : SDNode<"ARMISD::VDUPLANEQ",
69 SDTypeProfile<1, 2, [SDTCisVT<2, i32>]>>;
70
Bob Wilson055a90d2009-08-05 00:49:09 +000071def SDTARMVLD2 : SDTypeProfile<2, 1, [SDTCisSameAs<0, 1>, SDTCisPtrTy<2>]>;
72def SDTARMVLD3 : SDTypeProfile<3, 1, [SDTCisSameAs<0, 1>,
73 SDTCisSameAs<0, 2>, SDTCisPtrTy<3>]>;
74def SDTARMVLD4 : SDTypeProfile<4, 1, [SDTCisSameAs<0, 1>,
75 SDTCisSameAs<0, 2>,
76 SDTCisSameAs<0, 3>, SDTCisPtrTy<4>]>;
77def NEONvld2d : SDNode<"ARMISD::VLD2D", SDTARMVLD2,
78 [SDNPHasChain, SDNPMayLoad]>;
79def NEONvld3d : SDNode<"ARMISD::VLD3D", SDTARMVLD3,
80 [SDNPHasChain, SDNPMayLoad]>;
81def NEONvld4d : SDNode<"ARMISD::VLD4D", SDTARMVLD4,
82 [SDNPHasChain, SDNPMayLoad]>;
Bob Wilsond2a2e002009-08-04 00:36:16 +000083
Bob Wilson6a209cd2009-08-06 18:47:44 +000084def SDTARMVST2 : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>]>;
85def SDTARMVST3 : SDTypeProfile<0, 4, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
86 SDTCisSameAs<1, 3>]>;
87def SDTARMVST4 : SDTypeProfile<0, 5, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
88 SDTCisSameAs<1, 3>,
89 SDTCisSameAs<1, 4>]>;
90
91def NEONvst2d : SDNode<"ARMISD::VST2D", SDTARMVST2,
92 [SDNPHasChain, SDNPMayStore]>;
93def NEONvst3d : SDNode<"ARMISD::VST3D", SDTARMVST3,
94 [SDNPHasChain, SDNPMayStore]>;
95def NEONvst4d : SDNode<"ARMISD::VST4D", SDTARMVST4,
96 [SDNPHasChain, SDNPMayStore]>;
97
Bob Wilsone60fee02009-06-22 23:27:02 +000098//===----------------------------------------------------------------------===//
99// NEON operand definitions
100//===----------------------------------------------------------------------===//
101
102// addrmode_neonldstm := reg
103//
104/* TODO: Take advantage of vldm.
105def addrmode_neonldstm : Operand<i32>,
106 ComplexPattern<i32, 2, "SelectAddrModeNeonLdStM", []> {
107 let PrintMethod = "printAddrNeonLdStMOperand";
108 let MIOperandInfo = (ops GPR, i32imm);
109}
110*/
111
112//===----------------------------------------------------------------------===//
113// NEON load / store instructions
114//===----------------------------------------------------------------------===//
115
116/* TODO: Take advantage of vldm.
117let mayLoad = 1 in {
118def VLDMD : NI<(outs),
119 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
David Goodwincfd67652009-08-06 16:52:47 +0000120 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000121 "vldm${addr:submode} ${addr:base}, $dst1",
Evan Chengdabc6c02009-07-08 22:51:32 +0000122 []> {
123 let Inst{27-25} = 0b110;
124 let Inst{20} = 1;
125 let Inst{11-9} = 0b101;
126}
Bob Wilsone60fee02009-06-22 23:27:02 +0000127
128def VLDMS : NI<(outs),
129 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
David Goodwincfd67652009-08-06 16:52:47 +0000130 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000131 "vldm${addr:submode} ${addr:base}, $dst1",
Evan Chengdabc6c02009-07-08 22:51:32 +0000132 []> {
133 let Inst{27-25} = 0b110;
134 let Inst{20} = 1;
135 let Inst{11-9} = 0b101;
136}
Bob Wilsone60fee02009-06-22 23:27:02 +0000137}
138*/
139
140// Use vldmia to load a Q register as a D register pair.
141def VLDRQ : NI<(outs QPR:$dst), (ins GPR:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000142 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000143 "vldmia $addr, ${dst:dregpair}",
Evan Chengdabc6c02009-07-08 22:51:32 +0000144 [(set QPR:$dst, (v2f64 (load GPR:$addr)))]> {
145 let Inst{27-25} = 0b110;
146 let Inst{24} = 0; // P bit
147 let Inst{23} = 1; // U bit
148 let Inst{20} = 1;
149 let Inst{11-9} = 0b101;
150}
Bob Wilsone60fee02009-06-22 23:27:02 +0000151
152// Use vstmia to store a Q register as a D register pair.
153def VSTRQ : NI<(outs), (ins QPR:$src, GPR:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000154 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000155 "vstmia $addr, ${src:dregpair}",
Evan Chengdabc6c02009-07-08 22:51:32 +0000156 [(store (v2f64 QPR:$src), GPR:$addr)]> {
157 let Inst{27-25} = 0b110;
158 let Inst{24} = 0; // P bit
159 let Inst{23} = 1; // U bit
160 let Inst{20} = 0;
161 let Inst{11-9} = 0b101;
162}
Bob Wilsone60fee02009-06-22 23:27:02 +0000163
164
Bob Wilsoned592c02009-07-08 18:11:30 +0000165// VLD1 : Vector Load (multiple single elements)
166class VLD1D<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
167 : NLdSt<(outs DPR:$dst), (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000168 NoItinerary,
Bob Wilson560d2d02009-08-04 21:39:33 +0000169 !strconcat(OpcodeStr, "\t\\{$dst\\}, $addr"),
Bob Wilsond3902f72009-07-29 16:39:22 +0000170 [(set DPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000171class VLD1Q<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
172 : NLdSt<(outs QPR:$dst), (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000173 NoItinerary,
Bob Wilsoned592c02009-07-08 18:11:30 +0000174 !strconcat(OpcodeStr, "\t${dst:dregpair}, $addr"),
Bob Wilsond3902f72009-07-29 16:39:22 +0000175 [(set QPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000176
Bob Wilsond3902f72009-07-29 16:39:22 +0000177def VLD1d8 : VLD1D<"vld1.8", v8i8, int_arm_neon_vld1i>;
178def VLD1d16 : VLD1D<"vld1.16", v4i16, int_arm_neon_vld1i>;
179def VLD1d32 : VLD1D<"vld1.32", v2i32, int_arm_neon_vld1i>;
180def VLD1df : VLD1D<"vld1.32", v2f32, int_arm_neon_vld1f>;
181def VLD1d64 : VLD1D<"vld1.64", v1i64, int_arm_neon_vld1i>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000182
Bob Wilsond3902f72009-07-29 16:39:22 +0000183def VLD1q8 : VLD1Q<"vld1.8", v16i8, int_arm_neon_vld1i>;
184def VLD1q16 : VLD1Q<"vld1.16", v8i16, int_arm_neon_vld1i>;
185def VLD1q32 : VLD1Q<"vld1.32", v4i32, int_arm_neon_vld1i>;
186def VLD1qf : VLD1Q<"vld1.32", v4f32, int_arm_neon_vld1f>;
187def VLD1q64 : VLD1Q<"vld1.64", v2i64, int_arm_neon_vld1i>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000188
Bob Wilson055a90d2009-08-05 00:49:09 +0000189// VLD2 : Vector Load (multiple 2-element structures)
190class VLD2D<string OpcodeStr>
191 : NLdSt<(outs DPR:$dst1, DPR:$dst2), (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000192 NoItinerary,
Bob Wilson055a90d2009-08-05 00:49:09 +0000193 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2\\}, $addr"), []>;
194
195def VLD2d8 : VLD2D<"vld2.8">;
196def VLD2d16 : VLD2D<"vld2.16">;
197def VLD2d32 : VLD2D<"vld2.32">;
Bob Wilson055a90d2009-08-05 00:49:09 +0000198
199// VLD3 : Vector Load (multiple 3-element structures)
200class VLD3D<string OpcodeStr>
201 : NLdSt<(outs DPR:$dst1, DPR:$dst2, DPR:$dst3), (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000202 NoItinerary,
Bob Wilson055a90d2009-08-05 00:49:09 +0000203 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3\\}, $addr"), []>;
204
205def VLD3d8 : VLD3D<"vld3.8">;
206def VLD3d16 : VLD3D<"vld3.16">;
207def VLD3d32 : VLD3D<"vld3.32">;
Bob Wilson055a90d2009-08-05 00:49:09 +0000208
209// VLD4 : Vector Load (multiple 4-element structures)
210class VLD4D<string OpcodeStr>
211 : NLdSt<(outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
212 (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000213 NoItinerary,
Bob Wilson055a90d2009-08-05 00:49:09 +0000214 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3,$dst4\\}, $addr"), []>;
215
216def VLD4d8 : VLD4D<"vld4.8">;
217def VLD4d16 : VLD4D<"vld4.16">;
218def VLD4d32 : VLD4D<"vld4.32">;
Bob Wilson055a90d2009-08-05 00:49:09 +0000219
Bob Wilson6a209cd2009-08-06 18:47:44 +0000220// VST1 : Vector Store (multiple single elements)
221class VST1D<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
222 : NLdSt<(outs), (ins addrmode6:$addr, DPR:$src),
223 NoItinerary,
224 !strconcat(OpcodeStr, "\t\\{$src\\}, $addr"),
225 [(IntOp addrmode6:$addr, (Ty DPR:$src))]>;
226class VST1Q<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
227 : NLdSt<(outs), (ins addrmode6:$addr, QPR:$src),
228 NoItinerary,
229 !strconcat(OpcodeStr, "\t${src:dregpair}, $addr"),
230 [(IntOp addrmode6:$addr, (Ty QPR:$src))]>;
231
232def VST1d8 : VST1D<"vst1.8", v8i8, int_arm_neon_vst1i>;
233def VST1d16 : VST1D<"vst1.16", v4i16, int_arm_neon_vst1i>;
234def VST1d32 : VST1D<"vst1.32", v2i32, int_arm_neon_vst1i>;
235def VST1df : VST1D<"vst1.32", v2f32, int_arm_neon_vst1f>;
236def VST1d64 : VST1D<"vst1.64", v1i64, int_arm_neon_vst1i>;
237
238def VST1q8 : VST1Q<"vst1.8", v16i8, int_arm_neon_vst1i>;
239def VST1q16 : VST1Q<"vst1.16", v8i16, int_arm_neon_vst1i>;
240def VST1q32 : VST1Q<"vst1.32", v4i32, int_arm_neon_vst1i>;
241def VST1qf : VST1Q<"vst1.32", v4f32, int_arm_neon_vst1f>;
242def VST1q64 : VST1Q<"vst1.64", v2i64, int_arm_neon_vst1i>;
243
244// VST2 : Vector Store (multiple 2-element structures)
245class VST2D<string OpcodeStr>
246 : NLdSt<(outs), (ins addrmode6:$addr, DPR:$src1, DPR:$src2), NoItinerary,
247 !strconcat(OpcodeStr, "\t\\{$src1,$src2\\}, $addr"), []>;
248
249def VST2d8 : VST2D<"vst2.8">;
250def VST2d16 : VST2D<"vst2.16">;
251def VST2d32 : VST2D<"vst2.32">;
252
253// VST3 : Vector Store (multiple 3-element structures)
254class VST3D<string OpcodeStr>
255 : NLdSt<(outs), (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
256 NoItinerary,
257 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3\\}, $addr"), []>;
258
259def VST3d8 : VST3D<"vst3.8">;
260def VST3d16 : VST3D<"vst3.16">;
261def VST3d32 : VST3D<"vst3.32">;
262
263// VST4 : Vector Store (multiple 4-element structures)
264class VST4D<string OpcodeStr>
265 : NLdSt<(outs), (ins addrmode6:$addr,
266 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), NoItinerary,
267 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3,$src4\\}, $addr"), []>;
268
269def VST4d8 : VST4D<"vst4.8">;
270def VST4d16 : VST4D<"vst4.16">;
271def VST4d32 : VST4D<"vst4.32">;
272
Bob Wilsoned592c02009-07-08 18:11:30 +0000273
Bob Wilsone60fee02009-06-22 23:27:02 +0000274//===----------------------------------------------------------------------===//
275// NEON pattern fragments
276//===----------------------------------------------------------------------===//
277
278// Extract D sub-registers of Q registers.
279// (arm_dsubreg_0 is 5; arm_dsubreg_1 is 6)
280def SubReg_i8_reg : SDNodeXForm<imm, [{
281 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 8, MVT::i32);
282}]>;
283def SubReg_i16_reg : SDNodeXForm<imm, [{
284 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 4, MVT::i32);
285}]>;
286def SubReg_i32_reg : SDNodeXForm<imm, [{
287 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 2, MVT::i32);
288}]>;
289def SubReg_f64_reg : SDNodeXForm<imm, [{
290 return CurDAG->getTargetConstant(5 + N->getZExtValue(), MVT::i32);
291}]>;
292
293// Translate lane numbers from Q registers to D subregs.
294def SubReg_i8_lane : SDNodeXForm<imm, [{
295 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
296}]>;
297def SubReg_i16_lane : SDNodeXForm<imm, [{
298 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
299}]>;
300def SubReg_i32_lane : SDNodeXForm<imm, [{
301 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
302}]>;
303
304//===----------------------------------------------------------------------===//
305// Instruction Classes
306//===----------------------------------------------------------------------===//
307
308// Basic 2-register operations, both double- and quad-register.
309class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
310 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
311 ValueType ResTy, ValueType OpTy, SDNode OpNode>
312 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000313 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000314 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
315class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
316 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
317 ValueType ResTy, ValueType OpTy, SDNode OpNode>
318 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000319 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000320 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
321
322// Basic 2-register intrinsics, both double- and quad-register.
323class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
324 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
325 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
326 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000327 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000328 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
329class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
330 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
331 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
332 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000333 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000334 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
335
David Goodwinbc7c05e2009-08-04 20:39:05 +0000336// Basic 2-register operations, scalar single-precision
Evan Cheng46961d82009-08-07 19:30:41 +0000337class N2VDInts<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
338 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
339 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
340 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
341 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), NoItinerary,
342 !strconcat(OpcodeStr, "\t$dst, $src"), "", []>;
343
344class N2VDIntsPat<SDNode OpNode, NeonI Inst>
David Goodwinbc7c05e2009-08-04 20:39:05 +0000345 : NEONFPPat<(f32 (OpNode SPR:$a)),
Evan Cheng46961d82009-08-07 19:30:41 +0000346 (EXTRACT_SUBREG
347 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0)),
348 arm_ssubreg_0)>;
David Goodwinbc7c05e2009-08-04 20:39:05 +0000349
Bob Wilsone60fee02009-06-22 23:27:02 +0000350// Narrow 2-register intrinsics.
351class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
352 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
353 string OpcodeStr, ValueType TyD, ValueType TyQ, Intrinsic IntOp>
354 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000355 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000356 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
357
358// Long 2-register intrinsics. (This is currently only used for VMOVL and is
359// derived from N2VImm instead of N2V because of the way the size is encoded.)
360class N2VLInt<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
361 bit op6, bit op4, string OpcodeStr, ValueType TyQ, ValueType TyD,
362 Intrinsic IntOp>
363 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000364 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000365 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src))))]>;
366
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +0000367// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
368class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr>
369 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
370 (ins DPR:$src1, DPR:$src2), NoItinerary,
371 !strconcat(OpcodeStr, "\t$dst1, $dst2"),
372 "$src1 = $dst1, $src2 = $dst2", []>;
373class N2VQShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr>
374 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
375 (ins QPR:$src1, QPR:$src2), NoItinerary,
376 !strconcat(OpcodeStr, "\t$dst1, $dst2"),
377 "$src1 = $dst1, $src2 = $dst2", []>;
378
Bob Wilsone60fee02009-06-22 23:27:02 +0000379// Basic 3-register operations, both double- and quad-register.
380class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
381 string OpcodeStr, ValueType ResTy, ValueType OpTy,
382 SDNode OpNode, bit Commutable>
383 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000384 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000385 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
386 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
387 let isCommutable = Commutable;
388}
389class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
390 string OpcodeStr, ValueType ResTy, ValueType OpTy,
391 SDNode OpNode, bit Commutable>
392 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000393 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000394 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
395 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
396 let isCommutable = Commutable;
397}
398
David Goodwindd19ce42009-08-04 17:53:06 +0000399// Basic 3-register operations, scalar single-precision
Evan Cheng46961d82009-08-07 19:30:41 +0000400class N3VDs<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
401 string OpcodeStr, ValueType ResTy, ValueType OpTy,
402 SDNode OpNode, bit Commutable>
403 : N3V<op24, op23, op21_20, op11_8, 0, op4,
404 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), NoItinerary,
405 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "", []> {
406 let isCommutable = Commutable;
407}
408class N3VDsPat<SDNode OpNode, NeonI Inst>
David Goodwindd19ce42009-08-04 17:53:06 +0000409 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Evan Cheng46961d82009-08-07 19:30:41 +0000410 (EXTRACT_SUBREG
411 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0),
412 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$b, arm_ssubreg_0)),
413 arm_ssubreg_0)>;
David Goodwindd19ce42009-08-04 17:53:06 +0000414
Bob Wilsone60fee02009-06-22 23:27:02 +0000415// Basic 3-register intrinsics, both double- and quad-register.
416class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
417 string OpcodeStr, ValueType ResTy, ValueType OpTy,
418 Intrinsic IntOp, bit Commutable>
419 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000420 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000421 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
422 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
423 let isCommutable = Commutable;
424}
425class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
426 string OpcodeStr, ValueType ResTy, ValueType OpTy,
427 Intrinsic IntOp, bit Commutable>
428 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000429 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000430 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
431 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
432 let isCommutable = Commutable;
433}
434
435// Multiply-Add/Sub operations, both double- and quad-register.
436class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
437 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode OpNode>
438 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000439 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000440 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
441 [(set DPR:$dst, (Ty (OpNode DPR:$src1,
442 (Ty (MulOp DPR:$src2, DPR:$src3)))))]>;
443class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
444 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode OpNode>
445 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000446 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000447 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
448 [(set QPR:$dst, (Ty (OpNode QPR:$src1,
449 (Ty (MulOp QPR:$src2, QPR:$src3)))))]>;
450
David Goodwindd19ce42009-08-04 17:53:06 +0000451// Multiply-Add/Sub operations, scalar single-precision
Evan Cheng46961d82009-08-07 19:30:41 +0000452class N3VDMulOps<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
453 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode OpNode>
454 : N3V<op24, op23, op21_20, op11_8, 0, op4,
455 (outs DPR_VFP2:$dst),
456 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), NoItinerary,
457 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst", []>;
458
459class N3VDMulOpsPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
460 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
461 (EXTRACT_SUBREG
462 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$acc, arm_ssubreg_0),
463 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0),
464 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$b, arm_ssubreg_0)),
465 arm_ssubreg_0)>;
David Goodwindd19ce42009-08-04 17:53:06 +0000466
Bob Wilsone60fee02009-06-22 23:27:02 +0000467// Neon 3-argument intrinsics, both double- and quad-register.
468// The destination register is also used as the first source operand register.
469class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
470 string OpcodeStr, ValueType ResTy, ValueType OpTy,
471 Intrinsic IntOp>
472 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000473 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000474 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
475 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
476 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
477class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
478 string OpcodeStr, ValueType ResTy, ValueType OpTy,
479 Intrinsic IntOp>
480 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000481 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000482 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
483 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
484 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
485
486// Neon Long 3-argument intrinsic. The destination register is
487// a quad-register and is also used as the first source operand register.
488class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
489 string OpcodeStr, ValueType TyQ, ValueType TyD, Intrinsic IntOp>
490 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000491 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000492 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
493 [(set QPR:$dst,
494 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2), (TyD DPR:$src3))))]>;
495
496// Narrowing 3-register intrinsics.
497class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
498 string OpcodeStr, ValueType TyD, ValueType TyQ,
499 Intrinsic IntOp, bit Commutable>
500 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000501 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000502 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
503 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
504 let isCommutable = Commutable;
505}
506
507// Long 3-register intrinsics.
508class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
509 string OpcodeStr, ValueType TyQ, ValueType TyD,
510 Intrinsic IntOp, bit Commutable>
511 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000512 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000513 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
514 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
515 let isCommutable = Commutable;
516}
517
518// Wide 3-register intrinsics.
519class N3VWInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
520 string OpcodeStr, ValueType TyQ, ValueType TyD,
521 Intrinsic IntOp, bit Commutable>
522 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000523 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000524 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
525 [(set QPR:$dst, (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2))))]> {
526 let isCommutable = Commutable;
527}
528
529// Pairwise long 2-register intrinsics, both double- and quad-register.
530class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
531 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
532 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
533 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000534 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000535 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
536class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
537 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
538 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
539 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000540 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000541 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
542
543// Pairwise long 2-register accumulate intrinsics,
544// both double- and quad-register.
545// The destination register is also used as the first source operand register.
546class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
547 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
548 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
549 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000550 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000551 !strconcat(OpcodeStr, "\t$dst, $src2"), "$src1 = $dst",
552 [(set DPR:$dst, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$src2))))]>;
553class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
554 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
555 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
556 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000557 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000558 !strconcat(OpcodeStr, "\t$dst, $src2"), "$src1 = $dst",
559 [(set QPR:$dst, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$src2))))]>;
560
561// Shift by immediate,
562// both double- and quad-register.
563class N2VDSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
564 bit op4, string OpcodeStr, ValueType Ty, SDNode OpNode>
565 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000566 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000567 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
568 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
569class N2VQSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
570 bit op4, string OpcodeStr, ValueType Ty, SDNode OpNode>
571 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000572 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000573 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
574 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
575
576// Long shift by immediate.
577class N2VLSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
578 bit op6, bit op4, string OpcodeStr, ValueType ResTy,
579 ValueType OpTy, SDNode OpNode>
580 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000581 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000582 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
583 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
584 (i32 imm:$SIMM))))]>;
585
586// Narrow shift by immediate.
587class N2VNSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
588 bit op6, bit op4, string OpcodeStr, ValueType ResTy,
589 ValueType OpTy, SDNode OpNode>
590 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000591 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000592 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
593 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
594 (i32 imm:$SIMM))))]>;
595
596// Shift right by immediate and accumulate,
597// both double- and quad-register.
598class N2VDShAdd<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
599 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
600 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
601 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000602 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000603 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
604 [(set DPR:$dst, (Ty (add DPR:$src1,
605 (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>;
606class N2VQShAdd<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
607 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
608 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
609 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000610 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000611 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
612 [(set QPR:$dst, (Ty (add QPR:$src1,
613 (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>;
614
615// Shift by immediate and insert,
616// both double- and quad-register.
617class N2VDShIns<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
618 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
619 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
620 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000621 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000622 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
623 [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>;
624class N2VQShIns<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
625 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
626 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
627 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000628 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000629 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
630 [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>;
631
632// Convert, with fractional bits immediate,
633// both double- and quad-register.
634class N2VCvtD<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
635 bit op4, string OpcodeStr, ValueType ResTy, ValueType OpTy,
636 Intrinsic IntOp>
637 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000638 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000639 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
640 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>;
641class N2VCvtQ<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
642 bit op4, string OpcodeStr, ValueType ResTy, ValueType OpTy,
643 Intrinsic IntOp>
644 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000645 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000646 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
647 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>;
648
649//===----------------------------------------------------------------------===//
650// Multiclasses
651//===----------------------------------------------------------------------===//
652
653// Neon 3-register vector operations.
654
655// First with only element sizes of 8, 16 and 32 bits:
656multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
657 string OpcodeStr, SDNode OpNode, bit Commutable = 0> {
658 // 64-bit vector types.
659 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
660 v8i8, v8i8, OpNode, Commutable>;
661 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr, "16"),
662 v4i16, v4i16, OpNode, Commutable>;
663 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr, "32"),
664 v2i32, v2i32, OpNode, Commutable>;
665
666 // 128-bit vector types.
667 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
668 v16i8, v16i8, OpNode, Commutable>;
669 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr, "16"),
670 v8i16, v8i16, OpNode, Commutable>;
671 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr, "32"),
672 v4i32, v4i32, OpNode, Commutable>;
673}
674
675// ....then also with element size 64 bits:
676multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
677 string OpcodeStr, SDNode OpNode, bit Commutable = 0>
678 : N3V_QHS<op24, op23, op11_8, op4, OpcodeStr, OpNode, Commutable> {
679 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr, "64"),
680 v1i64, v1i64, OpNode, Commutable>;
681 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr, "64"),
682 v2i64, v2i64, OpNode, Commutable>;
683}
684
685
686// Neon Narrowing 2-register vector intrinsics,
687// source operand element sizes of 16, 32 and 64 bits:
688multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
689 bits<5> op11_7, bit op6, bit op4, string OpcodeStr,
690 Intrinsic IntOp> {
691 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
692 !strconcat(OpcodeStr, "16"), v8i8, v8i16, IntOp>;
693 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
694 !strconcat(OpcodeStr, "32"), v4i16, v4i32, IntOp>;
695 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
696 !strconcat(OpcodeStr, "64"), v2i32, v2i64, IntOp>;
697}
698
699
700// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
701// source operand element sizes of 16, 32 and 64 bits:
702multiclass N2VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
703 bit op4, string OpcodeStr, Intrinsic IntOp> {
704 def v8i16 : N2VLInt<op24, op23, 0b001000, op11_8, op7, op6, op4,
705 !strconcat(OpcodeStr, "8"), v8i16, v8i8, IntOp>;
706 def v4i32 : N2VLInt<op24, op23, 0b010000, op11_8, op7, op6, op4,
707 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
708 def v2i64 : N2VLInt<op24, op23, 0b100000, op11_8, op7, op6, op4,
709 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
710}
711
712
713// Neon 3-register vector intrinsics.
714
715// First with only element sizes of 16 and 32 bits:
716multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
717 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
718 // 64-bit vector types.
719 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
720 v4i16, v4i16, IntOp, Commutable>;
721 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
722 v2i32, v2i32, IntOp, Commutable>;
723
724 // 128-bit vector types.
725 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
726 v8i16, v8i16, IntOp, Commutable>;
727 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
728 v4i32, v4i32, IntOp, Commutable>;
729}
730
731// ....then also with element size of 8 bits:
732multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
733 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
734 : N3VInt_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp, Commutable> {
735 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
736 v8i8, v8i8, IntOp, Commutable>;
737 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
738 v16i8, v16i8, IntOp, Commutable>;
739}
740
741// ....then also with element size of 64 bits:
742multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
743 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
744 : N3VInt_QHS<op24, op23, op11_8, op4, OpcodeStr, IntOp, Commutable> {
745 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr,"64"),
746 v1i64, v1i64, IntOp, Commutable>;
747 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr,"64"),
748 v2i64, v2i64, IntOp, Commutable>;
749}
750
751
752// Neon Narrowing 3-register vector intrinsics,
753// source operand element sizes of 16, 32 and 64 bits:
754multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
755 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
756 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr,"16"),
757 v8i8, v8i16, IntOp, Commutable>;
758 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"32"),
759 v4i16, v4i32, IntOp, Commutable>;
760 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"64"),
761 v2i32, v2i64, IntOp, Commutable>;
762}
763
764
765// Neon Long 3-register vector intrinsics.
766
767// First with only element sizes of 16 and 32 bits:
768multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
769 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
770 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
771 v4i32, v4i16, IntOp, Commutable>;
772 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
773 v2i64, v2i32, IntOp, Commutable>;
774}
775
776// ....then also with element size of 8 bits:
777multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
778 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
779 : N3VLInt_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp, Commutable> {
780 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
781 v8i16, v8i8, IntOp, Commutable>;
782}
783
784
785// Neon Wide 3-register vector intrinsics,
786// source operand element sizes of 8, 16 and 32 bits:
787multiclass N3VWInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
788 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
789 def v8i16 : N3VWInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
790 v8i16, v8i8, IntOp, Commutable>;
791 def v4i32 : N3VWInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
792 v4i32, v4i16, IntOp, Commutable>;
793 def v2i64 : N3VWInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
794 v2i64, v2i32, IntOp, Commutable>;
795}
796
797
798// Neon Multiply-Op vector operations,
799// element sizes of 8, 16 and 32 bits:
800multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
801 string OpcodeStr, SDNode OpNode> {
802 // 64-bit vector types.
803 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4,
804 !strconcat(OpcodeStr, "8"), v8i8, mul, OpNode>;
805 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4,
806 !strconcat(OpcodeStr, "16"), v4i16, mul, OpNode>;
807 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4,
808 !strconcat(OpcodeStr, "32"), v2i32, mul, OpNode>;
809
810 // 128-bit vector types.
811 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4,
812 !strconcat(OpcodeStr, "8"), v16i8, mul, OpNode>;
813 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4,
814 !strconcat(OpcodeStr, "16"), v8i16, mul, OpNode>;
815 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4,
816 !strconcat(OpcodeStr, "32"), v4i32, mul, OpNode>;
817}
818
819
820// Neon 3-argument intrinsics,
821// element sizes of 8, 16 and 32 bits:
822multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
823 string OpcodeStr, Intrinsic IntOp> {
824 // 64-bit vector types.
825 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4,
826 !strconcat(OpcodeStr, "8"), v8i8, v8i8, IntOp>;
827 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4,
828 !strconcat(OpcodeStr, "16"), v4i16, v4i16, IntOp>;
829 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4,
830 !strconcat(OpcodeStr, "32"), v2i32, v2i32, IntOp>;
831
832 // 128-bit vector types.
833 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4,
834 !strconcat(OpcodeStr, "8"), v16i8, v16i8, IntOp>;
835 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4,
836 !strconcat(OpcodeStr, "16"), v8i16, v8i16, IntOp>;
837 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4,
838 !strconcat(OpcodeStr, "32"), v4i32, v4i32, IntOp>;
839}
840
841
842// Neon Long 3-argument intrinsics.
843
844// First with only element sizes of 16 and 32 bits:
845multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
846 string OpcodeStr, Intrinsic IntOp> {
847 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4,
848 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
849 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4,
850 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
851}
852
853// ....then also with element size of 8 bits:
854multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
855 string OpcodeStr, Intrinsic IntOp>
856 : N3VLInt3_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp> {
857 def v8i16 : N3VLInt3<op24, op23, 0b01, op11_8, op4,
858 !strconcat(OpcodeStr, "8"), v8i16, v8i8, IntOp>;
859}
860
861
862// Neon 2-register vector intrinsics,
863// element sizes of 8, 16 and 32 bits:
864multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
865 bits<5> op11_7, bit op4, string OpcodeStr,
866 Intrinsic IntOp> {
867 // 64-bit vector types.
868 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
869 !strconcat(OpcodeStr, "8"), v8i8, v8i8, IntOp>;
870 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
871 !strconcat(OpcodeStr, "16"), v4i16, v4i16, IntOp>;
872 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
873 !strconcat(OpcodeStr, "32"), v2i32, v2i32, IntOp>;
874
875 // 128-bit vector types.
876 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
877 !strconcat(OpcodeStr, "8"), v16i8, v16i8, IntOp>;
878 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
879 !strconcat(OpcodeStr, "16"), v8i16, v8i16, IntOp>;
880 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
881 !strconcat(OpcodeStr, "32"), v4i32, v4i32, IntOp>;
882}
883
884
885// Neon Pairwise long 2-register intrinsics,
886// element sizes of 8, 16 and 32 bits:
887multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
888 bits<5> op11_7, bit op4,
889 string OpcodeStr, Intrinsic IntOp> {
890 // 64-bit vector types.
891 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
892 !strconcat(OpcodeStr, "8"), v4i16, v8i8, IntOp>;
893 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
894 !strconcat(OpcodeStr, "16"), v2i32, v4i16, IntOp>;
895 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
896 !strconcat(OpcodeStr, "32"), v1i64, v2i32, IntOp>;
897
898 // 128-bit vector types.
899 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
900 !strconcat(OpcodeStr, "8"), v8i16, v16i8, IntOp>;
901 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
902 !strconcat(OpcodeStr, "16"), v4i32, v8i16, IntOp>;
903 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
904 !strconcat(OpcodeStr, "32"), v2i64, v4i32, IntOp>;
905}
906
907
908// Neon Pairwise long 2-register accumulate intrinsics,
909// element sizes of 8, 16 and 32 bits:
910multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
911 bits<5> op11_7, bit op4,
912 string OpcodeStr, Intrinsic IntOp> {
913 // 64-bit vector types.
914 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
915 !strconcat(OpcodeStr, "8"), v4i16, v8i8, IntOp>;
916 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
917 !strconcat(OpcodeStr, "16"), v2i32, v4i16, IntOp>;
918 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
919 !strconcat(OpcodeStr, "32"), v1i64, v2i32, IntOp>;
920
921 // 128-bit vector types.
922 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
923 !strconcat(OpcodeStr, "8"), v8i16, v16i8, IntOp>;
924 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
925 !strconcat(OpcodeStr, "16"), v4i32, v8i16, IntOp>;
926 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
927 !strconcat(OpcodeStr, "32"), v2i64, v4i32, IntOp>;
928}
929
930
931// Neon 2-register vector shift by immediate,
932// element sizes of 8, 16, 32 and 64 bits:
933multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
934 string OpcodeStr, SDNode OpNode> {
935 // 64-bit vector types.
936 def v8i8 : N2VDSh<op24, op23, 0b001000, op11_8, 0, op4,
937 !strconcat(OpcodeStr, "8"), v8i8, OpNode>;
938 def v4i16 : N2VDSh<op24, op23, 0b010000, op11_8, 0, op4,
939 !strconcat(OpcodeStr, "16"), v4i16, OpNode>;
940 def v2i32 : N2VDSh<op24, op23, 0b100000, op11_8, 0, op4,
941 !strconcat(OpcodeStr, "32"), v2i32, OpNode>;
942 def v1i64 : N2VDSh<op24, op23, 0b000000, op11_8, 1, op4,
943 !strconcat(OpcodeStr, "64"), v1i64, OpNode>;
944
945 // 128-bit vector types.
946 def v16i8 : N2VQSh<op24, op23, 0b001000, op11_8, 0, op4,
947 !strconcat(OpcodeStr, "8"), v16i8, OpNode>;
948 def v8i16 : N2VQSh<op24, op23, 0b010000, op11_8, 0, op4,
949 !strconcat(OpcodeStr, "16"), v8i16, OpNode>;
950 def v4i32 : N2VQSh<op24, op23, 0b100000, op11_8, 0, op4,
951 !strconcat(OpcodeStr, "32"), v4i32, OpNode>;
952 def v2i64 : N2VQSh<op24, op23, 0b000000, op11_8, 1, op4,
953 !strconcat(OpcodeStr, "64"), v2i64, OpNode>;
954}
955
956
957// Neon Shift-Accumulate vector operations,
958// element sizes of 8, 16, 32 and 64 bits:
959multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
960 string OpcodeStr, SDNode ShOp> {
961 // 64-bit vector types.
962 def v8i8 : N2VDShAdd<op24, op23, 0b001000, op11_8, 0, op4,
963 !strconcat(OpcodeStr, "8"), v8i8, ShOp>;
964 def v4i16 : N2VDShAdd<op24, op23, 0b010000, op11_8, 0, op4,
965 !strconcat(OpcodeStr, "16"), v4i16, ShOp>;
966 def v2i32 : N2VDShAdd<op24, op23, 0b100000, op11_8, 0, op4,
967 !strconcat(OpcodeStr, "32"), v2i32, ShOp>;
968 def v1i64 : N2VDShAdd<op24, op23, 0b000000, op11_8, 1, op4,
969 !strconcat(OpcodeStr, "64"), v1i64, ShOp>;
970
971 // 128-bit vector types.
972 def v16i8 : N2VQShAdd<op24, op23, 0b001000, op11_8, 0, op4,
973 !strconcat(OpcodeStr, "8"), v16i8, ShOp>;
974 def v8i16 : N2VQShAdd<op24, op23, 0b010000, op11_8, 0, op4,
975 !strconcat(OpcodeStr, "16"), v8i16, ShOp>;
976 def v4i32 : N2VQShAdd<op24, op23, 0b100000, op11_8, 0, op4,
977 !strconcat(OpcodeStr, "32"), v4i32, ShOp>;
978 def v2i64 : N2VQShAdd<op24, op23, 0b000000, op11_8, 1, op4,
979 !strconcat(OpcodeStr, "64"), v2i64, ShOp>;
980}
981
982
983// Neon Shift-Insert vector operations,
984// element sizes of 8, 16, 32 and 64 bits:
985multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
986 string OpcodeStr, SDNode ShOp> {
987 // 64-bit vector types.
988 def v8i8 : N2VDShIns<op24, op23, 0b001000, op11_8, 0, op4,
989 !strconcat(OpcodeStr, "8"), v8i8, ShOp>;
990 def v4i16 : N2VDShIns<op24, op23, 0b010000, op11_8, 0, op4,
991 !strconcat(OpcodeStr, "16"), v4i16, ShOp>;
992 def v2i32 : N2VDShIns<op24, op23, 0b100000, op11_8, 0, op4,
993 !strconcat(OpcodeStr, "32"), v2i32, ShOp>;
994 def v1i64 : N2VDShIns<op24, op23, 0b000000, op11_8, 1, op4,
995 !strconcat(OpcodeStr, "64"), v1i64, ShOp>;
996
997 // 128-bit vector types.
998 def v16i8 : N2VQShIns<op24, op23, 0b001000, op11_8, 0, op4,
999 !strconcat(OpcodeStr, "8"), v16i8, ShOp>;
1000 def v8i16 : N2VQShIns<op24, op23, 0b010000, op11_8, 0, op4,
1001 !strconcat(OpcodeStr, "16"), v8i16, ShOp>;
1002 def v4i32 : N2VQShIns<op24, op23, 0b100000, op11_8, 0, op4,
1003 !strconcat(OpcodeStr, "32"), v4i32, ShOp>;
1004 def v2i64 : N2VQShIns<op24, op23, 0b000000, op11_8, 1, op4,
1005 !strconcat(OpcodeStr, "64"), v2i64, ShOp>;
1006}
1007
1008//===----------------------------------------------------------------------===//
1009// Instruction Definitions.
1010//===----------------------------------------------------------------------===//
1011
1012// Vector Add Operations.
1013
1014// VADD : Vector Add (integer and floating-point)
1015defm VADD : N3V_QHSD<0, 0, 0b1000, 0, "vadd.i", add, 1>;
1016def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, "vadd.f32", v2f32, v2f32, fadd, 1>;
1017def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, "vadd.f32", v4f32, v4f32, fadd, 1>;
1018// VADDL : Vector Add Long (Q = D + D)
1019defm VADDLs : N3VLInt_QHS<0,1,0b0000,0, "vaddl.s", int_arm_neon_vaddls, 1>;
1020defm VADDLu : N3VLInt_QHS<1,1,0b0000,0, "vaddl.u", int_arm_neon_vaddlu, 1>;
1021// VADDW : Vector Add Wide (Q = Q + D)
1022defm VADDWs : N3VWInt_QHS<0,1,0b0001,0, "vaddw.s", int_arm_neon_vaddws, 0>;
1023defm VADDWu : N3VWInt_QHS<1,1,0b0001,0, "vaddw.u", int_arm_neon_vaddwu, 0>;
1024// VHADD : Vector Halving Add
1025defm VHADDs : N3VInt_QHS<0,0,0b0000,0, "vhadd.s", int_arm_neon_vhadds, 1>;
1026defm VHADDu : N3VInt_QHS<1,0,0b0000,0, "vhadd.u", int_arm_neon_vhaddu, 1>;
1027// VRHADD : Vector Rounding Halving Add
1028defm VRHADDs : N3VInt_QHS<0,0,0b0001,0, "vrhadd.s", int_arm_neon_vrhadds, 1>;
1029defm VRHADDu : N3VInt_QHS<1,0,0b0001,0, "vrhadd.u", int_arm_neon_vrhaddu, 1>;
1030// VQADD : Vector Saturating Add
1031defm VQADDs : N3VInt_QHSD<0,0,0b0000,1, "vqadd.s", int_arm_neon_vqadds, 1>;
1032defm VQADDu : N3VInt_QHSD<1,0,0b0000,1, "vqadd.u", int_arm_neon_vqaddu, 1>;
1033// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
1034defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn.i", int_arm_neon_vaddhn, 1>;
1035// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
1036defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn.i", int_arm_neon_vraddhn, 1>;
1037
1038// Vector Multiply Operations.
1039
1040// VMUL : Vector Multiply (integer, polynomial and floating-point)
1041defm VMUL : N3V_QHS<0, 0, 0b1001, 1, "vmul.i", mul, 1>;
1042def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, "vmul.p8", v8i8, v8i8,
1043 int_arm_neon_vmulp, 1>;
1044def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, "vmul.p8", v16i8, v16i8,
1045 int_arm_neon_vmulp, 1>;
1046def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, "vmul.f32", v2f32, v2f32, fmul, 1>;
1047def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, "vmul.f32", v4f32, v4f32, fmul, 1>;
1048// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
1049defm VQDMULH : N3VInt_HS<0,0,0b1011,0, "vqdmulh.s", int_arm_neon_vqdmulh, 1>;
1050// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
1051defm VQRDMULH : N3VInt_HS<1,0,0b1011,0, "vqrdmulh.s", int_arm_neon_vqrdmulh, 1>;
1052// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
1053defm VMULLs : N3VLInt_QHS<0,1,0b1100,0, "vmull.s", int_arm_neon_vmulls, 1>;
1054defm VMULLu : N3VLInt_QHS<1,1,0b1100,0, "vmull.u", int_arm_neon_vmullu, 1>;
1055def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, "vmull.p8", v8i16, v8i8,
1056 int_arm_neon_vmullp, 1>;
1057// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
1058defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, "vqdmull.s", int_arm_neon_vqdmull, 1>;
1059
1060// Vector Multiply-Accumulate and Multiply-Subtract Operations.
1061
1062// VMLA : Vector Multiply Accumulate (integer and floating-point)
1063defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, "vmla.i", add>;
1064def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, "vmla.f32", v2f32, fmul, fadd>;
1065def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, "vmla.f32", v4f32, fmul, fadd>;
1066// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
1067defm VMLALs : N3VLInt3_QHS<0,1,0b1000,0, "vmlal.s", int_arm_neon_vmlals>;
1068defm VMLALu : N3VLInt3_QHS<1,1,0b1000,0, "vmlal.u", int_arm_neon_vmlalu>;
1069// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
1070defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, "vqdmlal.s", int_arm_neon_vqdmlal>;
1071// VMLS : Vector Multiply Subtract (integer and floating-point)
1072defm VMLS : N3VMulOp_QHS<0, 0, 0b1001, 0, "vmls.i", sub>;
1073def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, "vmls.f32", v2f32, fmul, fsub>;
1074def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, "vmls.f32", v4f32, fmul, fsub>;
1075// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
1076defm VMLSLs : N3VLInt3_QHS<0,1,0b1010,0, "vmlsl.s", int_arm_neon_vmlsls>;
1077defm VMLSLu : N3VLInt3_QHS<1,1,0b1010,0, "vmlsl.u", int_arm_neon_vmlslu>;
1078// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
1079defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, "vqdmlsl.s", int_arm_neon_vqdmlsl>;
1080
1081// Vector Subtract Operations.
1082
1083// VSUB : Vector Subtract (integer and floating-point)
1084defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, "vsub.i", sub, 0>;
1085def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, "vsub.f32", v2f32, v2f32, fsub, 0>;
1086def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, "vsub.f32", v4f32, v4f32, fsub, 0>;
1087// VSUBL : Vector Subtract Long (Q = D - D)
1088defm VSUBLs : N3VLInt_QHS<0,1,0b0010,0, "vsubl.s", int_arm_neon_vsubls, 1>;
1089defm VSUBLu : N3VLInt_QHS<1,1,0b0010,0, "vsubl.u", int_arm_neon_vsublu, 1>;
1090// VSUBW : Vector Subtract Wide (Q = Q - D)
1091defm VSUBWs : N3VWInt_QHS<0,1,0b0011,0, "vsubw.s", int_arm_neon_vsubws, 0>;
1092defm VSUBWu : N3VWInt_QHS<1,1,0b0011,0, "vsubw.u", int_arm_neon_vsubwu, 0>;
1093// VHSUB : Vector Halving Subtract
1094defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, "vhsub.s", int_arm_neon_vhsubs, 0>;
1095defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, "vhsub.u", int_arm_neon_vhsubu, 0>;
1096// VQSUB : Vector Saturing Subtract
1097defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, "vqsub.s", int_arm_neon_vqsubs, 0>;
1098defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, "vqsub.u", int_arm_neon_vqsubu, 0>;
1099// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
1100defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn.i", int_arm_neon_vsubhn, 0>;
1101// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
1102defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn.i", int_arm_neon_vrsubhn, 0>;
1103
1104// Vector Comparisons.
1105
1106// VCEQ : Vector Compare Equal
1107defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, "vceq.i", NEONvceq, 1>;
1108def VCEQfd : N3VD<0,0,0b00,0b1110,0, "vceq.f32", v2i32, v2f32, NEONvceq, 1>;
1109def VCEQfq : N3VQ<0,0,0b00,0b1110,0, "vceq.f32", v4i32, v4f32, NEONvceq, 1>;
1110// VCGE : Vector Compare Greater Than or Equal
1111defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, "vcge.s", NEONvcge, 0>;
1112defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, "vcge.u", NEONvcgeu, 0>;
1113def VCGEfd : N3VD<1,0,0b00,0b1110,0, "vcge.f32", v2i32, v2f32, NEONvcge, 0>;
1114def VCGEfq : N3VQ<1,0,0b00,0b1110,0, "vcge.f32", v4i32, v4f32, NEONvcge, 0>;
1115// VCGT : Vector Compare Greater Than
1116defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, "vcgt.s", NEONvcgt, 0>;
1117defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, "vcgt.u", NEONvcgtu, 0>;
1118def VCGTfd : N3VD<1,0,0b10,0b1110,0, "vcgt.f32", v2i32, v2f32, NEONvcgt, 0>;
1119def VCGTfq : N3VQ<1,0,0b10,0b1110,0, "vcgt.f32", v4i32, v4f32, NEONvcgt, 0>;
1120// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
1121def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, "vacge.f32", v2i32, v2f32,
1122 int_arm_neon_vacged, 0>;
1123def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, "vacge.f32", v4i32, v4f32,
1124 int_arm_neon_vacgeq, 0>;
1125// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
1126def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, "vacgt.f32", v2i32, v2f32,
1127 int_arm_neon_vacgtd, 0>;
1128def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, "vacgt.f32", v4i32, v4f32,
1129 int_arm_neon_vacgtq, 0>;
1130// VTST : Vector Test Bits
1131defm VTST : N3V_QHS<0, 0, 0b1000, 1, "vtst.i", NEONvtst, 1>;
1132
1133// Vector Bitwise Operations.
1134
1135// VAND : Vector Bitwise AND
1136def VANDd : N3VD<0, 0, 0b00, 0b0001, 1, "vand", v2i32, v2i32, and, 1>;
1137def VANDq : N3VQ<0, 0, 0b00, 0b0001, 1, "vand", v4i32, v4i32, and, 1>;
1138
1139// VEOR : Vector Bitwise Exclusive OR
1140def VEORd : N3VD<1, 0, 0b00, 0b0001, 1, "veor", v2i32, v2i32, xor, 1>;
1141def VEORq : N3VQ<1, 0, 0b00, 0b0001, 1, "veor", v4i32, v4i32, xor, 1>;
1142
1143// VORR : Vector Bitwise OR
1144def VORRd : N3VD<0, 0, 0b10, 0b0001, 1, "vorr", v2i32, v2i32, or, 1>;
1145def VORRq : N3VQ<0, 0, 0b10, 0b0001, 1, "vorr", v4i32, v4i32, or, 1>;
1146
1147// VBIC : Vector Bitwise Bit Clear (AND NOT)
1148def VBICd : N3V<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001149 (ins DPR:$src1, DPR:$src2), NoItinerary,
1150 "vbic\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001151 [(set DPR:$dst, (v2i32 (and DPR:$src1,(vnot DPR:$src2))))]>;
1152def VBICq : N3V<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001153 (ins QPR:$src1, QPR:$src2), NoItinerary,
1154 "vbic\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001155 [(set QPR:$dst, (v4i32 (and QPR:$src1,(vnot QPR:$src2))))]>;
1156
1157// VORN : Vector Bitwise OR NOT
1158def VORNd : N3V<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001159 (ins DPR:$src1, DPR:$src2), NoItinerary,
1160 "vorn\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001161 [(set DPR:$dst, (v2i32 (or DPR:$src1, (vnot DPR:$src2))))]>;
1162def VORNq : N3V<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001163 (ins QPR:$src1, QPR:$src2), NoItinerary,
1164 "vorn\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001165 [(set QPR:$dst, (v4i32 (or QPR:$src1, (vnot QPR:$src2))))]>;
1166
1167// VMVN : Vector Bitwise NOT
1168def VMVNd : N2V<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001169 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1170 "vmvn\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001171 [(set DPR:$dst, (v2i32 (vnot DPR:$src)))]>;
1172def VMVNq : N2V<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001173 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1174 "vmvn\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001175 [(set QPR:$dst, (v4i32 (vnot QPR:$src)))]>;
1176def : Pat<(v2i32 (vnot_conv DPR:$src)), (VMVNd DPR:$src)>;
1177def : Pat<(v4i32 (vnot_conv QPR:$src)), (VMVNq QPR:$src)>;
1178
1179// VBSL : Vector Bitwise Select
1180def VBSLd : N3V<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001181 (ins DPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001182 "vbsl\t$dst, $src2, $src3", "$src1 = $dst",
1183 [(set DPR:$dst,
1184 (v2i32 (or (and DPR:$src2, DPR:$src1),
1185 (and DPR:$src3, (vnot DPR:$src1)))))]>;
1186def VBSLq : N3V<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001187 (ins QPR:$src1, QPR:$src2, QPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001188 "vbsl\t$dst, $src2, $src3", "$src1 = $dst",
1189 [(set QPR:$dst,
1190 (v4i32 (or (and QPR:$src2, QPR:$src1),
1191 (and QPR:$src3, (vnot QPR:$src1)))))]>;
1192
1193// VBIF : Vector Bitwise Insert if False
1194// like VBSL but with: "vbif\t$dst, $src3, $src1", "$src2 = $dst",
1195// VBIT : Vector Bitwise Insert if True
1196// like VBSL but with: "vbit\t$dst, $src2, $src1", "$src3 = $dst",
1197// These are not yet implemented. The TwoAddress pass will not go looking
1198// for equivalent operations with different register constraints; it just
1199// inserts copies.
1200
1201// Vector Absolute Differences.
1202
1203// VABD : Vector Absolute Difference
1204defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, "vabd.s", int_arm_neon_vabds, 0>;
1205defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, "vabd.u", int_arm_neon_vabdu, 0>;
1206def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, "vabd.f32", v2f32, v2f32,
1207 int_arm_neon_vabdf, 0>;
1208def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, "vabd.f32", v4f32, v4f32,
1209 int_arm_neon_vabdf, 0>;
1210
1211// VABDL : Vector Absolute Difference Long (Q = | D - D |)
1212defm VABDLs : N3VLInt_QHS<0,1,0b0111,0, "vabdl.s", int_arm_neon_vabdls, 0>;
1213defm VABDLu : N3VLInt_QHS<1,1,0b0111,0, "vabdl.u", int_arm_neon_vabdlu, 0>;
1214
1215// VABA : Vector Absolute Difference and Accumulate
1216defm VABAs : N3VInt3_QHS<0,1,0b0101,0, "vaba.s", int_arm_neon_vabas>;
1217defm VABAu : N3VInt3_QHS<1,1,0b0101,0, "vaba.u", int_arm_neon_vabau>;
1218
1219// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
1220defm VABALs : N3VLInt3_QHS<0,1,0b0101,0, "vabal.s", int_arm_neon_vabals>;
1221defm VABALu : N3VLInt3_QHS<1,1,0b0101,0, "vabal.u", int_arm_neon_vabalu>;
1222
1223// Vector Maximum and Minimum.
1224
1225// VMAX : Vector Maximum
1226defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, "vmax.s", int_arm_neon_vmaxs, 1>;
1227defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, "vmax.u", int_arm_neon_vmaxu, 1>;
1228def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, "vmax.f32", v2f32, v2f32,
1229 int_arm_neon_vmaxf, 1>;
1230def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, "vmax.f32", v4f32, v4f32,
1231 int_arm_neon_vmaxf, 1>;
1232
1233// VMIN : Vector Minimum
1234defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, "vmin.s", int_arm_neon_vmins, 1>;
1235defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, "vmin.u", int_arm_neon_vminu, 1>;
1236def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, "vmin.f32", v2f32, v2f32,
1237 int_arm_neon_vminf, 1>;
1238def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, "vmin.f32", v4f32, v4f32,
1239 int_arm_neon_vminf, 1>;
1240
1241// Vector Pairwise Operations.
1242
1243// VPADD : Vector Pairwise Add
1244def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, "vpadd.i8", v8i8, v8i8,
1245 int_arm_neon_vpaddi, 0>;
1246def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, "vpadd.i16", v4i16, v4i16,
1247 int_arm_neon_vpaddi, 0>;
1248def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, "vpadd.i32", v2i32, v2i32,
1249 int_arm_neon_vpaddi, 0>;
1250def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, "vpadd.f32", v2f32, v2f32,
1251 int_arm_neon_vpaddf, 0>;
1252
1253// VPADDL : Vector Pairwise Add Long
1254defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl.s",
1255 int_arm_neon_vpaddls>;
1256defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl.u",
1257 int_arm_neon_vpaddlu>;
1258
1259// VPADAL : Vector Pairwise Add and Accumulate Long
1260defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpadal.s",
1261 int_arm_neon_vpadals>;
1262defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpadal.u",
1263 int_arm_neon_vpadalu>;
1264
1265// VPMAX : Vector Pairwise Maximum
1266def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, "vpmax.s8", v8i8, v8i8,
1267 int_arm_neon_vpmaxs, 0>;
1268def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, "vpmax.s16", v4i16, v4i16,
1269 int_arm_neon_vpmaxs, 0>;
1270def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, "vpmax.s32", v2i32, v2i32,
1271 int_arm_neon_vpmaxs, 0>;
1272def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, "vpmax.u8", v8i8, v8i8,
1273 int_arm_neon_vpmaxu, 0>;
1274def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, "vpmax.u16", v4i16, v4i16,
1275 int_arm_neon_vpmaxu, 0>;
1276def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, "vpmax.u32", v2i32, v2i32,
1277 int_arm_neon_vpmaxu, 0>;
1278def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, "vpmax.f32", v2f32, v2f32,
1279 int_arm_neon_vpmaxf, 0>;
1280
1281// VPMIN : Vector Pairwise Minimum
1282def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, "vpmin.s8", v8i8, v8i8,
1283 int_arm_neon_vpmins, 0>;
1284def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, "vpmin.s16", v4i16, v4i16,
1285 int_arm_neon_vpmins, 0>;
1286def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, "vpmin.s32", v2i32, v2i32,
1287 int_arm_neon_vpmins, 0>;
1288def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, "vpmin.u8", v8i8, v8i8,
1289 int_arm_neon_vpminu, 0>;
1290def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, "vpmin.u16", v4i16, v4i16,
1291 int_arm_neon_vpminu, 0>;
1292def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, "vpmin.u32", v2i32, v2i32,
1293 int_arm_neon_vpminu, 0>;
1294def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, "vpmin.f32", v2f32, v2f32,
1295 int_arm_neon_vpminf, 0>;
1296
1297// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
1298
1299// VRECPE : Vector Reciprocal Estimate
1300def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0, "vrecpe.u32",
1301 v2i32, v2i32, int_arm_neon_vrecpe>;
1302def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0, "vrecpe.u32",
1303 v4i32, v4i32, int_arm_neon_vrecpe>;
1304def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0, "vrecpe.f32",
1305 v2f32, v2f32, int_arm_neon_vrecpef>;
1306def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0, "vrecpe.f32",
1307 v4f32, v4f32, int_arm_neon_vrecpef>;
1308
1309// VRECPS : Vector Reciprocal Step
1310def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, "vrecps.f32", v2f32, v2f32,
1311 int_arm_neon_vrecps, 1>;
1312def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, "vrecps.f32", v4f32, v4f32,
1313 int_arm_neon_vrecps, 1>;
1314
1315// VRSQRTE : Vector Reciprocal Square Root Estimate
1316def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0, "vrsqrte.u32",
1317 v2i32, v2i32, int_arm_neon_vrsqrte>;
1318def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0, "vrsqrte.u32",
1319 v4i32, v4i32, int_arm_neon_vrsqrte>;
1320def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0, "vrsqrte.f32",
1321 v2f32, v2f32, int_arm_neon_vrsqrtef>;
1322def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0, "vrsqrte.f32",
1323 v4f32, v4f32, int_arm_neon_vrsqrtef>;
1324
1325// VRSQRTS : Vector Reciprocal Square Root Step
1326def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, "vrsqrts.f32", v2f32, v2f32,
1327 int_arm_neon_vrsqrts, 1>;
1328def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, "vrsqrts.f32", v4f32, v4f32,
1329 int_arm_neon_vrsqrts, 1>;
1330
1331// Vector Shifts.
1332
1333// VSHL : Vector Shift
1334defm VSHLs : N3VInt_QHSD<0, 0, 0b0100, 0, "vshl.s", int_arm_neon_vshifts, 0>;
1335defm VSHLu : N3VInt_QHSD<1, 0, 0b0100, 0, "vshl.u", int_arm_neon_vshiftu, 0>;
1336// VSHL : Vector Shift Left (Immediate)
1337defm VSHLi : N2VSh_QHSD<0, 1, 0b0111, 1, "vshl.i", NEONvshl>;
1338// VSHR : Vector Shift Right (Immediate)
1339defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, "vshr.s", NEONvshrs>;
1340defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, "vshr.u", NEONvshru>;
1341
1342// VSHLL : Vector Shift Left Long
1343def VSHLLs8 : N2VLSh<0, 1, 0b001000, 0b1010, 0, 0, 1, "vshll.s8",
1344 v8i16, v8i8, NEONvshlls>;
1345def VSHLLs16 : N2VLSh<0, 1, 0b010000, 0b1010, 0, 0, 1, "vshll.s16",
1346 v4i32, v4i16, NEONvshlls>;
1347def VSHLLs32 : N2VLSh<0, 1, 0b100000, 0b1010, 0, 0, 1, "vshll.s32",
1348 v2i64, v2i32, NEONvshlls>;
1349def VSHLLu8 : N2VLSh<1, 1, 0b001000, 0b1010, 0, 0, 1, "vshll.u8",
1350 v8i16, v8i8, NEONvshllu>;
1351def VSHLLu16 : N2VLSh<1, 1, 0b010000, 0b1010, 0, 0, 1, "vshll.u16",
1352 v4i32, v4i16, NEONvshllu>;
1353def VSHLLu32 : N2VLSh<1, 1, 0b100000, 0b1010, 0, 0, 1, "vshll.u32",
1354 v2i64, v2i32, NEONvshllu>;
1355
1356// VSHLL : Vector Shift Left Long (with maximum shift count)
1357def VSHLLi8 : N2VLSh<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll.i8",
1358 v8i16, v8i8, NEONvshlli>;
1359def VSHLLi16 : N2VLSh<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll.i16",
1360 v4i32, v4i16, NEONvshlli>;
1361def VSHLLi32 : N2VLSh<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll.i32",
1362 v2i64, v2i32, NEONvshlli>;
1363
1364// VSHRN : Vector Shift Right and Narrow
1365def VSHRN16 : N2VNSh<0, 1, 0b001000, 0b1000, 0, 0, 1, "vshrn.i16",
1366 v8i8, v8i16, NEONvshrn>;
1367def VSHRN32 : N2VNSh<0, 1, 0b010000, 0b1000, 0, 0, 1, "vshrn.i32",
1368 v4i16, v4i32, NEONvshrn>;
1369def VSHRN64 : N2VNSh<0, 1, 0b100000, 0b1000, 0, 0, 1, "vshrn.i64",
1370 v2i32, v2i64, NEONvshrn>;
1371
1372// VRSHL : Vector Rounding Shift
1373defm VRSHLs : N3VInt_QHSD<0,0,0b0101,0, "vrshl.s", int_arm_neon_vrshifts, 0>;
1374defm VRSHLu : N3VInt_QHSD<1,0,0b0101,0, "vrshl.u", int_arm_neon_vrshiftu, 0>;
1375// VRSHR : Vector Rounding Shift Right
1376defm VRSHRs : N2VSh_QHSD<0, 1, 0b0010, 1, "vrshr.s", NEONvrshrs>;
1377defm VRSHRu : N2VSh_QHSD<1, 1, 0b0010, 1, "vrshr.u", NEONvrshru>;
1378
1379// VRSHRN : Vector Rounding Shift Right and Narrow
1380def VRSHRN16 : N2VNSh<0, 1, 0b001000, 0b1000, 0, 1, 1, "vrshrn.i16",
1381 v8i8, v8i16, NEONvrshrn>;
1382def VRSHRN32 : N2VNSh<0, 1, 0b010000, 0b1000, 0, 1, 1, "vrshrn.i32",
1383 v4i16, v4i32, NEONvrshrn>;
1384def VRSHRN64 : N2VNSh<0, 1, 0b100000, 0b1000, 0, 1, 1, "vrshrn.i64",
1385 v2i32, v2i64, NEONvrshrn>;
1386
1387// VQSHL : Vector Saturating Shift
1388defm VQSHLs : N3VInt_QHSD<0,0,0b0100,1, "vqshl.s", int_arm_neon_vqshifts, 0>;
1389defm VQSHLu : N3VInt_QHSD<1,0,0b0100,1, "vqshl.u", int_arm_neon_vqshiftu, 0>;
1390// VQSHL : Vector Saturating Shift Left (Immediate)
1391defm VQSHLsi : N2VSh_QHSD<0, 1, 0b0111, 1, "vqshl.s", NEONvqshls>;
1392defm VQSHLui : N2VSh_QHSD<1, 1, 0b0111, 1, "vqshl.u", NEONvqshlu>;
1393// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
1394defm VQSHLsu : N2VSh_QHSD<1, 1, 0b0110, 1, "vqshlu.s", NEONvqshlsu>;
1395
1396// VQSHRN : Vector Saturating Shift Right and Narrow
1397def VQSHRNs16 : N2VNSh<0, 1, 0b001000, 0b1001, 0, 0, 1, "vqshrn.s16",
1398 v8i8, v8i16, NEONvqshrns>;
1399def VQSHRNs32 : N2VNSh<0, 1, 0b010000, 0b1001, 0, 0, 1, "vqshrn.s32",
1400 v4i16, v4i32, NEONvqshrns>;
1401def VQSHRNs64 : N2VNSh<0, 1, 0b100000, 0b1001, 0, 0, 1, "vqshrn.s64",
1402 v2i32, v2i64, NEONvqshrns>;
1403def VQSHRNu16 : N2VNSh<1, 1, 0b001000, 0b1001, 0, 0, 1, "vqshrn.u16",
1404 v8i8, v8i16, NEONvqshrnu>;
1405def VQSHRNu32 : N2VNSh<1, 1, 0b010000, 0b1001, 0, 0, 1, "vqshrn.u32",
1406 v4i16, v4i32, NEONvqshrnu>;
1407def VQSHRNu64 : N2VNSh<1, 1, 0b100000, 0b1001, 0, 0, 1, "vqshrn.u64",
1408 v2i32, v2i64, NEONvqshrnu>;
1409
1410// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
1411def VQSHRUN16 : N2VNSh<1, 1, 0b001000, 0b1000, 0, 0, 1, "vqshrun.s16",
1412 v8i8, v8i16, NEONvqshrnsu>;
1413def VQSHRUN32 : N2VNSh<1, 1, 0b010000, 0b1000, 0, 0, 1, "vqshrun.s32",
1414 v4i16, v4i32, NEONvqshrnsu>;
1415def VQSHRUN64 : N2VNSh<1, 1, 0b100000, 0b1000, 0, 0, 1, "vqshrun.s64",
1416 v2i32, v2i64, NEONvqshrnsu>;
1417
1418// VQRSHL : Vector Saturating Rounding Shift
1419defm VQRSHLs : N3VInt_QHSD<0, 0, 0b0101, 1, "vqrshl.s",
1420 int_arm_neon_vqrshifts, 0>;
1421defm VQRSHLu : N3VInt_QHSD<1, 0, 0b0101, 1, "vqrshl.u",
1422 int_arm_neon_vqrshiftu, 0>;
1423
1424// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
1425def VQRSHRNs16: N2VNSh<0, 1, 0b001000, 0b1001, 0, 1, 1, "vqrshrn.s16",
1426 v8i8, v8i16, NEONvqrshrns>;
1427def VQRSHRNs32: N2VNSh<0, 1, 0b010000, 0b1001, 0, 1, 1, "vqrshrn.s32",
1428 v4i16, v4i32, NEONvqrshrns>;
1429def VQRSHRNs64: N2VNSh<0, 1, 0b100000, 0b1001, 0, 1, 1, "vqrshrn.s64",
1430 v2i32, v2i64, NEONvqrshrns>;
1431def VQRSHRNu16: N2VNSh<1, 1, 0b001000, 0b1001, 0, 1, 1, "vqrshrn.u16",
1432 v8i8, v8i16, NEONvqrshrnu>;
1433def VQRSHRNu32: N2VNSh<1, 1, 0b010000, 0b1001, 0, 1, 1, "vqrshrn.u32",
1434 v4i16, v4i32, NEONvqrshrnu>;
1435def VQRSHRNu64: N2VNSh<1, 1, 0b100000, 0b1001, 0, 1, 1, "vqrshrn.u64",
1436 v2i32, v2i64, NEONvqrshrnu>;
1437
1438// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
1439def VQRSHRUN16: N2VNSh<1, 1, 0b001000, 0b1000, 0, 1, 1, "vqrshrun.s16",
1440 v8i8, v8i16, NEONvqrshrnsu>;
1441def VQRSHRUN32: N2VNSh<1, 1, 0b010000, 0b1000, 0, 1, 1, "vqrshrun.s32",
1442 v4i16, v4i32, NEONvqrshrnsu>;
1443def VQRSHRUN64: N2VNSh<1, 1, 0b100000, 0b1000, 0, 1, 1, "vqrshrun.s64",
1444 v2i32, v2i64, NEONvqrshrnsu>;
1445
1446// VSRA : Vector Shift Right and Accumulate
1447defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra.s", NEONvshrs>;
1448defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra.u", NEONvshru>;
1449// VRSRA : Vector Rounding Shift Right and Accumulate
1450defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra.s", NEONvrshrs>;
1451defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra.u", NEONvrshru>;
1452
1453// VSLI : Vector Shift Left and Insert
1454defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli.", NEONvsli>;
1455// VSRI : Vector Shift Right and Insert
1456defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri.", NEONvsri>;
1457
1458// Vector Absolute and Saturating Absolute.
1459
1460// VABS : Vector Absolute Value
1461defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0, "vabs.s",
1462 int_arm_neon_vabs>;
1463def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0, "vabs.f32",
1464 v2f32, v2f32, int_arm_neon_vabsf>;
1465def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0, "vabs.f32",
1466 v4f32, v4f32, int_arm_neon_vabsf>;
1467
1468// VQABS : Vector Saturating Absolute Value
1469defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0, "vqabs.s",
1470 int_arm_neon_vqabs>;
1471
1472// Vector Negate.
1473
1474def vneg : PatFrag<(ops node:$in), (sub immAllZerosV, node:$in)>;
1475def vneg_conv : PatFrag<(ops node:$in), (sub immAllZerosV_bc, node:$in)>;
1476
1477class VNEGD<bits<2> size, string OpcodeStr, ValueType Ty>
1478 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001479 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001480 !strconcat(OpcodeStr, "\t$dst, $src"), "",
1481 [(set DPR:$dst, (Ty (vneg DPR:$src)))]>;
1482class VNEGQ<bits<2> size, string OpcodeStr, ValueType Ty>
1483 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001484 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001485 !strconcat(OpcodeStr, "\t$dst, $src"), "",
1486 [(set QPR:$dst, (Ty (vneg QPR:$src)))]>;
1487
1488// VNEG : Vector Negate
1489def VNEGs8d : VNEGD<0b00, "vneg.s8", v8i8>;
1490def VNEGs16d : VNEGD<0b01, "vneg.s16", v4i16>;
1491def VNEGs32d : VNEGD<0b10, "vneg.s32", v2i32>;
1492def VNEGs8q : VNEGQ<0b00, "vneg.s8", v16i8>;
1493def VNEGs16q : VNEGQ<0b01, "vneg.s16", v8i16>;
1494def VNEGs32q : VNEGQ<0b10, "vneg.s32", v4i32>;
1495
1496// VNEG : Vector Negate (floating-point)
1497def VNEGf32d : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001498 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1499 "vneg.f32\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001500 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
1501def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001502 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1503 "vneg.f32\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001504 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
1505
1506def : Pat<(v8i8 (vneg_conv DPR:$src)), (VNEGs8d DPR:$src)>;
1507def : Pat<(v4i16 (vneg_conv DPR:$src)), (VNEGs16d DPR:$src)>;
1508def : Pat<(v2i32 (vneg_conv DPR:$src)), (VNEGs32d DPR:$src)>;
1509def : Pat<(v16i8 (vneg_conv QPR:$src)), (VNEGs8q QPR:$src)>;
1510def : Pat<(v8i16 (vneg_conv QPR:$src)), (VNEGs16q QPR:$src)>;
1511def : Pat<(v4i32 (vneg_conv QPR:$src)), (VNEGs32q QPR:$src)>;
1512
1513// VQNEG : Vector Saturating Negate
1514defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0, "vqneg.s",
1515 int_arm_neon_vqneg>;
1516
1517// Vector Bit Counting Operations.
1518
1519// VCLS : Vector Count Leading Sign Bits
1520defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0, "vcls.s",
1521 int_arm_neon_vcls>;
1522// VCLZ : Vector Count Leading Zeros
1523defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0, "vclz.i",
1524 int_arm_neon_vclz>;
1525// VCNT : Vector Count One Bits
1526def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0, "vcnt.8",
1527 v8i8, v8i8, int_arm_neon_vcnt>;
1528def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0, "vcnt.8",
1529 v16i8, v16i8, int_arm_neon_vcnt>;
1530
1531// Vector Move Operations.
1532
1533// VMOV : Vector Move (Register)
1534
1535def VMOVD : N3V<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001536 NoItinerary, "vmov\t$dst, $src", "", []>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001537def VMOVQ : N3V<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001538 NoItinerary, "vmov\t$dst, $src", "", []>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001539
1540// VMOV : Vector Move (Immediate)
1541
1542// VMOV_get_imm8 xform function: convert build_vector to VMOV.i8 imm.
1543def VMOV_get_imm8 : SDNodeXForm<build_vector, [{
1544 return ARM::getVMOVImm(N, 1, *CurDAG);
1545}]>;
1546def vmovImm8 : PatLeaf<(build_vector), [{
1547 return ARM::getVMOVImm(N, 1, *CurDAG).getNode() != 0;
1548}], VMOV_get_imm8>;
1549
1550// VMOV_get_imm16 xform function: convert build_vector to VMOV.i16 imm.
1551def VMOV_get_imm16 : SDNodeXForm<build_vector, [{
1552 return ARM::getVMOVImm(N, 2, *CurDAG);
1553}]>;
1554def vmovImm16 : PatLeaf<(build_vector), [{
1555 return ARM::getVMOVImm(N, 2, *CurDAG).getNode() != 0;
1556}], VMOV_get_imm16>;
1557
1558// VMOV_get_imm32 xform function: convert build_vector to VMOV.i32 imm.
1559def VMOV_get_imm32 : SDNodeXForm<build_vector, [{
1560 return ARM::getVMOVImm(N, 4, *CurDAG);
1561}]>;
1562def vmovImm32 : PatLeaf<(build_vector), [{
1563 return ARM::getVMOVImm(N, 4, *CurDAG).getNode() != 0;
1564}], VMOV_get_imm32>;
1565
1566// VMOV_get_imm64 xform function: convert build_vector to VMOV.i64 imm.
1567def VMOV_get_imm64 : SDNodeXForm<build_vector, [{
1568 return ARM::getVMOVImm(N, 8, *CurDAG);
1569}]>;
1570def vmovImm64 : PatLeaf<(build_vector), [{
1571 return ARM::getVMOVImm(N, 8, *CurDAG).getNode() != 0;
1572}], VMOV_get_imm64>;
1573
1574// Note: Some of the cmode bits in the following VMOV instructions need to
1575// be encoded based on the immed values.
1576
1577def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001578 (ins i8imm:$SIMM), NoItinerary,
1579 "vmov.i8\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001580 [(set DPR:$dst, (v8i8 vmovImm8:$SIMM))]>;
1581def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001582 (ins i8imm:$SIMM), NoItinerary,
1583 "vmov.i8\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001584 [(set QPR:$dst, (v16i8 vmovImm8:$SIMM))]>;
1585
1586def VMOVv4i16 : N1ModImm<1, 0b000, 0b1000, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001587 (ins i16imm:$SIMM), NoItinerary,
1588 "vmov.i16\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001589 [(set DPR:$dst, (v4i16 vmovImm16:$SIMM))]>;
1590def VMOVv8i16 : N1ModImm<1, 0b000, 0b1000, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001591 (ins i16imm:$SIMM), NoItinerary,
1592 "vmov.i16\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001593 [(set QPR:$dst, (v8i16 vmovImm16:$SIMM))]>;
1594
1595def VMOVv2i32 : N1ModImm<1, 0b000, 0b0000, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001596 (ins i32imm:$SIMM), NoItinerary,
1597 "vmov.i32\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001598 [(set DPR:$dst, (v2i32 vmovImm32:$SIMM))]>;
1599def VMOVv4i32 : N1ModImm<1, 0b000, 0b0000, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001600 (ins i32imm:$SIMM), NoItinerary,
1601 "vmov.i32\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001602 [(set QPR:$dst, (v4i32 vmovImm32:$SIMM))]>;
1603
1604def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001605 (ins i64imm:$SIMM), NoItinerary,
1606 "vmov.i64\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001607 [(set DPR:$dst, (v1i64 vmovImm64:$SIMM))]>;
1608def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001609 (ins i64imm:$SIMM), NoItinerary,
1610 "vmov.i64\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001611 [(set QPR:$dst, (v2i64 vmovImm64:$SIMM))]>;
1612
1613// VMOV : Vector Get Lane (move scalar to ARM core register)
1614
1615def VGETLNs8 : NVGetLane<0b11100101, 0b1011, 0b00,
1616 (outs GPR:$dst), (ins DPR:$src, i32imm:$lane),
David Goodwincfd67652009-08-06 16:52:47 +00001617 NoItinerary, "vmov", ".s8\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001618 [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src),
1619 imm:$lane))]>;
1620def VGETLNs16 : NVGetLane<0b11100001, 0b1011, 0b01,
1621 (outs GPR:$dst), (ins DPR:$src, i32imm:$lane),
David Goodwincfd67652009-08-06 16:52:47 +00001622 NoItinerary, "vmov", ".s16\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001623 [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src),
1624 imm:$lane))]>;
1625def VGETLNu8 : NVGetLane<0b11101101, 0b1011, 0b00,
1626 (outs GPR:$dst), (ins DPR:$src, i32imm:$lane),
David Goodwincfd67652009-08-06 16:52:47 +00001627 NoItinerary, "vmov", ".u8\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001628 [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src),
1629 imm:$lane))]>;
1630def VGETLNu16 : NVGetLane<0b11101001, 0b1011, 0b01,
1631 (outs GPR:$dst), (ins DPR:$src, i32imm:$lane),
David Goodwincfd67652009-08-06 16:52:47 +00001632 NoItinerary, "vmov", ".u16\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001633 [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src),
1634 imm:$lane))]>;
1635def VGETLNi32 : NVGetLane<0b11100001, 0b1011, 0b00,
1636 (outs GPR:$dst), (ins DPR:$src, i32imm:$lane),
David Goodwincfd67652009-08-06 16:52:47 +00001637 NoItinerary, "vmov", ".32\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001638 [(set GPR:$dst, (extractelt (v2i32 DPR:$src),
1639 imm:$lane))]>;
1640// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
1641def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
1642 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
1643 (SubReg_i8_reg imm:$lane))),
1644 (SubReg_i8_lane imm:$lane))>;
1645def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
1646 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
1647 (SubReg_i16_reg imm:$lane))),
1648 (SubReg_i16_lane imm:$lane))>;
1649def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
1650 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
1651 (SubReg_i8_reg imm:$lane))),
1652 (SubReg_i8_lane imm:$lane))>;
1653def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
1654 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
1655 (SubReg_i16_reg imm:$lane))),
1656 (SubReg_i16_lane imm:$lane))>;
1657def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
1658 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
1659 (SubReg_i32_reg imm:$lane))),
1660 (SubReg_i32_lane imm:$lane))>;
1661//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
1662// (EXTRACT_SUBREG QPR:$src1, (SubReg_f64_reg imm:$src2))>;
1663def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
1664 (EXTRACT_SUBREG QPR:$src1, (SubReg_f64_reg imm:$src2))>;
1665
1666
1667// VMOV : Vector Set Lane (move ARM core register to scalar)
1668
1669let Constraints = "$src1 = $dst" in {
1670def VSETLNi8 : NVSetLane<0b11100100, 0b1011, 0b00, (outs DPR:$dst),
1671 (ins DPR:$src1, GPR:$src2, i32imm:$lane),
David Goodwincfd67652009-08-06 16:52:47 +00001672 NoItinerary, "vmov", ".8\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00001673 [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1),
1674 GPR:$src2, imm:$lane))]>;
1675def VSETLNi16 : NVSetLane<0b11100000, 0b1011, 0b01, (outs DPR:$dst),
1676 (ins DPR:$src1, GPR:$src2, i32imm:$lane),
David Goodwincfd67652009-08-06 16:52:47 +00001677 NoItinerary, "vmov", ".16\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00001678 [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1),
1679 GPR:$src2, imm:$lane))]>;
1680def VSETLNi32 : NVSetLane<0b11100000, 0b1011, 0b00, (outs DPR:$dst),
1681 (ins DPR:$src1, GPR:$src2, i32imm:$lane),
David Goodwincfd67652009-08-06 16:52:47 +00001682 NoItinerary, "vmov", ".32\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00001683 [(set DPR:$dst, (insertelt (v2i32 DPR:$src1),
1684 GPR:$src2, imm:$lane))]>;
1685}
1686def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
1687 (v16i8 (INSERT_SUBREG QPR:$src1,
1688 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
1689 (SubReg_i8_reg imm:$lane))),
1690 GPR:$src2, (SubReg_i8_lane imm:$lane)),
1691 (SubReg_i8_reg imm:$lane)))>;
1692def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
1693 (v8i16 (INSERT_SUBREG QPR:$src1,
1694 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
1695 (SubReg_i16_reg imm:$lane))),
1696 GPR:$src2, (SubReg_i16_lane imm:$lane)),
1697 (SubReg_i16_reg imm:$lane)))>;
1698def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
1699 (v4i32 (INSERT_SUBREG QPR:$src1,
1700 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
1701 (SubReg_i32_reg imm:$lane))),
1702 GPR:$src2, (SubReg_i32_lane imm:$lane)),
1703 (SubReg_i32_reg imm:$lane)))>;
1704
1705//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
1706// (INSERT_SUBREG QPR:$src1, DPR:$src2, (SubReg_f64_reg imm:$src3))>;
1707def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
1708 (INSERT_SUBREG QPR:$src1, DPR:$src2, (SubReg_f64_reg imm:$src3))>;
1709
1710// VDUP : Vector Duplicate (from ARM core register to all elements)
1711
1712def splat_lo : PatFrag<(ops node:$lhs, node:$rhs),
1713 (vector_shuffle node:$lhs, node:$rhs), [{
1714 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1715 return SVOp->isSplat() && SVOp->getSplatIndex() == 0;
1716}]>;
1717
1718class VDUPD<bits<8> opcod1, bits<2> opcod3, string asmSize, ValueType Ty>
1719 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001720 NoItinerary, "vdup", !strconcat(asmSize, "\t$dst, $src"),
Bob Wilsone60fee02009-06-22 23:27:02 +00001721 [(set DPR:$dst, (Ty (splat_lo (scalar_to_vector GPR:$src), undef)))]>;
1722class VDUPQ<bits<8> opcod1, bits<2> opcod3, string asmSize, ValueType Ty>
1723 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001724 NoItinerary, "vdup", !strconcat(asmSize, "\t$dst, $src"),
Bob Wilsone60fee02009-06-22 23:27:02 +00001725 [(set QPR:$dst, (Ty (splat_lo (scalar_to_vector GPR:$src), undef)))]>;
1726
1727def VDUP8d : VDUPD<0b11101100, 0b00, ".8", v8i8>;
1728def VDUP16d : VDUPD<0b11101000, 0b01, ".16", v4i16>;
1729def VDUP32d : VDUPD<0b11101000, 0b00, ".32", v2i32>;
1730def VDUP8q : VDUPQ<0b11101110, 0b00, ".8", v16i8>;
1731def VDUP16q : VDUPQ<0b11101010, 0b01, ".16", v8i16>;
1732def VDUP32q : VDUPQ<0b11101010, 0b00, ".32", v4i32>;
1733
1734def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001735 NoItinerary, "vdup", ".32\t$dst, $src",
Bob Wilsone60fee02009-06-22 23:27:02 +00001736 [(set DPR:$dst, (v2f32 (splat_lo
1737 (scalar_to_vector
1738 (f32 (bitconvert GPR:$src))),
1739 undef)))]>;
1740def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001741 NoItinerary, "vdup", ".32\t$dst, $src",
Bob Wilsone60fee02009-06-22 23:27:02 +00001742 [(set QPR:$dst, (v4f32 (splat_lo
1743 (scalar_to_vector
1744 (f32 (bitconvert GPR:$src))),
1745 undef)))]>;
1746
1747// VDUP : Vector Duplicate Lane (from scalar to all elements)
1748
1749def SHUFFLE_get_splat_lane : SDNodeXForm<vector_shuffle, [{
1750 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1751 return CurDAG->getTargetConstant(SVOp->getSplatIndex(), MVT::i32);
1752}]>;
1753
1754def splat_lane : PatFrag<(ops node:$lhs, node:$rhs),
1755 (vector_shuffle node:$lhs, node:$rhs), [{
1756 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1757 return SVOp->isSplat();
1758}], SHUFFLE_get_splat_lane>;
1759
1760class VDUPLND<bits<2> op19_18, bits<2> op17_16, string OpcodeStr, ValueType Ty>
1761 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 0, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001762 (outs DPR:$dst), (ins DPR:$src, i32imm:$lane), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001763 !strconcat(OpcodeStr, "\t$dst, $src[$lane]"), "",
1764 [(set DPR:$dst, (Ty (splat_lane:$lane DPR:$src, undef)))]>;
1765
1766// vector_shuffle requires that the source and destination types match, so
1767// VDUP to a 128-bit result uses a target-specific VDUPLANEQ node.
1768class VDUPLNQ<bits<2> op19_18, bits<2> op17_16, string OpcodeStr,
1769 ValueType ResTy, ValueType OpTy>
1770 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 1, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001771 (outs QPR:$dst), (ins DPR:$src, i32imm:$lane), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001772 !strconcat(OpcodeStr, "\t$dst, $src[$lane]"), "",
1773 [(set QPR:$dst, (ResTy (NEONvduplaneq (OpTy DPR:$src), imm:$lane)))]>;
1774
1775def VDUPLN8d : VDUPLND<0b00, 0b01, "vdup.8", v8i8>;
1776def VDUPLN16d : VDUPLND<0b00, 0b10, "vdup.16", v4i16>;
1777def VDUPLN32d : VDUPLND<0b01, 0b00, "vdup.32", v2i32>;
1778def VDUPLNfd : VDUPLND<0b01, 0b00, "vdup.32", v2f32>;
1779def VDUPLN8q : VDUPLNQ<0b00, 0b01, "vdup.8", v16i8, v8i8>;
1780def VDUPLN16q : VDUPLNQ<0b00, 0b10, "vdup.16", v8i16, v4i16>;
1781def VDUPLN32q : VDUPLNQ<0b01, 0b00, "vdup.32", v4i32, v2i32>;
1782def VDUPLNfq : VDUPLNQ<0b01, 0b00, "vdup.32", v4f32, v2f32>;
1783
Anton Korobeynikov9c913fb2009-08-07 22:36:50 +00001784def VDUPfdf : N2V<0b11, 0b11, 0b01, 0b00, 0b11000, 0, 0,
1785 (outs DPR:$dst), (ins SPR:$src),
Anton Korobeynikov8e4585f2009-08-07 22:51:13 +00001786 NoItinerary, "vdup.32\t$dst, ${src:lane}", "",
Anton Korobeynikov9c913fb2009-08-07 22:36:50 +00001787 [(set DPR:$dst, (v2f32 (splat_lo
1788 (scalar_to_vector SPR:$src),
1789 undef)))]>;
1790
1791def VDUPfqf : N2V<0b11, 0b11, 0b01, 0b00, 0b11000, 1, 0,
1792 (outs QPR:$dst), (ins SPR:$src),
Anton Korobeynikov8e4585f2009-08-07 22:51:13 +00001793 NoItinerary, "vdup.32\t$dst, ${src:lane}", "",
Anton Korobeynikov9c913fb2009-08-07 22:36:50 +00001794 [(set QPR:$dst, (v4f32 (splat_lo
1795 (scalar_to_vector SPR:$src),
1796 undef)))]>;
1797
Bob Wilsone60fee02009-06-22 23:27:02 +00001798// VMOVN : Vector Narrowing Move
1799defm VMOVN : N2VNInt_HSD<0b11,0b11,0b10,0b00100,0,0, "vmovn.i",
1800 int_arm_neon_vmovn>;
1801// VQMOVN : Vector Saturating Narrowing Move
1802defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, "vqmovn.s",
1803 int_arm_neon_vqmovns>;
1804defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, "vqmovn.u",
1805 int_arm_neon_vqmovnu>;
1806defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, "vqmovun.s",
1807 int_arm_neon_vqmovnsu>;
1808// VMOVL : Vector Lengthening Move
1809defm VMOVLs : N2VLInt_QHS<0,1,0b1010,0,0,1, "vmovl.s", int_arm_neon_vmovls>;
1810defm VMOVLu : N2VLInt_QHS<1,1,0b1010,0,0,1, "vmovl.u", int_arm_neon_vmovlu>;
1811
1812// Vector Conversions.
1813
1814// VCVT : Vector Convert Between Floating-Point and Integers
1815def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
1816 v2i32, v2f32, fp_to_sint>;
1817def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
1818 v2i32, v2f32, fp_to_uint>;
1819def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
1820 v2f32, v2i32, sint_to_fp>;
1821def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
1822 v2f32, v2i32, uint_to_fp>;
1823
1824def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
1825 v4i32, v4f32, fp_to_sint>;
1826def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
1827 v4i32, v4f32, fp_to_uint>;
1828def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
1829 v4f32, v4i32, sint_to_fp>;
1830def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
1831 v4f32, v4i32, uint_to_fp>;
1832
1833// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
1834// Note: Some of the opcode bits in the following VCVT instructions need to
1835// be encoded based on the immed values.
1836def VCVTf2xsd : N2VCvtD<0, 1, 0b000000, 0b1111, 0, 1, "vcvt.s32.f32",
1837 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
1838def VCVTf2xud : N2VCvtD<1, 1, 0b000000, 0b1111, 0, 1, "vcvt.u32.f32",
1839 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
1840def VCVTxs2fd : N2VCvtD<0, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.s32",
1841 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
1842def VCVTxu2fd : N2VCvtD<1, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.u32",
1843 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
1844
1845def VCVTf2xsq : N2VCvtQ<0, 1, 0b000000, 0b1111, 0, 1, "vcvt.s32.f32",
1846 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
1847def VCVTf2xuq : N2VCvtQ<1, 1, 0b000000, 0b1111, 0, 1, "vcvt.u32.f32",
1848 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
1849def VCVTxs2fq : N2VCvtQ<0, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.s32",
1850 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
1851def VCVTxu2fq : N2VCvtQ<1, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.u32",
1852 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
1853
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001854// VREV : Vector Reverse
1855
1856def vrev64_shuffle : PatFrag<(ops node:$in),
1857 (vector_shuffle node:$in, undef), [{
1858 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1859 return ARM::isVREVMask(SVOp, 64);
1860}]>;
1861
1862def vrev32_shuffle : PatFrag<(ops node:$in),
1863 (vector_shuffle node:$in, undef), [{
1864 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1865 return ARM::isVREVMask(SVOp, 32);
1866}]>;
1867
1868def vrev16_shuffle : PatFrag<(ops node:$in),
1869 (vector_shuffle node:$in, undef), [{
1870 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1871 return ARM::isVREVMask(SVOp, 16);
1872}]>;
1873
1874// VREV64 : Vector Reverse elements within 64-bit doublewords
1875
1876class VREV64D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1877 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001878 (ins DPR:$src), NoItinerary,
1879 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001880 [(set DPR:$dst, (Ty (vrev64_shuffle (Ty DPR:$src))))]>;
1881class VREV64Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1882 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001883 (ins QPR:$src), NoItinerary,
1884 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001885 [(set QPR:$dst, (Ty (vrev64_shuffle (Ty QPR:$src))))]>;
1886
1887def VREV64d8 : VREV64D<0b00, "vrev64.8", v8i8>;
1888def VREV64d16 : VREV64D<0b01, "vrev64.16", v4i16>;
1889def VREV64d32 : VREV64D<0b10, "vrev64.32", v2i32>;
1890def VREV64df : VREV64D<0b10, "vrev64.32", v2f32>;
1891
1892def VREV64q8 : VREV64Q<0b00, "vrev64.8", v16i8>;
1893def VREV64q16 : VREV64Q<0b01, "vrev64.16", v8i16>;
1894def VREV64q32 : VREV64Q<0b10, "vrev64.32", v4i32>;
1895def VREV64qf : VREV64Q<0b10, "vrev64.32", v4f32>;
1896
1897// VREV32 : Vector Reverse elements within 32-bit words
1898
1899class VREV32D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1900 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001901 (ins DPR:$src), NoItinerary,
1902 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001903 [(set DPR:$dst, (Ty (vrev32_shuffle (Ty DPR:$src))))]>;
1904class VREV32Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1905 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001906 (ins QPR:$src), NoItinerary,
1907 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001908 [(set QPR:$dst, (Ty (vrev32_shuffle (Ty QPR:$src))))]>;
1909
1910def VREV32d8 : VREV32D<0b00, "vrev32.8", v8i8>;
1911def VREV32d16 : VREV32D<0b01, "vrev32.16", v4i16>;
1912
1913def VREV32q8 : VREV32Q<0b00, "vrev32.8", v16i8>;
1914def VREV32q16 : VREV32Q<0b01, "vrev32.16", v8i16>;
1915
1916// VREV16 : Vector Reverse elements within 16-bit halfwords
1917
1918class VREV16D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1919 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001920 (ins DPR:$src), NoItinerary,
1921 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001922 [(set DPR:$dst, (Ty (vrev16_shuffle (Ty DPR:$src))))]>;
1923class VREV16Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1924 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001925 (ins QPR:$src), NoItinerary,
1926 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001927 [(set QPR:$dst, (Ty (vrev16_shuffle (Ty QPR:$src))))]>;
1928
1929def VREV16d8 : VREV16D<0b00, "vrev16.8", v8i8>;
1930def VREV16q8 : VREV16Q<0b00, "vrev16.8", v16i8>;
1931
Bob Wilson3b169332009-08-08 05:53:00 +00001932// VTRN : Vector Transpose
1933
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +00001934def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn.8">;
1935def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn.16">;
1936def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn.32">;
Bob Wilson3b169332009-08-08 05:53:00 +00001937
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +00001938def VTRNq8 : N2VQShuffle<0b00, 0b00001, "vtrn.8">;
1939def VTRNq16 : N2VQShuffle<0b01, 0b00001, "vtrn.16">;
1940def VTRNq32 : N2VQShuffle<0b10, 0b00001, "vtrn.32">;
Bob Wilson3b169332009-08-08 05:53:00 +00001941
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +00001942// VUZP : Vector Unzip (Deinterleave)
1943
1944def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp.8">;
1945def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp.16">;
1946def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp.32">;
1947
1948def VUZPq8 : N2VQShuffle<0b00, 0b00010, "vuzp.8">;
1949def VUZPq16 : N2VQShuffle<0b01, 0b00010, "vuzp.16">;
1950def VUZPq32 : N2VQShuffle<0b10, 0b00010, "vuzp.32">;
1951
1952// VZIP : Vector Zip (Interleave)
1953
1954def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip.8">;
1955def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip.16">;
1956def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip.32">;
1957
1958def VZIPq8 : N2VQShuffle<0b00, 0b00011, "vzip.8">;
1959def VZIPq16 : N2VQShuffle<0b01, 0b00011, "vzip.16">;
1960def VZIPq32 : N2VQShuffle<0b10, 0b00011, "vzip.32">;
Bob Wilson3b169332009-08-08 05:53:00 +00001961
Bob Wilsone60fee02009-06-22 23:27:02 +00001962//===----------------------------------------------------------------------===//
Evan Cheng46961d82009-08-07 19:30:41 +00001963// NEON instructions for single-precision FP math
1964//===----------------------------------------------------------------------===//
1965
1966// These need separate instructions because they must use DPR_VFP2 register
1967// class which have SPR sub-registers.
1968
1969// Vector Add Operations used for single-precision FP
1970let neverHasSideEffects = 1 in
1971def VADDfd_sfp : N3VDs<0, 0, 0b00, 0b1101, 0, "vadd.f32", v2f32, v2f32, fadd,1>;
1972def : N3VDsPat<fadd, VADDfd_sfp>;
1973
1974// Vector Multiply Operations used for single-precision FP
1975let neverHasSideEffects = 1 in
1976def VMULfd_sfp : N3VDs<1, 0, 0b00, 0b1101, 1, "vmul.f32", v2f32, v2f32, fmul,1>;
1977def : N3VDsPat<fmul, VMULfd_sfp>;
1978
1979// Vector Multiply-Accumulate/Subtract used for single-precision FP
1980let neverHasSideEffects = 1 in
1981def VMLAfd_sfp : N3VDMulOps<0, 0, 0b00, 0b1101, 1, "vmla.f32", v2f32,fmul,fadd>;
1982def : N3VDMulOpsPat<fmul, fadd, VMLAfd>;
1983
1984let neverHasSideEffects = 1 in
1985def VMLSfd_sfp : N3VDMulOps<0, 0, 0b10, 0b1101, 1, "vmls.f32", v2f32,fmul,fsub>;
1986def : N3VDMulOpsPat<fmul, fsub, VMLSfd>;
1987
1988// Vector Sub Operations used for single-precision FP
1989let neverHasSideEffects = 1 in
1990def VSUBfd_sfp : N3VDs<0, 0, 0b10, 0b1101, 0, "vsub.f32", v2f32, v2f32, fsub,0>;
1991def : N3VDsPat<fsub, VSUBfd_sfp>;
1992
1993// Vector Absolute for single-precision FP
1994let neverHasSideEffects = 1 in
1995def VABSfd_sfp : N2VDInts<0b11, 0b11, 0b10, 0b01, 0b01110, 0, "vabs.f32",
1996 v2f32, v2f32, int_arm_neon_vabsf>;
1997def : N2VDIntsPat<fabs, VABSfd_sfp>;
1998
1999// Vector Negate for single-precision FP
2000
2001let neverHasSideEffects = 1 in
2002def VNEGf32d_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
2003 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), NoItinerary,
2004 "vneg.f32\t$dst, $src", "", []>;
2005def : N2VDIntsPat<fneg, VNEGf32d_sfp>;
2006
2007//===----------------------------------------------------------------------===//
Bob Wilsone60fee02009-06-22 23:27:02 +00002008// Non-Instruction Patterns
2009//===----------------------------------------------------------------------===//
2010
2011// bit_convert
2012def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
2013def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
2014def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
2015def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
2016def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
2017def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
2018def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
2019def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
2020def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
2021def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
2022def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
2023def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
2024def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
2025def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
2026def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
2027def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
2028def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
2029def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
2030def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
2031def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
2032def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
2033def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
2034def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
2035def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
2036def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
2037def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
2038def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
2039def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
2040def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
2041def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
2042
2043def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
2044def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
2045def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
2046def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
2047def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
2048def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
2049def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
2050def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
2051def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
2052def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
2053def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
2054def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
2055def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
2056def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
2057def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
2058def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
2059def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
2060def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
2061def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
2062def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
2063def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
2064def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
2065def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
2066def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
2067def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
2068def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
2069def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
2070def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
2071def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
2072def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;