blob: 3333a3a88566e677a88c42f9f5b5d13764462782 [file] [log] [blame]
Nate Begeman8c00f8c2005-08-04 07:12:09 +00001//===-- X86Subtarget.cpp - X86 Subtarget Information ------------*- C++ -*-===//
Nate Begemanfb5792f2005-07-12 01:41:54 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Nate Begeman and is distributed under the
6// University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the X86 specific subclass of TargetSubtarget.
11//
12//===----------------------------------------------------------------------===//
13
14#include "X86Subtarget.h"
Evan Chenga26eb5e2006-10-06 09:17:41 +000015#include "X86GenSubtarget.inc"
Nate Begemanfb5792f2005-07-12 01:41:54 +000016#include "llvm/Module.h"
Jim Laskey05a059d2006-09-07 12:23:47 +000017#include "llvm/Support/CommandLine.h"
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +000018#include "llvm/Target/TargetMachine.h"
Nate Begemanfb5792f2005-07-12 01:41:54 +000019using namespace llvm;
20
Jim Laskey05a059d2006-09-07 12:23:47 +000021cl::opt<X86Subtarget::AsmWriterFlavorTy>
Anton Korobeynikov7f705592007-01-12 19:20:47 +000022AsmWriterFlavor("x86-asm-syntax", cl::init(X86Subtarget::Unset),
Jim Laskey05a059d2006-09-07 12:23:47 +000023 cl::desc("Choose style of code to emit from X86 backend:"),
24 cl::values(
Anton Korobeynikov7f705592007-01-12 19:20:47 +000025 clEnumValN(X86Subtarget::ATT, "att", " Emit AT&T-style assembly"),
26 clEnumValN(X86Subtarget::Intel, "intel", " Emit Intel-style assembly"),
Chris Lattnercdb341d2006-09-07 22:29:41 +000027 clEnumValEnd));
Jim Laskey05a059d2006-09-07 12:23:47 +000028
Evan Cheng751c0e12006-10-16 21:00:37 +000029
Anton Korobeynikov7784ebc2006-11-30 22:42:55 +000030/// True if accessing the GV requires an extra load. For Windows, dllimported
31/// symbols are indirect, loading the value at address GV rather then the
32/// value of GV itself. This means that the GlobalAddress must be in the base
33/// or index register of the address, not the GV offset field.
Anton Korobeynikov48c8e3d2006-12-20 20:40:30 +000034bool X86Subtarget::GVRequiresExtraLoad(const GlobalValue* GV,
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +000035 const TargetMachine& TM,
Anton Korobeynikov48c8e3d2006-12-20 20:40:30 +000036 bool isDirectCall) const
Anton Korobeynikov7784ebc2006-11-30 22:42:55 +000037{
Anton Korobeynikovb10308e2007-01-28 13:31:35 +000038 // FIXME: PIC
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +000039 if (TM.getRelocationModel() != Reloc::Static)
Anton Korobeynikov5032e5a2007-01-17 10:33:08 +000040 if (isTargetDarwin()) {
Anton Korobeynikov15fccf12006-12-20 01:03:20 +000041 return (!isDirectCall &&
42 (GV->hasWeakLinkage() || GV->hasLinkOnceLinkage() ||
Reid Spencer5cbf9852007-01-30 20:08:39 +000043 (GV->isDeclaration() && !GV->hasNotBeenReadFromBytecode())));
Evan Cheng706535d2007-01-22 21:34:25 +000044 } else if (TM.getRelocationModel() == Reloc::PIC_ && isPICStyleGOT()) {
Anton Korobeynikov5032e5a2007-01-17 10:33:08 +000045 // Extra load is needed for all non-statics.
46 return (!isDirectCall &&
Reid Spencer5cbf9852007-01-30 20:08:39 +000047 (GV->isDeclaration() || !GV->hasInternalLinkage()));
Anton Korobeynikov317848f2007-01-03 11:43:14 +000048 } else if (isTargetCygMing() || isTargetWindows()) {
Anton Korobeynikov15fccf12006-12-20 01:03:20 +000049 return (GV->hasDLLImportLinkage());
50 }
Anton Korobeynikov7784ebc2006-11-30 22:42:55 +000051
52 return false;
53}
54
Chris Lattner1e39a152006-01-28 06:05:41 +000055/// GetCpuIDAndInfo - Execute the specified cpuid and return the 4 values in the
56/// specified arguments. If we can't run cpuid on the host, return true.
Evan Cheng751c0e12006-10-16 21:00:37 +000057bool X86::GetCpuIDAndInfo(unsigned value, unsigned *rEAX, unsigned *rEBX,
58 unsigned *rECX, unsigned *rEDX) {
Evan Cheng25ab6902006-09-08 06:48:29 +000059#if defined(__x86_64__)
Evan Chengf896d1e2006-10-17 00:24:49 +000060 // gcc doesn't know cpuid would clobber ebx/rbx. Preseve it manually.
61 asm ("movq\t%%rbx, %%rsi\n\t"
62 "cpuid\n\t"
63 "xchgq\t%%rbx, %%rsi\n\t"
Evan Cheng25ab6902006-09-08 06:48:29 +000064 : "=a" (*rEAX),
65 "=S" (*rEBX),
66 "=c" (*rECX),
67 "=d" (*rEDX)
68 : "a" (value));
69 return false;
70#elif defined(i386) || defined(__i386__) || defined(__x86__) || defined(_M_IX86)
Evan Cheng559806f2006-01-27 08:10:46 +000071#if defined(__GNUC__)
Evan Chengaacf9992006-11-08 20:35:37 +000072 asm ("movl\t%%ebx, %%esi\n\t"
Evan Cheng559806f2006-01-27 08:10:46 +000073 "cpuid\n\t"
Evan Chengaacf9992006-11-08 20:35:37 +000074 "xchgl\t%%ebx, %%esi\n\t"
Jeff Cohen41adb0d2006-01-28 18:09:06 +000075 : "=a" (*rEAX),
76 "=S" (*rEBX),
77 "=c" (*rECX),
78 "=d" (*rEDX)
Evan Cheng559806f2006-01-27 08:10:46 +000079 : "a" (value));
Chris Lattner1e39a152006-01-28 06:05:41 +000080 return false;
Jeff Cohen41adb0d2006-01-28 18:09:06 +000081#elif defined(_MSC_VER)
82 __asm {
83 mov eax,value
84 cpuid
85 mov esi,rEAX
86 mov dword ptr [esi],eax
87 mov esi,rEBX
88 mov dword ptr [esi],ebx
89 mov esi,rECX
90 mov dword ptr [esi],ecx
91 mov esi,rEDX
92 mov dword ptr [esi],edx
93 }
94 return false;
Evan Cheng559806f2006-01-27 08:10:46 +000095#endif
96#endif
Chris Lattner1e39a152006-01-28 06:05:41 +000097 return true;
Evan Cheng559806f2006-01-27 08:10:46 +000098}
99
Evan Chenga26eb5e2006-10-06 09:17:41 +0000100void X86Subtarget::AutoDetectSubtargetFeatures() {
Evan Chengb3a7e212006-01-27 19:30:30 +0000101 unsigned EAX = 0, EBX = 0, ECX = 0, EDX = 0;
Jeff Cohena3496402006-01-28 18:47:32 +0000102 union {
Jeff Cohen216d2812006-01-28 19:48:34 +0000103 unsigned u[3];
104 char c[12];
Jeff Cohena3496402006-01-28 18:47:32 +0000105 } text;
Chris Lattner3b6f4972006-11-20 18:16:05 +0000106
Evan Cheng751c0e12006-10-16 21:00:37 +0000107 if (X86::GetCpuIDAndInfo(0, &EAX, text.u+0, text.u+2, text.u+1))
Evan Chengabc346c2006-10-06 08:21:07 +0000108 return;
Anton Korobeynikov3b5ee732007-03-23 23:46:48 +0000109
110 X86::GetCpuIDAndInfo(0x1, &EAX, &EBX, &ECX, &EDX);
Chris Lattner3b6f4972006-11-20 18:16:05 +0000111
Anton Korobeynikov3b5ee732007-03-23 23:46:48 +0000112 if ((EDX >> 23) & 0x1) X86SSELevel = MMX;
113 if ((EDX >> 25) & 0x1) X86SSELevel = SSE1;
114 if ((EDX >> 26) & 0x1) X86SSELevel = SSE2;
115 if (ECX & 0x1) X86SSELevel = SSE3;
Bill Wendlingbb1ee052007-04-10 22:10:25 +0000116 if ((ECX >> 9) & 0x1) X86SSELevel = SSSE3;
Anton Korobeynikov3b5ee732007-03-23 23:46:48 +0000117
Jeff Cohen22114c32007-04-16 21:48:58 +0000118 X86::GetCpuIDAndInfo(0x80000001, &EAX, &EBX, &ECX, &EDX);
119 HasX86_64 = (EDX >> 29) & 0x1;
Evan Cheng559806f2006-01-27 08:10:46 +0000120}
Evan Cheng97c7fc32006-01-26 09:53:06 +0000121
Evan Chenga26eb5e2006-10-06 09:17:41 +0000122static const char *GetCurrentX86CPU() {
123 unsigned EAX = 0, EBX = 0, ECX = 0, EDX = 0;
Evan Cheng751c0e12006-10-16 21:00:37 +0000124 if (X86::GetCpuIDAndInfo(0x1, &EAX, &EBX, &ECX, &EDX))
Evan Chenga26eb5e2006-10-06 09:17:41 +0000125 return "generic";
126 unsigned Family = (EAX >> 8) & 0xf; // Bits 8 - 11
127 unsigned Model = (EAX >> 4) & 0xf; // Bits 4 - 7
Evan Cheng751c0e12006-10-16 21:00:37 +0000128 X86::GetCpuIDAndInfo(0x80000001, &EAX, &EBX, &ECX, &EDX);
Evan Cheng3cff9f82006-10-06 18:57:51 +0000129 bool Em64T = (EDX >> 29) & 0x1;
Evan Chenga26eb5e2006-10-06 09:17:41 +0000130
131 union {
132 unsigned u[3];
133 char c[12];
134 } text;
135
Evan Cheng751c0e12006-10-16 21:00:37 +0000136 X86::GetCpuIDAndInfo(0, &EAX, text.u+0, text.u+2, text.u+1);
Evan Chenga26eb5e2006-10-06 09:17:41 +0000137 if (memcmp(text.c, "GenuineIntel", 12) == 0) {
138 switch (Family) {
139 case 3:
140 return "i386";
141 case 4:
142 return "i486";
143 case 5:
144 switch (Model) {
145 case 4: return "pentium-mmx";
146 default: return "pentium";
147 }
148 case 6:
149 switch (Model) {
150 case 1: return "pentiumpro";
151 case 3:
152 case 5:
153 case 6: return "pentium2";
154 case 7:
155 case 8:
156 case 10:
157 case 11: return "pentium3";
158 case 9:
159 case 13: return "pentium-m";
160 case 14: return "yonah";
161 case 15: return "core2";
162 default: return "i686";
163 }
164 case 15: {
165 switch (Model) {
166 case 3:
167 case 4:
168 return (Em64T) ? "nocona" : "prescott";
169 default:
170 return (Em64T) ? "x86-64" : "pentium4";
171 }
172 }
173
174 default:
175 return "generic";
176 }
177 } else if (memcmp(text.c, "AuthenticAMD", 12) == 0) {
178 // FIXME: this poorly matches the generated SubtargetFeatureKV table. There
179 // appears to be no way to generate the wide variety of AMD-specific targets
180 // from the information returned from CPUID.
181 switch (Family) {
182 case 4:
183 return "i486";
184 case 5:
185 switch (Model) {
186 case 6:
187 case 7: return "k6";
188 case 8: return "k6-2";
189 case 9:
190 case 13: return "k6-3";
191 default: return "pentium";
192 }
193 case 6:
194 switch (Model) {
195 case 4: return "athlon-tbird";
196 case 6:
197 case 7:
198 case 8: return "athlon-mp";
199 case 10: return "athlon-xp";
200 default: return "athlon";
201 }
202 case 15:
203 switch (Model) {
Anton Korobeynikov3b5ee732007-03-23 23:46:48 +0000204 case 1: return "opteron";
Evan Chenga26eb5e2006-10-06 09:17:41 +0000205 case 5: return "athlon-fx"; // also opteron
206 default: return "athlon64";
207 }
Evan Chenga26eb5e2006-10-06 09:17:41 +0000208 default:
209 return "generic";
210 }
211 } else {
212 return "generic";
213 }
214}
215
Evan Cheng25ab6902006-09-08 06:48:29 +0000216X86Subtarget::X86Subtarget(const Module &M, const std::string &FS, bool is64Bit)
Evan Cheng8e0055d2006-10-04 18:33:00 +0000217 : AsmFlavor(AsmWriterFlavor)
Anton Korobeynikov7f705592007-01-12 19:20:47 +0000218 , PICStyle(PICStyle::None)
Evan Cheng25ab6902006-09-08 06:48:29 +0000219 , X86SSELevel(NoMMXSSE)
Evan Cheng25ab6902006-09-08 06:48:29 +0000220 , HasX86_64(false)
221 , stackAlignment(8)
222 // FIXME: this is a known good value for Yonah. How about others?
223 , MinRepStrSizeThreshold(128)
224 , Is64Bit(is64Bit)
225 , TargetType(isELF) { // Default to ELF unless otherwise specified.
Chris Lattner104988a2006-01-27 22:37:09 +0000226
Evan Cheng97c7fc32006-01-26 09:53:06 +0000227 // Determine default and user specified characteristics
Evan Chenga26eb5e2006-10-06 09:17:41 +0000228 if (!FS.empty()) {
229 // If feature string is not empty, parse features string.
230 std::string CPU = GetCurrentX86CPU();
231 ParseSubtargetFeatures(FS, CPU);
Chris Lattner3b6f4972006-11-20 18:16:05 +0000232
233 if (Is64Bit && !HasX86_64)
Bill Wendlingf5da1332006-12-07 22:21:48 +0000234 cerr << "Warning: Generation of 64-bit code for a 32-bit processor "
235 << "requested.\n";
Chris Lattner3b6f4972006-11-20 18:16:05 +0000236 if (Is64Bit && X86SSELevel < SSE2)
Bill Wendlingf5da1332006-12-07 22:21:48 +0000237 cerr << "Warning: 64-bit processors all have at least SSE2.\n";
Chris Lattner3b6f4972006-11-20 18:16:05 +0000238 } else {
239 // Otherwise, use CPUID to auto-detect feature set.
240 AutoDetectSubtargetFeatures();
241 }
242
243 // If requesting codegen for X86-64, make sure that 64-bit and SSE2 features
244 // are enabled. These are available on all x86-64 CPUs.
245 if (Is64Bit) {
246 HasX86_64 = true;
247 if (X86SSELevel < SSE2)
248 X86SSELevel = SSE2;
Evan Cheng25ab6902006-09-08 06:48:29 +0000249 }
250
Nate Begemanfb5792f2005-07-12 01:41:54 +0000251 // Set the boolean corresponding to the current target triple, or the default
252 // if one cannot be determined, to true.
253 const std::string& TT = M.getTargetTriple();
254 if (TT.length() > 5) {
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000255 if (TT.find("cygwin") != std::string::npos)
Chris Lattnere5600e52005-11-21 22:31:58 +0000256 TargetType = isCygwin;
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000257 else if (TT.find("mingw") != std::string::npos)
258 TargetType = isMingw;
Chris Lattnere5600e52005-11-21 22:31:58 +0000259 else if (TT.find("darwin") != std::string::npos)
260 TargetType = isDarwin;
261 else if (TT.find("win32") != std::string::npos)
262 TargetType = isWindows;
Nate Begemanfb5792f2005-07-12 01:41:54 +0000263 } else if (TT.empty()) {
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000264#if defined(__CYGWIN__)
Chris Lattnere5600e52005-11-21 22:31:58 +0000265 TargetType = isCygwin;
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000266#elif defined(__MINGW32__)
267 TargetType = isMingw;
Nate Begemanfb5792f2005-07-12 01:41:54 +0000268#elif defined(__APPLE__)
Chris Lattnere5600e52005-11-21 22:31:58 +0000269 TargetType = isDarwin;
Nate Begemanfb5792f2005-07-12 01:41:54 +0000270#elif defined(_WIN32)
Chris Lattnere5600e52005-11-21 22:31:58 +0000271 TargetType = isWindows;
Nate Begemanfb5792f2005-07-12 01:41:54 +0000272#endif
273 }
274
Chris Lattnercdb341d2006-09-07 22:29:41 +0000275 // If the asm syntax hasn't been overridden on the command line, use whatever
276 // the target wants.
Anton Korobeynikov7f705592007-01-12 19:20:47 +0000277 if (AsmFlavor == X86Subtarget::Unset) {
Chris Lattnercdb341d2006-09-07 22:29:41 +0000278 if (TargetType == isWindows) {
Anton Korobeynikov7f705592007-01-12 19:20:47 +0000279 AsmFlavor = X86Subtarget::Intel;
Chris Lattnercdb341d2006-09-07 22:29:41 +0000280 } else {
Anton Korobeynikov7f705592007-01-12 19:20:47 +0000281 AsmFlavor = X86Subtarget::ATT;
Chris Lattnercdb341d2006-09-07 22:29:41 +0000282 }
283 }
284
Evan Chengb4809b22006-11-29 02:00:40 +0000285 if (TargetType == isDarwin ||
286 TargetType == isCygwin ||
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000287 TargetType == isMingw ||
Evan Chengb4809b22006-11-29 02:00:40 +0000288 (TargetType == isELF && Is64Bit))
Nate Begemanfb5792f2005-07-12 01:41:54 +0000289 stackAlignment = 16;
Nate Begemanfb5792f2005-07-12 01:41:54 +0000290}