Chris Lattner | fd60382 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 1 | //===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This class prints an ARM MCInst to a .s file. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #define DEBUG_TYPE "asm-printer" |
Chris Lattner | 413ae25 | 2009-10-20 00:42:49 +0000 | [diff] [blame] | 15 | #include "ARM.h" // FIXME: FACTOR ENUMS BETTER. |
Chris Lattner | fd60382 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 16 | #include "ARMInstPrinter.h" |
Chris Lattner | 61d35c2 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 17 | #include "ARMAddressingModes.h" |
Chris Lattner | fd60382 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 18 | #include "llvm/MC/MCInst.h" |
Chris Lattner | 61d35c2 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 19 | #include "llvm/MC/MCAsmInfo.h" |
Chris Lattner | 6f99776 | 2009-10-19 21:53:00 +0000 | [diff] [blame] | 20 | #include "llvm/MC/MCExpr.h" |
| 21 | #include "llvm/Support/raw_ostream.h" |
Chris Lattner | fd60382 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 22 | using namespace llvm; |
| 23 | |
| 24 | // Include the auto-generated portion of the assembly writer. |
| 25 | #define MachineInstr MCInst |
| 26 | #define ARMAsmPrinter ARMInstPrinter // FIXME: REMOVE. |
Chris Lattner | fd60382 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 27 | #include "ARMGenAsmWriter.inc" |
| 28 | #undef MachineInstr |
| 29 | #undef ARMAsmPrinter |
| 30 | |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 31 | static unsigned NextReg(unsigned Reg) { |
| 32 | switch (Reg) { |
Daniel Dunbar | 6b7c2cf | 2010-03-19 03:18:23 +0000 | [diff] [blame] | 33 | default: |
| 34 | assert(0 && "Unexpected register enum"); |
| 35 | |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 36 | case ARM::D0: |
| 37 | return ARM::D1; |
| 38 | case ARM::D1: |
| 39 | return ARM::D2; |
| 40 | case ARM::D2: |
| 41 | return ARM::D3; |
| 42 | case ARM::D3: |
| 43 | return ARM::D4; |
| 44 | case ARM::D4: |
| 45 | return ARM::D5; |
| 46 | case ARM::D5: |
| 47 | return ARM::D6; |
| 48 | case ARM::D6: |
| 49 | return ARM::D7; |
| 50 | case ARM::D7: |
| 51 | return ARM::D8; |
| 52 | case ARM::D8: |
| 53 | return ARM::D9; |
| 54 | case ARM::D9: |
| 55 | return ARM::D10; |
| 56 | case ARM::D10: |
| 57 | return ARM::D11; |
| 58 | case ARM::D11: |
| 59 | return ARM::D12; |
| 60 | case ARM::D12: |
| 61 | return ARM::D13; |
| 62 | case ARM::D13: |
| 63 | return ARM::D14; |
| 64 | case ARM::D14: |
| 65 | return ARM::D15; |
| 66 | case ARM::D15: |
| 67 | return ARM::D16; |
| 68 | case ARM::D16: |
| 69 | return ARM::D17; |
| 70 | case ARM::D17: |
| 71 | return ARM::D18; |
| 72 | case ARM::D18: |
| 73 | return ARM::D19; |
| 74 | case ARM::D19: |
| 75 | return ARM::D20; |
| 76 | case ARM::D20: |
| 77 | return ARM::D21; |
| 78 | case ARM::D21: |
| 79 | return ARM::D22; |
| 80 | case ARM::D22: |
| 81 | return ARM::D23; |
| 82 | case ARM::D23: |
| 83 | return ARM::D24; |
| 84 | case ARM::D24: |
| 85 | return ARM::D25; |
| 86 | case ARM::D25: |
| 87 | return ARM::D26; |
| 88 | case ARM::D26: |
| 89 | return ARM::D27; |
| 90 | case ARM::D27: |
| 91 | return ARM::D28; |
| 92 | case ARM::D28: |
| 93 | return ARM::D29; |
| 94 | case ARM::D29: |
| 95 | return ARM::D30; |
| 96 | case ARM::D30: |
| 97 | return ARM::D31; |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 98 | } |
| 99 | } |
| 100 | |
Chris Lattner | d374087 | 2010-04-04 05:04:31 +0000 | [diff] [blame] | 101 | void ARMInstPrinter::printInst(const MCInst *MI, raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 102 | // Check for MOVs and print canonical forms, instead. |
| 103 | if (MI->getOpcode() == ARM::MOVs) { |
| 104 | const MCOperand &Dst = MI->getOperand(0); |
| 105 | const MCOperand &MO1 = MI->getOperand(1); |
| 106 | const MCOperand &MO2 = MI->getOperand(2); |
| 107 | const MCOperand &MO3 = MI->getOperand(3); |
| 108 | |
| 109 | O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm())); |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 110 | printSBitModifierOperand(MI, 6, O); |
| 111 | printPredicateOperand(MI, 4, O); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 112 | |
| 113 | O << '\t' << getRegisterName(Dst.getReg()) |
| 114 | << ", " << getRegisterName(MO1.getReg()); |
| 115 | |
| 116 | if (ARM_AM::getSORegShOp(MO3.getImm()) == ARM_AM::rrx) |
| 117 | return; |
| 118 | |
| 119 | O << ", "; |
| 120 | |
| 121 | if (MO2.getReg()) { |
| 122 | O << getRegisterName(MO2.getReg()); |
| 123 | assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0); |
| 124 | } else { |
| 125 | O << "#" << ARM_AM::getSORegOffset(MO3.getImm()); |
| 126 | } |
| 127 | return; |
| 128 | } |
| 129 | |
| 130 | // A8.6.123 PUSH |
| 131 | if ((MI->getOpcode() == ARM::STM_UPD || MI->getOpcode() == ARM::t2STM_UPD) && |
| 132 | MI->getOperand(0).getReg() == ARM::SP) { |
| 133 | const MCOperand &MO1 = MI->getOperand(2); |
| 134 | if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::db) { |
| 135 | O << '\t' << "push"; |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 136 | printPredicateOperand(MI, 3, O); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 137 | O << '\t'; |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 138 | printRegisterList(MI, 5, O); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 139 | return; |
| 140 | } |
| 141 | } |
| 142 | |
| 143 | // A8.6.122 POP |
| 144 | if ((MI->getOpcode() == ARM::LDM_UPD || MI->getOpcode() == ARM::t2LDM_UPD) && |
| 145 | MI->getOperand(0).getReg() == ARM::SP) { |
| 146 | const MCOperand &MO1 = MI->getOperand(2); |
| 147 | if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::ia) { |
| 148 | O << '\t' << "pop"; |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 149 | printPredicateOperand(MI, 3, O); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 150 | O << '\t'; |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 151 | printRegisterList(MI, 5, O); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 152 | return; |
| 153 | } |
| 154 | } |
| 155 | |
| 156 | // A8.6.355 VPUSH |
| 157 | if ((MI->getOpcode() == ARM::VSTMS_UPD || MI->getOpcode() ==ARM::VSTMD_UPD) && |
| 158 | MI->getOperand(0).getReg() == ARM::SP) { |
| 159 | const MCOperand &MO1 = MI->getOperand(2); |
| 160 | if (ARM_AM::getAM5SubMode(MO1.getImm()) == ARM_AM::db) { |
| 161 | O << '\t' << "vpush"; |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 162 | printPredicateOperand(MI, 3, O); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 163 | O << '\t'; |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 164 | printRegisterList(MI, 5, O); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 165 | return; |
| 166 | } |
| 167 | } |
| 168 | |
| 169 | // A8.6.354 VPOP |
| 170 | if ((MI->getOpcode() == ARM::VLDMS_UPD || MI->getOpcode() ==ARM::VLDMD_UPD) && |
| 171 | MI->getOperand(0).getReg() == ARM::SP) { |
| 172 | const MCOperand &MO1 = MI->getOperand(2); |
| 173 | if (ARM_AM::getAM5SubMode(MO1.getImm()) == ARM_AM::ia) { |
| 174 | O << '\t' << "vpop"; |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 175 | printPredicateOperand(MI, 3, O); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 176 | O << '\t'; |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 177 | printRegisterList(MI, 5, O); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 178 | return; |
| 179 | } |
| 180 | } |
| 181 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 182 | printInstruction(MI, O); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 183 | } |
Chris Lattner | fd60382 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 184 | |
Chris Lattner | 8bc86cb | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 185 | void ARMInstPrinter::printOperand(const MCInst *MI, unsigned OpNo, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 186 | raw_ostream &O, const char *Modifier) { |
Chris Lattner | 8bc86cb | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 187 | const MCOperand &Op = MI->getOperand(OpNo); |
| 188 | if (Op.isReg()) { |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 189 | unsigned Reg = Op.getReg(); |
| 190 | if (Modifier && strcmp(Modifier, "dregpair") == 0) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 191 | O << '{' << getRegisterName(Reg) << ", " |
| 192 | << getRegisterName(NextReg(Reg)) << '}'; |
| 193 | #if 0 |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 194 | // FIXME: Breaks e.g. ARM/vmul.ll. |
| 195 | assert(0); |
| 196 | /* |
| 197 | unsigned DRegLo = TRI->getSubReg(Reg, 5); // arm_dsubreg_0 |
| 198 | unsigned DRegHi = TRI->getSubReg(Reg, 6); // arm_dsubreg_1 |
| 199 | O << '{' |
| 200 | << getRegisterName(DRegLo) << ',' << getRegisterName(DRegHi) |
| 201 | << '}';*/ |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 202 | #endif |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 203 | } else if (Modifier && strcmp(Modifier, "lane") == 0) { |
| 204 | assert(0); |
| 205 | /* |
| 206 | unsigned RegNum = ARMRegisterInfo::getRegisterNumbering(Reg); |
| 207 | unsigned DReg = TRI->getMatchingSuperReg(Reg, RegNum & 1 ? 2 : 1, |
| 208 | &ARM::DPR_VFP2RegClass); |
| 209 | O << getRegisterName(DReg) << '[' << (RegNum & 1) << ']'; |
| 210 | */ |
| 211 | } else { |
| 212 | O << getRegisterName(Reg); |
| 213 | } |
Chris Lattner | 8bc86cb | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 214 | } else if (Op.isImm()) { |
Daniel Dunbar | 6b7c2cf | 2010-03-19 03:18:23 +0000 | [diff] [blame] | 215 | assert((Modifier && !strcmp(Modifier, "call")) || |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 216 | ((Modifier == 0 || Modifier[0] == 0) && "No modifiers supported")); |
Chris Lattner | 8bc86cb | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 217 | O << '#' << Op.getImm(); |
| 218 | } else { |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 219 | assert((Modifier == 0 || Modifier[0] == 0) && "No modifiers supported"); |
Chris Lattner | 8bc86cb | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 220 | assert(Op.isExpr() && "unknown operand kind in printOperand"); |
Chris Lattner | 8cb9a3b | 2010-01-18 00:37:40 +0000 | [diff] [blame] | 221 | O << *Op.getExpr(); |
Chris Lattner | 8bc86cb | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 222 | } |
| 223 | } |
Chris Lattner | 61d35c2 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 224 | |
| 225 | static void printSOImm(raw_ostream &O, int64_t V, bool VerboseAsm, |
| 226 | const MCAsmInfo *MAI) { |
| 227 | // Break it up into two parts that make up a shifter immediate. |
Bob Wilson | b123b8b | 2010-04-13 02:11:48 +0000 | [diff] [blame] | 228 | V = ARM_AM::getSOImmVal(V); |
Chris Lattner | 61d35c2 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 229 | assert(V != -1 && "Not a valid so_imm value!"); |
| 230 | |
| 231 | unsigned Imm = ARM_AM::getSOImmValImm(V); |
| 232 | unsigned Rot = ARM_AM::getSOImmValRot(V); |
| 233 | |
| 234 | // Print low-level immediate formation info, per |
| 235 | // A5.1.3: "Data-processing operands - Immediate". |
| 236 | if (Rot) { |
| 237 | O << "#" << Imm << ", " << Rot; |
| 238 | // Pretty printed version. |
| 239 | if (VerboseAsm) |
| 240 | O << ' ' << MAI->getCommentString() |
| 241 | << ' ' << (int)ARM_AM::rotr32(Imm, Rot); |
| 242 | } else { |
| 243 | O << "#" << Imm; |
| 244 | } |
| 245 | } |
| 246 | |
| 247 | |
| 248 | /// printSOImmOperand - SOImm is 4-bit rotate amount in bits 8-11 with 8-bit |
| 249 | /// immediate in bits 0-7. |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 250 | void ARMInstPrinter::printSOImmOperand(const MCInst *MI, unsigned OpNum, |
| 251 | raw_ostream &O) { |
Chris Lattner | 61d35c2 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 252 | const MCOperand &MO = MI->getOperand(OpNum); |
| 253 | assert(MO.isImm() && "Not a valid so_imm value!"); |
| 254 | printSOImm(O, MO.getImm(), VerboseAsm, &MAI); |
| 255 | } |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 256 | |
Chris Lattner | 017d947 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 257 | /// printSOImm2PartOperand - SOImm is broken into two pieces using a 'mov' |
| 258 | /// followed by an 'orr' to materialize. |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 259 | void ARMInstPrinter::printSOImm2PartOperand(const MCInst *MI, unsigned OpNum, |
| 260 | raw_ostream &O) { |
Chris Lattner | 017d947 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 261 | // FIXME: REMOVE this method. |
| 262 | abort(); |
| 263 | } |
| 264 | |
| 265 | // so_reg is a 4-operand unit corresponding to register forms of the A5.1 |
| 266 | // "Addressing Mode 1 - Data-processing operands" forms. This includes: |
| 267 | // REG 0 0 - e.g. R5 |
| 268 | // REG REG 0,SH_OPC - e.g. R5, ROR R3 |
| 269 | // REG 0 IMM,SH_OPC - e.g. R5, LSL #3 |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 270 | void ARMInstPrinter::printSORegOperand(const MCInst *MI, unsigned OpNum, |
| 271 | raw_ostream &O) { |
Chris Lattner | 017d947 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 272 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 273 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 274 | const MCOperand &MO3 = MI->getOperand(OpNum+2); |
| 275 | |
| 276 | O << getRegisterName(MO1.getReg()); |
| 277 | |
| 278 | // Print the shift opc. |
| 279 | O << ", " |
| 280 | << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm())) |
| 281 | << ' '; |
| 282 | |
| 283 | if (MO2.getReg()) { |
| 284 | O << getRegisterName(MO2.getReg()); |
| 285 | assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0); |
| 286 | } else { |
| 287 | O << "#" << ARM_AM::getSORegOffset(MO3.getImm()); |
| 288 | } |
| 289 | } |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 290 | |
| 291 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 292 | void ARMInstPrinter::printAddrMode2Operand(const MCInst *MI, unsigned Op, |
| 293 | raw_ostream &O) { |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 294 | const MCOperand &MO1 = MI->getOperand(Op); |
| 295 | const MCOperand &MO2 = MI->getOperand(Op+1); |
| 296 | const MCOperand &MO3 = MI->getOperand(Op+2); |
| 297 | |
| 298 | if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right. |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 299 | printOperand(MI, Op, O); |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 300 | return; |
| 301 | } |
| 302 | |
| 303 | O << "[" << getRegisterName(MO1.getReg()); |
| 304 | |
| 305 | if (!MO2.getReg()) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 306 | if (ARM_AM::getAM2Offset(MO3.getImm())) // Don't print +0. |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 307 | O << ", #" |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 308 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm())) |
| 309 | << ARM_AM::getAM2Offset(MO3.getImm()); |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 310 | O << "]"; |
| 311 | return; |
| 312 | } |
| 313 | |
| 314 | O << ", " |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 315 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm())) |
| 316 | << getRegisterName(MO2.getReg()); |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 317 | |
| 318 | if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm())) |
| 319 | O << ", " |
| 320 | << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm())) |
| 321 | << " #" << ShImm; |
| 322 | O << "]"; |
| 323 | } |
Chris Lattner | e306d8d | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 324 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 325 | void ARMInstPrinter::printAddrMode2OffsetOperand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 326 | unsigned OpNum, |
| 327 | raw_ostream &O) { |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 328 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 329 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 330 | |
| 331 | if (!MO1.getReg()) { |
| 332 | unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm()); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 333 | O << '#' |
| 334 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm())) |
| 335 | << ImmOffs; |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 336 | return; |
| 337 | } |
| 338 | |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 339 | O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm())) |
| 340 | << getRegisterName(MO1.getReg()); |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 341 | |
| 342 | if (unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm())) |
| 343 | O << ", " |
| 344 | << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO2.getImm())) |
| 345 | << " #" << ShImm; |
| 346 | } |
| 347 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 348 | void ARMInstPrinter::printAddrMode3Operand(const MCInst *MI, unsigned OpNum, |
| 349 | raw_ostream &O) { |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 350 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 351 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 352 | const MCOperand &MO3 = MI->getOperand(OpNum+2); |
| 353 | |
| 354 | O << '[' << getRegisterName(MO1.getReg()); |
| 355 | |
| 356 | if (MO2.getReg()) { |
| 357 | O << ", " << (char)ARM_AM::getAM3Op(MO3.getImm()) |
| 358 | << getRegisterName(MO2.getReg()) << ']'; |
| 359 | return; |
| 360 | } |
| 361 | |
| 362 | if (unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm())) |
| 363 | O << ", #" |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 364 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm())) |
| 365 | << ImmOffs; |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 366 | O << ']'; |
| 367 | } |
| 368 | |
| 369 | void ARMInstPrinter::printAddrMode3OffsetOperand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 370 | unsigned OpNum, |
| 371 | raw_ostream &O) { |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 372 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 373 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 374 | |
| 375 | if (MO1.getReg()) { |
| 376 | O << (char)ARM_AM::getAM3Op(MO2.getImm()) |
| 377 | << getRegisterName(MO1.getReg()); |
| 378 | return; |
| 379 | } |
| 380 | |
| 381 | unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm()); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 382 | O << '#' |
| 383 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm())) |
| 384 | << ImmOffs; |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 385 | } |
| 386 | |
Chris Lattner | e306d8d | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 387 | |
| 388 | void ARMInstPrinter::printAddrMode4Operand(const MCInst *MI, unsigned OpNum, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 389 | raw_ostream &O, |
Chris Lattner | e306d8d | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 390 | const char *Modifier) { |
Chris Lattner | e306d8d | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 391 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 392 | ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm()); |
Chris Lattner | 306d14f | 2009-10-19 23:31:43 +0000 | [diff] [blame] | 393 | if (Modifier && strcmp(Modifier, "submode") == 0) { |
Bob Wilson | ea7f22c | 2010-03-16 16:19:07 +0000 | [diff] [blame] | 394 | O << ARM_AM::getAMSubModeStr(Mode); |
Chris Lattner | 306d14f | 2009-10-19 23:31:43 +0000 | [diff] [blame] | 395 | } else if (Modifier && strcmp(Modifier, "wide") == 0) { |
Chris Lattner | e306d8d | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 396 | ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm()); |
| 397 | if (Mode == ARM_AM::ia) |
| 398 | O << ".w"; |
| 399 | } else { |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 400 | printOperand(MI, OpNum, O); |
Chris Lattner | e306d8d | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 401 | } |
| 402 | } |
| 403 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 404 | void ARMInstPrinter::printAddrMode5Operand(const MCInst *MI, unsigned OpNum, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 405 | raw_ostream &O, |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 406 | const char *Modifier) { |
| 407 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 408 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 409 | |
| 410 | if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right. |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 411 | printOperand(MI, OpNum, O); |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 412 | return; |
| 413 | } |
| 414 | |
| 415 | if (Modifier && strcmp(Modifier, "submode") == 0) { |
| 416 | ARM_AM::AMSubMode Mode = ARM_AM::getAM5SubMode(MO2.getImm()); |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 417 | O << ARM_AM::getAMSubModeStr(Mode); |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 418 | return; |
| 419 | } else if (Modifier && strcmp(Modifier, "base") == 0) { |
| 420 | // Used for FSTM{D|S} and LSTM{D|S} operations. |
| 421 | O << getRegisterName(MO1.getReg()); |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 422 | return; |
| 423 | } |
| 424 | |
| 425 | O << "[" << getRegisterName(MO1.getReg()); |
| 426 | |
| 427 | if (unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm())) { |
| 428 | O << ", #" |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 429 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM5Op(MO2.getImm())) |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 430 | << ImmOffs*4; |
| 431 | } |
| 432 | O << "]"; |
| 433 | } |
| 434 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 435 | void ARMInstPrinter::printAddrMode6Operand(const MCInst *MI, unsigned OpNum, |
| 436 | raw_ostream &O) { |
Chris Lattner | 235e2f6 | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 437 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 438 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
Chris Lattner | 235e2f6 | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 439 | |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 440 | O << "[" << getRegisterName(MO1.getReg()); |
| 441 | if (MO2.getImm()) { |
| 442 | // FIXME: Both darwin as and GNU as violate ARM docs here. |
| 443 | O << ", :" << MO2.getImm(); |
Chris Lattner | 235e2f6 | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 444 | } |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 445 | O << "]"; |
| 446 | } |
| 447 | |
| 448 | void ARMInstPrinter::printAddrMode6OffsetOperand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 449 | unsigned OpNum, |
| 450 | raw_ostream &O) { |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 451 | const MCOperand &MO = MI->getOperand(OpNum); |
| 452 | if (MO.getReg() == 0) |
| 453 | O << "!"; |
| 454 | else |
| 455 | O << ", " << getRegisterName(MO.getReg()); |
Chris Lattner | 235e2f6 | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 456 | } |
| 457 | |
| 458 | void ARMInstPrinter::printAddrModePCOperand(const MCInst *MI, unsigned OpNum, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 459 | raw_ostream &O, |
Chris Lattner | 235e2f6 | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 460 | const char *Modifier) { |
| 461 | assert(0 && "FIXME: Implement printAddrModePCOperand"); |
| 462 | } |
| 463 | |
| 464 | void ARMInstPrinter::printBitfieldInvMaskImmOperand (const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 465 | unsigned OpNum, |
| 466 | raw_ostream &O) { |
Chris Lattner | 235e2f6 | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 467 | const MCOperand &MO = MI->getOperand(OpNum); |
| 468 | uint32_t v = ~MO.getImm(); |
| 469 | int32_t lsb = CountTrailingZeros_32(v); |
| 470 | int32_t width = (32 - CountLeadingZeros_32 (v)) - lsb; |
| 471 | assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!"); |
| 472 | O << '#' << lsb << ", #" << width; |
| 473 | } |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 474 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 475 | void ARMInstPrinter::printRegisterList(const MCInst *MI, unsigned OpNum, |
| 476 | raw_ostream &O) { |
Chris Lattner | e306d8d | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 477 | O << "{"; |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 478 | for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) { |
| 479 | if (i != OpNum) O << ", "; |
Chris Lattner | e306d8d | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 480 | O << getRegisterName(MI->getOperand(i).getReg()); |
| 481 | } |
| 482 | O << "}"; |
| 483 | } |
Chris Lattner | 4d15222 | 2009-10-19 22:23:04 +0000 | [diff] [blame] | 484 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 485 | void ARMInstPrinter::printCPSOptionOperand(const MCInst *MI, unsigned OpNum, |
| 486 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 487 | const MCOperand &Op = MI->getOperand(OpNum); |
| 488 | unsigned option = Op.getImm(); |
| 489 | unsigned mode = option & 31; |
| 490 | bool changemode = option >> 5 & 1; |
| 491 | unsigned AIF = option >> 6 & 7; |
| 492 | unsigned imod = option >> 9 & 3; |
| 493 | if (imod == 2) |
| 494 | O << "ie"; |
| 495 | else if (imod == 3) |
| 496 | O << "id"; |
| 497 | O << '\t'; |
| 498 | if (imod > 1) { |
| 499 | if (AIF & 4) O << 'a'; |
| 500 | if (AIF & 2) O << 'i'; |
| 501 | if (AIF & 1) O << 'f'; |
| 502 | if (AIF > 0 && changemode) O << ", "; |
| 503 | } |
| 504 | if (changemode) |
| 505 | O << '#' << mode; |
| 506 | } |
| 507 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 508 | void ARMInstPrinter::printMSRMaskOperand(const MCInst *MI, unsigned OpNum, |
| 509 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 510 | const MCOperand &Op = MI->getOperand(OpNum); |
| 511 | unsigned Mask = Op.getImm(); |
| 512 | if (Mask) { |
| 513 | O << '_'; |
| 514 | if (Mask & 8) O << 'f'; |
| 515 | if (Mask & 4) O << 's'; |
| 516 | if (Mask & 2) O << 'x'; |
| 517 | if (Mask & 1) O << 'c'; |
| 518 | } |
| 519 | } |
| 520 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 521 | void ARMInstPrinter::printNegZeroOperand(const MCInst *MI, unsigned OpNum, |
| 522 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 523 | const MCOperand &Op = MI->getOperand(OpNum); |
| 524 | O << '#'; |
| 525 | if (Op.getImm() < 0) |
| 526 | O << '-' << (-Op.getImm() - 1); |
| 527 | else |
| 528 | O << Op.getImm(); |
| 529 | } |
| 530 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 531 | void ARMInstPrinter::printPredicateOperand(const MCInst *MI, unsigned OpNum, |
| 532 | raw_ostream &O) { |
Chris Lattner | 413ae25 | 2009-10-20 00:42:49 +0000 | [diff] [blame] | 533 | ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm(); |
| 534 | if (CC != ARMCC::AL) |
| 535 | O << ARMCondCodeToString(CC); |
| 536 | } |
| 537 | |
Johnny Chen | 9d3acaa | 2010-03-02 17:57:15 +0000 | [diff] [blame] | 538 | void ARMInstPrinter::printMandatoryPredicateOperand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 539 | unsigned OpNum, |
| 540 | raw_ostream &O) { |
Johnny Chen | 9d3acaa | 2010-03-02 17:57:15 +0000 | [diff] [blame] | 541 | ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm(); |
| 542 | O << ARMCondCodeToString(CC); |
| 543 | } |
| 544 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 545 | void ARMInstPrinter::printSBitModifierOperand(const MCInst *MI, unsigned OpNum, |
| 546 | raw_ostream &O) { |
Daniel Dunbar | a7cc652 | 2009-10-20 22:10:05 +0000 | [diff] [blame] | 547 | if (MI->getOperand(OpNum).getReg()) { |
| 548 | assert(MI->getOperand(OpNum).getReg() == ARM::CPSR && |
| 549 | "Expect ARM CPSR register!"); |
Chris Lattner | 233917c | 2009-10-20 00:46:11 +0000 | [diff] [blame] | 550 | O << 's'; |
| 551 | } |
| 552 | } |
| 553 | |
| 554 | |
Chris Lattner | 4d15222 | 2009-10-19 22:23:04 +0000 | [diff] [blame] | 555 | |
Chris Lattner | a70e644 | 2009-10-19 22:33:05 +0000 | [diff] [blame] | 556 | void ARMInstPrinter::printCPInstOperand(const MCInst *MI, unsigned OpNum, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 557 | raw_ostream &O, |
Chris Lattner | a70e644 | 2009-10-19 22:33:05 +0000 | [diff] [blame] | 558 | const char *Modifier) { |
| 559 | // FIXME: remove this. |
| 560 | abort(); |
| 561 | } |
Chris Lattner | 4d15222 | 2009-10-19 22:23:04 +0000 | [diff] [blame] | 562 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 563 | void ARMInstPrinter::printNoHashImmediate(const MCInst *MI, unsigned OpNum, |
| 564 | raw_ostream &O) { |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 565 | O << MI->getOperand(OpNum).getImm(); |
| 566 | } |
| 567 | |
| 568 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 569 | void ARMInstPrinter::printPCLabel(const MCInst *MI, unsigned OpNum, |
| 570 | raw_ostream &O) { |
Chris Lattner | 4d15222 | 2009-10-19 22:23:04 +0000 | [diff] [blame] | 571 | // FIXME: remove this. |
| 572 | abort(); |
| 573 | } |
Evan Cheng | 2ef9c8a | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 574 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 575 | void ARMInstPrinter::printThumbS4ImmOperand(const MCInst *MI, unsigned OpNum, |
| 576 | raw_ostream &O) { |
Johnny Chen | 541ba7d | 2010-01-25 22:13:10 +0000 | [diff] [blame] | 577 | O << "#" << MI->getOperand(OpNum).getImm() * 4; |
Evan Cheng | 2ef9c8a | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 578 | } |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 579 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 580 | void ARMInstPrinter::printThumbITMask(const MCInst *MI, unsigned OpNum, |
| 581 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 582 | // (3 - the number of trailing zeros) is the number of then / else. |
| 583 | unsigned Mask = MI->getOperand(OpNum).getImm(); |
| 584 | unsigned CondBit0 = Mask >> 4 & 1; |
| 585 | unsigned NumTZ = CountTrailingZeros_32(Mask); |
| 586 | assert(NumTZ <= 3 && "Invalid IT mask!"); |
| 587 | for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) { |
| 588 | bool T = ((Mask >> Pos) & 1) == CondBit0; |
| 589 | if (T) |
| 590 | O << 't'; |
| 591 | else |
| 592 | O << 'e'; |
| 593 | } |
| 594 | } |
| 595 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 596 | void ARMInstPrinter::printThumbAddrModeRROperand(const MCInst *MI, unsigned Op, |
| 597 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 598 | const MCOperand &MO1 = MI->getOperand(Op); |
| 599 | const MCOperand &MO2 = MI->getOperand(Op+1); |
| 600 | O << "[" << getRegisterName(MO1.getReg()); |
| 601 | O << ", " << getRegisterName(MO2.getReg()) << "]"; |
| 602 | } |
| 603 | |
| 604 | void ARMInstPrinter::printThumbAddrModeRI5Operand(const MCInst *MI, unsigned Op, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 605 | raw_ostream &O, |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 606 | unsigned Scale) { |
| 607 | const MCOperand &MO1 = MI->getOperand(Op); |
| 608 | const MCOperand &MO2 = MI->getOperand(Op+1); |
| 609 | const MCOperand &MO3 = MI->getOperand(Op+2); |
| 610 | |
| 611 | if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right. |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 612 | printOperand(MI, Op, O); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 613 | return; |
| 614 | } |
| 615 | |
| 616 | O << "[" << getRegisterName(MO1.getReg()); |
| 617 | if (MO3.getReg()) |
| 618 | O << ", " << getRegisterName(MO3.getReg()); |
| 619 | else if (unsigned ImmOffs = MO2.getImm()) |
| 620 | O << ", #" << ImmOffs * Scale; |
| 621 | O << "]"; |
| 622 | } |
| 623 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 624 | void ARMInstPrinter::printThumbAddrModeS1Operand(const MCInst *MI, unsigned Op, |
| 625 | raw_ostream &O) { |
| 626 | printThumbAddrModeRI5Operand(MI, Op, O, 1); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 627 | } |
| 628 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 629 | void ARMInstPrinter::printThumbAddrModeS2Operand(const MCInst *MI, unsigned Op, |
| 630 | raw_ostream &O) { |
| 631 | printThumbAddrModeRI5Operand(MI, Op, O, 2); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 632 | } |
| 633 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 634 | void ARMInstPrinter::printThumbAddrModeS4Operand(const MCInst *MI, unsigned Op, |
| 635 | raw_ostream &O) { |
| 636 | printThumbAddrModeRI5Operand(MI, Op, O, 4); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 637 | } |
| 638 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 639 | void ARMInstPrinter::printThumbAddrModeSPOperand(const MCInst *MI, unsigned Op, |
| 640 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 641 | const MCOperand &MO1 = MI->getOperand(Op); |
| 642 | const MCOperand &MO2 = MI->getOperand(Op+1); |
| 643 | O << "[" << getRegisterName(MO1.getReg()); |
| 644 | if (unsigned ImmOffs = MO2.getImm()) |
| 645 | O << ", #" << ImmOffs*4; |
| 646 | O << "]"; |
| 647 | } |
| 648 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 649 | void ARMInstPrinter::printTBAddrMode(const MCInst *MI, unsigned OpNum, |
| 650 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 651 | O << "[pc, " << getRegisterName(MI->getOperand(OpNum).getReg()); |
| 652 | if (MI->getOpcode() == ARM::t2TBH) |
| 653 | O << ", lsl #1"; |
| 654 | O << ']'; |
| 655 | } |
| 656 | |
| 657 | // Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2 |
| 658 | // register with shift forms. |
| 659 | // REG 0 0 - e.g. R5 |
| 660 | // REG IMM, SH_OPC - e.g. R5, LSL #3 |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 661 | void ARMInstPrinter::printT2SOOperand(const MCInst *MI, unsigned OpNum, |
| 662 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 663 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 664 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 665 | |
| 666 | unsigned Reg = MO1.getReg(); |
| 667 | O << getRegisterName(Reg); |
| 668 | |
| 669 | // Print the shift opc. |
| 670 | O << ", " |
| 671 | << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO2.getImm())) |
| 672 | << " "; |
| 673 | |
| 674 | assert(MO2.isImm() && "Not a valid t2_so_reg value!"); |
| 675 | O << "#" << ARM_AM::getSORegOffset(MO2.getImm()); |
| 676 | } |
| 677 | |
| 678 | void ARMInstPrinter::printT2AddrModeImm12Operand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 679 | unsigned OpNum, |
| 680 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 681 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 682 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 683 | |
| 684 | O << "[" << getRegisterName(MO1.getReg()); |
| 685 | |
| 686 | unsigned OffImm = MO2.getImm(); |
| 687 | if (OffImm) // Don't print +0. |
| 688 | O << ", #" << OffImm; |
| 689 | O << "]"; |
| 690 | } |
| 691 | |
| 692 | void ARMInstPrinter::printT2AddrModeImm8Operand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 693 | unsigned OpNum, |
| 694 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 695 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 696 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 697 | |
| 698 | O << "[" << getRegisterName(MO1.getReg()); |
| 699 | |
| 700 | int32_t OffImm = (int32_t)MO2.getImm(); |
| 701 | // Don't print +0. |
| 702 | if (OffImm < 0) |
| 703 | O << ", #-" << -OffImm; |
| 704 | else if (OffImm > 0) |
| 705 | O << ", #" << OffImm; |
| 706 | O << "]"; |
| 707 | } |
| 708 | |
| 709 | void ARMInstPrinter::printT2AddrModeImm8s4Operand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 710 | unsigned OpNum, |
| 711 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 712 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 713 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 714 | |
| 715 | O << "[" << getRegisterName(MO1.getReg()); |
| 716 | |
| 717 | int32_t OffImm = (int32_t)MO2.getImm() / 4; |
| 718 | // Don't print +0. |
| 719 | if (OffImm < 0) |
| 720 | O << ", #-" << -OffImm * 4; |
| 721 | else if (OffImm > 0) |
| 722 | O << ", #" << OffImm * 4; |
| 723 | O << "]"; |
| 724 | } |
| 725 | |
| 726 | void ARMInstPrinter::printT2AddrModeImm8OffsetOperand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 727 | unsigned OpNum, |
| 728 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 729 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 730 | int32_t OffImm = (int32_t)MO1.getImm(); |
| 731 | // Don't print +0. |
| 732 | if (OffImm < 0) |
| 733 | O << "#-" << -OffImm; |
| 734 | else if (OffImm > 0) |
| 735 | O << "#" << OffImm; |
| 736 | } |
| 737 | |
| 738 | void ARMInstPrinter::printT2AddrModeImm8s4OffsetOperand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 739 | unsigned OpNum, |
| 740 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 741 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 742 | int32_t OffImm = (int32_t)MO1.getImm() / 4; |
| 743 | // Don't print +0. |
| 744 | if (OffImm < 0) |
| 745 | O << "#-" << -OffImm * 4; |
| 746 | else if (OffImm > 0) |
| 747 | O << "#" << OffImm * 4; |
| 748 | } |
| 749 | |
| 750 | void ARMInstPrinter::printT2AddrModeSoRegOperand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 751 | unsigned OpNum, |
| 752 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 753 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 754 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 755 | const MCOperand &MO3 = MI->getOperand(OpNum+2); |
| 756 | |
| 757 | O << "[" << getRegisterName(MO1.getReg()); |
| 758 | |
| 759 | assert(MO2.getReg() && "Invalid so_reg load / store address!"); |
| 760 | O << ", " << getRegisterName(MO2.getReg()); |
| 761 | |
| 762 | unsigned ShAmt = MO3.getImm(); |
| 763 | if (ShAmt) { |
| 764 | assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!"); |
| 765 | O << ", lsl #" << ShAmt; |
| 766 | } |
| 767 | O << "]"; |
| 768 | } |
| 769 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 770 | void ARMInstPrinter::printVFPf32ImmOperand(const MCInst *MI, unsigned OpNum, |
| 771 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 772 | O << '#' << MI->getOperand(OpNum).getImm(); |
| 773 | } |
| 774 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 775 | void ARMInstPrinter::printVFPf64ImmOperand(const MCInst *MI, unsigned OpNum, |
| 776 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 777 | O << '#' << MI->getOperand(OpNum).getImm(); |
| 778 | } |
| 779 | |