blob: ef5ead6e473b65c1695b9ac594e606c1823e2c37 [file] [log] [blame]
Chris Lattnerfd603822009-10-19 19:56:26 +00001//===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This class prints an ARM MCInst to a .s file.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "asm-printer"
Chris Lattner413ae252009-10-20 00:42:49 +000015#include "ARM.h" // FIXME: FACTOR ENUMS BETTER.
Chris Lattnerfd603822009-10-19 19:56:26 +000016#include "ARMInstPrinter.h"
Chris Lattner61d35c22009-10-19 21:21:39 +000017#include "ARMAddressingModes.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000018#include "llvm/MC/MCInst.h"
Chris Lattner61d35c22009-10-19 21:21:39 +000019#include "llvm/MC/MCAsmInfo.h"
Chris Lattner6f997762009-10-19 21:53:00 +000020#include "llvm/MC/MCExpr.h"
21#include "llvm/Support/raw_ostream.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000022using namespace llvm;
23
24// Include the auto-generated portion of the assembly writer.
25#define MachineInstr MCInst
26#define ARMAsmPrinter ARMInstPrinter // FIXME: REMOVE.
Chris Lattnerfd603822009-10-19 19:56:26 +000027#include "ARMGenAsmWriter.inc"
28#undef MachineInstr
29#undef ARMAsmPrinter
30
Johnny Chen9e088762010-03-17 17:52:21 +000031static unsigned NextReg(unsigned Reg) {
32 switch (Reg) {
Daniel Dunbar6b7c2cf2010-03-19 03:18:23 +000033 default:
34 assert(0 && "Unexpected register enum");
35
Johnny Chen9e088762010-03-17 17:52:21 +000036 case ARM::D0:
37 return ARM::D1;
38 case ARM::D1:
39 return ARM::D2;
40 case ARM::D2:
41 return ARM::D3;
42 case ARM::D3:
43 return ARM::D4;
44 case ARM::D4:
45 return ARM::D5;
46 case ARM::D5:
47 return ARM::D6;
48 case ARM::D6:
49 return ARM::D7;
50 case ARM::D7:
51 return ARM::D8;
52 case ARM::D8:
53 return ARM::D9;
54 case ARM::D9:
55 return ARM::D10;
56 case ARM::D10:
57 return ARM::D11;
58 case ARM::D11:
59 return ARM::D12;
60 case ARM::D12:
61 return ARM::D13;
62 case ARM::D13:
63 return ARM::D14;
64 case ARM::D14:
65 return ARM::D15;
66 case ARM::D15:
67 return ARM::D16;
68 case ARM::D16:
69 return ARM::D17;
70 case ARM::D17:
71 return ARM::D18;
72 case ARM::D18:
73 return ARM::D19;
74 case ARM::D19:
75 return ARM::D20;
76 case ARM::D20:
77 return ARM::D21;
78 case ARM::D21:
79 return ARM::D22;
80 case ARM::D22:
81 return ARM::D23;
82 case ARM::D23:
83 return ARM::D24;
84 case ARM::D24:
85 return ARM::D25;
86 case ARM::D25:
87 return ARM::D26;
88 case ARM::D26:
89 return ARM::D27;
90 case ARM::D27:
91 return ARM::D28;
92 case ARM::D28:
93 return ARM::D29;
94 case ARM::D29:
95 return ARM::D30;
96 case ARM::D30:
97 return ARM::D31;
Johnny Chen9e088762010-03-17 17:52:21 +000098 }
99}
100
Chris Lattnerd3740872010-04-04 05:04:31 +0000101void ARMInstPrinter::printInst(const MCInst *MI, raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000102 // Check for MOVs and print canonical forms, instead.
103 if (MI->getOpcode() == ARM::MOVs) {
104 const MCOperand &Dst = MI->getOperand(0);
105 const MCOperand &MO1 = MI->getOperand(1);
106 const MCOperand &MO2 = MI->getOperand(2);
107 const MCOperand &MO3 = MI->getOperand(3);
108
109 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()));
Chris Lattner35c33bd2010-04-04 04:47:45 +0000110 printSBitModifierOperand(MI, 6, O);
111 printPredicateOperand(MI, 4, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000112
113 O << '\t' << getRegisterName(Dst.getReg())
114 << ", " << getRegisterName(MO1.getReg());
115
116 if (ARM_AM::getSORegShOp(MO3.getImm()) == ARM_AM::rrx)
117 return;
118
119 O << ", ";
120
121 if (MO2.getReg()) {
122 O << getRegisterName(MO2.getReg());
123 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
124 } else {
125 O << "#" << ARM_AM::getSORegOffset(MO3.getImm());
126 }
127 return;
128 }
129
130 // A8.6.123 PUSH
131 if ((MI->getOpcode() == ARM::STM_UPD || MI->getOpcode() == ARM::t2STM_UPD) &&
132 MI->getOperand(0).getReg() == ARM::SP) {
133 const MCOperand &MO1 = MI->getOperand(2);
134 if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::db) {
135 O << '\t' << "push";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000136 printPredicateOperand(MI, 3, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000137 O << '\t';
Chris Lattner35c33bd2010-04-04 04:47:45 +0000138 printRegisterList(MI, 5, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000139 return;
140 }
141 }
142
143 // A8.6.122 POP
144 if ((MI->getOpcode() == ARM::LDM_UPD || MI->getOpcode() == ARM::t2LDM_UPD) &&
145 MI->getOperand(0).getReg() == ARM::SP) {
146 const MCOperand &MO1 = MI->getOperand(2);
147 if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::ia) {
148 O << '\t' << "pop";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000149 printPredicateOperand(MI, 3, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000150 O << '\t';
Chris Lattner35c33bd2010-04-04 04:47:45 +0000151 printRegisterList(MI, 5, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000152 return;
153 }
154 }
155
156 // A8.6.355 VPUSH
157 if ((MI->getOpcode() == ARM::VSTMS_UPD || MI->getOpcode() ==ARM::VSTMD_UPD) &&
158 MI->getOperand(0).getReg() == ARM::SP) {
159 const MCOperand &MO1 = MI->getOperand(2);
160 if (ARM_AM::getAM5SubMode(MO1.getImm()) == ARM_AM::db) {
161 O << '\t' << "vpush";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000162 printPredicateOperand(MI, 3, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000163 O << '\t';
Chris Lattner35c33bd2010-04-04 04:47:45 +0000164 printRegisterList(MI, 5, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000165 return;
166 }
167 }
168
169 // A8.6.354 VPOP
170 if ((MI->getOpcode() == ARM::VLDMS_UPD || MI->getOpcode() ==ARM::VLDMD_UPD) &&
171 MI->getOperand(0).getReg() == ARM::SP) {
172 const MCOperand &MO1 = MI->getOperand(2);
173 if (ARM_AM::getAM5SubMode(MO1.getImm()) == ARM_AM::ia) {
174 O << '\t' << "vpop";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000175 printPredicateOperand(MI, 3, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000176 O << '\t';
Chris Lattner35c33bd2010-04-04 04:47:45 +0000177 printRegisterList(MI, 5, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000178 return;
179 }
180 }
181
Chris Lattner35c33bd2010-04-04 04:47:45 +0000182 printInstruction(MI, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000183 }
Chris Lattnerfd603822009-10-19 19:56:26 +0000184
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000185void ARMInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000186 raw_ostream &O, const char *Modifier) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000187 const MCOperand &Op = MI->getOperand(OpNo);
188 if (Op.isReg()) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000189 unsigned Reg = Op.getReg();
190 if (Modifier && strcmp(Modifier, "dregpair") == 0) {
Johnny Chen9e088762010-03-17 17:52:21 +0000191 O << '{' << getRegisterName(Reg) << ", "
192 << getRegisterName(NextReg(Reg)) << '}';
193#if 0
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000194 // FIXME: Breaks e.g. ARM/vmul.ll.
195 assert(0);
196 /*
197 unsigned DRegLo = TRI->getSubReg(Reg, 5); // arm_dsubreg_0
198 unsigned DRegHi = TRI->getSubReg(Reg, 6); // arm_dsubreg_1
199 O << '{'
200 << getRegisterName(DRegLo) << ',' << getRegisterName(DRegHi)
201 << '}';*/
Johnny Chen9e088762010-03-17 17:52:21 +0000202#endif
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000203 } else if (Modifier && strcmp(Modifier, "lane") == 0) {
204 assert(0);
205 /*
206 unsigned RegNum = ARMRegisterInfo::getRegisterNumbering(Reg);
207 unsigned DReg = TRI->getMatchingSuperReg(Reg, RegNum & 1 ? 2 : 1,
208 &ARM::DPR_VFP2RegClass);
209 O << getRegisterName(DReg) << '[' << (RegNum & 1) << ']';
210 */
211 } else {
212 O << getRegisterName(Reg);
213 }
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000214 } else if (Op.isImm()) {
Daniel Dunbar6b7c2cf2010-03-19 03:18:23 +0000215 assert((Modifier && !strcmp(Modifier, "call")) ||
Johnny Chen9e088762010-03-17 17:52:21 +0000216 ((Modifier == 0 || Modifier[0] == 0) && "No modifiers supported"));
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000217 O << '#' << Op.getImm();
218 } else {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000219 assert((Modifier == 0 || Modifier[0] == 0) && "No modifiers supported");
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000220 assert(Op.isExpr() && "unknown operand kind in printOperand");
Chris Lattner8cb9a3b2010-01-18 00:37:40 +0000221 O << *Op.getExpr();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000222 }
223}
Chris Lattner61d35c22009-10-19 21:21:39 +0000224
225static void printSOImm(raw_ostream &O, int64_t V, bool VerboseAsm,
226 const MCAsmInfo *MAI) {
227 // Break it up into two parts that make up a shifter immediate.
228 V = ARM_AM::getSOImmVal(V);
229 assert(V != -1 && "Not a valid so_imm value!");
230
231 unsigned Imm = ARM_AM::getSOImmValImm(V);
232 unsigned Rot = ARM_AM::getSOImmValRot(V);
233
234 // Print low-level immediate formation info, per
235 // A5.1.3: "Data-processing operands - Immediate".
236 if (Rot) {
237 O << "#" << Imm << ", " << Rot;
238 // Pretty printed version.
239 if (VerboseAsm)
240 O << ' ' << MAI->getCommentString()
241 << ' ' << (int)ARM_AM::rotr32(Imm, Rot);
242 } else {
243 O << "#" << Imm;
244 }
245}
246
247
248/// printSOImmOperand - SOImm is 4-bit rotate amount in bits 8-11 with 8-bit
249/// immediate in bits 0-7.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000250void ARMInstPrinter::printSOImmOperand(const MCInst *MI, unsigned OpNum,
251 raw_ostream &O) {
Chris Lattner61d35c22009-10-19 21:21:39 +0000252 const MCOperand &MO = MI->getOperand(OpNum);
253 assert(MO.isImm() && "Not a valid so_imm value!");
254 printSOImm(O, MO.getImm(), VerboseAsm, &MAI);
255}
Chris Lattner084f87d2009-10-19 21:57:05 +0000256
Chris Lattner017d9472009-10-20 00:40:56 +0000257/// printSOImm2PartOperand - SOImm is broken into two pieces using a 'mov'
258/// followed by an 'orr' to materialize.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000259void ARMInstPrinter::printSOImm2PartOperand(const MCInst *MI, unsigned OpNum,
260 raw_ostream &O) {
Chris Lattner017d9472009-10-20 00:40:56 +0000261 // FIXME: REMOVE this method.
262 abort();
263}
264
265// so_reg is a 4-operand unit corresponding to register forms of the A5.1
266// "Addressing Mode 1 - Data-processing operands" forms. This includes:
267// REG 0 0 - e.g. R5
268// REG REG 0,SH_OPC - e.g. R5, ROR R3
269// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000270void ARMInstPrinter::printSORegOperand(const MCInst *MI, unsigned OpNum,
271 raw_ostream &O) {
Chris Lattner017d9472009-10-20 00:40:56 +0000272 const MCOperand &MO1 = MI->getOperand(OpNum);
273 const MCOperand &MO2 = MI->getOperand(OpNum+1);
274 const MCOperand &MO3 = MI->getOperand(OpNum+2);
275
276 O << getRegisterName(MO1.getReg());
277
278 // Print the shift opc.
279 O << ", "
280 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()))
281 << ' ';
282
283 if (MO2.getReg()) {
284 O << getRegisterName(MO2.getReg());
285 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
286 } else {
287 O << "#" << ARM_AM::getSORegOffset(MO3.getImm());
288 }
289}
Chris Lattner084f87d2009-10-19 21:57:05 +0000290
291
Chris Lattner35c33bd2010-04-04 04:47:45 +0000292void ARMInstPrinter::printAddrMode2Operand(const MCInst *MI, unsigned Op,
293 raw_ostream &O) {
Chris Lattner084f87d2009-10-19 21:57:05 +0000294 const MCOperand &MO1 = MI->getOperand(Op);
295 const MCOperand &MO2 = MI->getOperand(Op+1);
296 const MCOperand &MO3 = MI->getOperand(Op+2);
297
298 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000299 printOperand(MI, Op, O);
Chris Lattner084f87d2009-10-19 21:57:05 +0000300 return;
301 }
302
303 O << "[" << getRegisterName(MO1.getReg());
304
305 if (!MO2.getReg()) {
Johnny Chen9e088762010-03-17 17:52:21 +0000306 if (ARM_AM::getAM2Offset(MO3.getImm())) // Don't print +0.
Chris Lattner084f87d2009-10-19 21:57:05 +0000307 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000308 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
309 << ARM_AM::getAM2Offset(MO3.getImm());
Chris Lattner084f87d2009-10-19 21:57:05 +0000310 O << "]";
311 return;
312 }
313
314 O << ", "
Johnny Chen9e088762010-03-17 17:52:21 +0000315 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
316 << getRegisterName(MO2.getReg());
Chris Lattner084f87d2009-10-19 21:57:05 +0000317
318 if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm()))
319 O << ", "
320 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm()))
321 << " #" << ShImm;
322 O << "]";
323}
Chris Lattnere306d8d2009-10-19 22:09:23 +0000324
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000325void ARMInstPrinter::printAddrMode2OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000326 unsigned OpNum,
327 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000328 const MCOperand &MO1 = MI->getOperand(OpNum);
329 const MCOperand &MO2 = MI->getOperand(OpNum+1);
330
331 if (!MO1.getReg()) {
332 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
333 assert(ImmOffs && "Malformed indexed load / store!");
Johnny Chen9e088762010-03-17 17:52:21 +0000334 O << '#'
335 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
336 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000337 return;
338 }
339
Johnny Chen9e088762010-03-17 17:52:21 +0000340 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
341 << getRegisterName(MO1.getReg());
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000342
343 if (unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm()))
344 O << ", "
345 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO2.getImm()))
346 << " #" << ShImm;
347}
348
Chris Lattner35c33bd2010-04-04 04:47:45 +0000349void ARMInstPrinter::printAddrMode3Operand(const MCInst *MI, unsigned OpNum,
350 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000351 const MCOperand &MO1 = MI->getOperand(OpNum);
352 const MCOperand &MO2 = MI->getOperand(OpNum+1);
353 const MCOperand &MO3 = MI->getOperand(OpNum+2);
354
355 O << '[' << getRegisterName(MO1.getReg());
356
357 if (MO2.getReg()) {
358 O << ", " << (char)ARM_AM::getAM3Op(MO3.getImm())
359 << getRegisterName(MO2.getReg()) << ']';
360 return;
361 }
362
363 if (unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm()))
364 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000365 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()))
366 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000367 O << ']';
368}
369
370void ARMInstPrinter::printAddrMode3OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000371 unsigned OpNum,
372 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000373 const MCOperand &MO1 = MI->getOperand(OpNum);
374 const MCOperand &MO2 = MI->getOperand(OpNum+1);
375
376 if (MO1.getReg()) {
377 O << (char)ARM_AM::getAM3Op(MO2.getImm())
378 << getRegisterName(MO1.getReg());
379 return;
380 }
381
382 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
383 assert(ImmOffs && "Malformed indexed load / store!");
Johnny Chen9e088762010-03-17 17:52:21 +0000384 O << '#'
385 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm()))
386 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000387}
388
Chris Lattnere306d8d2009-10-19 22:09:23 +0000389
390void ARMInstPrinter::printAddrMode4Operand(const MCInst *MI, unsigned OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000391 raw_ostream &O,
Chris Lattnere306d8d2009-10-19 22:09:23 +0000392 const char *Modifier) {
Chris Lattnere306d8d2009-10-19 22:09:23 +0000393 const MCOperand &MO2 = MI->getOperand(OpNum+1);
394 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
Chris Lattner306d14f2009-10-19 23:31:43 +0000395 if (Modifier && strcmp(Modifier, "submode") == 0) {
Bob Wilsonea7f22c2010-03-16 16:19:07 +0000396 O << ARM_AM::getAMSubModeStr(Mode);
Chris Lattner306d14f2009-10-19 23:31:43 +0000397 } else if (Modifier && strcmp(Modifier, "wide") == 0) {
Chris Lattnere306d8d2009-10-19 22:09:23 +0000398 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
399 if (Mode == ARM_AM::ia)
400 O << ".w";
401 } else {
Chris Lattner35c33bd2010-04-04 04:47:45 +0000402 printOperand(MI, OpNum, O);
Chris Lattnere306d8d2009-10-19 22:09:23 +0000403 }
404}
405
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000406void ARMInstPrinter::printAddrMode5Operand(const MCInst *MI, unsigned OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000407 raw_ostream &O,
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000408 const char *Modifier) {
409 const MCOperand &MO1 = MI->getOperand(OpNum);
410 const MCOperand &MO2 = MI->getOperand(OpNum+1);
411
412 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000413 printOperand(MI, OpNum, O);
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000414 return;
415 }
416
417 if (Modifier && strcmp(Modifier, "submode") == 0) {
418 ARM_AM::AMSubMode Mode = ARM_AM::getAM5SubMode(MO2.getImm());
Jim Grosbache5165492009-11-09 00:11:35 +0000419 O << ARM_AM::getAMSubModeStr(Mode);
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000420 return;
421 } else if (Modifier && strcmp(Modifier, "base") == 0) {
422 // Used for FSTM{D|S} and LSTM{D|S} operations.
423 O << getRegisterName(MO1.getReg());
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000424 return;
425 }
426
427 O << "[" << getRegisterName(MO1.getReg());
428
429 if (unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm())) {
430 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000431 << ARM_AM::getAddrOpcStr(ARM_AM::getAM5Op(MO2.getImm()))
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000432 << ImmOffs*4;
433 }
434 O << "]";
435}
436
Chris Lattner35c33bd2010-04-04 04:47:45 +0000437void ARMInstPrinter::printAddrMode6Operand(const MCInst *MI, unsigned OpNum,
438 raw_ostream &O) {
Chris Lattner235e2f62009-10-20 06:22:33 +0000439 const MCOperand &MO1 = MI->getOperand(OpNum);
440 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Chris Lattner235e2f62009-10-20 06:22:33 +0000441
Bob Wilson226036e2010-03-20 22:13:40 +0000442 O << "[" << getRegisterName(MO1.getReg());
443 if (MO2.getImm()) {
444 // FIXME: Both darwin as and GNU as violate ARM docs here.
445 O << ", :" << MO2.getImm();
Chris Lattner235e2f62009-10-20 06:22:33 +0000446 }
Bob Wilson226036e2010-03-20 22:13:40 +0000447 O << "]";
448}
449
450void ARMInstPrinter::printAddrMode6OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000451 unsigned OpNum,
452 raw_ostream &O) {
Bob Wilson226036e2010-03-20 22:13:40 +0000453 const MCOperand &MO = MI->getOperand(OpNum);
454 if (MO.getReg() == 0)
455 O << "!";
456 else
457 O << ", " << getRegisterName(MO.getReg());
Chris Lattner235e2f62009-10-20 06:22:33 +0000458}
459
460void ARMInstPrinter::printAddrModePCOperand(const MCInst *MI, unsigned OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000461 raw_ostream &O,
Chris Lattner235e2f62009-10-20 06:22:33 +0000462 const char *Modifier) {
463 assert(0 && "FIXME: Implement printAddrModePCOperand");
464}
465
466void ARMInstPrinter::printBitfieldInvMaskImmOperand (const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000467 unsigned OpNum,
468 raw_ostream &O) {
Chris Lattner235e2f62009-10-20 06:22:33 +0000469 const MCOperand &MO = MI->getOperand(OpNum);
470 uint32_t v = ~MO.getImm();
471 int32_t lsb = CountTrailingZeros_32(v);
472 int32_t width = (32 - CountLeadingZeros_32 (v)) - lsb;
473 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
474 O << '#' << lsb << ", #" << width;
475}
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000476
Chris Lattner35c33bd2010-04-04 04:47:45 +0000477void ARMInstPrinter::printRegisterList(const MCInst *MI, unsigned OpNum,
478 raw_ostream &O) {
Chris Lattnere306d8d2009-10-19 22:09:23 +0000479 O << "{";
Johnny Chen9e088762010-03-17 17:52:21 +0000480 for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) {
481 if (i != OpNum) O << ", ";
Chris Lattnere306d8d2009-10-19 22:09:23 +0000482 O << getRegisterName(MI->getOperand(i).getReg());
483 }
484 O << "}";
485}
Chris Lattner4d152222009-10-19 22:23:04 +0000486
Chris Lattner35c33bd2010-04-04 04:47:45 +0000487void ARMInstPrinter::printCPSOptionOperand(const MCInst *MI, unsigned OpNum,
488 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000489 const MCOperand &Op = MI->getOperand(OpNum);
490 unsigned option = Op.getImm();
491 unsigned mode = option & 31;
492 bool changemode = option >> 5 & 1;
493 unsigned AIF = option >> 6 & 7;
494 unsigned imod = option >> 9 & 3;
495 if (imod == 2)
496 O << "ie";
497 else if (imod == 3)
498 O << "id";
499 O << '\t';
500 if (imod > 1) {
501 if (AIF & 4) O << 'a';
502 if (AIF & 2) O << 'i';
503 if (AIF & 1) O << 'f';
504 if (AIF > 0 && changemode) O << ", ";
505 }
506 if (changemode)
507 O << '#' << mode;
508}
509
Chris Lattner35c33bd2010-04-04 04:47:45 +0000510void ARMInstPrinter::printMSRMaskOperand(const MCInst *MI, unsigned OpNum,
511 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000512 const MCOperand &Op = MI->getOperand(OpNum);
513 unsigned Mask = Op.getImm();
514 if (Mask) {
515 O << '_';
516 if (Mask & 8) O << 'f';
517 if (Mask & 4) O << 's';
518 if (Mask & 2) O << 'x';
519 if (Mask & 1) O << 'c';
520 }
521}
522
Chris Lattner35c33bd2010-04-04 04:47:45 +0000523void ARMInstPrinter::printNegZeroOperand(const MCInst *MI, unsigned OpNum,
524 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000525 const MCOperand &Op = MI->getOperand(OpNum);
526 O << '#';
527 if (Op.getImm() < 0)
528 O << '-' << (-Op.getImm() - 1);
529 else
530 O << Op.getImm();
531}
532
Chris Lattner35c33bd2010-04-04 04:47:45 +0000533void ARMInstPrinter::printPredicateOperand(const MCInst *MI, unsigned OpNum,
534 raw_ostream &O) {
Chris Lattner413ae252009-10-20 00:42:49 +0000535 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
536 if (CC != ARMCC::AL)
537 O << ARMCondCodeToString(CC);
538}
539
Johnny Chen9d3acaa2010-03-02 17:57:15 +0000540void ARMInstPrinter::printMandatoryPredicateOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000541 unsigned OpNum,
542 raw_ostream &O) {
Johnny Chen9d3acaa2010-03-02 17:57:15 +0000543 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
544 O << ARMCondCodeToString(CC);
545}
546
Chris Lattner35c33bd2010-04-04 04:47:45 +0000547void ARMInstPrinter::printSBitModifierOperand(const MCInst *MI, unsigned OpNum,
548 raw_ostream &O) {
Daniel Dunbara7cc6522009-10-20 22:10:05 +0000549 if (MI->getOperand(OpNum).getReg()) {
550 assert(MI->getOperand(OpNum).getReg() == ARM::CPSR &&
551 "Expect ARM CPSR register!");
Chris Lattner233917c2009-10-20 00:46:11 +0000552 O << 's';
553 }
554}
555
556
Chris Lattner4d152222009-10-19 22:23:04 +0000557
Chris Lattnera70e6442009-10-19 22:33:05 +0000558void ARMInstPrinter::printCPInstOperand(const MCInst *MI, unsigned OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000559 raw_ostream &O,
Chris Lattnera70e6442009-10-19 22:33:05 +0000560 const char *Modifier) {
561 // FIXME: remove this.
562 abort();
563}
Chris Lattner4d152222009-10-19 22:23:04 +0000564
Chris Lattner35c33bd2010-04-04 04:47:45 +0000565void ARMInstPrinter::printNoHashImmediate(const MCInst *MI, unsigned OpNum,
566 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000567 O << MI->getOperand(OpNum).getImm();
568}
569
570
Chris Lattner35c33bd2010-04-04 04:47:45 +0000571void ARMInstPrinter::printPCLabel(const MCInst *MI, unsigned OpNum,
572 raw_ostream &O) {
Chris Lattner4d152222009-10-19 22:23:04 +0000573 // FIXME: remove this.
574 abort();
575}
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000576
Chris Lattner35c33bd2010-04-04 04:47:45 +0000577void ARMInstPrinter::printThumbS4ImmOperand(const MCInst *MI, unsigned OpNum,
578 raw_ostream &O) {
Johnny Chen541ba7d2010-01-25 22:13:10 +0000579 O << "#" << MI->getOperand(OpNum).getImm() * 4;
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000580}
Johnny Chen9e088762010-03-17 17:52:21 +0000581
Chris Lattner35c33bd2010-04-04 04:47:45 +0000582void ARMInstPrinter::printThumbITMask(const MCInst *MI, unsigned OpNum,
583 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000584 // (3 - the number of trailing zeros) is the number of then / else.
585 unsigned Mask = MI->getOperand(OpNum).getImm();
586 unsigned CondBit0 = Mask >> 4 & 1;
587 unsigned NumTZ = CountTrailingZeros_32(Mask);
588 assert(NumTZ <= 3 && "Invalid IT mask!");
589 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
590 bool T = ((Mask >> Pos) & 1) == CondBit0;
591 if (T)
592 O << 't';
593 else
594 O << 'e';
595 }
596}
597
Chris Lattner35c33bd2010-04-04 04:47:45 +0000598void ARMInstPrinter::printThumbAddrModeRROperand(const MCInst *MI, unsigned Op,
599 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000600 const MCOperand &MO1 = MI->getOperand(Op);
601 const MCOperand &MO2 = MI->getOperand(Op+1);
602 O << "[" << getRegisterName(MO1.getReg());
603 O << ", " << getRegisterName(MO2.getReg()) << "]";
604}
605
606void ARMInstPrinter::printThumbAddrModeRI5Operand(const MCInst *MI, unsigned Op,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000607 raw_ostream &O,
Johnny Chen9e088762010-03-17 17:52:21 +0000608 unsigned Scale) {
609 const MCOperand &MO1 = MI->getOperand(Op);
610 const MCOperand &MO2 = MI->getOperand(Op+1);
611 const MCOperand &MO3 = MI->getOperand(Op+2);
612
613 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000614 printOperand(MI, Op, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000615 return;
616 }
617
618 O << "[" << getRegisterName(MO1.getReg());
619 if (MO3.getReg())
620 O << ", " << getRegisterName(MO3.getReg());
621 else if (unsigned ImmOffs = MO2.getImm())
622 O << ", #" << ImmOffs * Scale;
623 O << "]";
624}
625
Chris Lattner35c33bd2010-04-04 04:47:45 +0000626void ARMInstPrinter::printThumbAddrModeS1Operand(const MCInst *MI, unsigned Op,
627 raw_ostream &O) {
628 printThumbAddrModeRI5Operand(MI, Op, O, 1);
Johnny Chen9e088762010-03-17 17:52:21 +0000629}
630
Chris Lattner35c33bd2010-04-04 04:47:45 +0000631void ARMInstPrinter::printThumbAddrModeS2Operand(const MCInst *MI, unsigned Op,
632 raw_ostream &O) {
633 printThumbAddrModeRI5Operand(MI, Op, O, 2);
Johnny Chen9e088762010-03-17 17:52:21 +0000634}
635
Chris Lattner35c33bd2010-04-04 04:47:45 +0000636void ARMInstPrinter::printThumbAddrModeS4Operand(const MCInst *MI, unsigned Op,
637 raw_ostream &O) {
638 printThumbAddrModeRI5Operand(MI, Op, O, 4);
Johnny Chen9e088762010-03-17 17:52:21 +0000639}
640
Chris Lattner35c33bd2010-04-04 04:47:45 +0000641void ARMInstPrinter::printThumbAddrModeSPOperand(const MCInst *MI, unsigned Op,
642 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000643 const MCOperand &MO1 = MI->getOperand(Op);
644 const MCOperand &MO2 = MI->getOperand(Op+1);
645 O << "[" << getRegisterName(MO1.getReg());
646 if (unsigned ImmOffs = MO2.getImm())
647 O << ", #" << ImmOffs*4;
648 O << "]";
649}
650
Chris Lattner35c33bd2010-04-04 04:47:45 +0000651void ARMInstPrinter::printTBAddrMode(const MCInst *MI, unsigned OpNum,
652 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000653 O << "[pc, " << getRegisterName(MI->getOperand(OpNum).getReg());
654 if (MI->getOpcode() == ARM::t2TBH)
655 O << ", lsl #1";
656 O << ']';
657}
658
659// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
660// register with shift forms.
661// REG 0 0 - e.g. R5
662// REG IMM, SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000663void ARMInstPrinter::printT2SOOperand(const MCInst *MI, unsigned OpNum,
664 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000665 const MCOperand &MO1 = MI->getOperand(OpNum);
666 const MCOperand &MO2 = MI->getOperand(OpNum+1);
667
668 unsigned Reg = MO1.getReg();
669 O << getRegisterName(Reg);
670
671 // Print the shift opc.
672 O << ", "
673 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO2.getImm()))
674 << " ";
675
676 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
677 O << "#" << ARM_AM::getSORegOffset(MO2.getImm());
678}
679
680void ARMInstPrinter::printT2AddrModeImm12Operand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000681 unsigned OpNum,
682 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000683 const MCOperand &MO1 = MI->getOperand(OpNum);
684 const MCOperand &MO2 = MI->getOperand(OpNum+1);
685
686 O << "[" << getRegisterName(MO1.getReg());
687
688 unsigned OffImm = MO2.getImm();
689 if (OffImm) // Don't print +0.
690 O << ", #" << OffImm;
691 O << "]";
692}
693
694void ARMInstPrinter::printT2AddrModeImm8Operand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000695 unsigned OpNum,
696 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000697 const MCOperand &MO1 = MI->getOperand(OpNum);
698 const MCOperand &MO2 = MI->getOperand(OpNum+1);
699
700 O << "[" << getRegisterName(MO1.getReg());
701
702 int32_t OffImm = (int32_t)MO2.getImm();
703 // Don't print +0.
704 if (OffImm < 0)
705 O << ", #-" << -OffImm;
706 else if (OffImm > 0)
707 O << ", #" << OffImm;
708 O << "]";
709}
710
711void ARMInstPrinter::printT2AddrModeImm8s4Operand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000712 unsigned OpNum,
713 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000714 const MCOperand &MO1 = MI->getOperand(OpNum);
715 const MCOperand &MO2 = MI->getOperand(OpNum+1);
716
717 O << "[" << getRegisterName(MO1.getReg());
718
719 int32_t OffImm = (int32_t)MO2.getImm() / 4;
720 // Don't print +0.
721 if (OffImm < 0)
722 O << ", #-" << -OffImm * 4;
723 else if (OffImm > 0)
724 O << ", #" << OffImm * 4;
725 O << "]";
726}
727
728void ARMInstPrinter::printT2AddrModeImm8OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000729 unsigned OpNum,
730 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000731 const MCOperand &MO1 = MI->getOperand(OpNum);
732 int32_t OffImm = (int32_t)MO1.getImm();
733 // Don't print +0.
734 if (OffImm < 0)
735 O << "#-" << -OffImm;
736 else if (OffImm > 0)
737 O << "#" << OffImm;
738}
739
740void ARMInstPrinter::printT2AddrModeImm8s4OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000741 unsigned OpNum,
742 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000743 const MCOperand &MO1 = MI->getOperand(OpNum);
744 int32_t OffImm = (int32_t)MO1.getImm() / 4;
745 // Don't print +0.
746 if (OffImm < 0)
747 O << "#-" << -OffImm * 4;
748 else if (OffImm > 0)
749 O << "#" << OffImm * 4;
750}
751
752void ARMInstPrinter::printT2AddrModeSoRegOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000753 unsigned OpNum,
754 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000755 const MCOperand &MO1 = MI->getOperand(OpNum);
756 const MCOperand &MO2 = MI->getOperand(OpNum+1);
757 const MCOperand &MO3 = MI->getOperand(OpNum+2);
758
759 O << "[" << getRegisterName(MO1.getReg());
760
761 assert(MO2.getReg() && "Invalid so_reg load / store address!");
762 O << ", " << getRegisterName(MO2.getReg());
763
764 unsigned ShAmt = MO3.getImm();
765 if (ShAmt) {
766 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
767 O << ", lsl #" << ShAmt;
768 }
769 O << "]";
770}
771
Chris Lattner35c33bd2010-04-04 04:47:45 +0000772void ARMInstPrinter::printVFPf32ImmOperand(const MCInst *MI, unsigned OpNum,
773 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000774 O << '#' << MI->getOperand(OpNum).getImm();
775}
776
Chris Lattner35c33bd2010-04-04 04:47:45 +0000777void ARMInstPrinter::printVFPf64ImmOperand(const MCInst *MI, unsigned OpNum,
778 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000779 O << '#' << MI->getOperand(OpNum).getImm();
780}
781