blob: 507b2d731a38947f68779919a705bd42f1bea45d [file] [log] [blame]
Chris Lattner1c08c712005-01-07 07:47:53 +00001//===-- SelectionDAGISel.cpp - Implement the SelectionDAGISel class -------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
Chris Lattner1c08c712005-01-07 07:47:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
Chris Lattner1c08c712005-01-07 07:47:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the SelectionDAGISel class.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Anton Korobeynikov5502bf62007-04-04 21:14:49 +000015#include "llvm/ADT/BitVector.h"
Jim Laskeyc7c3f112006-10-16 20:52:31 +000016#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000017#include "llvm/CodeGen/SelectionDAGISel.h"
Evan Chenga9c20912006-01-21 02:32:06 +000018#include "llvm/CodeGen/ScheduleDAG.h"
Anton Korobeynikov5502bf62007-04-04 21:14:49 +000019#include "llvm/Constants.h"
Chris Lattneradf6a962005-05-13 18:50:42 +000020#include "llvm/CallingConv.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Chris Lattner36ce6912005-11-29 06:21:05 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerce7518c2006-01-26 22:24:51 +000024#include "llvm/InlineAsm.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000025#include "llvm/Instructions.h"
26#include "llvm/Intrinsics.h"
Jim Laskey43970fe2006-03-23 18:06:46 +000027#include "llvm/IntrinsicInst.h"
Reid Spencer5694b6e2007-04-09 06:17:21 +000028#include "llvm/ParameterAttributes.h"
Gordon Henriksence224772008-01-07 01:30:38 +000029#include "llvm/CodeGen/Collector.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000030#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineFrameInfo.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
34#include "llvm/CodeGen/MachineModuleInfo.h"
35#include "llvm/CodeGen/MachineRegisterInfo.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000036#include "llvm/CodeGen/SchedulerRegistry.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000037#include "llvm/CodeGen/SelectionDAG.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000038#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000039#include "llvm/Target/TargetData.h"
40#include "llvm/Target/TargetFrameInfo.h"
41#include "llvm/Target/TargetInstrInfo.h"
42#include "llvm/Target/TargetLowering.h"
43#include "llvm/Target/TargetMachine.h"
Vladimir Prus12472912006-05-23 13:43:15 +000044#include "llvm/Target/TargetOptions.h"
Chris Lattner7c0104b2005-11-09 04:45:33 +000045#include "llvm/Support/MathExtras.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000046#include "llvm/Support/Debug.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000047#include "llvm/Support/Compiler.h"
Jeff Cohen7e881032006-02-24 02:52:40 +000048#include <algorithm>
Chris Lattner1c08c712005-01-07 07:47:53 +000049using namespace llvm;
50
Chris Lattnerda8abb02005-09-01 18:44:10 +000051#ifndef NDEBUG
Chris Lattner7944d9d2005-01-12 03:41:21 +000052static cl::opt<bool>
Evan Chenga9c20912006-01-21 02:32:06 +000053ViewISelDAGs("view-isel-dags", cl::Hidden,
54 cl::desc("Pop up a window to show isel dags as they are selected"));
55static cl::opt<bool>
56ViewSchedDAGs("view-sched-dags", cl::Hidden,
57 cl::desc("Pop up a window to show sched dags as they are processed"));
Dan Gohman3e1a7ae2007-08-28 20:32:58 +000058static cl::opt<bool>
59ViewSUnitDAGs("view-sunit-dags", cl::Hidden,
Chris Lattner5bab7852008-01-25 17:24:52 +000060 cl::desc("Pop up a window to show SUnit dags after they are processed"));
Chris Lattner7944d9d2005-01-12 03:41:21 +000061#else
Dan Gohman3e1a7ae2007-08-28 20:32:58 +000062static const bool ViewISelDAGs = 0, ViewSchedDAGs = 0, ViewSUnitDAGs = 0;
Chris Lattner7944d9d2005-01-12 03:41:21 +000063#endif
64
Jim Laskeyeb577ba2006-08-02 12:30:23 +000065//===---------------------------------------------------------------------===//
66///
67/// RegisterScheduler class - Track the registration of instruction schedulers.
68///
69//===---------------------------------------------------------------------===//
70MachinePassRegistry RegisterScheduler::Registry;
71
72//===---------------------------------------------------------------------===//
73///
74/// ISHeuristic command line option for instruction schedulers.
75///
76//===---------------------------------------------------------------------===//
Evan Cheng4ef10862006-01-23 07:01:07 +000077namespace {
Jim Laskeyeb577ba2006-08-02 12:30:23 +000078 cl::opt<RegisterScheduler::FunctionPassCtor, false,
79 RegisterPassParser<RegisterScheduler> >
Dale Johannesene7e7d0d2007-07-13 17:13:54 +000080 ISHeuristic("pre-RA-sched",
Chris Lattner3700f902006-08-03 00:18:59 +000081 cl::init(&createDefaultScheduler),
Chris Lattner5bab7852008-01-25 17:24:52 +000082 cl::desc("Instruction schedulers available (before register"
83 " allocation):"));
Jim Laskey13ec7022006-08-01 14:21:23 +000084
Jim Laskey9ff542f2006-08-01 18:29:48 +000085 static RegisterScheduler
Jim Laskey9373beb2006-08-01 19:14:14 +000086 defaultListDAGScheduler("default", " Best scheduler for the target",
87 createDefaultScheduler);
Evan Cheng4ef10862006-01-23 07:01:07 +000088} // namespace
89
Evan Cheng5c807602008-02-26 02:33:44 +000090namespace { struct SDISelAsmOperandInfo; }
Chris Lattnerbf996f12007-04-30 17:29:31 +000091
Chris Lattnerf899fce2008-04-27 23:48:12 +000092/// ComputeValueVTs - Given an LLVM IR type, compute a sequence of
93/// MVT::ValueTypes that represent all the individual underlying
94/// non-aggregate types that comprise it.
95static void ComputeValueVTs(const TargetLowering &TLI, const Type *Ty,
96 SmallVectorImpl<MVT::ValueType> &ValueVTs) {
97 // Given a struct type, recursively traverse the elements.
98 if (const StructType *STy = dyn_cast<StructType>(Ty)) {
99 for (StructType::element_iterator EI = STy->element_begin(),
100 EB = STy->element_end();
101 EI != EB; ++EI)
102 ComputeValueVTs(TLI, *EI, ValueVTs);
103 return;
Dan Gohman23ce5022008-04-25 18:27:55 +0000104 }
Chris Lattnerf899fce2008-04-27 23:48:12 +0000105 // Given an array type, recursively traverse the elements.
106 if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
107 const Type *EltTy = ATy->getElementType();
108 for (unsigned i = 0, e = ATy->getNumElements(); i != e; ++i)
109 ComputeValueVTs(TLI, EltTy, ValueVTs);
110 return;
111 }
112 // Base case: we can get an MVT::ValueType for this LLVM IR type.
113 ValueVTs.push_back(TLI.getValueType(Ty));
114}
Dan Gohman23ce5022008-04-25 18:27:55 +0000115
Chris Lattnerf899fce2008-04-27 23:48:12 +0000116namespace {
Chris Lattner864635a2006-02-22 22:37:12 +0000117 /// RegsForValue - This struct represents the physical registers that a
118 /// particular value is assigned and the type information about the value.
119 /// This is needed because values can be promoted into larger registers and
120 /// expanded into multiple smaller registers than the value.
Chris Lattner95255282006-06-28 23:17:24 +0000121 struct VISIBILITY_HIDDEN RegsForValue {
Dan Gohman23ce5022008-04-25 18:27:55 +0000122 /// TLI - The TargetLowering object.
123 const TargetLowering *TLI;
124
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000125 /// Regs - This list holds the register (for legal and promoted values)
Chris Lattner864635a2006-02-22 22:37:12 +0000126 /// or register set (for expanded values) that the value should be assigned
127 /// to.
Chris Lattner8eaff042008-04-28 06:02:19 +0000128 SmallVector<unsigned, 4> Regs;
Chris Lattner864635a2006-02-22 22:37:12 +0000129
Dan Gohman23ce5022008-04-25 18:27:55 +0000130 /// RegVTs - The value types of the registers. This is the same size
131 /// as ValueVTs; every register contributing to a given value must
132 /// have the same type. When Regs contains all virtual registers, the
133 /// contents of RegVTs is redundant with TLI's getRegisterType member
134 /// function, however when Regs contains physical registers, it is
135 /// necessary to have a separate record of the types.
Chris Lattner864635a2006-02-22 22:37:12 +0000136 ///
Dan Gohman23ce5022008-04-25 18:27:55 +0000137 SmallVector<MVT::ValueType, 4> RegVTs;
Chris Lattner864635a2006-02-22 22:37:12 +0000138
Dan Gohman23ce5022008-04-25 18:27:55 +0000139 /// ValueVTs - The value types of the values, which may be promoted
140 /// or synthesized from one or more registers.
141 SmallVector<MVT::ValueType, 4> ValueVTs;
Chris Lattner864635a2006-02-22 22:37:12 +0000142
Dan Gohman23ce5022008-04-25 18:27:55 +0000143 RegsForValue() : TLI(0) {}
Chris Lattner864635a2006-02-22 22:37:12 +0000144
Dan Gohman23ce5022008-04-25 18:27:55 +0000145 RegsForValue(const TargetLowering &tli,
146 unsigned Reg, MVT::ValueType regvt, MVT::ValueType valuevt)
147 : TLI(&tli), Regs(1, Reg), RegVTs(1, regvt), ValueVTs(1, valuevt) {}
148 RegsForValue(const TargetLowering &tli,
Chris Lattner8eaff042008-04-28 06:02:19 +0000149 const SmallVectorImpl<unsigned> &regs,
Chris Lattner864635a2006-02-22 22:37:12 +0000150 MVT::ValueType regvt, MVT::ValueType valuevt)
Dan Gohman23ce5022008-04-25 18:27:55 +0000151 : TLI(&tli), Regs(regs), RegVTs(1, regvt), ValueVTs(1, valuevt) {}
152 RegsForValue(const TargetLowering &tli,
Chris Lattner8eaff042008-04-28 06:02:19 +0000153 const SmallVectorImpl<unsigned> &regs,
Dan Gohman23ce5022008-04-25 18:27:55 +0000154 const SmallVector<MVT::ValueType, 4> &regvts,
155 const SmallVector<MVT::ValueType, 4> &valuevts)
156 : TLI(&tli), Regs(regs), RegVTs(regvts), ValueVTs(valuevts) {}
157 RegsForValue(const TargetLowering &tli,
158 unsigned Reg, const Type *Ty) : TLI(&tli) {
159 ComputeValueVTs(tli, Ty, ValueVTs);
160
161 for (unsigned Value = 0; Value != ValueVTs.size(); ++Value) {
162 MVT::ValueType ValueVT = ValueVTs[Value];
163 unsigned NumRegs = TLI->getNumRegisters(ValueVT);
164 MVT::ValueType RegisterVT = TLI->getRegisterType(ValueVT);
165 for (unsigned i = 0; i != NumRegs; ++i)
166 Regs.push_back(Reg + i);
167 RegVTs.push_back(RegisterVT);
168 Reg += NumRegs;
169 }
Chris Lattner864635a2006-02-22 22:37:12 +0000170 }
171
172 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
Dan Gohman23ce5022008-04-25 18:27:55 +0000173 /// this value and returns the result as a ValueVTs value. This uses
Chris Lattner864635a2006-02-22 22:37:12 +0000174 /// Chain/Flag as the input and updates them for the output Chain/Flag.
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000175 /// If the Flag pointer is NULL, no flag is used.
Chris Lattner864635a2006-02-22 22:37:12 +0000176 SDOperand getCopyFromRegs(SelectionDAG &DAG,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000177 SDOperand &Chain, SDOperand *Flag) const;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000178
179 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
180 /// specified value into the registers specified by this object. This uses
181 /// Chain/Flag as the input and updates them for the output Chain/Flag.
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000182 /// If the Flag pointer is NULL, no flag is used.
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000183 void getCopyToRegs(SDOperand Val, SelectionDAG &DAG,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000184 SDOperand &Chain, SDOperand *Flag) const;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000185
186 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
187 /// operand list. This adds the code marker and includes the number of
188 /// values added into it.
189 void AddInlineAsmOperands(unsigned Code, SelectionDAG &DAG,
Chris Lattner9f6637d2006-02-23 20:06:57 +0000190 std::vector<SDOperand> &Ops) const;
Chris Lattner864635a2006-02-22 22:37:12 +0000191 };
192}
Evan Cheng4ef10862006-01-23 07:01:07 +0000193
Chris Lattner1c08c712005-01-07 07:47:53 +0000194namespace llvm {
195 //===--------------------------------------------------------------------===//
Jim Laskey9373beb2006-08-01 19:14:14 +0000196 /// createDefaultScheduler - This creates an instruction scheduler appropriate
197 /// for the target.
198 ScheduleDAG* createDefaultScheduler(SelectionDAGISel *IS,
199 SelectionDAG *DAG,
200 MachineBasicBlock *BB) {
201 TargetLowering &TLI = IS->getTargetLowering();
202
203 if (TLI.getSchedulingPreference() == TargetLowering::SchedulingForLatency) {
204 return createTDListDAGScheduler(IS, DAG, BB);
205 } else {
206 assert(TLI.getSchedulingPreference() ==
207 TargetLowering::SchedulingForRegPressure && "Unknown sched type!");
208 return createBURRListDAGScheduler(IS, DAG, BB);
209 }
210 }
211
212
213 //===--------------------------------------------------------------------===//
Chris Lattner1c08c712005-01-07 07:47:53 +0000214 /// FunctionLoweringInfo - This contains information that is global to a
215 /// function that is used when lowering a region of the function.
Chris Lattnerf26bc8e2005-01-08 19:52:31 +0000216 class FunctionLoweringInfo {
217 public:
Chris Lattner1c08c712005-01-07 07:47:53 +0000218 TargetLowering &TLI;
219 Function &Fn;
220 MachineFunction &MF;
Chris Lattner84bc5422007-12-31 04:13:23 +0000221 MachineRegisterInfo &RegInfo;
Chris Lattner1c08c712005-01-07 07:47:53 +0000222
223 FunctionLoweringInfo(TargetLowering &TLI, Function &Fn,MachineFunction &MF);
224
225 /// MBBMap - A mapping from LLVM basic blocks to their machine code entry.
226 std::map<const BasicBlock*, MachineBasicBlock *> MBBMap;
227
228 /// ValueMap - Since we emit code for the function a basic block at a time,
229 /// we must remember which virtual registers hold the values for
230 /// cross-basic-block values.
Chris Lattner9f24ad72007-02-04 01:35:11 +0000231 DenseMap<const Value*, unsigned> ValueMap;
Chris Lattner1c08c712005-01-07 07:47:53 +0000232
233 /// StaticAllocaMap - Keep track of frame indices for fixed sized allocas in
234 /// the entry block. This allows the allocas to be efficiently referenced
235 /// anywhere in the function.
236 std::map<const AllocaInst*, int> StaticAllocaMap;
237
Duncan Sandsf4070822007-06-15 19:04:19 +0000238#ifndef NDEBUG
239 SmallSet<Instruction*, 8> CatchInfoLost;
240 SmallSet<Instruction*, 8> CatchInfoFound;
241#endif
242
Chris Lattner1c08c712005-01-07 07:47:53 +0000243 unsigned MakeReg(MVT::ValueType VT) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000244 return RegInfo.createVirtualRegister(TLI.getRegClassFor(VT));
Chris Lattner1c08c712005-01-07 07:47:53 +0000245 }
Chris Lattner571e4342006-10-27 21:36:01 +0000246
247 /// isExportedInst - Return true if the specified value is an instruction
248 /// exported from its block.
249 bool isExportedInst(const Value *V) {
250 return ValueMap.count(V);
251 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000252
Chris Lattner3c384492006-03-16 19:51:18 +0000253 unsigned CreateRegForValue(const Value *V);
254
Chris Lattner1c08c712005-01-07 07:47:53 +0000255 unsigned InitializeRegForValue(const Value *V) {
256 unsigned &R = ValueMap[V];
257 assert(R == 0 && "Already initialized this value register!");
258 return R = CreateRegForValue(V);
259 }
260 };
261}
262
Duncan Sandscf26d7c2007-07-04 20:52:51 +0000263/// isSelector - Return true if this instruction is a call to the
264/// eh.selector intrinsic.
265static bool isSelector(Instruction *I) {
Duncan Sandsf4070822007-06-15 19:04:19 +0000266 if (IntrinsicInst *II = dyn_cast<IntrinsicInst>(I))
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +0000267 return (II->getIntrinsicID() == Intrinsic::eh_selector_i32 ||
268 II->getIntrinsicID() == Intrinsic::eh_selector_i64);
Duncan Sandsf4070822007-06-15 19:04:19 +0000269 return false;
270}
271
Chris Lattner1c08c712005-01-07 07:47:53 +0000272/// isUsedOutsideOfDefiningBlock - Return true if this instruction is used by
Nate Begemanf15485a2006-03-27 01:32:24 +0000273/// PHI nodes or outside of the basic block that defines it, or used by a
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000274/// switch or atomic instruction, which may expand to multiple basic blocks.
Chris Lattner1c08c712005-01-07 07:47:53 +0000275static bool isUsedOutsideOfDefiningBlock(Instruction *I) {
276 if (isa<PHINode>(I)) return true;
277 BasicBlock *BB = I->getParent();
278 for (Value::use_iterator UI = I->use_begin(), E = I->use_end(); UI != E; ++UI)
Nate Begemanf15485a2006-03-27 01:32:24 +0000279 if (cast<Instruction>(*UI)->getParent() != BB || isa<PHINode>(*UI) ||
Chris Lattner571e4342006-10-27 21:36:01 +0000280 // FIXME: Remove switchinst special case.
Nate Begemanf15485a2006-03-27 01:32:24 +0000281 isa<SwitchInst>(*UI))
Chris Lattner1c08c712005-01-07 07:47:53 +0000282 return true;
283 return false;
284}
285
Chris Lattnerbf209482005-10-30 19:42:35 +0000286/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
Nate Begemanf15485a2006-03-27 01:32:24 +0000287/// entry block, return true. This includes arguments used by switches, since
288/// the switch may expand into multiple basic blocks.
Chris Lattnerbf209482005-10-30 19:42:35 +0000289static bool isOnlyUsedInEntryBlock(Argument *A) {
290 BasicBlock *Entry = A->getParent()->begin();
291 for (Value::use_iterator UI = A->use_begin(), E = A->use_end(); UI != E; ++UI)
Nate Begemanf15485a2006-03-27 01:32:24 +0000292 if (cast<Instruction>(*UI)->getParent() != Entry || isa<SwitchInst>(*UI))
Chris Lattnerbf209482005-10-30 19:42:35 +0000293 return false; // Use not in entry block.
294 return true;
295}
296
Chris Lattner1c08c712005-01-07 07:47:53 +0000297FunctionLoweringInfo::FunctionLoweringInfo(TargetLowering &tli,
Misha Brukmanedf128a2005-04-21 22:36:52 +0000298 Function &fn, MachineFunction &mf)
Chris Lattner84bc5422007-12-31 04:13:23 +0000299 : TLI(tli), Fn(fn), MF(mf), RegInfo(MF.getRegInfo()) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000300
Chris Lattnerbf209482005-10-30 19:42:35 +0000301 // Create a vreg for each argument register that is not dead and is used
302 // outside of the entry block for the function.
303 for (Function::arg_iterator AI = Fn.arg_begin(), E = Fn.arg_end();
304 AI != E; ++AI)
305 if (!isOnlyUsedInEntryBlock(AI))
306 InitializeRegForValue(AI);
307
Chris Lattner1c08c712005-01-07 07:47:53 +0000308 // Initialize the mapping of values to registers. This is only set up for
309 // instruction values that are used outside of the block that defines
310 // them.
Jeff Cohen2aeaf4e2005-10-01 03:57:14 +0000311 Function::iterator BB = Fn.begin(), EB = Fn.end();
Chris Lattner1c08c712005-01-07 07:47:53 +0000312 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
313 if (AllocaInst *AI = dyn_cast<AllocaInst>(I))
Reid Spencerb83eb642006-10-20 07:07:24 +0000314 if (ConstantInt *CUI = dyn_cast<ConstantInt>(AI->getArraySize())) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000315 const Type *Ty = AI->getAllocatedType();
Duncan Sands514ab342007-11-01 20:53:16 +0000316 uint64_t TySize = TLI.getTargetData()->getABITypeSize(Ty);
Nate Begemanae232e72005-11-06 09:00:38 +0000317 unsigned Align =
Chris Lattnerd2b7cec2007-02-14 05:52:17 +0000318 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
Nate Begemanae232e72005-11-06 09:00:38 +0000319 AI->getAlignment());
Chris Lattnera8217e32005-05-13 23:14:17 +0000320
Reid Spencerb83eb642006-10-20 07:07:24 +0000321 TySize *= CUI->getZExtValue(); // Get total allocated size.
Chris Lattnerd222f6a2005-10-18 22:14:06 +0000322 if (TySize == 0) TySize = 1; // Don't create zero-sized stack objects.
Chris Lattner1c08c712005-01-07 07:47:53 +0000323 StaticAllocaMap[AI] =
Chris Lattner6266c182007-04-25 04:08:28 +0000324 MF.getFrameInfo()->CreateStackObject(TySize, Align);
Chris Lattner1c08c712005-01-07 07:47:53 +0000325 }
326
Jeff Cohen2aeaf4e2005-10-01 03:57:14 +0000327 for (; BB != EB; ++BB)
328 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
Chris Lattner1c08c712005-01-07 07:47:53 +0000329 if (!I->use_empty() && isUsedOutsideOfDefiningBlock(I))
330 if (!isa<AllocaInst>(I) ||
331 !StaticAllocaMap.count(cast<AllocaInst>(I)))
332 InitializeRegForValue(I);
333
334 // Create an initial MachineBasicBlock for each LLVM BasicBlock in F. This
335 // also creates the initial PHI MachineInstrs, though none of the input
336 // operands are populated.
Jeff Cohen2aeaf4e2005-10-01 03:57:14 +0000337 for (BB = Fn.begin(), EB = Fn.end(); BB != EB; ++BB) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000338 MachineBasicBlock *MBB = new MachineBasicBlock(BB);
339 MBBMap[BB] = MBB;
340 MF.getBasicBlockList().push_back(MBB);
341
342 // Create Machine PHI nodes for LLVM PHI nodes, lowering them as
343 // appropriate.
344 PHINode *PN;
Chris Lattner8c494ab2006-10-27 23:50:33 +0000345 for (BasicBlock::iterator I = BB->begin();(PN = dyn_cast<PHINode>(I)); ++I){
346 if (PN->use_empty()) continue;
347
348 MVT::ValueType VT = TLI.getValueType(PN->getType());
Dan Gohman7f321562007-06-25 16:23:39 +0000349 unsigned NumRegisters = TLI.getNumRegisters(VT);
Chris Lattner8c494ab2006-10-27 23:50:33 +0000350 unsigned PHIReg = ValueMap[PN];
351 assert(PHIReg && "PHI node does not have an assigned virtual register!");
Evan Chengc0f64ff2006-11-27 23:37:22 +0000352 const TargetInstrInfo *TII = TLI.getTargetMachine().getInstrInfo();
Dan Gohmanb9f10192007-06-21 14:42:22 +0000353 for (unsigned i = 0; i != NumRegisters; ++i)
Evan Chengc0f64ff2006-11-27 23:37:22 +0000354 BuildMI(MBB, TII->get(TargetInstrInfo::PHI), PHIReg+i);
Chris Lattner8c494ab2006-10-27 23:50:33 +0000355 }
Chris Lattner1c08c712005-01-07 07:47:53 +0000356 }
357}
358
Chris Lattner3c384492006-03-16 19:51:18 +0000359/// CreateRegForValue - Allocate the appropriate number of virtual registers of
360/// the correctly promoted or expanded types. Assign these registers
361/// consecutive vreg numbers and return the first assigned number.
362unsigned FunctionLoweringInfo::CreateRegForValue(const Value *V) {
Dan Gohman23ce5022008-04-25 18:27:55 +0000363 const Type *Ty = V->getType();
364 SmallVector<MVT::ValueType, 4> ValueVTs;
365 ComputeValueVTs(TLI, Ty, ValueVTs);
Bill Wendling95b39552007-04-24 21:13:23 +0000366
Dan Gohman23ce5022008-04-25 18:27:55 +0000367 unsigned FirstReg = 0;
368 for (unsigned Value = 0; Value != ValueVTs.size(); ++Value) {
369 MVT::ValueType ValueVT = ValueVTs[Value];
370 unsigned NumRegs = TLI.getNumRegisters(ValueVT);
371 MVT::ValueType RegisterVT = TLI.getRegisterType(ValueVT);
Dan Gohman8c8c5fc2007-06-27 14:34:07 +0000372
Dan Gohman23ce5022008-04-25 18:27:55 +0000373 for (unsigned i = 0; i != NumRegs; ++i) {
374 unsigned R = MakeReg(RegisterVT);
375 if (!FirstReg) FirstReg = R;
376 }
377 }
378 return FirstReg;
Chris Lattner3c384492006-03-16 19:51:18 +0000379}
Chris Lattner1c08c712005-01-07 07:47:53 +0000380
381//===----------------------------------------------------------------------===//
382/// SelectionDAGLowering - This is the common target-independent lowering
383/// implementation that is parameterized by a TargetLowering object.
384/// Also, targets can overload any lowering method.
385///
386namespace llvm {
387class SelectionDAGLowering {
388 MachineBasicBlock *CurMBB;
389
Chris Lattner0da331f2007-02-04 01:31:47 +0000390 DenseMap<const Value*, SDOperand> NodeMap;
Chris Lattner1c08c712005-01-07 07:47:53 +0000391
Chris Lattnerd3948112005-01-17 22:19:26 +0000392 /// PendingLoads - Loads are not emitted to the program immediately. We bunch
393 /// them up and then emit token factor nodes when possible. This allows us to
394 /// get simple disambiguation between loads without worrying about alias
395 /// analysis.
396 std::vector<SDOperand> PendingLoads;
397
Dan Gohman86e1ebf2008-03-27 19:56:19 +0000398 /// PendingExports - CopyToReg nodes that copy values to virtual registers
399 /// for export to other blocks need to be emitted before any terminator
400 /// instruction, but they have no other ordering requirements. We bunch them
401 /// up and the emit a single tokenfactor for them just before terminator
402 /// instructions.
403 std::vector<SDOperand> PendingExports;
404
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000405 /// Case - A struct to record the Value for a switch case, and the
406 /// case's target basic block.
407 struct Case {
408 Constant* Low;
409 Constant* High;
410 MachineBasicBlock* BB;
411
412 Case() : Low(0), High(0), BB(0) { }
413 Case(Constant* low, Constant* high, MachineBasicBlock* bb) :
414 Low(low), High(high), BB(bb) { }
415 uint64_t size() const {
416 uint64_t rHigh = cast<ConstantInt>(High)->getSExtValue();
417 uint64_t rLow = cast<ConstantInt>(Low)->getSExtValue();
418 return (rHigh - rLow + 1ULL);
419 }
420 };
421
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000422 struct CaseBits {
423 uint64_t Mask;
424 MachineBasicBlock* BB;
425 unsigned Bits;
426
427 CaseBits(uint64_t mask, MachineBasicBlock* bb, unsigned bits):
428 Mask(mask), BB(bb), Bits(bits) { }
429 };
430
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000431 typedef std::vector<Case> CaseVector;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000432 typedef std::vector<CaseBits> CaseBitsVector;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000433 typedef CaseVector::iterator CaseItr;
434 typedef std::pair<CaseItr, CaseItr> CaseRange;
Nate Begemanf15485a2006-03-27 01:32:24 +0000435
436 /// CaseRec - A struct with ctor used in lowering switches to a binary tree
437 /// of conditional branches.
438 struct CaseRec {
439 CaseRec(MachineBasicBlock *bb, Constant *lt, Constant *ge, CaseRange r) :
440 CaseBB(bb), LT(lt), GE(ge), Range(r) {}
441
442 /// CaseBB - The MBB in which to emit the compare and branch
443 MachineBasicBlock *CaseBB;
444 /// LT, GE - If nonzero, we know the current case value must be less-than or
445 /// greater-than-or-equal-to these Constants.
446 Constant *LT;
447 Constant *GE;
448 /// Range - A pair of iterators representing the range of case values to be
449 /// processed at this point in the binary search tree.
450 CaseRange Range;
451 };
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000452
453 typedef std::vector<CaseRec> CaseRecVector;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000454
455 /// The comparison function for sorting the switch case values in the vector.
456 /// WARNING: Case ranges should be disjoint!
Nate Begemanf15485a2006-03-27 01:32:24 +0000457 struct CaseCmp {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000458 bool operator () (const Case& C1, const Case& C2) {
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000459 assert(isa<ConstantInt>(C1.Low) && isa<ConstantInt>(C2.High));
460 const ConstantInt* CI1 = cast<const ConstantInt>(C1.Low);
461 const ConstantInt* CI2 = cast<const ConstantInt>(C2.High);
462 return CI1->getValue().slt(CI2->getValue());
Nate Begemanf15485a2006-03-27 01:32:24 +0000463 }
464 };
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000465
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000466 struct CaseBitsCmp {
467 bool operator () (const CaseBits& C1, const CaseBits& C2) {
468 return C1.Bits > C2.Bits;
469 }
470 };
471
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000472 unsigned Clusterify(CaseVector& Cases, const SwitchInst &SI);
Nate Begemanf15485a2006-03-27 01:32:24 +0000473
Chris Lattner1c08c712005-01-07 07:47:53 +0000474public:
475 // TLI - This is information that describes the available target features we
476 // need for lowering. This indicates when operations are unavailable,
477 // implemented with a libcall, etc.
478 TargetLowering &TLI;
479 SelectionDAG &DAG;
Owen Andersona69571c2006-05-03 01:29:57 +0000480 const TargetData *TD;
Dan Gohman5f43f922007-08-27 16:26:13 +0000481 AliasAnalysis &AA;
Chris Lattner1c08c712005-01-07 07:47:53 +0000482
Nate Begemanf15485a2006-03-27 01:32:24 +0000483 /// SwitchCases - Vector of CaseBlock structures used to communicate
484 /// SwitchInst code generation information.
485 std::vector<SelectionDAGISel::CaseBlock> SwitchCases;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000486 /// JTCases - Vector of JumpTable structures used to communicate
487 /// SwitchInst code generation information.
488 std::vector<SelectionDAGISel::JumpTableBlock> JTCases;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000489 std::vector<SelectionDAGISel::BitTestBlock> BitTestCases;
Nate Begemanf15485a2006-03-27 01:32:24 +0000490
Chris Lattner1c08c712005-01-07 07:47:53 +0000491 /// FuncInfo - Information about the function as a whole.
492 ///
493 FunctionLoweringInfo &FuncInfo;
Gordon Henriksence224772008-01-07 01:30:38 +0000494
495 /// GCI - Garbage collection metadata for the function.
496 CollectorMetadata *GCI;
Chris Lattner1c08c712005-01-07 07:47:53 +0000497
498 SelectionDAGLowering(SelectionDAG &dag, TargetLowering &tli,
Dan Gohman5f43f922007-08-27 16:26:13 +0000499 AliasAnalysis &aa,
Gordon Henriksence224772008-01-07 01:30:38 +0000500 FunctionLoweringInfo &funcinfo,
501 CollectorMetadata *gci)
Dan Gohman5f43f922007-08-27 16:26:13 +0000502 : TLI(tli), DAG(dag), TD(DAG.getTarget().getTargetData()), AA(aa),
Gordon Henriksence224772008-01-07 01:30:38 +0000503 FuncInfo(funcinfo), GCI(gci) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000504 }
505
Dan Gohman86e1ebf2008-03-27 19:56:19 +0000506 /// getRoot - Return the current virtual root of the Selection DAG,
507 /// flushing any PendingLoad items. This must be done before emitting
508 /// a store or any other node that may need to be ordered after any
509 /// prior load instructions.
Chris Lattnera651cf62005-01-17 19:43:36 +0000510 ///
511 SDOperand getRoot() {
Chris Lattnerd3948112005-01-17 22:19:26 +0000512 if (PendingLoads.empty())
513 return DAG.getRoot();
Misha Brukmanedf128a2005-04-21 22:36:52 +0000514
Chris Lattnerd3948112005-01-17 22:19:26 +0000515 if (PendingLoads.size() == 1) {
516 SDOperand Root = PendingLoads[0];
517 DAG.setRoot(Root);
518 PendingLoads.clear();
519 return Root;
520 }
521
522 // Otherwise, we have to make a token factor node.
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000523 SDOperand Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
524 &PendingLoads[0], PendingLoads.size());
Chris Lattnerd3948112005-01-17 22:19:26 +0000525 PendingLoads.clear();
526 DAG.setRoot(Root);
527 return Root;
Chris Lattnera651cf62005-01-17 19:43:36 +0000528 }
529
Dan Gohman86e1ebf2008-03-27 19:56:19 +0000530 /// getControlRoot - Similar to getRoot, but instead of flushing all the
531 /// PendingLoad items, flush all the PendingExports items. It is necessary
532 /// to do this before emitting a terminator instruction.
533 ///
534 SDOperand getControlRoot() {
535 SDOperand Root = DAG.getRoot();
536
537 if (PendingExports.empty())
538 return Root;
539
540 // Turn all of the CopyToReg chains into one factored node.
541 if (Root.getOpcode() != ISD::EntryToken) {
542 unsigned i = 0, e = PendingExports.size();
543 for (; i != e; ++i) {
544 assert(PendingExports[i].Val->getNumOperands() > 1);
545 if (PendingExports[i].Val->getOperand(0) == Root)
546 break; // Don't add the root if we already indirectly depend on it.
547 }
548
549 if (i == e)
550 PendingExports.push_back(Root);
551 }
552
553 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
554 &PendingExports[0],
555 PendingExports.size());
556 PendingExports.clear();
557 DAG.setRoot(Root);
558 return Root;
559 }
560
561 void CopyValueToVirtualRegister(Value *V, unsigned Reg);
Chris Lattner571e4342006-10-27 21:36:01 +0000562
Chris Lattner1c08c712005-01-07 07:47:53 +0000563 void visit(Instruction &I) { visit(I.getOpcode(), I); }
564
565 void visit(unsigned Opcode, User &I) {
Chris Lattner1e7aa5c2006-11-10 04:41:34 +0000566 // Note: this doesn't use InstVisitor, because it has to work with
567 // ConstantExpr's in addition to instructions.
Chris Lattner1c08c712005-01-07 07:47:53 +0000568 switch (Opcode) {
569 default: assert(0 && "Unknown instruction type encountered!");
570 abort();
571 // Build the switch statement using the Instruction.def file.
572#define HANDLE_INST(NUM, OPCODE, CLASS) \
573 case Instruction::OPCODE:return visit##OPCODE((CLASS&)I);
574#include "llvm/Instruction.def"
575 }
576 }
577
578 void setCurrentBasicBlock(MachineBasicBlock *MBB) { CurMBB = MBB; }
579
Chris Lattner28b5b1c2006-03-15 22:19:46 +0000580 SDOperand getLoadFrom(const Type *Ty, SDOperand Ptr,
Evan Cheng466685d2006-10-09 20:57:25 +0000581 const Value *SV, SDOperand Root,
Christopher Lamb95c218a2007-04-22 23:15:30 +0000582 bool isVolatile, unsigned Alignment);
Chris Lattner1c08c712005-01-07 07:47:53 +0000583
Chris Lattner199862b2006-03-16 19:57:50 +0000584 SDOperand getValue(const Value *V);
Chris Lattner1c08c712005-01-07 07:47:53 +0000585
Chris Lattner0da331f2007-02-04 01:31:47 +0000586 void setValue(const Value *V, SDOperand NewN) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000587 SDOperand &N = NodeMap[V];
588 assert(N.Val == 0 && "Already set a value for this node!");
Chris Lattner0da331f2007-02-04 01:31:47 +0000589 N = NewN;
Chris Lattner1c08c712005-01-07 07:47:53 +0000590 }
Chris Lattner4e4b5762006-02-01 18:59:47 +0000591
Evan Cheng5c807602008-02-26 02:33:44 +0000592 void GetRegistersForValue(SDISelAsmOperandInfo &OpInfo, bool HasEarlyClobber,
Chris Lattnere7cf56a2007-04-30 21:11:17 +0000593 std::set<unsigned> &OutputRegs,
594 std::set<unsigned> &InputRegs);
Nate Begemanf15485a2006-03-27 01:32:24 +0000595
Chris Lattner571e4342006-10-27 21:36:01 +0000596 void FindMergedConditions(Value *Cond, MachineBasicBlock *TBB,
597 MachineBasicBlock *FBB, MachineBasicBlock *CurBB,
598 unsigned Opc);
Chris Lattner8c494ab2006-10-27 23:50:33 +0000599 bool isExportableFromCurrentBlock(Value *V, const BasicBlock *FromBB);
Chris Lattner571e4342006-10-27 21:36:01 +0000600 void ExportFromCurrentBlock(Value *V);
Duncan Sands6f74b482007-12-19 09:48:52 +0000601 void LowerCallTo(CallSite CS, SDOperand Callee, bool IsTailCall,
Anton Korobeynikov070280e2007-05-23 11:08:31 +0000602 MachineBasicBlock *LandingPad = NULL);
Duncan Sandsdc024672007-11-27 13:23:08 +0000603
Chris Lattner1c08c712005-01-07 07:47:53 +0000604 // Terminator instructions.
605 void visitRet(ReturnInst &I);
606 void visitBr(BranchInst &I);
Nate Begemanf15485a2006-03-27 01:32:24 +0000607 void visitSwitch(SwitchInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000608 void visitUnreachable(UnreachableInst &I) { /* noop */ }
609
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000610 // Helpers for visitSwitch
Anton Korobeynikovdd433212007-03-27 12:05:48 +0000611 bool handleSmallSwitchRange(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000612 CaseRecVector& WorkList,
613 Value* SV,
614 MachineBasicBlock* Default);
Anton Korobeynikovdd433212007-03-27 12:05:48 +0000615 bool handleJTSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000616 CaseRecVector& WorkList,
617 Value* SV,
618 MachineBasicBlock* Default);
Anton Korobeynikovdd433212007-03-27 12:05:48 +0000619 bool handleBTSplitSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000620 CaseRecVector& WorkList,
621 Value* SV,
622 MachineBasicBlock* Default);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000623 bool handleBitTestsSwitchCase(CaseRec& CR,
624 CaseRecVector& WorkList,
625 Value* SV,
626 MachineBasicBlock* Default);
Nate Begemanf15485a2006-03-27 01:32:24 +0000627 void visitSwitchCase(SelectionDAGISel::CaseBlock &CB);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000628 void visitBitTestHeader(SelectionDAGISel::BitTestBlock &B);
629 void visitBitTestCase(MachineBasicBlock* NextMBB,
630 unsigned Reg,
631 SelectionDAGISel::BitTestCase &B);
Nate Begeman37efe672006-04-22 18:53:45 +0000632 void visitJumpTable(SelectionDAGISel::JumpTable &JT);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000633 void visitJumpTableHeader(SelectionDAGISel::JumpTable &JT,
634 SelectionDAGISel::JumpTableHeader &JTH);
Nate Begemanf15485a2006-03-27 01:32:24 +0000635
Chris Lattner1c08c712005-01-07 07:47:53 +0000636 // These all get lowered before this pass.
Jim Laskeyb180aa12007-02-21 22:53:45 +0000637 void visitInvoke(InvokeInst &I);
638 void visitUnwind(UnwindInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000639
Dan Gohman7f321562007-06-25 16:23:39 +0000640 void visitBinary(User &I, unsigned OpCode);
Nate Begemane21ea612005-11-18 07:42:56 +0000641 void visitShift(User &I, unsigned Opcode);
Nate Begeman5fbb5d22005-11-19 00:36:38 +0000642 void visitAdd(User &I) {
Dan Gohman7f321562007-06-25 16:23:39 +0000643 if (I.getType()->isFPOrFPVector())
644 visitBinary(I, ISD::FADD);
Reid Spencer1628cec2006-10-26 06:15:43 +0000645 else
Dan Gohman7f321562007-06-25 16:23:39 +0000646 visitBinary(I, ISD::ADD);
Chris Lattner01b3d732005-09-28 22:28:18 +0000647 }
Chris Lattnerb9fccc42005-04-02 05:04:50 +0000648 void visitSub(User &I);
Reid Spencer1628cec2006-10-26 06:15:43 +0000649 void visitMul(User &I) {
Dan Gohman7f321562007-06-25 16:23:39 +0000650 if (I.getType()->isFPOrFPVector())
651 visitBinary(I, ISD::FMUL);
Reid Spencer1628cec2006-10-26 06:15:43 +0000652 else
Dan Gohman7f321562007-06-25 16:23:39 +0000653 visitBinary(I, ISD::MUL);
Chris Lattner01b3d732005-09-28 22:28:18 +0000654 }
Dan Gohman7f321562007-06-25 16:23:39 +0000655 void visitURem(User &I) { visitBinary(I, ISD::UREM); }
656 void visitSRem(User &I) { visitBinary(I, ISD::SREM); }
657 void visitFRem(User &I) { visitBinary(I, ISD::FREM); }
658 void visitUDiv(User &I) { visitBinary(I, ISD::UDIV); }
659 void visitSDiv(User &I) { visitBinary(I, ISD::SDIV); }
660 void visitFDiv(User &I) { visitBinary(I, ISD::FDIV); }
661 void visitAnd (User &I) { visitBinary(I, ISD::AND); }
662 void visitOr (User &I) { visitBinary(I, ISD::OR); }
663 void visitXor (User &I) { visitBinary(I, ISD::XOR); }
Reid Spencer24d6da52007-01-21 00:29:26 +0000664 void visitShl (User &I) { visitShift(I, ISD::SHL); }
Reid Spencer3822ff52006-11-08 06:47:33 +0000665 void visitLShr(User &I) { visitShift(I, ISD::SRL); }
666 void visitAShr(User &I) { visitShift(I, ISD::SRA); }
Reid Spencer45fb3f32006-11-20 01:22:35 +0000667 void visitICmp(User &I);
668 void visitFCmp(User &I);
Reid Spencer3da59db2006-11-27 01:05:10 +0000669 // Visit the conversion instructions
670 void visitTrunc(User &I);
671 void visitZExt(User &I);
672 void visitSExt(User &I);
673 void visitFPTrunc(User &I);
674 void visitFPExt(User &I);
675 void visitFPToUI(User &I);
676 void visitFPToSI(User &I);
677 void visitUIToFP(User &I);
678 void visitSIToFP(User &I);
679 void visitPtrToInt(User &I);
680 void visitIntToPtr(User &I);
681 void visitBitCast(User &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000682
Chris Lattner2bbd8102006-03-29 00:11:43 +0000683 void visitExtractElement(User &I);
684 void visitInsertElement(User &I);
Chris Lattner3e104b12006-04-08 04:15:24 +0000685 void visitShuffleVector(User &I);
Chris Lattnerc7029802006-03-18 01:44:44 +0000686
Chris Lattner1c08c712005-01-07 07:47:53 +0000687 void visitGetElementPtr(User &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000688 void visitSelect(User &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000689
690 void visitMalloc(MallocInst &I);
691 void visitFree(FreeInst &I);
692 void visitAlloca(AllocaInst &I);
693 void visitLoad(LoadInst &I);
694 void visitStore(StoreInst &I);
695 void visitPHI(PHINode &I) { } // PHI nodes are handled specially.
696 void visitCall(CallInst &I);
Duncan Sandsfd7b3262007-12-17 18:08:19 +0000697 void visitInlineAsm(CallSite CS);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +0000698 const char *visitIntrinsicCall(CallInst &I, unsigned Intrinsic);
Chris Lattner0eade312006-03-24 02:22:33 +0000699 void visitTargetIntrinsic(CallInst &I, unsigned Intrinsic);
Chris Lattner1c08c712005-01-07 07:47:53 +0000700
Chris Lattner1c08c712005-01-07 07:47:53 +0000701 void visitVAStart(CallInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000702 void visitVAArg(VAArgInst &I);
703 void visitVAEnd(CallInst &I);
704 void visitVACopy(CallInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000705
Dan Gohmanef5d1942008-03-11 21:11:25 +0000706 void visitGetResult(GetResultInst &I);
Devang Patel40a04212008-02-19 22:15:16 +0000707
Chris Lattner1c08c712005-01-07 07:47:53 +0000708 void visitUserOp1(Instruction &I) {
709 assert(0 && "UserOp1 should not exist at instruction selection time!");
710 abort();
711 }
712 void visitUserOp2(Instruction &I) {
713 assert(0 && "UserOp2 should not exist at instruction selection time!");
714 abort();
715 }
716};
717} // end namespace llvm
718
Dan Gohman6183f782007-07-05 20:12:34 +0000719
Duncan Sandsb988bac2008-02-11 20:58:28 +0000720/// getCopyFromParts - Create a value that contains the specified legal parts
721/// combined into the value they represent. If the parts combine to a type
722/// larger then ValueVT then AssertOp can be used to specify whether the extra
723/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
Chris Lattner4468c1f2008-03-09 09:38:46 +0000724/// (ISD::AssertSext).
Dan Gohman6183f782007-07-05 20:12:34 +0000725static SDOperand getCopyFromParts(SelectionDAG &DAG,
726 const SDOperand *Parts,
727 unsigned NumParts,
728 MVT::ValueType PartVT,
729 MVT::ValueType ValueVT,
Chris Lattner4468c1f2008-03-09 09:38:46 +0000730 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Duncan Sands014e04a2008-02-12 20:46:31 +0000731 assert(NumParts > 0 && "No parts to assemble!");
732 TargetLowering &TLI = DAG.getTargetLoweringInfo();
733 SDOperand Val = Parts[0];
Dan Gohman6183f782007-07-05 20:12:34 +0000734
Duncan Sands014e04a2008-02-12 20:46:31 +0000735 if (NumParts > 1) {
736 // Assemble the value from multiple parts.
737 if (!MVT::isVector(ValueVT)) {
738 unsigned PartBits = MVT::getSizeInBits(PartVT);
739 unsigned ValueBits = MVT::getSizeInBits(ValueVT);
Dan Gohman6183f782007-07-05 20:12:34 +0000740
Duncan Sands014e04a2008-02-12 20:46:31 +0000741 // Assemble the power of 2 part.
742 unsigned RoundParts = NumParts & (NumParts - 1) ?
743 1 << Log2_32(NumParts) : NumParts;
744 unsigned RoundBits = PartBits * RoundParts;
745 MVT::ValueType RoundVT = RoundBits == ValueBits ?
746 ValueVT : MVT::getIntegerType(RoundBits);
747 SDOperand Lo, Hi;
748
749 if (RoundParts > 2) {
750 MVT::ValueType HalfVT = MVT::getIntegerType(RoundBits/2);
751 Lo = getCopyFromParts(DAG, Parts, RoundParts/2, PartVT, HalfVT);
752 Hi = getCopyFromParts(DAG, Parts+RoundParts/2, RoundParts/2,
753 PartVT, HalfVT);
Dan Gohman6183f782007-07-05 20:12:34 +0000754 } else {
Duncan Sands014e04a2008-02-12 20:46:31 +0000755 Lo = Parts[0];
756 Hi = Parts[1];
Dan Gohman6183f782007-07-05 20:12:34 +0000757 }
Duncan Sands014e04a2008-02-12 20:46:31 +0000758 if (TLI.isBigEndian())
759 std::swap(Lo, Hi);
760 Val = DAG.getNode(ISD::BUILD_PAIR, RoundVT, Lo, Hi);
761
762 if (RoundParts < NumParts) {
763 // Assemble the trailing non-power-of-2 part.
764 unsigned OddParts = NumParts - RoundParts;
765 MVT::ValueType OddVT = MVT::getIntegerType(OddParts * PartBits);
766 Hi = getCopyFromParts(DAG, Parts+RoundParts, OddParts, PartVT, OddVT);
767
768 // Combine the round and odd parts.
769 Lo = Val;
770 if (TLI.isBigEndian())
771 std::swap(Lo, Hi);
772 MVT::ValueType TotalVT = MVT::getIntegerType(NumParts * PartBits);
773 Hi = DAG.getNode(ISD::ANY_EXTEND, TotalVT, Hi);
774 Hi = DAG.getNode(ISD::SHL, TotalVT, Hi,
775 DAG.getConstant(MVT::getSizeInBits(Lo.getValueType()),
776 TLI.getShiftAmountTy()));
777 Lo = DAG.getNode(ISD::ZERO_EXTEND, TotalVT, Lo);
778 Val = DAG.getNode(ISD::OR, TotalVT, Lo, Hi);
779 }
780 } else {
781 // Handle a multi-element vector.
782 MVT::ValueType IntermediateVT, RegisterVT;
783 unsigned NumIntermediates;
784 unsigned NumRegs =
785 TLI.getVectorTypeBreakdown(ValueVT, IntermediateVT, NumIntermediates,
786 RegisterVT);
787
788 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
789 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
790 assert(RegisterVT == Parts[0].getValueType() &&
791 "Part type doesn't match part!");
792
793 // Assemble the parts into intermediate operands.
794 SmallVector<SDOperand, 8> Ops(NumIntermediates);
795 if (NumIntermediates == NumParts) {
796 // If the register was not expanded, truncate or copy the value,
797 // as appropriate.
798 for (unsigned i = 0; i != NumParts; ++i)
799 Ops[i] = getCopyFromParts(DAG, &Parts[i], 1,
800 PartVT, IntermediateVT);
801 } else if (NumParts > 0) {
802 // If the intermediate type was expanded, build the intermediate operands
803 // from the parts.
804 assert(NumParts % NumIntermediates == 0 &&
805 "Must expand into a divisible number of parts!");
806 unsigned Factor = NumParts / NumIntermediates;
807 for (unsigned i = 0; i != NumIntermediates; ++i)
808 Ops[i] = getCopyFromParts(DAG, &Parts[i * Factor], Factor,
809 PartVT, IntermediateVT);
810 }
811
812 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the intermediate
813 // operands.
814 Val = DAG.getNode(MVT::isVector(IntermediateVT) ?
815 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR,
816 ValueVT, &Ops[0], NumIntermediates);
Dan Gohman6183f782007-07-05 20:12:34 +0000817 }
Dan Gohman6183f782007-07-05 20:12:34 +0000818 }
819
Duncan Sands014e04a2008-02-12 20:46:31 +0000820 // There is now one part, held in Val. Correct it to match ValueVT.
821 PartVT = Val.getValueType();
Dan Gohman6183f782007-07-05 20:12:34 +0000822
Duncan Sands014e04a2008-02-12 20:46:31 +0000823 if (PartVT == ValueVT)
824 return Val;
Dan Gohman6183f782007-07-05 20:12:34 +0000825
Duncan Sands014e04a2008-02-12 20:46:31 +0000826 if (MVT::isVector(PartVT)) {
827 assert(MVT::isVector(ValueVT) && "Unknown vector conversion!");
828 return DAG.getNode(ISD::BIT_CONVERT, ValueVT, Val);
Dan Gohman6183f782007-07-05 20:12:34 +0000829 }
Duncan Sands014e04a2008-02-12 20:46:31 +0000830
831 if (MVT::isVector(ValueVT)) {
832 assert(MVT::getVectorElementType(ValueVT) == PartVT &&
833 MVT::getVectorNumElements(ValueVT) == 1 &&
834 "Only trivial scalar-to-vector conversions should get here!");
835 return DAG.getNode(ISD::BUILD_VECTOR, ValueVT, Val);
836 }
837
838 if (MVT::isInteger(PartVT) &&
839 MVT::isInteger(ValueVT)) {
840 if (MVT::getSizeInBits(ValueVT) < MVT::getSizeInBits(PartVT)) {
841 // For a truncate, see if we have any information to
842 // indicate whether the truncated bits will always be
843 // zero or sign-extension.
844 if (AssertOp != ISD::DELETED_NODE)
845 Val = DAG.getNode(AssertOp, PartVT, Val,
846 DAG.getValueType(ValueVT));
847 return DAG.getNode(ISD::TRUNCATE, ValueVT, Val);
848 } else {
849 return DAG.getNode(ISD::ANY_EXTEND, ValueVT, Val);
850 }
851 }
852
Chris Lattnerd43d85c2008-03-09 07:47:22 +0000853 if (MVT::isFloatingPoint(PartVT) && MVT::isFloatingPoint(ValueVT)) {
854 if (ValueVT < Val.getValueType())
Chris Lattner4468c1f2008-03-09 09:38:46 +0000855 // FP_ROUND's are always exact here.
Chris Lattnerd43d85c2008-03-09 07:47:22 +0000856 return DAG.getNode(ISD::FP_ROUND, ValueVT, Val,
Chris Lattner4468c1f2008-03-09 09:38:46 +0000857 DAG.getIntPtrConstant(1));
Chris Lattnerd43d85c2008-03-09 07:47:22 +0000858 return DAG.getNode(ISD::FP_EXTEND, ValueVT, Val);
859 }
Duncan Sands014e04a2008-02-12 20:46:31 +0000860
861 if (MVT::getSizeInBits(PartVT) == MVT::getSizeInBits(ValueVT))
862 return DAG.getNode(ISD::BIT_CONVERT, ValueVT, Val);
863
864 assert(0 && "Unknown mismatch!");
Chris Lattnerd27c9912008-03-30 18:22:13 +0000865 return SDOperand();
Dan Gohman6183f782007-07-05 20:12:34 +0000866}
867
Duncan Sandsb988bac2008-02-11 20:58:28 +0000868/// getCopyToParts - Create a series of nodes that contain the specified value
869/// split into legal parts. If the parts contain more bits than Val, then, for
870/// integers, ExtendKind can be used to specify how to generate the extra bits.
Dan Gohman6183f782007-07-05 20:12:34 +0000871static void getCopyToParts(SelectionDAG &DAG,
872 SDOperand Val,
873 SDOperand *Parts,
874 unsigned NumParts,
Duncan Sandsb988bac2008-02-11 20:58:28 +0000875 MVT::ValueType PartVT,
876 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Dan Gohman25ac7e82007-08-10 14:59:38 +0000877 TargetLowering &TLI = DAG.getTargetLoweringInfo();
878 MVT::ValueType PtrVT = TLI.getPointerTy();
Dan Gohman6183f782007-07-05 20:12:34 +0000879 MVT::ValueType ValueVT = Val.getValueType();
Duncan Sands014e04a2008-02-12 20:46:31 +0000880 unsigned PartBits = MVT::getSizeInBits(PartVT);
881 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
Dan Gohman6183f782007-07-05 20:12:34 +0000882
Duncan Sands014e04a2008-02-12 20:46:31 +0000883 if (!NumParts)
884 return;
885
886 if (!MVT::isVector(ValueVT)) {
887 if (PartVT == ValueVT) {
888 assert(NumParts == 1 && "No-op copy with multiple parts!");
889 Parts[0] = Val;
Dan Gohman6183f782007-07-05 20:12:34 +0000890 return;
891 }
892
Duncan Sands014e04a2008-02-12 20:46:31 +0000893 if (NumParts * PartBits > MVT::getSizeInBits(ValueVT)) {
894 // If the parts cover more bits than the value has, promote the value.
895 if (MVT::isFloatingPoint(PartVT) && MVT::isFloatingPoint(ValueVT)) {
896 assert(NumParts == 1 && "Do not know what to promote to!");
Dan Gohman6183f782007-07-05 20:12:34 +0000897 Val = DAG.getNode(ISD::FP_EXTEND, PartVT, Val);
Duncan Sands014e04a2008-02-12 20:46:31 +0000898 } else if (MVT::isInteger(PartVT) && MVT::isInteger(ValueVT)) {
899 ValueVT = MVT::getIntegerType(NumParts * PartBits);
900 Val = DAG.getNode(ExtendKind, ValueVT, Val);
901 } else {
902 assert(0 && "Unknown mismatch!");
903 }
904 } else if (PartBits == MVT::getSizeInBits(ValueVT)) {
905 // Different types of the same size.
906 assert(NumParts == 1 && PartVT != ValueVT);
907 Val = DAG.getNode(ISD::BIT_CONVERT, PartVT, Val);
908 } else if (NumParts * PartBits < MVT::getSizeInBits(ValueVT)) {
909 // If the parts cover less bits than value has, truncate the value.
910 if (MVT::isInteger(PartVT) && MVT::isInteger(ValueVT)) {
911 ValueVT = MVT::getIntegerType(NumParts * PartBits);
912 Val = DAG.getNode(ISD::TRUNCATE, ValueVT, Val);
Dan Gohman6183f782007-07-05 20:12:34 +0000913 } else {
914 assert(0 && "Unknown mismatch!");
915 }
916 }
Duncan Sands014e04a2008-02-12 20:46:31 +0000917
918 // The value may have changed - recompute ValueVT.
919 ValueVT = Val.getValueType();
920 assert(NumParts * PartBits == MVT::getSizeInBits(ValueVT) &&
921 "Failed to tile the value with PartVT!");
922
923 if (NumParts == 1) {
924 assert(PartVT == ValueVT && "Type conversion failed!");
925 Parts[0] = Val;
926 return;
927 }
928
929 // Expand the value into multiple parts.
930 if (NumParts & (NumParts - 1)) {
931 // The number of parts is not a power of 2. Split off and copy the tail.
932 assert(MVT::isInteger(PartVT) && MVT::isInteger(ValueVT) &&
933 "Do not know what to expand to!");
934 unsigned RoundParts = 1 << Log2_32(NumParts);
935 unsigned RoundBits = RoundParts * PartBits;
936 unsigned OddParts = NumParts - RoundParts;
937 SDOperand OddVal = DAG.getNode(ISD::SRL, ValueVT, Val,
938 DAG.getConstant(RoundBits,
939 TLI.getShiftAmountTy()));
940 getCopyToParts(DAG, OddVal, Parts + RoundParts, OddParts, PartVT);
941 if (TLI.isBigEndian())
942 // The odd parts were reversed by getCopyToParts - unreverse them.
943 std::reverse(Parts + RoundParts, Parts + NumParts);
944 NumParts = RoundParts;
945 ValueVT = MVT::getIntegerType(NumParts * PartBits);
946 Val = DAG.getNode(ISD::TRUNCATE, ValueVT, Val);
947 }
948
949 // The number of parts is a power of 2. Repeatedly bisect the value using
950 // EXTRACT_ELEMENT.
Duncan Sands25eb0432008-03-12 20:30:08 +0000951 Parts[0] = DAG.getNode(ISD::BIT_CONVERT,
952 MVT::getIntegerType(MVT::getSizeInBits(ValueVT)),
953 Val);
Duncan Sands014e04a2008-02-12 20:46:31 +0000954 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
955 for (unsigned i = 0; i < NumParts; i += StepSize) {
956 unsigned ThisBits = StepSize * PartBits / 2;
Duncan Sands25eb0432008-03-12 20:30:08 +0000957 MVT::ValueType ThisVT = MVT::getIntegerType (ThisBits);
958 SDOperand &Part0 = Parts[i];
959 SDOperand &Part1 = Parts[i+StepSize/2];
Duncan Sands014e04a2008-02-12 20:46:31 +0000960
Duncan Sands25eb0432008-03-12 20:30:08 +0000961 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, ThisVT, Part0,
962 DAG.getConstant(1, PtrVT));
963 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, ThisVT, Part0,
964 DAG.getConstant(0, PtrVT));
965
966 if (ThisBits == PartBits && ThisVT != PartVT) {
967 Part0 = DAG.getNode(ISD::BIT_CONVERT, PartVT, Part0);
968 Part1 = DAG.getNode(ISD::BIT_CONVERT, PartVT, Part1);
969 }
Duncan Sands014e04a2008-02-12 20:46:31 +0000970 }
971 }
972
973 if (TLI.isBigEndian())
974 std::reverse(Parts, Parts + NumParts);
975
976 return;
977 }
978
979 // Vector ValueVT.
980 if (NumParts == 1) {
981 if (PartVT != ValueVT) {
982 if (MVT::isVector(PartVT)) {
983 Val = DAG.getNode(ISD::BIT_CONVERT, PartVT, Val);
984 } else {
985 assert(MVT::getVectorElementType(ValueVT) == PartVT &&
986 MVT::getVectorNumElements(ValueVT) == 1 &&
987 "Only trivial vector-to-scalar conversions should get here!");
988 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, PartVT, Val,
989 DAG.getConstant(0, PtrVT));
990 }
991 }
992
Dan Gohman6183f782007-07-05 20:12:34 +0000993 Parts[0] = Val;
994 return;
995 }
996
997 // Handle a multi-element vector.
998 MVT::ValueType IntermediateVT, RegisterVT;
999 unsigned NumIntermediates;
1000 unsigned NumRegs =
1001 DAG.getTargetLoweringInfo()
1002 .getVectorTypeBreakdown(ValueVT, IntermediateVT, NumIntermediates,
1003 RegisterVT);
1004 unsigned NumElements = MVT::getVectorNumElements(ValueVT);
1005
1006 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
1007 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
1008
1009 // Split the vector into intermediate operands.
1010 SmallVector<SDOperand, 8> Ops(NumIntermediates);
1011 for (unsigned i = 0; i != NumIntermediates; ++i)
1012 if (MVT::isVector(IntermediateVT))
1013 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR,
1014 IntermediateVT, Val,
1015 DAG.getConstant(i * (NumElements / NumIntermediates),
Dan Gohman25ac7e82007-08-10 14:59:38 +00001016 PtrVT));
Dan Gohman6183f782007-07-05 20:12:34 +00001017 else
1018 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT,
1019 IntermediateVT, Val,
Dan Gohman25ac7e82007-08-10 14:59:38 +00001020 DAG.getConstant(i, PtrVT));
Dan Gohman6183f782007-07-05 20:12:34 +00001021
1022 // Split the intermediate operands into legal parts.
1023 if (NumParts == NumIntermediates) {
1024 // If the register was not expanded, promote or copy the value,
1025 // as appropriate.
1026 for (unsigned i = 0; i != NumParts; ++i)
Dan Gohman532dc2e2007-07-09 20:59:04 +00001027 getCopyToParts(DAG, Ops[i], &Parts[i], 1, PartVT);
Dan Gohman6183f782007-07-05 20:12:34 +00001028 } else if (NumParts > 0) {
1029 // If the intermediate type was expanded, split each the value into
1030 // legal parts.
1031 assert(NumParts % NumIntermediates == 0 &&
1032 "Must expand into a divisible number of parts!");
1033 unsigned Factor = NumParts / NumIntermediates;
1034 for (unsigned i = 0; i != NumIntermediates; ++i)
Dan Gohman532dc2e2007-07-09 20:59:04 +00001035 getCopyToParts(DAG, Ops[i], &Parts[i * Factor], Factor, PartVT);
Dan Gohman6183f782007-07-05 20:12:34 +00001036 }
1037}
1038
1039
Chris Lattner199862b2006-03-16 19:57:50 +00001040SDOperand SelectionDAGLowering::getValue(const Value *V) {
1041 SDOperand &N = NodeMap[V];
1042 if (N.Val) return N;
1043
1044 const Type *VTy = V->getType();
Dan Gohman23ce5022008-04-25 18:27:55 +00001045 MVT::ValueType VT = TLI.getValueType(VTy, true);
Chris Lattner199862b2006-03-16 19:57:50 +00001046 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(V))) {
1047 if (ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
1048 visit(CE->getOpcode(), *CE);
Chris Lattner0da331f2007-02-04 01:31:47 +00001049 SDOperand N1 = NodeMap[V];
1050 assert(N1.Val && "visit didn't populate the ValueMap!");
1051 return N1;
Chris Lattner199862b2006-03-16 19:57:50 +00001052 } else if (GlobalValue *GV = dyn_cast<GlobalValue>(C)) {
1053 return N = DAG.getGlobalAddress(GV, VT);
1054 } else if (isa<ConstantPointerNull>(C)) {
1055 return N = DAG.getConstant(0, TLI.getPointerTy());
1056 } else if (isa<UndefValue>(C)) {
Reid Spencer9d6565a2007-02-15 02:26:10 +00001057 if (!isa<VectorType>(VTy))
Chris Lattner23d564c2006-03-19 00:20:20 +00001058 return N = DAG.getNode(ISD::UNDEF, VT);
1059
Dan Gohman7f321562007-06-25 16:23:39 +00001060 // Create a BUILD_VECTOR of undef nodes.
Reid Spencer9d6565a2007-02-15 02:26:10 +00001061 const VectorType *PTy = cast<VectorType>(VTy);
Chris Lattner23d564c2006-03-19 00:20:20 +00001062 unsigned NumElements = PTy->getNumElements();
1063 MVT::ValueType PVT = TLI.getValueType(PTy->getElementType());
1064
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001065 SmallVector<SDOperand, 8> Ops;
Chris Lattner23d564c2006-03-19 00:20:20 +00001066 Ops.assign(NumElements, DAG.getNode(ISD::UNDEF, PVT));
1067
1068 // Create a VConstant node with generic Vector type.
Dan Gohman7f321562007-06-25 16:23:39 +00001069 MVT::ValueType VT = MVT::getVectorType(PVT, NumElements);
1070 return N = DAG.getNode(ISD::BUILD_VECTOR, VT,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001071 &Ops[0], Ops.size());
Chris Lattner199862b2006-03-16 19:57:50 +00001072 } else if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
Dale Johannesen43421b32007-09-06 18:13:44 +00001073 return N = DAG.getConstantFP(CFP->getValueAPF(), VT);
Reid Spencer9d6565a2007-02-15 02:26:10 +00001074 } else if (const VectorType *PTy = dyn_cast<VectorType>(VTy)) {
Chris Lattner199862b2006-03-16 19:57:50 +00001075 unsigned NumElements = PTy->getNumElements();
1076 MVT::ValueType PVT = TLI.getValueType(PTy->getElementType());
Chris Lattner199862b2006-03-16 19:57:50 +00001077
1078 // Now that we know the number and type of the elements, push a
1079 // Constant or ConstantFP node onto the ops list for each element of
Dan Gohman07a96762007-07-16 14:29:03 +00001080 // the vector constant.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001081 SmallVector<SDOperand, 8> Ops;
Reid Spencer9d6565a2007-02-15 02:26:10 +00001082 if (ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Chris Lattner2bbd8102006-03-29 00:11:43 +00001083 for (unsigned i = 0; i != NumElements; ++i)
1084 Ops.push_back(getValue(CP->getOperand(i)));
Chris Lattner199862b2006-03-16 19:57:50 +00001085 } else {
Dan Gohman07a96762007-07-16 14:29:03 +00001086 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Chris Lattner199862b2006-03-16 19:57:50 +00001087 SDOperand Op;
1088 if (MVT::isFloatingPoint(PVT))
1089 Op = DAG.getConstantFP(0, PVT);
1090 else
1091 Op = DAG.getConstant(0, PVT);
1092 Ops.assign(NumElements, Op);
1093 }
1094
Dan Gohman7f321562007-06-25 16:23:39 +00001095 // Create a BUILD_VECTOR node.
1096 MVT::ValueType VT = MVT::getVectorType(PVT, NumElements);
1097 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, VT, &Ops[0],
Chris Lattner0da331f2007-02-04 01:31:47 +00001098 Ops.size());
Chris Lattner199862b2006-03-16 19:57:50 +00001099 } else {
1100 // Canonicalize all constant ints to be unsigned.
Dan Gohmanc6f9a062008-02-29 01:41:59 +00001101 return N = DAG.getConstant(cast<ConstantInt>(C)->getValue(),VT);
Chris Lattner199862b2006-03-16 19:57:50 +00001102 }
1103 }
1104
1105 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1106 std::map<const AllocaInst*, int>::iterator SI =
1107 FuncInfo.StaticAllocaMap.find(AI);
1108 if (SI != FuncInfo.StaticAllocaMap.end())
1109 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1110 }
1111
Chris Lattner251db182007-02-25 18:40:32 +00001112 unsigned InReg = FuncInfo.ValueMap[V];
1113 assert(InReg && "Value not in map!");
Chris Lattner199862b2006-03-16 19:57:50 +00001114
Dan Gohman23ce5022008-04-25 18:27:55 +00001115 RegsForValue RFV(TLI, InReg, VTy);
Dan Gohmanb6f5b002007-06-28 23:29:44 +00001116 SDOperand Chain = DAG.getEntryNode();
1117
1118 return RFV.getCopyFromRegs(DAG, Chain, NULL);
Chris Lattner199862b2006-03-16 19:57:50 +00001119}
1120
1121
Chris Lattner1c08c712005-01-07 07:47:53 +00001122void SelectionDAGLowering::visitRet(ReturnInst &I) {
1123 if (I.getNumOperands() == 0) {
Dan Gohman86e1ebf2008-03-27 19:56:19 +00001124 DAG.setRoot(DAG.getNode(ISD::RET, MVT::Other, getControlRoot()));
Chris Lattner1c08c712005-01-07 07:47:53 +00001125 return;
1126 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001127 SmallVector<SDOperand, 8> NewValues;
Dan Gohman86e1ebf2008-03-27 19:56:19 +00001128 NewValues.push_back(getControlRoot());
1129 for (unsigned i = 0, e = I.getNumOperands(); i != e; ++i) {
Nate Begemanee625572006-01-27 21:09:22 +00001130 SDOperand RetOp = getValue(I.getOperand(i));
Duncan Sandsb988bac2008-02-11 20:58:28 +00001131 MVT::ValueType VT = RetOp.getValueType();
1132
Evan Cheng8e7d0562006-05-26 23:09:09 +00001133 // FIXME: C calling convention requires the return type to be promoted to
1134 // at least 32-bit. But this is not necessary for non-C calling conventions.
Duncan Sandsb988bac2008-02-11 20:58:28 +00001135 if (MVT::isInteger(VT)) {
1136 MVT::ValueType MinVT = TLI.getRegisterType(MVT::i32);
1137 if (MVT::getSizeInBits(VT) < MVT::getSizeInBits(MinVT))
1138 VT = MinVT;
1139 }
1140
1141 unsigned NumParts = TLI.getNumRegisters(VT);
1142 MVT::ValueType PartVT = TLI.getRegisterType(VT);
1143 SmallVector<SDOperand, 4> Parts(NumParts);
1144 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
1145
1146 const Function *F = I.getParent()->getParent();
1147 if (F->paramHasAttr(0, ParamAttr::SExt))
1148 ExtendKind = ISD::SIGN_EXTEND;
1149 else if (F->paramHasAttr(0, ParamAttr::ZExt))
1150 ExtendKind = ISD::ZERO_EXTEND;
1151
1152 getCopyToParts(DAG, RetOp, &Parts[0], NumParts, PartVT, ExtendKind);
1153
1154 for (unsigned i = 0; i < NumParts; ++i) {
1155 NewValues.push_back(Parts[i]);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001156 NewValues.push_back(DAG.getArgFlags(ISD::ArgFlagsTy()));
Nate Begemanee625572006-01-27 21:09:22 +00001157 }
Chris Lattner1c08c712005-01-07 07:47:53 +00001158 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001159 DAG.setRoot(DAG.getNode(ISD::RET, MVT::Other,
1160 &NewValues[0], NewValues.size()));
Chris Lattner1c08c712005-01-07 07:47:53 +00001161}
1162
Chris Lattner571e4342006-10-27 21:36:01 +00001163/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1164/// the current basic block, add it to ValueMap now so that we'll get a
1165/// CopyTo/FromReg.
1166void SelectionDAGLowering::ExportFromCurrentBlock(Value *V) {
1167 // No need to export constants.
1168 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
1169
1170 // Already exported?
1171 if (FuncInfo.isExportedInst(V)) return;
1172
1173 unsigned Reg = FuncInfo.InitializeRegForValue(V);
Dan Gohman86e1ebf2008-03-27 19:56:19 +00001174 CopyValueToVirtualRegister(V, Reg);
Chris Lattner571e4342006-10-27 21:36:01 +00001175}
1176
Chris Lattner8c494ab2006-10-27 23:50:33 +00001177bool SelectionDAGLowering::isExportableFromCurrentBlock(Value *V,
1178 const BasicBlock *FromBB) {
1179 // The operands of the setcc have to be in this block. We don't know
1180 // how to export them from some other block.
1181 if (Instruction *VI = dyn_cast<Instruction>(V)) {
1182 // Can export from current BB.
1183 if (VI->getParent() == FromBB)
1184 return true;
1185
1186 // Is already exported, noop.
1187 return FuncInfo.isExportedInst(V);
1188 }
1189
1190 // If this is an argument, we can export it if the BB is the entry block or
1191 // if it is already exported.
1192 if (isa<Argument>(V)) {
1193 if (FromBB == &FromBB->getParent()->getEntryBlock())
1194 return true;
1195
1196 // Otherwise, can only export this if it is already exported.
1197 return FuncInfo.isExportedInst(V);
1198 }
1199
1200 // Otherwise, constants can always be exported.
1201 return true;
1202}
1203
Chris Lattner6a586c82006-10-29 21:01:20 +00001204static bool InBlock(const Value *V, const BasicBlock *BB) {
1205 if (const Instruction *I = dyn_cast<Instruction>(V))
1206 return I->getParent() == BB;
1207 return true;
1208}
1209
Chris Lattner571e4342006-10-27 21:36:01 +00001210/// FindMergedConditions - If Cond is an expression like
1211void SelectionDAGLowering::FindMergedConditions(Value *Cond,
1212 MachineBasicBlock *TBB,
1213 MachineBasicBlock *FBB,
1214 MachineBasicBlock *CurBB,
1215 unsigned Opc) {
Chris Lattner571e4342006-10-27 21:36:01 +00001216 // If this node is not part of the or/and tree, emit it as a branch.
Reid Spencere4d87aa2006-12-23 06:05:41 +00001217 Instruction *BOp = dyn_cast<Instruction>(Cond);
Chris Lattner571e4342006-10-27 21:36:01 +00001218
Reid Spencere4d87aa2006-12-23 06:05:41 +00001219 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
1220 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
Chris Lattner6a586c82006-10-29 21:01:20 +00001221 BOp->getParent() != CurBB->getBasicBlock() ||
1222 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1223 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Chris Lattner571e4342006-10-27 21:36:01 +00001224 const BasicBlock *BB = CurBB->getBasicBlock();
1225
Reid Spencere4d87aa2006-12-23 06:05:41 +00001226 // If the leaf of the tree is a comparison, merge the condition into
1227 // the caseblock.
1228 if ((isa<ICmpInst>(Cond) || isa<FCmpInst>(Cond)) &&
1229 // The operands of the cmp have to be in this block. We don't know
Chris Lattner5a145f02006-10-29 18:23:37 +00001230 // how to export them from some other block. If this is the first block
1231 // of the sequence, no exporting is needed.
1232 (CurBB == CurMBB ||
1233 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1234 isExportableFromCurrentBlock(BOp->getOperand(1), BB)))) {
Reid Spencere4d87aa2006-12-23 06:05:41 +00001235 BOp = cast<Instruction>(Cond);
1236 ISD::CondCode Condition;
1237 if (ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
1238 switch (IC->getPredicate()) {
1239 default: assert(0 && "Unknown icmp predicate opcode!");
1240 case ICmpInst::ICMP_EQ: Condition = ISD::SETEQ; break;
1241 case ICmpInst::ICMP_NE: Condition = ISD::SETNE; break;
1242 case ICmpInst::ICMP_SLE: Condition = ISD::SETLE; break;
1243 case ICmpInst::ICMP_ULE: Condition = ISD::SETULE; break;
1244 case ICmpInst::ICMP_SGE: Condition = ISD::SETGE; break;
1245 case ICmpInst::ICMP_UGE: Condition = ISD::SETUGE; break;
1246 case ICmpInst::ICMP_SLT: Condition = ISD::SETLT; break;
1247 case ICmpInst::ICMP_ULT: Condition = ISD::SETULT; break;
1248 case ICmpInst::ICMP_SGT: Condition = ISD::SETGT; break;
1249 case ICmpInst::ICMP_UGT: Condition = ISD::SETUGT; break;
1250 }
1251 } else if (FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
1252 ISD::CondCode FPC, FOC;
1253 switch (FC->getPredicate()) {
1254 default: assert(0 && "Unknown fcmp predicate opcode!");
1255 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
1256 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
1257 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
1258 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
1259 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
1260 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
1261 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
1262 case FCmpInst::FCMP_ORD: FOC = ISD::SETEQ; FPC = ISD::SETO; break;
1263 case FCmpInst::FCMP_UNO: FOC = ISD::SETNE; FPC = ISD::SETUO; break;
1264 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
1265 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
1266 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
1267 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
1268 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
1269 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
1270 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
1271 }
1272 if (FiniteOnlyFPMath())
1273 Condition = FOC;
1274 else
1275 Condition = FPC;
1276 } else {
Chris Lattner0da331f2007-02-04 01:31:47 +00001277 Condition = ISD::SETEQ; // silence warning.
Reid Spencere4d87aa2006-12-23 06:05:41 +00001278 assert(0 && "Unknown compare instruction");
Chris Lattner571e4342006-10-27 21:36:01 +00001279 }
1280
Chris Lattner571e4342006-10-27 21:36:01 +00001281 SelectionDAGISel::CaseBlock CB(Condition, BOp->getOperand(0),
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001282 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
Chris Lattner571e4342006-10-27 21:36:01 +00001283 SwitchCases.push_back(CB);
1284 return;
1285 }
1286
1287 // Create a CaseBlock record representing this branch.
Zhou Sheng6b6b6ef2007-01-11 12:24:14 +00001288 SelectionDAGISel::CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(),
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001289 NULL, TBB, FBB, CurBB);
Chris Lattner571e4342006-10-27 21:36:01 +00001290 SwitchCases.push_back(CB);
Chris Lattner571e4342006-10-27 21:36:01 +00001291 return;
1292 }
1293
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001294
1295 // Create TmpBB after CurBB.
Chris Lattner571e4342006-10-27 21:36:01 +00001296 MachineFunction::iterator BBI = CurBB;
1297 MachineBasicBlock *TmpBB = new MachineBasicBlock(CurBB->getBasicBlock());
1298 CurBB->getParent()->getBasicBlockList().insert(++BBI, TmpBB);
1299
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001300 if (Opc == Instruction::Or) {
1301 // Codegen X | Y as:
1302 // jmp_if_X TBB
1303 // jmp TmpBB
1304 // TmpBB:
1305 // jmp_if_Y TBB
1306 // jmp FBB
1307 //
Chris Lattner571e4342006-10-27 21:36:01 +00001308
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001309 // Emit the LHS condition.
1310 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, Opc);
1311
1312 // Emit the RHS condition into TmpBB.
1313 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1314 } else {
1315 assert(Opc == Instruction::And && "Unknown merge op!");
1316 // Codegen X & Y as:
1317 // jmp_if_X TmpBB
1318 // jmp FBB
1319 // TmpBB:
1320 // jmp_if_Y TBB
1321 // jmp FBB
1322 //
1323 // This requires creation of TmpBB after CurBB.
1324
1325 // Emit the LHS condition.
1326 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, Opc);
1327
1328 // Emit the RHS condition into TmpBB.
1329 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1330 }
Chris Lattner571e4342006-10-27 21:36:01 +00001331}
1332
Chris Lattnerdf19f272006-10-31 22:37:42 +00001333/// If the set of cases should be emitted as a series of branches, return true.
1334/// If we should emit this as a bunch of and/or'd together conditions, return
1335/// false.
1336static bool
1337ShouldEmitAsBranches(const std::vector<SelectionDAGISel::CaseBlock> &Cases) {
1338 if (Cases.size() != 2) return true;
1339
Chris Lattner0ccb5002006-10-31 23:06:00 +00001340 // If this is two comparisons of the same values or'd or and'd together, they
1341 // will get folded into a single comparison, so don't emit two blocks.
1342 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1343 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1344 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1345 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1346 return false;
1347 }
1348
Chris Lattnerdf19f272006-10-31 22:37:42 +00001349 return true;
1350}
1351
Chris Lattner1c08c712005-01-07 07:47:53 +00001352void SelectionDAGLowering::visitBr(BranchInst &I) {
1353 // Update machine-CFG edges.
1354 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
Chris Lattner1c08c712005-01-07 07:47:53 +00001355
1356 // Figure out which block is immediately after the current one.
1357 MachineBasicBlock *NextBlock = 0;
1358 MachineFunction::iterator BBI = CurMBB;
1359 if (++BBI != CurMBB->getParent()->end())
1360 NextBlock = BBI;
1361
1362 if (I.isUnconditional()) {
1363 // If this is not a fall-through branch, emit the branch.
1364 if (Succ0MBB != NextBlock)
Dan Gohman86e1ebf2008-03-27 19:56:19 +00001365 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getControlRoot(),
Misha Brukmandedf2bd2005-04-22 04:01:18 +00001366 DAG.getBasicBlock(Succ0MBB)));
Chris Lattner1c08c712005-01-07 07:47:53 +00001367
Chris Lattner57ab6592006-10-24 17:57:59 +00001368 // Update machine-CFG edges.
1369 CurMBB->addSuccessor(Succ0MBB);
Chris Lattner57ab6592006-10-24 17:57:59 +00001370 return;
1371 }
1372
1373 // If this condition is one of the special cases we handle, do special stuff
1374 // now.
1375 Value *CondVal = I.getCondition();
Chris Lattner57ab6592006-10-24 17:57:59 +00001376 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
Chris Lattner571e4342006-10-27 21:36:01 +00001377
1378 // If this is a series of conditions that are or'd or and'd together, emit
1379 // this as a sequence of branches instead of setcc's with and/or operations.
1380 // For example, instead of something like:
1381 // cmp A, B
1382 // C = seteq
1383 // cmp D, E
1384 // F = setle
1385 // or C, F
1386 // jnz foo
1387 // Emit:
1388 // cmp A, B
1389 // je foo
1390 // cmp D, E
1391 // jle foo
1392 //
1393 if (BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
1394 if (BOp->hasOneUse() &&
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001395 (BOp->getOpcode() == Instruction::And ||
Chris Lattner571e4342006-10-27 21:36:01 +00001396 BOp->getOpcode() == Instruction::Or)) {
1397 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, CurMBB, BOp->getOpcode());
Chris Lattner0ccb5002006-10-31 23:06:00 +00001398 // If the compares in later blocks need to use values not currently
1399 // exported from this block, export them now. This block should always
1400 // be the first entry.
1401 assert(SwitchCases[0].ThisBB == CurMBB && "Unexpected lowering!");
1402
Chris Lattnerdf19f272006-10-31 22:37:42 +00001403 // Allow some cases to be rejected.
1404 if (ShouldEmitAsBranches(SwitchCases)) {
Chris Lattnerdf19f272006-10-31 22:37:42 +00001405 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1406 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1407 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1408 }
1409
1410 // Emit the branch for this block.
1411 visitSwitchCase(SwitchCases[0]);
1412 SwitchCases.erase(SwitchCases.begin());
1413 return;
Chris Lattner5a145f02006-10-29 18:23:37 +00001414 }
1415
Chris Lattner0ccb5002006-10-31 23:06:00 +00001416 // Okay, we decided not to do this, remove any inserted MBB's and clear
1417 // SwitchCases.
1418 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
1419 CurMBB->getParent()->getBasicBlockList().erase(SwitchCases[i].ThisBB);
1420
Chris Lattnerdf19f272006-10-31 22:37:42 +00001421 SwitchCases.clear();
Chris Lattner571e4342006-10-27 21:36:01 +00001422 }
1423 }
Chris Lattner24525952006-10-24 18:07:37 +00001424
1425 // Create a CaseBlock record representing this branch.
Zhou Sheng6b6b6ef2007-01-11 12:24:14 +00001426 SelectionDAGISel::CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(),
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001427 NULL, Succ0MBB, Succ1MBB, CurMBB);
Chris Lattner24525952006-10-24 18:07:37 +00001428 // Use visitSwitchCase to actually insert the fast branch sequence for this
1429 // cond branch.
1430 visitSwitchCase(CB);
Chris Lattner1c08c712005-01-07 07:47:53 +00001431}
1432
Nate Begemanf15485a2006-03-27 01:32:24 +00001433/// visitSwitchCase - Emits the necessary code to represent a single node in
1434/// the binary search tree resulting from lowering a switch instruction.
1435void SelectionDAGLowering::visitSwitchCase(SelectionDAGISel::CaseBlock &CB) {
Chris Lattner57ab6592006-10-24 17:57:59 +00001436 SDOperand Cond;
1437 SDOperand CondLHS = getValue(CB.CmpLHS);
1438
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001439 // Build the setcc now.
1440 if (CB.CmpMHS == NULL) {
1441 // Fold "(X == true)" to X and "(X == false)" to !X to
1442 // handle common cases produced by branch lowering.
1443 if (CB.CmpRHS == ConstantInt::getTrue() && CB.CC == ISD::SETEQ)
1444 Cond = CondLHS;
1445 else if (CB.CmpRHS == ConstantInt::getFalse() && CB.CC == ISD::SETEQ) {
1446 SDOperand True = DAG.getConstant(1, CondLHS.getValueType());
1447 Cond = DAG.getNode(ISD::XOR, CondLHS.getValueType(), CondLHS, True);
1448 } else
1449 Cond = DAG.getSetCC(MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
1450 } else {
1451 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001452
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001453 uint64_t Low = cast<ConstantInt>(CB.CmpLHS)->getSExtValue();
1454 uint64_t High = cast<ConstantInt>(CB.CmpRHS)->getSExtValue();
1455
1456 SDOperand CmpOp = getValue(CB.CmpMHS);
1457 MVT::ValueType VT = CmpOp.getValueType();
1458
1459 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
1460 Cond = DAG.getSetCC(MVT::i1, CmpOp, DAG.getConstant(High, VT), ISD::SETLE);
1461 } else {
1462 SDOperand SUB = DAG.getNode(ISD::SUB, VT, CmpOp, DAG.getConstant(Low, VT));
1463 Cond = DAG.getSetCC(MVT::i1, SUB,
1464 DAG.getConstant(High-Low, VT), ISD::SETULE);
1465 }
1466
1467 }
1468
Nate Begemanf15485a2006-03-27 01:32:24 +00001469 // Set NextBlock to be the MBB immediately after the current one, if any.
1470 // This is used to avoid emitting unnecessary branches to the next block.
1471 MachineBasicBlock *NextBlock = 0;
1472 MachineFunction::iterator BBI = CurMBB;
1473 if (++BBI != CurMBB->getParent()->end())
1474 NextBlock = BBI;
1475
1476 // If the lhs block is the next block, invert the condition so that we can
1477 // fall through to the lhs instead of the rhs block.
Chris Lattner57ab6592006-10-24 17:57:59 +00001478 if (CB.TrueBB == NextBlock) {
1479 std::swap(CB.TrueBB, CB.FalseBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00001480 SDOperand True = DAG.getConstant(1, Cond.getValueType());
1481 Cond = DAG.getNode(ISD::XOR, Cond.getValueType(), Cond, True);
1482 }
Dan Gohman86e1ebf2008-03-27 19:56:19 +00001483 SDOperand BrCond = DAG.getNode(ISD::BRCOND, MVT::Other, getControlRoot(), Cond,
Chris Lattner57ab6592006-10-24 17:57:59 +00001484 DAG.getBasicBlock(CB.TrueBB));
1485 if (CB.FalseBB == NextBlock)
Nate Begemanf15485a2006-03-27 01:32:24 +00001486 DAG.setRoot(BrCond);
1487 else
1488 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrCond,
Chris Lattner57ab6592006-10-24 17:57:59 +00001489 DAG.getBasicBlock(CB.FalseBB)));
Nate Begemanf15485a2006-03-27 01:32:24 +00001490 // Update successor info
Chris Lattner57ab6592006-10-24 17:57:59 +00001491 CurMBB->addSuccessor(CB.TrueBB);
1492 CurMBB->addSuccessor(CB.FalseBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00001493}
1494
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001495/// visitJumpTable - Emit JumpTable node in the current MBB
Nate Begeman37efe672006-04-22 18:53:45 +00001496void SelectionDAGLowering::visitJumpTable(SelectionDAGISel::JumpTable &JT) {
Nate Begeman37efe672006-04-22 18:53:45 +00001497 // Emit the code for the jump table
Scott Michelf147a8d2007-04-24 01:24:20 +00001498 assert(JT.Reg != -1U && "Should lower JT Header first!");
Nate Begeman37efe672006-04-22 18:53:45 +00001499 MVT::ValueType PTy = TLI.getPointerTy();
Dan Gohman86e1ebf2008-03-27 19:56:19 +00001500 SDOperand Index = DAG.getCopyFromReg(getControlRoot(), JT.Reg, PTy);
Evan Cheng3d4ce112006-10-30 08:00:44 +00001501 SDOperand Table = DAG.getJumpTable(JT.JTI, PTy);
1502 DAG.setRoot(DAG.getNode(ISD::BR_JT, MVT::Other, Index.getValue(1),
1503 Table, Index));
1504 return;
Nate Begeman37efe672006-04-22 18:53:45 +00001505}
1506
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001507/// visitJumpTableHeader - This function emits necessary code to produce index
1508/// in the JumpTable from switch case.
1509void SelectionDAGLowering::visitJumpTableHeader(SelectionDAGISel::JumpTable &JT,
1510 SelectionDAGISel::JumpTableHeader &JTH) {
1511 // Subtract the lowest switch case value from the value being switched on
1512 // and conditional branch to default mbb if the result is greater than the
1513 // difference between smallest and largest cases.
1514 SDOperand SwitchOp = getValue(JTH.SValue);
1515 MVT::ValueType VT = SwitchOp.getValueType();
1516 SDOperand SUB = DAG.getNode(ISD::SUB, VT, SwitchOp,
1517 DAG.getConstant(JTH.First, VT));
1518
1519 // The SDNode we just created, which holds the value being switched on
1520 // minus the the smallest case value, needs to be copied to a virtual
1521 // register so it can be used as an index into the jump table in a
1522 // subsequent basic block. This value may be smaller or larger than the
1523 // target's pointer type, and therefore require extension or truncating.
Dan Gohman7f321562007-06-25 16:23:39 +00001524 if (MVT::getSizeInBits(VT) > MVT::getSizeInBits(TLI.getPointerTy()))
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001525 SwitchOp = DAG.getNode(ISD::TRUNCATE, TLI.getPointerTy(), SUB);
1526 else
1527 SwitchOp = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(), SUB);
1528
1529 unsigned JumpTableReg = FuncInfo.MakeReg(TLI.getPointerTy());
Dan Gohman86e1ebf2008-03-27 19:56:19 +00001530 SDOperand CopyTo = DAG.getCopyToReg(getControlRoot(), JumpTableReg, SwitchOp);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001531 JT.Reg = JumpTableReg;
1532
1533 // Emit the range check for the jump table, and branch to the default
1534 // block for the switch statement if the value being switched on exceeds
1535 // the largest case in the switch.
Scott Michel5b8f82e2008-03-10 15:42:14 +00001536 SDOperand CMP = DAG.getSetCC(TLI.getSetCCResultType(SUB), SUB,
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001537 DAG.getConstant(JTH.Last-JTH.First,VT),
1538 ISD::SETUGT);
1539
1540 // Set NextBlock to be the MBB immediately after the current one, if any.
1541 // This is used to avoid emitting unnecessary branches to the next block.
1542 MachineBasicBlock *NextBlock = 0;
1543 MachineFunction::iterator BBI = CurMBB;
1544 if (++BBI != CurMBB->getParent()->end())
1545 NextBlock = BBI;
1546
1547 SDOperand BrCond = DAG.getNode(ISD::BRCOND, MVT::Other, CopyTo, CMP,
1548 DAG.getBasicBlock(JT.Default));
1549
1550 if (JT.MBB == NextBlock)
1551 DAG.setRoot(BrCond);
1552 else
1553 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrCond,
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001554 DAG.getBasicBlock(JT.MBB)));
1555
1556 return;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001557}
1558
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001559/// visitBitTestHeader - This function emits necessary code to produce value
1560/// suitable for "bit tests"
1561void SelectionDAGLowering::visitBitTestHeader(SelectionDAGISel::BitTestBlock &B) {
1562 // Subtract the minimum value
1563 SDOperand SwitchOp = getValue(B.SValue);
1564 MVT::ValueType VT = SwitchOp.getValueType();
1565 SDOperand SUB = DAG.getNode(ISD::SUB, VT, SwitchOp,
1566 DAG.getConstant(B.First, VT));
1567
1568 // Check range
Scott Michel5b8f82e2008-03-10 15:42:14 +00001569 SDOperand RangeCmp = DAG.getSetCC(TLI.getSetCCResultType(SUB), SUB,
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001570 DAG.getConstant(B.Range, VT),
1571 ISD::SETUGT);
1572
1573 SDOperand ShiftOp;
Dan Gohman7f321562007-06-25 16:23:39 +00001574 if (MVT::getSizeInBits(VT) > MVT::getSizeInBits(TLI.getShiftAmountTy()))
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001575 ShiftOp = DAG.getNode(ISD::TRUNCATE, TLI.getShiftAmountTy(), SUB);
1576 else
1577 ShiftOp = DAG.getNode(ISD::ZERO_EXTEND, TLI.getShiftAmountTy(), SUB);
1578
1579 // Make desired shift
1580 SDOperand SwitchVal = DAG.getNode(ISD::SHL, TLI.getPointerTy(),
1581 DAG.getConstant(1, TLI.getPointerTy()),
1582 ShiftOp);
1583
1584 unsigned SwitchReg = FuncInfo.MakeReg(TLI.getPointerTy());
Dan Gohman86e1ebf2008-03-27 19:56:19 +00001585 SDOperand CopyTo = DAG.getCopyToReg(getControlRoot(), SwitchReg, SwitchVal);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001586 B.Reg = SwitchReg;
1587
1588 SDOperand BrRange = DAG.getNode(ISD::BRCOND, MVT::Other, CopyTo, RangeCmp,
1589 DAG.getBasicBlock(B.Default));
1590
1591 // Set NextBlock to be the MBB immediately after the current one, if any.
1592 // This is used to avoid emitting unnecessary branches to the next block.
1593 MachineBasicBlock *NextBlock = 0;
1594 MachineFunction::iterator BBI = CurMBB;
1595 if (++BBI != CurMBB->getParent()->end())
1596 NextBlock = BBI;
1597
1598 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1599 if (MBB == NextBlock)
1600 DAG.setRoot(BrRange);
1601 else
1602 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, CopyTo,
1603 DAG.getBasicBlock(MBB)));
1604
1605 CurMBB->addSuccessor(B.Default);
1606 CurMBB->addSuccessor(MBB);
1607
1608 return;
1609}
1610
1611/// visitBitTestCase - this function produces one "bit test"
1612void SelectionDAGLowering::visitBitTestCase(MachineBasicBlock* NextMBB,
1613 unsigned Reg,
1614 SelectionDAGISel::BitTestCase &B) {
1615 // Emit bit tests and jumps
Dan Gohman86e1ebf2008-03-27 19:56:19 +00001616 SDOperand SwitchVal = DAG.getCopyFromReg(getControlRoot(), Reg, TLI.getPointerTy());
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001617
1618 SDOperand AndOp = DAG.getNode(ISD::AND, TLI.getPointerTy(),
1619 SwitchVal,
1620 DAG.getConstant(B.Mask,
1621 TLI.getPointerTy()));
Scott Michel5b8f82e2008-03-10 15:42:14 +00001622 SDOperand AndCmp = DAG.getSetCC(TLI.getSetCCResultType(AndOp), AndOp,
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001623 DAG.getConstant(0, TLI.getPointerTy()),
1624 ISD::SETNE);
Dan Gohman86e1ebf2008-03-27 19:56:19 +00001625 SDOperand BrAnd = DAG.getNode(ISD::BRCOND, MVT::Other, getControlRoot(),
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001626 AndCmp, DAG.getBasicBlock(B.TargetBB));
1627
1628 // Set NextBlock to be the MBB immediately after the current one, if any.
1629 // This is used to avoid emitting unnecessary branches to the next block.
1630 MachineBasicBlock *NextBlock = 0;
1631 MachineFunction::iterator BBI = CurMBB;
1632 if (++BBI != CurMBB->getParent()->end())
1633 NextBlock = BBI;
1634
1635 if (NextMBB == NextBlock)
1636 DAG.setRoot(BrAnd);
1637 else
1638 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrAnd,
1639 DAG.getBasicBlock(NextMBB)));
1640
1641 CurMBB->addSuccessor(B.TargetBB);
1642 CurMBB->addSuccessor(NextMBB);
1643
1644 return;
1645}
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001646
Jim Laskeyb180aa12007-02-21 22:53:45 +00001647void SelectionDAGLowering::visitInvoke(InvokeInst &I) {
1648 // Retrieve successors.
1649 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00001650 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
Duncan Sands9fac0b52007-06-06 10:05:18 +00001651
Duncan Sandsfd7b3262007-12-17 18:08:19 +00001652 if (isa<InlineAsm>(I.getCalledValue()))
1653 visitInlineAsm(&I);
1654 else
Duncan Sands6f74b482007-12-19 09:48:52 +00001655 LowerCallTo(&I, getValue(I.getOperand(0)), false, LandingPad);
Duncan Sands9fac0b52007-06-06 10:05:18 +00001656
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00001657 // If the value of the invoke is used outside of its defining block, make it
1658 // available as a virtual register.
1659 if (!I.use_empty()) {
1660 DenseMap<const Value*, unsigned>::iterator VMI = FuncInfo.ValueMap.find(&I);
1661 if (VMI != FuncInfo.ValueMap.end())
Dan Gohman86e1ebf2008-03-27 19:56:19 +00001662 CopyValueToVirtualRegister(&I, VMI->second);
Jim Laskey183f47f2007-02-25 21:43:59 +00001663 }
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00001664
1665 // Drop into normal successor.
Dan Gohman86e1ebf2008-03-27 19:56:19 +00001666 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getControlRoot(),
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00001667 DAG.getBasicBlock(Return)));
1668
1669 // Update successor info
1670 CurMBB->addSuccessor(Return);
1671 CurMBB->addSuccessor(LandingPad);
Jim Laskeyb180aa12007-02-21 22:53:45 +00001672}
1673
1674void SelectionDAGLowering::visitUnwind(UnwindInst &I) {
1675}
1676
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001677/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001678/// small case ranges).
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001679bool SelectionDAGLowering::handleSmallSwitchRange(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001680 CaseRecVector& WorkList,
1681 Value* SV,
1682 MachineBasicBlock* Default) {
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001683 Case& BackCase = *(CR.Range.second-1);
1684
1685 // Size is the number of Cases represented by this range.
1686 unsigned Size = CR.Range.second - CR.Range.first;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001687 if (Size > 3)
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001688 return false;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001689
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001690 // Get the MachineFunction which holds the current MBB. This is used when
1691 // inserting any additional MBBs necessary to represent the switch.
1692 MachineFunction *CurMF = CurMBB->getParent();
1693
1694 // Figure out which block is immediately after the current one.
1695 MachineBasicBlock *NextBlock = 0;
1696 MachineFunction::iterator BBI = CR.CaseBB;
1697
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001698 if (++BBI != CurMBB->getParent()->end())
1699 NextBlock = BBI;
1700
1701 // TODO: If any two of the cases has the same destination, and if one value
1702 // is the same as the other, but has one bit unset that the other has set,
1703 // use bit manipulation to do two compares at once. For example:
1704 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
1705
1706 // Rearrange the case blocks so that the last one falls through if possible.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001707 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001708 // The last case block won't fall through into 'NextBlock' if we emit the
1709 // branches in this order. See if rearranging a case value would help.
1710 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001711 if (I->BB == NextBlock) {
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001712 std::swap(*I, BackCase);
1713 break;
1714 }
1715 }
1716 }
1717
1718 // Create a CaseBlock record representing a conditional branch to
1719 // the Case's target mbb if the value being switched on SV is equal
1720 // to C.
1721 MachineBasicBlock *CurBlock = CR.CaseBB;
1722 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1723 MachineBasicBlock *FallThrough;
1724 if (I != E-1) {
1725 FallThrough = new MachineBasicBlock(CurBlock->getBasicBlock());
1726 CurMF->getBasicBlockList().insert(BBI, FallThrough);
1727 } else {
1728 // If the last case doesn't match, go to the default block.
1729 FallThrough = Default;
1730 }
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001731
1732 Value *RHS, *LHS, *MHS;
1733 ISD::CondCode CC;
1734 if (I->High == I->Low) {
1735 // This is just small small case range :) containing exactly 1 case
1736 CC = ISD::SETEQ;
1737 LHS = SV; RHS = I->High; MHS = NULL;
1738 } else {
1739 CC = ISD::SETLE;
1740 LHS = I->Low; MHS = SV; RHS = I->High;
1741 }
1742 SelectionDAGISel::CaseBlock CB(CC, LHS, RHS, MHS,
1743 I->BB, FallThrough, CurBlock);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001744
1745 // If emitting the first comparison, just call visitSwitchCase to emit the
1746 // code into the current block. Otherwise, push the CaseBlock onto the
1747 // vector to be later processed by SDISel, and insert the node's MBB
1748 // before the next MBB.
1749 if (CurBlock == CurMBB)
1750 visitSwitchCase(CB);
1751 else
1752 SwitchCases.push_back(CB);
1753
1754 CurBlock = FallThrough;
1755 }
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001756
1757 return true;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001758}
1759
Anton Korobeynikov7294b582007-05-09 20:07:08 +00001760static inline bool areJTsAllowed(const TargetLowering &TLI) {
1761 return (TLI.isOperationLegal(ISD::BR_JT, MVT::Other) ||
1762 TLI.isOperationLegal(ISD::BRIND, MVT::Other));
1763}
1764
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001765/// handleJTSwitchCase - Emit jumptable for current switch case range
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001766bool SelectionDAGLowering::handleJTSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001767 CaseRecVector& WorkList,
1768 Value* SV,
1769 MachineBasicBlock* Default) {
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001770 Case& FrontCase = *CR.Range.first;
1771 Case& BackCase = *(CR.Range.second-1);
1772
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001773 int64_t First = cast<ConstantInt>(FrontCase.Low)->getSExtValue();
1774 int64_t Last = cast<ConstantInt>(BackCase.High)->getSExtValue();
1775
1776 uint64_t TSize = 0;
1777 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1778 I!=E; ++I)
1779 TSize += I->size();
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001780
Anton Korobeynikov7294b582007-05-09 20:07:08 +00001781 if (!areJTsAllowed(TLI) || TSize <= 3)
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001782 return false;
1783
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001784 double Density = (double)TSize / (double)((Last - First) + 1ULL);
1785 if (Density < 0.4)
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001786 return false;
1787
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001788 DOUT << "Lowering jump table\n"
1789 << "First entry: " << First << ". Last entry: " << Last << "\n"
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001790 << "Size: " << TSize << ". Density: " << Density << "\n\n";
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001791
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001792 // Get the MachineFunction which holds the current MBB. This is used when
1793 // inserting any additional MBBs necessary to represent the switch.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001794 MachineFunction *CurMF = CurMBB->getParent();
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001795
1796 // Figure out which block is immediately after the current one.
1797 MachineBasicBlock *NextBlock = 0;
1798 MachineFunction::iterator BBI = CR.CaseBB;
1799
1800 if (++BBI != CurMBB->getParent()->end())
1801 NextBlock = BBI;
1802
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001803 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1804
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001805 // Create a new basic block to hold the code for loading the address
1806 // of the jump table, and jumping to it. Update successor information;
1807 // we will either branch to the default case for the switch, or the jump
1808 // table.
1809 MachineBasicBlock *JumpTableBB = new MachineBasicBlock(LLVMBB);
1810 CurMF->getBasicBlockList().insert(BBI, JumpTableBB);
1811 CR.CaseBB->addSuccessor(Default);
1812 CR.CaseBB->addSuccessor(JumpTableBB);
1813
1814 // Build a vector of destination BBs, corresponding to each target
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001815 // of the jump table. If the value of the jump table slot corresponds to
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001816 // a case statement, push the case's BB onto the vector, otherwise, push
1817 // the default BB.
1818 std::vector<MachineBasicBlock*> DestBBs;
1819 int64_t TEI = First;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001820 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
1821 int64_t Low = cast<ConstantInt>(I->Low)->getSExtValue();
1822 int64_t High = cast<ConstantInt>(I->High)->getSExtValue();
1823
1824 if ((Low <= TEI) && (TEI <= High)) {
1825 DestBBs.push_back(I->BB);
1826 if (TEI==High)
1827 ++I;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001828 } else {
1829 DestBBs.push_back(Default);
1830 }
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001831 }
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001832
1833 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001834 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001835 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
1836 E = DestBBs.end(); I != E; ++I) {
1837 if (!SuccsHandled[(*I)->getNumber()]) {
1838 SuccsHandled[(*I)->getNumber()] = true;
1839 JumpTableBB->addSuccessor(*I);
1840 }
1841 }
1842
1843 // Create a jump table index for this jump table, or return an existing
1844 // one.
1845 unsigned JTI = CurMF->getJumpTableInfo()->getJumpTableIndex(DestBBs);
1846
1847 // Set the jump table information so that we can codegen it as a second
1848 // MachineBasicBlock
Scott Michelf147a8d2007-04-24 01:24:20 +00001849 SelectionDAGISel::JumpTable JT(-1U, JTI, JumpTableBB, Default);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001850 SelectionDAGISel::JumpTableHeader JTH(First, Last, SV, CR.CaseBB,
1851 (CR.CaseBB == CurMBB));
1852 if (CR.CaseBB == CurMBB)
1853 visitJumpTableHeader(JT, JTH);
1854
1855 JTCases.push_back(SelectionDAGISel::JumpTableBlock(JTH, JT));
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001856
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001857 return true;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001858}
1859
1860/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1861/// 2 subtrees.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001862bool SelectionDAGLowering::handleBTSplitSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001863 CaseRecVector& WorkList,
1864 Value* SV,
1865 MachineBasicBlock* Default) {
1866 // Get the MachineFunction which holds the current MBB. This is used when
1867 // inserting any additional MBBs necessary to represent the switch.
1868 MachineFunction *CurMF = CurMBB->getParent();
1869
1870 // Figure out which block is immediately after the current one.
1871 MachineBasicBlock *NextBlock = 0;
1872 MachineFunction::iterator BBI = CR.CaseBB;
1873
1874 if (++BBI != CurMBB->getParent()->end())
1875 NextBlock = BBI;
1876
1877 Case& FrontCase = *CR.Range.first;
1878 Case& BackCase = *(CR.Range.second-1);
1879 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1880
1881 // Size is the number of Cases represented by this range.
1882 unsigned Size = CR.Range.second - CR.Range.first;
1883
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001884 int64_t First = cast<ConstantInt>(FrontCase.Low)->getSExtValue();
1885 int64_t Last = cast<ConstantInt>(BackCase.High)->getSExtValue();
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001886 double FMetric = 0;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001887 CaseItr Pivot = CR.Range.first + Size/2;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001888
1889 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
1890 // (heuristically) allow us to emit JumpTable's later.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001891 uint64_t TSize = 0;
1892 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1893 I!=E; ++I)
1894 TSize += I->size();
1895
1896 uint64_t LSize = FrontCase.size();
1897 uint64_t RSize = TSize-LSize;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001898 DOUT << "Selecting best pivot: \n"
1899 << "First: " << First << ", Last: " << Last <<"\n"
1900 << "LSize: " << LSize << ", RSize: " << RSize << "\n";
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001901 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001902 J!=E; ++I, ++J) {
1903 int64_t LEnd = cast<ConstantInt>(I->High)->getSExtValue();
1904 int64_t RBegin = cast<ConstantInt>(J->Low)->getSExtValue();
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001905 assert((RBegin-LEnd>=1) && "Invalid case distance");
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001906 double LDensity = (double)LSize / (double)((LEnd - First) + 1ULL);
1907 double RDensity = (double)RSize / (double)((Last - RBegin) + 1ULL);
Anton Korobeynikov54e2b142007-04-09 21:57:03 +00001908 double Metric = Log2_64(RBegin-LEnd)*(LDensity+RDensity);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001909 // Should always split in some non-trivial place
1910 DOUT <<"=>Step\n"
1911 << "LEnd: " << LEnd << ", RBegin: " << RBegin << "\n"
1912 << "LDensity: " << LDensity << ", RDensity: " << RDensity << "\n"
1913 << "Metric: " << Metric << "\n";
1914 if (FMetric < Metric) {
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001915 Pivot = J;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001916 FMetric = Metric;
1917 DOUT << "Current metric set to: " << FMetric << "\n";
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001918 }
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001919
1920 LSize += J->size();
1921 RSize -= J->size();
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001922 }
Anton Korobeynikov7294b582007-05-09 20:07:08 +00001923 if (areJTsAllowed(TLI)) {
1924 // If our case is dense we *really* should handle it earlier!
1925 assert((FMetric > 0) && "Should handle dense range earlier!");
1926 } else {
1927 Pivot = CR.Range.first + Size/2;
1928 }
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001929
1930 CaseRange LHSR(CR.Range.first, Pivot);
1931 CaseRange RHSR(Pivot, CR.Range.second);
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001932 Constant *C = Pivot->Low;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001933 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
1934
1935 // We know that we branch to the LHS if the Value being switched on is
1936 // less than the Pivot value, C. We use this to optimize our binary
1937 // tree a bit, by recognizing that if SV is greater than or equal to the
1938 // LHS's Case Value, and that Case Value is exactly one less than the
1939 // Pivot's Value, then we can branch directly to the LHS's Target,
1940 // rather than creating a leaf node for it.
1941 if ((LHSR.second - LHSR.first) == 1 &&
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001942 LHSR.first->High == CR.GE &&
1943 cast<ConstantInt>(C)->getSExtValue() ==
1944 (cast<ConstantInt>(CR.GE)->getSExtValue() + 1LL)) {
1945 TrueBB = LHSR.first->BB;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001946 } else {
1947 TrueBB = new MachineBasicBlock(LLVMBB);
1948 CurMF->getBasicBlockList().insert(BBI, TrueBB);
1949 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
1950 }
1951
1952 // Similar to the optimization above, if the Value being switched on is
1953 // known to be less than the Constant CR.LT, and the current Case Value
1954 // is CR.LT - 1, then we can branch directly to the target block for
1955 // the current Case Value, rather than emitting a RHS leaf node for it.
1956 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001957 cast<ConstantInt>(RHSR.first->Low)->getSExtValue() ==
1958 (cast<ConstantInt>(CR.LT)->getSExtValue() - 1LL)) {
1959 FalseBB = RHSR.first->BB;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001960 } else {
1961 FalseBB = new MachineBasicBlock(LLVMBB);
1962 CurMF->getBasicBlockList().insert(BBI, FalseBB);
1963 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
1964 }
1965
1966 // Create a CaseBlock record representing a conditional branch to
1967 // the LHS node if the value being switched on SV is less than C.
1968 // Otherwise, branch to LHS.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001969 SelectionDAGISel::CaseBlock CB(ISD::SETLT, SV, C, NULL,
1970 TrueBB, FalseBB, CR.CaseBB);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001971
1972 if (CR.CaseBB == CurMBB)
1973 visitSwitchCase(CB);
1974 else
1975 SwitchCases.push_back(CB);
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001976
1977 return true;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001978}
1979
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001980/// handleBitTestsSwitchCase - if current case range has few destination and
1981/// range span less, than machine word bitwidth, encode case range into series
1982/// of masks and emit bit tests with these masks.
1983bool SelectionDAGLowering::handleBitTestsSwitchCase(CaseRec& CR,
1984 CaseRecVector& WorkList,
1985 Value* SV,
Chris Lattner3ff98172007-04-14 02:26:56 +00001986 MachineBasicBlock* Default){
Dan Gohmanb55757e2007-05-18 17:52:13 +00001987 unsigned IntPtrBits = MVT::getSizeInBits(TLI.getPointerTy());
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001988
1989 Case& FrontCase = *CR.Range.first;
1990 Case& BackCase = *(CR.Range.second-1);
1991
1992 // Get the MachineFunction which holds the current MBB. This is used when
1993 // inserting any additional MBBs necessary to represent the switch.
1994 MachineFunction *CurMF = CurMBB->getParent();
1995
1996 unsigned numCmps = 0;
1997 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1998 I!=E; ++I) {
1999 // Single case counts one, case range - two.
2000 if (I->Low == I->High)
2001 numCmps +=1;
2002 else
2003 numCmps +=2;
2004 }
2005
2006 // Count unique destinations
2007 SmallSet<MachineBasicBlock*, 4> Dests;
2008 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2009 Dests.insert(I->BB);
2010 if (Dests.size() > 3)
2011 // Don't bother the code below, if there are too much unique destinations
2012 return false;
2013 }
2014 DOUT << "Total number of unique destinations: " << Dests.size() << "\n"
2015 << "Total number of comparisons: " << numCmps << "\n";
2016
2017 // Compute span of values.
2018 Constant* minValue = FrontCase.Low;
2019 Constant* maxValue = BackCase.High;
2020 uint64_t range = cast<ConstantInt>(maxValue)->getSExtValue() -
2021 cast<ConstantInt>(minValue)->getSExtValue();
2022 DOUT << "Compare range: " << range << "\n"
2023 << "Low bound: " << cast<ConstantInt>(minValue)->getSExtValue() << "\n"
2024 << "High bound: " << cast<ConstantInt>(maxValue)->getSExtValue() << "\n";
2025
Anton Korobeynikovab8fd402007-04-26 20:44:04 +00002026 if (range>=IntPtrBits ||
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002027 (!(Dests.size() == 1 && numCmps >= 3) &&
2028 !(Dests.size() == 2 && numCmps >= 5) &&
2029 !(Dests.size() >= 3 && numCmps >= 6)))
2030 return false;
2031
2032 DOUT << "Emitting bit tests\n";
2033 int64_t lowBound = 0;
2034
2035 // Optimize the case where all the case values fit in a
2036 // word without having to subtract minValue. In this case,
2037 // we can optimize away the subtraction.
2038 if (cast<ConstantInt>(minValue)->getSExtValue() >= 0 &&
Anton Korobeynikove01017b2007-04-14 13:25:55 +00002039 cast<ConstantInt>(maxValue)->getSExtValue() < IntPtrBits) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002040 range = cast<ConstantInt>(maxValue)->getSExtValue();
2041 } else {
2042 lowBound = cast<ConstantInt>(minValue)->getSExtValue();
2043 }
2044
2045 CaseBitsVector CasesBits;
2046 unsigned i, count = 0;
2047
2048 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2049 MachineBasicBlock* Dest = I->BB;
2050 for (i = 0; i < count; ++i)
2051 if (Dest == CasesBits[i].BB)
2052 break;
2053
2054 if (i == count) {
2055 assert((count < 3) && "Too much destinations to test!");
2056 CasesBits.push_back(CaseBits(0, Dest, 0));
2057 count++;
2058 }
2059
2060 uint64_t lo = cast<ConstantInt>(I->Low)->getSExtValue() - lowBound;
2061 uint64_t hi = cast<ConstantInt>(I->High)->getSExtValue() - lowBound;
2062
2063 for (uint64_t j = lo; j <= hi; j++) {
Anton Korobeynikove01017b2007-04-14 13:25:55 +00002064 CasesBits[i].Mask |= 1ULL << j;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002065 CasesBits[i].Bits++;
2066 }
2067
2068 }
2069 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
2070
2071 SelectionDAGISel::BitTestInfo BTC;
2072
2073 // Figure out which block is immediately after the current one.
2074 MachineFunction::iterator BBI = CR.CaseBB;
2075 ++BBI;
2076
2077 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2078
2079 DOUT << "Cases:\n";
2080 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
2081 DOUT << "Mask: " << CasesBits[i].Mask << ", Bits: " << CasesBits[i].Bits
2082 << ", BB: " << CasesBits[i].BB << "\n";
2083
2084 MachineBasicBlock *CaseBB = new MachineBasicBlock(LLVMBB);
2085 CurMF->getBasicBlockList().insert(BBI, CaseBB);
2086 BTC.push_back(SelectionDAGISel::BitTestCase(CasesBits[i].Mask,
2087 CaseBB,
2088 CasesBits[i].BB));
2089 }
2090
2091 SelectionDAGISel::BitTestBlock BTB(lowBound, range, SV,
Jeff Cohenefc36622007-04-09 14:32:59 +00002092 -1U, (CR.CaseBB == CurMBB),
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002093 CR.CaseBB, Default, BTC);
2094
2095 if (CR.CaseBB == CurMBB)
2096 visitBitTestHeader(BTB);
2097
2098 BitTestCases.push_back(BTB);
2099
2100 return true;
2101}
2102
2103
Dan Gohman86e1ebf2008-03-27 19:56:19 +00002104/// Clusterify - Transform simple list of Cases into list of CaseRange's
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002105unsigned SelectionDAGLowering::Clusterify(CaseVector& Cases,
2106 const SwitchInst& SI) {
2107 unsigned numCmps = 0;
2108
2109 // Start with "simple" cases
2110 for (unsigned i = 1; i < SI.getNumSuccessors(); ++i) {
2111 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2112 Cases.push_back(Case(SI.getSuccessorValue(i),
2113 SI.getSuccessorValue(i),
2114 SMBB));
2115 }
Chris Lattnerb3d9cdb2007-11-27 06:14:32 +00002116 std::sort(Cases.begin(), Cases.end(), CaseCmp());
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002117
2118 // Merge case into clusters
2119 if (Cases.size()>=2)
David Greenea2a48852007-06-29 03:42:23 +00002120 // Must recompute end() each iteration because it may be
2121 // invalidated by erase if we hold on to it
Chris Lattner27a6c732007-11-24 07:07:01 +00002122 for (CaseItr I=Cases.begin(), J=++(Cases.begin()); J!=Cases.end(); ) {
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002123 int64_t nextValue = cast<ConstantInt>(J->Low)->getSExtValue();
2124 int64_t currentValue = cast<ConstantInt>(I->High)->getSExtValue();
2125 MachineBasicBlock* nextBB = J->BB;
2126 MachineBasicBlock* currentBB = I->BB;
2127
2128 // If the two neighboring cases go to the same destination, merge them
2129 // into a single case.
2130 if ((nextValue-currentValue==1) && (currentBB == nextBB)) {
2131 I->High = J->High;
2132 J = Cases.erase(J);
2133 } else {
2134 I = J++;
2135 }
2136 }
2137
2138 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2139 if (I->Low != I->High)
2140 // A range counts double, since it requires two compares.
2141 ++numCmps;
2142 }
2143
2144 return numCmps;
2145}
2146
2147void SelectionDAGLowering::visitSwitch(SwitchInst &SI) {
Nate Begemanf15485a2006-03-27 01:32:24 +00002148 // Figure out which block is immediately after the current one.
2149 MachineBasicBlock *NextBlock = 0;
2150 MachineFunction::iterator BBI = CurMBB;
Bill Wendlingc70ddad2006-10-19 21:46:38 +00002151
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002152 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
Chris Lattnerd2c1d222006-10-22 21:36:53 +00002153
Nate Begemanf15485a2006-03-27 01:32:24 +00002154 // If there is only the default destination, branch to it if it is not the
2155 // next basic block. Otherwise, just fall through.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002156 if (SI.getNumOperands() == 2) {
Nate Begemanf15485a2006-03-27 01:32:24 +00002157 // Update machine-CFG edges.
Bill Wendlingc70ddad2006-10-19 21:46:38 +00002158
Nate Begemanf15485a2006-03-27 01:32:24 +00002159 // If this is not a fall-through branch, emit the branch.
Chris Lattnerd2c1d222006-10-22 21:36:53 +00002160 if (Default != NextBlock)
Dan Gohman86e1ebf2008-03-27 19:56:19 +00002161 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getControlRoot(),
Chris Lattnerd2c1d222006-10-22 21:36:53 +00002162 DAG.getBasicBlock(Default)));
Bill Wendlingc70ddad2006-10-19 21:46:38 +00002163
Chris Lattnerd2c1d222006-10-22 21:36:53 +00002164 CurMBB->addSuccessor(Default);
Nate Begemanf15485a2006-03-27 01:32:24 +00002165 return;
2166 }
2167
2168 // If there are any non-default case statements, create a vector of Cases
2169 // representing each one, and sort the vector so that we can efficiently
2170 // create a binary search tree from them.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002171 CaseVector Cases;
2172 unsigned numCmps = Clusterify(Cases, SI);
2173 DOUT << "Clusterify finished. Total clusters: " << Cases.size()
2174 << ". Total compares: " << numCmps << "\n";
Bill Wendlingc70ddad2006-10-19 21:46:38 +00002175
Nate Begemanf15485a2006-03-27 01:32:24 +00002176 // Get the Value to be switched on and default basic blocks, which will be
2177 // inserted into CaseBlock records, representing basic blocks in the binary
2178 // search tree.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002179 Value *SV = SI.getOperand(0);
Nate Begeman37efe672006-04-22 18:53:45 +00002180
Nate Begemanf15485a2006-03-27 01:32:24 +00002181 // Push the initial CaseRec onto the worklist
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002182 CaseRecVector WorkList;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002183 WorkList.push_back(CaseRec(CurMBB,0,0,CaseRange(Cases.begin(),Cases.end())));
2184
2185 while (!WorkList.empty()) {
Nate Begemanf15485a2006-03-27 01:32:24 +00002186 // Grab a record representing a case range to process off the worklist
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002187 CaseRec CR = WorkList.back();
2188 WorkList.pop_back();
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002189
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002190 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default))
2191 continue;
2192
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002193 // If the range has few cases (two or less) emit a series of specific
2194 // tests.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00002195 if (handleSmallSwitchRange(CR, WorkList, SV, Default))
2196 continue;
2197
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002198 // If the switch has more than 5 blocks, and at least 40% dense, and the
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002199 // target supports indirect branches, then emit a jump table rather than
2200 // lowering the switch to a binary tree of conditional branches.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00002201 if (handleJTSwitchCase(CR, WorkList, SV, Default))
2202 continue;
2203
2204 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2205 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
2206 handleBTSplitSwitchCase(CR, WorkList, SV, Default);
Nate Begemanf15485a2006-03-27 01:32:24 +00002207 }
2208}
2209
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002210
Chris Lattnerb9fccc42005-04-02 05:04:50 +00002211void SelectionDAGLowering::visitSub(User &I) {
2212 // -0.0 - X --> fneg
Reid Spencer24d6da52007-01-21 00:29:26 +00002213 const Type *Ty = I.getType();
Reid Spencer9d6565a2007-02-15 02:26:10 +00002214 if (isa<VectorType>(Ty)) {
Dan Gohman7f321562007-06-25 16:23:39 +00002215 if (ConstantVector *CV = dyn_cast<ConstantVector>(I.getOperand(0))) {
2216 const VectorType *DestTy = cast<VectorType>(I.getType());
2217 const Type *ElTy = DestTy->getElementType();
Evan Chengc45453f2007-06-29 21:44:35 +00002218 if (ElTy->isFloatingPoint()) {
2219 unsigned VL = DestTy->getNumElements();
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00002220 std::vector<Constant*> NZ(VL, ConstantFP::getNegativeZero(ElTy));
Evan Chengc45453f2007-06-29 21:44:35 +00002221 Constant *CNZ = ConstantVector::get(&NZ[0], NZ.size());
2222 if (CV == CNZ) {
2223 SDOperand Op2 = getValue(I.getOperand(1));
2224 setValue(&I, DAG.getNode(ISD::FNEG, Op2.getValueType(), Op2));
2225 return;
2226 }
Dan Gohman7f321562007-06-25 16:23:39 +00002227 }
2228 }
2229 }
2230 if (Ty->isFloatingPoint()) {
Chris Lattner01b3d732005-09-28 22:28:18 +00002231 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00002232 if (CFP->isExactlyValue(ConstantFP::getNegativeZero(Ty)->getValueAPF())) {
Chris Lattner01b3d732005-09-28 22:28:18 +00002233 SDOperand Op2 = getValue(I.getOperand(1));
2234 setValue(&I, DAG.getNode(ISD::FNEG, Op2.getValueType(), Op2));
2235 return;
2236 }
Dan Gohman7f321562007-06-25 16:23:39 +00002237 }
2238
2239 visitBinary(I, Ty->isFPOrFPVector() ? ISD::FSUB : ISD::SUB);
Chris Lattnerb9fccc42005-04-02 05:04:50 +00002240}
2241
Dan Gohman7f321562007-06-25 16:23:39 +00002242void SelectionDAGLowering::visitBinary(User &I, unsigned OpCode) {
Chris Lattner1c08c712005-01-07 07:47:53 +00002243 SDOperand Op1 = getValue(I.getOperand(0));
2244 SDOperand Op2 = getValue(I.getOperand(1));
Reid Spencer24d6da52007-01-21 00:29:26 +00002245
2246 setValue(&I, DAG.getNode(OpCode, Op1.getValueType(), Op1, Op2));
Reid Spencer1628cec2006-10-26 06:15:43 +00002247}
2248
Nate Begemane21ea612005-11-18 07:42:56 +00002249void SelectionDAGLowering::visitShift(User &I, unsigned Opcode) {
2250 SDOperand Op1 = getValue(I.getOperand(0));
2251 SDOperand Op2 = getValue(I.getOperand(1));
2252
Dan Gohman7f321562007-06-25 16:23:39 +00002253 if (MVT::getSizeInBits(TLI.getShiftAmountTy()) <
2254 MVT::getSizeInBits(Op2.getValueType()))
Reid Spencer832254e2007-02-02 02:16:23 +00002255 Op2 = DAG.getNode(ISD::TRUNCATE, TLI.getShiftAmountTy(), Op2);
2256 else if (TLI.getShiftAmountTy() > Op2.getValueType())
2257 Op2 = DAG.getNode(ISD::ANY_EXTEND, TLI.getShiftAmountTy(), Op2);
Nate Begemane21ea612005-11-18 07:42:56 +00002258
Chris Lattner1c08c712005-01-07 07:47:53 +00002259 setValue(&I, DAG.getNode(Opcode, Op1.getValueType(), Op1, Op2));
2260}
2261
Reid Spencer45fb3f32006-11-20 01:22:35 +00002262void SelectionDAGLowering::visitICmp(User &I) {
Reid Spencere4d87aa2006-12-23 06:05:41 +00002263 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
2264 if (ICmpInst *IC = dyn_cast<ICmpInst>(&I))
2265 predicate = IC->getPredicate();
2266 else if (ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
2267 predicate = ICmpInst::Predicate(IC->getPredicate());
2268 SDOperand Op1 = getValue(I.getOperand(0));
2269 SDOperand Op2 = getValue(I.getOperand(1));
Reid Spencer45fb3f32006-11-20 01:22:35 +00002270 ISD::CondCode Opcode;
Reid Spencere4d87aa2006-12-23 06:05:41 +00002271 switch (predicate) {
Reid Spencer45fb3f32006-11-20 01:22:35 +00002272 case ICmpInst::ICMP_EQ : Opcode = ISD::SETEQ; break;
2273 case ICmpInst::ICMP_NE : Opcode = ISD::SETNE; break;
2274 case ICmpInst::ICMP_UGT : Opcode = ISD::SETUGT; break;
2275 case ICmpInst::ICMP_UGE : Opcode = ISD::SETUGE; break;
2276 case ICmpInst::ICMP_ULT : Opcode = ISD::SETULT; break;
2277 case ICmpInst::ICMP_ULE : Opcode = ISD::SETULE; break;
2278 case ICmpInst::ICMP_SGT : Opcode = ISD::SETGT; break;
2279 case ICmpInst::ICMP_SGE : Opcode = ISD::SETGE; break;
2280 case ICmpInst::ICMP_SLT : Opcode = ISD::SETLT; break;
2281 case ICmpInst::ICMP_SLE : Opcode = ISD::SETLE; break;
2282 default:
2283 assert(!"Invalid ICmp predicate value");
2284 Opcode = ISD::SETEQ;
2285 break;
2286 }
2287 setValue(&I, DAG.getSetCC(MVT::i1, Op1, Op2, Opcode));
2288}
2289
2290void SelectionDAGLowering::visitFCmp(User &I) {
Reid Spencere4d87aa2006-12-23 06:05:41 +00002291 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
2292 if (FCmpInst *FC = dyn_cast<FCmpInst>(&I))
2293 predicate = FC->getPredicate();
2294 else if (ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
2295 predicate = FCmpInst::Predicate(FC->getPredicate());
Chris Lattner1c08c712005-01-07 07:47:53 +00002296 SDOperand Op1 = getValue(I.getOperand(0));
2297 SDOperand Op2 = getValue(I.getOperand(1));
Reid Spencere4d87aa2006-12-23 06:05:41 +00002298 ISD::CondCode Condition, FOC, FPC;
2299 switch (predicate) {
2300 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
2301 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
2302 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
2303 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
2304 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
2305 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
2306 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
2307 case FCmpInst::FCMP_ORD: FOC = ISD::SETEQ; FPC = ISD::SETO; break;
2308 case FCmpInst::FCMP_UNO: FOC = ISD::SETNE; FPC = ISD::SETUO; break;
2309 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
2310 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
2311 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
2312 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
2313 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
2314 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
2315 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
2316 default:
2317 assert(!"Invalid FCmp predicate value");
2318 FOC = FPC = ISD::SETFALSE;
2319 break;
2320 }
2321 if (FiniteOnlyFPMath())
2322 Condition = FOC;
2323 else
2324 Condition = FPC;
2325 setValue(&I, DAG.getSetCC(MVT::i1, Op1, Op2, Condition));
Chris Lattner1c08c712005-01-07 07:47:53 +00002326}
2327
2328void SelectionDAGLowering::visitSelect(User &I) {
2329 SDOperand Cond = getValue(I.getOperand(0));
2330 SDOperand TrueVal = getValue(I.getOperand(1));
2331 SDOperand FalseVal = getValue(I.getOperand(2));
Dan Gohman7f321562007-06-25 16:23:39 +00002332 setValue(&I, DAG.getNode(ISD::SELECT, TrueVal.getValueType(), Cond,
2333 TrueVal, FalseVal));
Chris Lattner1c08c712005-01-07 07:47:53 +00002334}
2335
Reid Spencer3da59db2006-11-27 01:05:10 +00002336
2337void SelectionDAGLowering::visitTrunc(User &I) {
2338 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2339 SDOperand N = getValue(I.getOperand(0));
2340 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2341 setValue(&I, DAG.getNode(ISD::TRUNCATE, DestVT, N));
2342}
2343
2344void SelectionDAGLowering::visitZExt(User &I) {
2345 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2346 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2347 SDOperand N = getValue(I.getOperand(0));
2348 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2349 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, DestVT, N));
2350}
2351
2352void SelectionDAGLowering::visitSExt(User &I) {
2353 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2354 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2355 SDOperand N = getValue(I.getOperand(0));
2356 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2357 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, DestVT, N));
2358}
2359
2360void SelectionDAGLowering::visitFPTrunc(User &I) {
2361 // FPTrunc is never a no-op cast, no need to check
2362 SDOperand N = getValue(I.getOperand(0));
2363 MVT::ValueType DestVT = TLI.getValueType(I.getType());
Chris Lattner0bd48932008-01-17 07:00:52 +00002364 setValue(&I, DAG.getNode(ISD::FP_ROUND, DestVT, N, DAG.getIntPtrConstant(0)));
Reid Spencer3da59db2006-11-27 01:05:10 +00002365}
2366
2367void SelectionDAGLowering::visitFPExt(User &I){
2368 // FPTrunc is never a no-op cast, no need to check
2369 SDOperand N = getValue(I.getOperand(0));
2370 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2371 setValue(&I, DAG.getNode(ISD::FP_EXTEND, DestVT, N));
2372}
2373
2374void SelectionDAGLowering::visitFPToUI(User &I) {
2375 // FPToUI is never a no-op cast, no need to check
2376 SDOperand N = getValue(I.getOperand(0));
2377 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2378 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, DestVT, N));
2379}
2380
2381void SelectionDAGLowering::visitFPToSI(User &I) {
2382 // FPToSI is never a no-op cast, no need to check
2383 SDOperand N = getValue(I.getOperand(0));
2384 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2385 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, DestVT, N));
2386}
2387
2388void SelectionDAGLowering::visitUIToFP(User &I) {
2389 // UIToFP is never a no-op cast, no need to check
2390 SDOperand N = getValue(I.getOperand(0));
2391 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2392 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, DestVT, N));
2393}
2394
2395void SelectionDAGLowering::visitSIToFP(User &I){
2396 // UIToFP is never a no-op cast, no need to check
2397 SDOperand N = getValue(I.getOperand(0));
2398 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2399 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, DestVT, N));
2400}
2401
2402void SelectionDAGLowering::visitPtrToInt(User &I) {
2403 // What to do depends on the size of the integer and the size of the pointer.
2404 // We can either truncate, zero extend, or no-op, accordingly.
Chris Lattner1c08c712005-01-07 07:47:53 +00002405 SDOperand N = getValue(I.getOperand(0));
Chris Lattnere25ca692006-03-22 20:09:35 +00002406 MVT::ValueType SrcVT = N.getValueType();
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002407 MVT::ValueType DestVT = TLI.getValueType(I.getType());
Reid Spencer3da59db2006-11-27 01:05:10 +00002408 SDOperand Result;
2409 if (MVT::getSizeInBits(DestVT) < MVT::getSizeInBits(SrcVT))
2410 Result = DAG.getNode(ISD::TRUNCATE, DestVT, N);
2411 else
2412 // Note: ZERO_EXTEND can handle cases where the sizes are equal too
2413 Result = DAG.getNode(ISD::ZERO_EXTEND, DestVT, N);
2414 setValue(&I, Result);
2415}
Chris Lattner1c08c712005-01-07 07:47:53 +00002416
Reid Spencer3da59db2006-11-27 01:05:10 +00002417void SelectionDAGLowering::visitIntToPtr(User &I) {
2418 // What to do depends on the size of the integer and the size of the pointer.
2419 // We can either truncate, zero extend, or no-op, accordingly.
2420 SDOperand N = getValue(I.getOperand(0));
2421 MVT::ValueType SrcVT = N.getValueType();
2422 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2423 if (MVT::getSizeInBits(DestVT) < MVT::getSizeInBits(SrcVT))
2424 setValue(&I, DAG.getNode(ISD::TRUNCATE, DestVT, N));
2425 else
2426 // Note: ZERO_EXTEND can handle cases where the sizes are equal too
2427 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, DestVT, N));
2428}
2429
2430void SelectionDAGLowering::visitBitCast(User &I) {
2431 SDOperand N = getValue(I.getOperand(0));
2432 MVT::ValueType DestVT = TLI.getValueType(I.getType());
Reid Spencer3da59db2006-11-27 01:05:10 +00002433
2434 // BitCast assures us that source and destination are the same size so this
2435 // is either a BIT_CONVERT or a no-op.
2436 if (DestVT != N.getValueType())
2437 setValue(&I, DAG.getNode(ISD::BIT_CONVERT, DestVT, N)); // convert types
2438 else
2439 setValue(&I, N); // noop cast.
Chris Lattner1c08c712005-01-07 07:47:53 +00002440}
2441
Chris Lattner2bbd8102006-03-29 00:11:43 +00002442void SelectionDAGLowering::visitInsertElement(User &I) {
Chris Lattnerc7029802006-03-18 01:44:44 +00002443 SDOperand InVec = getValue(I.getOperand(0));
2444 SDOperand InVal = getValue(I.getOperand(1));
2445 SDOperand InIdx = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(),
2446 getValue(I.getOperand(2)));
2447
Dan Gohman7f321562007-06-25 16:23:39 +00002448 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT,
2449 TLI.getValueType(I.getType()),
2450 InVec, InVal, InIdx));
Chris Lattnerc7029802006-03-18 01:44:44 +00002451}
2452
Chris Lattner2bbd8102006-03-29 00:11:43 +00002453void SelectionDAGLowering::visitExtractElement(User &I) {
Chris Lattner384504c2006-03-21 20:44:12 +00002454 SDOperand InVec = getValue(I.getOperand(0));
2455 SDOperand InIdx = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(),
2456 getValue(I.getOperand(1)));
Dan Gohman7f321562007-06-25 16:23:39 +00002457 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT,
Chris Lattner384504c2006-03-21 20:44:12 +00002458 TLI.getValueType(I.getType()), InVec, InIdx));
2459}
Chris Lattnerc7029802006-03-18 01:44:44 +00002460
Chris Lattner3e104b12006-04-08 04:15:24 +00002461void SelectionDAGLowering::visitShuffleVector(User &I) {
2462 SDOperand V1 = getValue(I.getOperand(0));
2463 SDOperand V2 = getValue(I.getOperand(1));
2464 SDOperand Mask = getValue(I.getOperand(2));
2465
Dan Gohman7f321562007-06-25 16:23:39 +00002466 setValue(&I, DAG.getNode(ISD::VECTOR_SHUFFLE,
2467 TLI.getValueType(I.getType()),
2468 V1, V2, Mask));
Chris Lattner3e104b12006-04-08 04:15:24 +00002469}
2470
2471
Chris Lattner1c08c712005-01-07 07:47:53 +00002472void SelectionDAGLowering::visitGetElementPtr(User &I) {
2473 SDOperand N = getValue(I.getOperand(0));
2474 const Type *Ty = I.getOperand(0)->getType();
Chris Lattner1c08c712005-01-07 07:47:53 +00002475
2476 for (GetElementPtrInst::op_iterator OI = I.op_begin()+1, E = I.op_end();
2477 OI != E; ++OI) {
2478 Value *Idx = *OI;
Chris Lattnerc88d8e92005-12-05 07:10:48 +00002479 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
Reid Spencerb83eb642006-10-20 07:07:24 +00002480 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
Chris Lattner1c08c712005-01-07 07:47:53 +00002481 if (Field) {
2482 // N = N + Offset
Chris Lattnerb1919e22007-02-10 19:55:17 +00002483 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Chris Lattner1c08c712005-01-07 07:47:53 +00002484 N = DAG.getNode(ISD::ADD, N.getValueType(), N,
Chris Lattner0bd48932008-01-17 07:00:52 +00002485 DAG.getIntPtrConstant(Offset));
Chris Lattner1c08c712005-01-07 07:47:53 +00002486 }
2487 Ty = StTy->getElementType(Field);
2488 } else {
2489 Ty = cast<SequentialType>(Ty)->getElementType();
Chris Lattner7cc47772005-01-07 21:56:57 +00002490
Chris Lattner7c0104b2005-11-09 04:45:33 +00002491 // If this is a constant subscript, handle it quickly.
2492 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Reid Spencerb83eb642006-10-20 07:07:24 +00002493 if (CI->getZExtValue() == 0) continue;
Reid Spencer47857812006-12-31 05:55:36 +00002494 uint64_t Offs =
Dale Johannesena7ac2bd2007-10-01 23:08:35 +00002495 TD->getABITypeSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Chris Lattner0bd48932008-01-17 07:00:52 +00002496 N = DAG.getNode(ISD::ADD, N.getValueType(), N,
2497 DAG.getIntPtrConstant(Offs));
Chris Lattner7c0104b2005-11-09 04:45:33 +00002498 continue;
Chris Lattner1c08c712005-01-07 07:47:53 +00002499 }
Chris Lattner7c0104b2005-11-09 04:45:33 +00002500
2501 // N = N + Idx * ElementSize;
Dale Johannesena7ac2bd2007-10-01 23:08:35 +00002502 uint64_t ElementSize = TD->getABITypeSize(Ty);
Chris Lattner7c0104b2005-11-09 04:45:33 +00002503 SDOperand IdxN = getValue(Idx);
2504
2505 // If the index is smaller or larger than intptr_t, truncate or extend
2506 // it.
2507 if (IdxN.getValueType() < N.getValueType()) {
Reid Spencer47857812006-12-31 05:55:36 +00002508 IdxN = DAG.getNode(ISD::SIGN_EXTEND, N.getValueType(), IdxN);
Chris Lattner7c0104b2005-11-09 04:45:33 +00002509 } else if (IdxN.getValueType() > N.getValueType())
2510 IdxN = DAG.getNode(ISD::TRUNCATE, N.getValueType(), IdxN);
2511
2512 // If this is a multiply by a power of two, turn it into a shl
2513 // immediately. This is a very common case.
2514 if (isPowerOf2_64(ElementSize)) {
2515 unsigned Amt = Log2_64(ElementSize);
2516 IdxN = DAG.getNode(ISD::SHL, N.getValueType(), IdxN,
Chris Lattner6b2d6962005-11-09 16:50:40 +00002517 DAG.getConstant(Amt, TLI.getShiftAmountTy()));
Chris Lattner7c0104b2005-11-09 04:45:33 +00002518 N = DAG.getNode(ISD::ADD, N.getValueType(), N, IdxN);
2519 continue;
2520 }
2521
Chris Lattner0bd48932008-01-17 07:00:52 +00002522 SDOperand Scale = DAG.getIntPtrConstant(ElementSize);
Chris Lattner7c0104b2005-11-09 04:45:33 +00002523 IdxN = DAG.getNode(ISD::MUL, N.getValueType(), IdxN, Scale);
2524 N = DAG.getNode(ISD::ADD, N.getValueType(), N, IdxN);
Chris Lattner1c08c712005-01-07 07:47:53 +00002525 }
2526 }
2527 setValue(&I, N);
2528}
2529
2530void SelectionDAGLowering::visitAlloca(AllocaInst &I) {
2531 // If this is a fixed sized alloca in the entry block of the function,
2532 // allocate it statically on the stack.
2533 if (FuncInfo.StaticAllocaMap.count(&I))
2534 return; // getValue will auto-populate this.
2535
2536 const Type *Ty = I.getAllocatedType();
Duncan Sands514ab342007-11-01 20:53:16 +00002537 uint64_t TySize = TLI.getTargetData()->getABITypeSize(Ty);
Chris Lattner58092e32007-01-20 22:35:55 +00002538 unsigned Align =
Chris Lattnerd2b7cec2007-02-14 05:52:17 +00002539 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
Chris Lattner58092e32007-01-20 22:35:55 +00002540 I.getAlignment());
Chris Lattner1c08c712005-01-07 07:47:53 +00002541
2542 SDOperand AllocSize = getValue(I.getArraySize());
Chris Lattner68cd65e2005-01-22 23:04:37 +00002543 MVT::ValueType IntPtr = TLI.getPointerTy();
2544 if (IntPtr < AllocSize.getValueType())
2545 AllocSize = DAG.getNode(ISD::TRUNCATE, IntPtr, AllocSize);
2546 else if (IntPtr > AllocSize.getValueType())
2547 AllocSize = DAG.getNode(ISD::ZERO_EXTEND, IntPtr, AllocSize);
Chris Lattner1c08c712005-01-07 07:47:53 +00002548
Chris Lattner68cd65e2005-01-22 23:04:37 +00002549 AllocSize = DAG.getNode(ISD::MUL, IntPtr, AllocSize,
Chris Lattner0bd48932008-01-17 07:00:52 +00002550 DAG.getIntPtrConstant(TySize));
Chris Lattner1c08c712005-01-07 07:47:53 +00002551
Evan Cheng45157792007-08-16 23:46:29 +00002552 // Handle alignment. If the requested alignment is less than or equal to
2553 // the stack alignment, ignore it. If the size is greater than or equal to
2554 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Chris Lattner1c08c712005-01-07 07:47:53 +00002555 unsigned StackAlign =
2556 TLI.getTargetMachine().getFrameInfo()->getStackAlignment();
Evan Cheng45157792007-08-16 23:46:29 +00002557 if (Align <= StackAlign)
Chris Lattner1c08c712005-01-07 07:47:53 +00002558 Align = 0;
Evan Cheng45157792007-08-16 23:46:29 +00002559
2560 // Round the size of the allocation up to the stack alignment size
2561 // by add SA-1 to the size.
2562 AllocSize = DAG.getNode(ISD::ADD, AllocSize.getValueType(), AllocSize,
Chris Lattner0bd48932008-01-17 07:00:52 +00002563 DAG.getIntPtrConstant(StackAlign-1));
Evan Cheng45157792007-08-16 23:46:29 +00002564 // Mask out the low bits for alignment purposes.
2565 AllocSize = DAG.getNode(ISD::AND, AllocSize.getValueType(), AllocSize,
Chris Lattner0bd48932008-01-17 07:00:52 +00002566 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
Chris Lattner1c08c712005-01-07 07:47:53 +00002567
Chris Lattner0bd48932008-01-17 07:00:52 +00002568 SDOperand Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002569 const MVT::ValueType *VTs = DAG.getNodeValueTypes(AllocSize.getValueType(),
2570 MVT::Other);
2571 SDOperand DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, VTs, 2, Ops, 3);
Chris Lattner0da331f2007-02-04 01:31:47 +00002572 setValue(&I, DSA);
2573 DAG.setRoot(DSA.getValue(1));
Chris Lattner1c08c712005-01-07 07:47:53 +00002574
2575 // Inform the Frame Information that we have just allocated a variable-sized
2576 // object.
2577 CurMBB->getParent()->getFrameInfo()->CreateVariableSizedObject();
2578}
2579
Chris Lattner1c08c712005-01-07 07:47:53 +00002580void SelectionDAGLowering::visitLoad(LoadInst &I) {
2581 SDOperand Ptr = getValue(I.getOperand(0));
Misha Brukmanedf128a2005-04-21 22:36:52 +00002582
Chris Lattnerd3948112005-01-17 22:19:26 +00002583 SDOperand Root;
2584 if (I.isVolatile())
2585 Root = getRoot();
2586 else {
2587 // Do not serialize non-volatile loads against each other.
2588 Root = DAG.getRoot();
2589 }
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002590
Evan Cheng466685d2006-10-09 20:57:25 +00002591 setValue(&I, getLoadFrom(I.getType(), Ptr, I.getOperand(0),
Christopher Lamb95c218a2007-04-22 23:15:30 +00002592 Root, I.isVolatile(), I.getAlignment()));
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002593}
2594
2595SDOperand SelectionDAGLowering::getLoadFrom(const Type *Ty, SDOperand Ptr,
Evan Cheng466685d2006-10-09 20:57:25 +00002596 const Value *SV, SDOperand Root,
Christopher Lamb95c218a2007-04-22 23:15:30 +00002597 bool isVolatile,
2598 unsigned Alignment) {
Dan Gohman7f321562007-06-25 16:23:39 +00002599 SDOperand L =
2600 DAG.getLoad(TLI.getValueType(Ty), Root, Ptr, SV, 0,
2601 isVolatile, Alignment);
Chris Lattnerd3948112005-01-17 22:19:26 +00002602
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002603 if (isVolatile)
Chris Lattnerd3948112005-01-17 22:19:26 +00002604 DAG.setRoot(L.getValue(1));
2605 else
2606 PendingLoads.push_back(L.getValue(1));
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002607
2608 return L;
Chris Lattner1c08c712005-01-07 07:47:53 +00002609}
2610
2611
2612void SelectionDAGLowering::visitStore(StoreInst &I) {
2613 Value *SrcV = I.getOperand(0);
2614 SDOperand Src = getValue(SrcV);
2615 SDOperand Ptr = getValue(I.getOperand(1));
Evan Cheng0b4f80e2006-12-20 01:27:29 +00002616 DAG.setRoot(DAG.getStore(getRoot(), Src, Ptr, I.getOperand(1), 0,
Christopher Lamb95c218a2007-04-22 23:15:30 +00002617 I.isVolatile(), I.getAlignment()));
Chris Lattner1c08c712005-01-07 07:47:53 +00002618}
2619
Chris Lattner0eade312006-03-24 02:22:33 +00002620/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
2621/// node.
2622void SelectionDAGLowering::visitTargetIntrinsic(CallInst &I,
2623 unsigned Intrinsic) {
Duncan Sandsa3355ff2007-12-03 20:06:50 +00002624 bool HasChain = !I.doesNotAccessMemory();
2625 bool OnlyLoad = HasChain && I.onlyReadsMemory();
2626
Chris Lattner0eade312006-03-24 02:22:33 +00002627 // Build the operand list.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002628 SmallVector<SDOperand, 8> Ops;
Chris Lattnere58a7802006-04-02 03:41:14 +00002629 if (HasChain) { // If this intrinsic has side-effects, chainify it.
2630 if (OnlyLoad) {
2631 // We don't need to serialize loads against other loads.
2632 Ops.push_back(DAG.getRoot());
2633 } else {
2634 Ops.push_back(getRoot());
2635 }
2636 }
Chris Lattner0eade312006-03-24 02:22:33 +00002637
2638 // Add the intrinsic ID as an integer operand.
2639 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
2640
2641 // Add all operands of the call to the operand list.
2642 for (unsigned i = 1, e = I.getNumOperands(); i != e; ++i) {
2643 SDOperand Op = getValue(I.getOperand(i));
Chris Lattner0eade312006-03-24 02:22:33 +00002644 assert(TLI.isTypeLegal(Op.getValueType()) &&
2645 "Intrinsic uses a non-legal type?");
2646 Ops.push_back(Op);
2647 }
2648
2649 std::vector<MVT::ValueType> VTs;
2650 if (I.getType() != Type::VoidTy) {
2651 MVT::ValueType VT = TLI.getValueType(I.getType());
Dan Gohman7f321562007-06-25 16:23:39 +00002652 if (MVT::isVector(VT)) {
Reid Spencer9d6565a2007-02-15 02:26:10 +00002653 const VectorType *DestTy = cast<VectorType>(I.getType());
Chris Lattner0eade312006-03-24 02:22:33 +00002654 MVT::ValueType EltVT = TLI.getValueType(DestTy->getElementType());
2655
2656 VT = MVT::getVectorType(EltVT, DestTy->getNumElements());
2657 assert(VT != MVT::Other && "Intrinsic uses a non-legal type?");
2658 }
2659
2660 assert(TLI.isTypeLegal(VT) && "Intrinsic uses a non-legal type?");
2661 VTs.push_back(VT);
2662 }
2663 if (HasChain)
2664 VTs.push_back(MVT::Other);
2665
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002666 const MVT::ValueType *VTList = DAG.getNodeValueTypes(VTs);
2667
Chris Lattner0eade312006-03-24 02:22:33 +00002668 // Create the node.
Chris Lattner48b61a72006-03-28 00:40:33 +00002669 SDOperand Result;
2670 if (!HasChain)
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002671 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VTList, VTs.size(),
2672 &Ops[0], Ops.size());
Chris Lattner48b61a72006-03-28 00:40:33 +00002673 else if (I.getType() != Type::VoidTy)
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002674 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, VTList, VTs.size(),
2675 &Ops[0], Ops.size());
Chris Lattner48b61a72006-03-28 00:40:33 +00002676 else
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002677 Result = DAG.getNode(ISD::INTRINSIC_VOID, VTList, VTs.size(),
2678 &Ops[0], Ops.size());
Chris Lattner48b61a72006-03-28 00:40:33 +00002679
Chris Lattnere58a7802006-04-02 03:41:14 +00002680 if (HasChain) {
2681 SDOperand Chain = Result.getValue(Result.Val->getNumValues()-1);
2682 if (OnlyLoad)
2683 PendingLoads.push_back(Chain);
2684 else
2685 DAG.setRoot(Chain);
2686 }
Chris Lattner0eade312006-03-24 02:22:33 +00002687 if (I.getType() != Type::VoidTy) {
Reid Spencer9d6565a2007-02-15 02:26:10 +00002688 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Dan Gohman7f321562007-06-25 16:23:39 +00002689 MVT::ValueType VT = TLI.getValueType(PTy);
2690 Result = DAG.getNode(ISD::BIT_CONVERT, VT, Result);
Chris Lattner0eade312006-03-24 02:22:33 +00002691 }
2692 setValue(&I, Result);
2693 }
2694}
2695
Duncan Sandsb4fd45e2007-07-06 09:10:03 +00002696/// ExtractTypeInfo - Returns the type info, possibly bitcast, encoded in V.
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002697static GlobalVariable *ExtractTypeInfo (Value *V) {
Duncan Sandsb4fd45e2007-07-06 09:10:03 +00002698 V = IntrinsicInst::StripPointerCasts(V);
2699 GlobalVariable *GV = dyn_cast<GlobalVariable>(V);
Anton Korobeynikov4c71dfe2008-02-20 11:10:28 +00002700 assert ((GV || isa<ConstantPointerNull>(V)) &&
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002701 "TypeInfo must be a global variable or NULL");
2702 return GV;
2703}
2704
Duncan Sandsf4070822007-06-15 19:04:19 +00002705/// addCatchInfo - Extract the personality and type infos from an eh.selector
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002706/// call, and add them to the specified machine basic block.
Duncan Sandsf4070822007-06-15 19:04:19 +00002707static void addCatchInfo(CallInst &I, MachineModuleInfo *MMI,
2708 MachineBasicBlock *MBB) {
2709 // Inform the MachineModuleInfo of the personality for this landing pad.
2710 ConstantExpr *CE = cast<ConstantExpr>(I.getOperand(2));
2711 assert(CE->getOpcode() == Instruction::BitCast &&
2712 isa<Function>(CE->getOperand(0)) &&
2713 "Personality should be a function");
2714 MMI->addPersonality(MBB, cast<Function>(CE->getOperand(0)));
2715
2716 // Gather all the type infos for this landing pad and pass them along to
2717 // MachineModuleInfo.
2718 std::vector<GlobalVariable *> TyInfo;
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002719 unsigned N = I.getNumOperands();
2720
2721 for (unsigned i = N - 1; i > 2; --i) {
2722 if (ConstantInt *CI = dyn_cast<ConstantInt>(I.getOperand(i))) {
2723 unsigned FilterLength = CI->getZExtValue();
Duncan Sands6590b042007-08-27 15:47:50 +00002724 unsigned FirstCatch = i + FilterLength + !FilterLength;
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002725 assert (FirstCatch <= N && "Invalid filter length");
2726
2727 if (FirstCatch < N) {
2728 TyInfo.reserve(N - FirstCatch);
2729 for (unsigned j = FirstCatch; j < N; ++j)
2730 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
2731 MMI->addCatchTypeInfo(MBB, TyInfo);
2732 TyInfo.clear();
2733 }
2734
Duncan Sands6590b042007-08-27 15:47:50 +00002735 if (!FilterLength) {
2736 // Cleanup.
2737 MMI->addCleanup(MBB);
2738 } else {
2739 // Filter.
2740 TyInfo.reserve(FilterLength - 1);
2741 for (unsigned j = i + 1; j < FirstCatch; ++j)
2742 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
2743 MMI->addFilterTypeInfo(MBB, TyInfo);
2744 TyInfo.clear();
2745 }
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002746
2747 N = i;
2748 }
Duncan Sandsf4070822007-06-15 19:04:19 +00002749 }
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002750
2751 if (N > 3) {
2752 TyInfo.reserve(N - 3);
2753 for (unsigned j = 3; j < N; ++j)
2754 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
Duncan Sandsf4070822007-06-15 19:04:19 +00002755 MMI->addCatchTypeInfo(MBB, TyInfo);
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002756 }
Duncan Sandsf4070822007-06-15 19:04:19 +00002757}
2758
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002759/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
2760/// we want to emit this as a call to a named external function, return the name
2761/// otherwise lower it and return null.
2762const char *
2763SelectionDAGLowering::visitIntrinsicCall(CallInst &I, unsigned Intrinsic) {
2764 switch (Intrinsic) {
Chris Lattner0eade312006-03-24 02:22:33 +00002765 default:
2766 // By default, turn this into a target intrinsic node.
2767 visitTargetIntrinsic(I, Intrinsic);
2768 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002769 case Intrinsic::vastart: visitVAStart(I); return 0;
2770 case Intrinsic::vaend: visitVAEnd(I); return 0;
2771 case Intrinsic::vacopy: visitVACopy(I); return 0;
Nate Begemanbcc5f362007-01-29 22:58:52 +00002772 case Intrinsic::returnaddress:
2773 setValue(&I, DAG.getNode(ISD::RETURNADDR, TLI.getPointerTy(),
2774 getValue(I.getOperand(1))));
2775 return 0;
2776 case Intrinsic::frameaddress:
2777 setValue(&I, DAG.getNode(ISD::FRAMEADDR, TLI.getPointerTy(),
2778 getValue(I.getOperand(1))));
2779 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002780 case Intrinsic::setjmp:
Anton Korobeynikovd27a2582006-12-10 23:12:42 +00002781 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002782 break;
2783 case Intrinsic::longjmp:
Anton Korobeynikovd27a2582006-12-10 23:12:42 +00002784 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002785 break;
Chris Lattner03dd4652006-03-03 00:00:25 +00002786 case Intrinsic::memcpy_i32:
Dan Gohman707e0182008-04-12 04:36:06 +00002787 case Intrinsic::memcpy_i64: {
2788 SDOperand Op1 = getValue(I.getOperand(1));
2789 SDOperand Op2 = getValue(I.getOperand(2));
2790 SDOperand Op3 = getValue(I.getOperand(3));
2791 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
2792 DAG.setRoot(DAG.getMemcpy(getRoot(), Op1, Op2, Op3, Align, false,
2793 I.getOperand(1), 0, I.getOperand(2), 0));
Chris Lattner03dd4652006-03-03 00:00:25 +00002794 return 0;
Dan Gohman707e0182008-04-12 04:36:06 +00002795 }
Chris Lattner03dd4652006-03-03 00:00:25 +00002796 case Intrinsic::memset_i32:
Dan Gohman707e0182008-04-12 04:36:06 +00002797 case Intrinsic::memset_i64: {
2798 SDOperand Op1 = getValue(I.getOperand(1));
2799 SDOperand Op2 = getValue(I.getOperand(2));
2800 SDOperand Op3 = getValue(I.getOperand(3));
2801 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
2802 DAG.setRoot(DAG.getMemset(getRoot(), Op1, Op2, Op3, Align,
2803 I.getOperand(1), 0));
Chris Lattner03dd4652006-03-03 00:00:25 +00002804 return 0;
Dan Gohman707e0182008-04-12 04:36:06 +00002805 }
Chris Lattner03dd4652006-03-03 00:00:25 +00002806 case Intrinsic::memmove_i32:
Dan Gohman707e0182008-04-12 04:36:06 +00002807 case Intrinsic::memmove_i64: {
2808 SDOperand Op1 = getValue(I.getOperand(1));
2809 SDOperand Op2 = getValue(I.getOperand(2));
2810 SDOperand Op3 = getValue(I.getOperand(3));
2811 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
2812
2813 // If the source and destination are known to not be aliases, we can
2814 // lower memmove as memcpy.
2815 uint64_t Size = -1ULL;
2816 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op3))
2817 Size = C->getValue();
2818 if (AA.alias(I.getOperand(1), Size, I.getOperand(2), Size) ==
2819 AliasAnalysis::NoAlias) {
2820 DAG.setRoot(DAG.getMemcpy(getRoot(), Op1, Op2, Op3, Align, false,
2821 I.getOperand(1), 0, I.getOperand(2), 0));
2822 return 0;
2823 }
2824
2825 DAG.setRoot(DAG.getMemmove(getRoot(), Op1, Op2, Op3, Align,
2826 I.getOperand(1), 0, I.getOperand(2), 0));
Chris Lattner03dd4652006-03-03 00:00:25 +00002827 return 0;
Dan Gohman707e0182008-04-12 04:36:06 +00002828 }
Chris Lattner86cb6432005-12-13 17:40:33 +00002829 case Intrinsic::dbg_stoppoint: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002830 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00002831 DbgStopPointInst &SPI = cast<DbgStopPointInst>(I);
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002832 if (MMI && SPI.getContext() && MMI->Verify(SPI.getContext())) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002833 SDOperand Ops[5];
Chris Lattner36ce6912005-11-29 06:21:05 +00002834
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002835 Ops[0] = getRoot();
2836 Ops[1] = getValue(SPI.getLineValue());
2837 Ops[2] = getValue(SPI.getColumnValue());
Chris Lattner36ce6912005-11-29 06:21:05 +00002838
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002839 DebugInfoDesc *DD = MMI->getDescFor(SPI.getContext());
Jim Laskeyce72b172006-02-11 01:01:30 +00002840 assert(DD && "Not a debug information descriptor");
Jim Laskey43970fe2006-03-23 18:06:46 +00002841 CompileUnitDesc *CompileUnit = cast<CompileUnitDesc>(DD);
2842
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002843 Ops[3] = DAG.getString(CompileUnit->getFileName());
2844 Ops[4] = DAG.getString(CompileUnit->getDirectory());
Jim Laskeyce72b172006-02-11 01:01:30 +00002845
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002846 DAG.setRoot(DAG.getNode(ISD::LOCATION, MVT::Other, Ops, 5));
Chris Lattner86cb6432005-12-13 17:40:33 +00002847 }
Jim Laskey43970fe2006-03-23 18:06:46 +00002848
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00002849 return 0;
Chris Lattner36ce6912005-11-29 06:21:05 +00002850 }
Jim Laskey43970fe2006-03-23 18:06:46 +00002851 case Intrinsic::dbg_region_start: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002852 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00002853 DbgRegionStartInst &RSI = cast<DbgRegionStartInst>(I);
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002854 if (MMI && RSI.getContext() && MMI->Verify(RSI.getContext())) {
2855 unsigned LabelID = MMI->RecordRegionStart(RSI.getContext());
Jim Laskey1ee29252007-01-26 14:34:52 +00002856 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, getRoot(),
Evan Chengbb81d972008-01-31 09:59:15 +00002857 DAG.getConstant(LabelID, MVT::i32),
2858 DAG.getConstant(0, MVT::i32)));
Jim Laskey43970fe2006-03-23 18:06:46 +00002859 }
2860
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00002861 return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00002862 }
2863 case Intrinsic::dbg_region_end: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002864 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00002865 DbgRegionEndInst &REI = cast<DbgRegionEndInst>(I);
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002866 if (MMI && REI.getContext() && MMI->Verify(REI.getContext())) {
2867 unsigned LabelID = MMI->RecordRegionEnd(REI.getContext());
Evan Chengbb81d972008-01-31 09:59:15 +00002868 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, getRoot(),
2869 DAG.getConstant(LabelID, MVT::i32),
2870 DAG.getConstant(0, MVT::i32)));
Jim Laskey43970fe2006-03-23 18:06:46 +00002871 }
2872
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00002873 return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00002874 }
2875 case Intrinsic::dbg_func_start: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002876 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Evan Cheng1b08bbc2008-02-01 09:10:45 +00002877 if (!MMI) return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00002878 DbgFuncStartInst &FSI = cast<DbgFuncStartInst>(I);
Evan Cheng1b08bbc2008-02-01 09:10:45 +00002879 Value *SP = FSI.getSubprogram();
2880 if (SP && MMI->Verify(SP)) {
2881 // llvm.dbg.func.start implicitly defines a dbg_stoppoint which is
2882 // what (most?) gdb expects.
2883 DebugInfoDesc *DD = MMI->getDescFor(SP);
2884 assert(DD && "Not a debug information descriptor");
2885 SubprogramDesc *Subprogram = cast<SubprogramDesc>(DD);
2886 const CompileUnitDesc *CompileUnit = Subprogram->getFile();
2887 unsigned SrcFile = MMI->RecordSource(CompileUnit->getDirectory(),
2888 CompileUnit->getFileName());
2889 // Record the source line but does create a label. It will be emitted
2890 // at asm emission time.
2891 MMI->RecordSourceLine(Subprogram->getLine(), 0, SrcFile);
Jim Laskey43970fe2006-03-23 18:06:46 +00002892 }
2893
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00002894 return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00002895 }
2896 case Intrinsic::dbg_declare: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002897 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00002898 DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Evan Chenga844bde2008-02-02 04:07:54 +00002899 Value *Variable = DI.getVariable();
2900 if (MMI && Variable && MMI->Verify(Variable))
2901 DAG.setRoot(DAG.getNode(ISD::DECLARE, MVT::Other, getRoot(),
2902 getValue(DI.getAddress()), getValue(Variable)));
Jim Laskey43970fe2006-03-23 18:06:46 +00002903 return 0;
2904 }
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002905
Jim Laskeyb180aa12007-02-21 22:53:45 +00002906 case Intrinsic::eh_exception: {
Dale Johannesen1532f3d2008-04-02 00:25:04 +00002907 if (!CurMBB->isLandingPad()) {
2908 // FIXME: Mark exception register as live in. Hack for PR1508.
2909 unsigned Reg = TLI.getExceptionAddressRegister();
2910 if (Reg) CurMBB->addLiveIn(Reg);
Jim Laskey735b6f82007-02-22 15:38:06 +00002911 }
Dale Johannesen1532f3d2008-04-02 00:25:04 +00002912 // Insert the EXCEPTIONADDR instruction.
2913 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
2914 SDOperand Ops[1];
2915 Ops[0] = DAG.getRoot();
2916 SDOperand Op = DAG.getNode(ISD::EXCEPTIONADDR, VTs, Ops, 1);
2917 setValue(&I, Op);
2918 DAG.setRoot(Op.getValue(1));
Jim Laskeyb180aa12007-02-21 22:53:45 +00002919 return 0;
2920 }
2921
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002922 case Intrinsic::eh_selector_i32:
2923 case Intrinsic::eh_selector_i64: {
Jim Laskeyb180aa12007-02-21 22:53:45 +00002924 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002925 MVT::ValueType VT = (Intrinsic == Intrinsic::eh_selector_i32 ?
2926 MVT::i32 : MVT::i64);
2927
Dale Johannesen1532f3d2008-04-02 00:25:04 +00002928 if (MMI) {
Duncan Sandsf4070822007-06-15 19:04:19 +00002929 if (CurMBB->isLandingPad())
2930 addCatchInfo(I, MMI, CurMBB);
Evan Chenge47c3332007-06-27 18:45:32 +00002931 else {
Duncan Sandsf4070822007-06-15 19:04:19 +00002932#ifndef NDEBUG
Duncan Sandsf4070822007-06-15 19:04:19 +00002933 FuncInfo.CatchInfoLost.insert(&I);
2934#endif
Duncan Sands90291952007-07-06 09:18:59 +00002935 // FIXME: Mark exception selector register as live in. Hack for PR1508.
2936 unsigned Reg = TLI.getExceptionSelectorRegister();
2937 if (Reg) CurMBB->addLiveIn(Reg);
Evan Chenge47c3332007-06-27 18:45:32 +00002938 }
Jim Laskey735b6f82007-02-22 15:38:06 +00002939
2940 // Insert the EHSELECTION instruction.
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002941 SDVTList VTs = DAG.getVTList(VT, MVT::Other);
Jim Laskey735b6f82007-02-22 15:38:06 +00002942 SDOperand Ops[2];
2943 Ops[0] = getValue(I.getOperand(1));
2944 Ops[1] = getRoot();
2945 SDOperand Op = DAG.getNode(ISD::EHSELECTION, VTs, Ops, 2);
2946 setValue(&I, Op);
2947 DAG.setRoot(Op.getValue(1));
Jim Laskey7a1de982007-02-24 09:45:44 +00002948 } else {
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002949 setValue(&I, DAG.getConstant(0, VT));
Jim Laskey735b6f82007-02-22 15:38:06 +00002950 }
Jim Laskeyb180aa12007-02-21 22:53:45 +00002951
2952 return 0;
2953 }
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002954
2955 case Intrinsic::eh_typeid_for_i32:
2956 case Intrinsic::eh_typeid_for_i64: {
Jim Laskeyb180aa12007-02-21 22:53:45 +00002957 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002958 MVT::ValueType VT = (Intrinsic == Intrinsic::eh_typeid_for_i32 ?
2959 MVT::i32 : MVT::i64);
Jim Laskeyb180aa12007-02-21 22:53:45 +00002960
Jim Laskey735b6f82007-02-22 15:38:06 +00002961 if (MMI) {
2962 // Find the type id for the given typeinfo.
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002963 GlobalVariable *GV = ExtractTypeInfo(I.getOperand(1));
Duncan Sands3b346362007-05-04 17:12:26 +00002964
Jim Laskey735b6f82007-02-22 15:38:06 +00002965 unsigned TypeID = MMI->getTypeIDFor(GV);
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002966 setValue(&I, DAG.getConstant(TypeID, VT));
Jim Laskey7a1de982007-02-24 09:45:44 +00002967 } else {
Duncan Sandsf664e412007-07-06 14:46:23 +00002968 // Return something different to eh_selector.
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002969 setValue(&I, DAG.getConstant(1, VT));
Jim Laskey735b6f82007-02-22 15:38:06 +00002970 }
Jim Laskeyb180aa12007-02-21 22:53:45 +00002971
2972 return 0;
2973 }
2974
Anton Korobeynikov2365f512007-07-14 14:06:15 +00002975 case Intrinsic::eh_return: {
2976 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
2977
Dale Johannesen1532f3d2008-04-02 00:25:04 +00002978 if (MMI) {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00002979 MMI->setCallsEHReturn(true);
2980 DAG.setRoot(DAG.getNode(ISD::EH_RETURN,
2981 MVT::Other,
Dan Gohman86e1ebf2008-03-27 19:56:19 +00002982 getControlRoot(),
Anton Korobeynikov2365f512007-07-14 14:06:15 +00002983 getValue(I.getOperand(1)),
2984 getValue(I.getOperand(2))));
2985 } else {
2986 setValue(&I, DAG.getConstant(0, TLI.getPointerTy()));
2987 }
2988
2989 return 0;
2990 }
2991
2992 case Intrinsic::eh_unwind_init: {
2993 if (MachineModuleInfo *MMI = DAG.getMachineModuleInfo()) {
2994 MMI->setCallsUnwindInit(true);
2995 }
2996
2997 return 0;
2998 }
2999
3000 case Intrinsic::eh_dwarf_cfa: {
Dale Johannesen1532f3d2008-04-02 00:25:04 +00003001 MVT::ValueType VT = getValue(I.getOperand(1)).getValueType();
3002 SDOperand CfaArg;
3003 if (MVT::getSizeInBits(VT) > MVT::getSizeInBits(TLI.getPointerTy()))
3004 CfaArg = DAG.getNode(ISD::TRUNCATE,
3005 TLI.getPointerTy(), getValue(I.getOperand(1)));
3006 else
3007 CfaArg = DAG.getNode(ISD::SIGN_EXTEND,
3008 TLI.getPointerTy(), getValue(I.getOperand(1)));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00003009
Dale Johannesen1532f3d2008-04-02 00:25:04 +00003010 SDOperand Offset = DAG.getNode(ISD::ADD,
3011 TLI.getPointerTy(),
3012 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET,
3013 TLI.getPointerTy()),
3014 CfaArg);
3015 setValue(&I, DAG.getNode(ISD::ADD,
3016 TLI.getPointerTy(),
3017 DAG.getNode(ISD::FRAMEADDR,
3018 TLI.getPointerTy(),
3019 DAG.getConstant(0,
3020 TLI.getPointerTy())),
3021 Offset));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00003022 return 0;
3023 }
3024
Dale Johannesen9ab7fb32007-10-02 17:43:59 +00003025 case Intrinsic::sqrt:
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003026 setValue(&I, DAG.getNode(ISD::FSQRT,
3027 getValue(I.getOperand(1)).getValueType(),
3028 getValue(I.getOperand(1))));
3029 return 0;
Dale Johannesen9ab7fb32007-10-02 17:43:59 +00003030 case Intrinsic::powi:
Chris Lattner6ddf8ed2006-09-09 06:03:30 +00003031 setValue(&I, DAG.getNode(ISD::FPOWI,
3032 getValue(I.getOperand(1)).getValueType(),
3033 getValue(I.getOperand(1)),
3034 getValue(I.getOperand(2))));
3035 return 0;
Dan Gohmanac9385a2007-10-12 00:01:22 +00003036 case Intrinsic::sin:
3037 setValue(&I, DAG.getNode(ISD::FSIN,
3038 getValue(I.getOperand(1)).getValueType(),
3039 getValue(I.getOperand(1))));
3040 return 0;
3041 case Intrinsic::cos:
3042 setValue(&I, DAG.getNode(ISD::FCOS,
3043 getValue(I.getOperand(1)).getValueType(),
3044 getValue(I.getOperand(1))));
3045 return 0;
3046 case Intrinsic::pow:
3047 setValue(&I, DAG.getNode(ISD::FPOW,
3048 getValue(I.getOperand(1)).getValueType(),
3049 getValue(I.getOperand(1)),
3050 getValue(I.getOperand(2))));
3051 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003052 case Intrinsic::pcmarker: {
3053 SDOperand Tmp = getValue(I.getOperand(1));
3054 DAG.setRoot(DAG.getNode(ISD::PCMARKER, MVT::Other, getRoot(), Tmp));
3055 return 0;
3056 }
Andrew Lenharth8b91c772005-11-11 22:48:54 +00003057 case Intrinsic::readcyclecounter: {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003058 SDOperand Op = getRoot();
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00003059 SDOperand Tmp = DAG.getNode(ISD::READCYCLECOUNTER,
3060 DAG.getNodeValueTypes(MVT::i64, MVT::Other), 2,
3061 &Op, 1);
Andrew Lenharth8b91c772005-11-11 22:48:54 +00003062 setValue(&I, Tmp);
3063 DAG.setRoot(Tmp.getValue(1));
Andrew Lenharth51b8d542005-11-11 16:47:30 +00003064 return 0;
Andrew Lenharth8b91c772005-11-11 22:48:54 +00003065 }
Chris Lattnerc6eb6d72007-04-10 03:20:39 +00003066 case Intrinsic::part_select: {
Reid Spencer3f108cb2007-04-05 01:20:18 +00003067 // Currently not implemented: just abort
Reid Spencerf75b8742007-04-12 02:48:46 +00003068 assert(0 && "part_select intrinsic not implemented");
3069 abort();
3070 }
3071 case Intrinsic::part_set: {
3072 // Currently not implemented: just abort
3073 assert(0 && "part_set intrinsic not implemented");
Reid Spencer3f108cb2007-04-05 01:20:18 +00003074 abort();
Reid Spenceraddd11d2007-04-04 23:48:25 +00003075 }
Reid Spencera4f9c4d2007-04-01 07:34:11 +00003076 case Intrinsic::bswap:
Nate Begemand88fc032006-01-14 03:14:10 +00003077 setValue(&I, DAG.getNode(ISD::BSWAP,
3078 getValue(I.getOperand(1)).getValueType(),
3079 getValue(I.getOperand(1))));
3080 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00003081 case Intrinsic::cttz: {
3082 SDOperand Arg = getValue(I.getOperand(1));
3083 MVT::ValueType Ty = Arg.getValueType();
3084 SDOperand result = DAG.getNode(ISD::CTTZ, Ty, Arg);
Reid Spencera4f9c4d2007-04-01 07:34:11 +00003085 setValue(&I, result);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003086 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00003087 }
3088 case Intrinsic::ctlz: {
3089 SDOperand Arg = getValue(I.getOperand(1));
3090 MVT::ValueType Ty = Arg.getValueType();
3091 SDOperand result = DAG.getNode(ISD::CTLZ, Ty, Arg);
Reid Spencera4f9c4d2007-04-01 07:34:11 +00003092 setValue(&I, result);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003093 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00003094 }
3095 case Intrinsic::ctpop: {
3096 SDOperand Arg = getValue(I.getOperand(1));
3097 MVT::ValueType Ty = Arg.getValueType();
3098 SDOperand result = DAG.getNode(ISD::CTPOP, Ty, Arg);
Reid Spencera4f9c4d2007-04-01 07:34:11 +00003099 setValue(&I, result);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003100 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00003101 }
Chris Lattner140d53c2006-01-13 02:50:02 +00003102 case Intrinsic::stacksave: {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003103 SDOperand Op = getRoot();
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00003104 SDOperand Tmp = DAG.getNode(ISD::STACKSAVE,
3105 DAG.getNodeValueTypes(TLI.getPointerTy(), MVT::Other), 2, &Op, 1);
Chris Lattner140d53c2006-01-13 02:50:02 +00003106 setValue(&I, Tmp);
3107 DAG.setRoot(Tmp.getValue(1));
3108 return 0;
3109 }
Chris Lattner39a17dd2006-01-23 05:22:07 +00003110 case Intrinsic::stackrestore: {
3111 SDOperand Tmp = getValue(I.getOperand(1));
3112 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, MVT::Other, getRoot(), Tmp));
Chris Lattner140d53c2006-01-13 02:50:02 +00003113 return 0;
Chris Lattner39a17dd2006-01-23 05:22:07 +00003114 }
Tanya Lattner24e5aad2007-06-15 22:26:58 +00003115 case Intrinsic::var_annotation:
3116 // Discard annotate attributes
3117 return 0;
Duncan Sands36397f52007-07-27 12:58:54 +00003118
Duncan Sands36397f52007-07-27 12:58:54 +00003119 case Intrinsic::init_trampoline: {
3120 const Function *F =
3121 cast<Function>(IntrinsicInst::StripPointerCasts(I.getOperand(2)));
3122
3123 SDOperand Ops[6];
3124 Ops[0] = getRoot();
3125 Ops[1] = getValue(I.getOperand(1));
3126 Ops[2] = getValue(I.getOperand(2));
3127 Ops[3] = getValue(I.getOperand(3));
3128 Ops[4] = DAG.getSrcValue(I.getOperand(1));
3129 Ops[5] = DAG.getSrcValue(F);
3130
Duncan Sandsf7331b32007-09-11 14:10:23 +00003131 SDOperand Tmp = DAG.getNode(ISD::TRAMPOLINE,
3132 DAG.getNodeValueTypes(TLI.getPointerTy(),
3133 MVT::Other), 2,
3134 Ops, 6);
3135
3136 setValue(&I, Tmp);
3137 DAG.setRoot(Tmp.getValue(1));
Duncan Sands36397f52007-07-27 12:58:54 +00003138 return 0;
3139 }
Gordon Henriksence224772008-01-07 01:30:38 +00003140
3141 case Intrinsic::gcroot:
3142 if (GCI) {
3143 Value *Alloca = I.getOperand(1);
3144 Constant *TypeMap = cast<Constant>(I.getOperand(2));
3145
3146 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).Val);
3147 GCI->addStackRoot(FI->getIndex(), TypeMap);
3148 }
3149 return 0;
3150
3151 case Intrinsic::gcread:
3152 case Intrinsic::gcwrite:
3153 assert(0 && "Collector failed to lower gcread/gcwrite intrinsics!");
3154 return 0;
3155
Anton Korobeynikov917c2a62007-11-15 23:25:33 +00003156 case Intrinsic::flt_rounds: {
Dan Gohman1a024862008-01-31 00:41:03 +00003157 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, MVT::i32));
Anton Korobeynikov917c2a62007-11-15 23:25:33 +00003158 return 0;
3159 }
Anton Korobeynikov66fac792008-01-15 07:02:33 +00003160
3161 case Intrinsic::trap: {
3162 DAG.setRoot(DAG.getNode(ISD::TRAP, MVT::Other, getRoot()));
3163 return 0;
3164 }
Evan Cheng27b7db52008-03-08 00:58:38 +00003165 case Intrinsic::prefetch: {
3166 SDOperand Ops[4];
3167 Ops[0] = getRoot();
3168 Ops[1] = getValue(I.getOperand(1));
3169 Ops[2] = getValue(I.getOperand(2));
3170 Ops[3] = getValue(I.getOperand(3));
3171 DAG.setRoot(DAG.getNode(ISD::PREFETCH, MVT::Other, &Ops[0], 4));
3172 return 0;
3173 }
3174
Andrew Lenharth22c5c1b2008-02-16 01:24:58 +00003175 case Intrinsic::memory_barrier: {
3176 SDOperand Ops[6];
3177 Ops[0] = getRoot();
3178 for (int x = 1; x < 6; ++x)
3179 Ops[x] = getValue(I.getOperand(x));
3180
3181 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, MVT::Other, &Ops[0], 6));
3182 return 0;
3183 }
Andrew Lenharthab0b9492008-02-21 06:45:13 +00003184 case Intrinsic::atomic_lcs: {
3185 SDOperand Root = getRoot();
3186 SDOperand O3 = getValue(I.getOperand(3));
3187 SDOperand L = DAG.getAtomic(ISD::ATOMIC_LCS, Root,
3188 getValue(I.getOperand(1)),
3189 getValue(I.getOperand(2)),
3190 O3, O3.getValueType());
3191 setValue(&I, L);
3192 DAG.setRoot(L.getValue(1));
3193 return 0;
3194 }
3195 case Intrinsic::atomic_las: {
3196 SDOperand Root = getRoot();
3197 SDOperand O2 = getValue(I.getOperand(2));
3198 SDOperand L = DAG.getAtomic(ISD::ATOMIC_LAS, Root,
3199 getValue(I.getOperand(1)),
3200 O2, O2.getValueType());
3201 setValue(&I, L);
3202 DAG.setRoot(L.getValue(1));
3203 return 0;
3204 }
3205 case Intrinsic::atomic_swap: {
3206 SDOperand Root = getRoot();
3207 SDOperand O2 = getValue(I.getOperand(2));
3208 SDOperand L = DAG.getAtomic(ISD::ATOMIC_SWAP, Root,
3209 getValue(I.getOperand(1)),
3210 O2, O2.getValueType());
3211 setValue(&I, L);
3212 DAG.setRoot(L.getValue(1));
3213 return 0;
3214 }
3215
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003216 }
3217}
3218
3219
Duncan Sands6f74b482007-12-19 09:48:52 +00003220void SelectionDAGLowering::LowerCallTo(CallSite CS, SDOperand Callee,
Jim Laskey1da20a72007-02-23 21:45:01 +00003221 bool IsTailCall,
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003222 MachineBasicBlock *LandingPad) {
Duncan Sands6f74b482007-12-19 09:48:52 +00003223 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
Jim Laskey735b6f82007-02-22 15:38:06 +00003224 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003225 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
3226 unsigned BeginLabel = 0, EndLabel = 0;
Duncan Sands6f74b482007-12-19 09:48:52 +00003227
Jim Laskey735b6f82007-02-22 15:38:06 +00003228 TargetLowering::ArgListTy Args;
3229 TargetLowering::ArgListEntry Entry;
Duncan Sands6f74b482007-12-19 09:48:52 +00003230 Args.reserve(CS.arg_size());
3231 for (CallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
3232 i != e; ++i) {
3233 SDOperand ArgNode = getValue(*i);
3234 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
Duncan Sands4fee7032007-05-07 20:49:28 +00003235
Duncan Sands6f74b482007-12-19 09:48:52 +00003236 unsigned attrInd = i - CS.arg_begin() + 1;
3237 Entry.isSExt = CS.paramHasAttr(attrInd, ParamAttr::SExt);
3238 Entry.isZExt = CS.paramHasAttr(attrInd, ParamAttr::ZExt);
3239 Entry.isInReg = CS.paramHasAttr(attrInd, ParamAttr::InReg);
3240 Entry.isSRet = CS.paramHasAttr(attrInd, ParamAttr::StructRet);
3241 Entry.isNest = CS.paramHasAttr(attrInd, ParamAttr::Nest);
3242 Entry.isByVal = CS.paramHasAttr(attrInd, ParamAttr::ByVal);
Dale Johannesen08e78b12008-02-22 17:49:45 +00003243 Entry.Alignment = CS.getParamAlignment(attrInd);
Jim Laskey735b6f82007-02-22 15:38:06 +00003244 Args.push_back(Entry);
3245 }
3246
Dale Johannesen1532f3d2008-04-02 00:25:04 +00003247 if (LandingPad && MMI) {
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003248 // Insert a label before the invoke call to mark the try range. This can be
3249 // used to detect deletion of the invoke via the MachineModuleInfo.
3250 BeginLabel = MMI->NextLabelID();
Dale Johannesena4091d32008-04-04 23:48:31 +00003251 // Both PendingLoads and PendingExports must be flushed here;
3252 // this call might not return.
3253 (void)getRoot();
3254 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, getControlRoot(),
Evan Chengbb81d972008-01-31 09:59:15 +00003255 DAG.getConstant(BeginLabel, MVT::i32),
3256 DAG.getConstant(1, MVT::i32)));
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003257 }
Duncan Sands6f74b482007-12-19 09:48:52 +00003258
Jim Laskey735b6f82007-02-22 15:38:06 +00003259 std::pair<SDOperand,SDOperand> Result =
Duncan Sands6f74b482007-12-19 09:48:52 +00003260 TLI.LowerCallTo(getRoot(), CS.getType(),
3261 CS.paramHasAttr(0, ParamAttr::SExt),
Duncan Sands00fee652008-02-14 17:28:50 +00003262 CS.paramHasAttr(0, ParamAttr::ZExt),
Duncan Sands6f74b482007-12-19 09:48:52 +00003263 FTy->isVarArg(), CS.getCallingConv(), IsTailCall,
Jim Laskey735b6f82007-02-22 15:38:06 +00003264 Callee, Args, DAG);
Duncan Sands6f74b482007-12-19 09:48:52 +00003265 if (CS.getType() != Type::VoidTy)
3266 setValue(CS.getInstruction(), Result.first);
Jim Laskey735b6f82007-02-22 15:38:06 +00003267 DAG.setRoot(Result.second);
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003268
Dale Johannesen1532f3d2008-04-02 00:25:04 +00003269 if (LandingPad && MMI) {
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003270 // Insert a label at the end of the invoke call to mark the try range. This
3271 // can be used to detect deletion of the invoke via the MachineModuleInfo.
3272 EndLabel = MMI->NextLabelID();
3273 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, getRoot(),
Evan Chengbb81d972008-01-31 09:59:15 +00003274 DAG.getConstant(EndLabel, MVT::i32),
3275 DAG.getConstant(1, MVT::i32)));
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003276
Duncan Sands6f74b482007-12-19 09:48:52 +00003277 // Inform MachineModuleInfo of range.
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003278 MMI->addInvoke(LandingPad, BeginLabel, EndLabel);
3279 }
Jim Laskey735b6f82007-02-22 15:38:06 +00003280}
3281
3282
Chris Lattner1c08c712005-01-07 07:47:53 +00003283void SelectionDAGLowering::visitCall(CallInst &I) {
Chris Lattner64e14b12005-01-08 22:48:57 +00003284 const char *RenameFn = 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003285 if (Function *F = I.getCalledFunction()) {
Chris Lattner87b51bc2007-09-10 21:15:22 +00003286 if (F->isDeclaration()) {
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003287 if (unsigned IID = F->getIntrinsicID()) {
3288 RenameFn = visitIntrinsicCall(I, IID);
3289 if (!RenameFn)
3290 return;
Chris Lattner87b51bc2007-09-10 21:15:22 +00003291 }
3292 }
3293
3294 // Check for well-known libc/libm calls. If the function is internal, it
3295 // can't be a library call.
3296 unsigned NameLen = F->getNameLen();
3297 if (!F->hasInternalLinkage() && NameLen) {
3298 const char *NameStr = F->getNameStart();
3299 if (NameStr[0] == 'c' &&
3300 ((NameLen == 8 && !strcmp(NameStr, "copysign")) ||
3301 (NameLen == 9 && !strcmp(NameStr, "copysignf")))) {
3302 if (I.getNumOperands() == 3 && // Basic sanity checks.
3303 I.getOperand(1)->getType()->isFloatingPoint() &&
3304 I.getType() == I.getOperand(1)->getType() &&
3305 I.getType() == I.getOperand(2)->getType()) {
3306 SDOperand LHS = getValue(I.getOperand(1));
3307 SDOperand RHS = getValue(I.getOperand(2));
3308 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, LHS.getValueType(),
3309 LHS, RHS));
3310 return;
3311 }
3312 } else if (NameStr[0] == 'f' &&
3313 ((NameLen == 4 && !strcmp(NameStr, "fabs")) ||
Dale Johannesen2f429012007-09-26 21:10:55 +00003314 (NameLen == 5 && !strcmp(NameStr, "fabsf")) ||
3315 (NameLen == 5 && !strcmp(NameStr, "fabsl")))) {
Chris Lattner87b51bc2007-09-10 21:15:22 +00003316 if (I.getNumOperands() == 2 && // Basic sanity checks.
3317 I.getOperand(1)->getType()->isFloatingPoint() &&
3318 I.getType() == I.getOperand(1)->getType()) {
3319 SDOperand Tmp = getValue(I.getOperand(1));
3320 setValue(&I, DAG.getNode(ISD::FABS, Tmp.getValueType(), Tmp));
3321 return;
3322 }
3323 } else if (NameStr[0] == 's' &&
3324 ((NameLen == 3 && !strcmp(NameStr, "sin")) ||
Dale Johannesen2f429012007-09-26 21:10:55 +00003325 (NameLen == 4 && !strcmp(NameStr, "sinf")) ||
3326 (NameLen == 4 && !strcmp(NameStr, "sinl")))) {
Chris Lattner87b51bc2007-09-10 21:15:22 +00003327 if (I.getNumOperands() == 2 && // Basic sanity checks.
3328 I.getOperand(1)->getType()->isFloatingPoint() &&
3329 I.getType() == I.getOperand(1)->getType()) {
3330 SDOperand Tmp = getValue(I.getOperand(1));
3331 setValue(&I, DAG.getNode(ISD::FSIN, Tmp.getValueType(), Tmp));
3332 return;
3333 }
3334 } else if (NameStr[0] == 'c' &&
3335 ((NameLen == 3 && !strcmp(NameStr, "cos")) ||
Dale Johannesen2f429012007-09-26 21:10:55 +00003336 (NameLen == 4 && !strcmp(NameStr, "cosf")) ||
3337 (NameLen == 4 && !strcmp(NameStr, "cosl")))) {
Chris Lattner87b51bc2007-09-10 21:15:22 +00003338 if (I.getNumOperands() == 2 && // Basic sanity checks.
3339 I.getOperand(1)->getType()->isFloatingPoint() &&
3340 I.getType() == I.getOperand(1)->getType()) {
3341 SDOperand Tmp = getValue(I.getOperand(1));
3342 setValue(&I, DAG.getNode(ISD::FCOS, Tmp.getValueType(), Tmp));
3343 return;
Chris Lattnerf76e7dc2005-04-30 04:43:14 +00003344 }
Chris Lattner1ca85d52005-05-14 13:56:55 +00003345 }
Chris Lattner87b51bc2007-09-10 21:15:22 +00003346 }
Chris Lattnerce7518c2006-01-26 22:24:51 +00003347 } else if (isa<InlineAsm>(I.getOperand(0))) {
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003348 visitInlineAsm(&I);
Chris Lattnerce7518c2006-01-26 22:24:51 +00003349 return;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003350 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00003351
Chris Lattner64e14b12005-01-08 22:48:57 +00003352 SDOperand Callee;
3353 if (!RenameFn)
3354 Callee = getValue(I.getOperand(0));
3355 else
3356 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003357
Duncan Sands6f74b482007-12-19 09:48:52 +00003358 LowerCallTo(&I, Callee, I.isTailCall());
Chris Lattner1c08c712005-01-07 07:47:53 +00003359}
3360
Jim Laskey735b6f82007-02-22 15:38:06 +00003361
Dan Gohmanef5d1942008-03-11 21:11:25 +00003362void SelectionDAGLowering::visitGetResult(GetResultInst &I) {
Dan Gohman67780f12008-04-23 20:25:16 +00003363 if (isa<UndefValue>(I.getOperand(0))) {
Dan Gohman3dc34f62008-04-23 20:21:29 +00003364 SDOperand Undef = DAG.getNode(ISD::UNDEF, TLI.getValueType(I.getType()));
3365 setValue(&I, Undef);
3366 } else {
3367 SDOperand Call = getValue(I.getOperand(0));
Dan Gohman23ce5022008-04-25 18:27:55 +00003368
3369 // To add support for individual return values with aggregate types,
3370 // we'd need a way to take a getresult index and determine which
3371 // values of the Call SDNode are associated with it.
3372 assert(TLI.getValueType(I.getType(), true) != MVT::Other &&
3373 "Individual return values must not be aggregates!");
3374
Dan Gohman3dc34f62008-04-23 20:21:29 +00003375 setValue(&I, SDOperand(Call.Val, I.getIndex()));
3376 }
Dan Gohmanef5d1942008-03-11 21:11:25 +00003377}
3378
3379
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003380/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
3381/// this value and returns the result as a ValueVT value. This uses
3382/// Chain/Flag as the input and updates them for the output Chain/Flag.
3383/// If the Flag pointer is NULL, no flag is used.
3384SDOperand RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
3385 SDOperand &Chain, SDOperand *Flag)const{
Dan Gohman23ce5022008-04-25 18:27:55 +00003386 // Assemble the legal parts into the final values.
3387 SmallVector<SDOperand, 4> Values(ValueVTs.size());
3388 for (unsigned Value = 0, Part = 0; Value != ValueVTs.size(); ++Value) {
3389 // Copy the legal parts from the registers.
3390 MVT::ValueType ValueVT = ValueVTs[Value];
3391 unsigned NumRegs = TLI->getNumRegisters(ValueVT);
3392 MVT::ValueType RegisterVT = RegVTs[Value];
3393
3394 SmallVector<SDOperand, 8> Parts(NumRegs);
3395 for (unsigned i = 0; i != NumRegs; ++i) {
3396 SDOperand P = Flag ?
3397 DAG.getCopyFromReg(Chain, Regs[Part+i], RegisterVT, *Flag) :
3398 DAG.getCopyFromReg(Chain, Regs[Part+i], RegisterVT);
3399 Chain = P.getValue(1);
3400 if (Flag)
3401 *Flag = P.getValue(2);
3402 Parts[Part+i] = P;
3403 }
Chris Lattner5df99b32007-03-25 05:00:54 +00003404
Dan Gohman23ce5022008-04-25 18:27:55 +00003405 Values[Value] = getCopyFromParts(DAG, &Parts[Part], NumRegs, RegisterVT,
3406 ValueVT);
3407 Part += NumRegs;
3408 }
3409 return DAG.getNode(ISD::MERGE_VALUES,
3410 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
3411 &Values[0], ValueVTs.size());
Chris Lattner864635a2006-02-22 22:37:12 +00003412}
3413
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003414/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
3415/// specified value into the registers specified by this object. This uses
3416/// Chain/Flag as the input and updates them for the output Chain/Flag.
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003417/// If the Flag pointer is NULL, no flag is used.
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003418void RegsForValue::getCopyToRegs(SDOperand Val, SelectionDAG &DAG,
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003419 SDOperand &Chain, SDOperand *Flag) const {
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003420 // Get the list of the values's legal parts.
Dan Gohman23ce5022008-04-25 18:27:55 +00003421 unsigned NumRegs = Regs.size();
3422 SmallVector<SDOperand, 8> Parts(NumRegs);
3423 for (unsigned Value = 0, Part = 0; Value != ValueVTs.size(); ++Value) {
3424 MVT::ValueType ValueVT = ValueVTs[Value];
3425 unsigned NumParts = TLI->getNumRegisters(ValueVT);
3426 MVT::ValueType RegisterVT = RegVTs[Value];
3427
3428 getCopyToParts(DAG, Val.getValue(Val.ResNo + Value),
3429 &Parts[Part], NumParts, RegisterVT);
3430 Part += NumParts;
3431 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003432
3433 // Copy the parts into the registers.
Dan Gohman23ce5022008-04-25 18:27:55 +00003434 SmallVector<SDOperand, 8> Chains(NumRegs);
3435 for (unsigned i = 0; i != NumRegs; ++i) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003436 SDOperand Part = Flag ?
Dan Gohman532dc2e2007-07-09 20:59:04 +00003437 DAG.getCopyToReg(Chain, Regs[i], Parts[i], *Flag) :
3438 DAG.getCopyToReg(Chain, Regs[i], Parts[i]);
Dan Gohman23ce5022008-04-25 18:27:55 +00003439 Chains[i] = Part.getValue(0);
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003440 if (Flag)
3441 *Flag = Part.getValue(1);
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003442 }
Dan Gohman23ce5022008-04-25 18:27:55 +00003443 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, &Chains[0], NumRegs);
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003444}
Chris Lattner864635a2006-02-22 22:37:12 +00003445
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003446/// AddInlineAsmOperands - Add this value to the specified inlineasm node
3447/// operand list. This adds the code marker and includes the number of
3448/// values added into it.
3449void RegsForValue::AddInlineAsmOperands(unsigned Code, SelectionDAG &DAG,
Chris Lattner9f6637d2006-02-23 20:06:57 +00003450 std::vector<SDOperand> &Ops) const {
Chris Lattner4b993b12007-04-09 00:33:58 +00003451 MVT::ValueType IntPtrTy = DAG.getTargetLoweringInfo().getPointerTy();
3452 Ops.push_back(DAG.getTargetConstant(Code | (Regs.size() << 3), IntPtrTy));
Dan Gohman23ce5022008-04-25 18:27:55 +00003453 for (unsigned Value = 0, Reg = 0; Value != ValueVTs.size(); ++Value) {
3454 MVT::ValueType ValueVT = ValueVTs[Value];
3455 unsigned NumRegs = TLI->getNumRegisters(ValueVT);
3456 MVT::ValueType RegisterVT = RegVTs[Value];
3457 for (unsigned i = 0; i != NumRegs; ++i) {
3458 SDOperand RegOp = DAG.getRegister(Regs[Reg+i], RegisterVT);
3459 Ops.push_back(RegOp);
3460 }
3461 Reg += NumRegs;
3462 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003463}
Chris Lattner864635a2006-02-22 22:37:12 +00003464
3465/// isAllocatableRegister - If the specified register is safe to allocate,
3466/// i.e. it isn't a stack pointer or some other special register, return the
3467/// register class for the register. Otherwise, return null.
3468static const TargetRegisterClass *
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003469isAllocatableRegister(unsigned Reg, MachineFunction &MF,
Dan Gohman6f0d0242008-02-10 18:45:23 +00003470 const TargetLowering &TLI,
3471 const TargetRegisterInfo *TRI) {
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003472 MVT::ValueType FoundVT = MVT::Other;
3473 const TargetRegisterClass *FoundRC = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +00003474 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
3475 E = TRI->regclass_end(); RCI != E; ++RCI) {
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003476 MVT::ValueType ThisVT = MVT::Other;
3477
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003478 const TargetRegisterClass *RC = *RCI;
3479 // If none of the the value types for this register class are valid, we
3480 // can't use it. For example, 64-bit reg classes on 32-bit targets.
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003481 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
3482 I != E; ++I) {
3483 if (TLI.isTypeLegal(*I)) {
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003484 // If we have already found this register in a different register class,
3485 // choose the one with the largest VT specified. For example, on
3486 // PowerPC, we favor f64 register classes over f32.
3487 if (FoundVT == MVT::Other ||
3488 MVT::getSizeInBits(FoundVT) < MVT::getSizeInBits(*I)) {
3489 ThisVT = *I;
3490 break;
3491 }
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003492 }
3493 }
3494
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003495 if (ThisVT == MVT::Other) continue;
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003496
Chris Lattner864635a2006-02-22 22:37:12 +00003497 // NOTE: This isn't ideal. In particular, this might allocate the
3498 // frame pointer in functions that need it (due to them not being taken
3499 // out of allocation, because a variable sized allocation hasn't been seen
3500 // yet). This is a slight code pessimization, but should still work.
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003501 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
3502 E = RC->allocation_order_end(MF); I != E; ++I)
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003503 if (*I == Reg) {
3504 // We found a matching register class. Keep looking at others in case
3505 // we find one with larger registers that this physreg is also in.
3506 FoundRC = RC;
3507 FoundVT = ThisVT;
3508 break;
3509 }
Chris Lattner4e4b5762006-02-01 18:59:47 +00003510 }
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003511 return FoundRC;
Chris Lattner864635a2006-02-22 22:37:12 +00003512}
3513
Chris Lattner4e4b5762006-02-01 18:59:47 +00003514
Chris Lattner0c583402007-04-28 20:49:53 +00003515namespace {
3516/// AsmOperandInfo - This contains information for each constraint that we are
3517/// lowering.
Evan Cheng5c807602008-02-26 02:33:44 +00003518struct SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
3519 /// CallOperand - If this is the result output operand or a clobber
3520 /// this is null, otherwise it is the incoming operand to the CallInst.
3521 /// This gets modified as the asm is processed.
Chris Lattner0c583402007-04-28 20:49:53 +00003522 SDOperand CallOperand;
Evan Cheng5c807602008-02-26 02:33:44 +00003523
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003524 /// AssignedRegs - If this is a register or register class operand, this
3525 /// contains the set of register corresponding to the operand.
3526 RegsForValue AssignedRegs;
3527
Dan Gohman23ce5022008-04-25 18:27:55 +00003528 explicit SDISelAsmOperandInfo(const InlineAsm::ConstraintInfo &info)
Evan Cheng5c807602008-02-26 02:33:44 +00003529 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
Chris Lattner0c583402007-04-28 20:49:53 +00003530 }
Chris Lattner3ff90dc2007-04-30 17:16:27 +00003531
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003532 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
3533 /// busy in OutputRegs/InputRegs.
3534 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
3535 std::set<unsigned> &OutputRegs,
Chris Lattner7cbeb242008-02-21 04:55:52 +00003536 std::set<unsigned> &InputRegs,
3537 const TargetRegisterInfo &TRI) const {
3538 if (isOutReg) {
3539 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
3540 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
3541 }
3542 if (isInReg) {
3543 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
3544 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
3545 }
3546 }
3547
3548private:
3549 /// MarkRegAndAliases - Mark the specified register and all aliases in the
3550 /// specified set.
3551 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
3552 const TargetRegisterInfo &TRI) {
3553 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
3554 Regs.insert(Reg);
3555 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
3556 for (; *Aliases; ++Aliases)
3557 Regs.insert(*Aliases);
3558 }
Chris Lattner0c583402007-04-28 20:49:53 +00003559};
3560} // end anon namespace.
Chris Lattner864635a2006-02-22 22:37:12 +00003561
Chris Lattner3ff90dc2007-04-30 17:16:27 +00003562
Chris Lattner0fe71e92008-02-21 19:43:13 +00003563/// GetRegistersForValue - Assign registers (virtual or physical) for the
3564/// specified operand. We prefer to assign virtual registers, to allow the
3565/// register allocator handle the assignment process. However, if the asm uses
3566/// features that we can't model on machineinstrs, we have SDISel do the
3567/// allocation. This produces generally horrible, but correct, code.
3568///
3569/// OpInfo describes the operand.
3570/// HasEarlyClobber is true if there are any early clobber constraints (=&r)
3571/// or any explicitly clobbered registers.
3572/// Input and OutputRegs are the set of already allocated physical registers.
3573///
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003574void SelectionDAGLowering::
Evan Cheng5c807602008-02-26 02:33:44 +00003575GetRegistersForValue(SDISelAsmOperandInfo &OpInfo, bool HasEarlyClobber,
Chris Lattnerbf996f12007-04-30 17:29:31 +00003576 std::set<unsigned> &OutputRegs,
3577 std::set<unsigned> &InputRegs) {
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003578 // Compute whether this value requires an input register, an output register,
3579 // or both.
3580 bool isOutReg = false;
3581 bool isInReg = false;
3582 switch (OpInfo.Type) {
3583 case InlineAsm::isOutput:
3584 isOutReg = true;
3585
3586 // If this is an early-clobber output, or if there is an input
3587 // constraint that matches this, we need to reserve the input register
3588 // so no other inputs allocate to it.
3589 isInReg = OpInfo.isEarlyClobber || OpInfo.hasMatchingInput;
3590 break;
3591 case InlineAsm::isInput:
3592 isInReg = true;
3593 isOutReg = false;
3594 break;
3595 case InlineAsm::isClobber:
3596 isOutReg = true;
3597 isInReg = true;
3598 break;
3599 }
3600
3601
3602 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner8eaff042008-04-28 06:02:19 +00003603 SmallVector<unsigned, 8> Regs;
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003604
3605 // If this is a constraint for a single physreg, or a constraint for a
3606 // register class, find it.
3607 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
3608 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
3609 OpInfo.ConstraintVT);
Chris Lattnerbf996f12007-04-30 17:29:31 +00003610
3611 unsigned NumRegs = 1;
3612 if (OpInfo.ConstraintVT != MVT::Other)
Dan Gohmanb9f10192007-06-21 14:42:22 +00003613 NumRegs = TLI.getNumRegisters(OpInfo.ConstraintVT);
Chris Lattnerbf996f12007-04-30 17:29:31 +00003614 MVT::ValueType RegVT;
3615 MVT::ValueType ValueVT = OpInfo.ConstraintVT;
3616
Chris Lattnerbf996f12007-04-30 17:29:31 +00003617
3618 // If this is a constraint for a specific physical register, like {r17},
3619 // assign it now.
3620 if (PhysReg.first) {
3621 if (OpInfo.ConstraintVT == MVT::Other)
3622 ValueVT = *PhysReg.second->vt_begin();
3623
3624 // Get the actual register value type. This is important, because the user
3625 // may have asked for (e.g.) the AX register in i32 type. We need to
3626 // remember that AX is actually i16 to get the right extension.
3627 RegVT = *PhysReg.second->vt_begin();
3628
3629 // This is a explicit reference to a physical register.
3630 Regs.push_back(PhysReg.first);
3631
3632 // If this is an expanded reference, add the rest of the regs to Regs.
3633 if (NumRegs != 1) {
3634 TargetRegisterClass::iterator I = PhysReg.second->begin();
3635 TargetRegisterClass::iterator E = PhysReg.second->end();
3636 for (; *I != PhysReg.first; ++I)
3637 assert(I != E && "Didn't find reg!");
3638
3639 // Already added the first reg.
3640 --NumRegs; ++I;
3641 for (; NumRegs; --NumRegs, ++I) {
3642 assert(I != E && "Ran out of registers to allocate!");
3643 Regs.push_back(*I);
3644 }
3645 }
Dan Gohman23ce5022008-04-25 18:27:55 +00003646 OpInfo.AssignedRegs = RegsForValue(TLI, Regs, RegVT, ValueVT);
Chris Lattner7cbeb242008-02-21 04:55:52 +00003647 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
3648 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003649 return;
Chris Lattnerbf996f12007-04-30 17:29:31 +00003650 }
3651
3652 // Otherwise, if this was a reference to an LLVM register class, create vregs
3653 // for this reference.
3654 std::vector<unsigned> RegClassRegs;
Chris Lattnerc2c28fc2007-06-15 19:11:01 +00003655 const TargetRegisterClass *RC = PhysReg.second;
3656 if (RC) {
Chris Lattnerbf996f12007-04-30 17:29:31 +00003657 // If this is an early clobber or tied register, our regalloc doesn't know
3658 // how to maintain the constraint. If it isn't, go ahead and create vreg
3659 // and let the regalloc do the right thing.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003660 if (!OpInfo.hasMatchingInput && !OpInfo.isEarlyClobber &&
3661 // If there is some other early clobber and this is an input register,
3662 // then we are forced to pre-allocate the input reg so it doesn't
3663 // conflict with the earlyclobber.
3664 !(OpInfo.Type == InlineAsm::isInput && HasEarlyClobber)) {
Chris Lattnerbf996f12007-04-30 17:29:31 +00003665 RegVT = *PhysReg.second->vt_begin();
3666
3667 if (OpInfo.ConstraintVT == MVT::Other)
3668 ValueVT = RegVT;
3669
3670 // Create the appropriate number of virtual registers.
Chris Lattner84bc5422007-12-31 04:13:23 +00003671 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Chris Lattnerbf996f12007-04-30 17:29:31 +00003672 for (; NumRegs; --NumRegs)
Chris Lattner84bc5422007-12-31 04:13:23 +00003673 Regs.push_back(RegInfo.createVirtualRegister(PhysReg.second));
Chris Lattnerbf996f12007-04-30 17:29:31 +00003674
Dan Gohman23ce5022008-04-25 18:27:55 +00003675 OpInfo.AssignedRegs = RegsForValue(TLI, Regs, RegVT, ValueVT);
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003676 return;
Chris Lattnerbf996f12007-04-30 17:29:31 +00003677 }
3678
3679 // Otherwise, we can't allocate it. Let the code below figure out how to
3680 // maintain these constraints.
3681 RegClassRegs.assign(PhysReg.second->begin(), PhysReg.second->end());
3682
3683 } else {
3684 // This is a reference to a register class that doesn't directly correspond
3685 // to an LLVM register class. Allocate NumRegs consecutive, available,
3686 // registers from the class.
3687 RegClassRegs = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
3688 OpInfo.ConstraintVT);
3689 }
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003690
Dan Gohman6f0d0242008-02-10 18:45:23 +00003691 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
Chris Lattnerbf996f12007-04-30 17:29:31 +00003692 unsigned NumAllocated = 0;
3693 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
3694 unsigned Reg = RegClassRegs[i];
3695 // See if this register is available.
3696 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
3697 (isInReg && InputRegs.count(Reg))) { // Already used.
3698 // Make sure we find consecutive registers.
3699 NumAllocated = 0;
3700 continue;
3701 }
3702
3703 // Check to see if this register is allocatable (i.e. don't give out the
3704 // stack pointer).
Chris Lattnerc2c28fc2007-06-15 19:11:01 +00003705 if (RC == 0) {
Dan Gohman6f0d0242008-02-10 18:45:23 +00003706 RC = isAllocatableRegister(Reg, MF, TLI, TRI);
Chris Lattnerc2c28fc2007-06-15 19:11:01 +00003707 if (!RC) { // Couldn't allocate this register.
3708 // Reset NumAllocated to make sure we return consecutive registers.
3709 NumAllocated = 0;
3710 continue;
3711 }
Chris Lattnerbf996f12007-04-30 17:29:31 +00003712 }
3713
3714 // Okay, this register is good, we can use it.
3715 ++NumAllocated;
3716
3717 // If we allocated enough consecutive registers, succeed.
3718 if (NumAllocated == NumRegs) {
3719 unsigned RegStart = (i-NumAllocated)+1;
3720 unsigned RegEnd = i+1;
3721 // Mark all of the allocated registers used.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003722 for (unsigned i = RegStart; i != RegEnd; ++i)
3723 Regs.push_back(RegClassRegs[i]);
Chris Lattnerbf996f12007-04-30 17:29:31 +00003724
Dan Gohman23ce5022008-04-25 18:27:55 +00003725 OpInfo.AssignedRegs = RegsForValue(TLI, Regs, *RC->vt_begin(),
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003726 OpInfo.ConstraintVT);
Chris Lattner7cbeb242008-02-21 04:55:52 +00003727 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003728 return;
Chris Lattnerbf996f12007-04-30 17:29:31 +00003729 }
3730 }
3731
3732 // Otherwise, we couldn't allocate enough registers for this.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003733 return;
Chris Lattnerbf996f12007-04-30 17:29:31 +00003734}
3735
3736
Chris Lattnerce7518c2006-01-26 22:24:51 +00003737/// visitInlineAsm - Handle a call to an InlineAsm object.
3738///
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003739void SelectionDAGLowering::visitInlineAsm(CallSite CS) {
3740 InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Chris Lattnerce7518c2006-01-26 22:24:51 +00003741
Chris Lattner0c583402007-04-28 20:49:53 +00003742 /// ConstraintOperands - Information about all of the constraints.
Evan Cheng5c807602008-02-26 02:33:44 +00003743 std::vector<SDISelAsmOperandInfo> ConstraintOperands;
Chris Lattnerce7518c2006-01-26 22:24:51 +00003744
3745 SDOperand Chain = getRoot();
3746 SDOperand Flag;
3747
Chris Lattner4e4b5762006-02-01 18:59:47 +00003748 std::set<unsigned> OutputRegs, InputRegs;
Chris Lattner1efa40f2006-02-22 00:56:39 +00003749
Chris Lattner0c583402007-04-28 20:49:53 +00003750 // Do a prepass over the constraints, canonicalizing them, and building up the
3751 // ConstraintOperands list.
3752 std::vector<InlineAsm::ConstraintInfo>
3753 ConstraintInfos = IA->ParseConstraints();
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003754
3755 // SawEarlyClobber - Keep track of whether we saw an earlyclobber output
3756 // constraint. If so, we can't let the register allocator allocate any input
3757 // registers, because it will not know to avoid the earlyclobbered output reg.
3758 bool SawEarlyClobber = false;
3759
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003760 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
Chris Lattneracf8b012008-04-27 23:44:28 +00003761 unsigned ResNo = 0; // ResNo - The result number of the next output.
Chris Lattner0c583402007-04-28 20:49:53 +00003762 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
Evan Cheng5c807602008-02-26 02:33:44 +00003763 ConstraintOperands.push_back(SDISelAsmOperandInfo(ConstraintInfos[i]));
3764 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Chris Lattner0c583402007-04-28 20:49:53 +00003765
Chris Lattner0c583402007-04-28 20:49:53 +00003766 MVT::ValueType OpVT = MVT::Other;
3767
3768 // Compute the value type for each operand.
3769 switch (OpInfo.Type) {
Chris Lattner1efa40f2006-02-22 00:56:39 +00003770 case InlineAsm::isOutput:
Chris Lattneracf8b012008-04-27 23:44:28 +00003771 // Indirect outputs just consume an argument.
3772 if (OpInfo.isIndirect) {
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003773 OpInfo.CallOperandVal = CS.getArgument(ArgNo++);
Chris Lattneracf8b012008-04-27 23:44:28 +00003774 break;
Chris Lattner1efa40f2006-02-22 00:56:39 +00003775 }
Chris Lattneracf8b012008-04-27 23:44:28 +00003776 // The return value of the call is this value. As such, there is no
3777 // corresponding argument.
3778 assert(CS.getType() != Type::VoidTy && "Bad inline asm!");
3779 if (const StructType *STy = dyn_cast<StructType>(CS.getType())) {
3780 OpVT = TLI.getValueType(STy->getElementType(ResNo));
3781 } else {
3782 assert(ResNo == 0 && "Asm only has one result!");
3783 OpVT = TLI.getValueType(CS.getType());
3784 }
3785 ++ResNo;
Chris Lattner1efa40f2006-02-22 00:56:39 +00003786 break;
3787 case InlineAsm::isInput:
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003788 OpInfo.CallOperandVal = CS.getArgument(ArgNo++);
Chris Lattner1efa40f2006-02-22 00:56:39 +00003789 break;
3790 case InlineAsm::isClobber:
Chris Lattner0c583402007-04-28 20:49:53 +00003791 // Nothing to do.
Chris Lattner1efa40f2006-02-22 00:56:39 +00003792 break;
3793 }
Chris Lattner1efa40f2006-02-22 00:56:39 +00003794
Chris Lattner0c583402007-04-28 20:49:53 +00003795 // If this is an input or an indirect output, process the call argument.
Dale Johanneseneb57ea72007-11-05 21:20:28 +00003796 // BasicBlocks are labels, currently appearing only in asm's.
Chris Lattner0c583402007-04-28 20:49:53 +00003797 if (OpInfo.CallOperandVal) {
Chris Lattner507ffd22008-04-27 00:16:18 +00003798 if (BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal))
3799 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Dale Johanneseneb57ea72007-11-05 21:20:28 +00003800 else {
3801 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
3802 const Type *OpTy = OpInfo.CallOperandVal->getType();
3803 // If this is an indirect operand, the operand is a pointer to the
3804 // accessed type.
3805 if (OpInfo.isIndirect)
3806 OpTy = cast<PointerType>(OpTy)->getElementType();
3807
3808 // If OpTy is not a first-class value, it may be a struct/union that we
3809 // can tile with integers.
3810 if (!OpTy->isFirstClassType() && OpTy->isSized()) {
3811 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
3812 switch (BitSize) {
3813 default: break;
3814 case 1:
3815 case 8:
3816 case 16:
3817 case 32:
3818 case 64:
3819 OpTy = IntegerType::get(BitSize);
3820 break;
3821 }
Chris Lattner6995cf62007-04-29 18:58:03 +00003822 }
Dale Johanneseneb57ea72007-11-05 21:20:28 +00003823
3824 OpVT = TLI.getValueType(OpTy, true);
Chris Lattner0c583402007-04-28 20:49:53 +00003825 }
3826 }
3827
3828 OpInfo.ConstraintVT = OpVT;
Chris Lattner2a600be2007-04-28 21:01:43 +00003829
Chris Lattner3ff90dc2007-04-30 17:16:27 +00003830 // Compute the constraint code and ConstraintType to use.
Chris Lattner5a096902008-04-27 00:37:18 +00003831 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Chris Lattner0c583402007-04-28 20:49:53 +00003832
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003833 // Keep track of whether we see an earlyclobber.
3834 SawEarlyClobber |= OpInfo.isEarlyClobber;
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003835
Chris Lattner0fe71e92008-02-21 19:43:13 +00003836 // If we see a clobber of a register, it is an early clobber.
Chris Lattner69e6a8d2008-02-21 20:54:31 +00003837 if (!SawEarlyClobber &&
3838 OpInfo.Type == InlineAsm::isClobber &&
3839 OpInfo.ConstraintType == TargetLowering::C_Register) {
3840 // Note that we want to ignore things that we don't trick here, like
3841 // dirflag, fpsr, flags, etc.
3842 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
3843 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
3844 OpInfo.ConstraintVT);
3845 if (PhysReg.first || PhysReg.second) {
3846 // This is a register we know of.
3847 SawEarlyClobber = true;
3848 }
3849 }
Chris Lattner0fe71e92008-02-21 19:43:13 +00003850
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003851 // If this is a memory input, and if the operand is not indirect, do what we
3852 // need to to provide an address for the memory input.
3853 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
3854 !OpInfo.isIndirect) {
3855 assert(OpInfo.Type == InlineAsm::isInput &&
3856 "Can only indirectify direct input operands!");
3857
3858 // Memory operands really want the address of the value. If we don't have
3859 // an indirect input, put it in the constpool if we can, otherwise spill
3860 // it to a stack slot.
3861
3862 // If the operand is a float, integer, or vector constant, spill to a
3863 // constant pool entry to get its address.
3864 Value *OpVal = OpInfo.CallOperandVal;
3865 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
3866 isa<ConstantVector>(OpVal)) {
3867 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
3868 TLI.getPointerTy());
3869 } else {
3870 // Otherwise, create a stack slot and emit a store to it before the
3871 // asm.
3872 const Type *Ty = OpVal->getType();
Duncan Sands514ab342007-11-01 20:53:16 +00003873 uint64_t TySize = TLI.getTargetData()->getABITypeSize(Ty);
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003874 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
3875 MachineFunction &MF = DAG.getMachineFunction();
3876 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align);
3877 SDOperand StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
3878 Chain = DAG.getStore(Chain, OpInfo.CallOperand, StackSlot, NULL, 0);
3879 OpInfo.CallOperand = StackSlot;
3880 }
3881
3882 // There is no longer a Value* corresponding to this operand.
3883 OpInfo.CallOperandVal = 0;
3884 // It is now an indirect operand.
3885 OpInfo.isIndirect = true;
3886 }
3887
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003888 // If this constraint is for a specific register, allocate it before
3889 // anything else.
3890 if (OpInfo.ConstraintType == TargetLowering::C_Register)
3891 GetRegistersForValue(OpInfo, SawEarlyClobber, OutputRegs, InputRegs);
Chris Lattner0c583402007-04-28 20:49:53 +00003892 }
Chris Lattner0c583402007-04-28 20:49:53 +00003893 ConstraintInfos.clear();
3894
3895
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003896 // Second pass - Loop over all of the operands, assigning virtual or physregs
3897 // to registerclass operands.
3898 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Evan Cheng5c807602008-02-26 02:33:44 +00003899 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003900
3901 // C_Register operands have already been allocated, Other/Memory don't need
3902 // to be.
3903 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
3904 GetRegistersForValue(OpInfo, SawEarlyClobber, OutputRegs, InputRegs);
3905 }
3906
Chris Lattner0c583402007-04-28 20:49:53 +00003907 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
3908 std::vector<SDOperand> AsmNodeOperands;
3909 AsmNodeOperands.push_back(SDOperand()); // reserve space for input chain
3910 AsmNodeOperands.push_back(
3911 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(), MVT::Other));
3912
Chris Lattner2cc2f662006-02-01 01:28:23 +00003913
Chris Lattner0f0b7d42006-02-21 23:12:12 +00003914 // Loop over all of the inputs, copying the operand values into the
3915 // appropriate registers and processing the output regs.
Chris Lattner864635a2006-02-22 22:37:12 +00003916 RegsForValue RetValRegs;
Chris Lattner0f0b7d42006-02-21 23:12:12 +00003917
Chris Lattner0c583402007-04-28 20:49:53 +00003918 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
3919 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
3920
3921 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Evan Cheng5c807602008-02-26 02:33:44 +00003922 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Chris Lattner1efa40f2006-02-22 00:56:39 +00003923
Chris Lattner0c583402007-04-28 20:49:53 +00003924 switch (OpInfo.Type) {
Chris Lattner2cc2f662006-02-01 01:28:23 +00003925 case InlineAsm::isOutput: {
Chris Lattnerc83994e2007-04-28 21:03:16 +00003926 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
3927 OpInfo.ConstraintType != TargetLowering::C_Register) {
Chris Lattnerf2f3cd52007-04-28 06:08:13 +00003928 // Memory output, or 'other' output (e.g. 'X' constraint).
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003929 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
Chris Lattner22873462006-02-27 23:45:39 +00003930
Chris Lattner22873462006-02-27 23:45:39 +00003931 // Add information to the INLINEASM node to know about this output.
3932 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
Chris Lattnerc90233b2007-05-15 01:33:58 +00003933 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
3934 TLI.getPointerTy()));
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003935 AsmNodeOperands.push_back(OpInfo.CallOperand);
Chris Lattner22873462006-02-27 23:45:39 +00003936 break;
3937 }
3938
Chris Lattner2a600be2007-04-28 21:01:43 +00003939 // Otherwise, this is a register or register class output.
Chris Lattner22873462006-02-27 23:45:39 +00003940
Chris Lattner864635a2006-02-22 22:37:12 +00003941 // Copy the output from the appropriate register. Find a register that
Chris Lattner1efa40f2006-02-22 00:56:39 +00003942 // we can use.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003943 if (OpInfo.AssignedRegs.Regs.empty()) {
Bill Wendling832171c2006-12-07 20:04:42 +00003944 cerr << "Couldn't allocate output reg for contraint '"
Chris Lattner0c583402007-04-28 20:49:53 +00003945 << OpInfo.ConstraintCode << "'!\n";
Chris Lattnerd03f1582006-10-31 07:33:13 +00003946 exit(1);
3947 }
Chris Lattner1efa40f2006-02-22 00:56:39 +00003948
Chris Lattner0c583402007-04-28 20:49:53 +00003949 if (!OpInfo.isIndirect) {
3950 // This is the result value of the call.
Chris Lattner864635a2006-02-22 22:37:12 +00003951 assert(RetValRegs.Regs.empty() &&
Chris Lattner2cc2f662006-02-01 01:28:23 +00003952 "Cannot have multiple output constraints yet!");
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003953 assert(CS.getType() != Type::VoidTy && "Bad inline asm!");
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003954 RetValRegs = OpInfo.AssignedRegs;
Chris Lattner2cc2f662006-02-01 01:28:23 +00003955 } else {
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003956 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
Chris Lattner0c583402007-04-28 20:49:53 +00003957 OpInfo.CallOperandVal));
Chris Lattner2cc2f662006-02-01 01:28:23 +00003958 }
Chris Lattner6656dd12006-01-31 02:03:41 +00003959
3960 // Add information to the INLINEASM node to know that this register is
3961 // set.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003962 OpInfo.AssignedRegs.AddInlineAsmOperands(2 /*REGDEF*/, DAG,
3963 AsmNodeOperands);
Chris Lattner6656dd12006-01-31 02:03:41 +00003964 break;
3965 }
3966 case InlineAsm::isInput: {
Chris Lattner0c583402007-04-28 20:49:53 +00003967 SDOperand InOperandVal = OpInfo.CallOperand;
Chris Lattner3d81fee2006-02-04 02:16:44 +00003968
Chris Lattner0c583402007-04-28 20:49:53 +00003969 if (isdigit(OpInfo.ConstraintCode[0])) { // Matching constraint?
Chris Lattner2223aea2006-02-02 00:25:23 +00003970 // If this is required to match an output register we have already set,
3971 // just use its register.
Chris Lattner0c583402007-04-28 20:49:53 +00003972 unsigned OperandNo = atoi(OpInfo.ConstraintCode.c_str());
Chris Lattner3d81fee2006-02-04 02:16:44 +00003973
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003974 // Scan until we find the definition we already emitted of this operand.
3975 // When we find it, create a RegsForValue operand.
3976 unsigned CurOp = 2; // The first operand.
3977 for (; OperandNo; --OperandNo) {
3978 // Advance to the next operand.
3979 unsigned NumOps =
3980 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getValue();
Chris Lattnera15cf702006-07-20 19:02:21 +00003981 assert(((NumOps & 7) == 2 /*REGDEF*/ ||
3982 (NumOps & 7) == 4 /*MEM*/) &&
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003983 "Skipped past definitions?");
3984 CurOp += (NumOps>>3)+1;
3985 }
3986
3987 unsigned NumOps =
3988 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getValue();
Chris Lattner527fae12007-02-01 01:21:12 +00003989 if ((NumOps & 7) == 2 /*REGDEF*/) {
3990 // Add NumOps>>3 registers to MatchedRegs.
3991 RegsForValue MatchedRegs;
Dan Gohman23ce5022008-04-25 18:27:55 +00003992 MatchedRegs.TLI = &TLI;
3993 MatchedRegs.ValueVTs.resize(1, InOperandVal.getValueType());
3994 MatchedRegs.RegVTs.resize(1, AsmNodeOperands[CurOp+1].getValueType());
Chris Lattner527fae12007-02-01 01:21:12 +00003995 for (unsigned i = 0, e = NumOps>>3; i != e; ++i) {
3996 unsigned Reg =
3997 cast<RegisterSDNode>(AsmNodeOperands[++CurOp])->getReg();
3998 MatchedRegs.Regs.push_back(Reg);
3999 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00004000
Chris Lattner527fae12007-02-01 01:21:12 +00004001 // Use the produced MatchedRegs object to
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004002 MatchedRegs.getCopyToRegs(InOperandVal, DAG, Chain, &Flag);
Chris Lattner527fae12007-02-01 01:21:12 +00004003 MatchedRegs.AddInlineAsmOperands(1 /*REGUSE*/, DAG, AsmNodeOperands);
4004 break;
4005 } else {
4006 assert((NumOps & 7) == 4/*MEM*/ && "Unknown matching constraint!");
Chris Lattnerf9853bc2008-02-21 05:27:19 +00004007 assert((NumOps >> 3) == 1 && "Unexpected number of operands");
4008 // Add information to the INLINEASM node to know about this input.
4009 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
4010 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
4011 TLI.getPointerTy()));
4012 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
4013 break;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00004014 }
Chris Lattner2223aea2006-02-02 00:25:23 +00004015 }
Chris Lattner87bc3bd2006-02-24 01:11:24 +00004016
Chris Lattner2a600be2007-04-28 21:01:43 +00004017 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Chris Lattner0c583402007-04-28 20:49:53 +00004018 assert(!OpInfo.isIndirect &&
Chris Lattner44b2c502007-04-28 06:42:38 +00004019 "Don't know how to handle indirect other inputs yet!");
4020
Chris Lattner48884cd2007-08-25 00:47:38 +00004021 std::vector<SDOperand> Ops;
4022 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
4023 Ops, DAG);
4024 if (Ops.empty()) {
Bill Wendling832171c2006-12-07 20:04:42 +00004025 cerr << "Invalid operand for inline asm constraint '"
Chris Lattner0c583402007-04-28 20:49:53 +00004026 << OpInfo.ConstraintCode << "'!\n";
Chris Lattner53069fb2006-10-31 19:41:18 +00004027 exit(1);
4028 }
Chris Lattner87bc3bd2006-02-24 01:11:24 +00004029
4030 // Add information to the INLINEASM node to know about this input.
Chris Lattner48884cd2007-08-25 00:47:38 +00004031 unsigned ResOpType = 3 /*IMM*/ | (Ops.size() << 3);
Chris Lattnerc90233b2007-05-15 01:33:58 +00004032 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
4033 TLI.getPointerTy()));
Chris Lattner48884cd2007-08-25 00:47:38 +00004034 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
Chris Lattner87bc3bd2006-02-24 01:11:24 +00004035 break;
Chris Lattner2a600be2007-04-28 21:01:43 +00004036 } else if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Chris Lattner09e4b7e2007-04-28 21:12:06 +00004037 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
Chris Lattner44b2c502007-04-28 06:42:38 +00004038 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
4039 "Memory operands expect pointer values");
4040
Chris Lattner87bc3bd2006-02-24 01:11:24 +00004041 // Add information to the INLINEASM node to know about this input.
4042 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
Chris Lattnerc90233b2007-05-15 01:33:58 +00004043 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
4044 TLI.getPointerTy()));
Chris Lattner87bc3bd2006-02-24 01:11:24 +00004045 AsmNodeOperands.push_back(InOperandVal);
4046 break;
4047 }
4048
Chris Lattner2a600be2007-04-28 21:01:43 +00004049 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
4050 OpInfo.ConstraintType == TargetLowering::C_Register) &&
4051 "Unknown constraint type!");
Chris Lattner0c583402007-04-28 20:49:53 +00004052 assert(!OpInfo.isIndirect &&
Chris Lattner44b2c502007-04-28 06:42:38 +00004053 "Don't know how to handle indirect register inputs yet!");
Chris Lattner87bc3bd2006-02-24 01:11:24 +00004054
4055 // Copy the input into the appropriate registers.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004056 assert(!OpInfo.AssignedRegs.Regs.empty() &&
4057 "Couldn't allocate input reg!");
Chris Lattner87bc3bd2006-02-24 01:11:24 +00004058
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004059 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, Chain, &Flag);
Chris Lattner87bc3bd2006-02-24 01:11:24 +00004060
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004061 OpInfo.AssignedRegs.AddInlineAsmOperands(1/*REGUSE*/, DAG,
4062 AsmNodeOperands);
Chris Lattner6656dd12006-01-31 02:03:41 +00004063 break;
4064 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00004065 case InlineAsm::isClobber: {
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00004066 // Add the clobbered value to the operand list, so that the register
4067 // allocator is aware that the physreg got clobbered.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004068 if (!OpInfo.AssignedRegs.Regs.empty())
4069 OpInfo.AssignedRegs.AddInlineAsmOperands(2/*REGDEF*/, DAG,
4070 AsmNodeOperands);
Chris Lattner6656dd12006-01-31 02:03:41 +00004071 break;
4072 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00004073 }
Chris Lattner6656dd12006-01-31 02:03:41 +00004074 }
Chris Lattnerce7518c2006-01-26 22:24:51 +00004075
4076 // Finish up input operands.
4077 AsmNodeOperands[0] = Chain;
4078 if (Flag.Val) AsmNodeOperands.push_back(Flag);
4079
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00004080 Chain = DAG.getNode(ISD::INLINEASM,
4081 DAG.getNodeValueTypes(MVT::Other, MVT::Flag), 2,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004082 &AsmNodeOperands[0], AsmNodeOperands.size());
Chris Lattnerce7518c2006-01-26 22:24:51 +00004083 Flag = Chain.getValue(1);
4084
Chris Lattner6656dd12006-01-31 02:03:41 +00004085 // If this asm returns a register value, copy the result from that register
4086 // and set it as the value of the call.
Chris Lattner3a508c92007-04-12 06:00:20 +00004087 if (!RetValRegs.Regs.empty()) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004088 SDOperand Val = RetValRegs.getCopyFromRegs(DAG, Chain, &Flag);
Chris Lattner3a508c92007-04-12 06:00:20 +00004089
4090 // If the result of the inline asm is a vector, it may have the wrong
4091 // width/num elts. Make sure to convert it to the right type with
Dan Gohman7f321562007-06-25 16:23:39 +00004092 // bit_convert.
4093 if (MVT::isVector(Val.getValueType())) {
Duncan Sandsfd7b3262007-12-17 18:08:19 +00004094 const VectorType *VTy = cast<VectorType>(CS.getType());
Dan Gohman7f321562007-06-25 16:23:39 +00004095 MVT::ValueType DesiredVT = TLI.getValueType(VTy);
Chris Lattner3a508c92007-04-12 06:00:20 +00004096
Dan Gohman7f321562007-06-25 16:23:39 +00004097 Val = DAG.getNode(ISD::BIT_CONVERT, DesiredVT, Val);
Chris Lattner3a508c92007-04-12 06:00:20 +00004098 }
4099
Duncan Sandsfd7b3262007-12-17 18:08:19 +00004100 setValue(CS.getInstruction(), Val);
Chris Lattner3a508c92007-04-12 06:00:20 +00004101 }
Chris Lattnerce7518c2006-01-26 22:24:51 +00004102
Chris Lattner6656dd12006-01-31 02:03:41 +00004103 std::vector<std::pair<SDOperand, Value*> > StoresToEmit;
4104
4105 // Process indirect outputs, first output all of the flagged copies out of
4106 // physregs.
4107 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
Chris Lattner864635a2006-02-22 22:37:12 +00004108 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Chris Lattner6656dd12006-01-31 02:03:41 +00004109 Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004110 SDOperand OutVal = OutRegs.getCopyFromRegs(DAG, Chain, &Flag);
Chris Lattner864635a2006-02-22 22:37:12 +00004111 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
Chris Lattner6656dd12006-01-31 02:03:41 +00004112 }
4113
4114 // Emit the non-flagged stores from the physregs.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004115 SmallVector<SDOperand, 8> OutChains;
Chris Lattner6656dd12006-01-31 02:03:41 +00004116 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i)
Chris Lattner0c583402007-04-28 20:49:53 +00004117 OutChains.push_back(DAG.getStore(Chain, StoresToEmit[i].first,
Chris Lattner6656dd12006-01-31 02:03:41 +00004118 getValue(StoresToEmit[i].second),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004119 StoresToEmit[i].second, 0));
Chris Lattner6656dd12006-01-31 02:03:41 +00004120 if (!OutChains.empty())
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004121 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
4122 &OutChains[0], OutChains.size());
Chris Lattnerce7518c2006-01-26 22:24:51 +00004123 DAG.setRoot(Chain);
4124}
4125
4126
Chris Lattner1c08c712005-01-07 07:47:53 +00004127void SelectionDAGLowering::visitMalloc(MallocInst &I) {
4128 SDOperand Src = getValue(I.getOperand(0));
4129
4130 MVT::ValueType IntPtr = TLI.getPointerTy();
Chris Lattner68cd65e2005-01-22 23:04:37 +00004131
4132 if (IntPtr < Src.getValueType())
4133 Src = DAG.getNode(ISD::TRUNCATE, IntPtr, Src);
4134 else if (IntPtr > Src.getValueType())
4135 Src = DAG.getNode(ISD::ZERO_EXTEND, IntPtr, Src);
Chris Lattner1c08c712005-01-07 07:47:53 +00004136
4137 // Scale the source by the type size.
Duncan Sands514ab342007-11-01 20:53:16 +00004138 uint64_t ElementSize = TD->getABITypeSize(I.getType()->getElementType());
Chris Lattner1c08c712005-01-07 07:47:53 +00004139 Src = DAG.getNode(ISD::MUL, Src.getValueType(),
Chris Lattner0bd48932008-01-17 07:00:52 +00004140 Src, DAG.getIntPtrConstant(ElementSize));
Chris Lattner1c08c712005-01-07 07:47:53 +00004141
Reid Spencer47857812006-12-31 05:55:36 +00004142 TargetLowering::ArgListTy Args;
4143 TargetLowering::ArgListEntry Entry;
4144 Entry.Node = Src;
4145 Entry.Ty = TLI.getTargetData()->getIntPtrType();
Reid Spencer47857812006-12-31 05:55:36 +00004146 Args.push_back(Entry);
Chris Lattnercf5734d2005-01-08 19:26:18 +00004147
4148 std::pair<SDOperand,SDOperand> Result =
Duncan Sands00fee652008-02-14 17:28:50 +00004149 TLI.LowerCallTo(getRoot(), I.getType(), false, false, false, CallingConv::C,
4150 true, DAG.getExternalSymbol("malloc", IntPtr), Args, DAG);
Chris Lattnercf5734d2005-01-08 19:26:18 +00004151 setValue(&I, Result.first); // Pointers always fit in registers
4152 DAG.setRoot(Result.second);
Chris Lattner1c08c712005-01-07 07:47:53 +00004153}
4154
4155void SelectionDAGLowering::visitFree(FreeInst &I) {
Reid Spencer47857812006-12-31 05:55:36 +00004156 TargetLowering::ArgListTy Args;
4157 TargetLowering::ArgListEntry Entry;
4158 Entry.Node = getValue(I.getOperand(0));
4159 Entry.Ty = TLI.getTargetData()->getIntPtrType();
Reid Spencer47857812006-12-31 05:55:36 +00004160 Args.push_back(Entry);
Chris Lattner1c08c712005-01-07 07:47:53 +00004161 MVT::ValueType IntPtr = TLI.getPointerTy();
Chris Lattnercf5734d2005-01-08 19:26:18 +00004162 std::pair<SDOperand,SDOperand> Result =
Duncan Sands00fee652008-02-14 17:28:50 +00004163 TLI.LowerCallTo(getRoot(), Type::VoidTy, false, false, false,
4164 CallingConv::C, true,
Chris Lattnercf5734d2005-01-08 19:26:18 +00004165 DAG.getExternalSymbol("free", IntPtr), Args, DAG);
4166 DAG.setRoot(Result.second);
Chris Lattner1c08c712005-01-07 07:47:53 +00004167}
4168
Evan Chengff9b3732008-01-30 18:18:23 +00004169// EmitInstrWithCustomInserter - This method should be implemented by targets
4170// that mark instructions with the 'usesCustomDAGSchedInserter' flag. These
Chris Lattner025c39b2005-08-26 20:54:47 +00004171// instructions are special in various ways, which require special support to
4172// insert. The specified MachineInstr is created but not inserted into any
4173// basic blocks, and the scheduler passes ownership of it to this method.
Evan Chengff9b3732008-01-30 18:18:23 +00004174MachineBasicBlock *TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Chris Lattner025c39b2005-08-26 20:54:47 +00004175 MachineBasicBlock *MBB) {
Bill Wendling832171c2006-12-07 20:04:42 +00004176 cerr << "If a target marks an instruction with "
4177 << "'usesCustomDAGSchedInserter', it must implement "
Evan Chengff9b3732008-01-30 18:18:23 +00004178 << "TargetLowering::EmitInstrWithCustomInserter!\n";
Chris Lattner025c39b2005-08-26 20:54:47 +00004179 abort();
4180 return 0;
4181}
4182
Chris Lattner39ae3622005-01-09 00:00:49 +00004183void SelectionDAGLowering::visitVAStart(CallInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00004184 DAG.setRoot(DAG.getNode(ISD::VASTART, MVT::Other, getRoot(),
4185 getValue(I.getOperand(1)),
4186 DAG.getSrcValue(I.getOperand(1))));
Chris Lattner39ae3622005-01-09 00:00:49 +00004187}
4188
4189void SelectionDAGLowering::visitVAArg(VAArgInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00004190 SDOperand V = DAG.getVAArg(TLI.getValueType(I.getType()), getRoot(),
4191 getValue(I.getOperand(0)),
4192 DAG.getSrcValue(I.getOperand(0)));
4193 setValue(&I, V);
4194 DAG.setRoot(V.getValue(1));
Chris Lattner1c08c712005-01-07 07:47:53 +00004195}
4196
4197void SelectionDAGLowering::visitVAEnd(CallInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00004198 DAG.setRoot(DAG.getNode(ISD::VAEND, MVT::Other, getRoot(),
4199 getValue(I.getOperand(1)),
4200 DAG.getSrcValue(I.getOperand(1))));
Chris Lattner1c08c712005-01-07 07:47:53 +00004201}
4202
4203void SelectionDAGLowering::visitVACopy(CallInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00004204 DAG.setRoot(DAG.getNode(ISD::VACOPY, MVT::Other, getRoot(),
4205 getValue(I.getOperand(1)),
4206 getValue(I.getOperand(2)),
4207 DAG.getSrcValue(I.getOperand(1)),
4208 DAG.getSrcValue(I.getOperand(2))));
Chris Lattner1c08c712005-01-07 07:47:53 +00004209}
4210
Chris Lattnerfdfded52006-04-12 16:20:43 +00004211/// TargetLowering::LowerArguments - This is the default LowerArguments
4212/// implementation, which just inserts a FORMAL_ARGUMENTS node. FIXME: When all
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004213/// targets are migrated to using FORMAL_ARGUMENTS, this hook should be
4214/// integrated into SDISel.
Chris Lattnerfdfded52006-04-12 16:20:43 +00004215std::vector<SDOperand>
4216TargetLowering::LowerArguments(Function &F, SelectionDAG &DAG) {
4217 // Add CC# and isVararg as operands to the FORMAL_ARGUMENTS node.
4218 std::vector<SDOperand> Ops;
Chris Lattner8c0c10c2006-05-16 06:45:34 +00004219 Ops.push_back(DAG.getRoot());
Chris Lattnerfdfded52006-04-12 16:20:43 +00004220 Ops.push_back(DAG.getConstant(F.getCallingConv(), getPointerTy()));
4221 Ops.push_back(DAG.getConstant(F.isVarArg(), getPointerTy()));
4222
4223 // Add one result value for each formal argument.
4224 std::vector<MVT::ValueType> RetVals;
Anton Korobeynikov6aa279d2007-01-28 18:01:49 +00004225 unsigned j = 1;
Anton Korobeynikovac2b2cf2007-01-28 16:04:40 +00004226 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end();
4227 I != E; ++I, ++j) {
Chris Lattnerfdfded52006-04-12 16:20:43 +00004228 MVT::ValueType VT = getValueType(I->getType());
Duncan Sands276dcbd2008-03-21 09:14:45 +00004229 ISD::ArgFlagsTy Flags;
Lauro Ramos Venancio7aa47b62007-02-13 13:50:08 +00004230 unsigned OriginalAlignment =
Chris Lattnerd2b7cec2007-02-14 05:52:17 +00004231 getTargetData()->getABITypeAlignment(I->getType());
Lauro Ramos Venancio7aa47b62007-02-13 13:50:08 +00004232
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00004233 if (F.paramHasAttr(j, ParamAttr::ZExt))
Duncan Sands276dcbd2008-03-21 09:14:45 +00004234 Flags.setZExt();
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00004235 if (F.paramHasAttr(j, ParamAttr::SExt))
Duncan Sands276dcbd2008-03-21 09:14:45 +00004236 Flags.setSExt();
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00004237 if (F.paramHasAttr(j, ParamAttr::InReg))
Duncan Sands276dcbd2008-03-21 09:14:45 +00004238 Flags.setInReg();
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00004239 if (F.paramHasAttr(j, ParamAttr::StructRet))
Duncan Sands276dcbd2008-03-21 09:14:45 +00004240 Flags.setSRet();
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00004241 if (F.paramHasAttr(j, ParamAttr::ByVal)) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00004242 Flags.setByVal();
Rafael Espindola594d37e2007-08-10 14:44:42 +00004243 const PointerType *Ty = cast<PointerType>(I->getType());
Duncan Sandsa41d7192008-01-13 21:19:59 +00004244 const Type *ElementTy = Ty->getElementType();
Duncan Sands276dcbd2008-03-21 09:14:45 +00004245 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
Duncan Sandsa41d7192008-01-13 21:19:59 +00004246 unsigned FrameSize = getTargetData()->getABITypeSize(ElementTy);
Dale Johannesen08e78b12008-02-22 17:49:45 +00004247 // For ByVal, alignment should be passed from FE. BE will guess if
4248 // this info is not there but there are cases it cannot get right.
4249 if (F.getParamAlignment(j))
Duncan Sands276dcbd2008-03-21 09:14:45 +00004250 FrameAlign = F.getParamAlignment(j);
4251 Flags.setByValAlign(FrameAlign);
4252 Flags.setByValSize(FrameSize);
Rafael Espindola594d37e2007-08-10 14:44:42 +00004253 }
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00004254 if (F.paramHasAttr(j, ParamAttr::Nest))
Duncan Sands276dcbd2008-03-21 09:14:45 +00004255 Flags.setNest();
4256 Flags.setOrigAlign(OriginalAlignment);
Duncan Sandsb988bac2008-02-11 20:58:28 +00004257
4258 MVT::ValueType RegisterVT = getRegisterType(VT);
4259 unsigned NumRegs = getNumRegisters(VT);
4260 for (unsigned i = 0; i != NumRegs; ++i) {
4261 RetVals.push_back(RegisterVT);
Nicolas Geoffray9701c8a2008-04-14 17:17:14 +00004262 ISD::ArgFlagsTy MyFlags = Flags;
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00004263 if (NumRegs > 1 && i == 0)
Nicolas Geoffray6ccbbd82008-04-15 08:08:50 +00004264 MyFlags.setSplit();
Duncan Sandsb988bac2008-02-11 20:58:28 +00004265 // if it isn't first piece, alignment must be 1
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00004266 else if (i > 0)
Nicolas Geoffray9701c8a2008-04-14 17:17:14 +00004267 MyFlags.setOrigAlign(1);
4268 Ops.push_back(DAG.getArgFlags(MyFlags));
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004269 }
Chris Lattnerfdfded52006-04-12 16:20:43 +00004270 }
Evan Cheng3b0d2862006-04-25 23:03:35 +00004271
Chris Lattner8c0c10c2006-05-16 06:45:34 +00004272 RetVals.push_back(MVT::Other);
Chris Lattnerfdfded52006-04-12 16:20:43 +00004273
4274 // Create the node.
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00004275 SDNode *Result = DAG.getNode(ISD::FORMAL_ARGUMENTS,
Chris Lattner86ca3ca2008-02-13 07:39:09 +00004276 DAG.getVTList(&RetVals[0], RetVals.size()),
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004277 &Ops[0], Ops.size()).Val;
Chris Lattner86ca3ca2008-02-13 07:39:09 +00004278
4279 // Prelower FORMAL_ARGUMENTS. This isn't required for functionality, but
4280 // allows exposing the loads that may be part of the argument access to the
4281 // first DAGCombiner pass.
4282 SDOperand TmpRes = LowerOperation(SDOperand(Result, 0), DAG);
4283
4284 // The number of results should match up, except that the lowered one may have
4285 // an extra flag result.
4286 assert((Result->getNumValues() == TmpRes.Val->getNumValues() ||
4287 (Result->getNumValues()+1 == TmpRes.Val->getNumValues() &&
4288 TmpRes.getValue(Result->getNumValues()).getValueType() == MVT::Flag))
4289 && "Lowering produced unexpected number of results!");
4290 Result = TmpRes.Val;
4291
Dan Gohman27a70be2007-07-02 16:18:06 +00004292 unsigned NumArgRegs = Result->getNumValues() - 1;
4293 DAG.setRoot(SDOperand(Result, NumArgRegs));
Chris Lattnerfdfded52006-04-12 16:20:43 +00004294
4295 // Set up the return result vector.
4296 Ops.clear();
4297 unsigned i = 0;
Reid Spencer47857812006-12-31 05:55:36 +00004298 unsigned Idx = 1;
4299 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
4300 ++I, ++Idx) {
Chris Lattnerfdfded52006-04-12 16:20:43 +00004301 MVT::ValueType VT = getValueType(I->getType());
Duncan Sandsb988bac2008-02-11 20:58:28 +00004302 MVT::ValueType PartVT = getRegisterType(VT);
4303
4304 unsigned NumParts = getNumRegisters(VT);
4305 SmallVector<SDOperand, 4> Parts(NumParts);
4306 for (unsigned j = 0; j != NumParts; ++j)
4307 Parts[j] = SDOperand(Result, i++);
4308
4309 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4310 if (F.paramHasAttr(Idx, ParamAttr::SExt))
4311 AssertOp = ISD::AssertSext;
4312 else if (F.paramHasAttr(Idx, ParamAttr::ZExt))
4313 AssertOp = ISD::AssertZext;
4314
4315 Ops.push_back(getCopyFromParts(DAG, &Parts[0], NumParts, PartVT, VT,
Chris Lattner4468c1f2008-03-09 09:38:46 +00004316 AssertOp));
Chris Lattnerfdfded52006-04-12 16:20:43 +00004317 }
Dan Gohman27a70be2007-07-02 16:18:06 +00004318 assert(i == NumArgRegs && "Argument register count mismatch!");
Chris Lattnerfdfded52006-04-12 16:20:43 +00004319 return Ops;
4320}
4321
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004322
4323/// TargetLowering::LowerCallTo - This is the default LowerCallTo
4324/// implementation, which just inserts an ISD::CALL node, which is later custom
4325/// lowered by the target to something concrete. FIXME: When all targets are
4326/// migrated to using ISD::CALL, this hook should be integrated into SDISel.
4327std::pair<SDOperand, SDOperand>
Duncan Sands00fee652008-02-14 17:28:50 +00004328TargetLowering::LowerCallTo(SDOperand Chain, const Type *RetTy,
4329 bool RetSExt, bool RetZExt, bool isVarArg,
4330 unsigned CallingConv, bool isTailCall,
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004331 SDOperand Callee,
4332 ArgListTy &Args, SelectionDAG &DAG) {
Chris Lattnerbe384162006-08-16 22:57:46 +00004333 SmallVector<SDOperand, 32> Ops;
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004334 Ops.push_back(Chain); // Op#0 - Chain
4335 Ops.push_back(DAG.getConstant(CallingConv, getPointerTy())); // Op#1 - CC
4336 Ops.push_back(DAG.getConstant(isVarArg, getPointerTy())); // Op#2 - VarArg
4337 Ops.push_back(DAG.getConstant(isTailCall, getPointerTy())); // Op#3 - Tail
4338 Ops.push_back(Callee);
4339
4340 // Handle all of the outgoing arguments.
4341 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Reid Spencer47857812006-12-31 05:55:36 +00004342 MVT::ValueType VT = getValueType(Args[i].Ty);
4343 SDOperand Op = Args[i].Node;
Duncan Sands276dcbd2008-03-21 09:14:45 +00004344 ISD::ArgFlagsTy Flags;
Lauro Ramos Venancio7aa47b62007-02-13 13:50:08 +00004345 unsigned OriginalAlignment =
Chris Lattnerd2b7cec2007-02-14 05:52:17 +00004346 getTargetData()->getABITypeAlignment(Args[i].Ty);
Duncan Sands276dcbd2008-03-21 09:14:45 +00004347
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004348 if (Args[i].isZExt)
Duncan Sands276dcbd2008-03-21 09:14:45 +00004349 Flags.setZExt();
4350 if (Args[i].isSExt)
4351 Flags.setSExt();
Anton Korobeynikov0db79d82007-03-06 06:10:33 +00004352 if (Args[i].isInReg)
Duncan Sands276dcbd2008-03-21 09:14:45 +00004353 Flags.setInReg();
Anton Korobeynikov0db79d82007-03-06 06:10:33 +00004354 if (Args[i].isSRet)
Duncan Sands276dcbd2008-03-21 09:14:45 +00004355 Flags.setSRet();
Rafael Espindola21485be2007-08-20 15:18:24 +00004356 if (Args[i].isByVal) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00004357 Flags.setByVal();
Rafael Espindola21485be2007-08-20 15:18:24 +00004358 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
Duncan Sandsa41d7192008-01-13 21:19:59 +00004359 const Type *ElementTy = Ty->getElementType();
Duncan Sands276dcbd2008-03-21 09:14:45 +00004360 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
Duncan Sandsa41d7192008-01-13 21:19:59 +00004361 unsigned FrameSize = getTargetData()->getABITypeSize(ElementTy);
Dale Johannesen08e78b12008-02-22 17:49:45 +00004362 // For ByVal, alignment should come from FE. BE will guess if this
4363 // info is not there but there are cases it cannot get right.
4364 if (Args[i].Alignment)
Duncan Sands276dcbd2008-03-21 09:14:45 +00004365 FrameAlign = Args[i].Alignment;
4366 Flags.setByValAlign(FrameAlign);
4367 Flags.setByValSize(FrameSize);
Rafael Espindola21485be2007-08-20 15:18:24 +00004368 }
Duncan Sands36397f52007-07-27 12:58:54 +00004369 if (Args[i].isNest)
Duncan Sands276dcbd2008-03-21 09:14:45 +00004370 Flags.setNest();
4371 Flags.setOrigAlign(OriginalAlignment);
Dan Gohman27a70be2007-07-02 16:18:06 +00004372
Duncan Sandsb988bac2008-02-11 20:58:28 +00004373 MVT::ValueType PartVT = getRegisterType(VT);
4374 unsigned NumParts = getNumRegisters(VT);
4375 SmallVector<SDOperand, 4> Parts(NumParts);
4376 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
4377
4378 if (Args[i].isSExt)
4379 ExtendKind = ISD::SIGN_EXTEND;
4380 else if (Args[i].isZExt)
4381 ExtendKind = ISD::ZERO_EXTEND;
4382
4383 getCopyToParts(DAG, Op, &Parts[0], NumParts, PartVT, ExtendKind);
4384
4385 for (unsigned i = 0; i != NumParts; ++i) {
4386 // if it isn't first piece, alignment must be 1
Duncan Sands276dcbd2008-03-21 09:14:45 +00004387 ISD::ArgFlagsTy MyFlags = Flags;
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00004388 if (NumParts > 1 && i == 0)
Nicolas Geoffray6ccbbd82008-04-15 08:08:50 +00004389 MyFlags.setSplit();
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00004390 else if (i != 0)
Duncan Sands276dcbd2008-03-21 09:14:45 +00004391 MyFlags.setOrigAlign(1);
Duncan Sandsb988bac2008-02-11 20:58:28 +00004392
4393 Ops.push_back(Parts[i]);
Duncan Sands276dcbd2008-03-21 09:14:45 +00004394 Ops.push_back(DAG.getArgFlags(MyFlags));
Dan Gohman27a70be2007-07-02 16:18:06 +00004395 }
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004396 }
4397
Dan Gohmanef5d1942008-03-11 21:11:25 +00004398 // Figure out the result value types. We start by making a list of
Dan Gohman23ce5022008-04-25 18:27:55 +00004399 // the potentially illegal return value types.
Dan Gohmanef5d1942008-03-11 21:11:25 +00004400 SmallVector<MVT::ValueType, 4> LoweredRetTys;
4401 SmallVector<MVT::ValueType, 4> RetTys;
Dan Gohman23ce5022008-04-25 18:27:55 +00004402 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanef5d1942008-03-11 21:11:25 +00004403
Dan Gohman23ce5022008-04-25 18:27:55 +00004404 // Then we translate that to a list of legal types.
4405 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
4406 MVT::ValueType VT = RetTys[I];
Dan Gohmanef5d1942008-03-11 21:11:25 +00004407 MVT::ValueType RegisterVT = getRegisterType(VT);
4408 unsigned NumRegs = getNumRegisters(VT);
4409 for (unsigned i = 0; i != NumRegs; ++i)
4410 LoweredRetTys.push_back(RegisterVT);
4411 }
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004412
Dan Gohmanef5d1942008-03-11 21:11:25 +00004413 LoweredRetTys.push_back(MVT::Other); // Always has a chain.
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004414
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004415 // Create the CALL node.
Chris Lattnerbe384162006-08-16 22:57:46 +00004416 SDOperand Res = DAG.getNode(ISD::CALL,
Dan Gohmanef5d1942008-03-11 21:11:25 +00004417 DAG.getVTList(&LoweredRetTys[0],
4418 LoweredRetTys.size()),
Chris Lattnerbe384162006-08-16 22:57:46 +00004419 &Ops[0], Ops.size());
Dan Gohmanef5d1942008-03-11 21:11:25 +00004420 Chain = Res.getValue(LoweredRetTys.size() - 1);
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004421
4422 // Gather up the call result into a single value.
4423 if (RetTy != Type::VoidTy) {
Duncan Sands00fee652008-02-14 17:28:50 +00004424 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4425
4426 if (RetSExt)
4427 AssertOp = ISD::AssertSext;
4428 else if (RetZExt)
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004429 AssertOp = ISD::AssertZext;
Duncan Sands00fee652008-02-14 17:28:50 +00004430
Dan Gohmanef5d1942008-03-11 21:11:25 +00004431 SmallVector<SDOperand, 4> ReturnValues;
4432 unsigned RegNo = 0;
Dan Gohman23ce5022008-04-25 18:27:55 +00004433 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
4434 MVT::ValueType VT = RetTys[I];
Dan Gohmanef5d1942008-03-11 21:11:25 +00004435 MVT::ValueType RegisterVT = getRegisterType(VT);
4436 unsigned NumRegs = getNumRegisters(VT);
4437 unsigned RegNoEnd = NumRegs + RegNo;
4438 SmallVector<SDOperand, 4> Results;
4439 for (; RegNo != RegNoEnd; ++RegNo)
4440 Results.push_back(Res.getValue(RegNo));
4441 SDOperand ReturnValue =
4442 getCopyFromParts(DAG, &Results[0], NumRegs, RegisterVT, VT,
4443 AssertOp);
4444 ReturnValues.push_back(ReturnValue);
4445 }
4446 Res = ReturnValues.size() == 1 ? ReturnValues.front() :
4447 DAG.getNode(ISD::MERGE_VALUES,
4448 DAG.getVTList(&RetTys[0], RetTys.size()),
4449 &ReturnValues[0], ReturnValues.size());
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004450 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004451
4452 return std::make_pair(Res, Chain);
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004453}
4454
Chris Lattner50381b62005-05-14 05:50:48 +00004455SDOperand TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner171453a2005-01-16 07:28:41 +00004456 assert(0 && "LowerOperation not implemented for this target!");
4457 abort();
Misha Brukmand3f03e42005-02-17 21:39:27 +00004458 return SDOperand();
Chris Lattner171453a2005-01-16 07:28:41 +00004459}
4460
Nate Begeman0aed7842006-01-28 03:14:31 +00004461SDOperand TargetLowering::CustomPromoteOperation(SDOperand Op,
4462 SelectionDAG &DAG) {
4463 assert(0 && "CustomPromoteOperation not implemented for this target!");
4464 abort();
4465 return SDOperand();
4466}
4467
Chris Lattner7041ee32005-01-11 05:56:49 +00004468//===----------------------------------------------------------------------===//
4469// SelectionDAGISel code
4470//===----------------------------------------------------------------------===//
Chris Lattner1c08c712005-01-07 07:47:53 +00004471
4472unsigned SelectionDAGISel::MakeReg(MVT::ValueType VT) {
Chris Lattner84bc5422007-12-31 04:13:23 +00004473 return RegInfo->createVirtualRegister(TLI.getRegClassFor(VT));
Chris Lattner1c08c712005-01-07 07:47:53 +00004474}
4475
Chris Lattner495a0b52005-08-17 06:37:43 +00004476void SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const {
Jim Laskeyc7c3f112006-10-16 20:52:31 +00004477 AU.addRequired<AliasAnalysis>();
Gordon Henriksence224772008-01-07 01:30:38 +00004478 AU.addRequired<CollectorModuleMetadata>();
Chris Lattnerc8d288f2007-03-31 04:18:03 +00004479 AU.setPreservesAll();
Chris Lattner495a0b52005-08-17 06:37:43 +00004480}
Chris Lattner1c08c712005-01-07 07:47:53 +00004481
Chris Lattnerc88d8e92005-12-05 07:10:48 +00004482
Chris Lattnerbad7f482006-10-28 19:22:10 +00004483
Chris Lattner1c08c712005-01-07 07:47:53 +00004484bool SelectionDAGISel::runOnFunction(Function &Fn) {
Dan Gohman5f43f922007-08-27 16:26:13 +00004485 // Get alias analysis for load/store combining.
4486 AA = &getAnalysis<AliasAnalysis>();
4487
Chris Lattner1c08c712005-01-07 07:47:53 +00004488 MachineFunction &MF = MachineFunction::construct(&Fn, TLI.getTargetMachine());
Gordon Henriksence224772008-01-07 01:30:38 +00004489 if (MF.getFunction()->hasCollector())
4490 GCI = &getAnalysis<CollectorModuleMetadata>().get(*MF.getFunction());
4491 else
4492 GCI = 0;
Chris Lattner84bc5422007-12-31 04:13:23 +00004493 RegInfo = &MF.getRegInfo();
Bill Wendling832171c2006-12-07 20:04:42 +00004494 DOUT << "\n\n\n=== " << Fn.getName() << "\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00004495
4496 FunctionLoweringInfo FuncInfo(TLI, Fn, MF);
4497
Dale Johannesen1532f3d2008-04-02 00:25:04 +00004498 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
4499 if (InvokeInst *Invoke = dyn_cast<InvokeInst>(I->getTerminator()))
4500 // Mark landing pad.
4501 FuncInfo.MBBMap[Invoke->getSuccessor(1)]->setIsLandingPad();
Duncan Sands9fac0b52007-06-06 10:05:18 +00004502
4503 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
Chris Lattner1c08c712005-01-07 07:47:53 +00004504 SelectBasicBlock(I, MF, FuncInfo);
Misha Brukmanedf128a2005-04-21 22:36:52 +00004505
Evan Chengad2070c2007-02-10 02:43:39 +00004506 // Add function live-ins to entry block live-in set.
4507 BasicBlock *EntryBB = &Fn.getEntryBlock();
4508 BB = FuncInfo.MBBMap[EntryBB];
Chris Lattner84bc5422007-12-31 04:13:23 +00004509 if (!RegInfo->livein_empty())
4510 for (MachineRegisterInfo::livein_iterator I = RegInfo->livein_begin(),
4511 E = RegInfo->livein_end(); I != E; ++I)
Evan Chengad2070c2007-02-10 02:43:39 +00004512 BB->addLiveIn(I->first);
4513
Duncan Sandsf4070822007-06-15 19:04:19 +00004514#ifndef NDEBUG
4515 assert(FuncInfo.CatchInfoFound.size() == FuncInfo.CatchInfoLost.size() &&
4516 "Not all catch info was assigned to a landing pad!");
4517#endif
4518
Chris Lattner1c08c712005-01-07 07:47:53 +00004519 return true;
4520}
4521
Dan Gohman86e1ebf2008-03-27 19:56:19 +00004522void SelectionDAGLowering::CopyValueToVirtualRegister(Value *V,
4523 unsigned Reg) {
Chris Lattner571e4342006-10-27 21:36:01 +00004524 SDOperand Op = getValue(V);
Chris Lattner18c2f132005-01-13 20:50:02 +00004525 assert((Op.getOpcode() != ISD::CopyFromReg ||
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00004526 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
Chris Lattner18c2f132005-01-13 20:50:02 +00004527 "Copy from a reg to the same reg!");
Dan Gohman86e1ebf2008-03-27 19:56:19 +00004528 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004529
Dan Gohman23ce5022008-04-25 18:27:55 +00004530 RegsForValue RFV(TLI, Reg, V->getType());
4531 SDOperand Chain = DAG.getEntryNode();
4532 RFV.getCopyToRegs(Op, DAG, Chain, 0);
4533 PendingExports.push_back(Chain);
Chris Lattner1c08c712005-01-07 07:47:53 +00004534}
4535
Chris Lattner068a81e2005-01-17 17:15:02 +00004536void SelectionDAGISel::
Dan Gohman86e1ebf2008-03-27 19:56:19 +00004537LowerArguments(BasicBlock *LLVMBB, SelectionDAGLowering &SDL) {
Chris Lattner068a81e2005-01-17 17:15:02 +00004538 // If this is the entry block, emit arguments.
Evan Cheng15699fc2007-02-10 01:08:18 +00004539 Function &F = *LLVMBB->getParent();
Chris Lattner0afa8e32005-01-17 17:55:19 +00004540 FunctionLoweringInfo &FuncInfo = SDL.FuncInfo;
Chris Lattnerbf209482005-10-30 19:42:35 +00004541 SDOperand OldRoot = SDL.DAG.getRoot();
4542 std::vector<SDOperand> Args = TLI.LowerArguments(F, SDL.DAG);
Chris Lattner068a81e2005-01-17 17:15:02 +00004543
Chris Lattnerbf209482005-10-30 19:42:35 +00004544 unsigned a = 0;
4545 for (Function::arg_iterator AI = F.arg_begin(), E = F.arg_end();
4546 AI != E; ++AI, ++a)
4547 if (!AI->use_empty()) {
4548 SDL.setValue(AI, Args[a]);
Evan Chengf7179bb2006-04-27 08:29:42 +00004549
Chris Lattnerbf209482005-10-30 19:42:35 +00004550 // If this argument is live outside of the entry block, insert a copy from
4551 // whereever we got it to the vreg that other BB's will reference it as.
Chris Lattner251db182007-02-25 18:40:32 +00004552 DenseMap<const Value*, unsigned>::iterator VMI=FuncInfo.ValueMap.find(AI);
4553 if (VMI != FuncInfo.ValueMap.end()) {
Dan Gohman86e1ebf2008-03-27 19:56:19 +00004554 SDL.CopyValueToVirtualRegister(AI, VMI->second);
Chris Lattnerbf209482005-10-30 19:42:35 +00004555 }
Chris Lattner0afa8e32005-01-17 17:55:19 +00004556 }
Chris Lattnerbf209482005-10-30 19:42:35 +00004557
Chris Lattnerbf209482005-10-30 19:42:35 +00004558 // Finally, if the target has anything special to do, allow it to do so.
Chris Lattner96645412006-05-16 06:10:58 +00004559 // FIXME: this should insert code into the DAG!
Chris Lattnerbf209482005-10-30 19:42:35 +00004560 EmitFunctionEntryCode(F, SDL.DAG.getMachineFunction());
Chris Lattner068a81e2005-01-17 17:15:02 +00004561}
4562
Duncan Sandsf4070822007-06-15 19:04:19 +00004563static void copyCatchInfo(BasicBlock *SrcBB, BasicBlock *DestBB,
4564 MachineModuleInfo *MMI, FunctionLoweringInfo &FLI) {
Duncan Sandsf4070822007-06-15 19:04:19 +00004565 for (BasicBlock::iterator I = SrcBB->begin(), E = --SrcBB->end(); I != E; ++I)
Duncan Sandscf26d7c2007-07-04 20:52:51 +00004566 if (isSelector(I)) {
Duncan Sandsf4070822007-06-15 19:04:19 +00004567 // Apply the catch info to DestBB.
4568 addCatchInfo(cast<CallInst>(*I), MMI, FLI.MBBMap[DestBB]);
4569#ifndef NDEBUG
Duncan Sands560a7372007-11-15 09:54:37 +00004570 if (!FLI.MBBMap[SrcBB]->isLandingPad())
4571 FLI.CatchInfoFound.insert(I);
Duncan Sandsf4070822007-06-15 19:04:19 +00004572#endif
4573 }
4574}
4575
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00004576/// CheckDAGForTailCallsAndFixThem - This Function looks for CALL nodes in the
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00004577/// DAG and fixes their tailcall attribute operand.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00004578static void CheckDAGForTailCallsAndFixThem(SelectionDAG &DAG,
4579 TargetLowering& TLI) {
4580 SDNode * Ret = NULL;
4581 SDOperand Terminator = DAG.getRoot();
4582
4583 // Find RET node.
4584 if (Terminator.getOpcode() == ISD::RET) {
4585 Ret = Terminator.Val;
4586 }
4587
4588 // Fix tail call attribute of CALL nodes.
4589 for (SelectionDAG::allnodes_iterator BE = DAG.allnodes_begin(),
4590 BI = prior(DAG.allnodes_end()); BI != BE; --BI) {
4591 if (BI->getOpcode() == ISD::CALL) {
4592 SDOperand OpRet(Ret, 0);
4593 SDOperand OpCall(static_cast<SDNode*>(BI), 0);
4594 bool isMarkedTailCall =
4595 cast<ConstantSDNode>(OpCall.getOperand(3))->getValue() != 0;
4596 // If CALL node has tail call attribute set to true and the call is not
4597 // eligible (no RET or the target rejects) the attribute is fixed to
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00004598 // false. The TargetLowering::IsEligibleForTailCallOptimization function
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00004599 // must correctly identify tail call optimizable calls.
4600 if (isMarkedTailCall &&
4601 (Ret==NULL ||
4602 !TLI.IsEligibleForTailCallOptimization(OpCall, OpRet, DAG))) {
4603 SmallVector<SDOperand, 32> Ops;
4604 unsigned idx=0;
4605 for(SDNode::op_iterator I =OpCall.Val->op_begin(),
4606 E=OpCall.Val->op_end(); I!=E; I++, idx++) {
4607 if (idx!=3)
4608 Ops.push_back(*I);
4609 else
4610 Ops.push_back(DAG.getConstant(false, TLI.getPointerTy()));
4611 }
4612 DAG.UpdateNodeOperands(OpCall, Ops.begin(), Ops.size());
4613 }
4614 }
4615 }
4616}
4617
Chris Lattner1c08c712005-01-07 07:47:53 +00004618void SelectionDAGISel::BuildSelectionDAG(SelectionDAG &DAG, BasicBlock *LLVMBB,
4619 std::vector<std::pair<MachineInstr*, unsigned> > &PHINodesToUpdate,
Nate Begemanf15485a2006-03-27 01:32:24 +00004620 FunctionLoweringInfo &FuncInfo) {
Gordon Henriksence224772008-01-07 01:30:38 +00004621 SelectionDAGLowering SDL(DAG, TLI, *AA, FuncInfo, GCI);
Chris Lattnerddb870b2005-01-13 17:59:43 +00004622
Chris Lattnerbf209482005-10-30 19:42:35 +00004623 // Lower any arguments needed in this block if this is the entry block.
Dan Gohmanecb7a772007-03-22 16:38:57 +00004624 if (LLVMBB == &LLVMBB->getParent()->getEntryBlock())
Dan Gohman86e1ebf2008-03-27 19:56:19 +00004625 LowerArguments(LLVMBB, SDL);
Chris Lattner1c08c712005-01-07 07:47:53 +00004626
4627 BB = FuncInfo.MBBMap[LLVMBB];
4628 SDL.setCurrentBasicBlock(BB);
4629
Duncan Sandsf4070822007-06-15 19:04:19 +00004630 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Duncan Sands9fac0b52007-06-06 10:05:18 +00004631
Dale Johannesen1532f3d2008-04-02 00:25:04 +00004632 if (MMI && BB->isLandingPad()) {
Duncan Sandsf4070822007-06-15 19:04:19 +00004633 // Add a label to mark the beginning of the landing pad. Deletion of the
4634 // landing pad can thus be detected via the MachineModuleInfo.
4635 unsigned LabelID = MMI->addLandingPad(BB);
4636 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, DAG.getEntryNode(),
Evan Chengbb81d972008-01-31 09:59:15 +00004637 DAG.getConstant(LabelID, MVT::i32),
4638 DAG.getConstant(1, MVT::i32)));
Duncan Sandsf4070822007-06-15 19:04:19 +00004639
Evan Chenge47c3332007-06-27 18:45:32 +00004640 // Mark exception register as live in.
4641 unsigned Reg = TLI.getExceptionAddressRegister();
4642 if (Reg) BB->addLiveIn(Reg);
4643
4644 // Mark exception selector register as live in.
4645 Reg = TLI.getExceptionSelectorRegister();
4646 if (Reg) BB->addLiveIn(Reg);
4647
Duncan Sandsf4070822007-06-15 19:04:19 +00004648 // FIXME: Hack around an exception handling flaw (PR1508): the personality
4649 // function and list of typeids logically belong to the invoke (or, if you
4650 // like, the basic block containing the invoke), and need to be associated
4651 // with it in the dwarf exception handling tables. Currently however the
Duncan Sandscf26d7c2007-07-04 20:52:51 +00004652 // information is provided by an intrinsic (eh.selector) that can be moved
4653 // to unexpected places by the optimizers: if the unwind edge is critical,
4654 // then breaking it can result in the intrinsics being in the successor of
4655 // the landing pad, not the landing pad itself. This results in exceptions
4656 // not being caught because no typeids are associated with the invoke.
4657 // This may not be the only way things can go wrong, but it is the only way
4658 // we try to work around for the moment.
Duncan Sandsf4070822007-06-15 19:04:19 +00004659 BranchInst *Br = dyn_cast<BranchInst>(LLVMBB->getTerminator());
4660
4661 if (Br && Br->isUnconditional()) { // Critical edge?
4662 BasicBlock::iterator I, E;
4663 for (I = LLVMBB->begin(), E = --LLVMBB->end(); I != E; ++I)
Duncan Sandscf26d7c2007-07-04 20:52:51 +00004664 if (isSelector(I))
Duncan Sandsf4070822007-06-15 19:04:19 +00004665 break;
4666
4667 if (I == E)
4668 // No catch info found - try to extract some from the successor.
4669 copyCatchInfo(Br->getSuccessor(0), LLVMBB, MMI, FuncInfo);
Duncan Sands9fac0b52007-06-06 10:05:18 +00004670 }
4671 }
4672
Chris Lattner1c08c712005-01-07 07:47:53 +00004673 // Lower all of the non-terminator instructions.
4674 for (BasicBlock::iterator I = LLVMBB->begin(), E = --LLVMBB->end();
4675 I != E; ++I)
4676 SDL.visit(*I);
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00004677
Chris Lattner1c08c712005-01-07 07:47:53 +00004678 // Ensure that all instructions which are used outside of their defining
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00004679 // blocks are available as virtual registers. Invoke is handled elsewhere.
Chris Lattner1c08c712005-01-07 07:47:53 +00004680 for (BasicBlock::iterator I = LLVMBB->begin(), E = LLVMBB->end(); I != E;++I)
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00004681 if (!I->use_empty() && !isa<PHINode>(I) && !isa<InvokeInst>(I)) {
Chris Lattner9f24ad72007-02-04 01:35:11 +00004682 DenseMap<const Value*, unsigned>::iterator VMI =FuncInfo.ValueMap.find(I);
Chris Lattner1c08c712005-01-07 07:47:53 +00004683 if (VMI != FuncInfo.ValueMap.end())
Dan Gohman86e1ebf2008-03-27 19:56:19 +00004684 SDL.CopyValueToVirtualRegister(I, VMI->second);
Chris Lattner1c08c712005-01-07 07:47:53 +00004685 }
4686
4687 // Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
4688 // ensure constants are generated when needed. Remember the virtual registers
4689 // that need to be added to the Machine PHI nodes as input. We cannot just
4690 // directly add them, because expansion might result in multiple MBB's for one
4691 // BB. As such, the start of the BB might correspond to a different MBB than
4692 // the end.
Misha Brukmanedf128a2005-04-21 22:36:52 +00004693 //
Chris Lattner8c494ab2006-10-27 23:50:33 +00004694 TerminatorInst *TI = LLVMBB->getTerminator();
Chris Lattner1c08c712005-01-07 07:47:53 +00004695
4696 // Emit constants only once even if used by multiple PHI nodes.
4697 std::map<Constant*, unsigned> ConstantsOut;
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004698
Chris Lattner8c494ab2006-10-27 23:50:33 +00004699 // Vector bool would be better, but vector<bool> is really slow.
4700 std::vector<unsigned char> SuccsHandled;
4701 if (TI->getNumSuccessors())
4702 SuccsHandled.resize(BB->getParent()->getNumBlockIDs());
4703
Dan Gohman532dc2e2007-07-09 20:59:04 +00004704 // Check successor nodes' PHI nodes that expect a constant to be available
4705 // from this block.
Chris Lattner1c08c712005-01-07 07:47:53 +00004706 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
4707 BasicBlock *SuccBB = TI->getSuccessor(succ);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004708 if (!isa<PHINode>(SuccBB->begin())) continue;
Chris Lattner8c494ab2006-10-27 23:50:33 +00004709 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004710
Chris Lattner8c494ab2006-10-27 23:50:33 +00004711 // If this terminator has multiple identical successors (common for
4712 // switches), only handle each succ once.
4713 unsigned SuccMBBNo = SuccMBB->getNumber();
4714 if (SuccsHandled[SuccMBBNo]) continue;
4715 SuccsHandled[SuccMBBNo] = true;
4716
4717 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Chris Lattner1c08c712005-01-07 07:47:53 +00004718 PHINode *PN;
4719
4720 // At this point we know that there is a 1-1 correspondence between LLVM PHI
4721 // nodes and Machine PHI nodes, but the incoming operands have not been
4722 // emitted yet.
4723 for (BasicBlock::iterator I = SuccBB->begin();
Chris Lattner8c494ab2006-10-27 23:50:33 +00004724 (PN = dyn_cast<PHINode>(I)); ++I) {
4725 // Ignore dead phi's.
4726 if (PN->use_empty()) continue;
4727
4728 unsigned Reg;
4729 Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Chris Lattner3f7927c2006-11-29 01:12:32 +00004730
Chris Lattner8c494ab2006-10-27 23:50:33 +00004731 if (Constant *C = dyn_cast<Constant>(PHIOp)) {
4732 unsigned &RegOut = ConstantsOut[C];
4733 if (RegOut == 0) {
4734 RegOut = FuncInfo.CreateRegForValue(C);
Dan Gohman86e1ebf2008-03-27 19:56:19 +00004735 SDL.CopyValueToVirtualRegister(C, RegOut);
Chris Lattner1c08c712005-01-07 07:47:53 +00004736 }
Chris Lattner8c494ab2006-10-27 23:50:33 +00004737 Reg = RegOut;
4738 } else {
4739 Reg = FuncInfo.ValueMap[PHIOp];
4740 if (Reg == 0) {
4741 assert(isa<AllocaInst>(PHIOp) &&
4742 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
4743 "Didn't codegen value into a register!??");
4744 Reg = FuncInfo.CreateRegForValue(PHIOp);
Dan Gohman86e1ebf2008-03-27 19:56:19 +00004745 SDL.CopyValueToVirtualRegister(PHIOp, Reg);
Chris Lattner7e021512006-03-31 02:12:18 +00004746 }
Chris Lattner1c08c712005-01-07 07:47:53 +00004747 }
Chris Lattner8c494ab2006-10-27 23:50:33 +00004748
4749 // Remember that this register needs to added to the machine PHI node as
4750 // the input for this MBB.
4751 MVT::ValueType VT = TLI.getValueType(PN->getType());
Dan Gohman7f321562007-06-25 16:23:39 +00004752 unsigned NumRegisters = TLI.getNumRegisters(VT);
Dan Gohmanb9f10192007-06-21 14:42:22 +00004753 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Chris Lattner8c494ab2006-10-27 23:50:33 +00004754 PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
4755 }
Chris Lattner1c08c712005-01-07 07:47:53 +00004756 }
4757 ConstantsOut.clear();
4758
4759 // Lower the terminator after the copies are emitted.
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00004760 SDL.visit(*LLVMBB->getTerminator());
Chris Lattnera651cf62005-01-17 19:43:36 +00004761
Nate Begemanf15485a2006-03-27 01:32:24 +00004762 // Copy over any CaseBlock records that may now exist due to SwitchInst
Nate Begeman37efe672006-04-22 18:53:45 +00004763 // lowering, as well as any jump table information.
Nate Begemanf15485a2006-03-27 01:32:24 +00004764 SwitchCases.clear();
4765 SwitchCases = SDL.SwitchCases;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00004766 JTCases.clear();
4767 JTCases = SDL.JTCases;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004768 BitTestCases.clear();
4769 BitTestCases = SDL.BitTestCases;
4770
Chris Lattnera651cf62005-01-17 19:43:36 +00004771 // Make sure the root of the DAG is up-to-date.
Dan Gohman86e1ebf2008-03-27 19:56:19 +00004772 DAG.setRoot(SDL.getControlRoot());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00004773
4774 // Check whether calls in this block are real tail calls. Fix up CALL nodes
4775 // with correct tailcall attribute so that the target can rely on the tailcall
4776 // attribute indicating whether the call is really eligible for tail call
4777 // optimization.
4778 CheckDAGForTailCallsAndFixThem(DAG, TLI);
Chris Lattner1c08c712005-01-07 07:47:53 +00004779}
4780
Nate Begemanf15485a2006-03-27 01:32:24 +00004781void SelectionDAGISel::CodeGenAndEmitDAG(SelectionDAG &DAG) {
Dan Gohman417e11b2007-10-08 15:12:17 +00004782 DOUT << "Lowered selection DAG:\n";
4783 DEBUG(DAG.dump());
4784
Chris Lattneraf21d552005-10-10 16:47:10 +00004785 // Run the DAG combiner in pre-legalize mode.
Dan Gohman5f43f922007-08-27 16:26:13 +00004786 DAG.Combine(false, *AA);
Nate Begeman2300f552005-09-07 00:15:36 +00004787
Dan Gohman417e11b2007-10-08 15:12:17 +00004788 DOUT << "Optimized lowered selection DAG:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00004789 DEBUG(DAG.dump());
Nate Begemanf15485a2006-03-27 01:32:24 +00004790
Chris Lattner1c08c712005-01-07 07:47:53 +00004791 // Second step, hack on the DAG until it only uses operations and types that
4792 // the target supports.
Chris Lattner01d029b2007-10-15 06:10:22 +00004793#if 0 // Enable this some day.
4794 DAG.LegalizeTypes();
4795 // Someday even later, enable a dag combine pass here.
4796#endif
Chris Lattnerac9dc082005-01-23 04:36:26 +00004797 DAG.Legalize();
Nate Begemanf15485a2006-03-27 01:32:24 +00004798
Bill Wendling832171c2006-12-07 20:04:42 +00004799 DOUT << "Legalized selection DAG:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00004800 DEBUG(DAG.dump());
Nate Begemanf15485a2006-03-27 01:32:24 +00004801
Chris Lattneraf21d552005-10-10 16:47:10 +00004802 // Run the DAG combiner in post-legalize mode.
Dan Gohman5f43f922007-08-27 16:26:13 +00004803 DAG.Combine(true, *AA);
Nate Begeman2300f552005-09-07 00:15:36 +00004804
Dan Gohman417e11b2007-10-08 15:12:17 +00004805 DOUT << "Optimized legalized selection DAG:\n";
4806 DEBUG(DAG.dump());
4807
Evan Chenga9c20912006-01-21 02:32:06 +00004808 if (ViewISelDAGs) DAG.viewGraph();
Evan Cheng552c4a82006-04-28 02:09:19 +00004809
Chris Lattnera33ef482005-03-30 01:10:47 +00004810 // Third, instruction select all of the operations to machine code, adding the
4811 // code to the MachineBasicBlock.
Chris Lattner1c08c712005-01-07 07:47:53 +00004812 InstructionSelectBasicBlock(DAG);
Nate Begemanf15485a2006-03-27 01:32:24 +00004813
Bill Wendling832171c2006-12-07 20:04:42 +00004814 DOUT << "Selected machine code:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00004815 DEBUG(BB->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +00004816}
Chris Lattner1c08c712005-01-07 07:47:53 +00004817
Nate Begemanf15485a2006-03-27 01:32:24 +00004818void SelectionDAGISel::SelectBasicBlock(BasicBlock *LLVMBB, MachineFunction &MF,
4819 FunctionLoweringInfo &FuncInfo) {
4820 std::vector<std::pair<MachineInstr*, unsigned> > PHINodesToUpdate;
4821 {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00004822 SelectionDAG DAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
Nate Begemanf15485a2006-03-27 01:32:24 +00004823 CurDAG = &DAG;
4824
4825 // First step, lower LLVM code to some DAG. This DAG may use operations and
4826 // types that are not supported by the target.
4827 BuildSelectionDAG(DAG, LLVMBB, PHINodesToUpdate, FuncInfo);
4828
4829 // Second step, emit the lowered DAG as machine code.
4830 CodeGenAndEmitDAG(DAG);
4831 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004832
4833 DOUT << "Total amount of phi nodes to update: "
4834 << PHINodesToUpdate.size() << "\n";
4835 DEBUG(for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i)
4836 DOUT << "Node " << i << " : (" << PHINodesToUpdate[i].first
4837 << ", " << PHINodesToUpdate[i].second << ")\n";);
Nate Begemanf15485a2006-03-27 01:32:24 +00004838
Chris Lattnera33ef482005-03-30 01:10:47 +00004839 // Next, now that we know what the last MBB the LLVM BB expanded is, update
Chris Lattner1c08c712005-01-07 07:47:53 +00004840 // PHI nodes in successors.
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004841 if (SwitchCases.empty() && JTCases.empty() && BitTestCases.empty()) {
Nate Begemanf15485a2006-03-27 01:32:24 +00004842 for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i) {
4843 MachineInstr *PHI = PHINodesToUpdate[i].first;
4844 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
4845 "This is not a machine PHI node that we are updating!");
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00004846 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[i].second,
4847 false));
4848 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begemanf15485a2006-03-27 01:32:24 +00004849 }
4850 return;
Chris Lattner1c08c712005-01-07 07:47:53 +00004851 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004852
4853 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i) {
4854 // Lower header first, if it wasn't already lowered
4855 if (!BitTestCases[i].Emitted) {
4856 SelectionDAG HSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
4857 CurDAG = &HSDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00004858 SelectionDAGLowering HSDL(HSDAG, TLI, *AA, FuncInfo, GCI);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004859 // Set the current basic block to the mbb we wish to insert the code into
4860 BB = BitTestCases[i].Parent;
4861 HSDL.setCurrentBasicBlock(BB);
4862 // Emit the code
4863 HSDL.visitBitTestHeader(BitTestCases[i]);
4864 HSDAG.setRoot(HSDL.getRoot());
4865 CodeGenAndEmitDAG(HSDAG);
4866 }
4867
4868 for (unsigned j = 0, ej = BitTestCases[i].Cases.size(); j != ej; ++j) {
4869 SelectionDAG BSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
4870 CurDAG = &BSDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00004871 SelectionDAGLowering BSDL(BSDAG, TLI, *AA, FuncInfo, GCI);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004872 // Set the current basic block to the mbb we wish to insert the code into
4873 BB = BitTestCases[i].Cases[j].ThisBB;
4874 BSDL.setCurrentBasicBlock(BB);
4875 // Emit the code
4876 if (j+1 != ej)
4877 BSDL.visitBitTestCase(BitTestCases[i].Cases[j+1].ThisBB,
4878 BitTestCases[i].Reg,
4879 BitTestCases[i].Cases[j]);
4880 else
4881 BSDL.visitBitTestCase(BitTestCases[i].Default,
4882 BitTestCases[i].Reg,
4883 BitTestCases[i].Cases[j]);
4884
4885
4886 BSDAG.setRoot(BSDL.getRoot());
4887 CodeGenAndEmitDAG(BSDAG);
4888 }
4889
4890 // Update PHI Nodes
4891 for (unsigned pi = 0, pe = PHINodesToUpdate.size(); pi != pe; ++pi) {
4892 MachineInstr *PHI = PHINodesToUpdate[pi].first;
4893 MachineBasicBlock *PHIBB = PHI->getParent();
4894 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
4895 "This is not a machine PHI node that we are updating!");
4896 // This is "default" BB. We have two jumps to it. From "header" BB and
4897 // from last "case" BB.
4898 if (PHIBB == BitTestCases[i].Default) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00004899 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
4900 false));
4901 PHI->addOperand(MachineOperand::CreateMBB(BitTestCases[i].Parent));
4902 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
4903 false));
4904 PHI->addOperand(MachineOperand::CreateMBB(BitTestCases[i].Cases.
4905 back().ThisBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004906 }
4907 // One of "cases" BB.
4908 for (unsigned j = 0, ej = BitTestCases[i].Cases.size(); j != ej; ++j) {
4909 MachineBasicBlock* cBB = BitTestCases[i].Cases[j].ThisBB;
4910 if (cBB->succ_end() !=
4911 std::find(cBB->succ_begin(),cBB->succ_end(), PHIBB)) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00004912 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
4913 false));
4914 PHI->addOperand(MachineOperand::CreateMBB(cBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004915 }
4916 }
4917 }
4918 }
4919
Nate Begeman9453eea2006-04-23 06:26:20 +00004920 // If the JumpTable record is filled in, then we need to emit a jump table.
4921 // Updating the PHI nodes is tricky in this case, since we need to determine
4922 // whether the PHI is a successor of the range check MBB or the jump table MBB
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00004923 for (unsigned i = 0, e = JTCases.size(); i != e; ++i) {
4924 // Lower header first, if it wasn't already lowered
4925 if (!JTCases[i].first.Emitted) {
4926 SelectionDAG HSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
4927 CurDAG = &HSDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00004928 SelectionDAGLowering HSDL(HSDAG, TLI, *AA, FuncInfo, GCI);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00004929 // Set the current basic block to the mbb we wish to insert the code into
4930 BB = JTCases[i].first.HeaderBB;
4931 HSDL.setCurrentBasicBlock(BB);
4932 // Emit the code
4933 HSDL.visitJumpTableHeader(JTCases[i].second, JTCases[i].first);
4934 HSDAG.setRoot(HSDL.getRoot());
4935 CodeGenAndEmitDAG(HSDAG);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004936 }
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00004937
4938 SelectionDAG JSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
4939 CurDAG = &JSDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00004940 SelectionDAGLowering JSDL(JSDAG, TLI, *AA, FuncInfo, GCI);
Nate Begeman37efe672006-04-22 18:53:45 +00004941 // Set the current basic block to the mbb we wish to insert the code into
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00004942 BB = JTCases[i].second.MBB;
4943 JSDL.setCurrentBasicBlock(BB);
Nate Begeman37efe672006-04-22 18:53:45 +00004944 // Emit the code
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00004945 JSDL.visitJumpTable(JTCases[i].second);
4946 JSDAG.setRoot(JSDL.getRoot());
4947 CodeGenAndEmitDAG(JSDAG);
4948
Nate Begeman37efe672006-04-22 18:53:45 +00004949 // Update PHI Nodes
4950 for (unsigned pi = 0, pe = PHINodesToUpdate.size(); pi != pe; ++pi) {
4951 MachineInstr *PHI = PHINodesToUpdate[pi].first;
4952 MachineBasicBlock *PHIBB = PHI->getParent();
4953 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
4954 "This is not a machine PHI node that we are updating!");
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004955 // "default" BB. We can go there only from header BB.
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00004956 if (PHIBB == JTCases[i].second.Default) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00004957 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
4958 false));
4959 PHI->addOperand(MachineOperand::CreateMBB(JTCases[i].first.HeaderBB));
Nate Begemanf4360a42006-05-03 03:48:02 +00004960 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004961 // JT BB. Just iterate over successors here
Nate Begemanf4360a42006-05-03 03:48:02 +00004962 if (BB->succ_end() != std::find(BB->succ_begin(),BB->succ_end(), PHIBB)) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00004963 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
4964 false));
4965 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begeman37efe672006-04-22 18:53:45 +00004966 }
4967 }
Nate Begeman37efe672006-04-22 18:53:45 +00004968 }
4969
Chris Lattnerb2e806e2006-10-22 23:00:53 +00004970 // If the switch block involved a branch to one of the actual successors, we
4971 // need to update PHI nodes in that block.
4972 for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i) {
4973 MachineInstr *PHI = PHINodesToUpdate[i].first;
4974 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
4975 "This is not a machine PHI node that we are updating!");
4976 if (BB->isSuccessor(PHI->getParent())) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00004977 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[i].second,
4978 false));
4979 PHI->addOperand(MachineOperand::CreateMBB(BB));
Chris Lattnerb2e806e2006-10-22 23:00:53 +00004980 }
4981 }
4982
Nate Begemanf15485a2006-03-27 01:32:24 +00004983 // If we generated any switch lowering information, build and codegen any
4984 // additional DAGs necessary.
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004985 for (unsigned i = 0, e = SwitchCases.size(); i != e; ++i) {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00004986 SelectionDAG SDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
Nate Begemanf15485a2006-03-27 01:32:24 +00004987 CurDAG = &SDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00004988 SelectionDAGLowering SDL(SDAG, TLI, *AA, FuncInfo, GCI);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004989
Nate Begemanf15485a2006-03-27 01:32:24 +00004990 // Set the current basic block to the mbb we wish to insert the code into
4991 BB = SwitchCases[i].ThisBB;
4992 SDL.setCurrentBasicBlock(BB);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004993
Nate Begemanf15485a2006-03-27 01:32:24 +00004994 // Emit the code
4995 SDL.visitSwitchCase(SwitchCases[i]);
4996 SDAG.setRoot(SDL.getRoot());
4997 CodeGenAndEmitDAG(SDAG);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004998
4999 // Handle any PHI nodes in successors of this chunk, as if we were coming
5000 // from the original BB before switch expansion. Note that PHI nodes can
5001 // occur multiple times in PHINodesToUpdate. We have to be very careful to
5002 // handle them the right number of times.
Chris Lattner57ab6592006-10-24 17:57:59 +00005003 while ((BB = SwitchCases[i].TrueBB)) { // Handle LHS and RHS.
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005004 for (MachineBasicBlock::iterator Phi = BB->begin();
5005 Phi != BB->end() && Phi->getOpcode() == TargetInstrInfo::PHI; ++Phi){
5006 // This value for this PHI node is recorded in PHINodesToUpdate, get it.
5007 for (unsigned pn = 0; ; ++pn) {
5008 assert(pn != PHINodesToUpdate.size() && "Didn't find PHI entry!");
5009 if (PHINodesToUpdate[pn].first == Phi) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005010 Phi->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pn].
5011 second, false));
5012 Phi->addOperand(MachineOperand::CreateMBB(SwitchCases[i].ThisBB));
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005013 break;
5014 }
5015 }
Nate Begemanf15485a2006-03-27 01:32:24 +00005016 }
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005017
5018 // Don't process RHS if same block as LHS.
Chris Lattner57ab6592006-10-24 17:57:59 +00005019 if (BB == SwitchCases[i].FalseBB)
5020 SwitchCases[i].FalseBB = 0;
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005021
5022 // If we haven't handled the RHS, do so now. Otherwise, we're done.
Chris Lattner24525952006-10-24 18:07:37 +00005023 SwitchCases[i].TrueBB = SwitchCases[i].FalseBB;
Chris Lattner57ab6592006-10-24 17:57:59 +00005024 SwitchCases[i].FalseBB = 0;
Nate Begemanf15485a2006-03-27 01:32:24 +00005025 }
Chris Lattner57ab6592006-10-24 17:57:59 +00005026 assert(SwitchCases[i].TrueBB == 0 && SwitchCases[i].FalseBB == 0);
Chris Lattnera33ef482005-03-30 01:10:47 +00005027 }
Chris Lattner1c08c712005-01-07 07:47:53 +00005028}
Evan Chenga9c20912006-01-21 02:32:06 +00005029
Jim Laskey13ec7022006-08-01 14:21:23 +00005030
Evan Chenga9c20912006-01-21 02:32:06 +00005031//===----------------------------------------------------------------------===//
5032/// ScheduleAndEmitDAG - Pick a safe ordering and emit instructions for each
5033/// target node in the graph.
5034void SelectionDAGISel::ScheduleAndEmitDAG(SelectionDAG &DAG) {
5035 if (ViewSchedDAGs) DAG.viewGraph();
Evan Cheng4ef10862006-01-23 07:01:07 +00005036
Jim Laskeyeb577ba2006-08-02 12:30:23 +00005037 RegisterScheduler::FunctionPassCtor Ctor = RegisterScheduler::getDefault();
Jim Laskey13ec7022006-08-01 14:21:23 +00005038
5039 if (!Ctor) {
Jim Laskeyeb577ba2006-08-02 12:30:23 +00005040 Ctor = ISHeuristic;
Jim Laskey9373beb2006-08-01 19:14:14 +00005041 RegisterScheduler::setDefault(Ctor);
Evan Cheng4ef10862006-01-23 07:01:07 +00005042 }
Jim Laskey13ec7022006-08-01 14:21:23 +00005043
Jim Laskey9ff542f2006-08-01 18:29:48 +00005044 ScheduleDAG *SL = Ctor(this, &DAG, BB);
Chris Lattnera3818e62006-01-21 19:12:11 +00005045 BB = SL->Run();
Dan Gohman3e1a7ae2007-08-28 20:32:58 +00005046
5047 if (ViewSUnitDAGs) SL->viewGraph();
5048
Evan Chengcccf1232006-02-04 06:49:00 +00005049 delete SL;
Evan Chenga9c20912006-01-21 02:32:06 +00005050}
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005051
Chris Lattner03fc53c2006-03-06 00:22:00 +00005052
Jim Laskey9ff542f2006-08-01 18:29:48 +00005053HazardRecognizer *SelectionDAGISel::CreateTargetHazardRecognizer() {
5054 return new HazardRecognizer();
5055}
5056
Chris Lattner75548062006-10-11 03:58:02 +00005057//===----------------------------------------------------------------------===//
5058// Helper functions used by the generated instruction selector.
5059//===----------------------------------------------------------------------===//
5060// Calls to these methods are generated by tblgen.
5061
5062/// CheckAndMask - The isel is trying to match something like (and X, 255). If
5063/// the dag combiner simplified the 255, we still want to match. RHS is the
5064/// actual value in the DAG on the RHS of an AND, and DesiredMaskS is the value
5065/// specified in the .td file (e.g. 255).
5066bool SelectionDAGISel::CheckAndMask(SDOperand LHS, ConstantSDNode *RHS,
Dan Gohmandc9b3d02007-07-24 23:00:27 +00005067 int64_t DesiredMaskS) const {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005068 const APInt &ActualMask = RHS->getAPIntValue();
5069 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Chris Lattner75548062006-10-11 03:58:02 +00005070
5071 // If the actual mask exactly matches, success!
5072 if (ActualMask == DesiredMask)
5073 return true;
5074
5075 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005076 if (ActualMask.intersects(~DesiredMask))
Chris Lattner75548062006-10-11 03:58:02 +00005077 return false;
5078
5079 // Otherwise, the DAG Combiner may have proven that the value coming in is
5080 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005081 APInt NeededMask = DesiredMask & ~ActualMask;
Dan Gohmanea859be2007-06-22 14:59:07 +00005082 if (CurDAG->MaskedValueIsZero(LHS, NeededMask))
Chris Lattner75548062006-10-11 03:58:02 +00005083 return true;
5084
5085 // TODO: check to see if missing bits are just not demanded.
5086
5087 // Otherwise, this pattern doesn't match.
5088 return false;
5089}
5090
5091/// CheckOrMask - The isel is trying to match something like (or X, 255). If
5092/// the dag combiner simplified the 255, we still want to match. RHS is the
5093/// actual value in the DAG on the RHS of an OR, and DesiredMaskS is the value
5094/// specified in the .td file (e.g. 255).
5095bool SelectionDAGISel::CheckOrMask(SDOperand LHS, ConstantSDNode *RHS,
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005096 int64_t DesiredMaskS) const {
5097 const APInt &ActualMask = RHS->getAPIntValue();
5098 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Chris Lattner75548062006-10-11 03:58:02 +00005099
5100 // If the actual mask exactly matches, success!
5101 if (ActualMask == DesiredMask)
5102 return true;
5103
5104 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005105 if (ActualMask.intersects(~DesiredMask))
Chris Lattner75548062006-10-11 03:58:02 +00005106 return false;
5107
5108 // Otherwise, the DAG Combiner may have proven that the value coming in is
5109 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005110 APInt NeededMask = DesiredMask & ~ActualMask;
Chris Lattner75548062006-10-11 03:58:02 +00005111
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005112 APInt KnownZero, KnownOne;
Dan Gohmanea859be2007-06-22 14:59:07 +00005113 CurDAG->ComputeMaskedBits(LHS, NeededMask, KnownZero, KnownOne);
Chris Lattner75548062006-10-11 03:58:02 +00005114
5115 // If all the missing bits in the or are already known to be set, match!
5116 if ((NeededMask & KnownOne) == NeededMask)
5117 return true;
5118
5119 // TODO: check to see if missing bits are just not demanded.
5120
5121 // Otherwise, this pattern doesn't match.
5122 return false;
5123}
5124
Jim Laskey9ff542f2006-08-01 18:29:48 +00005125
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005126/// SelectInlineAsmMemoryOperands - Calls to this are automatically generated
5127/// by tblgen. Others should not call it.
5128void SelectionDAGISel::
5129SelectInlineAsmMemoryOperands(std::vector<SDOperand> &Ops, SelectionDAG &DAG) {
5130 std::vector<SDOperand> InOps;
5131 std::swap(InOps, Ops);
5132
5133 Ops.push_back(InOps[0]); // input chain.
5134 Ops.push_back(InOps[1]); // input asm string.
5135
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005136 unsigned i = 2, e = InOps.size();
5137 if (InOps[e-1].getValueType() == MVT::Flag)
5138 --e; // Don't process a flag operand if it is here.
5139
5140 while (i != e) {
5141 unsigned Flags = cast<ConstantSDNode>(InOps[i])->getValue();
5142 if ((Flags & 7) != 4 /*MEM*/) {
5143 // Just skip over this operand, copying the operands verbatim.
5144 Ops.insert(Ops.end(), InOps.begin()+i, InOps.begin()+i+(Flags >> 3) + 1);
5145 i += (Flags >> 3) + 1;
5146 } else {
5147 assert((Flags >> 3) == 1 && "Memory operand with multiple values?");
5148 // Otherwise, this is a memory operand. Ask the target to select it.
5149 std::vector<SDOperand> SelOps;
5150 if (SelectInlineAsmMemoryOperand(InOps[i+1], 'm', SelOps, DAG)) {
Bill Wendling832171c2006-12-07 20:04:42 +00005151 cerr << "Could not match memory address. Inline asm failure!\n";
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005152 exit(1);
5153 }
5154
5155 // Add this to the output node.
Chris Lattner4b993b12007-04-09 00:33:58 +00005156 MVT::ValueType IntPtrTy = DAG.getTargetLoweringInfo().getPointerTy();
Chris Lattner36d43962006-12-16 21:14:48 +00005157 Ops.push_back(DAG.getTargetConstant(4/*MEM*/ | (SelOps.size() << 3),
Chris Lattner4b993b12007-04-09 00:33:58 +00005158 IntPtrTy));
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005159 Ops.insert(Ops.end(), SelOps.begin(), SelOps.end());
5160 i += 2;
5161 }
5162 }
5163
5164 // Add the flag input back if present.
5165 if (e != InOps.size())
5166 Ops.push_back(InOps.back());
5167}
Devang Patel794fd752007-05-01 21:15:47 +00005168
Devang Patel19974732007-05-03 01:11:54 +00005169char SelectionDAGISel::ID = 0;