blob: 9c707645946cf86edcb1a9d508fe8a1e5f9bb258 [file] [log] [blame]
Jason W Kimd4d4f4f2010-09-30 02:17:26 +00001//===-- ARMAsmBackend.cpp - ARM Assembler Backend -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +000010#include "MCTargetDesc/ARMMCTargetDesc.h"
Evan Chengbe740292011-07-23 00:00:19 +000011#include "MCTargetDesc/ARMBaseInfo.h"
12#include "MCTargetDesc/ARMFixupKinds.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000013#include "MCTargetDesc/ARMAddressingModes.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000014#include "llvm/ADT/Twine.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000015#include "llvm/MC/MCAssembler.h"
Jim Grosbach5be6d2a2010-12-08 01:16:55 +000016#include "llvm/MC/MCDirectives.h"
Rafael Espindola285b3e52010-12-17 16:59:53 +000017#include "llvm/MC/MCELFObjectWriter.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000018#include "llvm/MC/MCExpr.h"
Craig Topperf1d0f772012-03-26 06:58:25 +000019#include "llvm/MC/MCFixupKindInfo.h"
Daniel Dunbaraa4b7dd2010-12-16 16:08:33 +000020#include "llvm/MC/MCMachObjectWriter.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000021#include "llvm/MC/MCObjectWriter.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000022#include "llvm/MC/MCSectionELF.h"
23#include "llvm/MC/MCSectionMachO.h"
Evan Cheng78c10ee2011-07-25 23:24:55 +000024#include "llvm/MC/MCAsmBackend.h"
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +000025#include "llvm/MC/MCSubtargetInfo.h"
Jim Grosbach9b5b1252012-01-18 00:23:57 +000026#include "llvm/MC/MCValue.h"
Daniel Dunbar36d76a82010-11-27 04:38:36 +000027#include "llvm/Object/MachOFormat.h"
Wesley Peckeecb8582010-10-22 15:52:49 +000028#include "llvm/Support/ELF.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000029#include "llvm/Support/ErrorHandling.h"
30#include "llvm/Support/raw_ostream.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000031using namespace llvm;
32
33namespace {
Rafael Espindola6024c972010-12-17 17:45:22 +000034class ARMELFObjectWriter : public MCELFObjectTargetWriter {
35public:
Rafael Espindoladc9a8a32011-12-21 17:00:36 +000036 ARMELFObjectWriter(uint8_t OSABI)
37 : MCELFObjectTargetWriter(/*Is64Bit*/ false, OSABI, ELF::EM_ARM,
Rafael Espindolabff66a82010-12-18 03:27:34 +000038 /*HasRelocationAddend*/ false) {}
Rafael Espindola6024c972010-12-17 17:45:22 +000039};
40
Evan Cheng78c10ee2011-07-25 23:24:55 +000041class ARMAsmBackend : public MCAsmBackend {
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +000042 const MCSubtargetInfo* STI;
Jim Grosbach5be6d2a2010-12-08 01:16:55 +000043 bool isThumbMode; // Currently emitting Thumb code.
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000044public:
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +000045 ARMAsmBackend(const Target &T, const StringRef TT)
46 : MCAsmBackend(), STI(ARM_MC::createARMMCSubtargetInfo(TT, "", "")),
Jim Grosbachb9d3ff82011-08-24 22:27:35 +000047 isThumbMode(TT.startswith("thumb")) {}
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +000048
49 ~ARMAsmBackend() {
50 delete STI;
51 }
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000052
Daniel Dunbar2761fc42010-12-16 03:20:06 +000053 unsigned getNumFixupKinds() const { return ARM::NumTargetFixupKinds; }
54
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +000055 bool hasNOP() const {
56 return (STI->getFeatureBits() & ARM::HasV6T2Ops) != 0;
57 }
58
Daniel Dunbar2761fc42010-12-16 03:20:06 +000059 const MCFixupKindInfo &getFixupKindInfo(MCFixupKind Kind) const {
60 const static MCFixupKindInfo Infos[ARM::NumTargetFixupKinds] = {
61// This table *must* be in the order that the fixup_* kinds are defined in
62// ARMFixupKinds.h.
63//
64// Name Offset (bits) Size (bits) Flags
Jim Grosbach2abba842011-11-16 22:48:37 +000065{ "fixup_arm_ldst_pcrel_12", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
Daniel Dunbar2761fc42010-12-16 03:20:06 +000066{ "fixup_t2_ldst_pcrel_12", 0, 32, MCFixupKindInfo::FKF_IsPCRel |
67 MCFixupKindInfo::FKF_IsAlignedDownTo32Bits},
Jim Grosbach2f196742011-12-19 23:06:24 +000068{ "fixup_arm_pcrel_10_unscaled", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
Jim Grosbach681460f2011-11-01 01:24:45 +000069{ "fixup_arm_pcrel_10", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
Daniel Dunbar2761fc42010-12-16 03:20:06 +000070{ "fixup_t2_pcrel_10", 0, 32, MCFixupKindInfo::FKF_IsPCRel |
71 MCFixupKindInfo::FKF_IsAlignedDownTo32Bits},
72{ "fixup_thumb_adr_pcrel_10",0, 8, MCFixupKindInfo::FKF_IsPCRel |
73 MCFixupKindInfo::FKF_IsAlignedDownTo32Bits},
Jim Grosbach2abba842011-11-16 22:48:37 +000074{ "fixup_arm_adr_pcrel_12", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
Daniel Dunbar2761fc42010-12-16 03:20:06 +000075{ "fixup_t2_adr_pcrel_12", 0, 32, MCFixupKindInfo::FKF_IsPCRel |
76 MCFixupKindInfo::FKF_IsAlignedDownTo32Bits},
Jason W Kim685c3502011-02-04 19:47:15 +000077{ "fixup_arm_condbranch", 0, 24, MCFixupKindInfo::FKF_IsPCRel },
78{ "fixup_arm_uncondbranch", 0, 24, MCFixupKindInfo::FKF_IsPCRel },
Daniel Dunbar2761fc42010-12-16 03:20:06 +000079{ "fixup_t2_condbranch", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
80{ "fixup_t2_uncondbranch", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
81{ "fixup_arm_thumb_br", 0, 16, MCFixupKindInfo::FKF_IsPCRel },
Jim Grosbach7b25ecf2012-02-27 21:36:23 +000082{ "fixup_arm_bl", 0, 24, MCFixupKindInfo::FKF_IsPCRel },
83{ "fixup_arm_blx", 0, 24, MCFixupKindInfo::FKF_IsPCRel },
Daniel Dunbar2761fc42010-12-16 03:20:06 +000084{ "fixup_arm_thumb_bl", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
Jim Grosbach90b5a082011-08-18 16:57:50 +000085{ "fixup_arm_thumb_blx", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
Daniel Dunbar2761fc42010-12-16 03:20:06 +000086{ "fixup_arm_thumb_cb", 0, 16, MCFixupKindInfo::FKF_IsPCRel },
Jim Grosbach67b95f92011-08-19 18:20:48 +000087{ "fixup_arm_thumb_cp", 0, 8, MCFixupKindInfo::FKF_IsPCRel },
Eric Christopherfea51fc2011-05-28 03:16:22 +000088{ "fixup_arm_thumb_bcc", 0, 8, MCFixupKindInfo::FKF_IsPCRel },
Evan Chengf3eb3bb2011-01-14 02:38:49 +000089// movw / movt: 16-bits immediate but scattered into two chunks 0 - 12, 16 - 19.
90{ "fixup_arm_movt_hi16", 0, 20, 0 },
91{ "fixup_arm_movw_lo16", 0, 20, 0 },
92{ "fixup_t2_movt_hi16", 0, 20, 0 },
93{ "fixup_t2_movw_lo16", 0, 20, 0 },
94{ "fixup_arm_movt_hi16_pcrel", 0, 20, MCFixupKindInfo::FKF_IsPCRel },
95{ "fixup_arm_movw_lo16_pcrel", 0, 20, MCFixupKindInfo::FKF_IsPCRel },
96{ "fixup_t2_movt_hi16_pcrel", 0, 20, MCFixupKindInfo::FKF_IsPCRel },
97{ "fixup_t2_movw_lo16_pcrel", 0, 20, MCFixupKindInfo::FKF_IsPCRel },
Daniel Dunbar2761fc42010-12-16 03:20:06 +000098 };
99
100 if (Kind < FirstTargetFixupKind)
Evan Cheng78c10ee2011-07-25 23:24:55 +0000101 return MCAsmBackend::getFixupKindInfo(Kind);
Daniel Dunbar2761fc42010-12-16 03:20:06 +0000102
103 assert(unsigned(Kind - FirstTargetFixupKind) < getNumFixupKinds() &&
104 "Invalid kind!");
105 return Infos[Kind - FirstTargetFixupKind];
106 }
107
Jim Grosbach9b5b1252012-01-18 00:23:57 +0000108 /// processFixupValue - Target hook to process the literal value of a fixup
109 /// if necessary.
110 void processFixupValue(const MCAssembler &Asm, const MCAsmLayout &Layout,
111 const MCFixup &Fixup, const MCFragment *DF,
Jim Grosbach7b25ecf2012-02-27 21:36:23 +0000112 MCValue &Target, uint64_t &Value,
113 bool &IsResolved) {
114 const MCSymbolRefExpr *A = Target.getSymA();
Jim Grosbach9b5b1252012-01-18 00:23:57 +0000115 // Some fixups to thumb function symbols need the low bit (thumb bit)
116 // twiddled.
Jim Grosbach5a7efa72012-01-18 00:40:25 +0000117 if ((unsigned)Fixup.getKind() != ARM::fixup_arm_ldst_pcrel_12 &&
118 (unsigned)Fixup.getKind() != ARM::fixup_t2_ldst_pcrel_12 &&
119 (unsigned)Fixup.getKind() != ARM::fixup_arm_thumb_cp) {
Jim Grosbach7b25ecf2012-02-27 21:36:23 +0000120 if (A) {
Jim Grosbach5a7efa72012-01-18 00:40:25 +0000121 const MCSymbol &Sym = A->getSymbol().AliasedSymbol();
122 if (Asm.isThumbFunc(&Sym))
123 Value |= 1;
124 }
Jim Grosbach9b5b1252012-01-18 00:23:57 +0000125 }
Jim Grosbach7b25ecf2012-02-27 21:36:23 +0000126 // We must always generate a relocation for BL/BLX instructions if we have
127 // a symbol to reference, as the linker relies on knowing the destination
128 // symbol's thumb-ness to get interworking right.
129 if (A && ((unsigned)Fixup.getKind() == ARM::fixup_arm_thumb_blx ||
130 (unsigned)Fixup.getKind() == ARM::fixup_arm_thumb_bl ||
131 (unsigned)Fixup.getKind() == ARM::fixup_arm_blx ||
132 (unsigned)Fixup.getKind() == ARM::fixup_arm_bl))
133 IsResolved = false;
Jim Grosbach9b5b1252012-01-18 00:23:57 +0000134 }
135
Jim Grosbachec343382012-01-18 18:52:16 +0000136 bool mayNeedRelaxation(const MCInst &Inst) const;
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000137
Jim Grosbach370b78d2011-12-06 00:47:03 +0000138 bool fixupNeedsRelaxation(const MCFixup &Fixup,
139 uint64_t Value,
140 const MCInstFragment *DF,
141 const MCAsmLayout &Layout) const;
142
Jim Grosbachec343382012-01-18 18:52:16 +0000143 void relaxInstruction(const MCInst &Inst, MCInst &Res) const;
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000144
Jim Grosbachec343382012-01-18 18:52:16 +0000145 bool writeNopData(uint64_t Count, MCObjectWriter *OW) const;
Jim Grosbach3787a402010-09-30 17:45:51 +0000146
Jim Grosbachec343382012-01-18 18:52:16 +0000147 void handleAssemblerFlag(MCAssemblerFlag Flag) {
Jim Grosbach5be6d2a2010-12-08 01:16:55 +0000148 switch (Flag) {
149 default: break;
150 case MCAF_Code16:
151 setIsThumb(true);
152 break;
153 case MCAF_Code32:
154 setIsThumb(false);
155 break;
156 }
Jim Grosbach3787a402010-09-30 17:45:51 +0000157 }
Jim Grosbach5be6d2a2010-12-08 01:16:55 +0000158
159 unsigned getPointerSize() const { return 4; }
160 bool isThumb() const { return isThumbMode; }
161 void setIsThumb(bool it) { isThumbMode = it; }
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000162};
Chris Lattnerb75c6512010-11-17 05:41:32 +0000163} // end anonymous namespace
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000164
Jim Grosbachf503ef62011-12-05 23:45:46 +0000165static unsigned getRelaxedOpcode(unsigned Op) {
166 switch (Op) {
167 default: return Op;
Jim Grosbach256ba4f2012-01-18 21:54:16 +0000168 case ARM::tBcc: return ARM::t2Bcc;
169 case ARM::tLDRpciASM: return ARM::t2LDRpci;
Jim Grosbach9363c582012-01-19 02:09:38 +0000170 case ARM::tADR: return ARM::t2ADR;
Jim Grosbachfa1f7442012-03-19 21:32:32 +0000171 case ARM::tB: return ARM::t2B;
Jim Grosbachf503ef62011-12-05 23:45:46 +0000172 }
173}
174
Jim Grosbachec343382012-01-18 18:52:16 +0000175bool ARMAsmBackend::mayNeedRelaxation(const MCInst &Inst) const {
Jim Grosbachf503ef62011-12-05 23:45:46 +0000176 if (getRelaxedOpcode(Inst.getOpcode()) != Inst.getOpcode())
177 return true;
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000178 return false;
179}
180
Jim Grosbach370b78d2011-12-06 00:47:03 +0000181bool ARMAsmBackend::fixupNeedsRelaxation(const MCFixup &Fixup,
182 uint64_t Value,
183 const MCInstFragment *DF,
184 const MCAsmLayout &Layout) const {
Benjamin Kramere545ee22012-01-19 21:11:13 +0000185 switch ((unsigned)Fixup.getKind()) {
Jim Grosbachfa1f7442012-03-19 21:32:32 +0000186 case ARM::fixup_arm_thumb_br: {
187 // Relaxing tB to t2B. tB has a signed 12-bit displacement with the
188 // low bit being an implied zero. There's an implied +4 offset for the
189 // branch, so we adjust the other way here to determine what's
190 // encodable.
191 //
192 // Relax if the value is too big for a (signed) i8.
193 int64_t Offset = int64_t(Value) - 4;
194 return Offset > 2046 || Offset < -2048;
195 }
Jim Grosbach256ba4f2012-01-18 21:54:16 +0000196 case ARM::fixup_arm_thumb_bcc: {
197 // Relaxing tBcc to t2Bcc. tBcc has a signed 9-bit displacement with the
198 // low bit being an implied zero. There's an implied +4 offset for the
199 // branch, so we adjust the other way here to determine what's
200 // encodable.
201 //
202 // Relax if the value is too big for a (signed) i8.
203 int64_t Offset = int64_t(Value) - 4;
204 return Offset > 254 || Offset < -256;
205 }
Jim Grosbach9363c582012-01-19 02:09:38 +0000206 case ARM::fixup_thumb_adr_pcrel_10:
Jim Grosbach256ba4f2012-01-18 21:54:16 +0000207 case ARM::fixup_arm_thumb_cp: {
Jim Grosbachd26bad02012-01-19 01:50:30 +0000208 // If the immediate is negative, greater than 1020, or not a multiple
209 // of four, the wide version of the instruction must be used.
Jim Grosbach256ba4f2012-01-18 21:54:16 +0000210 int64_t Offset = int64_t(Value) - 4;
Jim Grosbachd26bad02012-01-19 01:50:30 +0000211 return Offset > 1020 || Offset < 0 || Offset & 3;
Jim Grosbach256ba4f2012-01-18 21:54:16 +0000212 }
213 }
Benjamin Kramere545ee22012-01-19 21:11:13 +0000214 llvm_unreachable("Unexpected fixup kind in fixupNeedsRelaxation()!");
Jim Grosbach370b78d2011-12-06 00:47:03 +0000215}
216
Jim Grosbachec343382012-01-18 18:52:16 +0000217void ARMAsmBackend::relaxInstruction(const MCInst &Inst, MCInst &Res) const {
Jim Grosbachf503ef62011-12-05 23:45:46 +0000218 unsigned RelaxedOp = getRelaxedOpcode(Inst.getOpcode());
219
220 // Sanity check w/ diagnostic if we get here w/ a bogus instruction.
221 if (RelaxedOp == Inst.getOpcode()) {
222 SmallString<256> Tmp;
223 raw_svector_ostream OS(Tmp);
224 Inst.dump_pretty(OS);
225 OS << "\n";
226 report_fatal_error("unexpected instruction to relax: " + OS.str());
227 }
228
229 // The instructions we're relaxing have (so far) the same operands.
230 // We just need to update to the proper opcode.
231 Res = Inst;
232 Res.setOpcode(RelaxedOp);
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000233}
234
Jim Grosbachec343382012-01-18 18:52:16 +0000235bool ARMAsmBackend::writeNopData(uint64_t Count, MCObjectWriter *OW) const {
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +0000236 const uint16_t Thumb1_16bitNopEncoding = 0x46c0; // using MOV r8,r8
237 const uint16_t Thumb2_16bitNopEncoding = 0xbf00; // NOP
238 const uint32_t ARMv4_NopEncoding = 0xe1a0000; // using MOV r0,r0
Jim Grosbachb84acd22011-11-16 22:40:25 +0000239 const uint32_t ARMv6T2_NopEncoding = 0xe320f000; // NOP
Jim Grosbach5be6d2a2010-12-08 01:16:55 +0000240 if (isThumb()) {
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +0000241 const uint16_t nopEncoding = hasNOP() ? Thumb2_16bitNopEncoding
242 : Thumb1_16bitNopEncoding;
Jim Grosbacha3dbd3a2010-12-17 19:03:02 +0000243 uint64_t NumNops = Count / 2;
244 for (uint64_t i = 0; i != NumNops; ++i)
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +0000245 OW->Write16(nopEncoding);
Jim Grosbacha3dbd3a2010-12-17 19:03:02 +0000246 if (Count & 1)
247 OW->Write8(0);
Jim Grosbach5be6d2a2010-12-08 01:16:55 +0000248 return true;
249 }
250 // ARM mode
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +0000251 const uint32_t nopEncoding = hasNOP() ? ARMv6T2_NopEncoding
252 : ARMv4_NopEncoding;
Jim Grosbacha3dbd3a2010-12-17 19:03:02 +0000253 uint64_t NumNops = Count / 4;
254 for (uint64_t i = 0; i != NumNops; ++i)
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +0000255 OW->Write32(nopEncoding);
256 // FIXME: should this function return false when unable to write exactly
257 // 'Count' bytes with NOP encodings?
Jim Grosbacha3dbd3a2010-12-17 19:03:02 +0000258 switch (Count % 4) {
259 default: break; // No leftover bytes to write
260 case 1: OW->Write8(0); break;
261 case 2: OW->Write16(0); break;
262 case 3: OW->Write16(0); OW->Write8(0xa0); break;
263 }
264
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000265 return true;
Jim Grosbach87dc3aa2010-09-30 03:20:34 +0000266}
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000267
Jason W Kim0c628c22010-12-01 22:46:50 +0000268static unsigned adjustFixupValue(unsigned Kind, uint64_t Value) {
269 switch (Kind) {
270 default:
271 llvm_unreachable("Unknown fixup kind!");
Jim Grosbach6ec6eeb2010-12-17 18:39:10 +0000272 case FK_Data_1:
273 case FK_Data_2:
Jason W Kim0c628c22010-12-01 22:46:50 +0000274 case FK_Data_4:
Jason W Kim0c628c22010-12-01 22:46:50 +0000275 return Value;
Jason W Kim2ccf1482010-12-03 19:40:23 +0000276 case ARM::fixup_arm_movt_hi16:
Evan Chengf3eb3bb2011-01-14 02:38:49 +0000277 Value >>= 16;
278 // Fallthrough
279 case ARM::fixup_arm_movw_lo16:
Jason W Kim861b9c62011-05-19 20:55:25 +0000280 case ARM::fixup_arm_movt_hi16_pcrel:
Jason W Kim86a97f22011-01-12 00:19:25 +0000281 case ARM::fixup_arm_movw_lo16_pcrel: {
Jason W Kim2ccf1482010-12-03 19:40:23 +0000282 unsigned Hi4 = (Value & 0xF000) >> 12;
283 unsigned Lo12 = Value & 0x0FFF;
284 // inst{19-16} = Hi4;
285 // inst{11-0} = Lo12;
286 Value = (Hi4 << 16) | (Lo12);
287 return Value;
288 }
Evan Chengf3eb3bb2011-01-14 02:38:49 +0000289 case ARM::fixup_t2_movt_hi16:
Evan Chengf3eb3bb2011-01-14 02:38:49 +0000290 Value >>= 16;
291 // Fallthrough
292 case ARM::fixup_t2_movw_lo16:
Jim Grosbach8b454562011-06-24 20:06:59 +0000293 case ARM::fixup_t2_movt_hi16_pcrel: //FIXME: Shouldn't this be shifted like
294 // the other hi16 fixup?
Evan Chengf3eb3bb2011-01-14 02:38:49 +0000295 case ARM::fixup_t2_movw_lo16_pcrel: {
296 unsigned Hi4 = (Value & 0xF000) >> 12;
297 unsigned i = (Value & 0x800) >> 11;
298 unsigned Mid3 = (Value & 0x700) >> 8;
299 unsigned Lo8 = Value & 0x0FF;
300 // inst{19-16} = Hi4;
301 // inst{26} = i;
302 // inst{14-12} = Mid3;
303 // inst{7-0} = Lo8;
Jim Grosbachf391e9f2011-09-30 22:02:45 +0000304 Value = (Hi4 << 16) | (i << 26) | (Mid3 << 12) | (Lo8);
Evan Chengf3eb3bb2011-01-14 02:38:49 +0000305 uint64_t swapped = (Value & 0xFFFF0000) >> 16;
306 swapped |= (Value & 0x0000FFFF) << 16;
307 return swapped;
308 }
Owen Andersond7b3f582010-12-09 01:51:07 +0000309 case ARM::fixup_arm_ldst_pcrel_12:
Jason W Kim0c628c22010-12-01 22:46:50 +0000310 // ARM PC-relative values are offset by 8.
Owen Anderson05018c22010-12-09 20:27:52 +0000311 Value -= 4;
Owen Andersonfe7fac72010-12-09 21:34:47 +0000312 // FALLTHROUGH
Owen Andersond7b3f582010-12-09 01:51:07 +0000313 case ARM::fixup_t2_ldst_pcrel_12: {
314 // Offset by 4, adjusted by two due to the half-word ordering of thumb.
Owen Anderson05018c22010-12-09 20:27:52 +0000315 Value -= 4;
Owen Andersond7b3f582010-12-09 01:51:07 +0000316 bool isAdd = true;
Jason W Kim0c628c22010-12-01 22:46:50 +0000317 if ((int64_t)Value < 0) {
318 Value = -Value;
319 isAdd = false;
320 }
321 assert ((Value < 4096) && "Out of range pc-relative fixup value!");
322 Value |= isAdd << 23;
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000323
Owen Andersond7b3f582010-12-09 01:51:07 +0000324 // Same addressing mode as fixup_arm_pcrel_10,
325 // but with 16-bit halfwords swapped.
326 if (Kind == ARM::fixup_t2_ldst_pcrel_12) {
327 uint64_t swapped = (Value & 0xFFFF0000) >> 16;
328 swapped |= (Value & 0x0000FFFF) << 16;
329 return swapped;
330 }
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000331
Jason W Kim0c628c22010-12-01 22:46:50 +0000332 return Value;
333 }
Jim Grosbachd40963c2010-12-14 22:28:03 +0000334 case ARM::fixup_thumb_adr_pcrel_10:
335 return ((Value - 4) >> 2) & 0xff;
Jim Grosbachdff84b02010-12-02 00:28:45 +0000336 case ARM::fixup_arm_adr_pcrel_12: {
337 // ARM PC-relative values are offset by 8.
338 Value -= 8;
339 unsigned opc = 4; // bits {24-21}. Default to add: 0b0100
340 if ((int64_t)Value < 0) {
341 Value = -Value;
342 opc = 2; // 0b0010
343 }
344 assert(ARM_AM::getSOImmVal(Value) != -1 &&
345 "Out of range pc-relative fixup value!");
346 // Encode the immediate and shift the opcode into place.
347 return ARM_AM::getSOImmVal(Value) | (opc << 21);
348 }
Jim Grosbache8eb1ea2010-12-14 16:25:15 +0000349
Owen Andersona838a252010-12-14 00:36:49 +0000350 case ARM::fixup_t2_adr_pcrel_12: {
351 Value -= 4;
352 unsigned opc = 0;
353 if ((int64_t)Value < 0) {
354 Value = -Value;
355 opc = 5;
356 }
357
358 uint32_t out = (opc << 21);
Owen Anderson741ad152011-03-23 22:03:44 +0000359 out |= (Value & 0x800) << 15;
Owen Andersona838a252010-12-14 00:36:49 +0000360 out |= (Value & 0x700) << 4;
361 out |= (Value & 0x0FF);
Jim Grosbache8eb1ea2010-12-14 16:25:15 +0000362
Owen Andersona838a252010-12-14 00:36:49 +0000363 uint64_t swapped = (out & 0xFFFF0000) >> 16;
364 swapped |= (out & 0x0000FFFF) << 16;
365 return swapped;
366 }
Jim Grosbache8eb1ea2010-12-14 16:25:15 +0000367
Jason W Kim685c3502011-02-04 19:47:15 +0000368 case ARM::fixup_arm_condbranch:
369 case ARM::fixup_arm_uncondbranch:
Jim Grosbach7b25ecf2012-02-27 21:36:23 +0000370 case ARM::fixup_arm_bl:
371 case ARM::fixup_arm_blx:
Jason W Kim0c628c22010-12-01 22:46:50 +0000372 // These values don't encode the low two bits since they're always zero.
373 // Offset by 8 just as above.
Jim Grosbach662a8162010-12-06 23:57:07 +0000374 return 0xffffff & ((Value - 8) >> 2);
Owen Andersonc2666002010-12-13 19:31:11 +0000375 case ARM::fixup_t2_uncondbranch: {
Owen Anderson63ee2202010-12-10 23:02:28 +0000376 Value = Value - 4;
Owen Andersonfb20d892010-12-09 00:27:41 +0000377 Value >>= 1; // Low bit is not encoded.
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000378
Jim Grosbach56a25352010-12-13 19:25:46 +0000379 uint32_t out = 0;
Owen Andersonc2666002010-12-13 19:31:11 +0000380 bool I = Value & 0x800000;
381 bool J1 = Value & 0x400000;
382 bool J2 = Value & 0x200000;
383 J1 ^= I;
384 J2 ^= I;
Jim Grosbache8eb1ea2010-12-14 16:25:15 +0000385
Owen Andersonc2666002010-12-13 19:31:11 +0000386 out |= I << 26; // S bit
387 out |= !J1 << 13; // J1 bit
388 out |= !J2 << 11; // J2 bit
389 out |= (Value & 0x1FF800) << 5; // imm6 field
390 out |= (Value & 0x0007FF); // imm11 field
Jim Grosbache8eb1ea2010-12-14 16:25:15 +0000391
Owen Andersonc2666002010-12-13 19:31:11 +0000392 uint64_t swapped = (out & 0xFFFF0000) >> 16;
393 swapped |= (out & 0x0000FFFF) << 16;
394 return swapped;
395 }
396 case ARM::fixup_t2_condbranch: {
397 Value = Value - 4;
398 Value >>= 1; // Low bit is not encoded.
Jim Grosbache8eb1ea2010-12-14 16:25:15 +0000399
Owen Andersonc2666002010-12-13 19:31:11 +0000400 uint64_t out = 0;
Owen Anderson8f079432010-12-09 01:02:09 +0000401 out |= (Value & 0x80000) << 7; // S bit
402 out |= (Value & 0x40000) >> 7; // J2 bit
403 out |= (Value & 0x20000) >> 4; // J1 bit
404 out |= (Value & 0x1F800) << 5; // imm6 field
405 out |= (Value & 0x007FF); // imm11 field
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000406
Jim Grosbach56a25352010-12-13 19:25:46 +0000407 uint32_t swapped = (out & 0xFFFF0000) >> 16;
Owen Andersonfb20d892010-12-09 00:27:41 +0000408 swapped |= (out & 0x0000FFFF) << 16;
409 return swapped;
410 }
Jim Grosbach662a8162010-12-06 23:57:07 +0000411 case ARM::fixup_arm_thumb_bl: {
412 // The value doesn't encode the low bit (always zero) and is offset by
413 // four. The value is encoded into disjoint bit positions in the destination
414 // opcode. x = unchanged, I = immediate value bit, S = sign extension bit
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000415 //
Bill Wendling09aa3f02010-12-09 00:39:08 +0000416 // BL: xxxxxSIIIIIIIIII xxxxxIIIIIIIIIII
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000417 //
Jim Grosbach662a8162010-12-06 23:57:07 +0000418 // Note that the halfwords are stored high first, low second; so we need
419 // to transpose the fixup value here to map properly.
Rafael Espindola298c8e12011-05-20 20:01:01 +0000420 unsigned isNeg = (int64_t(Value - 4) < 0) ? 1 : 0;
Bill Wendling797b7aa2010-12-09 00:44:33 +0000421 uint32_t Binary = 0;
422 Value = 0x3fffff & ((Value - 4) >> 1);
423 Binary = (Value & 0x7ff) << 16; // Low imm11 value.
424 Binary |= (Value & 0x1ffc00) >> 11; // High imm10 value.
425 Binary |= isNeg << 10; // Sign bit.
Bill Wendling09aa3f02010-12-09 00:39:08 +0000426 return Binary;
427 }
428 case ARM::fixup_arm_thumb_blx: {
429 // The value doesn't encode the low two bits (always zero) and is offset by
430 // four (see fixup_arm_thumb_cp). The value is encoded into disjoint bit
431 // positions in the destination opcode. x = unchanged, I = immediate value
432 // bit, S = sign extension bit, 0 = zero.
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000433 //
Bill Wendling09aa3f02010-12-09 00:39:08 +0000434 // BLX: xxxxxSIIIIIIIIII xxxxxIIIIIIIIII0
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000435 //
Bill Wendling09aa3f02010-12-09 00:39:08 +0000436 // Note that the halfwords are stored high first, low second; so we need
437 // to transpose the fixup value here to map properly.
Rafael Espindola298c8e12011-05-20 20:01:01 +0000438 unsigned isNeg = (int64_t(Value-4) < 0) ? 1 : 0;
Bill Wendling797b7aa2010-12-09 00:44:33 +0000439 uint32_t Binary = 0;
440 Value = 0xfffff & ((Value - 2) >> 2);
441 Binary = (Value & 0x3ff) << 17; // Low imm10L value.
442 Binary |= (Value & 0xffc00) >> 10; // High imm10H value.
443 Binary |= isNeg << 10; // Sign bit.
Jim Grosbach662a8162010-12-06 23:57:07 +0000444 return Binary;
445 }
Bill Wendlingb8958b02010-12-08 01:57:09 +0000446 case ARM::fixup_arm_thumb_cp:
Jim Grosbach0c2c2172010-12-08 20:32:07 +0000447 // Offset by 4, and don't encode the low two bits. Two bytes of that
448 // 'off by 4' is implicitly handled by the half-word ordering of the
449 // Thumb encoding, so we only need to adjust by 2 here.
450 return ((Value - 2) >> 2) & 0xff;
Jim Grosbachb492a7c2010-12-09 19:50:12 +0000451 case ARM::fixup_arm_thumb_cb: {
Bill Wendlingdff2f712010-12-08 23:01:43 +0000452 // Offset by 4 and don't encode the lower bit, which is always 0.
453 uint32_t Binary = (Value - 4) >> 1;
Owen Anderson86abd482010-12-14 19:42:53 +0000454 return ((Binary & 0x20) << 4) | ((Binary & 0x1f) << 3);
Bill Wendlingdff2f712010-12-08 23:01:43 +0000455 }
Jim Grosbache2467172010-12-10 18:21:33 +0000456 case ARM::fixup_arm_thumb_br:
457 // Offset by 4 and don't encode the lower bit, which is always 0.
458 return ((Value - 4) >> 1) & 0x7ff;
Jim Grosbach01086452010-12-10 17:13:40 +0000459 case ARM::fixup_arm_thumb_bcc:
460 // Offset by 4 and don't encode the lower bit, which is always 0.
461 return ((Value - 4) >> 1) & 0xff;
Jim Grosbach2f196742011-12-19 23:06:24 +0000462 case ARM::fixup_arm_pcrel_10_unscaled: {
463 Value = Value - 8; // ARM fixups offset by an additional word and don't
464 // need to adjust for the half-word ordering.
465 bool isAdd = true;
466 if ((int64_t)Value < 0) {
467 Value = -Value;
468 isAdd = false;
469 }
470 assert ((Value < 256) && "Out of range pc-relative fixup value!");
471 return Value | (isAdd << 23);
472 }
Jim Grosbach0c2c2172010-12-08 20:32:07 +0000473 case ARM::fixup_arm_pcrel_10:
Owen Andersone2e0f582010-12-10 22:46:47 +0000474 Value = Value - 4; // ARM fixups offset by an additional word and don't
Jim Grosbach0c2c2172010-12-08 20:32:07 +0000475 // need to adjust for the half-word ordering.
476 // Fall through.
477 case ARM::fixup_t2_pcrel_10: {
478 // Offset by 4, adjusted by two due to the half-word ordering of thumb.
Owen Andersone2e0f582010-12-10 22:46:47 +0000479 Value = Value - 4;
Jason W Kim0c628c22010-12-01 22:46:50 +0000480 bool isAdd = true;
481 if ((int64_t)Value < 0) {
482 Value = -Value;
483 isAdd = false;
484 }
485 // These values don't encode the low two bits since they're always zero.
486 Value >>= 2;
487 assert ((Value < 256) && "Out of range pc-relative fixup value!");
488 Value |= isAdd << 23;
Jim Grosbach0c2c2172010-12-08 20:32:07 +0000489
Jim Grosbach2f196742011-12-19 23:06:24 +0000490 // Same addressing mode as fixup_arm_pcrel_10, but with 16-bit halfwords
491 // swapped.
Owen Andersond8e351b2010-12-08 00:18:36 +0000492 if (Kind == ARM::fixup_t2_pcrel_10) {
Jim Grosbach56a25352010-12-13 19:25:46 +0000493 uint32_t swapped = (Value & 0xFFFF0000) >> 16;
Owen Anderson255eafb2010-12-08 00:21:33 +0000494 swapped |= (Value & 0x0000FFFF) << 16;
Owen Andersond8e351b2010-12-08 00:18:36 +0000495 return swapped;
496 }
Jim Grosbach0c2c2172010-12-08 20:32:07 +0000497
Jason W Kim0c628c22010-12-01 22:46:50 +0000498 return Value;
499 }
500 }
501}
502
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000503namespace {
Bill Wendling52e635e2010-12-07 23:05:20 +0000504
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000505// FIXME: This should be in a separate file.
506// ELF is an ELF of course...
507class ELFARMAsmBackend : public ARMAsmBackend {
508public:
Rafael Espindoladc9a8a32011-12-21 17:00:36 +0000509 uint8_t OSABI;
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +0000510 ELFARMAsmBackend(const Target &T, const StringRef TT,
Rafael Espindoladc9a8a32011-12-21 17:00:36 +0000511 uint8_t _OSABI)
512 : ARMAsmBackend(T, TT), OSABI(_OSABI) { }
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000513
Jim Grosbachec343382012-01-18 18:52:16 +0000514 void applyFixup(const MCFixup &Fixup, char *Data, unsigned DataSize,
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000515 uint64_t Value) const;
516
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000517 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Rafael Espindola69bbda02011-12-22 00:37:50 +0000518 return createARMELFObjectWriter(OS, OSABI);
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000519 }
520};
521
Bill Wendling52e635e2010-12-07 23:05:20 +0000522// FIXME: Raise this to share code between Darwin and ELF.
Jim Grosbachec343382012-01-18 18:52:16 +0000523void ELFARMAsmBackend::applyFixup(const MCFixup &Fixup, char *Data,
Rafael Espindola179821a2010-12-06 19:08:48 +0000524 unsigned DataSize, uint64_t Value) const {
Bill Wendling52e635e2010-12-07 23:05:20 +0000525 unsigned NumBytes = 4; // FIXME: 2 for Thumb
Bill Wendling52e635e2010-12-07 23:05:20 +0000526 Value = adjustFixupValue(Fixup.getKind(), Value);
Bill Wendlingd832fa02010-12-07 23:11:00 +0000527 if (!Value) return; // Doesn't change encoding.
Bill Wendling52e635e2010-12-07 23:05:20 +0000528
529 unsigned Offset = Fixup.getOffset();
Bill Wendling52e635e2010-12-07 23:05:20 +0000530
531 // For each byte of the fragment that the fixup touches, mask in the bits from
532 // the fixup value. The Value has been "split up" into the appropriate
533 // bitfields above.
534 for (unsigned i = 0; i != NumBytes; ++i)
535 Data[Offset + i] |= uint8_t((Value >> (i * 8)) & 0xff);
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000536}
537
538// FIXME: This should be in a separate file.
539class DarwinARMAsmBackend : public ARMAsmBackend {
540public:
Owen Anderson17213242011-04-01 21:07:39 +0000541 const object::mach::CPUSubtypeARM Subtype;
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +0000542 DarwinARMAsmBackend(const Target &T, const StringRef TT,
543 object::mach::CPUSubtypeARM st)
544 : ARMAsmBackend(T, TT), Subtype(st) { }
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000545
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000546 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Jim Grosbach2fc68982011-06-22 20:14:52 +0000547 return createARMMachObjectWriter(OS, /*Is64Bit=*/false,
548 object::mach::CTM_ARM,
549 Subtype);
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000550 }
551
Jim Grosbachec343382012-01-18 18:52:16 +0000552 void applyFixup(const MCFixup &Fixup, char *Data, unsigned DataSize,
Owen Anderson17213242011-04-01 21:07:39 +0000553 uint64_t Value) const;
554
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000555 virtual bool doesSectionRequireSymbols(const MCSection &Section) const {
556 return false;
557 }
558};
559
Bill Wendlingd832fa02010-12-07 23:11:00 +0000560/// getFixupKindNumBytes - The number of bytes the fixup may change.
Jim Grosbachc466b932010-11-11 18:04:49 +0000561static unsigned getFixupKindNumBytes(unsigned Kind) {
Jim Grosbach679cbd32010-11-09 01:37:15 +0000562 switch (Kind) {
Jim Grosbach662a8162010-12-06 23:57:07 +0000563 default:
564 llvm_unreachable("Unknown fixup kind!");
Bill Wendlingb8958b02010-12-08 01:57:09 +0000565
Jim Grosbach6ec6eeb2010-12-17 18:39:10 +0000566 case FK_Data_1:
Jim Grosbach01086452010-12-10 17:13:40 +0000567 case ARM::fixup_arm_thumb_bcc:
Bill Wendlingb8958b02010-12-08 01:57:09 +0000568 case ARM::fixup_arm_thumb_cp:
Jim Grosbachd40963c2010-12-14 22:28:03 +0000569 case ARM::fixup_thumb_adr_pcrel_10:
Bill Wendlingb8958b02010-12-08 01:57:09 +0000570 return 1;
571
Jim Grosbach6ec6eeb2010-12-17 18:39:10 +0000572 case FK_Data_2:
Jim Grosbache2467172010-12-10 18:21:33 +0000573 case ARM::fixup_arm_thumb_br:
Jim Grosbachb492a7c2010-12-09 19:50:12 +0000574 case ARM::fixup_arm_thumb_cb:
Bill Wendlingdff2f712010-12-08 23:01:43 +0000575 return 2;
576
Jim Grosbach2f196742011-12-19 23:06:24 +0000577 case ARM::fixup_arm_pcrel_10_unscaled:
Jim Grosbach662a8162010-12-06 23:57:07 +0000578 case ARM::fixup_arm_ldst_pcrel_12:
579 case ARM::fixup_arm_pcrel_10:
580 case ARM::fixup_arm_adr_pcrel_12:
Jim Grosbach7b25ecf2012-02-27 21:36:23 +0000581 case ARM::fixup_arm_bl:
582 case ARM::fixup_arm_blx:
Jason W Kim685c3502011-02-04 19:47:15 +0000583 case ARM::fixup_arm_condbranch:
584 case ARM::fixup_arm_uncondbranch:
Jim Grosbach662a8162010-12-06 23:57:07 +0000585 return 3;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000586
587 case FK_Data_4:
Owen Andersond7b3f582010-12-09 01:51:07 +0000588 case ARM::fixup_t2_ldst_pcrel_12:
Owen Andersonc2666002010-12-13 19:31:11 +0000589 case ARM::fixup_t2_condbranch:
590 case ARM::fixup_t2_uncondbranch:
Owen Andersond8e351b2010-12-08 00:18:36 +0000591 case ARM::fixup_t2_pcrel_10:
Owen Andersona838a252010-12-14 00:36:49 +0000592 case ARM::fixup_t2_adr_pcrel_12:
Jim Grosbach662a8162010-12-06 23:57:07 +0000593 case ARM::fixup_arm_thumb_bl:
Bill Wendling09aa3f02010-12-09 00:39:08 +0000594 case ARM::fixup_arm_thumb_blx:
Evan Chengf3eb3bb2011-01-14 02:38:49 +0000595 case ARM::fixup_arm_movt_hi16:
596 case ARM::fixup_arm_movw_lo16:
597 case ARM::fixup_arm_movt_hi16_pcrel:
598 case ARM::fixup_arm_movw_lo16_pcrel:
599 case ARM::fixup_t2_movt_hi16:
600 case ARM::fixup_t2_movw_lo16:
601 case ARM::fixup_t2_movt_hi16_pcrel:
602 case ARM::fixup_t2_movw_lo16_pcrel:
Jim Grosbach662a8162010-12-06 23:57:07 +0000603 return 4;
Jim Grosbach679cbd32010-11-09 01:37:15 +0000604 }
605}
606
Jim Grosbachec343382012-01-18 18:52:16 +0000607void DarwinARMAsmBackend::applyFixup(const MCFixup &Fixup, char *Data,
Rafael Espindola179821a2010-12-06 19:08:48 +0000608 unsigned DataSize, uint64_t Value) const {
Jim Grosbachc466b932010-11-11 18:04:49 +0000609 unsigned NumBytes = getFixupKindNumBytes(Fixup.getKind());
Jim Grosbach679cbd32010-11-09 01:37:15 +0000610 Value = adjustFixupValue(Fixup.getKind(), Value);
Bill Wendlingd832fa02010-12-07 23:11:00 +0000611 if (!Value) return; // Doesn't change encoding.
Jim Grosbach679cbd32010-11-09 01:37:15 +0000612
Bill Wendlingd832fa02010-12-07 23:11:00 +0000613 unsigned Offset = Fixup.getOffset();
614 assert(Offset + NumBytes <= DataSize && "Invalid fixup offset!");
615
Jim Grosbach679cbd32010-11-09 01:37:15 +0000616 // For each byte of the fragment that the fixup touches, mask in the
617 // bits from the fixup value.
618 for (unsigned i = 0; i != NumBytes; ++i)
Bill Wendlingd832fa02010-12-07 23:11:00 +0000619 Data[Offset + i] |= uint8_t((Value >> (i * 8)) & 0xff);
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000620}
Bill Wendling52e635e2010-12-07 23:05:20 +0000621
Jim Grosbachf73fd722010-09-30 03:21:00 +0000622} // end anonymous namespace
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000623
Evan Cheng78c10ee2011-07-25 23:24:55 +0000624MCAsmBackend *llvm::createARMAsmBackend(const Target &T, StringRef TT) {
Owen Anderson17213242011-04-01 21:07:39 +0000625 Triple TheTriple(TT);
Daniel Dunbar912225e2011-04-19 21:14:45 +0000626
627 if (TheTriple.isOSDarwin()) {
Evan Chenga6eb2562011-06-14 18:08:33 +0000628 if (TheTriple.getArchName() == "armv4t" ||
629 TheTriple.getArchName() == "thumbv4t")
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +0000630 return new DarwinARMAsmBackend(T, TT, object::mach::CSARM_V4T);
Evan Chenga6eb2562011-06-14 18:08:33 +0000631 else if (TheTriple.getArchName() == "armv5e" ||
632 TheTriple.getArchName() == "thumbv5e")
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +0000633 return new DarwinARMAsmBackend(T, TT, object::mach::CSARM_V5TEJ);
Evan Chenga6eb2562011-06-14 18:08:33 +0000634 else if (TheTriple.getArchName() == "armv6" ||
Owen Anderson17213242011-04-01 21:07:39 +0000635 TheTriple.getArchName() == "thumbv6")
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +0000636 return new DarwinARMAsmBackend(T, TT, object::mach::CSARM_V6);
637 return new DarwinARMAsmBackend(T, TT, object::mach::CSARM_V7);
Owen Anderson17213242011-04-01 21:07:39 +0000638 }
Daniel Dunbar912225e2011-04-19 21:14:45 +0000639
640 if (TheTriple.isOSWindows())
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000641 assert(0 && "Windows not supported on ARM");
Daniel Dunbar912225e2011-04-19 21:14:45 +0000642
Rafael Espindoladc9a8a32011-12-21 17:00:36 +0000643 uint8_t OSABI = MCELFObjectTargetWriter::getOSABI(Triple(TT).getOS());
644 return new ELFARMAsmBackend(T, TT, OSABI);
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000645}