blob: 97e12a4a0e9a84bd0705034d43e1c23928353788 [file] [log] [blame]
Chris Lattner1c08c712005-01-07 07:47:53 +00001//===-- SelectionDAGISel.cpp - Implement the SelectionDAGISel class -------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
Chris Lattner1c08c712005-01-07 07:47:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
Chris Lattner1c08c712005-01-07 07:47:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the SelectionDAGISel class.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Anton Korobeynikov5502bf62007-04-04 21:14:49 +000015#include "llvm/ADT/BitVector.h"
Jim Laskeyc7c3f112006-10-16 20:52:31 +000016#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000017#include "llvm/CodeGen/SelectionDAGISel.h"
Evan Chenga9c20912006-01-21 02:32:06 +000018#include "llvm/CodeGen/ScheduleDAG.h"
Anton Korobeynikov5502bf62007-04-04 21:14:49 +000019#include "llvm/Constants.h"
Chris Lattneradf6a962005-05-13 18:50:42 +000020#include "llvm/CallingConv.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Chris Lattner36ce6912005-11-29 06:21:05 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerce7518c2006-01-26 22:24:51 +000024#include "llvm/InlineAsm.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000025#include "llvm/Instructions.h"
26#include "llvm/Intrinsics.h"
Jim Laskey43970fe2006-03-23 18:06:46 +000027#include "llvm/IntrinsicInst.h"
Reid Spencer5694b6e2007-04-09 06:17:21 +000028#include "llvm/ParameterAttributes.h"
Gordon Henriksence224772008-01-07 01:30:38 +000029#include "llvm/CodeGen/Collector.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000030#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineFrameInfo.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
34#include "llvm/CodeGen/MachineModuleInfo.h"
35#include "llvm/CodeGen/MachineRegisterInfo.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000036#include "llvm/CodeGen/SchedulerRegistry.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000037#include "llvm/CodeGen/SelectionDAG.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000038#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000039#include "llvm/Target/TargetData.h"
40#include "llvm/Target/TargetFrameInfo.h"
41#include "llvm/Target/TargetInstrInfo.h"
42#include "llvm/Target/TargetLowering.h"
43#include "llvm/Target/TargetMachine.h"
Vladimir Prus12472912006-05-23 13:43:15 +000044#include "llvm/Target/TargetOptions.h"
Chris Lattner7c0104b2005-11-09 04:45:33 +000045#include "llvm/Support/MathExtras.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000046#include "llvm/Support/Debug.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000047#include "llvm/Support/Compiler.h"
Jeff Cohen7e881032006-02-24 02:52:40 +000048#include <algorithm>
Chris Lattner1c08c712005-01-07 07:47:53 +000049using namespace llvm;
50
Chris Lattnerda8abb02005-09-01 18:44:10 +000051#ifndef NDEBUG
Chris Lattner7944d9d2005-01-12 03:41:21 +000052static cl::opt<bool>
Evan Chenga9c20912006-01-21 02:32:06 +000053ViewISelDAGs("view-isel-dags", cl::Hidden,
54 cl::desc("Pop up a window to show isel dags as they are selected"));
55static cl::opt<bool>
56ViewSchedDAGs("view-sched-dags", cl::Hidden,
57 cl::desc("Pop up a window to show sched dags as they are processed"));
Dan Gohman3e1a7ae2007-08-28 20:32:58 +000058static cl::opt<bool>
59ViewSUnitDAGs("view-sunit-dags", cl::Hidden,
Chris Lattner5bab7852008-01-25 17:24:52 +000060 cl::desc("Pop up a window to show SUnit dags after they are processed"));
Chris Lattner7944d9d2005-01-12 03:41:21 +000061#else
Dan Gohman3e1a7ae2007-08-28 20:32:58 +000062static const bool ViewISelDAGs = 0, ViewSchedDAGs = 0, ViewSUnitDAGs = 0;
Chris Lattner7944d9d2005-01-12 03:41:21 +000063#endif
64
Jim Laskeyeb577ba2006-08-02 12:30:23 +000065//===---------------------------------------------------------------------===//
66///
67/// RegisterScheduler class - Track the registration of instruction schedulers.
68///
69//===---------------------------------------------------------------------===//
70MachinePassRegistry RegisterScheduler::Registry;
71
72//===---------------------------------------------------------------------===//
73///
74/// ISHeuristic command line option for instruction schedulers.
75///
76//===---------------------------------------------------------------------===//
Evan Cheng4ef10862006-01-23 07:01:07 +000077namespace {
Jim Laskeyeb577ba2006-08-02 12:30:23 +000078 cl::opt<RegisterScheduler::FunctionPassCtor, false,
79 RegisterPassParser<RegisterScheduler> >
Dale Johannesene7e7d0d2007-07-13 17:13:54 +000080 ISHeuristic("pre-RA-sched",
Chris Lattner3700f902006-08-03 00:18:59 +000081 cl::init(&createDefaultScheduler),
Chris Lattner5bab7852008-01-25 17:24:52 +000082 cl::desc("Instruction schedulers available (before register"
83 " allocation):"));
Jim Laskey13ec7022006-08-01 14:21:23 +000084
Jim Laskey9ff542f2006-08-01 18:29:48 +000085 static RegisterScheduler
Jim Laskey9373beb2006-08-01 19:14:14 +000086 defaultListDAGScheduler("default", " Best scheduler for the target",
87 createDefaultScheduler);
Evan Cheng4ef10862006-01-23 07:01:07 +000088} // namespace
89
Evan Cheng5c807602008-02-26 02:33:44 +000090namespace { struct SDISelAsmOperandInfo; }
Chris Lattnerbf996f12007-04-30 17:29:31 +000091
Chris Lattner864635a2006-02-22 22:37:12 +000092namespace {
93 /// RegsForValue - This struct represents the physical registers that a
94 /// particular value is assigned and the type information about the value.
95 /// This is needed because values can be promoted into larger registers and
96 /// expanded into multiple smaller registers than the value.
Chris Lattner95255282006-06-28 23:17:24 +000097 struct VISIBILITY_HIDDEN RegsForValue {
Dan Gohmanb6f5b002007-06-28 23:29:44 +000098 /// Regs - This list holds the register (for legal and promoted values)
Chris Lattner864635a2006-02-22 22:37:12 +000099 /// or register set (for expanded values) that the value should be assigned
100 /// to.
101 std::vector<unsigned> Regs;
102
103 /// RegVT - The value type of each register.
104 ///
105 MVT::ValueType RegVT;
106
107 /// ValueVT - The value type of the LLVM value, which may be promoted from
108 /// RegVT or made from merging the two expanded parts.
109 MVT::ValueType ValueVT;
110
111 RegsForValue() : RegVT(MVT::Other), ValueVT(MVT::Other) {}
112
113 RegsForValue(unsigned Reg, MVT::ValueType regvt, MVT::ValueType valuevt)
114 : RegVT(regvt), ValueVT(valuevt) {
115 Regs.push_back(Reg);
116 }
117 RegsForValue(const std::vector<unsigned> &regs,
118 MVT::ValueType regvt, MVT::ValueType valuevt)
119 : Regs(regs), RegVT(regvt), ValueVT(valuevt) {
120 }
121
122 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
123 /// this value and returns the result as a ValueVT value. This uses
124 /// Chain/Flag as the input and updates them for the output Chain/Flag.
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000125 /// If the Flag pointer is NULL, no flag is used.
Chris Lattner864635a2006-02-22 22:37:12 +0000126 SDOperand getCopyFromRegs(SelectionDAG &DAG,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000127 SDOperand &Chain, SDOperand *Flag) const;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000128
129 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
130 /// specified value into the registers specified by this object. This uses
131 /// Chain/Flag as the input and updates them for the output Chain/Flag.
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000132 /// If the Flag pointer is NULL, no flag is used.
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000133 void getCopyToRegs(SDOperand Val, SelectionDAG &DAG,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000134 SDOperand &Chain, SDOperand *Flag) const;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000135
136 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
137 /// operand list. This adds the code marker and includes the number of
138 /// values added into it.
139 void AddInlineAsmOperands(unsigned Code, SelectionDAG &DAG,
Chris Lattner9f6637d2006-02-23 20:06:57 +0000140 std::vector<SDOperand> &Ops) const;
Chris Lattner864635a2006-02-22 22:37:12 +0000141 };
142}
Evan Cheng4ef10862006-01-23 07:01:07 +0000143
Chris Lattner1c08c712005-01-07 07:47:53 +0000144namespace llvm {
145 //===--------------------------------------------------------------------===//
Jim Laskey9373beb2006-08-01 19:14:14 +0000146 /// createDefaultScheduler - This creates an instruction scheduler appropriate
147 /// for the target.
148 ScheduleDAG* createDefaultScheduler(SelectionDAGISel *IS,
149 SelectionDAG *DAG,
150 MachineBasicBlock *BB) {
151 TargetLowering &TLI = IS->getTargetLowering();
152
153 if (TLI.getSchedulingPreference() == TargetLowering::SchedulingForLatency) {
154 return createTDListDAGScheduler(IS, DAG, BB);
155 } else {
156 assert(TLI.getSchedulingPreference() ==
157 TargetLowering::SchedulingForRegPressure && "Unknown sched type!");
158 return createBURRListDAGScheduler(IS, DAG, BB);
159 }
160 }
161
162
163 //===--------------------------------------------------------------------===//
Chris Lattner1c08c712005-01-07 07:47:53 +0000164 /// FunctionLoweringInfo - This contains information that is global to a
165 /// function that is used when lowering a region of the function.
Chris Lattnerf26bc8e2005-01-08 19:52:31 +0000166 class FunctionLoweringInfo {
167 public:
Chris Lattner1c08c712005-01-07 07:47:53 +0000168 TargetLowering &TLI;
169 Function &Fn;
170 MachineFunction &MF;
Chris Lattner84bc5422007-12-31 04:13:23 +0000171 MachineRegisterInfo &RegInfo;
Chris Lattner1c08c712005-01-07 07:47:53 +0000172
173 FunctionLoweringInfo(TargetLowering &TLI, Function &Fn,MachineFunction &MF);
174
175 /// MBBMap - A mapping from LLVM basic blocks to their machine code entry.
176 std::map<const BasicBlock*, MachineBasicBlock *> MBBMap;
177
178 /// ValueMap - Since we emit code for the function a basic block at a time,
179 /// we must remember which virtual registers hold the values for
180 /// cross-basic-block values.
Chris Lattner9f24ad72007-02-04 01:35:11 +0000181 DenseMap<const Value*, unsigned> ValueMap;
Chris Lattner1c08c712005-01-07 07:47:53 +0000182
183 /// StaticAllocaMap - Keep track of frame indices for fixed sized allocas in
184 /// the entry block. This allows the allocas to be efficiently referenced
185 /// anywhere in the function.
186 std::map<const AllocaInst*, int> StaticAllocaMap;
187
Duncan Sandsf4070822007-06-15 19:04:19 +0000188#ifndef NDEBUG
189 SmallSet<Instruction*, 8> CatchInfoLost;
190 SmallSet<Instruction*, 8> CatchInfoFound;
191#endif
192
Chris Lattner1c08c712005-01-07 07:47:53 +0000193 unsigned MakeReg(MVT::ValueType VT) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000194 return RegInfo.createVirtualRegister(TLI.getRegClassFor(VT));
Chris Lattner1c08c712005-01-07 07:47:53 +0000195 }
Chris Lattner571e4342006-10-27 21:36:01 +0000196
197 /// isExportedInst - Return true if the specified value is an instruction
198 /// exported from its block.
199 bool isExportedInst(const Value *V) {
200 return ValueMap.count(V);
201 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000202
Chris Lattner3c384492006-03-16 19:51:18 +0000203 unsigned CreateRegForValue(const Value *V);
204
Chris Lattner1c08c712005-01-07 07:47:53 +0000205 unsigned InitializeRegForValue(const Value *V) {
206 unsigned &R = ValueMap[V];
207 assert(R == 0 && "Already initialized this value register!");
208 return R = CreateRegForValue(V);
209 }
210 };
211}
212
Duncan Sandscf26d7c2007-07-04 20:52:51 +0000213/// isSelector - Return true if this instruction is a call to the
214/// eh.selector intrinsic.
215static bool isSelector(Instruction *I) {
Duncan Sandsf4070822007-06-15 19:04:19 +0000216 if (IntrinsicInst *II = dyn_cast<IntrinsicInst>(I))
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +0000217 return (II->getIntrinsicID() == Intrinsic::eh_selector_i32 ||
218 II->getIntrinsicID() == Intrinsic::eh_selector_i64);
Duncan Sandsf4070822007-06-15 19:04:19 +0000219 return false;
220}
221
Chris Lattner1c08c712005-01-07 07:47:53 +0000222/// isUsedOutsideOfDefiningBlock - Return true if this instruction is used by
Nate Begemanf15485a2006-03-27 01:32:24 +0000223/// PHI nodes or outside of the basic block that defines it, or used by a
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000224/// switch or atomic instruction, which may expand to multiple basic blocks.
Chris Lattner1c08c712005-01-07 07:47:53 +0000225static bool isUsedOutsideOfDefiningBlock(Instruction *I) {
226 if (isa<PHINode>(I)) return true;
227 BasicBlock *BB = I->getParent();
228 for (Value::use_iterator UI = I->use_begin(), E = I->use_end(); UI != E; ++UI)
Nate Begemanf15485a2006-03-27 01:32:24 +0000229 if (cast<Instruction>(*UI)->getParent() != BB || isa<PHINode>(*UI) ||
Chris Lattner571e4342006-10-27 21:36:01 +0000230 // FIXME: Remove switchinst special case.
Nate Begemanf15485a2006-03-27 01:32:24 +0000231 isa<SwitchInst>(*UI))
Chris Lattner1c08c712005-01-07 07:47:53 +0000232 return true;
233 return false;
234}
235
Chris Lattnerbf209482005-10-30 19:42:35 +0000236/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
Nate Begemanf15485a2006-03-27 01:32:24 +0000237/// entry block, return true. This includes arguments used by switches, since
238/// the switch may expand into multiple basic blocks.
Chris Lattnerbf209482005-10-30 19:42:35 +0000239static bool isOnlyUsedInEntryBlock(Argument *A) {
240 BasicBlock *Entry = A->getParent()->begin();
241 for (Value::use_iterator UI = A->use_begin(), E = A->use_end(); UI != E; ++UI)
Nate Begemanf15485a2006-03-27 01:32:24 +0000242 if (cast<Instruction>(*UI)->getParent() != Entry || isa<SwitchInst>(*UI))
Chris Lattnerbf209482005-10-30 19:42:35 +0000243 return false; // Use not in entry block.
244 return true;
245}
246
Chris Lattner1c08c712005-01-07 07:47:53 +0000247FunctionLoweringInfo::FunctionLoweringInfo(TargetLowering &tli,
Misha Brukmanedf128a2005-04-21 22:36:52 +0000248 Function &fn, MachineFunction &mf)
Chris Lattner84bc5422007-12-31 04:13:23 +0000249 : TLI(tli), Fn(fn), MF(mf), RegInfo(MF.getRegInfo()) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000250
Chris Lattnerbf209482005-10-30 19:42:35 +0000251 // Create a vreg for each argument register that is not dead and is used
252 // outside of the entry block for the function.
253 for (Function::arg_iterator AI = Fn.arg_begin(), E = Fn.arg_end();
254 AI != E; ++AI)
255 if (!isOnlyUsedInEntryBlock(AI))
256 InitializeRegForValue(AI);
257
Chris Lattner1c08c712005-01-07 07:47:53 +0000258 // Initialize the mapping of values to registers. This is only set up for
259 // instruction values that are used outside of the block that defines
260 // them.
Jeff Cohen2aeaf4e2005-10-01 03:57:14 +0000261 Function::iterator BB = Fn.begin(), EB = Fn.end();
Chris Lattner1c08c712005-01-07 07:47:53 +0000262 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
263 if (AllocaInst *AI = dyn_cast<AllocaInst>(I))
Reid Spencerb83eb642006-10-20 07:07:24 +0000264 if (ConstantInt *CUI = dyn_cast<ConstantInt>(AI->getArraySize())) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000265 const Type *Ty = AI->getAllocatedType();
Duncan Sands514ab342007-11-01 20:53:16 +0000266 uint64_t TySize = TLI.getTargetData()->getABITypeSize(Ty);
Nate Begemanae232e72005-11-06 09:00:38 +0000267 unsigned Align =
Chris Lattnerd2b7cec2007-02-14 05:52:17 +0000268 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
Nate Begemanae232e72005-11-06 09:00:38 +0000269 AI->getAlignment());
Chris Lattnera8217e32005-05-13 23:14:17 +0000270
Reid Spencerb83eb642006-10-20 07:07:24 +0000271 TySize *= CUI->getZExtValue(); // Get total allocated size.
Chris Lattnerd222f6a2005-10-18 22:14:06 +0000272 if (TySize == 0) TySize = 1; // Don't create zero-sized stack objects.
Chris Lattner1c08c712005-01-07 07:47:53 +0000273 StaticAllocaMap[AI] =
Chris Lattner6266c182007-04-25 04:08:28 +0000274 MF.getFrameInfo()->CreateStackObject(TySize, Align);
Chris Lattner1c08c712005-01-07 07:47:53 +0000275 }
276
Jeff Cohen2aeaf4e2005-10-01 03:57:14 +0000277 for (; BB != EB; ++BB)
278 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
Chris Lattner1c08c712005-01-07 07:47:53 +0000279 if (!I->use_empty() && isUsedOutsideOfDefiningBlock(I))
280 if (!isa<AllocaInst>(I) ||
281 !StaticAllocaMap.count(cast<AllocaInst>(I)))
282 InitializeRegForValue(I);
283
284 // Create an initial MachineBasicBlock for each LLVM BasicBlock in F. This
285 // also creates the initial PHI MachineInstrs, though none of the input
286 // operands are populated.
Jeff Cohen2aeaf4e2005-10-01 03:57:14 +0000287 for (BB = Fn.begin(), EB = Fn.end(); BB != EB; ++BB) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000288 MachineBasicBlock *MBB = new MachineBasicBlock(BB);
289 MBBMap[BB] = MBB;
290 MF.getBasicBlockList().push_back(MBB);
291
292 // Create Machine PHI nodes for LLVM PHI nodes, lowering them as
293 // appropriate.
294 PHINode *PN;
Chris Lattner8c494ab2006-10-27 23:50:33 +0000295 for (BasicBlock::iterator I = BB->begin();(PN = dyn_cast<PHINode>(I)); ++I){
296 if (PN->use_empty()) continue;
297
298 MVT::ValueType VT = TLI.getValueType(PN->getType());
Dan Gohman7f321562007-06-25 16:23:39 +0000299 unsigned NumRegisters = TLI.getNumRegisters(VT);
Chris Lattner8c494ab2006-10-27 23:50:33 +0000300 unsigned PHIReg = ValueMap[PN];
301 assert(PHIReg && "PHI node does not have an assigned virtual register!");
Evan Chengc0f64ff2006-11-27 23:37:22 +0000302 const TargetInstrInfo *TII = TLI.getTargetMachine().getInstrInfo();
Dan Gohmanb9f10192007-06-21 14:42:22 +0000303 for (unsigned i = 0; i != NumRegisters; ++i)
Evan Chengc0f64ff2006-11-27 23:37:22 +0000304 BuildMI(MBB, TII->get(TargetInstrInfo::PHI), PHIReg+i);
Chris Lattner8c494ab2006-10-27 23:50:33 +0000305 }
Chris Lattner1c08c712005-01-07 07:47:53 +0000306 }
307}
308
Chris Lattner3c384492006-03-16 19:51:18 +0000309/// CreateRegForValue - Allocate the appropriate number of virtual registers of
310/// the correctly promoted or expanded types. Assign these registers
311/// consecutive vreg numbers and return the first assigned number.
312unsigned FunctionLoweringInfo::CreateRegForValue(const Value *V) {
313 MVT::ValueType VT = TLI.getValueType(V->getType());
314
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000315 unsigned NumRegisters = TLI.getNumRegisters(VT);
316 MVT::ValueType RegisterVT = TLI.getRegisterType(VT);
Bill Wendling95b39552007-04-24 21:13:23 +0000317
Dan Gohman8c8c5fc2007-06-27 14:34:07 +0000318 unsigned R = MakeReg(RegisterVT);
319 for (unsigned i = 1; i != NumRegisters; ++i)
320 MakeReg(RegisterVT);
321
Chris Lattner3c384492006-03-16 19:51:18 +0000322 return R;
323}
Chris Lattner1c08c712005-01-07 07:47:53 +0000324
325//===----------------------------------------------------------------------===//
326/// SelectionDAGLowering - This is the common target-independent lowering
327/// implementation that is parameterized by a TargetLowering object.
328/// Also, targets can overload any lowering method.
329///
330namespace llvm {
331class SelectionDAGLowering {
332 MachineBasicBlock *CurMBB;
333
Chris Lattner0da331f2007-02-04 01:31:47 +0000334 DenseMap<const Value*, SDOperand> NodeMap;
Chris Lattner1c08c712005-01-07 07:47:53 +0000335
Chris Lattnerd3948112005-01-17 22:19:26 +0000336 /// PendingLoads - Loads are not emitted to the program immediately. We bunch
337 /// them up and then emit token factor nodes when possible. This allows us to
338 /// get simple disambiguation between loads without worrying about alias
339 /// analysis.
340 std::vector<SDOperand> PendingLoads;
341
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000342 /// Case - A struct to record the Value for a switch case, and the
343 /// case's target basic block.
344 struct Case {
345 Constant* Low;
346 Constant* High;
347 MachineBasicBlock* BB;
348
349 Case() : Low(0), High(0), BB(0) { }
350 Case(Constant* low, Constant* high, MachineBasicBlock* bb) :
351 Low(low), High(high), BB(bb) { }
352 uint64_t size() const {
353 uint64_t rHigh = cast<ConstantInt>(High)->getSExtValue();
354 uint64_t rLow = cast<ConstantInt>(Low)->getSExtValue();
355 return (rHigh - rLow + 1ULL);
356 }
357 };
358
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000359 struct CaseBits {
360 uint64_t Mask;
361 MachineBasicBlock* BB;
362 unsigned Bits;
363
364 CaseBits(uint64_t mask, MachineBasicBlock* bb, unsigned bits):
365 Mask(mask), BB(bb), Bits(bits) { }
366 };
367
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000368 typedef std::vector<Case> CaseVector;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000369 typedef std::vector<CaseBits> CaseBitsVector;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000370 typedef CaseVector::iterator CaseItr;
371 typedef std::pair<CaseItr, CaseItr> CaseRange;
Nate Begemanf15485a2006-03-27 01:32:24 +0000372
373 /// CaseRec - A struct with ctor used in lowering switches to a binary tree
374 /// of conditional branches.
375 struct CaseRec {
376 CaseRec(MachineBasicBlock *bb, Constant *lt, Constant *ge, CaseRange r) :
377 CaseBB(bb), LT(lt), GE(ge), Range(r) {}
378
379 /// CaseBB - The MBB in which to emit the compare and branch
380 MachineBasicBlock *CaseBB;
381 /// LT, GE - If nonzero, we know the current case value must be less-than or
382 /// greater-than-or-equal-to these Constants.
383 Constant *LT;
384 Constant *GE;
385 /// Range - A pair of iterators representing the range of case values to be
386 /// processed at this point in the binary search tree.
387 CaseRange Range;
388 };
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000389
390 typedef std::vector<CaseRec> CaseRecVector;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000391
392 /// The comparison function for sorting the switch case values in the vector.
393 /// WARNING: Case ranges should be disjoint!
Nate Begemanf15485a2006-03-27 01:32:24 +0000394 struct CaseCmp {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000395 bool operator () (const Case& C1, const Case& C2) {
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000396 assert(isa<ConstantInt>(C1.Low) && isa<ConstantInt>(C2.High));
397 const ConstantInt* CI1 = cast<const ConstantInt>(C1.Low);
398 const ConstantInt* CI2 = cast<const ConstantInt>(C2.High);
399 return CI1->getValue().slt(CI2->getValue());
Nate Begemanf15485a2006-03-27 01:32:24 +0000400 }
401 };
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000402
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000403 struct CaseBitsCmp {
404 bool operator () (const CaseBits& C1, const CaseBits& C2) {
405 return C1.Bits > C2.Bits;
406 }
407 };
408
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000409 unsigned Clusterify(CaseVector& Cases, const SwitchInst &SI);
Nate Begemanf15485a2006-03-27 01:32:24 +0000410
Chris Lattner1c08c712005-01-07 07:47:53 +0000411public:
412 // TLI - This is information that describes the available target features we
413 // need for lowering. This indicates when operations are unavailable,
414 // implemented with a libcall, etc.
415 TargetLowering &TLI;
416 SelectionDAG &DAG;
Owen Andersona69571c2006-05-03 01:29:57 +0000417 const TargetData *TD;
Dan Gohman5f43f922007-08-27 16:26:13 +0000418 AliasAnalysis &AA;
Chris Lattner1c08c712005-01-07 07:47:53 +0000419
Nate Begemanf15485a2006-03-27 01:32:24 +0000420 /// SwitchCases - Vector of CaseBlock structures used to communicate
421 /// SwitchInst code generation information.
422 std::vector<SelectionDAGISel::CaseBlock> SwitchCases;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000423 /// JTCases - Vector of JumpTable structures used to communicate
424 /// SwitchInst code generation information.
425 std::vector<SelectionDAGISel::JumpTableBlock> JTCases;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000426 std::vector<SelectionDAGISel::BitTestBlock> BitTestCases;
Nate Begemanf15485a2006-03-27 01:32:24 +0000427
Chris Lattner1c08c712005-01-07 07:47:53 +0000428 /// FuncInfo - Information about the function as a whole.
429 ///
430 FunctionLoweringInfo &FuncInfo;
Gordon Henriksence224772008-01-07 01:30:38 +0000431
432 /// GCI - Garbage collection metadata for the function.
433 CollectorMetadata *GCI;
Chris Lattner1c08c712005-01-07 07:47:53 +0000434
435 SelectionDAGLowering(SelectionDAG &dag, TargetLowering &tli,
Dan Gohman5f43f922007-08-27 16:26:13 +0000436 AliasAnalysis &aa,
Gordon Henriksence224772008-01-07 01:30:38 +0000437 FunctionLoweringInfo &funcinfo,
438 CollectorMetadata *gci)
Dan Gohman5f43f922007-08-27 16:26:13 +0000439 : TLI(tli), DAG(dag), TD(DAG.getTarget().getTargetData()), AA(aa),
Gordon Henriksence224772008-01-07 01:30:38 +0000440 FuncInfo(funcinfo), GCI(gci) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000441 }
442
Chris Lattnera651cf62005-01-17 19:43:36 +0000443 /// getRoot - Return the current virtual root of the Selection DAG.
444 ///
445 SDOperand getRoot() {
Chris Lattnerd3948112005-01-17 22:19:26 +0000446 if (PendingLoads.empty())
447 return DAG.getRoot();
Misha Brukmanedf128a2005-04-21 22:36:52 +0000448
Chris Lattnerd3948112005-01-17 22:19:26 +0000449 if (PendingLoads.size() == 1) {
450 SDOperand Root = PendingLoads[0];
451 DAG.setRoot(Root);
452 PendingLoads.clear();
453 return Root;
454 }
455
456 // Otherwise, we have to make a token factor node.
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000457 SDOperand Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
458 &PendingLoads[0], PendingLoads.size());
Chris Lattnerd3948112005-01-17 22:19:26 +0000459 PendingLoads.clear();
460 DAG.setRoot(Root);
461 return Root;
Chris Lattnera651cf62005-01-17 19:43:36 +0000462 }
463
Chris Lattner571e4342006-10-27 21:36:01 +0000464 SDOperand CopyValueToVirtualRegister(Value *V, unsigned Reg);
465
Chris Lattner1c08c712005-01-07 07:47:53 +0000466 void visit(Instruction &I) { visit(I.getOpcode(), I); }
467
468 void visit(unsigned Opcode, User &I) {
Chris Lattner1e7aa5c2006-11-10 04:41:34 +0000469 // Note: this doesn't use InstVisitor, because it has to work with
470 // ConstantExpr's in addition to instructions.
Chris Lattner1c08c712005-01-07 07:47:53 +0000471 switch (Opcode) {
472 default: assert(0 && "Unknown instruction type encountered!");
473 abort();
474 // Build the switch statement using the Instruction.def file.
475#define HANDLE_INST(NUM, OPCODE, CLASS) \
476 case Instruction::OPCODE:return visit##OPCODE((CLASS&)I);
477#include "llvm/Instruction.def"
478 }
479 }
480
481 void setCurrentBasicBlock(MachineBasicBlock *MBB) { CurMBB = MBB; }
482
Chris Lattner28b5b1c2006-03-15 22:19:46 +0000483 SDOperand getLoadFrom(const Type *Ty, SDOperand Ptr,
Evan Cheng466685d2006-10-09 20:57:25 +0000484 const Value *SV, SDOperand Root,
Christopher Lamb95c218a2007-04-22 23:15:30 +0000485 bool isVolatile, unsigned Alignment);
Chris Lattner1c08c712005-01-07 07:47:53 +0000486
Chris Lattner199862b2006-03-16 19:57:50 +0000487 SDOperand getValue(const Value *V);
Chris Lattner1c08c712005-01-07 07:47:53 +0000488
Chris Lattner0da331f2007-02-04 01:31:47 +0000489 void setValue(const Value *V, SDOperand NewN) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000490 SDOperand &N = NodeMap[V];
491 assert(N.Val == 0 && "Already set a value for this node!");
Chris Lattner0da331f2007-02-04 01:31:47 +0000492 N = NewN;
Chris Lattner1c08c712005-01-07 07:47:53 +0000493 }
Chris Lattner4e4b5762006-02-01 18:59:47 +0000494
Evan Cheng5c807602008-02-26 02:33:44 +0000495 void GetRegistersForValue(SDISelAsmOperandInfo &OpInfo, bool HasEarlyClobber,
Chris Lattnere7cf56a2007-04-30 21:11:17 +0000496 std::set<unsigned> &OutputRegs,
497 std::set<unsigned> &InputRegs);
Nate Begemanf15485a2006-03-27 01:32:24 +0000498
Chris Lattner571e4342006-10-27 21:36:01 +0000499 void FindMergedConditions(Value *Cond, MachineBasicBlock *TBB,
500 MachineBasicBlock *FBB, MachineBasicBlock *CurBB,
501 unsigned Opc);
Chris Lattner8c494ab2006-10-27 23:50:33 +0000502 bool isExportableFromCurrentBlock(Value *V, const BasicBlock *FromBB);
Chris Lattner571e4342006-10-27 21:36:01 +0000503 void ExportFromCurrentBlock(Value *V);
Duncan Sands6f74b482007-12-19 09:48:52 +0000504 void LowerCallTo(CallSite CS, SDOperand Callee, bool IsTailCall,
Anton Korobeynikov070280e2007-05-23 11:08:31 +0000505 MachineBasicBlock *LandingPad = NULL);
Duncan Sandsdc024672007-11-27 13:23:08 +0000506
Chris Lattner1c08c712005-01-07 07:47:53 +0000507 // Terminator instructions.
508 void visitRet(ReturnInst &I);
509 void visitBr(BranchInst &I);
Nate Begemanf15485a2006-03-27 01:32:24 +0000510 void visitSwitch(SwitchInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000511 void visitUnreachable(UnreachableInst &I) { /* noop */ }
512
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000513 // Helpers for visitSwitch
Anton Korobeynikovdd433212007-03-27 12:05:48 +0000514 bool handleSmallSwitchRange(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000515 CaseRecVector& WorkList,
516 Value* SV,
517 MachineBasicBlock* Default);
Anton Korobeynikovdd433212007-03-27 12:05:48 +0000518 bool handleJTSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000519 CaseRecVector& WorkList,
520 Value* SV,
521 MachineBasicBlock* Default);
Anton Korobeynikovdd433212007-03-27 12:05:48 +0000522 bool handleBTSplitSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000523 CaseRecVector& WorkList,
524 Value* SV,
525 MachineBasicBlock* Default);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000526 bool handleBitTestsSwitchCase(CaseRec& CR,
527 CaseRecVector& WorkList,
528 Value* SV,
529 MachineBasicBlock* Default);
Nate Begemanf15485a2006-03-27 01:32:24 +0000530 void visitSwitchCase(SelectionDAGISel::CaseBlock &CB);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000531 void visitBitTestHeader(SelectionDAGISel::BitTestBlock &B);
532 void visitBitTestCase(MachineBasicBlock* NextMBB,
533 unsigned Reg,
534 SelectionDAGISel::BitTestCase &B);
Nate Begeman37efe672006-04-22 18:53:45 +0000535 void visitJumpTable(SelectionDAGISel::JumpTable &JT);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000536 void visitJumpTableHeader(SelectionDAGISel::JumpTable &JT,
537 SelectionDAGISel::JumpTableHeader &JTH);
Nate Begemanf15485a2006-03-27 01:32:24 +0000538
Chris Lattner1c08c712005-01-07 07:47:53 +0000539 // These all get lowered before this pass.
Jim Laskeyb180aa12007-02-21 22:53:45 +0000540 void visitInvoke(InvokeInst &I);
541 void visitUnwind(UnwindInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000542
Dan Gohman7f321562007-06-25 16:23:39 +0000543 void visitBinary(User &I, unsigned OpCode);
Nate Begemane21ea612005-11-18 07:42:56 +0000544 void visitShift(User &I, unsigned Opcode);
Nate Begeman5fbb5d22005-11-19 00:36:38 +0000545 void visitAdd(User &I) {
Dan Gohman7f321562007-06-25 16:23:39 +0000546 if (I.getType()->isFPOrFPVector())
547 visitBinary(I, ISD::FADD);
Reid Spencer1628cec2006-10-26 06:15:43 +0000548 else
Dan Gohman7f321562007-06-25 16:23:39 +0000549 visitBinary(I, ISD::ADD);
Chris Lattner01b3d732005-09-28 22:28:18 +0000550 }
Chris Lattnerb9fccc42005-04-02 05:04:50 +0000551 void visitSub(User &I);
Reid Spencer1628cec2006-10-26 06:15:43 +0000552 void visitMul(User &I) {
Dan Gohman7f321562007-06-25 16:23:39 +0000553 if (I.getType()->isFPOrFPVector())
554 visitBinary(I, ISD::FMUL);
Reid Spencer1628cec2006-10-26 06:15:43 +0000555 else
Dan Gohman7f321562007-06-25 16:23:39 +0000556 visitBinary(I, ISD::MUL);
Chris Lattner01b3d732005-09-28 22:28:18 +0000557 }
Dan Gohman7f321562007-06-25 16:23:39 +0000558 void visitURem(User &I) { visitBinary(I, ISD::UREM); }
559 void visitSRem(User &I) { visitBinary(I, ISD::SREM); }
560 void visitFRem(User &I) { visitBinary(I, ISD::FREM); }
561 void visitUDiv(User &I) { visitBinary(I, ISD::UDIV); }
562 void visitSDiv(User &I) { visitBinary(I, ISD::SDIV); }
563 void visitFDiv(User &I) { visitBinary(I, ISD::FDIV); }
564 void visitAnd (User &I) { visitBinary(I, ISD::AND); }
565 void visitOr (User &I) { visitBinary(I, ISD::OR); }
566 void visitXor (User &I) { visitBinary(I, ISD::XOR); }
Reid Spencer24d6da52007-01-21 00:29:26 +0000567 void visitShl (User &I) { visitShift(I, ISD::SHL); }
Reid Spencer3822ff52006-11-08 06:47:33 +0000568 void visitLShr(User &I) { visitShift(I, ISD::SRL); }
569 void visitAShr(User &I) { visitShift(I, ISD::SRA); }
Reid Spencer45fb3f32006-11-20 01:22:35 +0000570 void visitICmp(User &I);
571 void visitFCmp(User &I);
Reid Spencer3da59db2006-11-27 01:05:10 +0000572 // Visit the conversion instructions
573 void visitTrunc(User &I);
574 void visitZExt(User &I);
575 void visitSExt(User &I);
576 void visitFPTrunc(User &I);
577 void visitFPExt(User &I);
578 void visitFPToUI(User &I);
579 void visitFPToSI(User &I);
580 void visitUIToFP(User &I);
581 void visitSIToFP(User &I);
582 void visitPtrToInt(User &I);
583 void visitIntToPtr(User &I);
584 void visitBitCast(User &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000585
Chris Lattner2bbd8102006-03-29 00:11:43 +0000586 void visitExtractElement(User &I);
587 void visitInsertElement(User &I);
Chris Lattner3e104b12006-04-08 04:15:24 +0000588 void visitShuffleVector(User &I);
Chris Lattnerc7029802006-03-18 01:44:44 +0000589
Chris Lattner1c08c712005-01-07 07:47:53 +0000590 void visitGetElementPtr(User &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000591 void visitSelect(User &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000592
593 void visitMalloc(MallocInst &I);
594 void visitFree(FreeInst &I);
595 void visitAlloca(AllocaInst &I);
596 void visitLoad(LoadInst &I);
597 void visitStore(StoreInst &I);
598 void visitPHI(PHINode &I) { } // PHI nodes are handled specially.
599 void visitCall(CallInst &I);
Duncan Sandsfd7b3262007-12-17 18:08:19 +0000600 void visitInlineAsm(CallSite CS);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +0000601 const char *visitIntrinsicCall(CallInst &I, unsigned Intrinsic);
Chris Lattner0eade312006-03-24 02:22:33 +0000602 void visitTargetIntrinsic(CallInst &I, unsigned Intrinsic);
Chris Lattner1c08c712005-01-07 07:47:53 +0000603
Chris Lattner1c08c712005-01-07 07:47:53 +0000604 void visitVAStart(CallInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000605 void visitVAArg(VAArgInst &I);
606 void visitVAEnd(CallInst &I);
607 void visitVACopy(CallInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000608
Chris Lattner7041ee32005-01-11 05:56:49 +0000609 void visitMemIntrinsic(CallInst &I, unsigned Op);
Chris Lattner1c08c712005-01-07 07:47:53 +0000610
Devang Patel40a04212008-02-19 22:15:16 +0000611 void visitGetResult(GetResultInst &I) {
Devang Patelc40a84a2008-02-20 18:37:40 +0000612 assert (0 && "getresult unimplemented");
Devang Patel40a04212008-02-19 22:15:16 +0000613 }
614
Chris Lattner1c08c712005-01-07 07:47:53 +0000615 void visitUserOp1(Instruction &I) {
616 assert(0 && "UserOp1 should not exist at instruction selection time!");
617 abort();
618 }
619 void visitUserOp2(Instruction &I) {
620 assert(0 && "UserOp2 should not exist at instruction selection time!");
621 abort();
622 }
623};
624} // end namespace llvm
625
Dan Gohman6183f782007-07-05 20:12:34 +0000626
Duncan Sandsb988bac2008-02-11 20:58:28 +0000627/// getCopyFromParts - Create a value that contains the specified legal parts
628/// combined into the value they represent. If the parts combine to a type
629/// larger then ValueVT then AssertOp can be used to specify whether the extra
630/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
631/// (ISD::AssertSext). Likewise TruncExact is used for floating point types to
632/// indicate that the extra bits can be discarded without losing precision.
Dan Gohman6183f782007-07-05 20:12:34 +0000633static SDOperand getCopyFromParts(SelectionDAG &DAG,
634 const SDOperand *Parts,
635 unsigned NumParts,
636 MVT::ValueType PartVT,
637 MVT::ValueType ValueVT,
Duncan Sandsb988bac2008-02-11 20:58:28 +0000638 ISD::NodeType AssertOp = ISD::DELETED_NODE,
639 bool TruncExact = false) {
Duncan Sands014e04a2008-02-12 20:46:31 +0000640 assert(NumParts > 0 && "No parts to assemble!");
641 TargetLowering &TLI = DAG.getTargetLoweringInfo();
642 SDOperand Val = Parts[0];
Dan Gohman6183f782007-07-05 20:12:34 +0000643
Duncan Sands014e04a2008-02-12 20:46:31 +0000644 if (NumParts > 1) {
645 // Assemble the value from multiple parts.
646 if (!MVT::isVector(ValueVT)) {
647 unsigned PartBits = MVT::getSizeInBits(PartVT);
648 unsigned ValueBits = MVT::getSizeInBits(ValueVT);
Dan Gohman6183f782007-07-05 20:12:34 +0000649
Duncan Sands014e04a2008-02-12 20:46:31 +0000650 // Assemble the power of 2 part.
651 unsigned RoundParts = NumParts & (NumParts - 1) ?
652 1 << Log2_32(NumParts) : NumParts;
653 unsigned RoundBits = PartBits * RoundParts;
654 MVT::ValueType RoundVT = RoundBits == ValueBits ?
655 ValueVT : MVT::getIntegerType(RoundBits);
656 SDOperand Lo, Hi;
657
658 if (RoundParts > 2) {
659 MVT::ValueType HalfVT = MVT::getIntegerType(RoundBits/2);
660 Lo = getCopyFromParts(DAG, Parts, RoundParts/2, PartVT, HalfVT);
661 Hi = getCopyFromParts(DAG, Parts+RoundParts/2, RoundParts/2,
662 PartVT, HalfVT);
Dan Gohman6183f782007-07-05 20:12:34 +0000663 } else {
Duncan Sands014e04a2008-02-12 20:46:31 +0000664 Lo = Parts[0];
665 Hi = Parts[1];
Dan Gohman6183f782007-07-05 20:12:34 +0000666 }
Duncan Sands014e04a2008-02-12 20:46:31 +0000667 if (TLI.isBigEndian())
668 std::swap(Lo, Hi);
669 Val = DAG.getNode(ISD::BUILD_PAIR, RoundVT, Lo, Hi);
670
671 if (RoundParts < NumParts) {
672 // Assemble the trailing non-power-of-2 part.
673 unsigned OddParts = NumParts - RoundParts;
674 MVT::ValueType OddVT = MVT::getIntegerType(OddParts * PartBits);
675 Hi = getCopyFromParts(DAG, Parts+RoundParts, OddParts, PartVT, OddVT);
676
677 // Combine the round and odd parts.
678 Lo = Val;
679 if (TLI.isBigEndian())
680 std::swap(Lo, Hi);
681 MVT::ValueType TotalVT = MVT::getIntegerType(NumParts * PartBits);
682 Hi = DAG.getNode(ISD::ANY_EXTEND, TotalVT, Hi);
683 Hi = DAG.getNode(ISD::SHL, TotalVT, Hi,
684 DAG.getConstant(MVT::getSizeInBits(Lo.getValueType()),
685 TLI.getShiftAmountTy()));
686 Lo = DAG.getNode(ISD::ZERO_EXTEND, TotalVT, Lo);
687 Val = DAG.getNode(ISD::OR, TotalVT, Lo, Hi);
688 }
689 } else {
690 // Handle a multi-element vector.
691 MVT::ValueType IntermediateVT, RegisterVT;
692 unsigned NumIntermediates;
693 unsigned NumRegs =
694 TLI.getVectorTypeBreakdown(ValueVT, IntermediateVT, NumIntermediates,
695 RegisterVT);
696
697 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
698 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
699 assert(RegisterVT == Parts[0].getValueType() &&
700 "Part type doesn't match part!");
701
702 // Assemble the parts into intermediate operands.
703 SmallVector<SDOperand, 8> Ops(NumIntermediates);
704 if (NumIntermediates == NumParts) {
705 // If the register was not expanded, truncate or copy the value,
706 // as appropriate.
707 for (unsigned i = 0; i != NumParts; ++i)
708 Ops[i] = getCopyFromParts(DAG, &Parts[i], 1,
709 PartVT, IntermediateVT);
710 } else if (NumParts > 0) {
711 // If the intermediate type was expanded, build the intermediate operands
712 // from the parts.
713 assert(NumParts % NumIntermediates == 0 &&
714 "Must expand into a divisible number of parts!");
715 unsigned Factor = NumParts / NumIntermediates;
716 for (unsigned i = 0; i != NumIntermediates; ++i)
717 Ops[i] = getCopyFromParts(DAG, &Parts[i * Factor], Factor,
718 PartVT, IntermediateVT);
719 }
720
721 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the intermediate
722 // operands.
723 Val = DAG.getNode(MVT::isVector(IntermediateVT) ?
724 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR,
725 ValueVT, &Ops[0], NumIntermediates);
Dan Gohman6183f782007-07-05 20:12:34 +0000726 }
Dan Gohman6183f782007-07-05 20:12:34 +0000727 }
728
Duncan Sands014e04a2008-02-12 20:46:31 +0000729 // There is now one part, held in Val. Correct it to match ValueVT.
730 PartVT = Val.getValueType();
Dan Gohman6183f782007-07-05 20:12:34 +0000731
Duncan Sands014e04a2008-02-12 20:46:31 +0000732 if (PartVT == ValueVT)
733 return Val;
Dan Gohman6183f782007-07-05 20:12:34 +0000734
Duncan Sands014e04a2008-02-12 20:46:31 +0000735 if (MVT::isVector(PartVT)) {
736 assert(MVT::isVector(ValueVT) && "Unknown vector conversion!");
737 return DAG.getNode(ISD::BIT_CONVERT, ValueVT, Val);
Dan Gohman6183f782007-07-05 20:12:34 +0000738 }
Duncan Sands014e04a2008-02-12 20:46:31 +0000739
740 if (MVT::isVector(ValueVT)) {
741 assert(MVT::getVectorElementType(ValueVT) == PartVT &&
742 MVT::getVectorNumElements(ValueVT) == 1 &&
743 "Only trivial scalar-to-vector conversions should get here!");
744 return DAG.getNode(ISD::BUILD_VECTOR, ValueVT, Val);
745 }
746
747 if (MVT::isInteger(PartVT) &&
748 MVT::isInteger(ValueVT)) {
749 if (MVT::getSizeInBits(ValueVT) < MVT::getSizeInBits(PartVT)) {
750 // For a truncate, see if we have any information to
751 // indicate whether the truncated bits will always be
752 // zero or sign-extension.
753 if (AssertOp != ISD::DELETED_NODE)
754 Val = DAG.getNode(AssertOp, PartVT, Val,
755 DAG.getValueType(ValueVT));
756 return DAG.getNode(ISD::TRUNCATE, ValueVT, Val);
757 } else {
758 return DAG.getNode(ISD::ANY_EXTEND, ValueVT, Val);
759 }
760 }
761
Chris Lattnerd43d85c2008-03-09 07:47:22 +0000762 if (MVT::isFloatingPoint(PartVT) && MVT::isFloatingPoint(ValueVT)) {
763 if (ValueVT < Val.getValueType())
764 return DAG.getNode(ISD::FP_ROUND, ValueVT, Val,
765 DAG.getIntPtrConstant(TruncExact));
766 return DAG.getNode(ISD::FP_EXTEND, ValueVT, Val);
767 }
Duncan Sands014e04a2008-02-12 20:46:31 +0000768
769 if (MVT::getSizeInBits(PartVT) == MVT::getSizeInBits(ValueVT))
770 return DAG.getNode(ISD::BIT_CONVERT, ValueVT, Val);
771
772 assert(0 && "Unknown mismatch!");
Dan Gohman6183f782007-07-05 20:12:34 +0000773}
774
Duncan Sandsb988bac2008-02-11 20:58:28 +0000775/// getCopyToParts - Create a series of nodes that contain the specified value
776/// split into legal parts. If the parts contain more bits than Val, then, for
777/// integers, ExtendKind can be used to specify how to generate the extra bits.
Dan Gohman6183f782007-07-05 20:12:34 +0000778static void getCopyToParts(SelectionDAG &DAG,
779 SDOperand Val,
780 SDOperand *Parts,
781 unsigned NumParts,
Duncan Sandsb988bac2008-02-11 20:58:28 +0000782 MVT::ValueType PartVT,
783 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Dan Gohman25ac7e82007-08-10 14:59:38 +0000784 TargetLowering &TLI = DAG.getTargetLoweringInfo();
785 MVT::ValueType PtrVT = TLI.getPointerTy();
Dan Gohman6183f782007-07-05 20:12:34 +0000786 MVT::ValueType ValueVT = Val.getValueType();
Duncan Sands014e04a2008-02-12 20:46:31 +0000787 unsigned PartBits = MVT::getSizeInBits(PartVT);
788 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
Dan Gohman6183f782007-07-05 20:12:34 +0000789
Duncan Sands014e04a2008-02-12 20:46:31 +0000790 if (!NumParts)
791 return;
792
793 if (!MVT::isVector(ValueVT)) {
794 if (PartVT == ValueVT) {
795 assert(NumParts == 1 && "No-op copy with multiple parts!");
796 Parts[0] = Val;
Dan Gohman6183f782007-07-05 20:12:34 +0000797 return;
798 }
799
Duncan Sands014e04a2008-02-12 20:46:31 +0000800 if (NumParts * PartBits > MVT::getSizeInBits(ValueVT)) {
801 // If the parts cover more bits than the value has, promote the value.
802 if (MVT::isFloatingPoint(PartVT) && MVT::isFloatingPoint(ValueVT)) {
803 assert(NumParts == 1 && "Do not know what to promote to!");
Dan Gohman6183f782007-07-05 20:12:34 +0000804 Val = DAG.getNode(ISD::FP_EXTEND, PartVT, Val);
Duncan Sands014e04a2008-02-12 20:46:31 +0000805 } else if (MVT::isInteger(PartVT) && MVT::isInteger(ValueVT)) {
806 ValueVT = MVT::getIntegerType(NumParts * PartBits);
807 Val = DAG.getNode(ExtendKind, ValueVT, Val);
808 } else {
809 assert(0 && "Unknown mismatch!");
810 }
811 } else if (PartBits == MVT::getSizeInBits(ValueVT)) {
812 // Different types of the same size.
813 assert(NumParts == 1 && PartVT != ValueVT);
814 Val = DAG.getNode(ISD::BIT_CONVERT, PartVT, Val);
815 } else if (NumParts * PartBits < MVT::getSizeInBits(ValueVT)) {
816 // If the parts cover less bits than value has, truncate the value.
817 if (MVT::isInteger(PartVT) && MVT::isInteger(ValueVT)) {
818 ValueVT = MVT::getIntegerType(NumParts * PartBits);
819 Val = DAG.getNode(ISD::TRUNCATE, ValueVT, Val);
Dan Gohman6183f782007-07-05 20:12:34 +0000820 } else {
821 assert(0 && "Unknown mismatch!");
822 }
823 }
Duncan Sands014e04a2008-02-12 20:46:31 +0000824
825 // The value may have changed - recompute ValueVT.
826 ValueVT = Val.getValueType();
827 assert(NumParts * PartBits == MVT::getSizeInBits(ValueVT) &&
828 "Failed to tile the value with PartVT!");
829
830 if (NumParts == 1) {
831 assert(PartVT == ValueVT && "Type conversion failed!");
832 Parts[0] = Val;
833 return;
834 }
835
836 // Expand the value into multiple parts.
837 if (NumParts & (NumParts - 1)) {
838 // The number of parts is not a power of 2. Split off and copy the tail.
839 assert(MVT::isInteger(PartVT) && MVT::isInteger(ValueVT) &&
840 "Do not know what to expand to!");
841 unsigned RoundParts = 1 << Log2_32(NumParts);
842 unsigned RoundBits = RoundParts * PartBits;
843 unsigned OddParts = NumParts - RoundParts;
844 SDOperand OddVal = DAG.getNode(ISD::SRL, ValueVT, Val,
845 DAG.getConstant(RoundBits,
846 TLI.getShiftAmountTy()));
847 getCopyToParts(DAG, OddVal, Parts + RoundParts, OddParts, PartVT);
848 if (TLI.isBigEndian())
849 // The odd parts were reversed by getCopyToParts - unreverse them.
850 std::reverse(Parts + RoundParts, Parts + NumParts);
851 NumParts = RoundParts;
852 ValueVT = MVT::getIntegerType(NumParts * PartBits);
853 Val = DAG.getNode(ISD::TRUNCATE, ValueVT, Val);
854 }
855
856 // The number of parts is a power of 2. Repeatedly bisect the value using
857 // EXTRACT_ELEMENT.
858 Parts[0] = Val;
859 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
860 for (unsigned i = 0; i < NumParts; i += StepSize) {
861 unsigned ThisBits = StepSize * PartBits / 2;
862 MVT::ValueType ThisVT =
863 ThisBits == PartBits ? PartVT : MVT::getIntegerType (ThisBits);
864
865 Parts[i+StepSize/2] =
866 DAG.getNode(ISD::EXTRACT_ELEMENT, ThisVT, Parts[i],
867 DAG.getConstant(1, PtrVT));
868 Parts[i] =
869 DAG.getNode(ISD::EXTRACT_ELEMENT, ThisVT, Parts[i],
870 DAG.getConstant(0, PtrVT));
871 }
872 }
873
874 if (TLI.isBigEndian())
875 std::reverse(Parts, Parts + NumParts);
876
877 return;
878 }
879
880 // Vector ValueVT.
881 if (NumParts == 1) {
882 if (PartVT != ValueVT) {
883 if (MVT::isVector(PartVT)) {
884 Val = DAG.getNode(ISD::BIT_CONVERT, PartVT, Val);
885 } else {
886 assert(MVT::getVectorElementType(ValueVT) == PartVT &&
887 MVT::getVectorNumElements(ValueVT) == 1 &&
888 "Only trivial vector-to-scalar conversions should get here!");
889 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, PartVT, Val,
890 DAG.getConstant(0, PtrVT));
891 }
892 }
893
Dan Gohman6183f782007-07-05 20:12:34 +0000894 Parts[0] = Val;
895 return;
896 }
897
898 // Handle a multi-element vector.
899 MVT::ValueType IntermediateVT, RegisterVT;
900 unsigned NumIntermediates;
901 unsigned NumRegs =
902 DAG.getTargetLoweringInfo()
903 .getVectorTypeBreakdown(ValueVT, IntermediateVT, NumIntermediates,
904 RegisterVT);
905 unsigned NumElements = MVT::getVectorNumElements(ValueVT);
906
907 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
908 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
909
910 // Split the vector into intermediate operands.
911 SmallVector<SDOperand, 8> Ops(NumIntermediates);
912 for (unsigned i = 0; i != NumIntermediates; ++i)
913 if (MVT::isVector(IntermediateVT))
914 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR,
915 IntermediateVT, Val,
916 DAG.getConstant(i * (NumElements / NumIntermediates),
Dan Gohman25ac7e82007-08-10 14:59:38 +0000917 PtrVT));
Dan Gohman6183f782007-07-05 20:12:34 +0000918 else
919 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT,
920 IntermediateVT, Val,
Dan Gohman25ac7e82007-08-10 14:59:38 +0000921 DAG.getConstant(i, PtrVT));
Dan Gohman6183f782007-07-05 20:12:34 +0000922
923 // Split the intermediate operands into legal parts.
924 if (NumParts == NumIntermediates) {
925 // If the register was not expanded, promote or copy the value,
926 // as appropriate.
927 for (unsigned i = 0; i != NumParts; ++i)
Dan Gohman532dc2e2007-07-09 20:59:04 +0000928 getCopyToParts(DAG, Ops[i], &Parts[i], 1, PartVT);
Dan Gohman6183f782007-07-05 20:12:34 +0000929 } else if (NumParts > 0) {
930 // If the intermediate type was expanded, split each the value into
931 // legal parts.
932 assert(NumParts % NumIntermediates == 0 &&
933 "Must expand into a divisible number of parts!");
934 unsigned Factor = NumParts / NumIntermediates;
935 for (unsigned i = 0; i != NumIntermediates; ++i)
Dan Gohman532dc2e2007-07-09 20:59:04 +0000936 getCopyToParts(DAG, Ops[i], &Parts[i * Factor], Factor, PartVT);
Dan Gohman6183f782007-07-05 20:12:34 +0000937 }
938}
939
940
Chris Lattner199862b2006-03-16 19:57:50 +0000941SDOperand SelectionDAGLowering::getValue(const Value *V) {
942 SDOperand &N = NodeMap[V];
943 if (N.Val) return N;
944
945 const Type *VTy = V->getType();
946 MVT::ValueType VT = TLI.getValueType(VTy);
947 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(V))) {
948 if (ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
949 visit(CE->getOpcode(), *CE);
Chris Lattner0da331f2007-02-04 01:31:47 +0000950 SDOperand N1 = NodeMap[V];
951 assert(N1.Val && "visit didn't populate the ValueMap!");
952 return N1;
Chris Lattner199862b2006-03-16 19:57:50 +0000953 } else if (GlobalValue *GV = dyn_cast<GlobalValue>(C)) {
954 return N = DAG.getGlobalAddress(GV, VT);
955 } else if (isa<ConstantPointerNull>(C)) {
956 return N = DAG.getConstant(0, TLI.getPointerTy());
957 } else if (isa<UndefValue>(C)) {
Reid Spencer9d6565a2007-02-15 02:26:10 +0000958 if (!isa<VectorType>(VTy))
Chris Lattner23d564c2006-03-19 00:20:20 +0000959 return N = DAG.getNode(ISD::UNDEF, VT);
960
Dan Gohman7f321562007-06-25 16:23:39 +0000961 // Create a BUILD_VECTOR of undef nodes.
Reid Spencer9d6565a2007-02-15 02:26:10 +0000962 const VectorType *PTy = cast<VectorType>(VTy);
Chris Lattner23d564c2006-03-19 00:20:20 +0000963 unsigned NumElements = PTy->getNumElements();
964 MVT::ValueType PVT = TLI.getValueType(PTy->getElementType());
965
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000966 SmallVector<SDOperand, 8> Ops;
Chris Lattner23d564c2006-03-19 00:20:20 +0000967 Ops.assign(NumElements, DAG.getNode(ISD::UNDEF, PVT));
968
969 // Create a VConstant node with generic Vector type.
Dan Gohman7f321562007-06-25 16:23:39 +0000970 MVT::ValueType VT = MVT::getVectorType(PVT, NumElements);
971 return N = DAG.getNode(ISD::BUILD_VECTOR, VT,
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000972 &Ops[0], Ops.size());
Chris Lattner199862b2006-03-16 19:57:50 +0000973 } else if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
Dale Johannesen43421b32007-09-06 18:13:44 +0000974 return N = DAG.getConstantFP(CFP->getValueAPF(), VT);
Reid Spencer9d6565a2007-02-15 02:26:10 +0000975 } else if (const VectorType *PTy = dyn_cast<VectorType>(VTy)) {
Chris Lattner199862b2006-03-16 19:57:50 +0000976 unsigned NumElements = PTy->getNumElements();
977 MVT::ValueType PVT = TLI.getValueType(PTy->getElementType());
Chris Lattner199862b2006-03-16 19:57:50 +0000978
979 // Now that we know the number and type of the elements, push a
980 // Constant or ConstantFP node onto the ops list for each element of
Dan Gohman07a96762007-07-16 14:29:03 +0000981 // the vector constant.
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000982 SmallVector<SDOperand, 8> Ops;
Reid Spencer9d6565a2007-02-15 02:26:10 +0000983 if (ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Chris Lattner2bbd8102006-03-29 00:11:43 +0000984 for (unsigned i = 0; i != NumElements; ++i)
985 Ops.push_back(getValue(CP->getOperand(i)));
Chris Lattner199862b2006-03-16 19:57:50 +0000986 } else {
Dan Gohman07a96762007-07-16 14:29:03 +0000987 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Chris Lattner199862b2006-03-16 19:57:50 +0000988 SDOperand Op;
989 if (MVT::isFloatingPoint(PVT))
990 Op = DAG.getConstantFP(0, PVT);
991 else
992 Op = DAG.getConstant(0, PVT);
993 Ops.assign(NumElements, Op);
994 }
995
Dan Gohman7f321562007-06-25 16:23:39 +0000996 // Create a BUILD_VECTOR node.
997 MVT::ValueType VT = MVT::getVectorType(PVT, NumElements);
998 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, VT, &Ops[0],
Chris Lattner0da331f2007-02-04 01:31:47 +0000999 Ops.size());
Chris Lattner199862b2006-03-16 19:57:50 +00001000 } else {
1001 // Canonicalize all constant ints to be unsigned.
Dan Gohmanc6f9a062008-02-29 01:41:59 +00001002 return N = DAG.getConstant(cast<ConstantInt>(C)->getValue(),VT);
Chris Lattner199862b2006-03-16 19:57:50 +00001003 }
1004 }
1005
1006 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1007 std::map<const AllocaInst*, int>::iterator SI =
1008 FuncInfo.StaticAllocaMap.find(AI);
1009 if (SI != FuncInfo.StaticAllocaMap.end())
1010 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1011 }
1012
Chris Lattner251db182007-02-25 18:40:32 +00001013 unsigned InReg = FuncInfo.ValueMap[V];
1014 assert(InReg && "Value not in map!");
Chris Lattner199862b2006-03-16 19:57:50 +00001015
Dan Gohmanb6f5b002007-06-28 23:29:44 +00001016 MVT::ValueType RegisterVT = TLI.getRegisterType(VT);
1017 unsigned NumRegs = TLI.getNumRegisters(VT);
Chris Lattner70c2a612006-03-31 02:06:56 +00001018
Dan Gohmanb6f5b002007-06-28 23:29:44 +00001019 std::vector<unsigned> Regs(NumRegs);
1020 for (unsigned i = 0; i != NumRegs; ++i)
1021 Regs[i] = InReg + i;
1022
1023 RegsForValue RFV(Regs, RegisterVT, VT);
1024 SDOperand Chain = DAG.getEntryNode();
1025
1026 return RFV.getCopyFromRegs(DAG, Chain, NULL);
Chris Lattner199862b2006-03-16 19:57:50 +00001027}
1028
1029
Chris Lattner1c08c712005-01-07 07:47:53 +00001030void SelectionDAGLowering::visitRet(ReturnInst &I) {
1031 if (I.getNumOperands() == 0) {
Chris Lattnera651cf62005-01-17 19:43:36 +00001032 DAG.setRoot(DAG.getNode(ISD::RET, MVT::Other, getRoot()));
Chris Lattner1c08c712005-01-07 07:47:53 +00001033 return;
1034 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001035 SmallVector<SDOperand, 8> NewValues;
Nate Begemanee625572006-01-27 21:09:22 +00001036 NewValues.push_back(getRoot());
1037 for (unsigned i = 0, e = I.getNumOperands(); i != e; ++i) {
1038 SDOperand RetOp = getValue(I.getOperand(i));
Duncan Sandsb988bac2008-02-11 20:58:28 +00001039 MVT::ValueType VT = RetOp.getValueType();
1040
Evan Cheng8e7d0562006-05-26 23:09:09 +00001041 // FIXME: C calling convention requires the return type to be promoted to
1042 // at least 32-bit. But this is not necessary for non-C calling conventions.
Duncan Sandsb988bac2008-02-11 20:58:28 +00001043 if (MVT::isInteger(VT)) {
1044 MVT::ValueType MinVT = TLI.getRegisterType(MVT::i32);
1045 if (MVT::getSizeInBits(VT) < MVT::getSizeInBits(MinVT))
1046 VT = MinVT;
1047 }
1048
1049 unsigned NumParts = TLI.getNumRegisters(VT);
1050 MVT::ValueType PartVT = TLI.getRegisterType(VT);
1051 SmallVector<SDOperand, 4> Parts(NumParts);
1052 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
1053
1054 const Function *F = I.getParent()->getParent();
1055 if (F->paramHasAttr(0, ParamAttr::SExt))
1056 ExtendKind = ISD::SIGN_EXTEND;
1057 else if (F->paramHasAttr(0, ParamAttr::ZExt))
1058 ExtendKind = ISD::ZERO_EXTEND;
1059
1060 getCopyToParts(DAG, RetOp, &Parts[0], NumParts, PartVT, ExtendKind);
1061
1062 for (unsigned i = 0; i < NumParts; ++i) {
1063 NewValues.push_back(Parts[i]);
Dan Gohman6183f782007-07-05 20:12:34 +00001064 NewValues.push_back(DAG.getConstant(false, MVT::i32));
Nate Begemanee625572006-01-27 21:09:22 +00001065 }
Chris Lattner1c08c712005-01-07 07:47:53 +00001066 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001067 DAG.setRoot(DAG.getNode(ISD::RET, MVT::Other,
1068 &NewValues[0], NewValues.size()));
Chris Lattner1c08c712005-01-07 07:47:53 +00001069}
1070
Chris Lattner571e4342006-10-27 21:36:01 +00001071/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1072/// the current basic block, add it to ValueMap now so that we'll get a
1073/// CopyTo/FromReg.
1074void SelectionDAGLowering::ExportFromCurrentBlock(Value *V) {
1075 // No need to export constants.
1076 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
1077
1078 // Already exported?
1079 if (FuncInfo.isExportedInst(V)) return;
1080
1081 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1082 PendingLoads.push_back(CopyValueToVirtualRegister(V, Reg));
1083}
1084
Chris Lattner8c494ab2006-10-27 23:50:33 +00001085bool SelectionDAGLowering::isExportableFromCurrentBlock(Value *V,
1086 const BasicBlock *FromBB) {
1087 // The operands of the setcc have to be in this block. We don't know
1088 // how to export them from some other block.
1089 if (Instruction *VI = dyn_cast<Instruction>(V)) {
1090 // Can export from current BB.
1091 if (VI->getParent() == FromBB)
1092 return true;
1093
1094 // Is already exported, noop.
1095 return FuncInfo.isExportedInst(V);
1096 }
1097
1098 // If this is an argument, we can export it if the BB is the entry block or
1099 // if it is already exported.
1100 if (isa<Argument>(V)) {
1101 if (FromBB == &FromBB->getParent()->getEntryBlock())
1102 return true;
1103
1104 // Otherwise, can only export this if it is already exported.
1105 return FuncInfo.isExportedInst(V);
1106 }
1107
1108 // Otherwise, constants can always be exported.
1109 return true;
1110}
1111
Chris Lattner6a586c82006-10-29 21:01:20 +00001112static bool InBlock(const Value *V, const BasicBlock *BB) {
1113 if (const Instruction *I = dyn_cast<Instruction>(V))
1114 return I->getParent() == BB;
1115 return true;
1116}
1117
Chris Lattner571e4342006-10-27 21:36:01 +00001118/// FindMergedConditions - If Cond is an expression like
1119void SelectionDAGLowering::FindMergedConditions(Value *Cond,
1120 MachineBasicBlock *TBB,
1121 MachineBasicBlock *FBB,
1122 MachineBasicBlock *CurBB,
1123 unsigned Opc) {
Chris Lattner571e4342006-10-27 21:36:01 +00001124 // If this node is not part of the or/and tree, emit it as a branch.
Reid Spencere4d87aa2006-12-23 06:05:41 +00001125 Instruction *BOp = dyn_cast<Instruction>(Cond);
Chris Lattner571e4342006-10-27 21:36:01 +00001126
Reid Spencere4d87aa2006-12-23 06:05:41 +00001127 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
1128 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
Chris Lattner6a586c82006-10-29 21:01:20 +00001129 BOp->getParent() != CurBB->getBasicBlock() ||
1130 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1131 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Chris Lattner571e4342006-10-27 21:36:01 +00001132 const BasicBlock *BB = CurBB->getBasicBlock();
1133
Reid Spencere4d87aa2006-12-23 06:05:41 +00001134 // If the leaf of the tree is a comparison, merge the condition into
1135 // the caseblock.
1136 if ((isa<ICmpInst>(Cond) || isa<FCmpInst>(Cond)) &&
1137 // The operands of the cmp have to be in this block. We don't know
Chris Lattner5a145f02006-10-29 18:23:37 +00001138 // how to export them from some other block. If this is the first block
1139 // of the sequence, no exporting is needed.
1140 (CurBB == CurMBB ||
1141 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1142 isExportableFromCurrentBlock(BOp->getOperand(1), BB)))) {
Reid Spencere4d87aa2006-12-23 06:05:41 +00001143 BOp = cast<Instruction>(Cond);
1144 ISD::CondCode Condition;
1145 if (ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
1146 switch (IC->getPredicate()) {
1147 default: assert(0 && "Unknown icmp predicate opcode!");
1148 case ICmpInst::ICMP_EQ: Condition = ISD::SETEQ; break;
1149 case ICmpInst::ICMP_NE: Condition = ISD::SETNE; break;
1150 case ICmpInst::ICMP_SLE: Condition = ISD::SETLE; break;
1151 case ICmpInst::ICMP_ULE: Condition = ISD::SETULE; break;
1152 case ICmpInst::ICMP_SGE: Condition = ISD::SETGE; break;
1153 case ICmpInst::ICMP_UGE: Condition = ISD::SETUGE; break;
1154 case ICmpInst::ICMP_SLT: Condition = ISD::SETLT; break;
1155 case ICmpInst::ICMP_ULT: Condition = ISD::SETULT; break;
1156 case ICmpInst::ICMP_SGT: Condition = ISD::SETGT; break;
1157 case ICmpInst::ICMP_UGT: Condition = ISD::SETUGT; break;
1158 }
1159 } else if (FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
1160 ISD::CondCode FPC, FOC;
1161 switch (FC->getPredicate()) {
1162 default: assert(0 && "Unknown fcmp predicate opcode!");
1163 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
1164 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
1165 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
1166 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
1167 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
1168 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
1169 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
1170 case FCmpInst::FCMP_ORD: FOC = ISD::SETEQ; FPC = ISD::SETO; break;
1171 case FCmpInst::FCMP_UNO: FOC = ISD::SETNE; FPC = ISD::SETUO; break;
1172 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
1173 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
1174 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
1175 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
1176 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
1177 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
1178 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
1179 }
1180 if (FiniteOnlyFPMath())
1181 Condition = FOC;
1182 else
1183 Condition = FPC;
1184 } else {
Chris Lattner0da331f2007-02-04 01:31:47 +00001185 Condition = ISD::SETEQ; // silence warning.
Reid Spencere4d87aa2006-12-23 06:05:41 +00001186 assert(0 && "Unknown compare instruction");
Chris Lattner571e4342006-10-27 21:36:01 +00001187 }
1188
Chris Lattner571e4342006-10-27 21:36:01 +00001189 SelectionDAGISel::CaseBlock CB(Condition, BOp->getOperand(0),
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001190 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
Chris Lattner571e4342006-10-27 21:36:01 +00001191 SwitchCases.push_back(CB);
1192 return;
1193 }
1194
1195 // Create a CaseBlock record representing this branch.
Zhou Sheng6b6b6ef2007-01-11 12:24:14 +00001196 SelectionDAGISel::CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(),
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001197 NULL, TBB, FBB, CurBB);
Chris Lattner571e4342006-10-27 21:36:01 +00001198 SwitchCases.push_back(CB);
Chris Lattner571e4342006-10-27 21:36:01 +00001199 return;
1200 }
1201
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001202
1203 // Create TmpBB after CurBB.
Chris Lattner571e4342006-10-27 21:36:01 +00001204 MachineFunction::iterator BBI = CurBB;
1205 MachineBasicBlock *TmpBB = new MachineBasicBlock(CurBB->getBasicBlock());
1206 CurBB->getParent()->getBasicBlockList().insert(++BBI, TmpBB);
1207
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001208 if (Opc == Instruction::Or) {
1209 // Codegen X | Y as:
1210 // jmp_if_X TBB
1211 // jmp TmpBB
1212 // TmpBB:
1213 // jmp_if_Y TBB
1214 // jmp FBB
1215 //
Chris Lattner571e4342006-10-27 21:36:01 +00001216
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001217 // Emit the LHS condition.
1218 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, Opc);
1219
1220 // Emit the RHS condition into TmpBB.
1221 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1222 } else {
1223 assert(Opc == Instruction::And && "Unknown merge op!");
1224 // Codegen X & Y as:
1225 // jmp_if_X TmpBB
1226 // jmp FBB
1227 // TmpBB:
1228 // jmp_if_Y TBB
1229 // jmp FBB
1230 //
1231 // This requires creation of TmpBB after CurBB.
1232
1233 // Emit the LHS condition.
1234 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, Opc);
1235
1236 // Emit the RHS condition into TmpBB.
1237 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1238 }
Chris Lattner571e4342006-10-27 21:36:01 +00001239}
1240
Chris Lattnerdf19f272006-10-31 22:37:42 +00001241/// If the set of cases should be emitted as a series of branches, return true.
1242/// If we should emit this as a bunch of and/or'd together conditions, return
1243/// false.
1244static bool
1245ShouldEmitAsBranches(const std::vector<SelectionDAGISel::CaseBlock> &Cases) {
1246 if (Cases.size() != 2) return true;
1247
Chris Lattner0ccb5002006-10-31 23:06:00 +00001248 // If this is two comparisons of the same values or'd or and'd together, they
1249 // will get folded into a single comparison, so don't emit two blocks.
1250 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1251 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1252 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1253 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1254 return false;
1255 }
1256
Chris Lattnerdf19f272006-10-31 22:37:42 +00001257 return true;
1258}
1259
Chris Lattner1c08c712005-01-07 07:47:53 +00001260void SelectionDAGLowering::visitBr(BranchInst &I) {
1261 // Update machine-CFG edges.
1262 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
Chris Lattner1c08c712005-01-07 07:47:53 +00001263
1264 // Figure out which block is immediately after the current one.
1265 MachineBasicBlock *NextBlock = 0;
1266 MachineFunction::iterator BBI = CurMBB;
1267 if (++BBI != CurMBB->getParent()->end())
1268 NextBlock = BBI;
1269
1270 if (I.isUnconditional()) {
1271 // If this is not a fall-through branch, emit the branch.
1272 if (Succ0MBB != NextBlock)
Chris Lattnera651cf62005-01-17 19:43:36 +00001273 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getRoot(),
Misha Brukmandedf2bd2005-04-22 04:01:18 +00001274 DAG.getBasicBlock(Succ0MBB)));
Chris Lattner1c08c712005-01-07 07:47:53 +00001275
Chris Lattner57ab6592006-10-24 17:57:59 +00001276 // Update machine-CFG edges.
1277 CurMBB->addSuccessor(Succ0MBB);
Chris Lattner57ab6592006-10-24 17:57:59 +00001278 return;
1279 }
1280
1281 // If this condition is one of the special cases we handle, do special stuff
1282 // now.
1283 Value *CondVal = I.getCondition();
Chris Lattner57ab6592006-10-24 17:57:59 +00001284 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
Chris Lattner571e4342006-10-27 21:36:01 +00001285
1286 // If this is a series of conditions that are or'd or and'd together, emit
1287 // this as a sequence of branches instead of setcc's with and/or operations.
1288 // For example, instead of something like:
1289 // cmp A, B
1290 // C = seteq
1291 // cmp D, E
1292 // F = setle
1293 // or C, F
1294 // jnz foo
1295 // Emit:
1296 // cmp A, B
1297 // je foo
1298 // cmp D, E
1299 // jle foo
1300 //
1301 if (BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
1302 if (BOp->hasOneUse() &&
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001303 (BOp->getOpcode() == Instruction::And ||
Chris Lattner571e4342006-10-27 21:36:01 +00001304 BOp->getOpcode() == Instruction::Or)) {
1305 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, CurMBB, BOp->getOpcode());
Chris Lattner0ccb5002006-10-31 23:06:00 +00001306 // If the compares in later blocks need to use values not currently
1307 // exported from this block, export them now. This block should always
1308 // be the first entry.
1309 assert(SwitchCases[0].ThisBB == CurMBB && "Unexpected lowering!");
1310
Chris Lattnerdf19f272006-10-31 22:37:42 +00001311 // Allow some cases to be rejected.
1312 if (ShouldEmitAsBranches(SwitchCases)) {
Chris Lattnerdf19f272006-10-31 22:37:42 +00001313 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1314 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1315 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1316 }
1317
1318 // Emit the branch for this block.
1319 visitSwitchCase(SwitchCases[0]);
1320 SwitchCases.erase(SwitchCases.begin());
1321 return;
Chris Lattner5a145f02006-10-29 18:23:37 +00001322 }
1323
Chris Lattner0ccb5002006-10-31 23:06:00 +00001324 // Okay, we decided not to do this, remove any inserted MBB's and clear
1325 // SwitchCases.
1326 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
1327 CurMBB->getParent()->getBasicBlockList().erase(SwitchCases[i].ThisBB);
1328
Chris Lattnerdf19f272006-10-31 22:37:42 +00001329 SwitchCases.clear();
Chris Lattner571e4342006-10-27 21:36:01 +00001330 }
1331 }
Chris Lattner24525952006-10-24 18:07:37 +00001332
1333 // Create a CaseBlock record representing this branch.
Zhou Sheng6b6b6ef2007-01-11 12:24:14 +00001334 SelectionDAGISel::CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(),
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001335 NULL, Succ0MBB, Succ1MBB, CurMBB);
Chris Lattner24525952006-10-24 18:07:37 +00001336 // Use visitSwitchCase to actually insert the fast branch sequence for this
1337 // cond branch.
1338 visitSwitchCase(CB);
Chris Lattner1c08c712005-01-07 07:47:53 +00001339}
1340
Nate Begemanf15485a2006-03-27 01:32:24 +00001341/// visitSwitchCase - Emits the necessary code to represent a single node in
1342/// the binary search tree resulting from lowering a switch instruction.
1343void SelectionDAGLowering::visitSwitchCase(SelectionDAGISel::CaseBlock &CB) {
Chris Lattner57ab6592006-10-24 17:57:59 +00001344 SDOperand Cond;
1345 SDOperand CondLHS = getValue(CB.CmpLHS);
1346
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001347 // Build the setcc now.
1348 if (CB.CmpMHS == NULL) {
1349 // Fold "(X == true)" to X and "(X == false)" to !X to
1350 // handle common cases produced by branch lowering.
1351 if (CB.CmpRHS == ConstantInt::getTrue() && CB.CC == ISD::SETEQ)
1352 Cond = CondLHS;
1353 else if (CB.CmpRHS == ConstantInt::getFalse() && CB.CC == ISD::SETEQ) {
1354 SDOperand True = DAG.getConstant(1, CondLHS.getValueType());
1355 Cond = DAG.getNode(ISD::XOR, CondLHS.getValueType(), CondLHS, True);
1356 } else
1357 Cond = DAG.getSetCC(MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
1358 } else {
1359 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001360
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001361 uint64_t Low = cast<ConstantInt>(CB.CmpLHS)->getSExtValue();
1362 uint64_t High = cast<ConstantInt>(CB.CmpRHS)->getSExtValue();
1363
1364 SDOperand CmpOp = getValue(CB.CmpMHS);
1365 MVT::ValueType VT = CmpOp.getValueType();
1366
1367 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
1368 Cond = DAG.getSetCC(MVT::i1, CmpOp, DAG.getConstant(High, VT), ISD::SETLE);
1369 } else {
1370 SDOperand SUB = DAG.getNode(ISD::SUB, VT, CmpOp, DAG.getConstant(Low, VT));
1371 Cond = DAG.getSetCC(MVT::i1, SUB,
1372 DAG.getConstant(High-Low, VT), ISD::SETULE);
1373 }
1374
1375 }
1376
Nate Begemanf15485a2006-03-27 01:32:24 +00001377 // Set NextBlock to be the MBB immediately after the current one, if any.
1378 // This is used to avoid emitting unnecessary branches to the next block.
1379 MachineBasicBlock *NextBlock = 0;
1380 MachineFunction::iterator BBI = CurMBB;
1381 if (++BBI != CurMBB->getParent()->end())
1382 NextBlock = BBI;
1383
1384 // If the lhs block is the next block, invert the condition so that we can
1385 // fall through to the lhs instead of the rhs block.
Chris Lattner57ab6592006-10-24 17:57:59 +00001386 if (CB.TrueBB == NextBlock) {
1387 std::swap(CB.TrueBB, CB.FalseBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00001388 SDOperand True = DAG.getConstant(1, Cond.getValueType());
1389 Cond = DAG.getNode(ISD::XOR, Cond.getValueType(), Cond, True);
1390 }
1391 SDOperand BrCond = DAG.getNode(ISD::BRCOND, MVT::Other, getRoot(), Cond,
Chris Lattner57ab6592006-10-24 17:57:59 +00001392 DAG.getBasicBlock(CB.TrueBB));
1393 if (CB.FalseBB == NextBlock)
Nate Begemanf15485a2006-03-27 01:32:24 +00001394 DAG.setRoot(BrCond);
1395 else
1396 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrCond,
Chris Lattner57ab6592006-10-24 17:57:59 +00001397 DAG.getBasicBlock(CB.FalseBB)));
Nate Begemanf15485a2006-03-27 01:32:24 +00001398 // Update successor info
Chris Lattner57ab6592006-10-24 17:57:59 +00001399 CurMBB->addSuccessor(CB.TrueBB);
1400 CurMBB->addSuccessor(CB.FalseBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00001401}
1402
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001403/// visitJumpTable - Emit JumpTable node in the current MBB
Nate Begeman37efe672006-04-22 18:53:45 +00001404void SelectionDAGLowering::visitJumpTable(SelectionDAGISel::JumpTable &JT) {
Nate Begeman37efe672006-04-22 18:53:45 +00001405 // Emit the code for the jump table
Scott Michelf147a8d2007-04-24 01:24:20 +00001406 assert(JT.Reg != -1U && "Should lower JT Header first!");
Nate Begeman37efe672006-04-22 18:53:45 +00001407 MVT::ValueType PTy = TLI.getPointerTy();
Evan Cheng3d4ce112006-10-30 08:00:44 +00001408 SDOperand Index = DAG.getCopyFromReg(getRoot(), JT.Reg, PTy);
1409 SDOperand Table = DAG.getJumpTable(JT.JTI, PTy);
1410 DAG.setRoot(DAG.getNode(ISD::BR_JT, MVT::Other, Index.getValue(1),
1411 Table, Index));
1412 return;
Nate Begeman37efe672006-04-22 18:53:45 +00001413}
1414
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001415/// visitJumpTableHeader - This function emits necessary code to produce index
1416/// in the JumpTable from switch case.
1417void SelectionDAGLowering::visitJumpTableHeader(SelectionDAGISel::JumpTable &JT,
1418 SelectionDAGISel::JumpTableHeader &JTH) {
1419 // Subtract the lowest switch case value from the value being switched on
1420 // and conditional branch to default mbb if the result is greater than the
1421 // difference between smallest and largest cases.
1422 SDOperand SwitchOp = getValue(JTH.SValue);
1423 MVT::ValueType VT = SwitchOp.getValueType();
1424 SDOperand SUB = DAG.getNode(ISD::SUB, VT, SwitchOp,
1425 DAG.getConstant(JTH.First, VT));
1426
1427 // The SDNode we just created, which holds the value being switched on
1428 // minus the the smallest case value, needs to be copied to a virtual
1429 // register so it can be used as an index into the jump table in a
1430 // subsequent basic block. This value may be smaller or larger than the
1431 // target's pointer type, and therefore require extension or truncating.
Dan Gohman7f321562007-06-25 16:23:39 +00001432 if (MVT::getSizeInBits(VT) > MVT::getSizeInBits(TLI.getPointerTy()))
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001433 SwitchOp = DAG.getNode(ISD::TRUNCATE, TLI.getPointerTy(), SUB);
1434 else
1435 SwitchOp = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(), SUB);
1436
1437 unsigned JumpTableReg = FuncInfo.MakeReg(TLI.getPointerTy());
1438 SDOperand CopyTo = DAG.getCopyToReg(getRoot(), JumpTableReg, SwitchOp);
1439 JT.Reg = JumpTableReg;
1440
1441 // Emit the range check for the jump table, and branch to the default
1442 // block for the switch statement if the value being switched on exceeds
1443 // the largest case in the switch.
1444 SDOperand CMP = DAG.getSetCC(TLI.getSetCCResultTy(), SUB,
1445 DAG.getConstant(JTH.Last-JTH.First,VT),
1446 ISD::SETUGT);
1447
1448 // Set NextBlock to be the MBB immediately after the current one, if any.
1449 // This is used to avoid emitting unnecessary branches to the next block.
1450 MachineBasicBlock *NextBlock = 0;
1451 MachineFunction::iterator BBI = CurMBB;
1452 if (++BBI != CurMBB->getParent()->end())
1453 NextBlock = BBI;
1454
1455 SDOperand BrCond = DAG.getNode(ISD::BRCOND, MVT::Other, CopyTo, CMP,
1456 DAG.getBasicBlock(JT.Default));
1457
1458 if (JT.MBB == NextBlock)
1459 DAG.setRoot(BrCond);
1460 else
1461 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrCond,
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001462 DAG.getBasicBlock(JT.MBB)));
1463
1464 return;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001465}
1466
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001467/// visitBitTestHeader - This function emits necessary code to produce value
1468/// suitable for "bit tests"
1469void SelectionDAGLowering::visitBitTestHeader(SelectionDAGISel::BitTestBlock &B) {
1470 // Subtract the minimum value
1471 SDOperand SwitchOp = getValue(B.SValue);
1472 MVT::ValueType VT = SwitchOp.getValueType();
1473 SDOperand SUB = DAG.getNode(ISD::SUB, VT, SwitchOp,
1474 DAG.getConstant(B.First, VT));
1475
1476 // Check range
1477 SDOperand RangeCmp = DAG.getSetCC(TLI.getSetCCResultTy(), SUB,
1478 DAG.getConstant(B.Range, VT),
1479 ISD::SETUGT);
1480
1481 SDOperand ShiftOp;
Dan Gohman7f321562007-06-25 16:23:39 +00001482 if (MVT::getSizeInBits(VT) > MVT::getSizeInBits(TLI.getShiftAmountTy()))
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001483 ShiftOp = DAG.getNode(ISD::TRUNCATE, TLI.getShiftAmountTy(), SUB);
1484 else
1485 ShiftOp = DAG.getNode(ISD::ZERO_EXTEND, TLI.getShiftAmountTy(), SUB);
1486
1487 // Make desired shift
1488 SDOperand SwitchVal = DAG.getNode(ISD::SHL, TLI.getPointerTy(),
1489 DAG.getConstant(1, TLI.getPointerTy()),
1490 ShiftOp);
1491
1492 unsigned SwitchReg = FuncInfo.MakeReg(TLI.getPointerTy());
1493 SDOperand CopyTo = DAG.getCopyToReg(getRoot(), SwitchReg, SwitchVal);
1494 B.Reg = SwitchReg;
1495
1496 SDOperand BrRange = DAG.getNode(ISD::BRCOND, MVT::Other, CopyTo, RangeCmp,
1497 DAG.getBasicBlock(B.Default));
1498
1499 // Set NextBlock to be the MBB immediately after the current one, if any.
1500 // This is used to avoid emitting unnecessary branches to the next block.
1501 MachineBasicBlock *NextBlock = 0;
1502 MachineFunction::iterator BBI = CurMBB;
1503 if (++BBI != CurMBB->getParent()->end())
1504 NextBlock = BBI;
1505
1506 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1507 if (MBB == NextBlock)
1508 DAG.setRoot(BrRange);
1509 else
1510 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, CopyTo,
1511 DAG.getBasicBlock(MBB)));
1512
1513 CurMBB->addSuccessor(B.Default);
1514 CurMBB->addSuccessor(MBB);
1515
1516 return;
1517}
1518
1519/// visitBitTestCase - this function produces one "bit test"
1520void SelectionDAGLowering::visitBitTestCase(MachineBasicBlock* NextMBB,
1521 unsigned Reg,
1522 SelectionDAGISel::BitTestCase &B) {
1523 // Emit bit tests and jumps
1524 SDOperand SwitchVal = DAG.getCopyFromReg(getRoot(), Reg, TLI.getPointerTy());
1525
1526 SDOperand AndOp = DAG.getNode(ISD::AND, TLI.getPointerTy(),
1527 SwitchVal,
1528 DAG.getConstant(B.Mask,
1529 TLI.getPointerTy()));
1530 SDOperand AndCmp = DAG.getSetCC(TLI.getSetCCResultTy(), AndOp,
1531 DAG.getConstant(0, TLI.getPointerTy()),
1532 ISD::SETNE);
1533 SDOperand BrAnd = DAG.getNode(ISD::BRCOND, MVT::Other, getRoot(),
1534 AndCmp, DAG.getBasicBlock(B.TargetBB));
1535
1536 // Set NextBlock to be the MBB immediately after the current one, if any.
1537 // This is used to avoid emitting unnecessary branches to the next block.
1538 MachineBasicBlock *NextBlock = 0;
1539 MachineFunction::iterator BBI = CurMBB;
1540 if (++BBI != CurMBB->getParent()->end())
1541 NextBlock = BBI;
1542
1543 if (NextMBB == NextBlock)
1544 DAG.setRoot(BrAnd);
1545 else
1546 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrAnd,
1547 DAG.getBasicBlock(NextMBB)));
1548
1549 CurMBB->addSuccessor(B.TargetBB);
1550 CurMBB->addSuccessor(NextMBB);
1551
1552 return;
1553}
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001554
Jim Laskeyb180aa12007-02-21 22:53:45 +00001555void SelectionDAGLowering::visitInvoke(InvokeInst &I) {
1556 // Retrieve successors.
1557 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00001558 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
Duncan Sands9fac0b52007-06-06 10:05:18 +00001559
Duncan Sandsfd7b3262007-12-17 18:08:19 +00001560 if (isa<InlineAsm>(I.getCalledValue()))
1561 visitInlineAsm(&I);
1562 else
Duncan Sands6f74b482007-12-19 09:48:52 +00001563 LowerCallTo(&I, getValue(I.getOperand(0)), false, LandingPad);
Duncan Sands9fac0b52007-06-06 10:05:18 +00001564
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00001565 // If the value of the invoke is used outside of its defining block, make it
1566 // available as a virtual register.
1567 if (!I.use_empty()) {
1568 DenseMap<const Value*, unsigned>::iterator VMI = FuncInfo.ValueMap.find(&I);
1569 if (VMI != FuncInfo.ValueMap.end())
1570 DAG.setRoot(CopyValueToVirtualRegister(&I, VMI->second));
Jim Laskey183f47f2007-02-25 21:43:59 +00001571 }
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00001572
1573 // Drop into normal successor.
1574 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getRoot(),
1575 DAG.getBasicBlock(Return)));
1576
1577 // Update successor info
1578 CurMBB->addSuccessor(Return);
1579 CurMBB->addSuccessor(LandingPad);
Jim Laskeyb180aa12007-02-21 22:53:45 +00001580}
1581
1582void SelectionDAGLowering::visitUnwind(UnwindInst &I) {
1583}
1584
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001585/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001586/// small case ranges).
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001587bool SelectionDAGLowering::handleSmallSwitchRange(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001588 CaseRecVector& WorkList,
1589 Value* SV,
1590 MachineBasicBlock* Default) {
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001591 Case& BackCase = *(CR.Range.second-1);
1592
1593 // Size is the number of Cases represented by this range.
1594 unsigned Size = CR.Range.second - CR.Range.first;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001595 if (Size > 3)
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001596 return false;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001597
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001598 // Get the MachineFunction which holds the current MBB. This is used when
1599 // inserting any additional MBBs necessary to represent the switch.
1600 MachineFunction *CurMF = CurMBB->getParent();
1601
1602 // Figure out which block is immediately after the current one.
1603 MachineBasicBlock *NextBlock = 0;
1604 MachineFunction::iterator BBI = CR.CaseBB;
1605
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001606 if (++BBI != CurMBB->getParent()->end())
1607 NextBlock = BBI;
1608
1609 // TODO: If any two of the cases has the same destination, and if one value
1610 // is the same as the other, but has one bit unset that the other has set,
1611 // use bit manipulation to do two compares at once. For example:
1612 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
1613
1614 // Rearrange the case blocks so that the last one falls through if possible.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001615 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001616 // The last case block won't fall through into 'NextBlock' if we emit the
1617 // branches in this order. See if rearranging a case value would help.
1618 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001619 if (I->BB == NextBlock) {
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001620 std::swap(*I, BackCase);
1621 break;
1622 }
1623 }
1624 }
1625
1626 // Create a CaseBlock record representing a conditional branch to
1627 // the Case's target mbb if the value being switched on SV is equal
1628 // to C.
1629 MachineBasicBlock *CurBlock = CR.CaseBB;
1630 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1631 MachineBasicBlock *FallThrough;
1632 if (I != E-1) {
1633 FallThrough = new MachineBasicBlock(CurBlock->getBasicBlock());
1634 CurMF->getBasicBlockList().insert(BBI, FallThrough);
1635 } else {
1636 // If the last case doesn't match, go to the default block.
1637 FallThrough = Default;
1638 }
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001639
1640 Value *RHS, *LHS, *MHS;
1641 ISD::CondCode CC;
1642 if (I->High == I->Low) {
1643 // This is just small small case range :) containing exactly 1 case
1644 CC = ISD::SETEQ;
1645 LHS = SV; RHS = I->High; MHS = NULL;
1646 } else {
1647 CC = ISD::SETLE;
1648 LHS = I->Low; MHS = SV; RHS = I->High;
1649 }
1650 SelectionDAGISel::CaseBlock CB(CC, LHS, RHS, MHS,
1651 I->BB, FallThrough, CurBlock);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001652
1653 // If emitting the first comparison, just call visitSwitchCase to emit the
1654 // code into the current block. Otherwise, push the CaseBlock onto the
1655 // vector to be later processed by SDISel, and insert the node's MBB
1656 // before the next MBB.
1657 if (CurBlock == CurMBB)
1658 visitSwitchCase(CB);
1659 else
1660 SwitchCases.push_back(CB);
1661
1662 CurBlock = FallThrough;
1663 }
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001664
1665 return true;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001666}
1667
Anton Korobeynikov7294b582007-05-09 20:07:08 +00001668static inline bool areJTsAllowed(const TargetLowering &TLI) {
1669 return (TLI.isOperationLegal(ISD::BR_JT, MVT::Other) ||
1670 TLI.isOperationLegal(ISD::BRIND, MVT::Other));
1671}
1672
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001673/// handleJTSwitchCase - Emit jumptable for current switch case range
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001674bool SelectionDAGLowering::handleJTSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001675 CaseRecVector& WorkList,
1676 Value* SV,
1677 MachineBasicBlock* Default) {
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001678 Case& FrontCase = *CR.Range.first;
1679 Case& BackCase = *(CR.Range.second-1);
1680
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001681 int64_t First = cast<ConstantInt>(FrontCase.Low)->getSExtValue();
1682 int64_t Last = cast<ConstantInt>(BackCase.High)->getSExtValue();
1683
1684 uint64_t TSize = 0;
1685 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1686 I!=E; ++I)
1687 TSize += I->size();
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001688
Anton Korobeynikov7294b582007-05-09 20:07:08 +00001689 if (!areJTsAllowed(TLI) || TSize <= 3)
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001690 return false;
1691
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001692 double Density = (double)TSize / (double)((Last - First) + 1ULL);
1693 if (Density < 0.4)
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001694 return false;
1695
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001696 DOUT << "Lowering jump table\n"
1697 << "First entry: " << First << ". Last entry: " << Last << "\n"
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001698 << "Size: " << TSize << ". Density: " << Density << "\n\n";
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001699
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001700 // Get the MachineFunction which holds the current MBB. This is used when
1701 // inserting any additional MBBs necessary to represent the switch.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001702 MachineFunction *CurMF = CurMBB->getParent();
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001703
1704 // Figure out which block is immediately after the current one.
1705 MachineBasicBlock *NextBlock = 0;
1706 MachineFunction::iterator BBI = CR.CaseBB;
1707
1708 if (++BBI != CurMBB->getParent()->end())
1709 NextBlock = BBI;
1710
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001711 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1712
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001713 // Create a new basic block to hold the code for loading the address
1714 // of the jump table, and jumping to it. Update successor information;
1715 // we will either branch to the default case for the switch, or the jump
1716 // table.
1717 MachineBasicBlock *JumpTableBB = new MachineBasicBlock(LLVMBB);
1718 CurMF->getBasicBlockList().insert(BBI, JumpTableBB);
1719 CR.CaseBB->addSuccessor(Default);
1720 CR.CaseBB->addSuccessor(JumpTableBB);
1721
1722 // Build a vector of destination BBs, corresponding to each target
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001723 // of the jump table. If the value of the jump table slot corresponds to
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001724 // a case statement, push the case's BB onto the vector, otherwise, push
1725 // the default BB.
1726 std::vector<MachineBasicBlock*> DestBBs;
1727 int64_t TEI = First;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001728 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
1729 int64_t Low = cast<ConstantInt>(I->Low)->getSExtValue();
1730 int64_t High = cast<ConstantInt>(I->High)->getSExtValue();
1731
1732 if ((Low <= TEI) && (TEI <= High)) {
1733 DestBBs.push_back(I->BB);
1734 if (TEI==High)
1735 ++I;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001736 } else {
1737 DestBBs.push_back(Default);
1738 }
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001739 }
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001740
1741 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001742 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001743 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
1744 E = DestBBs.end(); I != E; ++I) {
1745 if (!SuccsHandled[(*I)->getNumber()]) {
1746 SuccsHandled[(*I)->getNumber()] = true;
1747 JumpTableBB->addSuccessor(*I);
1748 }
1749 }
1750
1751 // Create a jump table index for this jump table, or return an existing
1752 // one.
1753 unsigned JTI = CurMF->getJumpTableInfo()->getJumpTableIndex(DestBBs);
1754
1755 // Set the jump table information so that we can codegen it as a second
1756 // MachineBasicBlock
Scott Michelf147a8d2007-04-24 01:24:20 +00001757 SelectionDAGISel::JumpTable JT(-1U, JTI, JumpTableBB, Default);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001758 SelectionDAGISel::JumpTableHeader JTH(First, Last, SV, CR.CaseBB,
1759 (CR.CaseBB == CurMBB));
1760 if (CR.CaseBB == CurMBB)
1761 visitJumpTableHeader(JT, JTH);
1762
1763 JTCases.push_back(SelectionDAGISel::JumpTableBlock(JTH, JT));
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001764
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001765 return true;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001766}
1767
1768/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1769/// 2 subtrees.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001770bool SelectionDAGLowering::handleBTSplitSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001771 CaseRecVector& WorkList,
1772 Value* SV,
1773 MachineBasicBlock* Default) {
1774 // Get the MachineFunction which holds the current MBB. This is used when
1775 // inserting any additional MBBs necessary to represent the switch.
1776 MachineFunction *CurMF = CurMBB->getParent();
1777
1778 // Figure out which block is immediately after the current one.
1779 MachineBasicBlock *NextBlock = 0;
1780 MachineFunction::iterator BBI = CR.CaseBB;
1781
1782 if (++BBI != CurMBB->getParent()->end())
1783 NextBlock = BBI;
1784
1785 Case& FrontCase = *CR.Range.first;
1786 Case& BackCase = *(CR.Range.second-1);
1787 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1788
1789 // Size is the number of Cases represented by this range.
1790 unsigned Size = CR.Range.second - CR.Range.first;
1791
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001792 int64_t First = cast<ConstantInt>(FrontCase.Low)->getSExtValue();
1793 int64_t Last = cast<ConstantInt>(BackCase.High)->getSExtValue();
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001794 double FMetric = 0;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001795 CaseItr Pivot = CR.Range.first + Size/2;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001796
1797 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
1798 // (heuristically) allow us to emit JumpTable's later.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001799 uint64_t TSize = 0;
1800 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1801 I!=E; ++I)
1802 TSize += I->size();
1803
1804 uint64_t LSize = FrontCase.size();
1805 uint64_t RSize = TSize-LSize;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001806 DOUT << "Selecting best pivot: \n"
1807 << "First: " << First << ", Last: " << Last <<"\n"
1808 << "LSize: " << LSize << ", RSize: " << RSize << "\n";
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001809 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001810 J!=E; ++I, ++J) {
1811 int64_t LEnd = cast<ConstantInt>(I->High)->getSExtValue();
1812 int64_t RBegin = cast<ConstantInt>(J->Low)->getSExtValue();
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001813 assert((RBegin-LEnd>=1) && "Invalid case distance");
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001814 double LDensity = (double)LSize / (double)((LEnd - First) + 1ULL);
1815 double RDensity = (double)RSize / (double)((Last - RBegin) + 1ULL);
Anton Korobeynikov54e2b142007-04-09 21:57:03 +00001816 double Metric = Log2_64(RBegin-LEnd)*(LDensity+RDensity);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001817 // Should always split in some non-trivial place
1818 DOUT <<"=>Step\n"
1819 << "LEnd: " << LEnd << ", RBegin: " << RBegin << "\n"
1820 << "LDensity: " << LDensity << ", RDensity: " << RDensity << "\n"
1821 << "Metric: " << Metric << "\n";
1822 if (FMetric < Metric) {
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001823 Pivot = J;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001824 FMetric = Metric;
1825 DOUT << "Current metric set to: " << FMetric << "\n";
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001826 }
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001827
1828 LSize += J->size();
1829 RSize -= J->size();
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001830 }
Anton Korobeynikov7294b582007-05-09 20:07:08 +00001831 if (areJTsAllowed(TLI)) {
1832 // If our case is dense we *really* should handle it earlier!
1833 assert((FMetric > 0) && "Should handle dense range earlier!");
1834 } else {
1835 Pivot = CR.Range.first + Size/2;
1836 }
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001837
1838 CaseRange LHSR(CR.Range.first, Pivot);
1839 CaseRange RHSR(Pivot, CR.Range.second);
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001840 Constant *C = Pivot->Low;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001841 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
1842
1843 // We know that we branch to the LHS if the Value being switched on is
1844 // less than the Pivot value, C. We use this to optimize our binary
1845 // tree a bit, by recognizing that if SV is greater than or equal to the
1846 // LHS's Case Value, and that Case Value is exactly one less than the
1847 // Pivot's Value, then we can branch directly to the LHS's Target,
1848 // rather than creating a leaf node for it.
1849 if ((LHSR.second - LHSR.first) == 1 &&
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001850 LHSR.first->High == CR.GE &&
1851 cast<ConstantInt>(C)->getSExtValue() ==
1852 (cast<ConstantInt>(CR.GE)->getSExtValue() + 1LL)) {
1853 TrueBB = LHSR.first->BB;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001854 } else {
1855 TrueBB = new MachineBasicBlock(LLVMBB);
1856 CurMF->getBasicBlockList().insert(BBI, TrueBB);
1857 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
1858 }
1859
1860 // Similar to the optimization above, if the Value being switched on is
1861 // known to be less than the Constant CR.LT, and the current Case Value
1862 // is CR.LT - 1, then we can branch directly to the target block for
1863 // the current Case Value, rather than emitting a RHS leaf node for it.
1864 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001865 cast<ConstantInt>(RHSR.first->Low)->getSExtValue() ==
1866 (cast<ConstantInt>(CR.LT)->getSExtValue() - 1LL)) {
1867 FalseBB = RHSR.first->BB;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001868 } else {
1869 FalseBB = new MachineBasicBlock(LLVMBB);
1870 CurMF->getBasicBlockList().insert(BBI, FalseBB);
1871 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
1872 }
1873
1874 // Create a CaseBlock record representing a conditional branch to
1875 // the LHS node if the value being switched on SV is less than C.
1876 // Otherwise, branch to LHS.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001877 SelectionDAGISel::CaseBlock CB(ISD::SETLT, SV, C, NULL,
1878 TrueBB, FalseBB, CR.CaseBB);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001879
1880 if (CR.CaseBB == CurMBB)
1881 visitSwitchCase(CB);
1882 else
1883 SwitchCases.push_back(CB);
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001884
1885 return true;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001886}
1887
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001888/// handleBitTestsSwitchCase - if current case range has few destination and
1889/// range span less, than machine word bitwidth, encode case range into series
1890/// of masks and emit bit tests with these masks.
1891bool SelectionDAGLowering::handleBitTestsSwitchCase(CaseRec& CR,
1892 CaseRecVector& WorkList,
1893 Value* SV,
Chris Lattner3ff98172007-04-14 02:26:56 +00001894 MachineBasicBlock* Default){
Dan Gohmanb55757e2007-05-18 17:52:13 +00001895 unsigned IntPtrBits = MVT::getSizeInBits(TLI.getPointerTy());
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001896
1897 Case& FrontCase = *CR.Range.first;
1898 Case& BackCase = *(CR.Range.second-1);
1899
1900 // Get the MachineFunction which holds the current MBB. This is used when
1901 // inserting any additional MBBs necessary to represent the switch.
1902 MachineFunction *CurMF = CurMBB->getParent();
1903
1904 unsigned numCmps = 0;
1905 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1906 I!=E; ++I) {
1907 // Single case counts one, case range - two.
1908 if (I->Low == I->High)
1909 numCmps +=1;
1910 else
1911 numCmps +=2;
1912 }
1913
1914 // Count unique destinations
1915 SmallSet<MachineBasicBlock*, 4> Dests;
1916 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1917 Dests.insert(I->BB);
1918 if (Dests.size() > 3)
1919 // Don't bother the code below, if there are too much unique destinations
1920 return false;
1921 }
1922 DOUT << "Total number of unique destinations: " << Dests.size() << "\n"
1923 << "Total number of comparisons: " << numCmps << "\n";
1924
1925 // Compute span of values.
1926 Constant* minValue = FrontCase.Low;
1927 Constant* maxValue = BackCase.High;
1928 uint64_t range = cast<ConstantInt>(maxValue)->getSExtValue() -
1929 cast<ConstantInt>(minValue)->getSExtValue();
1930 DOUT << "Compare range: " << range << "\n"
1931 << "Low bound: " << cast<ConstantInt>(minValue)->getSExtValue() << "\n"
1932 << "High bound: " << cast<ConstantInt>(maxValue)->getSExtValue() << "\n";
1933
Anton Korobeynikovab8fd402007-04-26 20:44:04 +00001934 if (range>=IntPtrBits ||
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001935 (!(Dests.size() == 1 && numCmps >= 3) &&
1936 !(Dests.size() == 2 && numCmps >= 5) &&
1937 !(Dests.size() >= 3 && numCmps >= 6)))
1938 return false;
1939
1940 DOUT << "Emitting bit tests\n";
1941 int64_t lowBound = 0;
1942
1943 // Optimize the case where all the case values fit in a
1944 // word without having to subtract minValue. In this case,
1945 // we can optimize away the subtraction.
1946 if (cast<ConstantInt>(minValue)->getSExtValue() >= 0 &&
Anton Korobeynikove01017b2007-04-14 13:25:55 +00001947 cast<ConstantInt>(maxValue)->getSExtValue() < IntPtrBits) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001948 range = cast<ConstantInt>(maxValue)->getSExtValue();
1949 } else {
1950 lowBound = cast<ConstantInt>(minValue)->getSExtValue();
1951 }
1952
1953 CaseBitsVector CasesBits;
1954 unsigned i, count = 0;
1955
1956 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1957 MachineBasicBlock* Dest = I->BB;
1958 for (i = 0; i < count; ++i)
1959 if (Dest == CasesBits[i].BB)
1960 break;
1961
1962 if (i == count) {
1963 assert((count < 3) && "Too much destinations to test!");
1964 CasesBits.push_back(CaseBits(0, Dest, 0));
1965 count++;
1966 }
1967
1968 uint64_t lo = cast<ConstantInt>(I->Low)->getSExtValue() - lowBound;
1969 uint64_t hi = cast<ConstantInt>(I->High)->getSExtValue() - lowBound;
1970
1971 for (uint64_t j = lo; j <= hi; j++) {
Anton Korobeynikove01017b2007-04-14 13:25:55 +00001972 CasesBits[i].Mask |= 1ULL << j;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001973 CasesBits[i].Bits++;
1974 }
1975
1976 }
1977 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
1978
1979 SelectionDAGISel::BitTestInfo BTC;
1980
1981 // Figure out which block is immediately after the current one.
1982 MachineFunction::iterator BBI = CR.CaseBB;
1983 ++BBI;
1984
1985 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1986
1987 DOUT << "Cases:\n";
1988 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
1989 DOUT << "Mask: " << CasesBits[i].Mask << ", Bits: " << CasesBits[i].Bits
1990 << ", BB: " << CasesBits[i].BB << "\n";
1991
1992 MachineBasicBlock *CaseBB = new MachineBasicBlock(LLVMBB);
1993 CurMF->getBasicBlockList().insert(BBI, CaseBB);
1994 BTC.push_back(SelectionDAGISel::BitTestCase(CasesBits[i].Mask,
1995 CaseBB,
1996 CasesBits[i].BB));
1997 }
1998
1999 SelectionDAGISel::BitTestBlock BTB(lowBound, range, SV,
Jeff Cohenefc36622007-04-09 14:32:59 +00002000 -1U, (CR.CaseBB == CurMBB),
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002001 CR.CaseBB, Default, BTC);
2002
2003 if (CR.CaseBB == CurMBB)
2004 visitBitTestHeader(BTB);
2005
2006 BitTestCases.push_back(BTB);
2007
2008 return true;
2009}
2010
2011
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002012// Clusterify - Transform simple list of Cases into list of CaseRange's
2013unsigned SelectionDAGLowering::Clusterify(CaseVector& Cases,
2014 const SwitchInst& SI) {
2015 unsigned numCmps = 0;
2016
2017 // Start with "simple" cases
2018 for (unsigned i = 1; i < SI.getNumSuccessors(); ++i) {
2019 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2020 Cases.push_back(Case(SI.getSuccessorValue(i),
2021 SI.getSuccessorValue(i),
2022 SMBB));
2023 }
Chris Lattnerb3d9cdb2007-11-27 06:14:32 +00002024 std::sort(Cases.begin(), Cases.end(), CaseCmp());
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002025
2026 // Merge case into clusters
2027 if (Cases.size()>=2)
David Greenea2a48852007-06-29 03:42:23 +00002028 // Must recompute end() each iteration because it may be
2029 // invalidated by erase if we hold on to it
Chris Lattner27a6c732007-11-24 07:07:01 +00002030 for (CaseItr I=Cases.begin(), J=++(Cases.begin()); J!=Cases.end(); ) {
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002031 int64_t nextValue = cast<ConstantInt>(J->Low)->getSExtValue();
2032 int64_t currentValue = cast<ConstantInt>(I->High)->getSExtValue();
2033 MachineBasicBlock* nextBB = J->BB;
2034 MachineBasicBlock* currentBB = I->BB;
2035
2036 // If the two neighboring cases go to the same destination, merge them
2037 // into a single case.
2038 if ((nextValue-currentValue==1) && (currentBB == nextBB)) {
2039 I->High = J->High;
2040 J = Cases.erase(J);
2041 } else {
2042 I = J++;
2043 }
2044 }
2045
2046 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2047 if (I->Low != I->High)
2048 // A range counts double, since it requires two compares.
2049 ++numCmps;
2050 }
2051
2052 return numCmps;
2053}
2054
2055void SelectionDAGLowering::visitSwitch(SwitchInst &SI) {
Nate Begemanf15485a2006-03-27 01:32:24 +00002056 // Figure out which block is immediately after the current one.
2057 MachineBasicBlock *NextBlock = 0;
2058 MachineFunction::iterator BBI = CurMBB;
Bill Wendlingc70ddad2006-10-19 21:46:38 +00002059
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002060 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
Chris Lattnerd2c1d222006-10-22 21:36:53 +00002061
Nate Begemanf15485a2006-03-27 01:32:24 +00002062 // If there is only the default destination, branch to it if it is not the
2063 // next basic block. Otherwise, just fall through.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002064 if (SI.getNumOperands() == 2) {
Nate Begemanf15485a2006-03-27 01:32:24 +00002065 // Update machine-CFG edges.
Bill Wendlingc70ddad2006-10-19 21:46:38 +00002066
Nate Begemanf15485a2006-03-27 01:32:24 +00002067 // If this is not a fall-through branch, emit the branch.
Chris Lattnerd2c1d222006-10-22 21:36:53 +00002068 if (Default != NextBlock)
Nate Begemanf15485a2006-03-27 01:32:24 +00002069 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getRoot(),
Chris Lattnerd2c1d222006-10-22 21:36:53 +00002070 DAG.getBasicBlock(Default)));
Bill Wendlingc70ddad2006-10-19 21:46:38 +00002071
Chris Lattnerd2c1d222006-10-22 21:36:53 +00002072 CurMBB->addSuccessor(Default);
Nate Begemanf15485a2006-03-27 01:32:24 +00002073 return;
2074 }
2075
2076 // If there are any non-default case statements, create a vector of Cases
2077 // representing each one, and sort the vector so that we can efficiently
2078 // create a binary search tree from them.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002079 CaseVector Cases;
2080 unsigned numCmps = Clusterify(Cases, SI);
2081 DOUT << "Clusterify finished. Total clusters: " << Cases.size()
2082 << ". Total compares: " << numCmps << "\n";
Bill Wendlingc70ddad2006-10-19 21:46:38 +00002083
Nate Begemanf15485a2006-03-27 01:32:24 +00002084 // Get the Value to be switched on and default basic blocks, which will be
2085 // inserted into CaseBlock records, representing basic blocks in the binary
2086 // search tree.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002087 Value *SV = SI.getOperand(0);
Nate Begeman37efe672006-04-22 18:53:45 +00002088
Nate Begemanf15485a2006-03-27 01:32:24 +00002089 // Push the initial CaseRec onto the worklist
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002090 CaseRecVector WorkList;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002091 WorkList.push_back(CaseRec(CurMBB,0,0,CaseRange(Cases.begin(),Cases.end())));
2092
2093 while (!WorkList.empty()) {
Nate Begemanf15485a2006-03-27 01:32:24 +00002094 // Grab a record representing a case range to process off the worklist
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002095 CaseRec CR = WorkList.back();
2096 WorkList.pop_back();
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002097
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002098 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default))
2099 continue;
2100
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002101 // If the range has few cases (two or less) emit a series of specific
2102 // tests.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00002103 if (handleSmallSwitchRange(CR, WorkList, SV, Default))
2104 continue;
2105
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002106 // If the switch has more than 5 blocks, and at least 40% dense, and the
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002107 // target supports indirect branches, then emit a jump table rather than
2108 // lowering the switch to a binary tree of conditional branches.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00002109 if (handleJTSwitchCase(CR, WorkList, SV, Default))
2110 continue;
2111
2112 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2113 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
2114 handleBTSplitSwitchCase(CR, WorkList, SV, Default);
Nate Begemanf15485a2006-03-27 01:32:24 +00002115 }
2116}
2117
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002118
Chris Lattnerb9fccc42005-04-02 05:04:50 +00002119void SelectionDAGLowering::visitSub(User &I) {
2120 // -0.0 - X --> fneg
Reid Spencer24d6da52007-01-21 00:29:26 +00002121 const Type *Ty = I.getType();
Reid Spencer9d6565a2007-02-15 02:26:10 +00002122 if (isa<VectorType>(Ty)) {
Dan Gohman7f321562007-06-25 16:23:39 +00002123 if (ConstantVector *CV = dyn_cast<ConstantVector>(I.getOperand(0))) {
2124 const VectorType *DestTy = cast<VectorType>(I.getType());
2125 const Type *ElTy = DestTy->getElementType();
Evan Chengc45453f2007-06-29 21:44:35 +00002126 if (ElTy->isFloatingPoint()) {
2127 unsigned VL = DestTy->getNumElements();
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00002128 std::vector<Constant*> NZ(VL, ConstantFP::getNegativeZero(ElTy));
Evan Chengc45453f2007-06-29 21:44:35 +00002129 Constant *CNZ = ConstantVector::get(&NZ[0], NZ.size());
2130 if (CV == CNZ) {
2131 SDOperand Op2 = getValue(I.getOperand(1));
2132 setValue(&I, DAG.getNode(ISD::FNEG, Op2.getValueType(), Op2));
2133 return;
2134 }
Dan Gohman7f321562007-06-25 16:23:39 +00002135 }
2136 }
2137 }
2138 if (Ty->isFloatingPoint()) {
Chris Lattner01b3d732005-09-28 22:28:18 +00002139 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00002140 if (CFP->isExactlyValue(ConstantFP::getNegativeZero(Ty)->getValueAPF())) {
Chris Lattner01b3d732005-09-28 22:28:18 +00002141 SDOperand Op2 = getValue(I.getOperand(1));
2142 setValue(&I, DAG.getNode(ISD::FNEG, Op2.getValueType(), Op2));
2143 return;
2144 }
Dan Gohman7f321562007-06-25 16:23:39 +00002145 }
2146
2147 visitBinary(I, Ty->isFPOrFPVector() ? ISD::FSUB : ISD::SUB);
Chris Lattnerb9fccc42005-04-02 05:04:50 +00002148}
2149
Dan Gohman7f321562007-06-25 16:23:39 +00002150void SelectionDAGLowering::visitBinary(User &I, unsigned OpCode) {
Chris Lattner1c08c712005-01-07 07:47:53 +00002151 SDOperand Op1 = getValue(I.getOperand(0));
2152 SDOperand Op2 = getValue(I.getOperand(1));
Reid Spencer24d6da52007-01-21 00:29:26 +00002153
2154 setValue(&I, DAG.getNode(OpCode, Op1.getValueType(), Op1, Op2));
Reid Spencer1628cec2006-10-26 06:15:43 +00002155}
2156
Nate Begemane21ea612005-11-18 07:42:56 +00002157void SelectionDAGLowering::visitShift(User &I, unsigned Opcode) {
2158 SDOperand Op1 = getValue(I.getOperand(0));
2159 SDOperand Op2 = getValue(I.getOperand(1));
2160
Dan Gohman7f321562007-06-25 16:23:39 +00002161 if (MVT::getSizeInBits(TLI.getShiftAmountTy()) <
2162 MVT::getSizeInBits(Op2.getValueType()))
Reid Spencer832254e2007-02-02 02:16:23 +00002163 Op2 = DAG.getNode(ISD::TRUNCATE, TLI.getShiftAmountTy(), Op2);
2164 else if (TLI.getShiftAmountTy() > Op2.getValueType())
2165 Op2 = DAG.getNode(ISD::ANY_EXTEND, TLI.getShiftAmountTy(), Op2);
Nate Begemane21ea612005-11-18 07:42:56 +00002166
Chris Lattner1c08c712005-01-07 07:47:53 +00002167 setValue(&I, DAG.getNode(Opcode, Op1.getValueType(), Op1, Op2));
2168}
2169
Reid Spencer45fb3f32006-11-20 01:22:35 +00002170void SelectionDAGLowering::visitICmp(User &I) {
Reid Spencere4d87aa2006-12-23 06:05:41 +00002171 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
2172 if (ICmpInst *IC = dyn_cast<ICmpInst>(&I))
2173 predicate = IC->getPredicate();
2174 else if (ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
2175 predicate = ICmpInst::Predicate(IC->getPredicate());
2176 SDOperand Op1 = getValue(I.getOperand(0));
2177 SDOperand Op2 = getValue(I.getOperand(1));
Reid Spencer45fb3f32006-11-20 01:22:35 +00002178 ISD::CondCode Opcode;
Reid Spencere4d87aa2006-12-23 06:05:41 +00002179 switch (predicate) {
Reid Spencer45fb3f32006-11-20 01:22:35 +00002180 case ICmpInst::ICMP_EQ : Opcode = ISD::SETEQ; break;
2181 case ICmpInst::ICMP_NE : Opcode = ISD::SETNE; break;
2182 case ICmpInst::ICMP_UGT : Opcode = ISD::SETUGT; break;
2183 case ICmpInst::ICMP_UGE : Opcode = ISD::SETUGE; break;
2184 case ICmpInst::ICMP_ULT : Opcode = ISD::SETULT; break;
2185 case ICmpInst::ICMP_ULE : Opcode = ISD::SETULE; break;
2186 case ICmpInst::ICMP_SGT : Opcode = ISD::SETGT; break;
2187 case ICmpInst::ICMP_SGE : Opcode = ISD::SETGE; break;
2188 case ICmpInst::ICMP_SLT : Opcode = ISD::SETLT; break;
2189 case ICmpInst::ICMP_SLE : Opcode = ISD::SETLE; break;
2190 default:
2191 assert(!"Invalid ICmp predicate value");
2192 Opcode = ISD::SETEQ;
2193 break;
2194 }
2195 setValue(&I, DAG.getSetCC(MVT::i1, Op1, Op2, Opcode));
2196}
2197
2198void SelectionDAGLowering::visitFCmp(User &I) {
Reid Spencere4d87aa2006-12-23 06:05:41 +00002199 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
2200 if (FCmpInst *FC = dyn_cast<FCmpInst>(&I))
2201 predicate = FC->getPredicate();
2202 else if (ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
2203 predicate = FCmpInst::Predicate(FC->getPredicate());
Chris Lattner1c08c712005-01-07 07:47:53 +00002204 SDOperand Op1 = getValue(I.getOperand(0));
2205 SDOperand Op2 = getValue(I.getOperand(1));
Reid Spencere4d87aa2006-12-23 06:05:41 +00002206 ISD::CondCode Condition, FOC, FPC;
2207 switch (predicate) {
2208 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
2209 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
2210 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
2211 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
2212 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
2213 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
2214 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
2215 case FCmpInst::FCMP_ORD: FOC = ISD::SETEQ; FPC = ISD::SETO; break;
2216 case FCmpInst::FCMP_UNO: FOC = ISD::SETNE; FPC = ISD::SETUO; break;
2217 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
2218 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
2219 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
2220 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
2221 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
2222 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
2223 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
2224 default:
2225 assert(!"Invalid FCmp predicate value");
2226 FOC = FPC = ISD::SETFALSE;
2227 break;
2228 }
2229 if (FiniteOnlyFPMath())
2230 Condition = FOC;
2231 else
2232 Condition = FPC;
2233 setValue(&I, DAG.getSetCC(MVT::i1, Op1, Op2, Condition));
Chris Lattner1c08c712005-01-07 07:47:53 +00002234}
2235
2236void SelectionDAGLowering::visitSelect(User &I) {
2237 SDOperand Cond = getValue(I.getOperand(0));
2238 SDOperand TrueVal = getValue(I.getOperand(1));
2239 SDOperand FalseVal = getValue(I.getOperand(2));
Dan Gohman7f321562007-06-25 16:23:39 +00002240 setValue(&I, DAG.getNode(ISD::SELECT, TrueVal.getValueType(), Cond,
2241 TrueVal, FalseVal));
Chris Lattner1c08c712005-01-07 07:47:53 +00002242}
2243
Reid Spencer3da59db2006-11-27 01:05:10 +00002244
2245void SelectionDAGLowering::visitTrunc(User &I) {
2246 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2247 SDOperand N = getValue(I.getOperand(0));
2248 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2249 setValue(&I, DAG.getNode(ISD::TRUNCATE, DestVT, N));
2250}
2251
2252void SelectionDAGLowering::visitZExt(User &I) {
2253 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2254 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2255 SDOperand N = getValue(I.getOperand(0));
2256 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2257 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, DestVT, N));
2258}
2259
2260void SelectionDAGLowering::visitSExt(User &I) {
2261 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2262 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2263 SDOperand N = getValue(I.getOperand(0));
2264 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2265 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, DestVT, N));
2266}
2267
2268void SelectionDAGLowering::visitFPTrunc(User &I) {
2269 // FPTrunc is never a no-op cast, no need to check
2270 SDOperand N = getValue(I.getOperand(0));
2271 MVT::ValueType DestVT = TLI.getValueType(I.getType());
Chris Lattner0bd48932008-01-17 07:00:52 +00002272 setValue(&I, DAG.getNode(ISD::FP_ROUND, DestVT, N, DAG.getIntPtrConstant(0)));
Reid Spencer3da59db2006-11-27 01:05:10 +00002273}
2274
2275void SelectionDAGLowering::visitFPExt(User &I){
2276 // FPTrunc is never a no-op cast, no need to check
2277 SDOperand N = getValue(I.getOperand(0));
2278 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2279 setValue(&I, DAG.getNode(ISD::FP_EXTEND, DestVT, N));
2280}
2281
2282void SelectionDAGLowering::visitFPToUI(User &I) {
2283 // FPToUI is never a no-op cast, no need to check
2284 SDOperand N = getValue(I.getOperand(0));
2285 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2286 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, DestVT, N));
2287}
2288
2289void SelectionDAGLowering::visitFPToSI(User &I) {
2290 // FPToSI is never a no-op cast, no need to check
2291 SDOperand N = getValue(I.getOperand(0));
2292 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2293 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, DestVT, N));
2294}
2295
2296void SelectionDAGLowering::visitUIToFP(User &I) {
2297 // UIToFP is never a no-op cast, no need to check
2298 SDOperand N = getValue(I.getOperand(0));
2299 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2300 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, DestVT, N));
2301}
2302
2303void SelectionDAGLowering::visitSIToFP(User &I){
2304 // UIToFP is never a no-op cast, no need to check
2305 SDOperand N = getValue(I.getOperand(0));
2306 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2307 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, DestVT, N));
2308}
2309
2310void SelectionDAGLowering::visitPtrToInt(User &I) {
2311 // What to do depends on the size of the integer and the size of the pointer.
2312 // We can either truncate, zero extend, or no-op, accordingly.
Chris Lattner1c08c712005-01-07 07:47:53 +00002313 SDOperand N = getValue(I.getOperand(0));
Chris Lattnere25ca692006-03-22 20:09:35 +00002314 MVT::ValueType SrcVT = N.getValueType();
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002315 MVT::ValueType DestVT = TLI.getValueType(I.getType());
Reid Spencer3da59db2006-11-27 01:05:10 +00002316 SDOperand Result;
2317 if (MVT::getSizeInBits(DestVT) < MVT::getSizeInBits(SrcVT))
2318 Result = DAG.getNode(ISD::TRUNCATE, DestVT, N);
2319 else
2320 // Note: ZERO_EXTEND can handle cases where the sizes are equal too
2321 Result = DAG.getNode(ISD::ZERO_EXTEND, DestVT, N);
2322 setValue(&I, Result);
2323}
Chris Lattner1c08c712005-01-07 07:47:53 +00002324
Reid Spencer3da59db2006-11-27 01:05:10 +00002325void SelectionDAGLowering::visitIntToPtr(User &I) {
2326 // What to do depends on the size of the integer and the size of the pointer.
2327 // We can either truncate, zero extend, or no-op, accordingly.
2328 SDOperand N = getValue(I.getOperand(0));
2329 MVT::ValueType SrcVT = N.getValueType();
2330 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2331 if (MVT::getSizeInBits(DestVT) < MVT::getSizeInBits(SrcVT))
2332 setValue(&I, DAG.getNode(ISD::TRUNCATE, DestVT, N));
2333 else
2334 // Note: ZERO_EXTEND can handle cases where the sizes are equal too
2335 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, DestVT, N));
2336}
2337
2338void SelectionDAGLowering::visitBitCast(User &I) {
2339 SDOperand N = getValue(I.getOperand(0));
2340 MVT::ValueType DestVT = TLI.getValueType(I.getType());
Reid Spencer3da59db2006-11-27 01:05:10 +00002341
2342 // BitCast assures us that source and destination are the same size so this
2343 // is either a BIT_CONVERT or a no-op.
2344 if (DestVT != N.getValueType())
2345 setValue(&I, DAG.getNode(ISD::BIT_CONVERT, DestVT, N)); // convert types
2346 else
2347 setValue(&I, N); // noop cast.
Chris Lattner1c08c712005-01-07 07:47:53 +00002348}
2349
Chris Lattner2bbd8102006-03-29 00:11:43 +00002350void SelectionDAGLowering::visitInsertElement(User &I) {
Chris Lattnerc7029802006-03-18 01:44:44 +00002351 SDOperand InVec = getValue(I.getOperand(0));
2352 SDOperand InVal = getValue(I.getOperand(1));
2353 SDOperand InIdx = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(),
2354 getValue(I.getOperand(2)));
2355
Dan Gohman7f321562007-06-25 16:23:39 +00002356 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT,
2357 TLI.getValueType(I.getType()),
2358 InVec, InVal, InIdx));
Chris Lattnerc7029802006-03-18 01:44:44 +00002359}
2360
Chris Lattner2bbd8102006-03-29 00:11:43 +00002361void SelectionDAGLowering::visitExtractElement(User &I) {
Chris Lattner384504c2006-03-21 20:44:12 +00002362 SDOperand InVec = getValue(I.getOperand(0));
2363 SDOperand InIdx = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(),
2364 getValue(I.getOperand(1)));
Dan Gohman7f321562007-06-25 16:23:39 +00002365 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT,
Chris Lattner384504c2006-03-21 20:44:12 +00002366 TLI.getValueType(I.getType()), InVec, InIdx));
2367}
Chris Lattnerc7029802006-03-18 01:44:44 +00002368
Chris Lattner3e104b12006-04-08 04:15:24 +00002369void SelectionDAGLowering::visitShuffleVector(User &I) {
2370 SDOperand V1 = getValue(I.getOperand(0));
2371 SDOperand V2 = getValue(I.getOperand(1));
2372 SDOperand Mask = getValue(I.getOperand(2));
2373
Dan Gohman7f321562007-06-25 16:23:39 +00002374 setValue(&I, DAG.getNode(ISD::VECTOR_SHUFFLE,
2375 TLI.getValueType(I.getType()),
2376 V1, V2, Mask));
Chris Lattner3e104b12006-04-08 04:15:24 +00002377}
2378
2379
Chris Lattner1c08c712005-01-07 07:47:53 +00002380void SelectionDAGLowering::visitGetElementPtr(User &I) {
2381 SDOperand N = getValue(I.getOperand(0));
2382 const Type *Ty = I.getOperand(0)->getType();
Chris Lattner1c08c712005-01-07 07:47:53 +00002383
2384 for (GetElementPtrInst::op_iterator OI = I.op_begin()+1, E = I.op_end();
2385 OI != E; ++OI) {
2386 Value *Idx = *OI;
Chris Lattnerc88d8e92005-12-05 07:10:48 +00002387 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
Reid Spencerb83eb642006-10-20 07:07:24 +00002388 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
Chris Lattner1c08c712005-01-07 07:47:53 +00002389 if (Field) {
2390 // N = N + Offset
Chris Lattnerb1919e22007-02-10 19:55:17 +00002391 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Chris Lattner1c08c712005-01-07 07:47:53 +00002392 N = DAG.getNode(ISD::ADD, N.getValueType(), N,
Chris Lattner0bd48932008-01-17 07:00:52 +00002393 DAG.getIntPtrConstant(Offset));
Chris Lattner1c08c712005-01-07 07:47:53 +00002394 }
2395 Ty = StTy->getElementType(Field);
2396 } else {
2397 Ty = cast<SequentialType>(Ty)->getElementType();
Chris Lattner7cc47772005-01-07 21:56:57 +00002398
Chris Lattner7c0104b2005-11-09 04:45:33 +00002399 // If this is a constant subscript, handle it quickly.
2400 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Reid Spencerb83eb642006-10-20 07:07:24 +00002401 if (CI->getZExtValue() == 0) continue;
Reid Spencer47857812006-12-31 05:55:36 +00002402 uint64_t Offs =
Dale Johannesena7ac2bd2007-10-01 23:08:35 +00002403 TD->getABITypeSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Chris Lattner0bd48932008-01-17 07:00:52 +00002404 N = DAG.getNode(ISD::ADD, N.getValueType(), N,
2405 DAG.getIntPtrConstant(Offs));
Chris Lattner7c0104b2005-11-09 04:45:33 +00002406 continue;
Chris Lattner1c08c712005-01-07 07:47:53 +00002407 }
Chris Lattner7c0104b2005-11-09 04:45:33 +00002408
2409 // N = N + Idx * ElementSize;
Dale Johannesena7ac2bd2007-10-01 23:08:35 +00002410 uint64_t ElementSize = TD->getABITypeSize(Ty);
Chris Lattner7c0104b2005-11-09 04:45:33 +00002411 SDOperand IdxN = getValue(Idx);
2412
2413 // If the index is smaller or larger than intptr_t, truncate or extend
2414 // it.
2415 if (IdxN.getValueType() < N.getValueType()) {
Reid Spencer47857812006-12-31 05:55:36 +00002416 IdxN = DAG.getNode(ISD::SIGN_EXTEND, N.getValueType(), IdxN);
Chris Lattner7c0104b2005-11-09 04:45:33 +00002417 } else if (IdxN.getValueType() > N.getValueType())
2418 IdxN = DAG.getNode(ISD::TRUNCATE, N.getValueType(), IdxN);
2419
2420 // If this is a multiply by a power of two, turn it into a shl
2421 // immediately. This is a very common case.
2422 if (isPowerOf2_64(ElementSize)) {
2423 unsigned Amt = Log2_64(ElementSize);
2424 IdxN = DAG.getNode(ISD::SHL, N.getValueType(), IdxN,
Chris Lattner6b2d6962005-11-09 16:50:40 +00002425 DAG.getConstant(Amt, TLI.getShiftAmountTy()));
Chris Lattner7c0104b2005-11-09 04:45:33 +00002426 N = DAG.getNode(ISD::ADD, N.getValueType(), N, IdxN);
2427 continue;
2428 }
2429
Chris Lattner0bd48932008-01-17 07:00:52 +00002430 SDOperand Scale = DAG.getIntPtrConstant(ElementSize);
Chris Lattner7c0104b2005-11-09 04:45:33 +00002431 IdxN = DAG.getNode(ISD::MUL, N.getValueType(), IdxN, Scale);
2432 N = DAG.getNode(ISD::ADD, N.getValueType(), N, IdxN);
Chris Lattner1c08c712005-01-07 07:47:53 +00002433 }
2434 }
2435 setValue(&I, N);
2436}
2437
2438void SelectionDAGLowering::visitAlloca(AllocaInst &I) {
2439 // If this is a fixed sized alloca in the entry block of the function,
2440 // allocate it statically on the stack.
2441 if (FuncInfo.StaticAllocaMap.count(&I))
2442 return; // getValue will auto-populate this.
2443
2444 const Type *Ty = I.getAllocatedType();
Duncan Sands514ab342007-11-01 20:53:16 +00002445 uint64_t TySize = TLI.getTargetData()->getABITypeSize(Ty);
Chris Lattner58092e32007-01-20 22:35:55 +00002446 unsigned Align =
Chris Lattnerd2b7cec2007-02-14 05:52:17 +00002447 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
Chris Lattner58092e32007-01-20 22:35:55 +00002448 I.getAlignment());
Chris Lattner1c08c712005-01-07 07:47:53 +00002449
2450 SDOperand AllocSize = getValue(I.getArraySize());
Chris Lattner68cd65e2005-01-22 23:04:37 +00002451 MVT::ValueType IntPtr = TLI.getPointerTy();
2452 if (IntPtr < AllocSize.getValueType())
2453 AllocSize = DAG.getNode(ISD::TRUNCATE, IntPtr, AllocSize);
2454 else if (IntPtr > AllocSize.getValueType())
2455 AllocSize = DAG.getNode(ISD::ZERO_EXTEND, IntPtr, AllocSize);
Chris Lattner1c08c712005-01-07 07:47:53 +00002456
Chris Lattner68cd65e2005-01-22 23:04:37 +00002457 AllocSize = DAG.getNode(ISD::MUL, IntPtr, AllocSize,
Chris Lattner0bd48932008-01-17 07:00:52 +00002458 DAG.getIntPtrConstant(TySize));
Chris Lattner1c08c712005-01-07 07:47:53 +00002459
Evan Cheng45157792007-08-16 23:46:29 +00002460 // Handle alignment. If the requested alignment is less than or equal to
2461 // the stack alignment, ignore it. If the size is greater than or equal to
2462 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Chris Lattner1c08c712005-01-07 07:47:53 +00002463 unsigned StackAlign =
2464 TLI.getTargetMachine().getFrameInfo()->getStackAlignment();
Evan Cheng45157792007-08-16 23:46:29 +00002465 if (Align <= StackAlign)
Chris Lattner1c08c712005-01-07 07:47:53 +00002466 Align = 0;
Evan Cheng45157792007-08-16 23:46:29 +00002467
2468 // Round the size of the allocation up to the stack alignment size
2469 // by add SA-1 to the size.
2470 AllocSize = DAG.getNode(ISD::ADD, AllocSize.getValueType(), AllocSize,
Chris Lattner0bd48932008-01-17 07:00:52 +00002471 DAG.getIntPtrConstant(StackAlign-1));
Evan Cheng45157792007-08-16 23:46:29 +00002472 // Mask out the low bits for alignment purposes.
2473 AllocSize = DAG.getNode(ISD::AND, AllocSize.getValueType(), AllocSize,
Chris Lattner0bd48932008-01-17 07:00:52 +00002474 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
Chris Lattner1c08c712005-01-07 07:47:53 +00002475
Chris Lattner0bd48932008-01-17 07:00:52 +00002476 SDOperand Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002477 const MVT::ValueType *VTs = DAG.getNodeValueTypes(AllocSize.getValueType(),
2478 MVT::Other);
2479 SDOperand DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, VTs, 2, Ops, 3);
Chris Lattner0da331f2007-02-04 01:31:47 +00002480 setValue(&I, DSA);
2481 DAG.setRoot(DSA.getValue(1));
Chris Lattner1c08c712005-01-07 07:47:53 +00002482
2483 // Inform the Frame Information that we have just allocated a variable-sized
2484 // object.
2485 CurMBB->getParent()->getFrameInfo()->CreateVariableSizedObject();
2486}
2487
Chris Lattner1c08c712005-01-07 07:47:53 +00002488void SelectionDAGLowering::visitLoad(LoadInst &I) {
2489 SDOperand Ptr = getValue(I.getOperand(0));
Misha Brukmanedf128a2005-04-21 22:36:52 +00002490
Chris Lattnerd3948112005-01-17 22:19:26 +00002491 SDOperand Root;
2492 if (I.isVolatile())
2493 Root = getRoot();
2494 else {
2495 // Do not serialize non-volatile loads against each other.
2496 Root = DAG.getRoot();
2497 }
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002498
Evan Cheng466685d2006-10-09 20:57:25 +00002499 setValue(&I, getLoadFrom(I.getType(), Ptr, I.getOperand(0),
Christopher Lamb95c218a2007-04-22 23:15:30 +00002500 Root, I.isVolatile(), I.getAlignment()));
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002501}
2502
2503SDOperand SelectionDAGLowering::getLoadFrom(const Type *Ty, SDOperand Ptr,
Evan Cheng466685d2006-10-09 20:57:25 +00002504 const Value *SV, SDOperand Root,
Christopher Lamb95c218a2007-04-22 23:15:30 +00002505 bool isVolatile,
2506 unsigned Alignment) {
Dan Gohman7f321562007-06-25 16:23:39 +00002507 SDOperand L =
2508 DAG.getLoad(TLI.getValueType(Ty), Root, Ptr, SV, 0,
2509 isVolatile, Alignment);
Chris Lattnerd3948112005-01-17 22:19:26 +00002510
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002511 if (isVolatile)
Chris Lattnerd3948112005-01-17 22:19:26 +00002512 DAG.setRoot(L.getValue(1));
2513 else
2514 PendingLoads.push_back(L.getValue(1));
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002515
2516 return L;
Chris Lattner1c08c712005-01-07 07:47:53 +00002517}
2518
2519
2520void SelectionDAGLowering::visitStore(StoreInst &I) {
2521 Value *SrcV = I.getOperand(0);
2522 SDOperand Src = getValue(SrcV);
2523 SDOperand Ptr = getValue(I.getOperand(1));
Evan Cheng0b4f80e2006-12-20 01:27:29 +00002524 DAG.setRoot(DAG.getStore(getRoot(), Src, Ptr, I.getOperand(1), 0,
Christopher Lamb95c218a2007-04-22 23:15:30 +00002525 I.isVolatile(), I.getAlignment()));
Chris Lattner1c08c712005-01-07 07:47:53 +00002526}
2527
Chris Lattner0eade312006-03-24 02:22:33 +00002528/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
2529/// node.
2530void SelectionDAGLowering::visitTargetIntrinsic(CallInst &I,
2531 unsigned Intrinsic) {
Duncan Sandsa3355ff2007-12-03 20:06:50 +00002532 bool HasChain = !I.doesNotAccessMemory();
2533 bool OnlyLoad = HasChain && I.onlyReadsMemory();
2534
Chris Lattner0eade312006-03-24 02:22:33 +00002535 // Build the operand list.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002536 SmallVector<SDOperand, 8> Ops;
Chris Lattnere58a7802006-04-02 03:41:14 +00002537 if (HasChain) { // If this intrinsic has side-effects, chainify it.
2538 if (OnlyLoad) {
2539 // We don't need to serialize loads against other loads.
2540 Ops.push_back(DAG.getRoot());
2541 } else {
2542 Ops.push_back(getRoot());
2543 }
2544 }
Chris Lattner0eade312006-03-24 02:22:33 +00002545
2546 // Add the intrinsic ID as an integer operand.
2547 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
2548
2549 // Add all operands of the call to the operand list.
2550 for (unsigned i = 1, e = I.getNumOperands(); i != e; ++i) {
2551 SDOperand Op = getValue(I.getOperand(i));
Chris Lattner0eade312006-03-24 02:22:33 +00002552 assert(TLI.isTypeLegal(Op.getValueType()) &&
2553 "Intrinsic uses a non-legal type?");
2554 Ops.push_back(Op);
2555 }
2556
2557 std::vector<MVT::ValueType> VTs;
2558 if (I.getType() != Type::VoidTy) {
2559 MVT::ValueType VT = TLI.getValueType(I.getType());
Dan Gohman7f321562007-06-25 16:23:39 +00002560 if (MVT::isVector(VT)) {
Reid Spencer9d6565a2007-02-15 02:26:10 +00002561 const VectorType *DestTy = cast<VectorType>(I.getType());
Chris Lattner0eade312006-03-24 02:22:33 +00002562 MVT::ValueType EltVT = TLI.getValueType(DestTy->getElementType());
2563
2564 VT = MVT::getVectorType(EltVT, DestTy->getNumElements());
2565 assert(VT != MVT::Other && "Intrinsic uses a non-legal type?");
2566 }
2567
2568 assert(TLI.isTypeLegal(VT) && "Intrinsic uses a non-legal type?");
2569 VTs.push_back(VT);
2570 }
2571 if (HasChain)
2572 VTs.push_back(MVT::Other);
2573
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002574 const MVT::ValueType *VTList = DAG.getNodeValueTypes(VTs);
2575
Chris Lattner0eade312006-03-24 02:22:33 +00002576 // Create the node.
Chris Lattner48b61a72006-03-28 00:40:33 +00002577 SDOperand Result;
2578 if (!HasChain)
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002579 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VTList, VTs.size(),
2580 &Ops[0], Ops.size());
Chris Lattner48b61a72006-03-28 00:40:33 +00002581 else if (I.getType() != Type::VoidTy)
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002582 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, VTList, VTs.size(),
2583 &Ops[0], Ops.size());
Chris Lattner48b61a72006-03-28 00:40:33 +00002584 else
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002585 Result = DAG.getNode(ISD::INTRINSIC_VOID, VTList, VTs.size(),
2586 &Ops[0], Ops.size());
Chris Lattner48b61a72006-03-28 00:40:33 +00002587
Chris Lattnere58a7802006-04-02 03:41:14 +00002588 if (HasChain) {
2589 SDOperand Chain = Result.getValue(Result.Val->getNumValues()-1);
2590 if (OnlyLoad)
2591 PendingLoads.push_back(Chain);
2592 else
2593 DAG.setRoot(Chain);
2594 }
Chris Lattner0eade312006-03-24 02:22:33 +00002595 if (I.getType() != Type::VoidTy) {
Reid Spencer9d6565a2007-02-15 02:26:10 +00002596 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Dan Gohman7f321562007-06-25 16:23:39 +00002597 MVT::ValueType VT = TLI.getValueType(PTy);
2598 Result = DAG.getNode(ISD::BIT_CONVERT, VT, Result);
Chris Lattner0eade312006-03-24 02:22:33 +00002599 }
2600 setValue(&I, Result);
2601 }
2602}
2603
Duncan Sandsb4fd45e2007-07-06 09:10:03 +00002604/// ExtractTypeInfo - Returns the type info, possibly bitcast, encoded in V.
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002605static GlobalVariable *ExtractTypeInfo (Value *V) {
Duncan Sandsb4fd45e2007-07-06 09:10:03 +00002606 V = IntrinsicInst::StripPointerCasts(V);
2607 GlobalVariable *GV = dyn_cast<GlobalVariable>(V);
Anton Korobeynikov4c71dfe2008-02-20 11:10:28 +00002608 assert ((GV || isa<ConstantPointerNull>(V)) &&
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002609 "TypeInfo must be a global variable or NULL");
2610 return GV;
2611}
2612
Duncan Sandsf4070822007-06-15 19:04:19 +00002613/// addCatchInfo - Extract the personality and type infos from an eh.selector
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002614/// call, and add them to the specified machine basic block.
Duncan Sandsf4070822007-06-15 19:04:19 +00002615static void addCatchInfo(CallInst &I, MachineModuleInfo *MMI,
2616 MachineBasicBlock *MBB) {
2617 // Inform the MachineModuleInfo of the personality for this landing pad.
2618 ConstantExpr *CE = cast<ConstantExpr>(I.getOperand(2));
2619 assert(CE->getOpcode() == Instruction::BitCast &&
2620 isa<Function>(CE->getOperand(0)) &&
2621 "Personality should be a function");
2622 MMI->addPersonality(MBB, cast<Function>(CE->getOperand(0)));
2623
2624 // Gather all the type infos for this landing pad and pass them along to
2625 // MachineModuleInfo.
2626 std::vector<GlobalVariable *> TyInfo;
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002627 unsigned N = I.getNumOperands();
2628
2629 for (unsigned i = N - 1; i > 2; --i) {
2630 if (ConstantInt *CI = dyn_cast<ConstantInt>(I.getOperand(i))) {
2631 unsigned FilterLength = CI->getZExtValue();
Duncan Sands6590b042007-08-27 15:47:50 +00002632 unsigned FirstCatch = i + FilterLength + !FilterLength;
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002633 assert (FirstCatch <= N && "Invalid filter length");
2634
2635 if (FirstCatch < N) {
2636 TyInfo.reserve(N - FirstCatch);
2637 for (unsigned j = FirstCatch; j < N; ++j)
2638 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
2639 MMI->addCatchTypeInfo(MBB, TyInfo);
2640 TyInfo.clear();
2641 }
2642
Duncan Sands6590b042007-08-27 15:47:50 +00002643 if (!FilterLength) {
2644 // Cleanup.
2645 MMI->addCleanup(MBB);
2646 } else {
2647 // Filter.
2648 TyInfo.reserve(FilterLength - 1);
2649 for (unsigned j = i + 1; j < FirstCatch; ++j)
2650 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
2651 MMI->addFilterTypeInfo(MBB, TyInfo);
2652 TyInfo.clear();
2653 }
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002654
2655 N = i;
2656 }
Duncan Sandsf4070822007-06-15 19:04:19 +00002657 }
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002658
2659 if (N > 3) {
2660 TyInfo.reserve(N - 3);
2661 for (unsigned j = 3; j < N; ++j)
2662 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
Duncan Sandsf4070822007-06-15 19:04:19 +00002663 MMI->addCatchTypeInfo(MBB, TyInfo);
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002664 }
Duncan Sandsf4070822007-06-15 19:04:19 +00002665}
2666
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002667/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
2668/// we want to emit this as a call to a named external function, return the name
2669/// otherwise lower it and return null.
2670const char *
2671SelectionDAGLowering::visitIntrinsicCall(CallInst &I, unsigned Intrinsic) {
2672 switch (Intrinsic) {
Chris Lattner0eade312006-03-24 02:22:33 +00002673 default:
2674 // By default, turn this into a target intrinsic node.
2675 visitTargetIntrinsic(I, Intrinsic);
2676 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002677 case Intrinsic::vastart: visitVAStart(I); return 0;
2678 case Intrinsic::vaend: visitVAEnd(I); return 0;
2679 case Intrinsic::vacopy: visitVACopy(I); return 0;
Nate Begemanbcc5f362007-01-29 22:58:52 +00002680 case Intrinsic::returnaddress:
2681 setValue(&I, DAG.getNode(ISD::RETURNADDR, TLI.getPointerTy(),
2682 getValue(I.getOperand(1))));
2683 return 0;
2684 case Intrinsic::frameaddress:
2685 setValue(&I, DAG.getNode(ISD::FRAMEADDR, TLI.getPointerTy(),
2686 getValue(I.getOperand(1))));
2687 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002688 case Intrinsic::setjmp:
Anton Korobeynikovd27a2582006-12-10 23:12:42 +00002689 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002690 break;
2691 case Intrinsic::longjmp:
Anton Korobeynikovd27a2582006-12-10 23:12:42 +00002692 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002693 break;
Chris Lattner03dd4652006-03-03 00:00:25 +00002694 case Intrinsic::memcpy_i32:
2695 case Intrinsic::memcpy_i64:
2696 visitMemIntrinsic(I, ISD::MEMCPY);
2697 return 0;
2698 case Intrinsic::memset_i32:
2699 case Intrinsic::memset_i64:
2700 visitMemIntrinsic(I, ISD::MEMSET);
2701 return 0;
2702 case Intrinsic::memmove_i32:
2703 case Intrinsic::memmove_i64:
2704 visitMemIntrinsic(I, ISD::MEMMOVE);
2705 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002706
Chris Lattner86cb6432005-12-13 17:40:33 +00002707 case Intrinsic::dbg_stoppoint: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002708 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00002709 DbgStopPointInst &SPI = cast<DbgStopPointInst>(I);
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002710 if (MMI && SPI.getContext() && MMI->Verify(SPI.getContext())) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002711 SDOperand Ops[5];
Chris Lattner36ce6912005-11-29 06:21:05 +00002712
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002713 Ops[0] = getRoot();
2714 Ops[1] = getValue(SPI.getLineValue());
2715 Ops[2] = getValue(SPI.getColumnValue());
Chris Lattner36ce6912005-11-29 06:21:05 +00002716
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002717 DebugInfoDesc *DD = MMI->getDescFor(SPI.getContext());
Jim Laskeyce72b172006-02-11 01:01:30 +00002718 assert(DD && "Not a debug information descriptor");
Jim Laskey43970fe2006-03-23 18:06:46 +00002719 CompileUnitDesc *CompileUnit = cast<CompileUnitDesc>(DD);
2720
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002721 Ops[3] = DAG.getString(CompileUnit->getFileName());
2722 Ops[4] = DAG.getString(CompileUnit->getDirectory());
Jim Laskeyce72b172006-02-11 01:01:30 +00002723
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002724 DAG.setRoot(DAG.getNode(ISD::LOCATION, MVT::Other, Ops, 5));
Chris Lattner86cb6432005-12-13 17:40:33 +00002725 }
Jim Laskey43970fe2006-03-23 18:06:46 +00002726
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00002727 return 0;
Chris Lattner36ce6912005-11-29 06:21:05 +00002728 }
Jim Laskey43970fe2006-03-23 18:06:46 +00002729 case Intrinsic::dbg_region_start: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002730 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00002731 DbgRegionStartInst &RSI = cast<DbgRegionStartInst>(I);
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002732 if (MMI && RSI.getContext() && MMI->Verify(RSI.getContext())) {
2733 unsigned LabelID = MMI->RecordRegionStart(RSI.getContext());
Jim Laskey1ee29252007-01-26 14:34:52 +00002734 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, getRoot(),
Evan Chengbb81d972008-01-31 09:59:15 +00002735 DAG.getConstant(LabelID, MVT::i32),
2736 DAG.getConstant(0, MVT::i32)));
Jim Laskey43970fe2006-03-23 18:06:46 +00002737 }
2738
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00002739 return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00002740 }
2741 case Intrinsic::dbg_region_end: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002742 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00002743 DbgRegionEndInst &REI = cast<DbgRegionEndInst>(I);
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002744 if (MMI && REI.getContext() && MMI->Verify(REI.getContext())) {
2745 unsigned LabelID = MMI->RecordRegionEnd(REI.getContext());
Evan Chengbb81d972008-01-31 09:59:15 +00002746 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, getRoot(),
2747 DAG.getConstant(LabelID, MVT::i32),
2748 DAG.getConstant(0, MVT::i32)));
Jim Laskey43970fe2006-03-23 18:06:46 +00002749 }
2750
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00002751 return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00002752 }
2753 case Intrinsic::dbg_func_start: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002754 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Evan Cheng1b08bbc2008-02-01 09:10:45 +00002755 if (!MMI) return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00002756 DbgFuncStartInst &FSI = cast<DbgFuncStartInst>(I);
Evan Cheng1b08bbc2008-02-01 09:10:45 +00002757 Value *SP = FSI.getSubprogram();
2758 if (SP && MMI->Verify(SP)) {
2759 // llvm.dbg.func.start implicitly defines a dbg_stoppoint which is
2760 // what (most?) gdb expects.
2761 DebugInfoDesc *DD = MMI->getDescFor(SP);
2762 assert(DD && "Not a debug information descriptor");
2763 SubprogramDesc *Subprogram = cast<SubprogramDesc>(DD);
2764 const CompileUnitDesc *CompileUnit = Subprogram->getFile();
2765 unsigned SrcFile = MMI->RecordSource(CompileUnit->getDirectory(),
2766 CompileUnit->getFileName());
2767 // Record the source line but does create a label. It will be emitted
2768 // at asm emission time.
2769 MMI->RecordSourceLine(Subprogram->getLine(), 0, SrcFile);
Jim Laskey43970fe2006-03-23 18:06:46 +00002770 }
2771
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00002772 return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00002773 }
2774 case Intrinsic::dbg_declare: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002775 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00002776 DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Evan Chenga844bde2008-02-02 04:07:54 +00002777 Value *Variable = DI.getVariable();
2778 if (MMI && Variable && MMI->Verify(Variable))
2779 DAG.setRoot(DAG.getNode(ISD::DECLARE, MVT::Other, getRoot(),
2780 getValue(DI.getAddress()), getValue(Variable)));
Jim Laskey43970fe2006-03-23 18:06:46 +00002781 return 0;
2782 }
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002783
Jim Laskeyb180aa12007-02-21 22:53:45 +00002784 case Intrinsic::eh_exception: {
Evan Chenge47c3332007-06-27 18:45:32 +00002785 if (ExceptionHandling) {
Duncan Sands90291952007-07-06 09:18:59 +00002786 if (!CurMBB->isLandingPad()) {
2787 // FIXME: Mark exception register as live in. Hack for PR1508.
2788 unsigned Reg = TLI.getExceptionAddressRegister();
2789 if (Reg) CurMBB->addLiveIn(Reg);
2790 }
Jim Laskey735b6f82007-02-22 15:38:06 +00002791 // Insert the EXCEPTIONADDR instruction.
2792 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
2793 SDOperand Ops[1];
2794 Ops[0] = DAG.getRoot();
2795 SDOperand Op = DAG.getNode(ISD::EXCEPTIONADDR, VTs, Ops, 1);
2796 setValue(&I, Op);
2797 DAG.setRoot(Op.getValue(1));
Jim Laskey7a1de982007-02-24 09:45:44 +00002798 } else {
Jim Laskey64ce0ca2007-02-28 18:37:04 +00002799 setValue(&I, DAG.getConstant(0, TLI.getPointerTy()));
Jim Laskey735b6f82007-02-22 15:38:06 +00002800 }
Jim Laskeyb180aa12007-02-21 22:53:45 +00002801 return 0;
2802 }
2803
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002804 case Intrinsic::eh_selector_i32:
2805 case Intrinsic::eh_selector_i64: {
Jim Laskeyb180aa12007-02-21 22:53:45 +00002806 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002807 MVT::ValueType VT = (Intrinsic == Intrinsic::eh_selector_i32 ?
2808 MVT::i32 : MVT::i64);
2809
Duncan Sandsf4070822007-06-15 19:04:19 +00002810 if (ExceptionHandling && MMI) {
2811 if (CurMBB->isLandingPad())
2812 addCatchInfo(I, MMI, CurMBB);
Evan Chenge47c3332007-06-27 18:45:32 +00002813 else {
Duncan Sandsf4070822007-06-15 19:04:19 +00002814#ifndef NDEBUG
Duncan Sandsf4070822007-06-15 19:04:19 +00002815 FuncInfo.CatchInfoLost.insert(&I);
2816#endif
Duncan Sands90291952007-07-06 09:18:59 +00002817 // FIXME: Mark exception selector register as live in. Hack for PR1508.
2818 unsigned Reg = TLI.getExceptionSelectorRegister();
2819 if (Reg) CurMBB->addLiveIn(Reg);
Evan Chenge47c3332007-06-27 18:45:32 +00002820 }
Jim Laskey735b6f82007-02-22 15:38:06 +00002821
2822 // Insert the EHSELECTION instruction.
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002823 SDVTList VTs = DAG.getVTList(VT, MVT::Other);
Jim Laskey735b6f82007-02-22 15:38:06 +00002824 SDOperand Ops[2];
2825 Ops[0] = getValue(I.getOperand(1));
2826 Ops[1] = getRoot();
2827 SDOperand Op = DAG.getNode(ISD::EHSELECTION, VTs, Ops, 2);
2828 setValue(&I, Op);
2829 DAG.setRoot(Op.getValue(1));
Jim Laskey7a1de982007-02-24 09:45:44 +00002830 } else {
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002831 setValue(&I, DAG.getConstant(0, VT));
Jim Laskey735b6f82007-02-22 15:38:06 +00002832 }
Jim Laskeyb180aa12007-02-21 22:53:45 +00002833
2834 return 0;
2835 }
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002836
2837 case Intrinsic::eh_typeid_for_i32:
2838 case Intrinsic::eh_typeid_for_i64: {
Jim Laskeyb180aa12007-02-21 22:53:45 +00002839 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002840 MVT::ValueType VT = (Intrinsic == Intrinsic::eh_typeid_for_i32 ?
2841 MVT::i32 : MVT::i64);
Jim Laskeyb180aa12007-02-21 22:53:45 +00002842
Jim Laskey735b6f82007-02-22 15:38:06 +00002843 if (MMI) {
2844 // Find the type id for the given typeinfo.
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002845 GlobalVariable *GV = ExtractTypeInfo(I.getOperand(1));
Duncan Sands3b346362007-05-04 17:12:26 +00002846
Jim Laskey735b6f82007-02-22 15:38:06 +00002847 unsigned TypeID = MMI->getTypeIDFor(GV);
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002848 setValue(&I, DAG.getConstant(TypeID, VT));
Jim Laskey7a1de982007-02-24 09:45:44 +00002849 } else {
Duncan Sandsf664e412007-07-06 14:46:23 +00002850 // Return something different to eh_selector.
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002851 setValue(&I, DAG.getConstant(1, VT));
Jim Laskey735b6f82007-02-22 15:38:06 +00002852 }
Jim Laskeyb180aa12007-02-21 22:53:45 +00002853
2854 return 0;
2855 }
2856
Anton Korobeynikov2365f512007-07-14 14:06:15 +00002857 case Intrinsic::eh_return: {
2858 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
2859
2860 if (MMI && ExceptionHandling) {
2861 MMI->setCallsEHReturn(true);
2862 DAG.setRoot(DAG.getNode(ISD::EH_RETURN,
2863 MVT::Other,
2864 getRoot(),
2865 getValue(I.getOperand(1)),
2866 getValue(I.getOperand(2))));
2867 } else {
2868 setValue(&I, DAG.getConstant(0, TLI.getPointerTy()));
2869 }
2870
2871 return 0;
2872 }
2873
2874 case Intrinsic::eh_unwind_init: {
2875 if (MachineModuleInfo *MMI = DAG.getMachineModuleInfo()) {
2876 MMI->setCallsUnwindInit(true);
2877 }
2878
2879 return 0;
2880 }
2881
2882 case Intrinsic::eh_dwarf_cfa: {
2883 if (ExceptionHandling) {
2884 MVT::ValueType VT = getValue(I.getOperand(1)).getValueType();
Anton Korobeynikov2f597bd2007-08-23 07:21:06 +00002885 SDOperand CfaArg;
2886 if (MVT::getSizeInBits(VT) > MVT::getSizeInBits(TLI.getPointerTy()))
2887 CfaArg = DAG.getNode(ISD::TRUNCATE,
2888 TLI.getPointerTy(), getValue(I.getOperand(1)));
2889 else
2890 CfaArg = DAG.getNode(ISD::SIGN_EXTEND,
2891 TLI.getPointerTy(), getValue(I.getOperand(1)));
2892
Anton Korobeynikov2365f512007-07-14 14:06:15 +00002893 SDOperand Offset = DAG.getNode(ISD::ADD,
2894 TLI.getPointerTy(),
2895 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET,
Anton Korobeynikov2f597bd2007-08-23 07:21:06 +00002896 TLI.getPointerTy()),
2897 CfaArg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00002898 setValue(&I, DAG.getNode(ISD::ADD,
2899 TLI.getPointerTy(),
2900 DAG.getNode(ISD::FRAMEADDR,
2901 TLI.getPointerTy(),
2902 DAG.getConstant(0,
2903 TLI.getPointerTy())),
2904 Offset));
2905 } else {
2906 setValue(&I, DAG.getConstant(0, TLI.getPointerTy()));
2907 }
2908
2909 return 0;
2910 }
2911
Dale Johannesen9ab7fb32007-10-02 17:43:59 +00002912 case Intrinsic::sqrt:
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002913 setValue(&I, DAG.getNode(ISD::FSQRT,
2914 getValue(I.getOperand(1)).getValueType(),
2915 getValue(I.getOperand(1))));
2916 return 0;
Dale Johannesen9ab7fb32007-10-02 17:43:59 +00002917 case Intrinsic::powi:
Chris Lattner6ddf8ed2006-09-09 06:03:30 +00002918 setValue(&I, DAG.getNode(ISD::FPOWI,
2919 getValue(I.getOperand(1)).getValueType(),
2920 getValue(I.getOperand(1)),
2921 getValue(I.getOperand(2))));
2922 return 0;
Dan Gohmanac9385a2007-10-12 00:01:22 +00002923 case Intrinsic::sin:
2924 setValue(&I, DAG.getNode(ISD::FSIN,
2925 getValue(I.getOperand(1)).getValueType(),
2926 getValue(I.getOperand(1))));
2927 return 0;
2928 case Intrinsic::cos:
2929 setValue(&I, DAG.getNode(ISD::FCOS,
2930 getValue(I.getOperand(1)).getValueType(),
2931 getValue(I.getOperand(1))));
2932 return 0;
2933 case Intrinsic::pow:
2934 setValue(&I, DAG.getNode(ISD::FPOW,
2935 getValue(I.getOperand(1)).getValueType(),
2936 getValue(I.getOperand(1)),
2937 getValue(I.getOperand(2))));
2938 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002939 case Intrinsic::pcmarker: {
2940 SDOperand Tmp = getValue(I.getOperand(1));
2941 DAG.setRoot(DAG.getNode(ISD::PCMARKER, MVT::Other, getRoot(), Tmp));
2942 return 0;
2943 }
Andrew Lenharth8b91c772005-11-11 22:48:54 +00002944 case Intrinsic::readcyclecounter: {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002945 SDOperand Op = getRoot();
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002946 SDOperand Tmp = DAG.getNode(ISD::READCYCLECOUNTER,
2947 DAG.getNodeValueTypes(MVT::i64, MVT::Other), 2,
2948 &Op, 1);
Andrew Lenharth8b91c772005-11-11 22:48:54 +00002949 setValue(&I, Tmp);
2950 DAG.setRoot(Tmp.getValue(1));
Andrew Lenharth51b8d542005-11-11 16:47:30 +00002951 return 0;
Andrew Lenharth8b91c772005-11-11 22:48:54 +00002952 }
Chris Lattnerc6eb6d72007-04-10 03:20:39 +00002953 case Intrinsic::part_select: {
Reid Spencer3f108cb2007-04-05 01:20:18 +00002954 // Currently not implemented: just abort
Reid Spencerf75b8742007-04-12 02:48:46 +00002955 assert(0 && "part_select intrinsic not implemented");
2956 abort();
2957 }
2958 case Intrinsic::part_set: {
2959 // Currently not implemented: just abort
2960 assert(0 && "part_set intrinsic not implemented");
Reid Spencer3f108cb2007-04-05 01:20:18 +00002961 abort();
Reid Spenceraddd11d2007-04-04 23:48:25 +00002962 }
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002963 case Intrinsic::bswap:
Nate Begemand88fc032006-01-14 03:14:10 +00002964 setValue(&I, DAG.getNode(ISD::BSWAP,
2965 getValue(I.getOperand(1)).getValueType(),
2966 getValue(I.getOperand(1))));
2967 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002968 case Intrinsic::cttz: {
2969 SDOperand Arg = getValue(I.getOperand(1));
2970 MVT::ValueType Ty = Arg.getValueType();
2971 SDOperand result = DAG.getNode(ISD::CTTZ, Ty, Arg);
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002972 setValue(&I, result);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002973 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002974 }
2975 case Intrinsic::ctlz: {
2976 SDOperand Arg = getValue(I.getOperand(1));
2977 MVT::ValueType Ty = Arg.getValueType();
2978 SDOperand result = DAG.getNode(ISD::CTLZ, Ty, Arg);
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002979 setValue(&I, result);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002980 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002981 }
2982 case Intrinsic::ctpop: {
2983 SDOperand Arg = getValue(I.getOperand(1));
2984 MVT::ValueType Ty = Arg.getValueType();
2985 SDOperand result = DAG.getNode(ISD::CTPOP, Ty, Arg);
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002986 setValue(&I, result);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002987 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002988 }
Chris Lattner140d53c2006-01-13 02:50:02 +00002989 case Intrinsic::stacksave: {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002990 SDOperand Op = getRoot();
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002991 SDOperand Tmp = DAG.getNode(ISD::STACKSAVE,
2992 DAG.getNodeValueTypes(TLI.getPointerTy(), MVT::Other), 2, &Op, 1);
Chris Lattner140d53c2006-01-13 02:50:02 +00002993 setValue(&I, Tmp);
2994 DAG.setRoot(Tmp.getValue(1));
2995 return 0;
2996 }
Chris Lattner39a17dd2006-01-23 05:22:07 +00002997 case Intrinsic::stackrestore: {
2998 SDOperand Tmp = getValue(I.getOperand(1));
2999 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, MVT::Other, getRoot(), Tmp));
Chris Lattner140d53c2006-01-13 02:50:02 +00003000 return 0;
Chris Lattner39a17dd2006-01-23 05:22:07 +00003001 }
Tanya Lattner24e5aad2007-06-15 22:26:58 +00003002 case Intrinsic::var_annotation:
3003 // Discard annotate attributes
3004 return 0;
Duncan Sands36397f52007-07-27 12:58:54 +00003005
Duncan Sands36397f52007-07-27 12:58:54 +00003006 case Intrinsic::init_trampoline: {
3007 const Function *F =
3008 cast<Function>(IntrinsicInst::StripPointerCasts(I.getOperand(2)));
3009
3010 SDOperand Ops[6];
3011 Ops[0] = getRoot();
3012 Ops[1] = getValue(I.getOperand(1));
3013 Ops[2] = getValue(I.getOperand(2));
3014 Ops[3] = getValue(I.getOperand(3));
3015 Ops[4] = DAG.getSrcValue(I.getOperand(1));
3016 Ops[5] = DAG.getSrcValue(F);
3017
Duncan Sandsf7331b32007-09-11 14:10:23 +00003018 SDOperand Tmp = DAG.getNode(ISD::TRAMPOLINE,
3019 DAG.getNodeValueTypes(TLI.getPointerTy(),
3020 MVT::Other), 2,
3021 Ops, 6);
3022
3023 setValue(&I, Tmp);
3024 DAG.setRoot(Tmp.getValue(1));
Duncan Sands36397f52007-07-27 12:58:54 +00003025 return 0;
3026 }
Gordon Henriksence224772008-01-07 01:30:38 +00003027
3028 case Intrinsic::gcroot:
3029 if (GCI) {
3030 Value *Alloca = I.getOperand(1);
3031 Constant *TypeMap = cast<Constant>(I.getOperand(2));
3032
3033 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).Val);
3034 GCI->addStackRoot(FI->getIndex(), TypeMap);
3035 }
3036 return 0;
3037
3038 case Intrinsic::gcread:
3039 case Intrinsic::gcwrite:
3040 assert(0 && "Collector failed to lower gcread/gcwrite intrinsics!");
3041 return 0;
3042
Anton Korobeynikov917c2a62007-11-15 23:25:33 +00003043 case Intrinsic::flt_rounds: {
Dan Gohman1a024862008-01-31 00:41:03 +00003044 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, MVT::i32));
Anton Korobeynikov917c2a62007-11-15 23:25:33 +00003045 return 0;
3046 }
Anton Korobeynikov66fac792008-01-15 07:02:33 +00003047
3048 case Intrinsic::trap: {
3049 DAG.setRoot(DAG.getNode(ISD::TRAP, MVT::Other, getRoot()));
3050 return 0;
3051 }
Evan Cheng27b7db52008-03-08 00:58:38 +00003052 case Intrinsic::prefetch: {
3053 SDOperand Ops[4];
3054 Ops[0] = getRoot();
3055 Ops[1] = getValue(I.getOperand(1));
3056 Ops[2] = getValue(I.getOperand(2));
3057 Ops[3] = getValue(I.getOperand(3));
3058 DAG.setRoot(DAG.getNode(ISD::PREFETCH, MVT::Other, &Ops[0], 4));
3059 return 0;
3060 }
3061
Andrew Lenharth22c5c1b2008-02-16 01:24:58 +00003062 case Intrinsic::memory_barrier: {
3063 SDOperand Ops[6];
3064 Ops[0] = getRoot();
3065 for (int x = 1; x < 6; ++x)
3066 Ops[x] = getValue(I.getOperand(x));
3067
3068 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, MVT::Other, &Ops[0], 6));
3069 return 0;
3070 }
Andrew Lenharthab0b9492008-02-21 06:45:13 +00003071 case Intrinsic::atomic_lcs: {
3072 SDOperand Root = getRoot();
3073 SDOperand O3 = getValue(I.getOperand(3));
3074 SDOperand L = DAG.getAtomic(ISD::ATOMIC_LCS, Root,
3075 getValue(I.getOperand(1)),
3076 getValue(I.getOperand(2)),
3077 O3, O3.getValueType());
3078 setValue(&I, L);
3079 DAG.setRoot(L.getValue(1));
3080 return 0;
3081 }
3082 case Intrinsic::atomic_las: {
3083 SDOperand Root = getRoot();
3084 SDOperand O2 = getValue(I.getOperand(2));
3085 SDOperand L = DAG.getAtomic(ISD::ATOMIC_LAS, Root,
3086 getValue(I.getOperand(1)),
3087 O2, O2.getValueType());
3088 setValue(&I, L);
3089 DAG.setRoot(L.getValue(1));
3090 return 0;
3091 }
3092 case Intrinsic::atomic_swap: {
3093 SDOperand Root = getRoot();
3094 SDOperand O2 = getValue(I.getOperand(2));
3095 SDOperand L = DAG.getAtomic(ISD::ATOMIC_SWAP, Root,
3096 getValue(I.getOperand(1)),
3097 O2, O2.getValueType());
3098 setValue(&I, L);
3099 DAG.setRoot(L.getValue(1));
3100 return 0;
3101 }
3102
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003103 }
3104}
3105
3106
Duncan Sands6f74b482007-12-19 09:48:52 +00003107void SelectionDAGLowering::LowerCallTo(CallSite CS, SDOperand Callee,
Jim Laskey1da20a72007-02-23 21:45:01 +00003108 bool IsTailCall,
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003109 MachineBasicBlock *LandingPad) {
Duncan Sands6f74b482007-12-19 09:48:52 +00003110 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
Jim Laskey735b6f82007-02-22 15:38:06 +00003111 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003112 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
3113 unsigned BeginLabel = 0, EndLabel = 0;
Duncan Sands6f74b482007-12-19 09:48:52 +00003114
Jim Laskey735b6f82007-02-22 15:38:06 +00003115 TargetLowering::ArgListTy Args;
3116 TargetLowering::ArgListEntry Entry;
Duncan Sands6f74b482007-12-19 09:48:52 +00003117 Args.reserve(CS.arg_size());
3118 for (CallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
3119 i != e; ++i) {
3120 SDOperand ArgNode = getValue(*i);
3121 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
Duncan Sands4fee7032007-05-07 20:49:28 +00003122
Duncan Sands6f74b482007-12-19 09:48:52 +00003123 unsigned attrInd = i - CS.arg_begin() + 1;
3124 Entry.isSExt = CS.paramHasAttr(attrInd, ParamAttr::SExt);
3125 Entry.isZExt = CS.paramHasAttr(attrInd, ParamAttr::ZExt);
3126 Entry.isInReg = CS.paramHasAttr(attrInd, ParamAttr::InReg);
3127 Entry.isSRet = CS.paramHasAttr(attrInd, ParamAttr::StructRet);
3128 Entry.isNest = CS.paramHasAttr(attrInd, ParamAttr::Nest);
3129 Entry.isByVal = CS.paramHasAttr(attrInd, ParamAttr::ByVal);
Dale Johannesen08e78b12008-02-22 17:49:45 +00003130 Entry.Alignment = CS.getParamAlignment(attrInd);
Jim Laskey735b6f82007-02-22 15:38:06 +00003131 Args.push_back(Entry);
3132 }
3133
Duncan Sands481dc722007-12-19 07:36:31 +00003134 bool MarkTryRange = LandingPad ||
3135 // C++ requires special handling of 'nounwind' calls.
Duncan Sands6f74b482007-12-19 09:48:52 +00003136 (CS.doesNotThrow());
Duncan Sands481dc722007-12-19 07:36:31 +00003137
3138 if (MarkTryRange && ExceptionHandling && MMI) {
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003139 // Insert a label before the invoke call to mark the try range. This can be
3140 // used to detect deletion of the invoke via the MachineModuleInfo.
3141 BeginLabel = MMI->NextLabelID();
3142 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, getRoot(),
Evan Chengbb81d972008-01-31 09:59:15 +00003143 DAG.getConstant(BeginLabel, MVT::i32),
3144 DAG.getConstant(1, MVT::i32)));
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003145 }
Duncan Sands6f74b482007-12-19 09:48:52 +00003146
Jim Laskey735b6f82007-02-22 15:38:06 +00003147 std::pair<SDOperand,SDOperand> Result =
Duncan Sands6f74b482007-12-19 09:48:52 +00003148 TLI.LowerCallTo(getRoot(), CS.getType(),
3149 CS.paramHasAttr(0, ParamAttr::SExt),
Duncan Sands00fee652008-02-14 17:28:50 +00003150 CS.paramHasAttr(0, ParamAttr::ZExt),
Duncan Sands6f74b482007-12-19 09:48:52 +00003151 FTy->isVarArg(), CS.getCallingConv(), IsTailCall,
Jim Laskey735b6f82007-02-22 15:38:06 +00003152 Callee, Args, DAG);
Duncan Sands6f74b482007-12-19 09:48:52 +00003153 if (CS.getType() != Type::VoidTy)
3154 setValue(CS.getInstruction(), Result.first);
Jim Laskey735b6f82007-02-22 15:38:06 +00003155 DAG.setRoot(Result.second);
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003156
Duncan Sands481dc722007-12-19 07:36:31 +00003157 if (MarkTryRange && ExceptionHandling && MMI) {
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003158 // Insert a label at the end of the invoke call to mark the try range. This
3159 // can be used to detect deletion of the invoke via the MachineModuleInfo.
3160 EndLabel = MMI->NextLabelID();
3161 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, getRoot(),
Evan Chengbb81d972008-01-31 09:59:15 +00003162 DAG.getConstant(EndLabel, MVT::i32),
3163 DAG.getConstant(1, MVT::i32)));
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003164
Duncan Sands6f74b482007-12-19 09:48:52 +00003165 // Inform MachineModuleInfo of range.
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003166 MMI->addInvoke(LandingPad, BeginLabel, EndLabel);
3167 }
Jim Laskey735b6f82007-02-22 15:38:06 +00003168}
3169
3170
Chris Lattner1c08c712005-01-07 07:47:53 +00003171void SelectionDAGLowering::visitCall(CallInst &I) {
Chris Lattner64e14b12005-01-08 22:48:57 +00003172 const char *RenameFn = 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003173 if (Function *F = I.getCalledFunction()) {
Chris Lattner87b51bc2007-09-10 21:15:22 +00003174 if (F->isDeclaration()) {
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003175 if (unsigned IID = F->getIntrinsicID()) {
3176 RenameFn = visitIntrinsicCall(I, IID);
3177 if (!RenameFn)
3178 return;
Chris Lattner87b51bc2007-09-10 21:15:22 +00003179 }
3180 }
3181
3182 // Check for well-known libc/libm calls. If the function is internal, it
3183 // can't be a library call.
3184 unsigned NameLen = F->getNameLen();
3185 if (!F->hasInternalLinkage() && NameLen) {
3186 const char *NameStr = F->getNameStart();
3187 if (NameStr[0] == 'c' &&
3188 ((NameLen == 8 && !strcmp(NameStr, "copysign")) ||
3189 (NameLen == 9 && !strcmp(NameStr, "copysignf")))) {
3190 if (I.getNumOperands() == 3 && // Basic sanity checks.
3191 I.getOperand(1)->getType()->isFloatingPoint() &&
3192 I.getType() == I.getOperand(1)->getType() &&
3193 I.getType() == I.getOperand(2)->getType()) {
3194 SDOperand LHS = getValue(I.getOperand(1));
3195 SDOperand RHS = getValue(I.getOperand(2));
3196 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, LHS.getValueType(),
3197 LHS, RHS));
3198 return;
3199 }
3200 } else if (NameStr[0] == 'f' &&
3201 ((NameLen == 4 && !strcmp(NameStr, "fabs")) ||
Dale Johannesen2f429012007-09-26 21:10:55 +00003202 (NameLen == 5 && !strcmp(NameStr, "fabsf")) ||
3203 (NameLen == 5 && !strcmp(NameStr, "fabsl")))) {
Chris Lattner87b51bc2007-09-10 21:15:22 +00003204 if (I.getNumOperands() == 2 && // Basic sanity checks.
3205 I.getOperand(1)->getType()->isFloatingPoint() &&
3206 I.getType() == I.getOperand(1)->getType()) {
3207 SDOperand Tmp = getValue(I.getOperand(1));
3208 setValue(&I, DAG.getNode(ISD::FABS, Tmp.getValueType(), Tmp));
3209 return;
3210 }
3211 } else if (NameStr[0] == 's' &&
3212 ((NameLen == 3 && !strcmp(NameStr, "sin")) ||
Dale Johannesen2f429012007-09-26 21:10:55 +00003213 (NameLen == 4 && !strcmp(NameStr, "sinf")) ||
3214 (NameLen == 4 && !strcmp(NameStr, "sinl")))) {
Chris Lattner87b51bc2007-09-10 21:15:22 +00003215 if (I.getNumOperands() == 2 && // Basic sanity checks.
3216 I.getOperand(1)->getType()->isFloatingPoint() &&
3217 I.getType() == I.getOperand(1)->getType()) {
3218 SDOperand Tmp = getValue(I.getOperand(1));
3219 setValue(&I, DAG.getNode(ISD::FSIN, Tmp.getValueType(), Tmp));
3220 return;
3221 }
3222 } else if (NameStr[0] == 'c' &&
3223 ((NameLen == 3 && !strcmp(NameStr, "cos")) ||
Dale Johannesen2f429012007-09-26 21:10:55 +00003224 (NameLen == 4 && !strcmp(NameStr, "cosf")) ||
3225 (NameLen == 4 && !strcmp(NameStr, "cosl")))) {
Chris Lattner87b51bc2007-09-10 21:15:22 +00003226 if (I.getNumOperands() == 2 && // Basic sanity checks.
3227 I.getOperand(1)->getType()->isFloatingPoint() &&
3228 I.getType() == I.getOperand(1)->getType()) {
3229 SDOperand Tmp = getValue(I.getOperand(1));
3230 setValue(&I, DAG.getNode(ISD::FCOS, Tmp.getValueType(), Tmp));
3231 return;
Chris Lattnerf76e7dc2005-04-30 04:43:14 +00003232 }
Chris Lattner1ca85d52005-05-14 13:56:55 +00003233 }
Chris Lattner87b51bc2007-09-10 21:15:22 +00003234 }
Chris Lattnerce7518c2006-01-26 22:24:51 +00003235 } else if (isa<InlineAsm>(I.getOperand(0))) {
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003236 visitInlineAsm(&I);
Chris Lattnerce7518c2006-01-26 22:24:51 +00003237 return;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003238 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00003239
Chris Lattner64e14b12005-01-08 22:48:57 +00003240 SDOperand Callee;
3241 if (!RenameFn)
3242 Callee = getValue(I.getOperand(0));
3243 else
3244 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003245
Duncan Sands6f74b482007-12-19 09:48:52 +00003246 LowerCallTo(&I, Callee, I.isTailCall());
Chris Lattner1c08c712005-01-07 07:47:53 +00003247}
3248
Jim Laskey735b6f82007-02-22 15:38:06 +00003249
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003250/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
3251/// this value and returns the result as a ValueVT value. This uses
3252/// Chain/Flag as the input and updates them for the output Chain/Flag.
3253/// If the Flag pointer is NULL, no flag is used.
3254SDOperand RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
3255 SDOperand &Chain, SDOperand *Flag)const{
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003256 // Copy the legal parts from the registers.
3257 unsigned NumParts = Regs.size();
3258 SmallVector<SDOperand, 8> Parts(NumParts);
Dan Gohman27a70be2007-07-02 16:18:06 +00003259 for (unsigned i = 0; i != NumParts; ++i) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003260 SDOperand Part = Flag ?
3261 DAG.getCopyFromReg(Chain, Regs[i], RegVT, *Flag) :
3262 DAG.getCopyFromReg(Chain, Regs[i], RegVT);
3263 Chain = Part.getValue(1);
3264 if (Flag)
3265 *Flag = Part.getValue(2);
3266 Parts[i] = Part;
Chris Lattnercf752aa2006-06-08 18:22:48 +00003267 }
Chris Lattner5df99b32007-03-25 05:00:54 +00003268
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003269 // Assemble the legal parts into the final value.
Dan Gohman532dc2e2007-07-09 20:59:04 +00003270 return getCopyFromParts(DAG, &Parts[0], NumParts, RegVT, ValueVT);
Chris Lattner864635a2006-02-22 22:37:12 +00003271}
3272
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003273/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
3274/// specified value into the registers specified by this object. This uses
3275/// Chain/Flag as the input and updates them for the output Chain/Flag.
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003276/// If the Flag pointer is NULL, no flag is used.
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003277void RegsForValue::getCopyToRegs(SDOperand Val, SelectionDAG &DAG,
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003278 SDOperand &Chain, SDOperand *Flag) const {
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003279 // Get the list of the values's legal parts.
3280 unsigned NumParts = Regs.size();
3281 SmallVector<SDOperand, 8> Parts(NumParts);
Dan Gohman532dc2e2007-07-09 20:59:04 +00003282 getCopyToParts(DAG, Val, &Parts[0], NumParts, RegVT);
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003283
3284 // Copy the parts into the registers.
Dan Gohman27a70be2007-07-02 16:18:06 +00003285 for (unsigned i = 0; i != NumParts; ++i) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003286 SDOperand Part = Flag ?
Dan Gohman532dc2e2007-07-09 20:59:04 +00003287 DAG.getCopyToReg(Chain, Regs[i], Parts[i], *Flag) :
3288 DAG.getCopyToReg(Chain, Regs[i], Parts[i]);
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003289 Chain = Part.getValue(0);
3290 if (Flag)
3291 *Flag = Part.getValue(1);
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003292 }
3293}
Chris Lattner864635a2006-02-22 22:37:12 +00003294
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003295/// AddInlineAsmOperands - Add this value to the specified inlineasm node
3296/// operand list. This adds the code marker and includes the number of
3297/// values added into it.
3298void RegsForValue::AddInlineAsmOperands(unsigned Code, SelectionDAG &DAG,
Chris Lattner9f6637d2006-02-23 20:06:57 +00003299 std::vector<SDOperand> &Ops) const {
Chris Lattner4b993b12007-04-09 00:33:58 +00003300 MVT::ValueType IntPtrTy = DAG.getTargetLoweringInfo().getPointerTy();
3301 Ops.push_back(DAG.getTargetConstant(Code | (Regs.size() << 3), IntPtrTy));
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003302 for (unsigned i = 0, e = Regs.size(); i != e; ++i)
3303 Ops.push_back(DAG.getRegister(Regs[i], RegVT));
3304}
Chris Lattner864635a2006-02-22 22:37:12 +00003305
3306/// isAllocatableRegister - If the specified register is safe to allocate,
3307/// i.e. it isn't a stack pointer or some other special register, return the
3308/// register class for the register. Otherwise, return null.
3309static const TargetRegisterClass *
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003310isAllocatableRegister(unsigned Reg, MachineFunction &MF,
Dan Gohman6f0d0242008-02-10 18:45:23 +00003311 const TargetLowering &TLI,
3312 const TargetRegisterInfo *TRI) {
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003313 MVT::ValueType FoundVT = MVT::Other;
3314 const TargetRegisterClass *FoundRC = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +00003315 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
3316 E = TRI->regclass_end(); RCI != E; ++RCI) {
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003317 MVT::ValueType ThisVT = MVT::Other;
3318
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003319 const TargetRegisterClass *RC = *RCI;
3320 // If none of the the value types for this register class are valid, we
3321 // can't use it. For example, 64-bit reg classes on 32-bit targets.
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003322 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
3323 I != E; ++I) {
3324 if (TLI.isTypeLegal(*I)) {
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003325 // If we have already found this register in a different register class,
3326 // choose the one with the largest VT specified. For example, on
3327 // PowerPC, we favor f64 register classes over f32.
3328 if (FoundVT == MVT::Other ||
3329 MVT::getSizeInBits(FoundVT) < MVT::getSizeInBits(*I)) {
3330 ThisVT = *I;
3331 break;
3332 }
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003333 }
3334 }
3335
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003336 if (ThisVT == MVT::Other) continue;
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003337
Chris Lattner864635a2006-02-22 22:37:12 +00003338 // NOTE: This isn't ideal. In particular, this might allocate the
3339 // frame pointer in functions that need it (due to them not being taken
3340 // out of allocation, because a variable sized allocation hasn't been seen
3341 // yet). This is a slight code pessimization, but should still work.
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003342 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
3343 E = RC->allocation_order_end(MF); I != E; ++I)
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003344 if (*I == Reg) {
3345 // We found a matching register class. Keep looking at others in case
3346 // we find one with larger registers that this physreg is also in.
3347 FoundRC = RC;
3348 FoundVT = ThisVT;
3349 break;
3350 }
Chris Lattner4e4b5762006-02-01 18:59:47 +00003351 }
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003352 return FoundRC;
Chris Lattner864635a2006-02-22 22:37:12 +00003353}
3354
Chris Lattner4e4b5762006-02-01 18:59:47 +00003355
Chris Lattner0c583402007-04-28 20:49:53 +00003356namespace {
3357/// AsmOperandInfo - This contains information for each constraint that we are
3358/// lowering.
Evan Cheng5c807602008-02-26 02:33:44 +00003359struct SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
3360 /// CallOperand - If this is the result output operand or a clobber
3361 /// this is null, otherwise it is the incoming operand to the CallInst.
3362 /// This gets modified as the asm is processed.
Chris Lattner0c583402007-04-28 20:49:53 +00003363 SDOperand CallOperand;
Evan Cheng5c807602008-02-26 02:33:44 +00003364
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003365 /// AssignedRegs - If this is a register or register class operand, this
3366 /// contains the set of register corresponding to the operand.
3367 RegsForValue AssignedRegs;
3368
Evan Cheng5c807602008-02-26 02:33:44 +00003369 SDISelAsmOperandInfo(const InlineAsm::ConstraintInfo &info)
3370 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
Chris Lattner0c583402007-04-28 20:49:53 +00003371 }
Chris Lattner3ff90dc2007-04-30 17:16:27 +00003372
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003373 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
3374 /// busy in OutputRegs/InputRegs.
3375 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
3376 std::set<unsigned> &OutputRegs,
Chris Lattner7cbeb242008-02-21 04:55:52 +00003377 std::set<unsigned> &InputRegs,
3378 const TargetRegisterInfo &TRI) const {
3379 if (isOutReg) {
3380 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
3381 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
3382 }
3383 if (isInReg) {
3384 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
3385 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
3386 }
3387 }
3388
3389private:
3390 /// MarkRegAndAliases - Mark the specified register and all aliases in the
3391 /// specified set.
3392 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
3393 const TargetRegisterInfo &TRI) {
3394 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
3395 Regs.insert(Reg);
3396 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
3397 for (; *Aliases; ++Aliases)
3398 Regs.insert(*Aliases);
3399 }
Chris Lattner0c583402007-04-28 20:49:53 +00003400};
3401} // end anon namespace.
Chris Lattner864635a2006-02-22 22:37:12 +00003402
Chris Lattner3ff90dc2007-04-30 17:16:27 +00003403
Chris Lattner0fe71e92008-02-21 19:43:13 +00003404/// GetRegistersForValue - Assign registers (virtual or physical) for the
3405/// specified operand. We prefer to assign virtual registers, to allow the
3406/// register allocator handle the assignment process. However, if the asm uses
3407/// features that we can't model on machineinstrs, we have SDISel do the
3408/// allocation. This produces generally horrible, but correct, code.
3409///
3410/// OpInfo describes the operand.
3411/// HasEarlyClobber is true if there are any early clobber constraints (=&r)
3412/// or any explicitly clobbered registers.
3413/// Input and OutputRegs are the set of already allocated physical registers.
3414///
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003415void SelectionDAGLowering::
Evan Cheng5c807602008-02-26 02:33:44 +00003416GetRegistersForValue(SDISelAsmOperandInfo &OpInfo, bool HasEarlyClobber,
Chris Lattnerbf996f12007-04-30 17:29:31 +00003417 std::set<unsigned> &OutputRegs,
3418 std::set<unsigned> &InputRegs) {
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003419 // Compute whether this value requires an input register, an output register,
3420 // or both.
3421 bool isOutReg = false;
3422 bool isInReg = false;
3423 switch (OpInfo.Type) {
3424 case InlineAsm::isOutput:
3425 isOutReg = true;
3426
3427 // If this is an early-clobber output, or if there is an input
3428 // constraint that matches this, we need to reserve the input register
3429 // so no other inputs allocate to it.
3430 isInReg = OpInfo.isEarlyClobber || OpInfo.hasMatchingInput;
3431 break;
3432 case InlineAsm::isInput:
3433 isInReg = true;
3434 isOutReg = false;
3435 break;
3436 case InlineAsm::isClobber:
3437 isOutReg = true;
3438 isInReg = true;
3439 break;
3440 }
3441
3442
3443 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerbf996f12007-04-30 17:29:31 +00003444 std::vector<unsigned> Regs;
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003445
3446 // If this is a constraint for a single physreg, or a constraint for a
3447 // register class, find it.
3448 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
3449 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
3450 OpInfo.ConstraintVT);
Chris Lattnerbf996f12007-04-30 17:29:31 +00003451
3452 unsigned NumRegs = 1;
3453 if (OpInfo.ConstraintVT != MVT::Other)
Dan Gohmanb9f10192007-06-21 14:42:22 +00003454 NumRegs = TLI.getNumRegisters(OpInfo.ConstraintVT);
Chris Lattnerbf996f12007-04-30 17:29:31 +00003455 MVT::ValueType RegVT;
3456 MVT::ValueType ValueVT = OpInfo.ConstraintVT;
3457
Chris Lattnerbf996f12007-04-30 17:29:31 +00003458
3459 // If this is a constraint for a specific physical register, like {r17},
3460 // assign it now.
3461 if (PhysReg.first) {
3462 if (OpInfo.ConstraintVT == MVT::Other)
3463 ValueVT = *PhysReg.second->vt_begin();
3464
3465 // Get the actual register value type. This is important, because the user
3466 // may have asked for (e.g.) the AX register in i32 type. We need to
3467 // remember that AX is actually i16 to get the right extension.
3468 RegVT = *PhysReg.second->vt_begin();
3469
3470 // This is a explicit reference to a physical register.
3471 Regs.push_back(PhysReg.first);
3472
3473 // If this is an expanded reference, add the rest of the regs to Regs.
3474 if (NumRegs != 1) {
3475 TargetRegisterClass::iterator I = PhysReg.second->begin();
3476 TargetRegisterClass::iterator E = PhysReg.second->end();
3477 for (; *I != PhysReg.first; ++I)
3478 assert(I != E && "Didn't find reg!");
3479
3480 // Already added the first reg.
3481 --NumRegs; ++I;
3482 for (; NumRegs; --NumRegs, ++I) {
3483 assert(I != E && "Ran out of registers to allocate!");
3484 Regs.push_back(*I);
3485 }
3486 }
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003487 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Chris Lattner7cbeb242008-02-21 04:55:52 +00003488 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
3489 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003490 return;
Chris Lattnerbf996f12007-04-30 17:29:31 +00003491 }
3492
3493 // Otherwise, if this was a reference to an LLVM register class, create vregs
3494 // for this reference.
3495 std::vector<unsigned> RegClassRegs;
Chris Lattnerc2c28fc2007-06-15 19:11:01 +00003496 const TargetRegisterClass *RC = PhysReg.second;
3497 if (RC) {
Chris Lattnerbf996f12007-04-30 17:29:31 +00003498 // If this is an early clobber or tied register, our regalloc doesn't know
3499 // how to maintain the constraint. If it isn't, go ahead and create vreg
3500 // and let the regalloc do the right thing.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003501 if (!OpInfo.hasMatchingInput && !OpInfo.isEarlyClobber &&
3502 // If there is some other early clobber and this is an input register,
3503 // then we are forced to pre-allocate the input reg so it doesn't
3504 // conflict with the earlyclobber.
3505 !(OpInfo.Type == InlineAsm::isInput && HasEarlyClobber)) {
Chris Lattnerbf996f12007-04-30 17:29:31 +00003506 RegVT = *PhysReg.second->vt_begin();
3507
3508 if (OpInfo.ConstraintVT == MVT::Other)
3509 ValueVT = RegVT;
3510
3511 // Create the appropriate number of virtual registers.
Chris Lattner84bc5422007-12-31 04:13:23 +00003512 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Chris Lattnerbf996f12007-04-30 17:29:31 +00003513 for (; NumRegs; --NumRegs)
Chris Lattner84bc5422007-12-31 04:13:23 +00003514 Regs.push_back(RegInfo.createVirtualRegister(PhysReg.second));
Chris Lattnerbf996f12007-04-30 17:29:31 +00003515
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003516 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003517 return;
Chris Lattnerbf996f12007-04-30 17:29:31 +00003518 }
3519
3520 // Otherwise, we can't allocate it. Let the code below figure out how to
3521 // maintain these constraints.
3522 RegClassRegs.assign(PhysReg.second->begin(), PhysReg.second->end());
3523
3524 } else {
3525 // This is a reference to a register class that doesn't directly correspond
3526 // to an LLVM register class. Allocate NumRegs consecutive, available,
3527 // registers from the class.
3528 RegClassRegs = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
3529 OpInfo.ConstraintVT);
3530 }
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003531
Dan Gohman6f0d0242008-02-10 18:45:23 +00003532 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
Chris Lattnerbf996f12007-04-30 17:29:31 +00003533 unsigned NumAllocated = 0;
3534 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
3535 unsigned Reg = RegClassRegs[i];
3536 // See if this register is available.
3537 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
3538 (isInReg && InputRegs.count(Reg))) { // Already used.
3539 // Make sure we find consecutive registers.
3540 NumAllocated = 0;
3541 continue;
3542 }
3543
3544 // Check to see if this register is allocatable (i.e. don't give out the
3545 // stack pointer).
Chris Lattnerc2c28fc2007-06-15 19:11:01 +00003546 if (RC == 0) {
Dan Gohman6f0d0242008-02-10 18:45:23 +00003547 RC = isAllocatableRegister(Reg, MF, TLI, TRI);
Chris Lattnerc2c28fc2007-06-15 19:11:01 +00003548 if (!RC) { // Couldn't allocate this register.
3549 // Reset NumAllocated to make sure we return consecutive registers.
3550 NumAllocated = 0;
3551 continue;
3552 }
Chris Lattnerbf996f12007-04-30 17:29:31 +00003553 }
3554
3555 // Okay, this register is good, we can use it.
3556 ++NumAllocated;
3557
3558 // If we allocated enough consecutive registers, succeed.
3559 if (NumAllocated == NumRegs) {
3560 unsigned RegStart = (i-NumAllocated)+1;
3561 unsigned RegEnd = i+1;
3562 // Mark all of the allocated registers used.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003563 for (unsigned i = RegStart; i != RegEnd; ++i)
3564 Regs.push_back(RegClassRegs[i]);
Chris Lattnerbf996f12007-04-30 17:29:31 +00003565
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003566 OpInfo.AssignedRegs = RegsForValue(Regs, *RC->vt_begin(),
3567 OpInfo.ConstraintVT);
Chris Lattner7cbeb242008-02-21 04:55:52 +00003568 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003569 return;
Chris Lattnerbf996f12007-04-30 17:29:31 +00003570 }
3571 }
3572
3573 // Otherwise, we couldn't allocate enough registers for this.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003574 return;
Chris Lattnerbf996f12007-04-30 17:29:31 +00003575}
3576
3577
Chris Lattnerce7518c2006-01-26 22:24:51 +00003578/// visitInlineAsm - Handle a call to an InlineAsm object.
3579///
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003580void SelectionDAGLowering::visitInlineAsm(CallSite CS) {
3581 InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Chris Lattnerce7518c2006-01-26 22:24:51 +00003582
Chris Lattner0c583402007-04-28 20:49:53 +00003583 /// ConstraintOperands - Information about all of the constraints.
Evan Cheng5c807602008-02-26 02:33:44 +00003584 std::vector<SDISelAsmOperandInfo> ConstraintOperands;
Chris Lattnerce7518c2006-01-26 22:24:51 +00003585
3586 SDOperand Chain = getRoot();
3587 SDOperand Flag;
3588
Chris Lattner4e4b5762006-02-01 18:59:47 +00003589 std::set<unsigned> OutputRegs, InputRegs;
Chris Lattner1efa40f2006-02-22 00:56:39 +00003590
Chris Lattner0c583402007-04-28 20:49:53 +00003591 // Do a prepass over the constraints, canonicalizing them, and building up the
3592 // ConstraintOperands list.
3593 std::vector<InlineAsm::ConstraintInfo>
3594 ConstraintInfos = IA->ParseConstraints();
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003595
3596 // SawEarlyClobber - Keep track of whether we saw an earlyclobber output
3597 // constraint. If so, we can't let the register allocator allocate any input
3598 // registers, because it will not know to avoid the earlyclobbered output reg.
3599 bool SawEarlyClobber = false;
3600
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003601 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
Chris Lattner0c583402007-04-28 20:49:53 +00003602 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
Evan Cheng5c807602008-02-26 02:33:44 +00003603 ConstraintOperands.push_back(SDISelAsmOperandInfo(ConstraintInfos[i]));
3604 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Chris Lattner0c583402007-04-28 20:49:53 +00003605
Chris Lattner0c583402007-04-28 20:49:53 +00003606 MVT::ValueType OpVT = MVT::Other;
3607
3608 // Compute the value type for each operand.
3609 switch (OpInfo.Type) {
Chris Lattner1efa40f2006-02-22 00:56:39 +00003610 case InlineAsm::isOutput:
Chris Lattner0c583402007-04-28 20:49:53 +00003611 if (!OpInfo.isIndirect) {
3612 // The return value of the call is this value. As such, there is no
3613 // corresponding argument.
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003614 assert(CS.getType() != Type::VoidTy && "Bad inline asm!");
3615 OpVT = TLI.getValueType(CS.getType());
Chris Lattner1efa40f2006-02-22 00:56:39 +00003616 } else {
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003617 OpInfo.CallOperandVal = CS.getArgument(ArgNo++);
Chris Lattner1efa40f2006-02-22 00:56:39 +00003618 }
3619 break;
3620 case InlineAsm::isInput:
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003621 OpInfo.CallOperandVal = CS.getArgument(ArgNo++);
Chris Lattner1efa40f2006-02-22 00:56:39 +00003622 break;
3623 case InlineAsm::isClobber:
Chris Lattner0c583402007-04-28 20:49:53 +00003624 // Nothing to do.
Chris Lattner1efa40f2006-02-22 00:56:39 +00003625 break;
3626 }
Chris Lattner1efa40f2006-02-22 00:56:39 +00003627
Chris Lattner0c583402007-04-28 20:49:53 +00003628 // If this is an input or an indirect output, process the call argument.
Dale Johanneseneb57ea72007-11-05 21:20:28 +00003629 // BasicBlocks are labels, currently appearing only in asm's.
Chris Lattner0c583402007-04-28 20:49:53 +00003630 if (OpInfo.CallOperandVal) {
Dale Johanneseneb57ea72007-11-05 21:20:28 +00003631 if (isa<BasicBlock>(OpInfo.CallOperandVal))
3632 OpInfo.CallOperand =
Dale Johannesenba2a0b92008-01-29 02:21:21 +00003633 DAG.getBasicBlock(FuncInfo.MBBMap[cast<BasicBlock>(
3634 OpInfo.CallOperandVal)]);
Dale Johanneseneb57ea72007-11-05 21:20:28 +00003635 else {
3636 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
3637 const Type *OpTy = OpInfo.CallOperandVal->getType();
3638 // If this is an indirect operand, the operand is a pointer to the
3639 // accessed type.
3640 if (OpInfo.isIndirect)
3641 OpTy = cast<PointerType>(OpTy)->getElementType();
3642
3643 // If OpTy is not a first-class value, it may be a struct/union that we
3644 // can tile with integers.
3645 if (!OpTy->isFirstClassType() && OpTy->isSized()) {
3646 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
3647 switch (BitSize) {
3648 default: break;
3649 case 1:
3650 case 8:
3651 case 16:
3652 case 32:
3653 case 64:
3654 OpTy = IntegerType::get(BitSize);
3655 break;
3656 }
Chris Lattner6995cf62007-04-29 18:58:03 +00003657 }
Dale Johanneseneb57ea72007-11-05 21:20:28 +00003658
3659 OpVT = TLI.getValueType(OpTy, true);
Chris Lattner0c583402007-04-28 20:49:53 +00003660 }
3661 }
3662
3663 OpInfo.ConstraintVT = OpVT;
Chris Lattner2a600be2007-04-28 21:01:43 +00003664
Chris Lattner3ff90dc2007-04-30 17:16:27 +00003665 // Compute the constraint code and ConstraintType to use.
3666 OpInfo.ComputeConstraintToUse(TLI);
Chris Lattner0c583402007-04-28 20:49:53 +00003667
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003668 // Keep track of whether we see an earlyclobber.
3669 SawEarlyClobber |= OpInfo.isEarlyClobber;
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003670
Chris Lattner0fe71e92008-02-21 19:43:13 +00003671 // If we see a clobber of a register, it is an early clobber.
Chris Lattner69e6a8d2008-02-21 20:54:31 +00003672 if (!SawEarlyClobber &&
3673 OpInfo.Type == InlineAsm::isClobber &&
3674 OpInfo.ConstraintType == TargetLowering::C_Register) {
3675 // Note that we want to ignore things that we don't trick here, like
3676 // dirflag, fpsr, flags, etc.
3677 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
3678 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
3679 OpInfo.ConstraintVT);
3680 if (PhysReg.first || PhysReg.second) {
3681 // This is a register we know of.
3682 SawEarlyClobber = true;
3683 }
3684 }
Chris Lattner0fe71e92008-02-21 19:43:13 +00003685
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003686 // If this is a memory input, and if the operand is not indirect, do what we
3687 // need to to provide an address for the memory input.
3688 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
3689 !OpInfo.isIndirect) {
3690 assert(OpInfo.Type == InlineAsm::isInput &&
3691 "Can only indirectify direct input operands!");
3692
3693 // Memory operands really want the address of the value. If we don't have
3694 // an indirect input, put it in the constpool if we can, otherwise spill
3695 // it to a stack slot.
3696
3697 // If the operand is a float, integer, or vector constant, spill to a
3698 // constant pool entry to get its address.
3699 Value *OpVal = OpInfo.CallOperandVal;
3700 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
3701 isa<ConstantVector>(OpVal)) {
3702 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
3703 TLI.getPointerTy());
3704 } else {
3705 // Otherwise, create a stack slot and emit a store to it before the
3706 // asm.
3707 const Type *Ty = OpVal->getType();
Duncan Sands514ab342007-11-01 20:53:16 +00003708 uint64_t TySize = TLI.getTargetData()->getABITypeSize(Ty);
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003709 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
3710 MachineFunction &MF = DAG.getMachineFunction();
3711 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align);
3712 SDOperand StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
3713 Chain = DAG.getStore(Chain, OpInfo.CallOperand, StackSlot, NULL, 0);
3714 OpInfo.CallOperand = StackSlot;
3715 }
3716
3717 // There is no longer a Value* corresponding to this operand.
3718 OpInfo.CallOperandVal = 0;
3719 // It is now an indirect operand.
3720 OpInfo.isIndirect = true;
3721 }
3722
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003723 // If this constraint is for a specific register, allocate it before
3724 // anything else.
3725 if (OpInfo.ConstraintType == TargetLowering::C_Register)
3726 GetRegistersForValue(OpInfo, SawEarlyClobber, OutputRegs, InputRegs);
Chris Lattner0c583402007-04-28 20:49:53 +00003727 }
Chris Lattner0c583402007-04-28 20:49:53 +00003728 ConstraintInfos.clear();
3729
3730
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003731 // Second pass - Loop over all of the operands, assigning virtual or physregs
3732 // to registerclass operands.
3733 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Evan Cheng5c807602008-02-26 02:33:44 +00003734 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003735
3736 // C_Register operands have already been allocated, Other/Memory don't need
3737 // to be.
3738 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
3739 GetRegistersForValue(OpInfo, SawEarlyClobber, OutputRegs, InputRegs);
3740 }
3741
Chris Lattner0c583402007-04-28 20:49:53 +00003742 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
3743 std::vector<SDOperand> AsmNodeOperands;
3744 AsmNodeOperands.push_back(SDOperand()); // reserve space for input chain
3745 AsmNodeOperands.push_back(
3746 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(), MVT::Other));
3747
Chris Lattner2cc2f662006-02-01 01:28:23 +00003748
Chris Lattner0f0b7d42006-02-21 23:12:12 +00003749 // Loop over all of the inputs, copying the operand values into the
3750 // appropriate registers and processing the output regs.
Chris Lattner864635a2006-02-22 22:37:12 +00003751 RegsForValue RetValRegs;
Chris Lattner0f0b7d42006-02-21 23:12:12 +00003752
Chris Lattner0c583402007-04-28 20:49:53 +00003753 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
3754 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
3755
3756 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Evan Cheng5c807602008-02-26 02:33:44 +00003757 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Chris Lattner1efa40f2006-02-22 00:56:39 +00003758
Chris Lattner0c583402007-04-28 20:49:53 +00003759 switch (OpInfo.Type) {
Chris Lattner2cc2f662006-02-01 01:28:23 +00003760 case InlineAsm::isOutput: {
Chris Lattnerc83994e2007-04-28 21:03:16 +00003761 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
3762 OpInfo.ConstraintType != TargetLowering::C_Register) {
Chris Lattnerf2f3cd52007-04-28 06:08:13 +00003763 // Memory output, or 'other' output (e.g. 'X' constraint).
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003764 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
Chris Lattner22873462006-02-27 23:45:39 +00003765
Chris Lattner22873462006-02-27 23:45:39 +00003766 // Add information to the INLINEASM node to know about this output.
3767 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
Chris Lattnerc90233b2007-05-15 01:33:58 +00003768 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
3769 TLI.getPointerTy()));
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003770 AsmNodeOperands.push_back(OpInfo.CallOperand);
Chris Lattner22873462006-02-27 23:45:39 +00003771 break;
3772 }
3773
Chris Lattner2a600be2007-04-28 21:01:43 +00003774 // Otherwise, this is a register or register class output.
Chris Lattner22873462006-02-27 23:45:39 +00003775
Chris Lattner864635a2006-02-22 22:37:12 +00003776 // Copy the output from the appropriate register. Find a register that
Chris Lattner1efa40f2006-02-22 00:56:39 +00003777 // we can use.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003778 if (OpInfo.AssignedRegs.Regs.empty()) {
Bill Wendling832171c2006-12-07 20:04:42 +00003779 cerr << "Couldn't allocate output reg for contraint '"
Chris Lattner0c583402007-04-28 20:49:53 +00003780 << OpInfo.ConstraintCode << "'!\n";
Chris Lattnerd03f1582006-10-31 07:33:13 +00003781 exit(1);
3782 }
Chris Lattner1efa40f2006-02-22 00:56:39 +00003783
Chris Lattner0c583402007-04-28 20:49:53 +00003784 if (!OpInfo.isIndirect) {
3785 // This is the result value of the call.
Chris Lattner864635a2006-02-22 22:37:12 +00003786 assert(RetValRegs.Regs.empty() &&
Chris Lattner2cc2f662006-02-01 01:28:23 +00003787 "Cannot have multiple output constraints yet!");
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003788 assert(CS.getType() != Type::VoidTy && "Bad inline asm!");
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003789 RetValRegs = OpInfo.AssignedRegs;
Chris Lattner2cc2f662006-02-01 01:28:23 +00003790 } else {
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003791 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
Chris Lattner0c583402007-04-28 20:49:53 +00003792 OpInfo.CallOperandVal));
Chris Lattner2cc2f662006-02-01 01:28:23 +00003793 }
Chris Lattner6656dd12006-01-31 02:03:41 +00003794
3795 // Add information to the INLINEASM node to know that this register is
3796 // set.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003797 OpInfo.AssignedRegs.AddInlineAsmOperands(2 /*REGDEF*/, DAG,
3798 AsmNodeOperands);
Chris Lattner6656dd12006-01-31 02:03:41 +00003799 break;
3800 }
3801 case InlineAsm::isInput: {
Chris Lattner0c583402007-04-28 20:49:53 +00003802 SDOperand InOperandVal = OpInfo.CallOperand;
Chris Lattner3d81fee2006-02-04 02:16:44 +00003803
Chris Lattner0c583402007-04-28 20:49:53 +00003804 if (isdigit(OpInfo.ConstraintCode[0])) { // Matching constraint?
Chris Lattner2223aea2006-02-02 00:25:23 +00003805 // If this is required to match an output register we have already set,
3806 // just use its register.
Chris Lattner0c583402007-04-28 20:49:53 +00003807 unsigned OperandNo = atoi(OpInfo.ConstraintCode.c_str());
Chris Lattner3d81fee2006-02-04 02:16:44 +00003808
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003809 // Scan until we find the definition we already emitted of this operand.
3810 // When we find it, create a RegsForValue operand.
3811 unsigned CurOp = 2; // The first operand.
3812 for (; OperandNo; --OperandNo) {
3813 // Advance to the next operand.
3814 unsigned NumOps =
3815 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getValue();
Chris Lattnera15cf702006-07-20 19:02:21 +00003816 assert(((NumOps & 7) == 2 /*REGDEF*/ ||
3817 (NumOps & 7) == 4 /*MEM*/) &&
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003818 "Skipped past definitions?");
3819 CurOp += (NumOps>>3)+1;
3820 }
3821
3822 unsigned NumOps =
3823 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getValue();
Chris Lattner527fae12007-02-01 01:21:12 +00003824 if ((NumOps & 7) == 2 /*REGDEF*/) {
3825 // Add NumOps>>3 registers to MatchedRegs.
3826 RegsForValue MatchedRegs;
3827 MatchedRegs.ValueVT = InOperandVal.getValueType();
3828 MatchedRegs.RegVT = AsmNodeOperands[CurOp+1].getValueType();
3829 for (unsigned i = 0, e = NumOps>>3; i != e; ++i) {
3830 unsigned Reg =
3831 cast<RegisterSDNode>(AsmNodeOperands[++CurOp])->getReg();
3832 MatchedRegs.Regs.push_back(Reg);
3833 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003834
Chris Lattner527fae12007-02-01 01:21:12 +00003835 // Use the produced MatchedRegs object to
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003836 MatchedRegs.getCopyToRegs(InOperandVal, DAG, Chain, &Flag);
Chris Lattner527fae12007-02-01 01:21:12 +00003837 MatchedRegs.AddInlineAsmOperands(1 /*REGUSE*/, DAG, AsmNodeOperands);
3838 break;
3839 } else {
3840 assert((NumOps & 7) == 4/*MEM*/ && "Unknown matching constraint!");
Chris Lattnerf9853bc2008-02-21 05:27:19 +00003841 assert((NumOps >> 3) == 1 && "Unexpected number of operands");
3842 // Add information to the INLINEASM node to know about this input.
3843 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
3844 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
3845 TLI.getPointerTy()));
3846 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
3847 break;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003848 }
Chris Lattner2223aea2006-02-02 00:25:23 +00003849 }
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003850
Chris Lattner2a600be2007-04-28 21:01:43 +00003851 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Chris Lattner0c583402007-04-28 20:49:53 +00003852 assert(!OpInfo.isIndirect &&
Chris Lattner44b2c502007-04-28 06:42:38 +00003853 "Don't know how to handle indirect other inputs yet!");
3854
Chris Lattner48884cd2007-08-25 00:47:38 +00003855 std::vector<SDOperand> Ops;
3856 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
3857 Ops, DAG);
3858 if (Ops.empty()) {
Bill Wendling832171c2006-12-07 20:04:42 +00003859 cerr << "Invalid operand for inline asm constraint '"
Chris Lattner0c583402007-04-28 20:49:53 +00003860 << OpInfo.ConstraintCode << "'!\n";
Chris Lattner53069fb2006-10-31 19:41:18 +00003861 exit(1);
3862 }
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003863
3864 // Add information to the INLINEASM node to know about this input.
Chris Lattner48884cd2007-08-25 00:47:38 +00003865 unsigned ResOpType = 3 /*IMM*/ | (Ops.size() << 3);
Chris Lattnerc90233b2007-05-15 01:33:58 +00003866 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
3867 TLI.getPointerTy()));
Chris Lattner48884cd2007-08-25 00:47:38 +00003868 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003869 break;
Chris Lattner2a600be2007-04-28 21:01:43 +00003870 } else if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003871 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
Chris Lattner44b2c502007-04-28 06:42:38 +00003872 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
3873 "Memory operands expect pointer values");
3874
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003875 // Add information to the INLINEASM node to know about this input.
3876 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
Chris Lattnerc90233b2007-05-15 01:33:58 +00003877 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
3878 TLI.getPointerTy()));
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003879 AsmNodeOperands.push_back(InOperandVal);
3880 break;
3881 }
3882
Chris Lattner2a600be2007-04-28 21:01:43 +00003883 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
3884 OpInfo.ConstraintType == TargetLowering::C_Register) &&
3885 "Unknown constraint type!");
Chris Lattner0c583402007-04-28 20:49:53 +00003886 assert(!OpInfo.isIndirect &&
Chris Lattner44b2c502007-04-28 06:42:38 +00003887 "Don't know how to handle indirect register inputs yet!");
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003888
3889 // Copy the input into the appropriate registers.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003890 assert(!OpInfo.AssignedRegs.Regs.empty() &&
3891 "Couldn't allocate input reg!");
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003892
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003893 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, Chain, &Flag);
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003894
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003895 OpInfo.AssignedRegs.AddInlineAsmOperands(1/*REGUSE*/, DAG,
3896 AsmNodeOperands);
Chris Lattner6656dd12006-01-31 02:03:41 +00003897 break;
3898 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003899 case InlineAsm::isClobber: {
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003900 // Add the clobbered value to the operand list, so that the register
3901 // allocator is aware that the physreg got clobbered.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003902 if (!OpInfo.AssignedRegs.Regs.empty())
3903 OpInfo.AssignedRegs.AddInlineAsmOperands(2/*REGDEF*/, DAG,
3904 AsmNodeOperands);
Chris Lattner6656dd12006-01-31 02:03:41 +00003905 break;
3906 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003907 }
Chris Lattner6656dd12006-01-31 02:03:41 +00003908 }
Chris Lattnerce7518c2006-01-26 22:24:51 +00003909
3910 // Finish up input operands.
3911 AsmNodeOperands[0] = Chain;
3912 if (Flag.Val) AsmNodeOperands.push_back(Flag);
3913
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00003914 Chain = DAG.getNode(ISD::INLINEASM,
3915 DAG.getNodeValueTypes(MVT::Other, MVT::Flag), 2,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003916 &AsmNodeOperands[0], AsmNodeOperands.size());
Chris Lattnerce7518c2006-01-26 22:24:51 +00003917 Flag = Chain.getValue(1);
3918
Chris Lattner6656dd12006-01-31 02:03:41 +00003919 // If this asm returns a register value, copy the result from that register
3920 // and set it as the value of the call.
Chris Lattner3a508c92007-04-12 06:00:20 +00003921 if (!RetValRegs.Regs.empty()) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003922 SDOperand Val = RetValRegs.getCopyFromRegs(DAG, Chain, &Flag);
Chris Lattner3a508c92007-04-12 06:00:20 +00003923
3924 // If the result of the inline asm is a vector, it may have the wrong
3925 // width/num elts. Make sure to convert it to the right type with
Dan Gohman7f321562007-06-25 16:23:39 +00003926 // bit_convert.
3927 if (MVT::isVector(Val.getValueType())) {
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003928 const VectorType *VTy = cast<VectorType>(CS.getType());
Dan Gohman7f321562007-06-25 16:23:39 +00003929 MVT::ValueType DesiredVT = TLI.getValueType(VTy);
Chris Lattner3a508c92007-04-12 06:00:20 +00003930
Dan Gohman7f321562007-06-25 16:23:39 +00003931 Val = DAG.getNode(ISD::BIT_CONVERT, DesiredVT, Val);
Chris Lattner3a508c92007-04-12 06:00:20 +00003932 }
3933
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003934 setValue(CS.getInstruction(), Val);
Chris Lattner3a508c92007-04-12 06:00:20 +00003935 }
Chris Lattnerce7518c2006-01-26 22:24:51 +00003936
Chris Lattner6656dd12006-01-31 02:03:41 +00003937 std::vector<std::pair<SDOperand, Value*> > StoresToEmit;
3938
3939 // Process indirect outputs, first output all of the flagged copies out of
3940 // physregs.
3941 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
Chris Lattner864635a2006-02-22 22:37:12 +00003942 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Chris Lattner6656dd12006-01-31 02:03:41 +00003943 Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003944 SDOperand OutVal = OutRegs.getCopyFromRegs(DAG, Chain, &Flag);
Chris Lattner864635a2006-02-22 22:37:12 +00003945 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
Chris Lattner6656dd12006-01-31 02:03:41 +00003946 }
3947
3948 // Emit the non-flagged stores from the physregs.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003949 SmallVector<SDOperand, 8> OutChains;
Chris Lattner6656dd12006-01-31 02:03:41 +00003950 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i)
Chris Lattner0c583402007-04-28 20:49:53 +00003951 OutChains.push_back(DAG.getStore(Chain, StoresToEmit[i].first,
Chris Lattner6656dd12006-01-31 02:03:41 +00003952 getValue(StoresToEmit[i].second),
Evan Cheng8b2794a2006-10-13 21:14:26 +00003953 StoresToEmit[i].second, 0));
Chris Lattner6656dd12006-01-31 02:03:41 +00003954 if (!OutChains.empty())
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003955 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
3956 &OutChains[0], OutChains.size());
Chris Lattnerce7518c2006-01-26 22:24:51 +00003957 DAG.setRoot(Chain);
3958}
3959
3960
Chris Lattner1c08c712005-01-07 07:47:53 +00003961void SelectionDAGLowering::visitMalloc(MallocInst &I) {
3962 SDOperand Src = getValue(I.getOperand(0));
3963
3964 MVT::ValueType IntPtr = TLI.getPointerTy();
Chris Lattner68cd65e2005-01-22 23:04:37 +00003965
3966 if (IntPtr < Src.getValueType())
3967 Src = DAG.getNode(ISD::TRUNCATE, IntPtr, Src);
3968 else if (IntPtr > Src.getValueType())
3969 Src = DAG.getNode(ISD::ZERO_EXTEND, IntPtr, Src);
Chris Lattner1c08c712005-01-07 07:47:53 +00003970
3971 // Scale the source by the type size.
Duncan Sands514ab342007-11-01 20:53:16 +00003972 uint64_t ElementSize = TD->getABITypeSize(I.getType()->getElementType());
Chris Lattner1c08c712005-01-07 07:47:53 +00003973 Src = DAG.getNode(ISD::MUL, Src.getValueType(),
Chris Lattner0bd48932008-01-17 07:00:52 +00003974 Src, DAG.getIntPtrConstant(ElementSize));
Chris Lattner1c08c712005-01-07 07:47:53 +00003975
Reid Spencer47857812006-12-31 05:55:36 +00003976 TargetLowering::ArgListTy Args;
3977 TargetLowering::ArgListEntry Entry;
3978 Entry.Node = Src;
3979 Entry.Ty = TLI.getTargetData()->getIntPtrType();
Reid Spencer47857812006-12-31 05:55:36 +00003980 Args.push_back(Entry);
Chris Lattnercf5734d2005-01-08 19:26:18 +00003981
3982 std::pair<SDOperand,SDOperand> Result =
Duncan Sands00fee652008-02-14 17:28:50 +00003983 TLI.LowerCallTo(getRoot(), I.getType(), false, false, false, CallingConv::C,
3984 true, DAG.getExternalSymbol("malloc", IntPtr), Args, DAG);
Chris Lattnercf5734d2005-01-08 19:26:18 +00003985 setValue(&I, Result.first); // Pointers always fit in registers
3986 DAG.setRoot(Result.second);
Chris Lattner1c08c712005-01-07 07:47:53 +00003987}
3988
3989void SelectionDAGLowering::visitFree(FreeInst &I) {
Reid Spencer47857812006-12-31 05:55:36 +00003990 TargetLowering::ArgListTy Args;
3991 TargetLowering::ArgListEntry Entry;
3992 Entry.Node = getValue(I.getOperand(0));
3993 Entry.Ty = TLI.getTargetData()->getIntPtrType();
Reid Spencer47857812006-12-31 05:55:36 +00003994 Args.push_back(Entry);
Chris Lattner1c08c712005-01-07 07:47:53 +00003995 MVT::ValueType IntPtr = TLI.getPointerTy();
Chris Lattnercf5734d2005-01-08 19:26:18 +00003996 std::pair<SDOperand,SDOperand> Result =
Duncan Sands00fee652008-02-14 17:28:50 +00003997 TLI.LowerCallTo(getRoot(), Type::VoidTy, false, false, false,
3998 CallingConv::C, true,
Chris Lattnercf5734d2005-01-08 19:26:18 +00003999 DAG.getExternalSymbol("free", IntPtr), Args, DAG);
4000 DAG.setRoot(Result.second);
Chris Lattner1c08c712005-01-07 07:47:53 +00004001}
4002
Evan Chengff9b3732008-01-30 18:18:23 +00004003// EmitInstrWithCustomInserter - This method should be implemented by targets
4004// that mark instructions with the 'usesCustomDAGSchedInserter' flag. These
Chris Lattner025c39b2005-08-26 20:54:47 +00004005// instructions are special in various ways, which require special support to
4006// insert. The specified MachineInstr is created but not inserted into any
4007// basic blocks, and the scheduler passes ownership of it to this method.
Evan Chengff9b3732008-01-30 18:18:23 +00004008MachineBasicBlock *TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Chris Lattner025c39b2005-08-26 20:54:47 +00004009 MachineBasicBlock *MBB) {
Bill Wendling832171c2006-12-07 20:04:42 +00004010 cerr << "If a target marks an instruction with "
4011 << "'usesCustomDAGSchedInserter', it must implement "
Evan Chengff9b3732008-01-30 18:18:23 +00004012 << "TargetLowering::EmitInstrWithCustomInserter!\n";
Chris Lattner025c39b2005-08-26 20:54:47 +00004013 abort();
4014 return 0;
4015}
4016
Chris Lattner39ae3622005-01-09 00:00:49 +00004017void SelectionDAGLowering::visitVAStart(CallInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00004018 DAG.setRoot(DAG.getNode(ISD::VASTART, MVT::Other, getRoot(),
4019 getValue(I.getOperand(1)),
4020 DAG.getSrcValue(I.getOperand(1))));
Chris Lattner39ae3622005-01-09 00:00:49 +00004021}
4022
4023void SelectionDAGLowering::visitVAArg(VAArgInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00004024 SDOperand V = DAG.getVAArg(TLI.getValueType(I.getType()), getRoot(),
4025 getValue(I.getOperand(0)),
4026 DAG.getSrcValue(I.getOperand(0)));
4027 setValue(&I, V);
4028 DAG.setRoot(V.getValue(1));
Chris Lattner1c08c712005-01-07 07:47:53 +00004029}
4030
4031void SelectionDAGLowering::visitVAEnd(CallInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00004032 DAG.setRoot(DAG.getNode(ISD::VAEND, MVT::Other, getRoot(),
4033 getValue(I.getOperand(1)),
4034 DAG.getSrcValue(I.getOperand(1))));
Chris Lattner1c08c712005-01-07 07:47:53 +00004035}
4036
4037void SelectionDAGLowering::visitVACopy(CallInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00004038 DAG.setRoot(DAG.getNode(ISD::VACOPY, MVT::Other, getRoot(),
4039 getValue(I.getOperand(1)),
4040 getValue(I.getOperand(2)),
4041 DAG.getSrcValue(I.getOperand(1)),
4042 DAG.getSrcValue(I.getOperand(2))));
Chris Lattner1c08c712005-01-07 07:47:53 +00004043}
4044
Chris Lattnerfdfded52006-04-12 16:20:43 +00004045/// TargetLowering::LowerArguments - This is the default LowerArguments
4046/// implementation, which just inserts a FORMAL_ARGUMENTS node. FIXME: When all
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004047/// targets are migrated to using FORMAL_ARGUMENTS, this hook should be
4048/// integrated into SDISel.
Chris Lattnerfdfded52006-04-12 16:20:43 +00004049std::vector<SDOperand>
4050TargetLowering::LowerArguments(Function &F, SelectionDAG &DAG) {
4051 // Add CC# and isVararg as operands to the FORMAL_ARGUMENTS node.
4052 std::vector<SDOperand> Ops;
Chris Lattner8c0c10c2006-05-16 06:45:34 +00004053 Ops.push_back(DAG.getRoot());
Chris Lattnerfdfded52006-04-12 16:20:43 +00004054 Ops.push_back(DAG.getConstant(F.getCallingConv(), getPointerTy()));
4055 Ops.push_back(DAG.getConstant(F.isVarArg(), getPointerTy()));
4056
4057 // Add one result value for each formal argument.
4058 std::vector<MVT::ValueType> RetVals;
Anton Korobeynikov6aa279d2007-01-28 18:01:49 +00004059 unsigned j = 1;
Anton Korobeynikovac2b2cf2007-01-28 16:04:40 +00004060 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end();
4061 I != E; ++I, ++j) {
Chris Lattnerfdfded52006-04-12 16:20:43 +00004062 MVT::ValueType VT = getValueType(I->getType());
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004063 unsigned Flags = ISD::ParamFlags::NoFlagSet;
Lauro Ramos Venancio7aa47b62007-02-13 13:50:08 +00004064 unsigned OriginalAlignment =
Chris Lattnerd2b7cec2007-02-14 05:52:17 +00004065 getTargetData()->getABITypeAlignment(I->getType());
Lauro Ramos Venancio7aa47b62007-02-13 13:50:08 +00004066
Chris Lattnerddf53e42007-02-26 02:56:58 +00004067 // FIXME: Distinguish between a formal with no [sz]ext attribute from one
4068 // that is zero extended!
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00004069 if (F.paramHasAttr(j, ParamAttr::ZExt))
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004070 Flags &= ~(ISD::ParamFlags::SExt);
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00004071 if (F.paramHasAttr(j, ParamAttr::SExt))
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004072 Flags |= ISD::ParamFlags::SExt;
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00004073 if (F.paramHasAttr(j, ParamAttr::InReg))
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004074 Flags |= ISD::ParamFlags::InReg;
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00004075 if (F.paramHasAttr(j, ParamAttr::StructRet))
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004076 Flags |= ISD::ParamFlags::StructReturn;
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00004077 if (F.paramHasAttr(j, ParamAttr::ByVal)) {
Rafael Espindola1aa7efb2007-07-06 10:57:03 +00004078 Flags |= ISD::ParamFlags::ByVal;
Rafael Espindola594d37e2007-08-10 14:44:42 +00004079 const PointerType *Ty = cast<PointerType>(I->getType());
Duncan Sandsa41d7192008-01-13 21:19:59 +00004080 const Type *ElementTy = Ty->getElementType();
Evan Cheng3ae05432008-01-24 00:22:01 +00004081 unsigned FrameAlign = Log2_32(getByValTypeAlignment(ElementTy));
Duncan Sandsa41d7192008-01-13 21:19:59 +00004082 unsigned FrameSize = getTargetData()->getABITypeSize(ElementTy);
Dale Johannesen08e78b12008-02-22 17:49:45 +00004083 // For ByVal, alignment should be passed from FE. BE will guess if
4084 // this info is not there but there are cases it cannot get right.
4085 if (F.getParamAlignment(j))
4086 FrameAlign = Log2_32(F.getParamAlignment(j));
Duncan Sandsa41d7192008-01-13 21:19:59 +00004087 Flags |= (FrameAlign << ISD::ParamFlags::ByValAlignOffs);
4088 Flags |= (FrameSize << ISD::ParamFlags::ByValSizeOffs);
Rafael Espindola594d37e2007-08-10 14:44:42 +00004089 }
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00004090 if (F.paramHasAttr(j, ParamAttr::Nest))
Duncan Sands36397f52007-07-27 12:58:54 +00004091 Flags |= ISD::ParamFlags::Nest;
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004092 Flags |= (OriginalAlignment << ISD::ParamFlags::OrigAlignmentOffs);
Duncan Sandsb988bac2008-02-11 20:58:28 +00004093
4094 MVT::ValueType RegisterVT = getRegisterType(VT);
4095 unsigned NumRegs = getNumRegisters(VT);
4096 for (unsigned i = 0; i != NumRegs; ++i) {
4097 RetVals.push_back(RegisterVT);
4098 // if it isn't first piece, alignment must be 1
4099 if (i > 0)
4100 Flags = (Flags & (~ISD::ParamFlags::OrigAlignment)) |
4101 (1 << ISD::ParamFlags::OrigAlignmentOffs);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00004102 Ops.push_back(DAG.getConstant(Flags, MVT::i32));
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004103 }
Chris Lattnerfdfded52006-04-12 16:20:43 +00004104 }
Evan Cheng3b0d2862006-04-25 23:03:35 +00004105
Chris Lattner8c0c10c2006-05-16 06:45:34 +00004106 RetVals.push_back(MVT::Other);
Chris Lattnerfdfded52006-04-12 16:20:43 +00004107
4108 // Create the node.
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00004109 SDNode *Result = DAG.getNode(ISD::FORMAL_ARGUMENTS,
Chris Lattner86ca3ca2008-02-13 07:39:09 +00004110 DAG.getVTList(&RetVals[0], RetVals.size()),
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004111 &Ops[0], Ops.size()).Val;
Chris Lattner86ca3ca2008-02-13 07:39:09 +00004112
4113 // Prelower FORMAL_ARGUMENTS. This isn't required for functionality, but
4114 // allows exposing the loads that may be part of the argument access to the
4115 // first DAGCombiner pass.
4116 SDOperand TmpRes = LowerOperation(SDOperand(Result, 0), DAG);
4117
4118 // The number of results should match up, except that the lowered one may have
4119 // an extra flag result.
4120 assert((Result->getNumValues() == TmpRes.Val->getNumValues() ||
4121 (Result->getNumValues()+1 == TmpRes.Val->getNumValues() &&
4122 TmpRes.getValue(Result->getNumValues()).getValueType() == MVT::Flag))
4123 && "Lowering produced unexpected number of results!");
4124 Result = TmpRes.Val;
4125
Dan Gohman27a70be2007-07-02 16:18:06 +00004126 unsigned NumArgRegs = Result->getNumValues() - 1;
4127 DAG.setRoot(SDOperand(Result, NumArgRegs));
Chris Lattnerfdfded52006-04-12 16:20:43 +00004128
4129 // Set up the return result vector.
4130 Ops.clear();
4131 unsigned i = 0;
Reid Spencer47857812006-12-31 05:55:36 +00004132 unsigned Idx = 1;
4133 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
4134 ++I, ++Idx) {
Chris Lattnerfdfded52006-04-12 16:20:43 +00004135 MVT::ValueType VT = getValueType(I->getType());
Duncan Sandsb988bac2008-02-11 20:58:28 +00004136 MVT::ValueType PartVT = getRegisterType(VT);
4137
4138 unsigned NumParts = getNumRegisters(VT);
4139 SmallVector<SDOperand, 4> Parts(NumParts);
4140 for (unsigned j = 0; j != NumParts; ++j)
4141 Parts[j] = SDOperand(Result, i++);
4142
4143 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4144 if (F.paramHasAttr(Idx, ParamAttr::SExt))
4145 AssertOp = ISD::AssertSext;
4146 else if (F.paramHasAttr(Idx, ParamAttr::ZExt))
4147 AssertOp = ISD::AssertZext;
4148
4149 Ops.push_back(getCopyFromParts(DAG, &Parts[0], NumParts, PartVT, VT,
4150 AssertOp, true));
Chris Lattnerfdfded52006-04-12 16:20:43 +00004151 }
Dan Gohman27a70be2007-07-02 16:18:06 +00004152 assert(i == NumArgRegs && "Argument register count mismatch!");
Chris Lattnerfdfded52006-04-12 16:20:43 +00004153 return Ops;
4154}
4155
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004156
4157/// TargetLowering::LowerCallTo - This is the default LowerCallTo
4158/// implementation, which just inserts an ISD::CALL node, which is later custom
4159/// lowered by the target to something concrete. FIXME: When all targets are
4160/// migrated to using ISD::CALL, this hook should be integrated into SDISel.
4161std::pair<SDOperand, SDOperand>
Duncan Sands00fee652008-02-14 17:28:50 +00004162TargetLowering::LowerCallTo(SDOperand Chain, const Type *RetTy,
4163 bool RetSExt, bool RetZExt, bool isVarArg,
4164 unsigned CallingConv, bool isTailCall,
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004165 SDOperand Callee,
4166 ArgListTy &Args, SelectionDAG &DAG) {
Chris Lattnerbe384162006-08-16 22:57:46 +00004167 SmallVector<SDOperand, 32> Ops;
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004168 Ops.push_back(Chain); // Op#0 - Chain
4169 Ops.push_back(DAG.getConstant(CallingConv, getPointerTy())); // Op#1 - CC
4170 Ops.push_back(DAG.getConstant(isVarArg, getPointerTy())); // Op#2 - VarArg
4171 Ops.push_back(DAG.getConstant(isTailCall, getPointerTy())); // Op#3 - Tail
4172 Ops.push_back(Callee);
4173
4174 // Handle all of the outgoing arguments.
4175 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Reid Spencer47857812006-12-31 05:55:36 +00004176 MVT::ValueType VT = getValueType(Args[i].Ty);
4177 SDOperand Op = Args[i].Node;
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004178 unsigned Flags = ISD::ParamFlags::NoFlagSet;
Lauro Ramos Venancio7aa47b62007-02-13 13:50:08 +00004179 unsigned OriginalAlignment =
Chris Lattnerd2b7cec2007-02-14 05:52:17 +00004180 getTargetData()->getABITypeAlignment(Args[i].Ty);
Anton Korobeynikov0db79d82007-03-06 06:10:33 +00004181
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004182 if (Args[i].isSExt)
4183 Flags |= ISD::ParamFlags::SExt;
4184 if (Args[i].isZExt)
4185 Flags |= ISD::ParamFlags::ZExt;
Anton Korobeynikov0db79d82007-03-06 06:10:33 +00004186 if (Args[i].isInReg)
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004187 Flags |= ISD::ParamFlags::InReg;
Anton Korobeynikov0db79d82007-03-06 06:10:33 +00004188 if (Args[i].isSRet)
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004189 Flags |= ISD::ParamFlags::StructReturn;
Rafael Espindola21485be2007-08-20 15:18:24 +00004190 if (Args[i].isByVal) {
4191 Flags |= ISD::ParamFlags::ByVal;
4192 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
Duncan Sandsa41d7192008-01-13 21:19:59 +00004193 const Type *ElementTy = Ty->getElementType();
Evan Cheng3ae05432008-01-24 00:22:01 +00004194 unsigned FrameAlign = Log2_32(getByValTypeAlignment(ElementTy));
Duncan Sandsa41d7192008-01-13 21:19:59 +00004195 unsigned FrameSize = getTargetData()->getABITypeSize(ElementTy);
Dale Johannesen08e78b12008-02-22 17:49:45 +00004196 // For ByVal, alignment should come from FE. BE will guess if this
4197 // info is not there but there are cases it cannot get right.
4198 if (Args[i].Alignment)
4199 FrameAlign = Log2_32(Args[i].Alignment);
Duncan Sandsa41d7192008-01-13 21:19:59 +00004200 Flags |= (FrameAlign << ISD::ParamFlags::ByValAlignOffs);
4201 Flags |= (FrameSize << ISD::ParamFlags::ByValSizeOffs);
Rafael Espindola21485be2007-08-20 15:18:24 +00004202 }
Duncan Sands36397f52007-07-27 12:58:54 +00004203 if (Args[i].isNest)
4204 Flags |= ISD::ParamFlags::Nest;
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004205 Flags |= OriginalAlignment << ISD::ParamFlags::OrigAlignmentOffs;
Dan Gohman27a70be2007-07-02 16:18:06 +00004206
Duncan Sandsb988bac2008-02-11 20:58:28 +00004207 MVT::ValueType PartVT = getRegisterType(VT);
4208 unsigned NumParts = getNumRegisters(VT);
4209 SmallVector<SDOperand, 4> Parts(NumParts);
4210 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
4211
4212 if (Args[i].isSExt)
4213 ExtendKind = ISD::SIGN_EXTEND;
4214 else if (Args[i].isZExt)
4215 ExtendKind = ISD::ZERO_EXTEND;
4216
4217 getCopyToParts(DAG, Op, &Parts[0], NumParts, PartVT, ExtendKind);
4218
4219 for (unsigned i = 0; i != NumParts; ++i) {
4220 // if it isn't first piece, alignment must be 1
4221 unsigned MyFlags = Flags;
4222 if (i != 0)
4223 MyFlags = (MyFlags & (~ISD::ParamFlags::OrigAlignment)) |
4224 (1 << ISD::ParamFlags::OrigAlignmentOffs);
4225
4226 Ops.push_back(Parts[i]);
4227 Ops.push_back(DAG.getConstant(MyFlags, MVT::i32));
Dan Gohman27a70be2007-07-02 16:18:06 +00004228 }
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004229 }
4230
4231 // Figure out the result value types.
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004232 MVT::ValueType VT = getValueType(RetTy);
4233 MVT::ValueType RegisterVT = getRegisterType(VT);
4234 unsigned NumRegs = getNumRegisters(VT);
4235 SmallVector<MVT::ValueType, 4> RetTys(NumRegs);
4236 for (unsigned i = 0; i != NumRegs; ++i)
4237 RetTys[i] = RegisterVT;
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004238
4239 RetTys.push_back(MVT::Other); // Always has a chain.
4240
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004241 // Create the CALL node.
Chris Lattnerbe384162006-08-16 22:57:46 +00004242 SDOperand Res = DAG.getNode(ISD::CALL,
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004243 DAG.getVTList(&RetTys[0], NumRegs + 1),
Chris Lattnerbe384162006-08-16 22:57:46 +00004244 &Ops[0], Ops.size());
Chris Lattnerb15e4952007-08-02 18:08:16 +00004245 Chain = Res.getValue(NumRegs);
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004246
4247 // Gather up the call result into a single value.
4248 if (RetTy != Type::VoidTy) {
Duncan Sands00fee652008-02-14 17:28:50 +00004249 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4250
4251 if (RetSExt)
4252 AssertOp = ISD::AssertSext;
4253 else if (RetZExt)
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004254 AssertOp = ISD::AssertZext;
Duncan Sands00fee652008-02-14 17:28:50 +00004255
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004256 SmallVector<SDOperand, 4> Results(NumRegs);
4257 for (unsigned i = 0; i != NumRegs; ++i)
4258 Results[i] = Res.getValue(i);
Duncan Sands00fee652008-02-14 17:28:50 +00004259 Res = getCopyFromParts(DAG, &Results[0], NumRegs, RegisterVT, VT,
4260 AssertOp, true);
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004261 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004262
4263 return std::make_pair(Res, Chain);
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004264}
4265
Chris Lattner50381b62005-05-14 05:50:48 +00004266SDOperand TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner171453a2005-01-16 07:28:41 +00004267 assert(0 && "LowerOperation not implemented for this target!");
4268 abort();
Misha Brukmand3f03e42005-02-17 21:39:27 +00004269 return SDOperand();
Chris Lattner171453a2005-01-16 07:28:41 +00004270}
4271
Nate Begeman0aed7842006-01-28 03:14:31 +00004272SDOperand TargetLowering::CustomPromoteOperation(SDOperand Op,
4273 SelectionDAG &DAG) {
4274 assert(0 && "CustomPromoteOperation not implemented for this target!");
4275 abort();
4276 return SDOperand();
4277}
4278
Evan Cheng74d0aa92006-02-15 21:59:04 +00004279/// getMemsetValue - Vectorized representation of the memset value
Evan Cheng1db92f92006-02-14 08:22:34 +00004280/// operand.
4281static SDOperand getMemsetValue(SDOperand Value, MVT::ValueType VT,
Evan Chenga47876d2006-02-15 22:12:35 +00004282 SelectionDAG &DAG) {
Evan Cheng1db92f92006-02-14 08:22:34 +00004283 MVT::ValueType CurVT = VT;
4284 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Value)) {
4285 uint64_t Val = C->getValue() & 255;
4286 unsigned Shift = 8;
4287 while (CurVT != MVT::i8) {
4288 Val = (Val << Shift) | Val;
4289 Shift <<= 1;
4290 CurVT = (MVT::ValueType)((unsigned)CurVT - 1);
Evan Cheng1db92f92006-02-14 08:22:34 +00004291 }
4292 return DAG.getConstant(Val, VT);
4293 } else {
4294 Value = DAG.getNode(ISD::ZERO_EXTEND, VT, Value);
4295 unsigned Shift = 8;
4296 while (CurVT != MVT::i8) {
4297 Value =
4298 DAG.getNode(ISD::OR, VT,
4299 DAG.getNode(ISD::SHL, VT, Value,
4300 DAG.getConstant(Shift, MVT::i8)), Value);
4301 Shift <<= 1;
4302 CurVT = (MVT::ValueType)((unsigned)CurVT - 1);
Evan Cheng1db92f92006-02-14 08:22:34 +00004303 }
4304
4305 return Value;
4306 }
4307}
4308
Evan Cheng74d0aa92006-02-15 21:59:04 +00004309/// getMemsetStringVal - Similar to getMemsetValue. Except this is only
4310/// used when a memcpy is turned into a memset when the source is a constant
4311/// string ptr.
4312static SDOperand getMemsetStringVal(MVT::ValueType VT,
4313 SelectionDAG &DAG, TargetLowering &TLI,
4314 std::string &Str, unsigned Offset) {
Evan Cheng74d0aa92006-02-15 21:59:04 +00004315 uint64_t Val = 0;
Dan Gohmanb55757e2007-05-18 17:52:13 +00004316 unsigned MSB = MVT::getSizeInBits(VT) / 8;
Evan Cheng74d0aa92006-02-15 21:59:04 +00004317 if (TLI.isLittleEndian())
4318 Offset = Offset + MSB - 1;
4319 for (unsigned i = 0; i != MSB; ++i) {
Evan Chenga5a57d62006-11-29 01:38:07 +00004320 Val = (Val << 8) | (unsigned char)Str[Offset];
Evan Cheng74d0aa92006-02-15 21:59:04 +00004321 Offset += TLI.isLittleEndian() ? -1 : 1;
4322 }
4323 return DAG.getConstant(Val, VT);
4324}
4325
Evan Cheng1db92f92006-02-14 08:22:34 +00004326/// getMemBasePlusOffset - Returns base and offset node for the
4327static SDOperand getMemBasePlusOffset(SDOperand Base, unsigned Offset,
4328 SelectionDAG &DAG, TargetLowering &TLI) {
4329 MVT::ValueType VT = Base.getValueType();
4330 return DAG.getNode(ISD::ADD, VT, Base, DAG.getConstant(Offset, VT));
4331}
4332
Evan Chengc4f8eee2006-02-14 20:12:38 +00004333/// MeetsMaxMemopRequirement - Determines if the number of memory ops required
Evan Cheng80e89d72006-02-14 09:11:59 +00004334/// to replace the memset / memcpy is below the threshold. It also returns the
4335/// types of the sequence of memory ops to perform memset / memcpy.
Evan Chengc4f8eee2006-02-14 20:12:38 +00004336static bool MeetsMaxMemopRequirement(std::vector<MVT::ValueType> &MemOps,
4337 unsigned Limit, uint64_t Size,
4338 unsigned Align, TargetLowering &TLI) {
Evan Cheng1db92f92006-02-14 08:22:34 +00004339 MVT::ValueType VT;
4340
4341 if (TLI.allowsUnalignedMemoryAccesses()) {
4342 VT = MVT::i64;
4343 } else {
4344 switch (Align & 7) {
4345 case 0:
4346 VT = MVT::i64;
4347 break;
4348 case 4:
4349 VT = MVT::i32;
4350 break;
4351 case 2:
4352 VT = MVT::i16;
4353 break;
4354 default:
4355 VT = MVT::i8;
4356 break;
4357 }
4358 }
4359
Evan Cheng80e89d72006-02-14 09:11:59 +00004360 MVT::ValueType LVT = MVT::i64;
4361 while (!TLI.isTypeLegal(LVT))
4362 LVT = (MVT::ValueType)((unsigned)LVT - 1);
4363 assert(MVT::isInteger(LVT));
Evan Cheng1db92f92006-02-14 08:22:34 +00004364
Evan Cheng80e89d72006-02-14 09:11:59 +00004365 if (VT > LVT)
4366 VT = LVT;
4367
Evan Chengdea72452006-02-14 23:05:54 +00004368 unsigned NumMemOps = 0;
Evan Cheng1db92f92006-02-14 08:22:34 +00004369 while (Size != 0) {
Dan Gohmanb55757e2007-05-18 17:52:13 +00004370 unsigned VTSize = MVT::getSizeInBits(VT) / 8;
Evan Cheng1db92f92006-02-14 08:22:34 +00004371 while (VTSize > Size) {
4372 VT = (MVT::ValueType)((unsigned)VT - 1);
Evan Cheng1db92f92006-02-14 08:22:34 +00004373 VTSize >>= 1;
4374 }
Evan Cheng80e89d72006-02-14 09:11:59 +00004375 assert(MVT::isInteger(VT));
4376
4377 if (++NumMemOps > Limit)
4378 return false;
Evan Cheng1db92f92006-02-14 08:22:34 +00004379 MemOps.push_back(VT);
4380 Size -= VTSize;
4381 }
Evan Cheng80e89d72006-02-14 09:11:59 +00004382
4383 return true;
Evan Cheng1db92f92006-02-14 08:22:34 +00004384}
4385
Chris Lattner7041ee32005-01-11 05:56:49 +00004386void SelectionDAGLowering::visitMemIntrinsic(CallInst &I, unsigned Op) {
Evan Cheng1db92f92006-02-14 08:22:34 +00004387 SDOperand Op1 = getValue(I.getOperand(1));
4388 SDOperand Op2 = getValue(I.getOperand(2));
4389 SDOperand Op3 = getValue(I.getOperand(3));
4390 SDOperand Op4 = getValue(I.getOperand(4));
4391 unsigned Align = (unsigned)cast<ConstantSDNode>(Op4)->getValue();
4392 if (Align == 0) Align = 1;
4393
Dan Gohman5f43f922007-08-27 16:26:13 +00004394 // If the source and destination are known to not be aliases, we can
4395 // lower memmove as memcpy.
4396 if (Op == ISD::MEMMOVE) {
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00004397 uint64_t Size = -1ULL;
Dan Gohman5f43f922007-08-27 16:26:13 +00004398 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op3))
4399 Size = C->getValue();
4400 if (AA.alias(I.getOperand(1), Size, I.getOperand(2), Size) ==
4401 AliasAnalysis::NoAlias)
4402 Op = ISD::MEMCPY;
4403 }
4404
Evan Cheng1db92f92006-02-14 08:22:34 +00004405 if (ConstantSDNode *Size = dyn_cast<ConstantSDNode>(Op3)) {
4406 std::vector<MVT::ValueType> MemOps;
Evan Cheng1db92f92006-02-14 08:22:34 +00004407
4408 // Expand memset / memcpy to a series of load / store ops
4409 // if the size operand falls below a certain threshold.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004410 SmallVector<SDOperand, 8> OutChains;
Evan Cheng1db92f92006-02-14 08:22:34 +00004411 switch (Op) {
Evan Chengac940ab2006-02-14 19:45:56 +00004412 default: break; // Do nothing for now.
Evan Cheng1db92f92006-02-14 08:22:34 +00004413 case ISD::MEMSET: {
Evan Chengc4f8eee2006-02-14 20:12:38 +00004414 if (MeetsMaxMemopRequirement(MemOps, TLI.getMaxStoresPerMemset(),
4415 Size->getValue(), Align, TLI)) {
Evan Cheng80e89d72006-02-14 09:11:59 +00004416 unsigned NumMemOps = MemOps.size();
Evan Cheng1db92f92006-02-14 08:22:34 +00004417 unsigned Offset = 0;
4418 for (unsigned i = 0; i < NumMemOps; i++) {
4419 MVT::ValueType VT = MemOps[i];
Dan Gohmanb55757e2007-05-18 17:52:13 +00004420 unsigned VTSize = MVT::getSizeInBits(VT) / 8;
Evan Chenga47876d2006-02-15 22:12:35 +00004421 SDOperand Value = getMemsetValue(Op2, VT, DAG);
Evan Cheng786225a2006-10-05 23:01:46 +00004422 SDOperand Store = DAG.getStore(getRoot(), Value,
Chris Lattner864635a2006-02-22 22:37:12 +00004423 getMemBasePlusOffset(Op1, Offset, DAG, TLI),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004424 I.getOperand(1), Offset);
Evan Chengc080d6f2006-02-15 01:54:51 +00004425 OutChains.push_back(Store);
Evan Cheng1db92f92006-02-14 08:22:34 +00004426 Offset += VTSize;
4427 }
Evan Cheng1db92f92006-02-14 08:22:34 +00004428 }
Evan Chengc080d6f2006-02-15 01:54:51 +00004429 break;
Evan Cheng1db92f92006-02-14 08:22:34 +00004430 }
Evan Chengc080d6f2006-02-15 01:54:51 +00004431 case ISD::MEMCPY: {
4432 if (MeetsMaxMemopRequirement(MemOps, TLI.getMaxStoresPerMemcpy(),
4433 Size->getValue(), Align, TLI)) {
4434 unsigned NumMemOps = MemOps.size();
Evan Chengcffbb512006-02-16 23:11:42 +00004435 unsigned SrcOff = 0, DstOff = 0, SrcDelta = 0;
Evan Cheng74d0aa92006-02-15 21:59:04 +00004436 GlobalAddressSDNode *G = NULL;
4437 std::string Str;
Evan Chengcffbb512006-02-16 23:11:42 +00004438 bool CopyFromStr = false;
Evan Cheng74d0aa92006-02-15 21:59:04 +00004439
4440 if (Op2.getOpcode() == ISD::GlobalAddress)
4441 G = cast<GlobalAddressSDNode>(Op2);
4442 else if (Op2.getOpcode() == ISD::ADD &&
4443 Op2.getOperand(0).getOpcode() == ISD::GlobalAddress &&
4444 Op2.getOperand(1).getOpcode() == ISD::Constant) {
4445 G = cast<GlobalAddressSDNode>(Op2.getOperand(0));
Evan Chengcffbb512006-02-16 23:11:42 +00004446 SrcDelta = cast<ConstantSDNode>(Op2.getOperand(1))->getValue();
Evan Cheng74d0aa92006-02-15 21:59:04 +00004447 }
4448 if (G) {
4449 GlobalVariable *GV = dyn_cast<GlobalVariable>(G->getGlobal());
Evan Chengf3e486e2006-11-29 01:58:12 +00004450 if (GV && GV->isConstant()) {
Evan Cheng09371032006-03-10 23:52:03 +00004451 Str = GV->getStringValue(false);
Evan Chengcffbb512006-02-16 23:11:42 +00004452 if (!Str.empty()) {
4453 CopyFromStr = true;
4454 SrcOff += SrcDelta;
4455 }
4456 }
Evan Cheng74d0aa92006-02-15 21:59:04 +00004457 }
4458
Evan Chengc080d6f2006-02-15 01:54:51 +00004459 for (unsigned i = 0; i < NumMemOps; i++) {
4460 MVT::ValueType VT = MemOps[i];
Dan Gohmanb55757e2007-05-18 17:52:13 +00004461 unsigned VTSize = MVT::getSizeInBits(VT) / 8;
Evan Cheng74d0aa92006-02-15 21:59:04 +00004462 SDOperand Value, Chain, Store;
4463
Evan Chengcffbb512006-02-16 23:11:42 +00004464 if (CopyFromStr) {
Evan Cheng74d0aa92006-02-15 21:59:04 +00004465 Value = getMemsetStringVal(VT, DAG, TLI, Str, SrcOff);
4466 Chain = getRoot();
4467 Store =
Evan Cheng786225a2006-10-05 23:01:46 +00004468 DAG.getStore(Chain, Value,
4469 getMemBasePlusOffset(Op1, DstOff, DAG, TLI),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004470 I.getOperand(1), DstOff);
Evan Cheng74d0aa92006-02-15 21:59:04 +00004471 } else {
4472 Value = DAG.getLoad(VT, getRoot(),
Bill Wendling984e9862007-10-26 20:24:42 +00004473 getMemBasePlusOffset(Op2, SrcOff, DAG, TLI),
4474 I.getOperand(2), SrcOff, false, Align);
Evan Cheng74d0aa92006-02-15 21:59:04 +00004475 Chain = Value.getValue(1);
4476 Store =
Evan Cheng786225a2006-10-05 23:01:46 +00004477 DAG.getStore(Chain, Value,
4478 getMemBasePlusOffset(Op1, DstOff, DAG, TLI),
Bill Wendling984e9862007-10-26 20:24:42 +00004479 I.getOperand(1), DstOff, false, Align);
Evan Cheng74d0aa92006-02-15 21:59:04 +00004480 }
Evan Chengc080d6f2006-02-15 01:54:51 +00004481 OutChains.push_back(Store);
Evan Cheng74d0aa92006-02-15 21:59:04 +00004482 SrcOff += VTSize;
4483 DstOff += VTSize;
Evan Chengc080d6f2006-02-15 01:54:51 +00004484 }
4485 }
4486 break;
4487 }
4488 }
4489
4490 if (!OutChains.empty()) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004491 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other,
4492 &OutChains[0], OutChains.size()));
Evan Chengc080d6f2006-02-15 01:54:51 +00004493 return;
Evan Cheng1db92f92006-02-14 08:22:34 +00004494 }
4495 }
4496
Rafael Espindola5c0d6ed2007-10-19 10:41:11 +00004497 SDOperand AlwaysInline = DAG.getConstant(0, MVT::i1);
4498 SDOperand Node;
4499 switch(Op) {
4500 default:
4501 assert(0 && "Unknown Op");
4502 case ISD::MEMCPY:
4503 Node = DAG.getMemcpy(getRoot(), Op1, Op2, Op3, Op4, AlwaysInline);
4504 break;
4505 case ISD::MEMMOVE:
4506 Node = DAG.getMemmove(getRoot(), Op1, Op2, Op3, Op4, AlwaysInline);
4507 break;
4508 case ISD::MEMSET:
4509 Node = DAG.getMemset(getRoot(), Op1, Op2, Op3, Op4, AlwaysInline);
4510 break;
4511 }
4512 DAG.setRoot(Node);
Chris Lattner1c08c712005-01-07 07:47:53 +00004513}
4514
Chris Lattner7041ee32005-01-11 05:56:49 +00004515//===----------------------------------------------------------------------===//
4516// SelectionDAGISel code
4517//===----------------------------------------------------------------------===//
Chris Lattner1c08c712005-01-07 07:47:53 +00004518
4519unsigned SelectionDAGISel::MakeReg(MVT::ValueType VT) {
Chris Lattner84bc5422007-12-31 04:13:23 +00004520 return RegInfo->createVirtualRegister(TLI.getRegClassFor(VT));
Chris Lattner1c08c712005-01-07 07:47:53 +00004521}
4522
Chris Lattner495a0b52005-08-17 06:37:43 +00004523void SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const {
Jim Laskeyc7c3f112006-10-16 20:52:31 +00004524 AU.addRequired<AliasAnalysis>();
Gordon Henriksence224772008-01-07 01:30:38 +00004525 AU.addRequired<CollectorModuleMetadata>();
Chris Lattnerc8d288f2007-03-31 04:18:03 +00004526 AU.setPreservesAll();
Chris Lattner495a0b52005-08-17 06:37:43 +00004527}
Chris Lattner1c08c712005-01-07 07:47:53 +00004528
Chris Lattnerc88d8e92005-12-05 07:10:48 +00004529
Chris Lattnerbad7f482006-10-28 19:22:10 +00004530
Chris Lattner1c08c712005-01-07 07:47:53 +00004531bool SelectionDAGISel::runOnFunction(Function &Fn) {
Dan Gohman5f43f922007-08-27 16:26:13 +00004532 // Get alias analysis for load/store combining.
4533 AA = &getAnalysis<AliasAnalysis>();
4534
Chris Lattner1c08c712005-01-07 07:47:53 +00004535 MachineFunction &MF = MachineFunction::construct(&Fn, TLI.getTargetMachine());
Gordon Henriksence224772008-01-07 01:30:38 +00004536 if (MF.getFunction()->hasCollector())
4537 GCI = &getAnalysis<CollectorModuleMetadata>().get(*MF.getFunction());
4538 else
4539 GCI = 0;
Chris Lattner84bc5422007-12-31 04:13:23 +00004540 RegInfo = &MF.getRegInfo();
Bill Wendling832171c2006-12-07 20:04:42 +00004541 DOUT << "\n\n\n=== " << Fn.getName() << "\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00004542
4543 FunctionLoweringInfo FuncInfo(TLI, Fn, MF);
4544
Duncan Sandsea632432007-06-13 16:53:21 +00004545 if (ExceptionHandling)
4546 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
4547 if (InvokeInst *Invoke = dyn_cast<InvokeInst>(I->getTerminator()))
4548 // Mark landing pad.
4549 FuncInfo.MBBMap[Invoke->getSuccessor(1)]->setIsLandingPad();
Duncan Sands9fac0b52007-06-06 10:05:18 +00004550
4551 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
Chris Lattner1c08c712005-01-07 07:47:53 +00004552 SelectBasicBlock(I, MF, FuncInfo);
Misha Brukmanedf128a2005-04-21 22:36:52 +00004553
Evan Chengad2070c2007-02-10 02:43:39 +00004554 // Add function live-ins to entry block live-in set.
4555 BasicBlock *EntryBB = &Fn.getEntryBlock();
4556 BB = FuncInfo.MBBMap[EntryBB];
Chris Lattner84bc5422007-12-31 04:13:23 +00004557 if (!RegInfo->livein_empty())
4558 for (MachineRegisterInfo::livein_iterator I = RegInfo->livein_begin(),
4559 E = RegInfo->livein_end(); I != E; ++I)
Evan Chengad2070c2007-02-10 02:43:39 +00004560 BB->addLiveIn(I->first);
4561
Duncan Sandsf4070822007-06-15 19:04:19 +00004562#ifndef NDEBUG
4563 assert(FuncInfo.CatchInfoFound.size() == FuncInfo.CatchInfoLost.size() &&
4564 "Not all catch info was assigned to a landing pad!");
4565#endif
4566
Chris Lattner1c08c712005-01-07 07:47:53 +00004567 return true;
4568}
4569
Chris Lattner571e4342006-10-27 21:36:01 +00004570SDOperand SelectionDAGLowering::CopyValueToVirtualRegister(Value *V,
4571 unsigned Reg) {
4572 SDOperand Op = getValue(V);
Chris Lattner18c2f132005-01-13 20:50:02 +00004573 assert((Op.getOpcode() != ISD::CopyFromReg ||
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00004574 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
Chris Lattner18c2f132005-01-13 20:50:02 +00004575 "Copy from a reg to the same reg!");
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00004576
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00004577 MVT::ValueType SrcVT = Op.getValueType();
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004578 MVT::ValueType RegisterVT = TLI.getRegisterType(SrcVT);
4579 unsigned NumRegs = TLI.getNumRegisters(SrcVT);
4580 SmallVector<SDOperand, 8> Regs(NumRegs);
4581 SmallVector<SDOperand, 8> Chains(NumRegs);
4582
4583 // Copy the value by legal parts into sequential virtual registers.
Dan Gohman532dc2e2007-07-09 20:59:04 +00004584 getCopyToParts(DAG, Op, &Regs[0], NumRegs, RegisterVT);
Dan Gohman27a70be2007-07-02 16:18:06 +00004585 for (unsigned i = 0; i != NumRegs; ++i)
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004586 Chains[i] = DAG.getCopyToReg(getRoot(), Reg + i, Regs[i]);
4587 return DAG.getNode(ISD::TokenFactor, MVT::Other, &Chains[0], NumRegs);
Chris Lattner1c08c712005-01-07 07:47:53 +00004588}
4589
Chris Lattner068a81e2005-01-17 17:15:02 +00004590void SelectionDAGISel::
Evan Cheng15699fc2007-02-10 01:08:18 +00004591LowerArguments(BasicBlock *LLVMBB, SelectionDAGLowering &SDL,
Chris Lattner068a81e2005-01-17 17:15:02 +00004592 std::vector<SDOperand> &UnorderedChains) {
4593 // If this is the entry block, emit arguments.
Evan Cheng15699fc2007-02-10 01:08:18 +00004594 Function &F = *LLVMBB->getParent();
Chris Lattner0afa8e32005-01-17 17:55:19 +00004595 FunctionLoweringInfo &FuncInfo = SDL.FuncInfo;
Chris Lattnerbf209482005-10-30 19:42:35 +00004596 SDOperand OldRoot = SDL.DAG.getRoot();
4597 std::vector<SDOperand> Args = TLI.LowerArguments(F, SDL.DAG);
Chris Lattner068a81e2005-01-17 17:15:02 +00004598
Chris Lattnerbf209482005-10-30 19:42:35 +00004599 unsigned a = 0;
4600 for (Function::arg_iterator AI = F.arg_begin(), E = F.arg_end();
4601 AI != E; ++AI, ++a)
4602 if (!AI->use_empty()) {
4603 SDL.setValue(AI, Args[a]);
Evan Chengf7179bb2006-04-27 08:29:42 +00004604
Chris Lattnerbf209482005-10-30 19:42:35 +00004605 // If this argument is live outside of the entry block, insert a copy from
4606 // whereever we got it to the vreg that other BB's will reference it as.
Chris Lattner251db182007-02-25 18:40:32 +00004607 DenseMap<const Value*, unsigned>::iterator VMI=FuncInfo.ValueMap.find(AI);
4608 if (VMI != FuncInfo.ValueMap.end()) {
4609 SDOperand Copy = SDL.CopyValueToVirtualRegister(AI, VMI->second);
Chris Lattnerbf209482005-10-30 19:42:35 +00004610 UnorderedChains.push_back(Copy);
4611 }
Chris Lattner0afa8e32005-01-17 17:55:19 +00004612 }
Chris Lattnerbf209482005-10-30 19:42:35 +00004613
Chris Lattnerbf209482005-10-30 19:42:35 +00004614 // Finally, if the target has anything special to do, allow it to do so.
Chris Lattner96645412006-05-16 06:10:58 +00004615 // FIXME: this should insert code into the DAG!
Chris Lattnerbf209482005-10-30 19:42:35 +00004616 EmitFunctionEntryCode(F, SDL.DAG.getMachineFunction());
Chris Lattner068a81e2005-01-17 17:15:02 +00004617}
4618
Duncan Sandsf4070822007-06-15 19:04:19 +00004619static void copyCatchInfo(BasicBlock *SrcBB, BasicBlock *DestBB,
4620 MachineModuleInfo *MMI, FunctionLoweringInfo &FLI) {
Duncan Sandsf4070822007-06-15 19:04:19 +00004621 for (BasicBlock::iterator I = SrcBB->begin(), E = --SrcBB->end(); I != E; ++I)
Duncan Sandscf26d7c2007-07-04 20:52:51 +00004622 if (isSelector(I)) {
Duncan Sandsf4070822007-06-15 19:04:19 +00004623 // Apply the catch info to DestBB.
4624 addCatchInfo(cast<CallInst>(*I), MMI, FLI.MBBMap[DestBB]);
4625#ifndef NDEBUG
Duncan Sands560a7372007-11-15 09:54:37 +00004626 if (!FLI.MBBMap[SrcBB]->isLandingPad())
4627 FLI.CatchInfoFound.insert(I);
Duncan Sandsf4070822007-06-15 19:04:19 +00004628#endif
4629 }
4630}
4631
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00004632/// CheckDAGForTailCallsAndFixThem - This Function looks for CALL nodes in the
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00004633/// DAG and fixes their tailcall attribute operand.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00004634static void CheckDAGForTailCallsAndFixThem(SelectionDAG &DAG,
4635 TargetLowering& TLI) {
4636 SDNode * Ret = NULL;
4637 SDOperand Terminator = DAG.getRoot();
4638
4639 // Find RET node.
4640 if (Terminator.getOpcode() == ISD::RET) {
4641 Ret = Terminator.Val;
4642 }
4643
4644 // Fix tail call attribute of CALL nodes.
4645 for (SelectionDAG::allnodes_iterator BE = DAG.allnodes_begin(),
4646 BI = prior(DAG.allnodes_end()); BI != BE; --BI) {
4647 if (BI->getOpcode() == ISD::CALL) {
4648 SDOperand OpRet(Ret, 0);
4649 SDOperand OpCall(static_cast<SDNode*>(BI), 0);
4650 bool isMarkedTailCall =
4651 cast<ConstantSDNode>(OpCall.getOperand(3))->getValue() != 0;
4652 // If CALL node has tail call attribute set to true and the call is not
4653 // eligible (no RET or the target rejects) the attribute is fixed to
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00004654 // false. The TargetLowering::IsEligibleForTailCallOptimization function
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00004655 // must correctly identify tail call optimizable calls.
4656 if (isMarkedTailCall &&
4657 (Ret==NULL ||
4658 !TLI.IsEligibleForTailCallOptimization(OpCall, OpRet, DAG))) {
4659 SmallVector<SDOperand, 32> Ops;
4660 unsigned idx=0;
4661 for(SDNode::op_iterator I =OpCall.Val->op_begin(),
4662 E=OpCall.Val->op_end(); I!=E; I++, idx++) {
4663 if (idx!=3)
4664 Ops.push_back(*I);
4665 else
4666 Ops.push_back(DAG.getConstant(false, TLI.getPointerTy()));
4667 }
4668 DAG.UpdateNodeOperands(OpCall, Ops.begin(), Ops.size());
4669 }
4670 }
4671 }
4672}
4673
Chris Lattner1c08c712005-01-07 07:47:53 +00004674void SelectionDAGISel::BuildSelectionDAG(SelectionDAG &DAG, BasicBlock *LLVMBB,
4675 std::vector<std::pair<MachineInstr*, unsigned> > &PHINodesToUpdate,
Nate Begemanf15485a2006-03-27 01:32:24 +00004676 FunctionLoweringInfo &FuncInfo) {
Gordon Henriksence224772008-01-07 01:30:38 +00004677 SelectionDAGLowering SDL(DAG, TLI, *AA, FuncInfo, GCI);
Chris Lattnerddb870b2005-01-13 17:59:43 +00004678
4679 std::vector<SDOperand> UnorderedChains;
Misha Brukmanedf128a2005-04-21 22:36:52 +00004680
Chris Lattnerbf209482005-10-30 19:42:35 +00004681 // Lower any arguments needed in this block if this is the entry block.
Dan Gohmanecb7a772007-03-22 16:38:57 +00004682 if (LLVMBB == &LLVMBB->getParent()->getEntryBlock())
Chris Lattnerbf209482005-10-30 19:42:35 +00004683 LowerArguments(LLVMBB, SDL, UnorderedChains);
Chris Lattner1c08c712005-01-07 07:47:53 +00004684
4685 BB = FuncInfo.MBBMap[LLVMBB];
4686 SDL.setCurrentBasicBlock(BB);
4687
Duncan Sandsf4070822007-06-15 19:04:19 +00004688 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Duncan Sands9fac0b52007-06-06 10:05:18 +00004689
Duncan Sandsf4070822007-06-15 19:04:19 +00004690 if (ExceptionHandling && MMI && BB->isLandingPad()) {
4691 // Add a label to mark the beginning of the landing pad. Deletion of the
4692 // landing pad can thus be detected via the MachineModuleInfo.
4693 unsigned LabelID = MMI->addLandingPad(BB);
4694 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, DAG.getEntryNode(),
Evan Chengbb81d972008-01-31 09:59:15 +00004695 DAG.getConstant(LabelID, MVT::i32),
4696 DAG.getConstant(1, MVT::i32)));
Duncan Sandsf4070822007-06-15 19:04:19 +00004697
Evan Chenge47c3332007-06-27 18:45:32 +00004698 // Mark exception register as live in.
4699 unsigned Reg = TLI.getExceptionAddressRegister();
4700 if (Reg) BB->addLiveIn(Reg);
4701
4702 // Mark exception selector register as live in.
4703 Reg = TLI.getExceptionSelectorRegister();
4704 if (Reg) BB->addLiveIn(Reg);
4705
Duncan Sandsf4070822007-06-15 19:04:19 +00004706 // FIXME: Hack around an exception handling flaw (PR1508): the personality
4707 // function and list of typeids logically belong to the invoke (or, if you
4708 // like, the basic block containing the invoke), and need to be associated
4709 // with it in the dwarf exception handling tables. Currently however the
Duncan Sandscf26d7c2007-07-04 20:52:51 +00004710 // information is provided by an intrinsic (eh.selector) that can be moved
4711 // to unexpected places by the optimizers: if the unwind edge is critical,
4712 // then breaking it can result in the intrinsics being in the successor of
4713 // the landing pad, not the landing pad itself. This results in exceptions
4714 // not being caught because no typeids are associated with the invoke.
4715 // This may not be the only way things can go wrong, but it is the only way
4716 // we try to work around for the moment.
Duncan Sandsf4070822007-06-15 19:04:19 +00004717 BranchInst *Br = dyn_cast<BranchInst>(LLVMBB->getTerminator());
4718
4719 if (Br && Br->isUnconditional()) { // Critical edge?
4720 BasicBlock::iterator I, E;
4721 for (I = LLVMBB->begin(), E = --LLVMBB->end(); I != E; ++I)
Duncan Sandscf26d7c2007-07-04 20:52:51 +00004722 if (isSelector(I))
Duncan Sandsf4070822007-06-15 19:04:19 +00004723 break;
4724
4725 if (I == E)
4726 // No catch info found - try to extract some from the successor.
4727 copyCatchInfo(Br->getSuccessor(0), LLVMBB, MMI, FuncInfo);
Duncan Sands9fac0b52007-06-06 10:05:18 +00004728 }
4729 }
4730
Chris Lattner1c08c712005-01-07 07:47:53 +00004731 // Lower all of the non-terminator instructions.
4732 for (BasicBlock::iterator I = LLVMBB->begin(), E = --LLVMBB->end();
4733 I != E; ++I)
4734 SDL.visit(*I);
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00004735
Chris Lattner1c08c712005-01-07 07:47:53 +00004736 // Ensure that all instructions which are used outside of their defining
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00004737 // blocks are available as virtual registers. Invoke is handled elsewhere.
Chris Lattner1c08c712005-01-07 07:47:53 +00004738 for (BasicBlock::iterator I = LLVMBB->begin(), E = LLVMBB->end(); I != E;++I)
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00004739 if (!I->use_empty() && !isa<PHINode>(I) && !isa<InvokeInst>(I)) {
Chris Lattner9f24ad72007-02-04 01:35:11 +00004740 DenseMap<const Value*, unsigned>::iterator VMI =FuncInfo.ValueMap.find(I);
Chris Lattner1c08c712005-01-07 07:47:53 +00004741 if (VMI != FuncInfo.ValueMap.end())
Chris Lattnerddb870b2005-01-13 17:59:43 +00004742 UnorderedChains.push_back(
Chris Lattner571e4342006-10-27 21:36:01 +00004743 SDL.CopyValueToVirtualRegister(I, VMI->second));
Chris Lattner1c08c712005-01-07 07:47:53 +00004744 }
4745
4746 // Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
4747 // ensure constants are generated when needed. Remember the virtual registers
4748 // that need to be added to the Machine PHI nodes as input. We cannot just
4749 // directly add them, because expansion might result in multiple MBB's for one
4750 // BB. As such, the start of the BB might correspond to a different MBB than
4751 // the end.
Misha Brukmanedf128a2005-04-21 22:36:52 +00004752 //
Chris Lattner8c494ab2006-10-27 23:50:33 +00004753 TerminatorInst *TI = LLVMBB->getTerminator();
Chris Lattner1c08c712005-01-07 07:47:53 +00004754
4755 // Emit constants only once even if used by multiple PHI nodes.
4756 std::map<Constant*, unsigned> ConstantsOut;
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004757
Chris Lattner8c494ab2006-10-27 23:50:33 +00004758 // Vector bool would be better, but vector<bool> is really slow.
4759 std::vector<unsigned char> SuccsHandled;
4760 if (TI->getNumSuccessors())
4761 SuccsHandled.resize(BB->getParent()->getNumBlockIDs());
4762
Dan Gohman532dc2e2007-07-09 20:59:04 +00004763 // Check successor nodes' PHI nodes that expect a constant to be available
4764 // from this block.
Chris Lattner1c08c712005-01-07 07:47:53 +00004765 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
4766 BasicBlock *SuccBB = TI->getSuccessor(succ);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004767 if (!isa<PHINode>(SuccBB->begin())) continue;
Chris Lattner8c494ab2006-10-27 23:50:33 +00004768 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004769
Chris Lattner8c494ab2006-10-27 23:50:33 +00004770 // If this terminator has multiple identical successors (common for
4771 // switches), only handle each succ once.
4772 unsigned SuccMBBNo = SuccMBB->getNumber();
4773 if (SuccsHandled[SuccMBBNo]) continue;
4774 SuccsHandled[SuccMBBNo] = true;
4775
4776 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Chris Lattner1c08c712005-01-07 07:47:53 +00004777 PHINode *PN;
4778
4779 // At this point we know that there is a 1-1 correspondence between LLVM PHI
4780 // nodes and Machine PHI nodes, but the incoming operands have not been
4781 // emitted yet.
4782 for (BasicBlock::iterator I = SuccBB->begin();
Chris Lattner8c494ab2006-10-27 23:50:33 +00004783 (PN = dyn_cast<PHINode>(I)); ++I) {
4784 // Ignore dead phi's.
4785 if (PN->use_empty()) continue;
4786
4787 unsigned Reg;
4788 Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Chris Lattner3f7927c2006-11-29 01:12:32 +00004789
Chris Lattner8c494ab2006-10-27 23:50:33 +00004790 if (Constant *C = dyn_cast<Constant>(PHIOp)) {
4791 unsigned &RegOut = ConstantsOut[C];
4792 if (RegOut == 0) {
4793 RegOut = FuncInfo.CreateRegForValue(C);
4794 UnorderedChains.push_back(
4795 SDL.CopyValueToVirtualRegister(C, RegOut));
Chris Lattner1c08c712005-01-07 07:47:53 +00004796 }
Chris Lattner8c494ab2006-10-27 23:50:33 +00004797 Reg = RegOut;
4798 } else {
4799 Reg = FuncInfo.ValueMap[PHIOp];
4800 if (Reg == 0) {
4801 assert(isa<AllocaInst>(PHIOp) &&
4802 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
4803 "Didn't codegen value into a register!??");
4804 Reg = FuncInfo.CreateRegForValue(PHIOp);
4805 UnorderedChains.push_back(
4806 SDL.CopyValueToVirtualRegister(PHIOp, Reg));
Chris Lattner7e021512006-03-31 02:12:18 +00004807 }
Chris Lattner1c08c712005-01-07 07:47:53 +00004808 }
Chris Lattner8c494ab2006-10-27 23:50:33 +00004809
4810 // Remember that this register needs to added to the machine PHI node as
4811 // the input for this MBB.
4812 MVT::ValueType VT = TLI.getValueType(PN->getType());
Dan Gohman7f321562007-06-25 16:23:39 +00004813 unsigned NumRegisters = TLI.getNumRegisters(VT);
Dan Gohmanb9f10192007-06-21 14:42:22 +00004814 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Chris Lattner8c494ab2006-10-27 23:50:33 +00004815 PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
4816 }
Chris Lattner1c08c712005-01-07 07:47:53 +00004817 }
4818 ConstantsOut.clear();
4819
Chris Lattnerddb870b2005-01-13 17:59:43 +00004820 // Turn all of the unordered chains into one factored node.
Chris Lattner5a6c6d92005-01-13 19:53:14 +00004821 if (!UnorderedChains.empty()) {
Chris Lattner7436b572005-11-09 05:03:03 +00004822 SDOperand Root = SDL.getRoot();
4823 if (Root.getOpcode() != ISD::EntryToken) {
4824 unsigned i = 0, e = UnorderedChains.size();
4825 for (; i != e; ++i) {
4826 assert(UnorderedChains[i].Val->getNumOperands() > 1);
4827 if (UnorderedChains[i].Val->getOperand(0) == Root)
4828 break; // Don't add the root if we already indirectly depend on it.
4829 }
4830
4831 if (i == e)
4832 UnorderedChains.push_back(Root);
4833 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004834 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other,
4835 &UnorderedChains[0], UnorderedChains.size()));
Chris Lattnerddb870b2005-01-13 17:59:43 +00004836 }
4837
Chris Lattner1c08c712005-01-07 07:47:53 +00004838 // Lower the terminator after the copies are emitted.
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00004839 SDL.visit(*LLVMBB->getTerminator());
Chris Lattnera651cf62005-01-17 19:43:36 +00004840
Nate Begemanf15485a2006-03-27 01:32:24 +00004841 // Copy over any CaseBlock records that may now exist due to SwitchInst
Nate Begeman37efe672006-04-22 18:53:45 +00004842 // lowering, as well as any jump table information.
Nate Begemanf15485a2006-03-27 01:32:24 +00004843 SwitchCases.clear();
4844 SwitchCases = SDL.SwitchCases;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00004845 JTCases.clear();
4846 JTCases = SDL.JTCases;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004847 BitTestCases.clear();
4848 BitTestCases = SDL.BitTestCases;
4849
Chris Lattnera651cf62005-01-17 19:43:36 +00004850 // Make sure the root of the DAG is up-to-date.
4851 DAG.setRoot(SDL.getRoot());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00004852
4853 // Check whether calls in this block are real tail calls. Fix up CALL nodes
4854 // with correct tailcall attribute so that the target can rely on the tailcall
4855 // attribute indicating whether the call is really eligible for tail call
4856 // optimization.
4857 CheckDAGForTailCallsAndFixThem(DAG, TLI);
Chris Lattner1c08c712005-01-07 07:47:53 +00004858}
4859
Nate Begemanf15485a2006-03-27 01:32:24 +00004860void SelectionDAGISel::CodeGenAndEmitDAG(SelectionDAG &DAG) {
Dan Gohman417e11b2007-10-08 15:12:17 +00004861 DOUT << "Lowered selection DAG:\n";
4862 DEBUG(DAG.dump());
4863
Chris Lattneraf21d552005-10-10 16:47:10 +00004864 // Run the DAG combiner in pre-legalize mode.
Dan Gohman5f43f922007-08-27 16:26:13 +00004865 DAG.Combine(false, *AA);
Nate Begeman2300f552005-09-07 00:15:36 +00004866
Dan Gohman417e11b2007-10-08 15:12:17 +00004867 DOUT << "Optimized lowered selection DAG:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00004868 DEBUG(DAG.dump());
Nate Begemanf15485a2006-03-27 01:32:24 +00004869
Chris Lattner1c08c712005-01-07 07:47:53 +00004870 // Second step, hack on the DAG until it only uses operations and types that
4871 // the target supports.
Chris Lattner01d029b2007-10-15 06:10:22 +00004872#if 0 // Enable this some day.
4873 DAG.LegalizeTypes();
4874 // Someday even later, enable a dag combine pass here.
4875#endif
Chris Lattnerac9dc082005-01-23 04:36:26 +00004876 DAG.Legalize();
Nate Begemanf15485a2006-03-27 01:32:24 +00004877
Bill Wendling832171c2006-12-07 20:04:42 +00004878 DOUT << "Legalized selection DAG:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00004879 DEBUG(DAG.dump());
Nate Begemanf15485a2006-03-27 01:32:24 +00004880
Chris Lattneraf21d552005-10-10 16:47:10 +00004881 // Run the DAG combiner in post-legalize mode.
Dan Gohman5f43f922007-08-27 16:26:13 +00004882 DAG.Combine(true, *AA);
Nate Begeman2300f552005-09-07 00:15:36 +00004883
Dan Gohman417e11b2007-10-08 15:12:17 +00004884 DOUT << "Optimized legalized selection DAG:\n";
4885 DEBUG(DAG.dump());
4886
Evan Chenga9c20912006-01-21 02:32:06 +00004887 if (ViewISelDAGs) DAG.viewGraph();
Evan Cheng552c4a82006-04-28 02:09:19 +00004888
Chris Lattnera33ef482005-03-30 01:10:47 +00004889 // Third, instruction select all of the operations to machine code, adding the
4890 // code to the MachineBasicBlock.
Chris Lattner1c08c712005-01-07 07:47:53 +00004891 InstructionSelectBasicBlock(DAG);
Nate Begemanf15485a2006-03-27 01:32:24 +00004892
Bill Wendling832171c2006-12-07 20:04:42 +00004893 DOUT << "Selected machine code:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00004894 DEBUG(BB->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +00004895}
Chris Lattner1c08c712005-01-07 07:47:53 +00004896
Nate Begemanf15485a2006-03-27 01:32:24 +00004897void SelectionDAGISel::SelectBasicBlock(BasicBlock *LLVMBB, MachineFunction &MF,
4898 FunctionLoweringInfo &FuncInfo) {
4899 std::vector<std::pair<MachineInstr*, unsigned> > PHINodesToUpdate;
4900 {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00004901 SelectionDAG DAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
Nate Begemanf15485a2006-03-27 01:32:24 +00004902 CurDAG = &DAG;
4903
4904 // First step, lower LLVM code to some DAG. This DAG may use operations and
4905 // types that are not supported by the target.
4906 BuildSelectionDAG(DAG, LLVMBB, PHINodesToUpdate, FuncInfo);
4907
4908 // Second step, emit the lowered DAG as machine code.
4909 CodeGenAndEmitDAG(DAG);
4910 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004911
4912 DOUT << "Total amount of phi nodes to update: "
4913 << PHINodesToUpdate.size() << "\n";
4914 DEBUG(for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i)
4915 DOUT << "Node " << i << " : (" << PHINodesToUpdate[i].first
4916 << ", " << PHINodesToUpdate[i].second << ")\n";);
Nate Begemanf15485a2006-03-27 01:32:24 +00004917
Chris Lattnera33ef482005-03-30 01:10:47 +00004918 // Next, now that we know what the last MBB the LLVM BB expanded is, update
Chris Lattner1c08c712005-01-07 07:47:53 +00004919 // PHI nodes in successors.
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004920 if (SwitchCases.empty() && JTCases.empty() && BitTestCases.empty()) {
Nate Begemanf15485a2006-03-27 01:32:24 +00004921 for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i) {
4922 MachineInstr *PHI = PHINodesToUpdate[i].first;
4923 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
4924 "This is not a machine PHI node that we are updating!");
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00004925 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[i].second,
4926 false));
4927 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begemanf15485a2006-03-27 01:32:24 +00004928 }
4929 return;
Chris Lattner1c08c712005-01-07 07:47:53 +00004930 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004931
4932 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i) {
4933 // Lower header first, if it wasn't already lowered
4934 if (!BitTestCases[i].Emitted) {
4935 SelectionDAG HSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
4936 CurDAG = &HSDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00004937 SelectionDAGLowering HSDL(HSDAG, TLI, *AA, FuncInfo, GCI);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004938 // Set the current basic block to the mbb we wish to insert the code into
4939 BB = BitTestCases[i].Parent;
4940 HSDL.setCurrentBasicBlock(BB);
4941 // Emit the code
4942 HSDL.visitBitTestHeader(BitTestCases[i]);
4943 HSDAG.setRoot(HSDL.getRoot());
4944 CodeGenAndEmitDAG(HSDAG);
4945 }
4946
4947 for (unsigned j = 0, ej = BitTestCases[i].Cases.size(); j != ej; ++j) {
4948 SelectionDAG BSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
4949 CurDAG = &BSDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00004950 SelectionDAGLowering BSDL(BSDAG, TLI, *AA, FuncInfo, GCI);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004951 // Set the current basic block to the mbb we wish to insert the code into
4952 BB = BitTestCases[i].Cases[j].ThisBB;
4953 BSDL.setCurrentBasicBlock(BB);
4954 // Emit the code
4955 if (j+1 != ej)
4956 BSDL.visitBitTestCase(BitTestCases[i].Cases[j+1].ThisBB,
4957 BitTestCases[i].Reg,
4958 BitTestCases[i].Cases[j]);
4959 else
4960 BSDL.visitBitTestCase(BitTestCases[i].Default,
4961 BitTestCases[i].Reg,
4962 BitTestCases[i].Cases[j]);
4963
4964
4965 BSDAG.setRoot(BSDL.getRoot());
4966 CodeGenAndEmitDAG(BSDAG);
4967 }
4968
4969 // Update PHI Nodes
4970 for (unsigned pi = 0, pe = PHINodesToUpdate.size(); pi != pe; ++pi) {
4971 MachineInstr *PHI = PHINodesToUpdate[pi].first;
4972 MachineBasicBlock *PHIBB = PHI->getParent();
4973 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
4974 "This is not a machine PHI node that we are updating!");
4975 // This is "default" BB. We have two jumps to it. From "header" BB and
4976 // from last "case" BB.
4977 if (PHIBB == BitTestCases[i].Default) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00004978 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
4979 false));
4980 PHI->addOperand(MachineOperand::CreateMBB(BitTestCases[i].Parent));
4981 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
4982 false));
4983 PHI->addOperand(MachineOperand::CreateMBB(BitTestCases[i].Cases.
4984 back().ThisBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004985 }
4986 // One of "cases" BB.
4987 for (unsigned j = 0, ej = BitTestCases[i].Cases.size(); j != ej; ++j) {
4988 MachineBasicBlock* cBB = BitTestCases[i].Cases[j].ThisBB;
4989 if (cBB->succ_end() !=
4990 std::find(cBB->succ_begin(),cBB->succ_end(), PHIBB)) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00004991 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
4992 false));
4993 PHI->addOperand(MachineOperand::CreateMBB(cBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004994 }
4995 }
4996 }
4997 }
4998
Nate Begeman9453eea2006-04-23 06:26:20 +00004999 // If the JumpTable record is filled in, then we need to emit a jump table.
5000 // Updating the PHI nodes is tricky in this case, since we need to determine
5001 // whether the PHI is a successor of the range check MBB or the jump table MBB
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005002 for (unsigned i = 0, e = JTCases.size(); i != e; ++i) {
5003 // Lower header first, if it wasn't already lowered
5004 if (!JTCases[i].first.Emitted) {
5005 SelectionDAG HSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
5006 CurDAG = &HSDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00005007 SelectionDAGLowering HSDL(HSDAG, TLI, *AA, FuncInfo, GCI);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005008 // Set the current basic block to the mbb we wish to insert the code into
5009 BB = JTCases[i].first.HeaderBB;
5010 HSDL.setCurrentBasicBlock(BB);
5011 // Emit the code
5012 HSDL.visitJumpTableHeader(JTCases[i].second, JTCases[i].first);
5013 HSDAG.setRoot(HSDL.getRoot());
5014 CodeGenAndEmitDAG(HSDAG);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005015 }
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005016
5017 SelectionDAG JSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
5018 CurDAG = &JSDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00005019 SelectionDAGLowering JSDL(JSDAG, TLI, *AA, FuncInfo, GCI);
Nate Begeman37efe672006-04-22 18:53:45 +00005020 // Set the current basic block to the mbb we wish to insert the code into
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005021 BB = JTCases[i].second.MBB;
5022 JSDL.setCurrentBasicBlock(BB);
Nate Begeman37efe672006-04-22 18:53:45 +00005023 // Emit the code
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005024 JSDL.visitJumpTable(JTCases[i].second);
5025 JSDAG.setRoot(JSDL.getRoot());
5026 CodeGenAndEmitDAG(JSDAG);
5027
Nate Begeman37efe672006-04-22 18:53:45 +00005028 // Update PHI Nodes
5029 for (unsigned pi = 0, pe = PHINodesToUpdate.size(); pi != pe; ++pi) {
5030 MachineInstr *PHI = PHINodesToUpdate[pi].first;
5031 MachineBasicBlock *PHIBB = PHI->getParent();
5032 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
5033 "This is not a machine PHI node that we are updating!");
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005034 // "default" BB. We can go there only from header BB.
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005035 if (PHIBB == JTCases[i].second.Default) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005036 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
5037 false));
5038 PHI->addOperand(MachineOperand::CreateMBB(JTCases[i].first.HeaderBB));
Nate Begemanf4360a42006-05-03 03:48:02 +00005039 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005040 // JT BB. Just iterate over successors here
Nate Begemanf4360a42006-05-03 03:48:02 +00005041 if (BB->succ_end() != std::find(BB->succ_begin(),BB->succ_end(), PHIBB)) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005042 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
5043 false));
5044 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begeman37efe672006-04-22 18:53:45 +00005045 }
5046 }
Nate Begeman37efe672006-04-22 18:53:45 +00005047 }
5048
Chris Lattnerb2e806e2006-10-22 23:00:53 +00005049 // If the switch block involved a branch to one of the actual successors, we
5050 // need to update PHI nodes in that block.
5051 for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i) {
5052 MachineInstr *PHI = PHINodesToUpdate[i].first;
5053 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
5054 "This is not a machine PHI node that we are updating!");
5055 if (BB->isSuccessor(PHI->getParent())) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005056 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[i].second,
5057 false));
5058 PHI->addOperand(MachineOperand::CreateMBB(BB));
Chris Lattnerb2e806e2006-10-22 23:00:53 +00005059 }
5060 }
5061
Nate Begemanf15485a2006-03-27 01:32:24 +00005062 // If we generated any switch lowering information, build and codegen any
5063 // additional DAGs necessary.
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005064 for (unsigned i = 0, e = SwitchCases.size(); i != e; ++i) {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00005065 SelectionDAG SDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
Nate Begemanf15485a2006-03-27 01:32:24 +00005066 CurDAG = &SDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00005067 SelectionDAGLowering SDL(SDAG, TLI, *AA, FuncInfo, GCI);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005068
Nate Begemanf15485a2006-03-27 01:32:24 +00005069 // Set the current basic block to the mbb we wish to insert the code into
5070 BB = SwitchCases[i].ThisBB;
5071 SDL.setCurrentBasicBlock(BB);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005072
Nate Begemanf15485a2006-03-27 01:32:24 +00005073 // Emit the code
5074 SDL.visitSwitchCase(SwitchCases[i]);
5075 SDAG.setRoot(SDL.getRoot());
5076 CodeGenAndEmitDAG(SDAG);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005077
5078 // Handle any PHI nodes in successors of this chunk, as if we were coming
5079 // from the original BB before switch expansion. Note that PHI nodes can
5080 // occur multiple times in PHINodesToUpdate. We have to be very careful to
5081 // handle them the right number of times.
Chris Lattner57ab6592006-10-24 17:57:59 +00005082 while ((BB = SwitchCases[i].TrueBB)) { // Handle LHS and RHS.
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005083 for (MachineBasicBlock::iterator Phi = BB->begin();
5084 Phi != BB->end() && Phi->getOpcode() == TargetInstrInfo::PHI; ++Phi){
5085 // This value for this PHI node is recorded in PHINodesToUpdate, get it.
5086 for (unsigned pn = 0; ; ++pn) {
5087 assert(pn != PHINodesToUpdate.size() && "Didn't find PHI entry!");
5088 if (PHINodesToUpdate[pn].first == Phi) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005089 Phi->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pn].
5090 second, false));
5091 Phi->addOperand(MachineOperand::CreateMBB(SwitchCases[i].ThisBB));
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005092 break;
5093 }
5094 }
Nate Begemanf15485a2006-03-27 01:32:24 +00005095 }
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005096
5097 // Don't process RHS if same block as LHS.
Chris Lattner57ab6592006-10-24 17:57:59 +00005098 if (BB == SwitchCases[i].FalseBB)
5099 SwitchCases[i].FalseBB = 0;
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005100
5101 // If we haven't handled the RHS, do so now. Otherwise, we're done.
Chris Lattner24525952006-10-24 18:07:37 +00005102 SwitchCases[i].TrueBB = SwitchCases[i].FalseBB;
Chris Lattner57ab6592006-10-24 17:57:59 +00005103 SwitchCases[i].FalseBB = 0;
Nate Begemanf15485a2006-03-27 01:32:24 +00005104 }
Chris Lattner57ab6592006-10-24 17:57:59 +00005105 assert(SwitchCases[i].TrueBB == 0 && SwitchCases[i].FalseBB == 0);
Chris Lattnera33ef482005-03-30 01:10:47 +00005106 }
Chris Lattner1c08c712005-01-07 07:47:53 +00005107}
Evan Chenga9c20912006-01-21 02:32:06 +00005108
Jim Laskey13ec7022006-08-01 14:21:23 +00005109
Evan Chenga9c20912006-01-21 02:32:06 +00005110//===----------------------------------------------------------------------===//
5111/// ScheduleAndEmitDAG - Pick a safe ordering and emit instructions for each
5112/// target node in the graph.
5113void SelectionDAGISel::ScheduleAndEmitDAG(SelectionDAG &DAG) {
5114 if (ViewSchedDAGs) DAG.viewGraph();
Evan Cheng4ef10862006-01-23 07:01:07 +00005115
Jim Laskeyeb577ba2006-08-02 12:30:23 +00005116 RegisterScheduler::FunctionPassCtor Ctor = RegisterScheduler::getDefault();
Jim Laskey13ec7022006-08-01 14:21:23 +00005117
5118 if (!Ctor) {
Jim Laskeyeb577ba2006-08-02 12:30:23 +00005119 Ctor = ISHeuristic;
Jim Laskey9373beb2006-08-01 19:14:14 +00005120 RegisterScheduler::setDefault(Ctor);
Evan Cheng4ef10862006-01-23 07:01:07 +00005121 }
Jim Laskey13ec7022006-08-01 14:21:23 +00005122
Jim Laskey9ff542f2006-08-01 18:29:48 +00005123 ScheduleDAG *SL = Ctor(this, &DAG, BB);
Chris Lattnera3818e62006-01-21 19:12:11 +00005124 BB = SL->Run();
Dan Gohman3e1a7ae2007-08-28 20:32:58 +00005125
5126 if (ViewSUnitDAGs) SL->viewGraph();
5127
Evan Chengcccf1232006-02-04 06:49:00 +00005128 delete SL;
Evan Chenga9c20912006-01-21 02:32:06 +00005129}
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005130
Chris Lattner03fc53c2006-03-06 00:22:00 +00005131
Jim Laskey9ff542f2006-08-01 18:29:48 +00005132HazardRecognizer *SelectionDAGISel::CreateTargetHazardRecognizer() {
5133 return new HazardRecognizer();
5134}
5135
Chris Lattner75548062006-10-11 03:58:02 +00005136//===----------------------------------------------------------------------===//
5137// Helper functions used by the generated instruction selector.
5138//===----------------------------------------------------------------------===//
5139// Calls to these methods are generated by tblgen.
5140
5141/// CheckAndMask - The isel is trying to match something like (and X, 255). If
5142/// the dag combiner simplified the 255, we still want to match. RHS is the
5143/// actual value in the DAG on the RHS of an AND, and DesiredMaskS is the value
5144/// specified in the .td file (e.g. 255).
5145bool SelectionDAGISel::CheckAndMask(SDOperand LHS, ConstantSDNode *RHS,
Dan Gohmandc9b3d02007-07-24 23:00:27 +00005146 int64_t DesiredMaskS) const {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005147 const APInt &ActualMask = RHS->getAPIntValue();
5148 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Chris Lattner75548062006-10-11 03:58:02 +00005149
5150 // If the actual mask exactly matches, success!
5151 if (ActualMask == DesiredMask)
5152 return true;
5153
5154 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005155 if (ActualMask.intersects(~DesiredMask))
Chris Lattner75548062006-10-11 03:58:02 +00005156 return false;
5157
5158 // Otherwise, the DAG Combiner may have proven that the value coming in is
5159 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005160 APInt NeededMask = DesiredMask & ~ActualMask;
Dan Gohmanea859be2007-06-22 14:59:07 +00005161 if (CurDAG->MaskedValueIsZero(LHS, NeededMask))
Chris Lattner75548062006-10-11 03:58:02 +00005162 return true;
5163
5164 // TODO: check to see if missing bits are just not demanded.
5165
5166 // Otherwise, this pattern doesn't match.
5167 return false;
5168}
5169
5170/// CheckOrMask - The isel is trying to match something like (or X, 255). If
5171/// the dag combiner simplified the 255, we still want to match. RHS is the
5172/// actual value in the DAG on the RHS of an OR, and DesiredMaskS is the value
5173/// specified in the .td file (e.g. 255).
5174bool SelectionDAGISel::CheckOrMask(SDOperand LHS, ConstantSDNode *RHS,
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005175 int64_t DesiredMaskS) const {
5176 const APInt &ActualMask = RHS->getAPIntValue();
5177 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Chris Lattner75548062006-10-11 03:58:02 +00005178
5179 // If the actual mask exactly matches, success!
5180 if (ActualMask == DesiredMask)
5181 return true;
5182
5183 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005184 if (ActualMask.intersects(~DesiredMask))
Chris Lattner75548062006-10-11 03:58:02 +00005185 return false;
5186
5187 // Otherwise, the DAG Combiner may have proven that the value coming in is
5188 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005189 APInt NeededMask = DesiredMask & ~ActualMask;
Chris Lattner75548062006-10-11 03:58:02 +00005190
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005191 APInt KnownZero, KnownOne;
Dan Gohmanea859be2007-06-22 14:59:07 +00005192 CurDAG->ComputeMaskedBits(LHS, NeededMask, KnownZero, KnownOne);
Chris Lattner75548062006-10-11 03:58:02 +00005193
5194 // If all the missing bits in the or are already known to be set, match!
5195 if ((NeededMask & KnownOne) == NeededMask)
5196 return true;
5197
5198 // TODO: check to see if missing bits are just not demanded.
5199
5200 // Otherwise, this pattern doesn't match.
5201 return false;
5202}
5203
Jim Laskey9ff542f2006-08-01 18:29:48 +00005204
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005205/// SelectInlineAsmMemoryOperands - Calls to this are automatically generated
5206/// by tblgen. Others should not call it.
5207void SelectionDAGISel::
5208SelectInlineAsmMemoryOperands(std::vector<SDOperand> &Ops, SelectionDAG &DAG) {
5209 std::vector<SDOperand> InOps;
5210 std::swap(InOps, Ops);
5211
5212 Ops.push_back(InOps[0]); // input chain.
5213 Ops.push_back(InOps[1]); // input asm string.
5214
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005215 unsigned i = 2, e = InOps.size();
5216 if (InOps[e-1].getValueType() == MVT::Flag)
5217 --e; // Don't process a flag operand if it is here.
5218
5219 while (i != e) {
5220 unsigned Flags = cast<ConstantSDNode>(InOps[i])->getValue();
5221 if ((Flags & 7) != 4 /*MEM*/) {
5222 // Just skip over this operand, copying the operands verbatim.
5223 Ops.insert(Ops.end(), InOps.begin()+i, InOps.begin()+i+(Flags >> 3) + 1);
5224 i += (Flags >> 3) + 1;
5225 } else {
5226 assert((Flags >> 3) == 1 && "Memory operand with multiple values?");
5227 // Otherwise, this is a memory operand. Ask the target to select it.
5228 std::vector<SDOperand> SelOps;
5229 if (SelectInlineAsmMemoryOperand(InOps[i+1], 'm', SelOps, DAG)) {
Bill Wendling832171c2006-12-07 20:04:42 +00005230 cerr << "Could not match memory address. Inline asm failure!\n";
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005231 exit(1);
5232 }
5233
5234 // Add this to the output node.
Chris Lattner4b993b12007-04-09 00:33:58 +00005235 MVT::ValueType IntPtrTy = DAG.getTargetLoweringInfo().getPointerTy();
Chris Lattner36d43962006-12-16 21:14:48 +00005236 Ops.push_back(DAG.getTargetConstant(4/*MEM*/ | (SelOps.size() << 3),
Chris Lattner4b993b12007-04-09 00:33:58 +00005237 IntPtrTy));
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005238 Ops.insert(Ops.end(), SelOps.begin(), SelOps.end());
5239 i += 2;
5240 }
5241 }
5242
5243 // Add the flag input back if present.
5244 if (e != InOps.size())
5245 Ops.push_back(InOps.back());
5246}
Devang Patel794fd752007-05-01 21:15:47 +00005247
Devang Patel19974732007-05-03 01:11:54 +00005248char SelectionDAGISel::ID = 0;