blob: 99d36071cfa43dab1bbb60d581e6aa6b58cae3f0 [file] [log] [blame]
Alkis Evlogimenos71499de2003-12-18 13:06:04 +00001//===-- TwoAddressInstructionPass.cpp - Two-Address instruction pass ------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenos71499de2003-12-18 13:06:04 +00007//
8//===----------------------------------------------------------------------===//
9//
Alkis Evlogimenos50c047d2004-01-04 23:09:24 +000010// This file implements the TwoAddress instruction pass which is used
11// by most register allocators. Two-Address instructions are rewritten
12// from:
13//
14// A = B op C
15//
16// to:
17//
18// A = B
Alkis Evlogimenos14be6402004-02-04 22:17:40 +000019// A op= C
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000020//
Alkis Evlogimenos14be6402004-02-04 22:17:40 +000021// Note that if a register allocator chooses to use this pass, that it
22// has to be capable of handling the non-SSA nature of these rewritten
23// virtual registers.
24//
25// It is also worth noting that the duplicate operand of the two
26// address instruction is removed.
Chris Lattnerbd91c1c2004-01-31 21:07:15 +000027//
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000028//===----------------------------------------------------------------------===//
29
30#define DEBUG_TYPE "twoaddrinstr"
Chris Lattnerbd91c1c2004-01-31 21:07:15 +000031#include "llvm/CodeGen/Passes.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000032#include "llvm/ADT/BitVector.h"
33#include "llvm/ADT/DenseMap.h"
34#include "llvm/ADT/STLExtras.h"
35#include "llvm/ADT/SmallSet.h"
36#include "llvm/ADT/Statistic.h"
37#include "llvm/Analysis/AliasAnalysis.h"
Jakob Stoklund Olesen5bfdedf2012-08-03 22:58:34 +000038#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000039#include "llvm/CodeGen/LiveVariables.h"
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000040#include "llvm/CodeGen/MachineFunctionPass.h"
41#include "llvm/CodeGen/MachineInstr.h"
Bob Wilson852a7e32010-06-15 05:56:31 +000042#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000043#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000044#include "llvm/IR/Function.h"
Evan Cheng2a4410d2011-11-14 19:48:55 +000045#include "llvm/MC/MCInstrItineraries.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000046#include "llvm/Support/Debug.h"
47#include "llvm/Support/ErrorHandling.h"
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000048#include "llvm/Target/TargetInstrInfo.h"
49#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000050#include "llvm/Target/TargetOptions.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000051#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000052using namespace llvm;
53
Chris Lattnercd3245a2006-12-19 22:41:21 +000054STATISTIC(NumTwoAddressInstrs, "Number of two-address instructions");
55STATISTIC(NumCommuted , "Number of instructions commuted to coalesce");
Evan Chengd498c8f2009-01-25 03:53:59 +000056STATISTIC(NumAggrCommuted , "Number of instructions aggressively commuted");
Chris Lattnercd3245a2006-12-19 22:41:21 +000057STATISTIC(NumConvertedTo3Addr, "Number of instructions promoted to 3-address");
Evan Cheng875357d2008-03-13 06:37:55 +000058STATISTIC(Num3AddrSunk, "Number of 3-address instructions sunk");
Evan Cheng2a4410d2011-11-14 19:48:55 +000059STATISTIC(NumReSchedUps, "Number of instructions re-scheduled up");
60STATISTIC(NumReSchedDowns, "Number of instructions re-scheduled down");
Evan Cheng875357d2008-03-13 06:37:55 +000061
62namespace {
Jakob Stoklund Olesen6db89362012-10-26 21:12:49 +000063class TwoAddressInstructionPass : public MachineFunctionPass {
64 MachineFunction *MF;
65 const TargetInstrInfo *TII;
66 const TargetRegisterInfo *TRI;
67 const InstrItineraryData *InstrItins;
68 MachineRegisterInfo *MRI;
69 LiveVariables *LV;
70 SlotIndexes *Indexes;
71 LiveIntervals *LIS;
72 AliasAnalysis *AA;
73 CodeGenOpt::Level OptLevel;
Evan Cheng875357d2008-03-13 06:37:55 +000074
Jakob Stoklund Olesen0de4fd22012-10-26 23:05:10 +000075 // The current basic block being processed.
76 MachineBasicBlock *MBB;
77
Jakob Stoklund Olesen6db89362012-10-26 21:12:49 +000078 // DistanceMap - Keep track the distance of a MI from the start of the
79 // current basic block.
80 DenseMap<MachineInstr*, unsigned> DistanceMap;
Evan Cheng870b8072009-03-01 02:03:43 +000081
Jakob Stoklund Olesen002ef572012-10-26 22:06:00 +000082 // Set of already processed instructions in the current block.
83 SmallPtrSet<MachineInstr*, 8> Processed;
84
Jakob Stoklund Olesen6db89362012-10-26 21:12:49 +000085 // SrcRegMap - A map from virtual registers to physical registers which are
86 // likely targets to be coalesced to due to copies from physical registers to
87 // virtual registers. e.g. v1024 = move r0.
88 DenseMap<unsigned, unsigned> SrcRegMap;
Evan Cheng870b8072009-03-01 02:03:43 +000089
Jakob Stoklund Olesen6db89362012-10-26 21:12:49 +000090 // DstRegMap - A map from virtual registers to physical registers which are
91 // likely targets to be coalesced to due to copies to physical registers from
92 // virtual registers. e.g. r1 = move v1024.
93 DenseMap<unsigned, unsigned> DstRegMap;
Evan Cheng870b8072009-03-01 02:03:43 +000094
Jakob Stoklund Olesen0de4fd22012-10-26 23:05:10 +000095 bool sink3AddrInstruction(MachineInstr *MI, unsigned Reg,
Jakob Stoklund Olesen6db89362012-10-26 21:12:49 +000096 MachineBasicBlock::iterator OldPos);
Evan Cheng7543e582008-06-18 07:49:14 +000097
Jakob Stoklund Olesen0de4fd22012-10-26 23:05:10 +000098 bool noUseAfterLastDef(unsigned Reg, unsigned Dist, unsigned &LastDef);
Evan Chengd498c8f2009-01-25 03:53:59 +000099
Jakob Stoklund Olesen6db89362012-10-26 21:12:49 +0000100 bool isProfitableToCommute(unsigned regA, unsigned regB, unsigned regC,
Jakob Stoklund Olesen0de4fd22012-10-26 23:05:10 +0000101 MachineInstr *MI, unsigned Dist);
Evan Chengd498c8f2009-01-25 03:53:59 +0000102
Jakob Stoklund Olesen6db89362012-10-26 21:12:49 +0000103 bool commuteInstruction(MachineBasicBlock::iterator &mi,
Jakob Stoklund Olesen6db89362012-10-26 21:12:49 +0000104 unsigned RegB, unsigned RegC, unsigned Dist);
Evan Cheng870b8072009-03-01 02:03:43 +0000105
Jakob Stoklund Olesen6db89362012-10-26 21:12:49 +0000106 bool isProfitableToConv3Addr(unsigned RegA, unsigned RegB);
Evan Chenge6f350d2009-03-30 21:34:07 +0000107
Jakob Stoklund Olesen6db89362012-10-26 21:12:49 +0000108 bool convertInstTo3Addr(MachineBasicBlock::iterator &mi,
109 MachineBasicBlock::iterator &nmi,
Jakob Stoklund Olesen6db89362012-10-26 21:12:49 +0000110 unsigned RegA, unsigned RegB, unsigned Dist);
Evan Chenge6f350d2009-03-30 21:34:07 +0000111
Jakob Stoklund Olesen0de4fd22012-10-26 23:05:10 +0000112 bool isDefTooClose(unsigned Reg, unsigned Dist, MachineInstr *MI);
Evan Cheng2a4410d2011-11-14 19:48:55 +0000113
Jakob Stoklund Olesen0de4fd22012-10-26 23:05:10 +0000114 bool rescheduleMIBelowKill(MachineBasicBlock::iterator &mi,
Jakob Stoklund Olesen6db89362012-10-26 21:12:49 +0000115 MachineBasicBlock::iterator &nmi,
116 unsigned Reg);
Jakob Stoklund Olesen0de4fd22012-10-26 23:05:10 +0000117 bool rescheduleKillAboveMI(MachineBasicBlock::iterator &mi,
Jakob Stoklund Olesen6db89362012-10-26 21:12:49 +0000118 MachineBasicBlock::iterator &nmi,
119 unsigned Reg);
120
121 bool tryInstructionTransform(MachineBasicBlock::iterator &mi,
Evan Cheng2a4410d2011-11-14 19:48:55 +0000122 MachineBasicBlock::iterator &nmi,
Jakob Stoklund Olesen6db89362012-10-26 21:12:49 +0000123 unsigned SrcIdx, unsigned DstIdx,
Jakob Stoklund Olesen002ef572012-10-26 22:06:00 +0000124 unsigned Dist);
Evan Cheng2a4410d2011-11-14 19:48:55 +0000125
Jakob Stoklund Olesen0de4fd22012-10-26 23:05:10 +0000126 void scanUses(unsigned DstReg);
Evan Chengf06e6c22011-03-02 01:08:17 +0000127
Jakob Stoklund Olesen0de4fd22012-10-26 23:05:10 +0000128 void processCopy(MachineInstr *MI);
Bob Wilsoncc80df92009-09-03 20:58:42 +0000129
Jakob Stoklund Olesen6db89362012-10-26 21:12:49 +0000130 typedef SmallVector<std::pair<unsigned, unsigned>, 4> TiedPairList;
131 typedef SmallDenseMap<unsigned, TiedPairList> TiedOperandMap;
132 bool collectTiedOperands(MachineInstr *MI, TiedOperandMap&);
133 void processTiedPairs(MachineInstr *MI, TiedPairList&, unsigned &Dist);
Jakob Stoklund Olesen8c3dccd2012-12-01 01:06:44 +0000134 void eliminateRegSequence(MachineBasicBlock::iterator&);
Jakob Stoklund Olesen6ac80662012-08-03 23:25:45 +0000135
Jakob Stoklund Olesen6db89362012-10-26 21:12:49 +0000136public:
137 static char ID; // Pass identification, replacement for typeid
138 TwoAddressInstructionPass() : MachineFunctionPass(ID) {
139 initializeTwoAddressInstructionPassPass(*PassRegistry::getPassRegistry());
140 }
Evan Chengc6dcce32010-05-17 23:24:12 +0000141
Jakob Stoklund Olesen6db89362012-10-26 21:12:49 +0000142 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
143 AU.setPreservesCFG();
144 AU.addRequired<AliasAnalysis>();
145 AU.addPreserved<LiveVariables>();
146 AU.addPreserved<SlotIndexes>();
147 AU.addPreserved<LiveIntervals>();
148 AU.addPreservedID(MachineLoopInfoID);
149 AU.addPreservedID(MachineDominatorsID);
150 MachineFunctionPass::getAnalysisUsage(AU);
151 }
Devang Patel794fd752007-05-01 21:15:47 +0000152
Jakob Stoklund Olesen6db89362012-10-26 21:12:49 +0000153 /// runOnMachineFunction - Pass entry point.
154 bool runOnMachineFunction(MachineFunction&);
155};
156} // end anonymous namespace
Alkis Evlogimenos71499de2003-12-18 13:06:04 +0000157
Dan Gohman844731a2008-05-13 00:00:25 +0000158char TwoAddressInstructionPass::ID = 0;
Owen Anderson2ab36d32010-10-12 19:48:12 +0000159INITIALIZE_PASS_BEGIN(TwoAddressInstructionPass, "twoaddressinstruction",
160 "Two-Address instruction pass", false, false)
161INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
162INITIALIZE_PASS_END(TwoAddressInstructionPass, "twoaddressinstruction",
Owen Andersonce665bd2010-10-07 22:25:06 +0000163 "Two-Address instruction pass", false, false)
Dan Gohman844731a2008-05-13 00:00:25 +0000164
Owen Anderson90c579d2010-08-06 18:33:48 +0000165char &llvm::TwoAddressInstructionPassID = TwoAddressInstructionPass::ID;
Alkis Evlogimenos4c080862003-12-18 22:40:24 +0000166
Jakob Stoklund Olesen6db89362012-10-26 21:12:49 +0000167/// sink3AddrInstruction - A two-address instruction has been converted to a
Evan Cheng875357d2008-03-13 06:37:55 +0000168/// three-address instruction to avoid clobbering a register. Try to sink it
Bill Wendling637980e2008-05-10 00:12:52 +0000169/// past the instruction that would kill the above mentioned register to reduce
170/// register pressure.
Jakob Stoklund Olesen0de4fd22012-10-26 23:05:10 +0000171bool TwoAddressInstructionPass::
172sink3AddrInstruction(MachineInstr *MI, unsigned SavedReg,
173 MachineBasicBlock::iterator OldPos) {
Eli Friedmanbde81d52011-09-23 22:41:57 +0000174 // FIXME: Shouldn't we be trying to do this before we three-addressify the
175 // instruction? After this transformation is done, we no longer need
176 // the instruction to be in three-address form.
177
Evan Cheng875357d2008-03-13 06:37:55 +0000178 // Check if it's safe to move this instruction.
179 bool SeenStore = true; // Be conservative.
Evan Chengac1abde2010-03-02 19:03:01 +0000180 if (!MI->isSafeToMove(TII, AA, SeenStore))
Evan Cheng875357d2008-03-13 06:37:55 +0000181 return false;
182
183 unsigned DefReg = 0;
184 SmallSet<unsigned, 4> UseRegs;
Bill Wendling637980e2008-05-10 00:12:52 +0000185
Evan Cheng875357d2008-03-13 06:37:55 +0000186 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
187 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000188 if (!MO.isReg())
Evan Cheng875357d2008-03-13 06:37:55 +0000189 continue;
190 unsigned MOReg = MO.getReg();
191 if (!MOReg)
192 continue;
193 if (MO.isUse() && MOReg != SavedReg)
194 UseRegs.insert(MO.getReg());
195 if (!MO.isDef())
196 continue;
197 if (MO.isImplicit())
198 // Don't try to move it if it implicitly defines a register.
199 return false;
200 if (DefReg)
201 // For now, don't move any instructions that define multiple registers.
202 return false;
203 DefReg = MO.getReg();
204 }
205
206 // Find the instruction that kills SavedReg.
207 MachineInstr *KillMI = NULL;
Evan Chengf1250ee2010-03-23 20:36:12 +0000208 for (MachineRegisterInfo::use_nodbg_iterator
209 UI = MRI->use_nodbg_begin(SavedReg),
210 UE = MRI->use_nodbg_end(); UI != UE; ++UI) {
Evan Cheng875357d2008-03-13 06:37:55 +0000211 MachineOperand &UseMO = UI.getOperand();
212 if (!UseMO.isKill())
213 continue;
214 KillMI = UseMO.getParent();
215 break;
216 }
Bill Wendling637980e2008-05-10 00:12:52 +0000217
Eli Friedmanbde81d52011-09-23 22:41:57 +0000218 // If we find the instruction that kills SavedReg, and it is in an
219 // appropriate location, we can try to sink the current instruction
220 // past it.
221 if (!KillMI || KillMI->getParent() != MBB || KillMI == MI ||
Jakob Stoklund Olesen988069e2012-08-09 22:08:26 +0000222 KillMI == OldPos || KillMI->isTerminator())
Evan Cheng875357d2008-03-13 06:37:55 +0000223 return false;
224
Bill Wendling637980e2008-05-10 00:12:52 +0000225 // If any of the definitions are used by another instruction between the
226 // position and the kill use, then it's not safe to sink it.
Andrew Trick8247e0d2012-02-03 05:12:30 +0000227 //
Bill Wendling637980e2008-05-10 00:12:52 +0000228 // FIXME: This can be sped up if there is an easy way to query whether an
Evan Cheng7543e582008-06-18 07:49:14 +0000229 // instruction is before or after another instruction. Then we can use
Bill Wendling637980e2008-05-10 00:12:52 +0000230 // MachineRegisterInfo def / use instead.
Evan Cheng875357d2008-03-13 06:37:55 +0000231 MachineOperand *KillMO = NULL;
232 MachineBasicBlock::iterator KillPos = KillMI;
233 ++KillPos;
Bill Wendling637980e2008-05-10 00:12:52 +0000234
Evan Cheng7543e582008-06-18 07:49:14 +0000235 unsigned NumVisited = 0;
Chris Lattner7896c9f2009-12-03 00:50:42 +0000236 for (MachineBasicBlock::iterator I = llvm::next(OldPos); I != KillPos; ++I) {
Evan Cheng875357d2008-03-13 06:37:55 +0000237 MachineInstr *OtherMI = I;
Dale Johannesen3bfef032010-02-11 18:22:31 +0000238 // DBG_VALUE cannot be counted against the limit.
239 if (OtherMI->isDebugValue())
240 continue;
Evan Cheng7543e582008-06-18 07:49:14 +0000241 if (NumVisited > 30) // FIXME: Arbitrary limit to reduce compile time cost.
242 return false;
243 ++NumVisited;
Evan Cheng875357d2008-03-13 06:37:55 +0000244 for (unsigned i = 0, e = OtherMI->getNumOperands(); i != e; ++i) {
245 MachineOperand &MO = OtherMI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000246 if (!MO.isReg())
Evan Cheng875357d2008-03-13 06:37:55 +0000247 continue;
248 unsigned MOReg = MO.getReg();
249 if (!MOReg)
250 continue;
251 if (DefReg == MOReg)
252 return false;
Bill Wendling637980e2008-05-10 00:12:52 +0000253
Evan Cheng875357d2008-03-13 06:37:55 +0000254 if (MO.isKill()) {
255 if (OtherMI == KillMI && MOReg == SavedReg)
Evan Cheng7543e582008-06-18 07:49:14 +0000256 // Save the operand that kills the register. We want to unset the kill
257 // marker if we can sink MI past it.
Evan Cheng875357d2008-03-13 06:37:55 +0000258 KillMO = &MO;
259 else if (UseRegs.count(MOReg))
260 // One of the uses is killed before the destination.
261 return false;
262 }
263 }
264 }
Jakob Stoklund Olesen988069e2012-08-09 22:08:26 +0000265 assert(KillMO && "Didn't find kill");
Evan Cheng875357d2008-03-13 06:37:55 +0000266
Evan Cheng875357d2008-03-13 06:37:55 +0000267 // Update kill and LV information.
268 KillMO->setIsKill(false);
269 KillMO = MI->findRegisterUseOperand(SavedReg, false, TRI);
270 KillMO->setIsKill(true);
Andrew Trick8247e0d2012-02-03 05:12:30 +0000271
Evan Cheng9f1c8312008-07-03 09:09:37 +0000272 if (LV)
273 LV->replaceKillInstruction(SavedReg, KillMI, MI);
Evan Cheng875357d2008-03-13 06:37:55 +0000274
275 // Move instruction to its destination.
276 MBB->remove(MI);
277 MBB->insert(KillPos, MI);
278
Jakob Stoklund Olesen5bfdedf2012-08-03 22:58:34 +0000279 if (LIS)
280 LIS->handleMove(MI);
281
Evan Cheng875357d2008-03-13 06:37:55 +0000282 ++Num3AddrSunk;
283 return true;
284}
285
Jakob Stoklund Olesen6db89362012-10-26 21:12:49 +0000286/// noUseAfterLastDef - Return true if there are no intervening uses between the
Evan Chengd498c8f2009-01-25 03:53:59 +0000287/// last instruction in the MBB that defines the specified register and the
288/// two-address instruction which is being processed. It also returns the last
289/// def location by reference
Jakob Stoklund Olesen0de4fd22012-10-26 23:05:10 +0000290bool TwoAddressInstructionPass::noUseAfterLastDef(unsigned Reg, unsigned Dist,
Jakob Stoklund Olesen6db89362012-10-26 21:12:49 +0000291 unsigned &LastDef) {
Evan Chengd498c8f2009-01-25 03:53:59 +0000292 LastDef = 0;
293 unsigned LastUse = Dist;
294 for (MachineRegisterInfo::reg_iterator I = MRI->reg_begin(Reg),
295 E = MRI->reg_end(); I != E; ++I) {
296 MachineOperand &MO = I.getOperand();
297 MachineInstr *MI = MO.getParent();
Chris Lattner518bb532010-02-09 19:54:29 +0000298 if (MI->getParent() != MBB || MI->isDebugValue())
Dale Johannesend94998f2010-02-09 02:01:46 +0000299 continue;
Evan Chengd498c8f2009-01-25 03:53:59 +0000300 DenseMap<MachineInstr*, unsigned>::iterator DI = DistanceMap.find(MI);
301 if (DI == DistanceMap.end())
302 continue;
303 if (MO.isUse() && DI->second < LastUse)
304 LastUse = DI->second;
305 if (MO.isDef() && DI->second > LastDef)
306 LastDef = DI->second;
307 }
308
309 return !(LastUse > LastDef && LastUse < Dist);
310}
311
Evan Cheng870b8072009-03-01 02:03:43 +0000312/// isCopyToReg - Return true if the specified MI is a copy instruction or
313/// a extract_subreg instruction. It also returns the source and destination
314/// registers and whether they are physical registers by reference.
315static bool isCopyToReg(MachineInstr &MI, const TargetInstrInfo *TII,
316 unsigned &SrcReg, unsigned &DstReg,
317 bool &IsSrcPhys, bool &IsDstPhys) {
318 SrcReg = 0;
319 DstReg = 0;
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000320 if (MI.isCopy()) {
321 DstReg = MI.getOperand(0).getReg();
322 SrcReg = MI.getOperand(1).getReg();
323 } else if (MI.isInsertSubreg() || MI.isSubregToReg()) {
324 DstReg = MI.getOperand(0).getReg();
325 SrcReg = MI.getOperand(2).getReg();
326 } else
327 return false;
Evan Cheng870b8072009-03-01 02:03:43 +0000328
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000329 IsSrcPhys = TargetRegisterInfo::isPhysicalRegister(SrcReg);
330 IsDstPhys = TargetRegisterInfo::isPhysicalRegister(DstReg);
331 return true;
Evan Cheng870b8072009-03-01 02:03:43 +0000332}
333
Dan Gohman97121ba2009-04-08 00:15:30 +0000334/// isKilled - Test if the given register value, which is used by the given
335/// instruction, is killed by the given instruction. This looks through
336/// coalescable copies to see if the original value is potentially not killed.
337///
338/// For example, in this code:
339///
340/// %reg1034 = copy %reg1024
341/// %reg1035 = copy %reg1025<kill>
342/// %reg1036 = add %reg1034<kill>, %reg1035<kill>
343///
344/// %reg1034 is not considered to be killed, since it is copied from a
345/// register which is not killed. Treating it as not killed lets the
346/// normal heuristics commute the (two-address) add, which lets
347/// coalescing eliminate the extra copy.
348///
349static bool isKilled(MachineInstr &MI, unsigned Reg,
350 const MachineRegisterInfo *MRI,
351 const TargetInstrInfo *TII) {
352 MachineInstr *DefMI = &MI;
353 for (;;) {
354 if (!DefMI->killsRegister(Reg))
355 return false;
356 if (TargetRegisterInfo::isPhysicalRegister(Reg))
357 return true;
358 MachineRegisterInfo::def_iterator Begin = MRI->def_begin(Reg);
359 // If there are multiple defs, we can't do a simple analysis, so just
360 // go with what the kill flag says.
Chris Lattner7896c9f2009-12-03 00:50:42 +0000361 if (llvm::next(Begin) != MRI->def_end())
Dan Gohman97121ba2009-04-08 00:15:30 +0000362 return true;
363 DefMI = &*Begin;
364 bool IsSrcPhys, IsDstPhys;
365 unsigned SrcReg, DstReg;
366 // If the def is something other than a copy, then it isn't going to
367 // be coalesced, so follow the kill flag.
368 if (!isCopyToReg(*DefMI, TII, SrcReg, DstReg, IsSrcPhys, IsDstPhys))
369 return true;
370 Reg = SrcReg;
371 }
372}
373
Evan Cheng870b8072009-03-01 02:03:43 +0000374/// isTwoAddrUse - Return true if the specified MI uses the specified register
375/// as a two-address use. If so, return the destination register by reference.
376static bool isTwoAddrUse(MachineInstr &MI, unsigned Reg, unsigned &DstReg) {
Evan Chenge837dea2011-06-28 19:10:37 +0000377 const MCInstrDesc &MCID = MI.getDesc();
378 unsigned NumOps = MI.isInlineAsm()
379 ? MI.getNumOperands() : MCID.getNumOperands();
Evan Chenge6f350d2009-03-30 21:34:07 +0000380 for (unsigned i = 0; i != NumOps; ++i) {
Evan Cheng870b8072009-03-01 02:03:43 +0000381 const MachineOperand &MO = MI.getOperand(i);
382 if (!MO.isReg() || !MO.isUse() || MO.getReg() != Reg)
383 continue;
Evan Chenga24752f2009-03-19 20:30:06 +0000384 unsigned ti;
385 if (MI.isRegTiedToDefOperand(i, &ti)) {
Evan Cheng870b8072009-03-01 02:03:43 +0000386 DstReg = MI.getOperand(ti).getReg();
387 return true;
388 }
389 }
390 return false;
391}
392
393/// findOnlyInterestingUse - Given a register, if has a single in-basic block
394/// use, return the use instruction if it's a copy or a two-address use.
395static
396MachineInstr *findOnlyInterestingUse(unsigned Reg, MachineBasicBlock *MBB,
397 MachineRegisterInfo *MRI,
398 const TargetInstrInfo *TII,
Evan Cheng87d696a2009-04-14 00:32:25 +0000399 bool &IsCopy,
Evan Cheng870b8072009-03-01 02:03:43 +0000400 unsigned &DstReg, bool &IsDstPhys) {
Evan Cheng1423c702010-03-03 21:18:38 +0000401 if (!MRI->hasOneNonDBGUse(Reg))
402 // None or more than one use.
Evan Cheng870b8072009-03-01 02:03:43 +0000403 return 0;
Evan Cheng1423c702010-03-03 21:18:38 +0000404 MachineInstr &UseMI = *MRI->use_nodbg_begin(Reg);
Evan Cheng870b8072009-03-01 02:03:43 +0000405 if (UseMI.getParent() != MBB)
406 return 0;
407 unsigned SrcReg;
408 bool IsSrcPhys;
Evan Cheng87d696a2009-04-14 00:32:25 +0000409 if (isCopyToReg(UseMI, TII, SrcReg, DstReg, IsSrcPhys, IsDstPhys)) {
410 IsCopy = true;
Evan Cheng870b8072009-03-01 02:03:43 +0000411 return &UseMI;
Evan Cheng87d696a2009-04-14 00:32:25 +0000412 }
Evan Cheng870b8072009-03-01 02:03:43 +0000413 IsDstPhys = false;
Evan Cheng87d696a2009-04-14 00:32:25 +0000414 if (isTwoAddrUse(UseMI, Reg, DstReg)) {
415 IsDstPhys = TargetRegisterInfo::isPhysicalRegister(DstReg);
Evan Cheng870b8072009-03-01 02:03:43 +0000416 return &UseMI;
Evan Cheng87d696a2009-04-14 00:32:25 +0000417 }
Evan Cheng870b8072009-03-01 02:03:43 +0000418 return 0;
419}
420
421/// getMappedReg - Return the physical register the specified virtual register
422/// might be mapped to.
423static unsigned
424getMappedReg(unsigned Reg, DenseMap<unsigned, unsigned> &RegMap) {
425 while (TargetRegisterInfo::isVirtualRegister(Reg)) {
426 DenseMap<unsigned, unsigned>::iterator SI = RegMap.find(Reg);
427 if (SI == RegMap.end())
428 return 0;
429 Reg = SI->second;
430 }
431 if (TargetRegisterInfo::isPhysicalRegister(Reg))
432 return Reg;
433 return 0;
434}
435
436/// regsAreCompatible - Return true if the two registers are equal or aliased.
437///
438static bool
439regsAreCompatible(unsigned RegA, unsigned RegB, const TargetRegisterInfo *TRI) {
440 if (RegA == RegB)
441 return true;
442 if (!RegA || !RegB)
443 return false;
444 return TRI->regsOverlap(RegA, RegB);
445}
446
447
Manman Rend68e8cd2012-07-25 18:28:13 +0000448/// isProfitableToCommute - Return true if it's potentially profitable to commute
Evan Chengd498c8f2009-01-25 03:53:59 +0000449/// the two-address instruction that's being processed.
450bool
Jakob Stoklund Olesen0de4fd22012-10-26 23:05:10 +0000451TwoAddressInstructionPass::
452isProfitableToCommute(unsigned regA, unsigned regB, unsigned regC,
453 MachineInstr *MI, unsigned Dist) {
Evan Chengc3aa7c52011-11-16 18:44:48 +0000454 if (OptLevel == CodeGenOpt::None)
455 return false;
456
Evan Chengd498c8f2009-01-25 03:53:59 +0000457 // Determine if it's profitable to commute this two address instruction. In
458 // general, we want no uses between this instruction and the definition of
459 // the two-address register.
460 // e.g.
461 // %reg1028<def> = EXTRACT_SUBREG %reg1027<kill>, 1
462 // %reg1029<def> = MOV8rr %reg1028
463 // %reg1029<def> = SHR8ri %reg1029, 7, %EFLAGS<imp-def,dead>
464 // insert => %reg1030<def> = MOV8rr %reg1028
465 // %reg1030<def> = ADD8rr %reg1028<kill>, %reg1029<kill>, %EFLAGS<imp-def,dead>
466 // In this case, it might not be possible to coalesce the second MOV8rr
467 // instruction if the first one is coalesced. So it would be profitable to
468 // commute it:
469 // %reg1028<def> = EXTRACT_SUBREG %reg1027<kill>, 1
470 // %reg1029<def> = MOV8rr %reg1028
471 // %reg1029<def> = SHR8ri %reg1029, 7, %EFLAGS<imp-def,dead>
472 // insert => %reg1030<def> = MOV8rr %reg1029
Andrew Trick8247e0d2012-02-03 05:12:30 +0000473 // %reg1030<def> = ADD8rr %reg1029<kill>, %reg1028<kill>, %EFLAGS<imp-def,dead>
Evan Chengd498c8f2009-01-25 03:53:59 +0000474
475 if (!MI->killsRegister(regC))
476 return false;
477
478 // Ok, we have something like:
479 // %reg1030<def> = ADD8rr %reg1028<kill>, %reg1029<kill>, %EFLAGS<imp-def,dead>
480 // let's see if it's worth commuting it.
481
Evan Cheng870b8072009-03-01 02:03:43 +0000482 // Look for situations like this:
483 // %reg1024<def> = MOV r1
484 // %reg1025<def> = MOV r0
485 // %reg1026<def> = ADD %reg1024, %reg1025
486 // r0 = MOV %reg1026
487 // Commute the ADD to hopefully eliminate an otherwise unavoidable copy.
Evan Chengd99d68b2012-05-03 01:45:13 +0000488 unsigned ToRegA = getMappedReg(regA, DstRegMap);
489 if (ToRegA) {
490 unsigned FromRegB = getMappedReg(regB, SrcRegMap);
491 unsigned FromRegC = getMappedReg(regC, SrcRegMap);
492 bool BComp = !FromRegB || regsAreCompatible(FromRegB, ToRegA, TRI);
493 bool CComp = !FromRegC || regsAreCompatible(FromRegC, ToRegA, TRI);
494 if (BComp != CComp)
495 return !BComp && CComp;
496 }
Evan Cheng870b8072009-03-01 02:03:43 +0000497
Evan Chengd498c8f2009-01-25 03:53:59 +0000498 // If there is a use of regC between its last def (could be livein) and this
499 // instruction, then bail.
500 unsigned LastDefC = 0;
Jakob Stoklund Olesen0de4fd22012-10-26 23:05:10 +0000501 if (!noUseAfterLastDef(regC, Dist, LastDefC))
Evan Chengd498c8f2009-01-25 03:53:59 +0000502 return false;
503
504 // If there is a use of regB between its last def (could be livein) and this
505 // instruction, then go ahead and make this transformation.
506 unsigned LastDefB = 0;
Jakob Stoklund Olesen0de4fd22012-10-26 23:05:10 +0000507 if (!noUseAfterLastDef(regB, Dist, LastDefB))
Evan Chengd498c8f2009-01-25 03:53:59 +0000508 return true;
509
510 // Since there are no intervening uses for both registers, then commute
511 // if the def of regC is closer. Its live interval is shorter.
512 return LastDefB && LastDefC && LastDefC > LastDefB;
513}
514
Jakob Stoklund Olesen6db89362012-10-26 21:12:49 +0000515/// commuteInstruction - Commute a two-address instruction and update the basic
Evan Cheng81913712009-01-23 23:27:33 +0000516/// block, distance map, and live variables if needed. Return true if it is
517/// successful.
Jakob Stoklund Olesen0de4fd22012-10-26 23:05:10 +0000518bool TwoAddressInstructionPass::
519commuteInstruction(MachineBasicBlock::iterator &mi,
520 unsigned RegB, unsigned RegC, unsigned Dist) {
Evan Cheng81913712009-01-23 23:27:33 +0000521 MachineInstr *MI = mi;
David Greeneeb00b182010-01-05 01:24:21 +0000522 DEBUG(dbgs() << "2addr: COMMUTING : " << *MI);
Evan Cheng81913712009-01-23 23:27:33 +0000523 MachineInstr *NewMI = TII->commuteInstruction(MI);
524
525 if (NewMI == 0) {
David Greeneeb00b182010-01-05 01:24:21 +0000526 DEBUG(dbgs() << "2addr: COMMUTING FAILED!\n");
Evan Cheng81913712009-01-23 23:27:33 +0000527 return false;
528 }
529
David Greeneeb00b182010-01-05 01:24:21 +0000530 DEBUG(dbgs() << "2addr: COMMUTED TO: " << *NewMI);
Evan Cheng81913712009-01-23 23:27:33 +0000531 // If the instruction changed to commute it, update livevar.
532 if (NewMI != MI) {
533 if (LV)
534 // Update live variables
535 LV->replaceKillInstruction(RegC, MI, NewMI);
Jakob Stoklund Olesen5bfdedf2012-08-03 22:58:34 +0000536 if (Indexes)
537 Indexes->replaceMachineInstrInMaps(MI, NewMI);
Evan Cheng81913712009-01-23 23:27:33 +0000538
Jakob Stoklund Olesen0de4fd22012-10-26 23:05:10 +0000539 MBB->insert(mi, NewMI); // Insert the new inst
540 MBB->erase(mi); // Nuke the old inst.
Evan Cheng81913712009-01-23 23:27:33 +0000541 mi = NewMI;
542 DistanceMap.insert(std::make_pair(NewMI, Dist));
543 }
Evan Cheng870b8072009-03-01 02:03:43 +0000544
545 // Update source register map.
546 unsigned FromRegC = getMappedReg(RegC, SrcRegMap);
547 if (FromRegC) {
548 unsigned RegA = MI->getOperand(0).getReg();
549 SrcRegMap[RegA] = FromRegC;
550 }
551
Evan Cheng81913712009-01-23 23:27:33 +0000552 return true;
553}
554
Evan Chenge6f350d2009-03-30 21:34:07 +0000555/// isProfitableToConv3Addr - Return true if it is profitable to convert the
556/// given 2-address instruction to a 3-address one.
557bool
Evan Chengf06e6c22011-03-02 01:08:17 +0000558TwoAddressInstructionPass::isProfitableToConv3Addr(unsigned RegA,unsigned RegB){
Evan Chenge6f350d2009-03-30 21:34:07 +0000559 // Look for situations like this:
560 // %reg1024<def> = MOV r1
561 // %reg1025<def> = MOV r0
562 // %reg1026<def> = ADD %reg1024, %reg1025
563 // r2 = MOV %reg1026
564 // Turn ADD into a 3-address instruction to avoid a copy.
Evan Chengf06e6c22011-03-02 01:08:17 +0000565 unsigned FromRegB = getMappedReg(RegB, SrcRegMap);
566 if (!FromRegB)
567 return false;
Evan Chenge6f350d2009-03-30 21:34:07 +0000568 unsigned ToRegA = getMappedReg(RegA, DstRegMap);
Evan Chengf06e6c22011-03-02 01:08:17 +0000569 return (ToRegA && !regsAreCompatible(FromRegB, ToRegA, TRI));
Evan Chenge6f350d2009-03-30 21:34:07 +0000570}
571
Jakob Stoklund Olesen6db89362012-10-26 21:12:49 +0000572/// convertInstTo3Addr - Convert the specified two-address instruction into a
Evan Chenge6f350d2009-03-30 21:34:07 +0000573/// three address one. Return true if this transformation was successful.
574bool
Jakob Stoklund Olesen6db89362012-10-26 21:12:49 +0000575TwoAddressInstructionPass::convertInstTo3Addr(MachineBasicBlock::iterator &mi,
Evan Chenge6f350d2009-03-30 21:34:07 +0000576 MachineBasicBlock::iterator &nmi,
Evan Cheng4d96c632011-02-10 02:20:55 +0000577 unsigned RegA, unsigned RegB,
578 unsigned Dist) {
Jakob Stoklund Olesen0de4fd22012-10-26 23:05:10 +0000579 // FIXME: Why does convertToThreeAddress() need an iterator reference?
580 MachineFunction::iterator MFI = MBB;
581 MachineInstr *NewMI = TII->convertToThreeAddress(MFI, mi, LV);
582 assert(MBB == MFI && "convertToThreeAddress changed iterator reference");
Jakob Stoklund Olesen96e6da42012-10-26 23:05:13 +0000583 if (!NewMI)
584 return false;
Evan Chenge6f350d2009-03-30 21:34:07 +0000585
Jakob Stoklund Olesen96e6da42012-10-26 23:05:13 +0000586 DEBUG(dbgs() << "2addr: CONVERTING 2-ADDR: " << *mi);
587 DEBUG(dbgs() << "2addr: TO 3-ADDR: " << *NewMI);
588 bool Sunk = false;
Jakob Stoklund Olesen5bfdedf2012-08-03 22:58:34 +0000589
Jakob Stoklund Olesen96e6da42012-10-26 23:05:13 +0000590 if (Indexes)
591 Indexes->replaceMachineInstrInMaps(mi, NewMI);
Evan Chenge6f350d2009-03-30 21:34:07 +0000592
Jakob Stoklund Olesen96e6da42012-10-26 23:05:13 +0000593 if (NewMI->findRegisterUseOperand(RegB, false, TRI))
594 // FIXME: Temporary workaround. If the new instruction doesn't
595 // uses RegB, convertToThreeAddress must have created more
596 // then one instruction.
597 Sunk = sink3AddrInstruction(NewMI, RegB, mi);
Evan Chenge6f350d2009-03-30 21:34:07 +0000598
Jakob Stoklund Olesen96e6da42012-10-26 23:05:13 +0000599 MBB->erase(mi); // Nuke the old inst.
Evan Cheng4d96c632011-02-10 02:20:55 +0000600
Jakob Stoklund Olesen96e6da42012-10-26 23:05:13 +0000601 if (!Sunk) {
602 DistanceMap.insert(std::make_pair(NewMI, Dist));
603 mi = NewMI;
604 nmi = llvm::next(mi);
Evan Chenge6f350d2009-03-30 21:34:07 +0000605 }
606
Jakob Stoklund Olesen96e6da42012-10-26 23:05:13 +0000607 // Update source and destination register maps.
608 SrcRegMap.erase(RegA);
609 DstRegMap.erase(RegB);
610 return true;
Evan Chenge6f350d2009-03-30 21:34:07 +0000611}
612
Jakob Stoklund Olesen6db89362012-10-26 21:12:49 +0000613/// scanUses - Scan forward recursively for only uses, update maps if the use
Evan Chengf06e6c22011-03-02 01:08:17 +0000614/// is a copy or a two-address instruction.
615void
Jakob Stoklund Olesen0de4fd22012-10-26 23:05:10 +0000616TwoAddressInstructionPass::scanUses(unsigned DstReg) {
Evan Chengf06e6c22011-03-02 01:08:17 +0000617 SmallVector<unsigned, 4> VirtRegPairs;
618 bool IsDstPhys;
619 bool IsCopy = false;
620 unsigned NewReg = 0;
621 unsigned Reg = DstReg;
622 while (MachineInstr *UseMI = findOnlyInterestingUse(Reg, MBB, MRI, TII,IsCopy,
623 NewReg, IsDstPhys)) {
624 if (IsCopy && !Processed.insert(UseMI))
625 break;
626
627 DenseMap<MachineInstr*, unsigned>::iterator DI = DistanceMap.find(UseMI);
628 if (DI != DistanceMap.end())
629 // Earlier in the same MBB.Reached via a back edge.
630 break;
631
632 if (IsDstPhys) {
633 VirtRegPairs.push_back(NewReg);
634 break;
635 }
636 bool isNew = SrcRegMap.insert(std::make_pair(NewReg, Reg)).second;
637 if (!isNew)
638 assert(SrcRegMap[NewReg] == Reg && "Can't map to two src registers!");
639 VirtRegPairs.push_back(NewReg);
640 Reg = NewReg;
641 }
642
643 if (!VirtRegPairs.empty()) {
644 unsigned ToReg = VirtRegPairs.back();
645 VirtRegPairs.pop_back();
646 while (!VirtRegPairs.empty()) {
647 unsigned FromReg = VirtRegPairs.back();
648 VirtRegPairs.pop_back();
649 bool isNew = DstRegMap.insert(std::make_pair(FromReg, ToReg)).second;
650 if (!isNew)
651 assert(DstRegMap[FromReg] == ToReg &&"Can't map to two dst registers!");
652 ToReg = FromReg;
653 }
654 bool isNew = DstRegMap.insert(std::make_pair(DstReg, ToReg)).second;
655 if (!isNew)
656 assert(DstRegMap[DstReg] == ToReg && "Can't map to two dst registers!");
657 }
658}
659
Jakob Stoklund Olesen6db89362012-10-26 21:12:49 +0000660/// processCopy - If the specified instruction is not yet processed, process it
Evan Cheng870b8072009-03-01 02:03:43 +0000661/// if it's a copy. For a copy instruction, we find the physical registers the
662/// source and destination registers might be mapped to. These are kept in
663/// point-to maps used to determine future optimizations. e.g.
664/// v1024 = mov r0
665/// v1025 = mov r1
666/// v1026 = add v1024, v1025
667/// r1 = mov r1026
668/// If 'add' is a two-address instruction, v1024, v1026 are both potentially
669/// coalesced to r0 (from the input side). v1025 is mapped to r1. v1026 is
670/// potentially joined with r1 on the output side. It's worthwhile to commute
671/// 'add' to eliminate a copy.
Jakob Stoklund Olesen0de4fd22012-10-26 23:05:10 +0000672void TwoAddressInstructionPass::processCopy(MachineInstr *MI) {
Evan Cheng870b8072009-03-01 02:03:43 +0000673 if (Processed.count(MI))
674 return;
675
676 bool IsSrcPhys, IsDstPhys;
677 unsigned SrcReg, DstReg;
678 if (!isCopyToReg(*MI, TII, SrcReg, DstReg, IsSrcPhys, IsDstPhys))
679 return;
680
681 if (IsDstPhys && !IsSrcPhys)
682 DstRegMap.insert(std::make_pair(SrcReg, DstReg));
683 else if (!IsDstPhys && IsSrcPhys) {
Evan Cheng3005ed62009-04-13 20:04:24 +0000684 bool isNew = SrcRegMap.insert(std::make_pair(DstReg, SrcReg)).second;
685 if (!isNew)
686 assert(SrcRegMap[DstReg] == SrcReg &&
687 "Can't map to two src physical registers!");
Evan Cheng870b8072009-03-01 02:03:43 +0000688
Jakob Stoklund Olesen0de4fd22012-10-26 23:05:10 +0000689 scanUses(DstReg);
Evan Cheng870b8072009-03-01 02:03:43 +0000690 }
691
692 Processed.insert(MI);
Evan Chengf06e6c22011-03-02 01:08:17 +0000693 return;
Evan Cheng870b8072009-03-01 02:03:43 +0000694}
695
Jakob Stoklund Olesen6db89362012-10-26 21:12:49 +0000696/// rescheduleMIBelowKill - If there is one more local instruction that reads
Evan Cheng2a4410d2011-11-14 19:48:55 +0000697/// 'Reg' and it kills 'Reg, consider moving the instruction below the kill
698/// instruction in order to eliminate the need for the copy.
Jakob Stoklund Olesen6db89362012-10-26 21:12:49 +0000699bool TwoAddressInstructionPass::
Jakob Stoklund Olesen0de4fd22012-10-26 23:05:10 +0000700rescheduleMIBelowKill(MachineBasicBlock::iterator &mi,
Jakob Stoklund Olesen6db89362012-10-26 21:12:49 +0000701 MachineBasicBlock::iterator &nmi,
702 unsigned Reg) {
Chandler Carruth7d532c82012-07-15 03:29:46 +0000703 // Bail immediately if we don't have LV available. We use it to find kills
704 // efficiently.
705 if (!LV)
706 return false;
707
Evan Cheng2a4410d2011-11-14 19:48:55 +0000708 MachineInstr *MI = &*mi;
Andrew Trick8247e0d2012-02-03 05:12:30 +0000709 DenseMap<MachineInstr*, unsigned>::iterator DI = DistanceMap.find(MI);
Evan Cheng2a4410d2011-11-14 19:48:55 +0000710 if (DI == DistanceMap.end())
711 // Must be created from unfolded load. Don't waste time trying this.
712 return false;
713
Chandler Carruth7d532c82012-07-15 03:29:46 +0000714 MachineInstr *KillMI = LV->getVarInfo(Reg).findKill(MBB);
715 if (!KillMI || MI == KillMI || KillMI->isCopy() || KillMI->isCopyLike())
Evan Cheng2a4410d2011-11-14 19:48:55 +0000716 // Don't mess with copies, they may be coalesced later.
717 return false;
718
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000719 if (KillMI->hasUnmodeledSideEffects() || KillMI->isCall() ||
720 KillMI->isBranch() || KillMI->isTerminator())
Evan Cheng2a4410d2011-11-14 19:48:55 +0000721 // Don't move pass calls, etc.
722 return false;
723
724 unsigned DstReg;
725 if (isTwoAddrUse(*KillMI, Reg, DstReg))
726 return false;
727
Evan Chengf1784182011-11-15 06:26:51 +0000728 bool SeenStore = true;
Evan Cheng2a4410d2011-11-14 19:48:55 +0000729 if (!MI->isSafeToMove(TII, AA, SeenStore))
730 return false;
731
732 if (TII->getInstrLatency(InstrItins, MI) > 1)
733 // FIXME: Needs more sophisticated heuristics.
734 return false;
735
736 SmallSet<unsigned, 2> Uses;
Evan Cheng9bad88a2011-11-16 03:47:42 +0000737 SmallSet<unsigned, 2> Kills;
Evan Cheng2a4410d2011-11-14 19:48:55 +0000738 SmallSet<unsigned, 2> Defs;
739 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
740 const MachineOperand &MO = MI->getOperand(i);
741 if (!MO.isReg())
742 continue;
743 unsigned MOReg = MO.getReg();
744 if (!MOReg)
745 continue;
746 if (MO.isDef())
747 Defs.insert(MOReg);
Evan Cheng9bad88a2011-11-16 03:47:42 +0000748 else {
Evan Cheng2a4410d2011-11-14 19:48:55 +0000749 Uses.insert(MOReg);
Evan Cheng9bad88a2011-11-16 03:47:42 +0000750 if (MO.isKill() && MOReg != Reg)
751 Kills.insert(MOReg);
752 }
Evan Cheng2a4410d2011-11-14 19:48:55 +0000753 }
754
755 // Move the copies connected to MI down as well.
756 MachineBasicBlock::iterator From = MI;
757 MachineBasicBlock::iterator To = llvm::next(From);
758 while (To->isCopy() && Defs.count(To->getOperand(1).getReg())) {
759 Defs.insert(To->getOperand(0).getReg());
760 ++To;
761 }
762
763 // Check if the reschedule will not break depedencies.
764 unsigned NumVisited = 0;
765 MachineBasicBlock::iterator KillPos = KillMI;
766 ++KillPos;
767 for (MachineBasicBlock::iterator I = To; I != KillPos; ++I) {
768 MachineInstr *OtherMI = I;
769 // DBG_VALUE cannot be counted against the limit.
770 if (OtherMI->isDebugValue())
771 continue;
772 if (NumVisited > 10) // FIXME: Arbitrary limit to reduce compile time cost.
773 return false;
774 ++NumVisited;
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000775 if (OtherMI->hasUnmodeledSideEffects() || OtherMI->isCall() ||
776 OtherMI->isBranch() || OtherMI->isTerminator())
Evan Cheng2a4410d2011-11-14 19:48:55 +0000777 // Don't move pass calls, etc.
778 return false;
779 for (unsigned i = 0, e = OtherMI->getNumOperands(); i != e; ++i) {
780 const MachineOperand &MO = OtherMI->getOperand(i);
781 if (!MO.isReg())
782 continue;
783 unsigned MOReg = MO.getReg();
784 if (!MOReg)
785 continue;
786 if (MO.isDef()) {
787 if (Uses.count(MOReg))
788 // Physical register use would be clobbered.
789 return false;
790 if (!MO.isDead() && Defs.count(MOReg))
791 // May clobber a physical register def.
792 // FIXME: This may be too conservative. It's ok if the instruction
793 // is sunken completely below the use.
794 return false;
795 } else {
796 if (Defs.count(MOReg))
797 return false;
Evan Cheng9bad88a2011-11-16 03:47:42 +0000798 if (MOReg != Reg &&
799 ((MO.isKill() && Uses.count(MOReg)) || Kills.count(MOReg)))
Evan Cheng2a4410d2011-11-14 19:48:55 +0000800 // Don't want to extend other live ranges and update kills.
801 return false;
Chandler Carruth7d532c82012-07-15 03:29:46 +0000802 if (MOReg == Reg && !MO.isKill())
803 // We can't schedule across a use of the register in question.
804 return false;
805 // Ensure that if this is register in question, its the kill we expect.
806 assert((MOReg != Reg || OtherMI == KillMI) &&
807 "Found multiple kills of a register in a basic block");
Evan Cheng2a4410d2011-11-14 19:48:55 +0000808 }
809 }
810 }
811
812 // Move debug info as well.
Evan Cheng8aee7d82011-11-14 21:11:15 +0000813 while (From != MBB->begin() && llvm::prior(From)->isDebugValue())
814 --From;
Evan Cheng2a4410d2011-11-14 19:48:55 +0000815
816 // Copies following MI may have been moved as well.
817 nmi = To;
818 MBB->splice(KillPos, MBB, From, To);
819 DistanceMap.erase(DI);
820
Chandler Carruth7d532c82012-07-15 03:29:46 +0000821 // Update live variables
822 LV->removeVirtualRegisterKilled(Reg, KillMI);
823 LV->addVirtualRegisterKilled(Reg, MI);
Jakob Stoklund Olesen5bfdedf2012-08-03 22:58:34 +0000824 if (LIS)
825 LIS->handleMove(MI);
Evan Cheng2a4410d2011-11-14 19:48:55 +0000826
Jakob Stoklund Olesena532bce2012-07-17 17:57:23 +0000827 DEBUG(dbgs() << "\trescheduled below kill: " << *KillMI);
Evan Cheng2a4410d2011-11-14 19:48:55 +0000828 return true;
829}
830
831/// isDefTooClose - Return true if the re-scheduling will put the given
832/// instruction too close to the defs of its register dependencies.
833bool TwoAddressInstructionPass::isDefTooClose(unsigned Reg, unsigned Dist,
Jakob Stoklund Olesen0de4fd22012-10-26 23:05:10 +0000834 MachineInstr *MI) {
Evan Cheng2a4410d2011-11-14 19:48:55 +0000835 for (MachineRegisterInfo::def_iterator DI = MRI->def_begin(Reg),
836 DE = MRI->def_end(); DI != DE; ++DI) {
837 MachineInstr *DefMI = &*DI;
838 if (DefMI->getParent() != MBB || DefMI->isCopy() || DefMI->isCopyLike())
839 continue;
840 if (DefMI == MI)
841 return true; // MI is defining something KillMI uses
842 DenseMap<MachineInstr*, unsigned>::iterator DDI = DistanceMap.find(DefMI);
843 if (DDI == DistanceMap.end())
844 return true; // Below MI
845 unsigned DefDist = DDI->second;
846 assert(Dist > DefDist && "Visited def already?");
Andrew Trickb7e02892012-06-05 21:11:27 +0000847 if (TII->getInstrLatency(InstrItins, DefMI) > (Dist - DefDist))
Evan Cheng2a4410d2011-11-14 19:48:55 +0000848 return true;
849 }
850 return false;
851}
852
Jakob Stoklund Olesen6db89362012-10-26 21:12:49 +0000853/// rescheduleKillAboveMI - If there is one more local instruction that reads
Evan Cheng2a4410d2011-11-14 19:48:55 +0000854/// 'Reg' and it kills 'Reg, consider moving the kill instruction above the
855/// current two-address instruction in order to eliminate the need for the
856/// copy.
Jakob Stoklund Olesen6db89362012-10-26 21:12:49 +0000857bool TwoAddressInstructionPass::
Jakob Stoklund Olesen0de4fd22012-10-26 23:05:10 +0000858rescheduleKillAboveMI(MachineBasicBlock::iterator &mi,
Jakob Stoklund Olesen6db89362012-10-26 21:12:49 +0000859 MachineBasicBlock::iterator &nmi,
860 unsigned Reg) {
Chandler Carruth7d532c82012-07-15 03:29:46 +0000861 // Bail immediately if we don't have LV available. We use it to find kills
862 // efficiently.
863 if (!LV)
864 return false;
865
Evan Cheng2a4410d2011-11-14 19:48:55 +0000866 MachineInstr *MI = &*mi;
867 DenseMap<MachineInstr*, unsigned>::iterator DI = DistanceMap.find(MI);
868 if (DI == DistanceMap.end())
869 // Must be created from unfolded load. Don't waste time trying this.
870 return false;
871
Chandler Carruth7d532c82012-07-15 03:29:46 +0000872 MachineInstr *KillMI = LV->getVarInfo(Reg).findKill(MBB);
873 if (!KillMI || MI == KillMI || KillMI->isCopy() || KillMI->isCopyLike())
Evan Cheng2a4410d2011-11-14 19:48:55 +0000874 // Don't mess with copies, they may be coalesced later.
875 return false;
876
877 unsigned DstReg;
878 if (isTwoAddrUse(*KillMI, Reg, DstReg))
879 return false;
880
Evan Chengf1784182011-11-15 06:26:51 +0000881 bool SeenStore = true;
Evan Cheng2a4410d2011-11-14 19:48:55 +0000882 if (!KillMI->isSafeToMove(TII, AA, SeenStore))
883 return false;
884
885 SmallSet<unsigned, 2> Uses;
886 SmallSet<unsigned, 2> Kills;
887 SmallSet<unsigned, 2> Defs;
888 SmallSet<unsigned, 2> LiveDefs;
889 for (unsigned i = 0, e = KillMI->getNumOperands(); i != e; ++i) {
890 const MachineOperand &MO = KillMI->getOperand(i);
891 if (!MO.isReg())
892 continue;
893 unsigned MOReg = MO.getReg();
894 if (MO.isUse()) {
895 if (!MOReg)
896 continue;
Jakob Stoklund Olesen0de4fd22012-10-26 23:05:10 +0000897 if (isDefTooClose(MOReg, DI->second, MI))
Evan Cheng2a4410d2011-11-14 19:48:55 +0000898 return false;
Chandler Carruth7d532c82012-07-15 03:29:46 +0000899 if (MOReg == Reg && !MO.isKill())
900 return false;
Evan Cheng2a4410d2011-11-14 19:48:55 +0000901 Uses.insert(MOReg);
902 if (MO.isKill() && MOReg != Reg)
903 Kills.insert(MOReg);
904 } else if (TargetRegisterInfo::isPhysicalRegister(MOReg)) {
905 Defs.insert(MOReg);
906 if (!MO.isDead())
907 LiveDefs.insert(MOReg);
908 }
909 }
910
911 // Check if the reschedule will not break depedencies.
912 unsigned NumVisited = 0;
913 MachineBasicBlock::iterator KillPos = KillMI;
914 for (MachineBasicBlock::iterator I = mi; I != KillPos; ++I) {
915 MachineInstr *OtherMI = I;
916 // DBG_VALUE cannot be counted against the limit.
917 if (OtherMI->isDebugValue())
918 continue;
919 if (NumVisited > 10) // FIXME: Arbitrary limit to reduce compile time cost.
920 return false;
921 ++NumVisited;
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000922 if (OtherMI->hasUnmodeledSideEffects() || OtherMI->isCall() ||
923 OtherMI->isBranch() || OtherMI->isTerminator())
Evan Cheng2a4410d2011-11-14 19:48:55 +0000924 // Don't move pass calls, etc.
925 return false;
Evan Chengae7db7a2011-11-16 03:05:12 +0000926 SmallVector<unsigned, 2> OtherDefs;
Evan Cheng2a4410d2011-11-14 19:48:55 +0000927 for (unsigned i = 0, e = OtherMI->getNumOperands(); i != e; ++i) {
928 const MachineOperand &MO = OtherMI->getOperand(i);
929 if (!MO.isReg())
930 continue;
931 unsigned MOReg = MO.getReg();
932 if (!MOReg)
933 continue;
934 if (MO.isUse()) {
935 if (Defs.count(MOReg))
936 // Moving KillMI can clobber the physical register if the def has
937 // not been seen.
938 return false;
939 if (Kills.count(MOReg))
940 // Don't want to extend other live ranges and update kills.
941 return false;
Chandler Carruth7d532c82012-07-15 03:29:46 +0000942 if (OtherMI != MI && MOReg == Reg && !MO.isKill())
943 // We can't schedule across a use of the register in question.
944 return false;
Evan Cheng2a4410d2011-11-14 19:48:55 +0000945 } else {
Evan Chengae7db7a2011-11-16 03:05:12 +0000946 OtherDefs.push_back(MOReg);
Evan Cheng2a4410d2011-11-14 19:48:55 +0000947 }
948 }
Evan Chengae7db7a2011-11-16 03:05:12 +0000949
950 for (unsigned i = 0, e = OtherDefs.size(); i != e; ++i) {
951 unsigned MOReg = OtherDefs[i];
952 if (Uses.count(MOReg))
953 return false;
954 if (TargetRegisterInfo::isPhysicalRegister(MOReg) &&
955 LiveDefs.count(MOReg))
956 return false;
957 // Physical register def is seen.
958 Defs.erase(MOReg);
959 }
Evan Cheng2a4410d2011-11-14 19:48:55 +0000960 }
961
962 // Move the old kill above MI, don't forget to move debug info as well.
963 MachineBasicBlock::iterator InsertPos = mi;
Evan Cheng8aee7d82011-11-14 21:11:15 +0000964 while (InsertPos != MBB->begin() && llvm::prior(InsertPos)->isDebugValue())
965 --InsertPos;
Evan Cheng2a4410d2011-11-14 19:48:55 +0000966 MachineBasicBlock::iterator From = KillMI;
967 MachineBasicBlock::iterator To = llvm::next(From);
968 while (llvm::prior(From)->isDebugValue())
969 --From;
970 MBB->splice(InsertPos, MBB, From, To);
971
Evan Cheng2bee6a82011-11-16 03:33:08 +0000972 nmi = llvm::prior(InsertPos); // Backtrack so we process the moved instr.
Evan Cheng2a4410d2011-11-14 19:48:55 +0000973 DistanceMap.erase(DI);
974
Chandler Carruth7d532c82012-07-15 03:29:46 +0000975 // Update live variables
976 LV->removeVirtualRegisterKilled(Reg, KillMI);
977 LV->addVirtualRegisterKilled(Reg, MI);
Jakob Stoklund Olesen5bfdedf2012-08-03 22:58:34 +0000978 if (LIS)
979 LIS->handleMove(KillMI);
Chandler Carruth7d532c82012-07-15 03:29:46 +0000980
Jakob Stoklund Olesena532bce2012-07-17 17:57:23 +0000981 DEBUG(dbgs() << "\trescheduled kill: " << *KillMI);
Evan Cheng2a4410d2011-11-14 19:48:55 +0000982 return true;
983}
984
Jakob Stoklund Olesen6db89362012-10-26 21:12:49 +0000985/// tryInstructionTransform - For the case where an instruction has a single
Bob Wilsoncc80df92009-09-03 20:58:42 +0000986/// pair of tied register operands, attempt some transformations that may
987/// either eliminate the tied operands or improve the opportunities for
Lang Hamesf31ceaf2012-04-09 20:17:30 +0000988/// coalescing away the register copy. Returns true if no copy needs to be
989/// inserted to untie mi's operands (either because they were untied, or
990/// because mi was rescheduled, and will be visited again later).
Bob Wilsoncc80df92009-09-03 20:58:42 +0000991bool TwoAddressInstructionPass::
Jakob Stoklund Olesen6db89362012-10-26 21:12:49 +0000992tryInstructionTransform(MachineBasicBlock::iterator &mi,
Bob Wilsoncc80df92009-09-03 20:58:42 +0000993 MachineBasicBlock::iterator &nmi,
Jakob Stoklund Olesen002ef572012-10-26 22:06:00 +0000994 unsigned SrcIdx, unsigned DstIdx, unsigned Dist) {
Evan Chengc3aa7c52011-11-16 18:44:48 +0000995 if (OptLevel == CodeGenOpt::None)
996 return false;
997
Evan Cheng2a4410d2011-11-14 19:48:55 +0000998 MachineInstr &MI = *mi;
Evan Cheng2a4410d2011-11-14 19:48:55 +0000999 unsigned regA = MI.getOperand(DstIdx).getReg();
1000 unsigned regB = MI.getOperand(SrcIdx).getReg();
Bob Wilsoncc80df92009-09-03 20:58:42 +00001001
1002 assert(TargetRegisterInfo::isVirtualRegister(regB) &&
1003 "cannot make instruction into two-address form");
Evan Cheng2a4410d2011-11-14 19:48:55 +00001004 bool regBKilled = isKilled(MI, regB, MRI, TII);
Bob Wilsoncc80df92009-09-03 20:58:42 +00001005
Evan Chengd99d68b2012-05-03 01:45:13 +00001006 if (TargetRegisterInfo::isVirtualRegister(regA))
Jakob Stoklund Olesen0de4fd22012-10-26 23:05:10 +00001007 scanUses(regA);
Evan Chengd99d68b2012-05-03 01:45:13 +00001008
Bob Wilsoncc80df92009-09-03 20:58:42 +00001009 // Check if it is profitable to commute the operands.
1010 unsigned SrcOp1, SrcOp2;
1011 unsigned regC = 0;
1012 unsigned regCIdx = ~0U;
1013 bool TryCommute = false;
1014 bool AggressiveCommute = false;
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001015 if (MI.isCommutable() && MI.getNumOperands() >= 3 &&
Evan Cheng2a4410d2011-11-14 19:48:55 +00001016 TII->findCommutedOpIndices(&MI, SrcOp1, SrcOp2)) {
Bob Wilsoncc80df92009-09-03 20:58:42 +00001017 if (SrcIdx == SrcOp1)
1018 regCIdx = SrcOp2;
1019 else if (SrcIdx == SrcOp2)
1020 regCIdx = SrcOp1;
1021
1022 if (regCIdx != ~0U) {
Evan Cheng2a4410d2011-11-14 19:48:55 +00001023 regC = MI.getOperand(regCIdx).getReg();
1024 if (!regBKilled && isKilled(MI, regC, MRI, TII))
Bob Wilsoncc80df92009-09-03 20:58:42 +00001025 // If C dies but B does not, swap the B and C operands.
1026 // This makes the live ranges of A and C joinable.
1027 TryCommute = true;
Jakob Stoklund Olesen0de4fd22012-10-26 23:05:10 +00001028 else if (isProfitableToCommute(regA, regB, regC, &MI, Dist)) {
Bob Wilsoncc80df92009-09-03 20:58:42 +00001029 TryCommute = true;
1030 AggressiveCommute = true;
1031 }
1032 }
1033 }
1034
1035 // If it's profitable to commute, try to do so.
Jakob Stoklund Olesen0de4fd22012-10-26 23:05:10 +00001036 if (TryCommute && commuteInstruction(mi, regB, regC, Dist)) {
Bob Wilsoncc80df92009-09-03 20:58:42 +00001037 ++NumCommuted;
1038 if (AggressiveCommute)
1039 ++NumAggrCommuted;
1040 return false;
1041 }
1042
Evan Cheng2a4410d2011-11-14 19:48:55 +00001043 // If there is one more use of regB later in the same MBB, consider
1044 // re-schedule this MI below it.
Jakob Stoklund Olesen0de4fd22012-10-26 23:05:10 +00001045 if (rescheduleMIBelowKill(mi, nmi, regB)) {
Evan Cheng2a4410d2011-11-14 19:48:55 +00001046 ++NumReSchedDowns;
Lang Hamesf31ceaf2012-04-09 20:17:30 +00001047 return true;
Evan Cheng2a4410d2011-11-14 19:48:55 +00001048 }
1049
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001050 if (MI.isConvertibleTo3Addr()) {
Bob Wilsoncc80df92009-09-03 20:58:42 +00001051 // This instruction is potentially convertible to a true
1052 // three-address instruction. Check if it is profitable.
Evan Chengf06e6c22011-03-02 01:08:17 +00001053 if (!regBKilled || isProfitableToConv3Addr(regA, regB)) {
Bob Wilsoncc80df92009-09-03 20:58:42 +00001054 // Try to convert it.
Jakob Stoklund Olesen0de4fd22012-10-26 23:05:10 +00001055 if (convertInstTo3Addr(mi, nmi, regA, regB, Dist)) {
Bob Wilsoncc80df92009-09-03 20:58:42 +00001056 ++NumConvertedTo3Addr;
1057 return true; // Done with this instruction.
1058 }
1059 }
1060 }
Dan Gohman584fedf2010-06-21 22:17:20 +00001061
Evan Cheng2a4410d2011-11-14 19:48:55 +00001062 // If there is one more use of regB later in the same MBB, consider
1063 // re-schedule it before this MI if it's legal.
Jakob Stoklund Olesen0de4fd22012-10-26 23:05:10 +00001064 if (rescheduleKillAboveMI(mi, nmi, regB)) {
Evan Cheng2a4410d2011-11-14 19:48:55 +00001065 ++NumReSchedUps;
Lang Hamesf31ceaf2012-04-09 20:17:30 +00001066 return true;
Evan Cheng2a4410d2011-11-14 19:48:55 +00001067 }
1068
Dan Gohman584fedf2010-06-21 22:17:20 +00001069 // If this is an instruction with a load folded into it, try unfolding
1070 // the load, e.g. avoid this:
1071 // movq %rdx, %rcx
1072 // addq (%rax), %rcx
1073 // in favor of this:
1074 // movq (%rax), %rcx
1075 // addq %rdx, %rcx
1076 // because it's preferable to schedule a load than a register copy.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001077 if (MI.mayLoad() && !regBKilled) {
Dan Gohman584fedf2010-06-21 22:17:20 +00001078 // Determine if a load can be unfolded.
1079 unsigned LoadRegIndex;
1080 unsigned NewOpc =
Evan Cheng2a4410d2011-11-14 19:48:55 +00001081 TII->getOpcodeAfterMemoryUnfold(MI.getOpcode(),
Dan Gohman584fedf2010-06-21 22:17:20 +00001082 /*UnfoldLoad=*/true,
1083 /*UnfoldStore=*/false,
1084 &LoadRegIndex);
1085 if (NewOpc != 0) {
Evan Chenge837dea2011-06-28 19:10:37 +00001086 const MCInstrDesc &UnfoldMCID = TII->get(NewOpc);
1087 if (UnfoldMCID.getNumDefs() == 1) {
Dan Gohman584fedf2010-06-21 22:17:20 +00001088 // Unfold the load.
Evan Cheng2a4410d2011-11-14 19:48:55 +00001089 DEBUG(dbgs() << "2addr: UNFOLDING: " << MI);
Dan Gohman584fedf2010-06-21 22:17:20 +00001090 const TargetRegisterClass *RC =
Andrew Trickf12f6df2012-05-03 01:14:37 +00001091 TRI->getAllocatableClass(
Jakob Stoklund Olesen6ac80662012-08-03 23:25:45 +00001092 TII->getRegClass(UnfoldMCID, LoadRegIndex, TRI, *MF));
Dan Gohman584fedf2010-06-21 22:17:20 +00001093 unsigned Reg = MRI->createVirtualRegister(RC);
1094 SmallVector<MachineInstr *, 2> NewMIs;
Jakob Stoklund Olesen6ac80662012-08-03 23:25:45 +00001095 if (!TII->unfoldMemoryOperand(*MF, &MI, Reg,
Evan Cheng98ec91e2010-07-02 20:36:18 +00001096 /*UnfoldLoad=*/true,/*UnfoldStore=*/false,
1097 NewMIs)) {
1098 DEBUG(dbgs() << "2addr: ABANDONING UNFOLD\n");
1099 return false;
1100 }
Dan Gohman584fedf2010-06-21 22:17:20 +00001101 assert(NewMIs.size() == 2 &&
1102 "Unfolded a load into multiple instructions!");
1103 // The load was previously folded, so this is the only use.
1104 NewMIs[1]->addRegisterKilled(Reg, TRI);
1105
1106 // Tentatively insert the instructions into the block so that they
1107 // look "normal" to the transformation logic.
Jakob Stoklund Olesen0de4fd22012-10-26 23:05:10 +00001108 MBB->insert(mi, NewMIs[0]);
1109 MBB->insert(mi, NewMIs[1]);
Dan Gohman584fedf2010-06-21 22:17:20 +00001110
1111 DEBUG(dbgs() << "2addr: NEW LOAD: " << *NewMIs[0]
1112 << "2addr: NEW INST: " << *NewMIs[1]);
1113
1114 // Transform the instruction, now that it no longer has a load.
1115 unsigned NewDstIdx = NewMIs[1]->findRegisterDefOperandIdx(regA);
1116 unsigned NewSrcIdx = NewMIs[1]->findRegisterUseOperandIdx(regB);
1117 MachineBasicBlock::iterator NewMI = NewMIs[1];
1118 bool TransformSuccess =
Jakob Stoklund Olesen0de4fd22012-10-26 23:05:10 +00001119 tryInstructionTransform(NewMI, mi, NewSrcIdx, NewDstIdx, Dist);
Dan Gohman584fedf2010-06-21 22:17:20 +00001120 if (TransformSuccess ||
1121 NewMIs[1]->getOperand(NewSrcIdx).isKill()) {
1122 // Success, or at least we made an improvement. Keep the unfolded
1123 // instructions and discard the original.
1124 if (LV) {
Evan Cheng2a4410d2011-11-14 19:48:55 +00001125 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
1126 MachineOperand &MO = MI.getOperand(i);
Andrew Trick8247e0d2012-02-03 05:12:30 +00001127 if (MO.isReg() &&
Dan Gohman7aa7bc72010-06-22 00:32:04 +00001128 TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
1129 if (MO.isUse()) {
Dan Gohmancc1ca982010-06-22 02:07:21 +00001130 if (MO.isKill()) {
1131 if (NewMIs[0]->killsRegister(MO.getReg()))
Evan Cheng2a4410d2011-11-14 19:48:55 +00001132 LV->replaceKillInstruction(MO.getReg(), &MI, NewMIs[0]);
Dan Gohmancc1ca982010-06-22 02:07:21 +00001133 else {
1134 assert(NewMIs[1]->killsRegister(MO.getReg()) &&
1135 "Kill missing after load unfold!");
Evan Cheng2a4410d2011-11-14 19:48:55 +00001136 LV->replaceKillInstruction(MO.getReg(), &MI, NewMIs[1]);
Dan Gohmancc1ca982010-06-22 02:07:21 +00001137 }
1138 }
Evan Cheng2a4410d2011-11-14 19:48:55 +00001139 } else if (LV->removeVirtualRegisterDead(MO.getReg(), &MI)) {
Dan Gohmancc1ca982010-06-22 02:07:21 +00001140 if (NewMIs[1]->registerDefIsDead(MO.getReg()))
1141 LV->addVirtualRegisterDead(MO.getReg(), NewMIs[1]);
1142 else {
1143 assert(NewMIs[0]->registerDefIsDead(MO.getReg()) &&
1144 "Dead flag missing after load unfold!");
1145 LV->addVirtualRegisterDead(MO.getReg(), NewMIs[0]);
1146 }
1147 }
Dan Gohman7aa7bc72010-06-22 00:32:04 +00001148 }
Dan Gohman584fedf2010-06-21 22:17:20 +00001149 }
1150 LV->addVirtualRegisterKilled(Reg, NewMIs[1]);
1151 }
Cameron Zwarich9030fc22013-02-20 06:46:48 +00001152
1153 MachineBasicBlock::iterator Begin;
1154 MachineBasicBlock::iterator End;
1155 SmallVector<unsigned, 4> OrigRegs;
1156 if (LIS) {
1157 Begin = MachineBasicBlock::iterator(NewMIs[0]);
1158 if (Begin != MBB->begin())
1159 --Begin;
David Blaikiefdf45172013-02-20 07:39:20 +00001160 End = llvm::next(MachineBasicBlock::iterator(MI));
Cameron Zwarich9030fc22013-02-20 06:46:48 +00001161
1162 for (MachineInstr::const_mop_iterator MOI = MI.operands_begin(),
1163 MOE = MI.operands_end(); MOI != MOE; ++MOI) {
1164 if (MOI->isReg())
1165 OrigRegs.push_back(MOI->getReg());
1166 }
1167 }
1168
Evan Cheng2a4410d2011-11-14 19:48:55 +00001169 MI.eraseFromParent();
Cameron Zwarich9030fc22013-02-20 06:46:48 +00001170
1171 // Update LiveIntervals.
1172 if (LIS)
1173 LIS->repairIntervalsInRange(MBB, Begin, End, OrigRegs);
1174
Dan Gohman584fedf2010-06-21 22:17:20 +00001175 mi = NewMIs[1];
1176 if (TransformSuccess)
1177 return true;
1178 } else {
1179 // Transforming didn't eliminate the tie and didn't lead to an
1180 // improvement. Clean up the unfolded instructions and keep the
1181 // original.
1182 DEBUG(dbgs() << "2addr: ABANDONING UNFOLD\n");
1183 NewMIs[0]->eraseFromParent();
1184 NewMIs[1]->eraseFromParent();
1185 }
1186 }
1187 }
1188 }
1189
Bob Wilsoncc80df92009-09-03 20:58:42 +00001190 return false;
1191}
1192
Jakob Stoklund Olesen6ac80662012-08-03 23:25:45 +00001193// Collect tied operands of MI that need to be handled.
1194// Rewrite trivial cases immediately.
1195// Return true if any tied operands where found, including the trivial ones.
1196bool TwoAddressInstructionPass::
1197collectTiedOperands(MachineInstr *MI, TiedOperandMap &TiedOperands) {
1198 const MCInstrDesc &MCID = MI->getDesc();
1199 bool AnyOps = false;
Jakob Stoklund Olesenf363ebd2012-09-04 22:59:30 +00001200 unsigned NumOps = MI->getNumOperands();
Jakob Stoklund Olesen6ac80662012-08-03 23:25:45 +00001201
1202 for (unsigned SrcIdx = 0; SrcIdx < NumOps; ++SrcIdx) {
1203 unsigned DstIdx = 0;
1204 if (!MI->isRegTiedToDefOperand(SrcIdx, &DstIdx))
1205 continue;
1206 AnyOps = true;
Jakob Stoklund Olesen8c5c0732012-08-07 22:47:06 +00001207 MachineOperand &SrcMO = MI->getOperand(SrcIdx);
1208 MachineOperand &DstMO = MI->getOperand(DstIdx);
1209 unsigned SrcReg = SrcMO.getReg();
1210 unsigned DstReg = DstMO.getReg();
1211 // Tied constraint already satisfied?
1212 if (SrcReg == DstReg)
1213 continue;
Jakob Stoklund Olesen6ac80662012-08-03 23:25:45 +00001214
Jakob Stoklund Olesen8c5c0732012-08-07 22:47:06 +00001215 assert(SrcReg && SrcMO.isUse() && "two address instruction invalid");
Jakob Stoklund Olesen6ac80662012-08-03 23:25:45 +00001216
1217 // Deal with <undef> uses immediately - simply rewrite the src operand.
Jakob Stoklund Olesen8c5c0732012-08-07 22:47:06 +00001218 if (SrcMO.isUndef()) {
Jakob Stoklund Olesen6ac80662012-08-03 23:25:45 +00001219 // Constrain the DstReg register class if required.
1220 if (TargetRegisterInfo::isVirtualRegister(DstReg))
1221 if (const TargetRegisterClass *RC = TII->getRegClass(MCID, SrcIdx,
1222 TRI, *MF))
1223 MRI->constrainRegClass(DstReg, RC);
Jakob Stoklund Olesen8c5c0732012-08-07 22:47:06 +00001224 SrcMO.setReg(DstReg);
Jakob Stoklund Olesen6ac80662012-08-03 23:25:45 +00001225 DEBUG(dbgs() << "\t\trewrite undef:\t" << *MI);
1226 continue;
1227 }
Jakob Stoklund Olesen8c5c0732012-08-07 22:47:06 +00001228 TiedOperands[SrcReg].push_back(std::make_pair(SrcIdx, DstIdx));
Jakob Stoklund Olesen6ac80662012-08-03 23:25:45 +00001229 }
1230 return AnyOps;
1231}
1232
Jakob Stoklund Olesenae52fad2012-08-03 23:57:58 +00001233// Process a list of tied MI operands that all use the same source register.
1234// The tied pairs are of the form (SrcIdx, DstIdx).
1235void
1236TwoAddressInstructionPass::processTiedPairs(MachineInstr *MI,
1237 TiedPairList &TiedPairs,
1238 unsigned &Dist) {
1239 bool IsEarlyClobber = false;
Cameron Zwarich6cf93d72013-02-20 06:46:46 +00001240 for (unsigned tpi = 0, tpe = TiedPairs.size(); tpi != tpe; ++tpi) {
1241 const MachineOperand &DstMO = MI->getOperand(TiedPairs[tpi].second);
1242 IsEarlyClobber |= DstMO.isEarlyClobber();
1243 }
1244
Jakob Stoklund Olesenae52fad2012-08-03 23:57:58 +00001245 bool RemovedKillFlag = false;
1246 bool AllUsesCopied = true;
1247 unsigned LastCopiedReg = 0;
Cameron Zwarich9030fc22013-02-20 06:46:48 +00001248 SlotIndex LastCopyIdx;
Jakob Stoklund Olesenae52fad2012-08-03 23:57:58 +00001249 unsigned RegB = 0;
1250 for (unsigned tpi = 0, tpe = TiedPairs.size(); tpi != tpe; ++tpi) {
1251 unsigned SrcIdx = TiedPairs[tpi].first;
1252 unsigned DstIdx = TiedPairs[tpi].second;
1253
1254 const MachineOperand &DstMO = MI->getOperand(DstIdx);
1255 unsigned RegA = DstMO.getReg();
Jakob Stoklund Olesenae52fad2012-08-03 23:57:58 +00001256
1257 // Grab RegB from the instruction because it may have changed if the
1258 // instruction was commuted.
1259 RegB = MI->getOperand(SrcIdx).getReg();
1260
1261 if (RegA == RegB) {
1262 // The register is tied to multiple destinations (or else we would
1263 // not have continued this far), but this use of the register
1264 // already matches the tied destination. Leave it.
1265 AllUsesCopied = false;
1266 continue;
1267 }
1268 LastCopiedReg = RegA;
1269
1270 assert(TargetRegisterInfo::isVirtualRegister(RegB) &&
1271 "cannot make instruction into two-address form");
1272
1273#ifndef NDEBUG
1274 // First, verify that we don't have a use of "a" in the instruction
1275 // (a = b + a for example) because our transformation will not
1276 // work. This should never occur because we are in SSA form.
1277 for (unsigned i = 0; i != MI->getNumOperands(); ++i)
1278 assert(i == DstIdx ||
1279 !MI->getOperand(i).isReg() ||
1280 MI->getOperand(i).getReg() != RegA);
1281#endif
1282
1283 // Emit a copy.
1284 BuildMI(*MI->getParent(), MI, MI->getDebugLoc(),
1285 TII->get(TargetOpcode::COPY), RegA).addReg(RegB);
1286
1287 // Update DistanceMap.
1288 MachineBasicBlock::iterator PrevMI = MI;
1289 --PrevMI;
1290 DistanceMap.insert(std::make_pair(PrevMI, Dist));
1291 DistanceMap[MI] = ++Dist;
1292
Cameron Zwarich9030fc22013-02-20 06:46:48 +00001293 if (LIS) {
1294 LastCopyIdx = LIS->InsertMachineInstrInMaps(PrevMI).getRegSlot();
1295
1296 if (TargetRegisterInfo::isVirtualRegister(RegA)) {
1297 LiveInterval &LI = LIS->getInterval(RegA);
1298 VNInfo *VNI = LI.getNextValue(LastCopyIdx, LIS->getVNInfoAllocator());
1299 SlotIndex endIdx =
1300 LIS->getInstructionIndex(MI).getRegSlot(IsEarlyClobber);
1301 LI.addRange(LiveRange(LastCopyIdx, endIdx, VNI));
1302 }
1303 }
Jakob Stoklund Olesenae52fad2012-08-03 23:57:58 +00001304
1305 DEBUG(dbgs() << "\t\tprepend:\t" << *PrevMI);
1306
1307 MachineOperand &MO = MI->getOperand(SrcIdx);
1308 assert(MO.isReg() && MO.getReg() == RegB && MO.isUse() &&
1309 "inconsistent operand info for 2-reg pass");
1310 if (MO.isKill()) {
1311 MO.setIsKill(false);
1312 RemovedKillFlag = true;
1313 }
1314
1315 // Make sure regA is a legal regclass for the SrcIdx operand.
1316 if (TargetRegisterInfo::isVirtualRegister(RegA) &&
1317 TargetRegisterInfo::isVirtualRegister(RegB))
1318 MRI->constrainRegClass(RegA, MRI->getRegClass(RegB));
1319
1320 MO.setReg(RegA);
1321
1322 // Propagate SrcRegMap.
1323 SrcRegMap[RegA] = RegB;
1324 }
1325
1326
1327 if (AllUsesCopied) {
1328 if (!IsEarlyClobber) {
1329 // Replace other (un-tied) uses of regB with LastCopiedReg.
1330 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1331 MachineOperand &MO = MI->getOperand(i);
1332 if (MO.isReg() && MO.getReg() == RegB && MO.isUse()) {
1333 if (MO.isKill()) {
1334 MO.setIsKill(false);
1335 RemovedKillFlag = true;
1336 }
1337 MO.setReg(LastCopiedReg);
1338 }
1339 }
1340 }
1341
1342 // Update live variables for regB.
1343 if (RemovedKillFlag && LV && LV->getVarInfo(RegB).removeKill(MI)) {
1344 MachineBasicBlock::iterator PrevMI = MI;
1345 --PrevMI;
1346 LV->addVirtualRegisterKilled(RegB, PrevMI);
1347 }
1348
Cameron Zwarich9030fc22013-02-20 06:46:48 +00001349 // Update LiveIntervals.
1350 if (LIS) {
1351 LiveInterval &LI = LIS->getInterval(RegB);
1352 SlotIndex MIIdx = LIS->getInstructionIndex(MI);
1353 LiveInterval::const_iterator I = LI.find(MIIdx);
1354 assert(I != LI.end() && "RegB must be live-in to use.");
1355
1356 SlotIndex UseIdx = MIIdx.getRegSlot(IsEarlyClobber);
1357 if (I->end == UseIdx)
1358 LI.removeRange(LastCopyIdx, UseIdx);
1359 }
1360
Jakob Stoklund Olesenae52fad2012-08-03 23:57:58 +00001361 } else if (RemovedKillFlag) {
1362 // Some tied uses of regB matched their destination registers, so
1363 // regB is still used in this instruction, but a kill flag was
1364 // removed from a different tied use of regB, so now we need to add
1365 // a kill flag to one of the remaining uses of regB.
1366 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1367 MachineOperand &MO = MI->getOperand(i);
1368 if (MO.isReg() && MO.getReg() == RegB && MO.isUse()) {
1369 MO.setIsKill(true);
1370 break;
1371 }
1372 }
1373 }
Jakob Stoklund Olesenae52fad2012-08-03 23:57:58 +00001374}
1375
Bill Wendling637980e2008-05-10 00:12:52 +00001376/// runOnMachineFunction - Reduce two-address instructions to two operands.
Alkis Evlogimenos71499de2003-12-18 13:06:04 +00001377///
Jakob Stoklund Olesen6ac80662012-08-03 23:25:45 +00001378bool TwoAddressInstructionPass::runOnMachineFunction(MachineFunction &Func) {
1379 MF = &Func;
1380 const TargetMachine &TM = MF->getTarget();
1381 MRI = &MF->getRegInfo();
Evan Cheng875357d2008-03-13 06:37:55 +00001382 TII = TM.getInstrInfo();
1383 TRI = TM.getRegisterInfo();
Evan Cheng2a4410d2011-11-14 19:48:55 +00001384 InstrItins = TM.getInstrItineraryData();
Jakob Stoklund Olesen5bfdedf2012-08-03 22:58:34 +00001385 Indexes = getAnalysisIfAvailable<SlotIndexes>();
Duncan Sands1465d612009-01-28 13:14:17 +00001386 LV = getAnalysisIfAvailable<LiveVariables>();
Jakob Stoklund Olesen5bfdedf2012-08-03 22:58:34 +00001387 LIS = getAnalysisIfAvailable<LiveIntervals>();
Dan Gohmana70dca12009-10-09 23:27:56 +00001388 AA = &getAnalysis<AliasAnalysis>();
Evan Chengc3aa7c52011-11-16 18:44:48 +00001389 OptLevel = TM.getOptLevel();
Alkis Evlogimenos71499de2003-12-18 13:06:04 +00001390
Misha Brukman75fa4e42004-07-22 15:26:23 +00001391 bool MadeChange = false;
Alkis Evlogimenos71499de2003-12-18 13:06:04 +00001392
David Greeneeb00b182010-01-05 01:24:21 +00001393 DEBUG(dbgs() << "********** REWRITING TWO-ADDR INSTRS **********\n");
Andrew Trick8247e0d2012-02-03 05:12:30 +00001394 DEBUG(dbgs() << "********** Function: "
Craig Topper96601ca2012-08-22 06:07:19 +00001395 << MF->getName() << '\n');
Alkis Evlogimenos3a9986f2004-02-18 00:35:06 +00001396
Jakob Stoklund Olesen73e7dce2011-07-29 22:51:22 +00001397 // This pass takes the function out of SSA form.
1398 MRI->leaveSSA();
1399
Jakob Stoklund Olesen6ac80662012-08-03 23:25:45 +00001400 TiedOperandMap TiedOperands;
Jakob Stoklund Olesen0de4fd22012-10-26 23:05:10 +00001401 for (MachineFunction::iterator MBBI = MF->begin(), MBBE = MF->end();
1402 MBBI != MBBE; ++MBBI) {
1403 MBB = MBBI;
Evan Cheng7543e582008-06-18 07:49:14 +00001404 unsigned Dist = 0;
1405 DistanceMap.clear();
Evan Cheng870b8072009-03-01 02:03:43 +00001406 SrcRegMap.clear();
1407 DstRegMap.clear();
1408 Processed.clear();
Jakob Stoklund Olesen0de4fd22012-10-26 23:05:10 +00001409 for (MachineBasicBlock::iterator mi = MBB->begin(), me = MBB->end();
Evan Cheng7a963fa2008-03-27 01:27:25 +00001410 mi != me; ) {
Chris Lattner7896c9f2009-12-03 00:50:42 +00001411 MachineBasicBlock::iterator nmi = llvm::next(mi);
Dale Johannesenb8ff9342010-02-10 21:47:48 +00001412 if (mi->isDebugValue()) {
1413 mi = nmi;
1414 continue;
1415 }
Evan Chengf1250ee2010-03-23 20:36:12 +00001416
Jakob Stoklund Olesen8c3dccd2012-12-01 01:06:44 +00001417 // Expand REG_SEQUENCE instructions. This will position mi at the first
1418 // expanded instruction.
Evan Cheng3d720fb2010-05-05 18:45:40 +00001419 if (mi->isRegSequence())
Jakob Stoklund Olesen8c3dccd2012-12-01 01:06:44 +00001420 eliminateRegSequence(mi);
Evan Cheng3d720fb2010-05-05 18:45:40 +00001421
Evan Cheng7543e582008-06-18 07:49:14 +00001422 DistanceMap.insert(std::make_pair(mi, ++Dist));
Evan Cheng870b8072009-03-01 02:03:43 +00001423
Jakob Stoklund Olesen0de4fd22012-10-26 23:05:10 +00001424 processCopy(&*mi);
Evan Cheng870b8072009-03-01 02:03:43 +00001425
Bob Wilsoncc80df92009-09-03 20:58:42 +00001426 // First scan through all the tied register uses in this instruction
1427 // and record a list of pairs of tied operands for each register.
Jakob Stoklund Olesen6ac80662012-08-03 23:25:45 +00001428 if (!collectTiedOperands(mi, TiedOperands)) {
1429 mi = nmi;
1430 continue;
Bob Wilsoncc80df92009-09-03 20:58:42 +00001431 }
Alkis Evlogimenos71499de2003-12-18 13:06:04 +00001432
Jakob Stoklund Olesen6ac80662012-08-03 23:25:45 +00001433 ++NumTwoAddressInstrs;
Jakob Stoklund Olesenae52fad2012-08-03 23:57:58 +00001434 MadeChange = true;
Jakob Stoklund Olesen6ac80662012-08-03 23:25:45 +00001435 DEBUG(dbgs() << '\t' << *mi);
1436
Chandler Carruth32d75be2012-07-18 18:58:22 +00001437 // If the instruction has a single pair of tied operands, try some
1438 // transformations that may either eliminate the tied operands or
1439 // improve the opportunities for coalescing away the register copy.
1440 if (TiedOperands.size() == 1) {
1441 SmallVector<std::pair<unsigned, unsigned>, 4> &TiedPairs
1442 = TiedOperands.begin()->second;
1443 if (TiedPairs.size() == 1) {
1444 unsigned SrcIdx = TiedPairs[0].first;
1445 unsigned DstIdx = TiedPairs[0].second;
1446 unsigned SrcReg = mi->getOperand(SrcIdx).getReg();
1447 unsigned DstReg = mi->getOperand(DstIdx).getReg();
1448 if (SrcReg != DstReg &&
Jakob Stoklund Olesen0de4fd22012-10-26 23:05:10 +00001449 tryInstructionTransform(mi, nmi, SrcIdx, DstIdx, Dist)) {
Chandler Carruth32d75be2012-07-18 18:58:22 +00001450 // The tied operands have been eliminated or shifted further down the
1451 // block to ease elimination. Continue processing with 'nmi'.
1452 TiedOperands.clear();
1453 mi = nmi;
1454 continue;
1455 }
1456 }
1457 }
1458
Bob Wilsoncc80df92009-09-03 20:58:42 +00001459 // Now iterate over the information collected above.
1460 for (TiedOperandMap::iterator OI = TiedOperands.begin(),
1461 OE = TiedOperands.end(); OI != OE; ++OI) {
Jakob Stoklund Olesenae52fad2012-08-03 23:57:58 +00001462 processTiedPairs(mi, OI->second, Dist);
David Greeneeb00b182010-01-05 01:24:21 +00001463 DEBUG(dbgs() << "\t\trewrite to:\t" << *mi);
Jakob Stoklund Olesen351c8812012-06-25 03:27:12 +00001464 }
Bill Wendling637980e2008-05-10 00:12:52 +00001465
Jakob Stoklund Olesen351c8812012-06-25 03:27:12 +00001466 // Rewrite INSERT_SUBREG as COPY now that we no longer need SSA form.
1467 if (mi->isInsertSubreg()) {
1468 // From %reg = INSERT_SUBREG %reg, %subreg, subidx
1469 // To %reg:subidx = COPY %subreg
1470 unsigned SubIdx = mi->getOperand(3).getImm();
1471 mi->RemoveOperand(3);
1472 assert(mi->getOperand(0).getSubReg() == 0 && "Unexpected subreg idx");
1473 mi->getOperand(0).setSubReg(SubIdx);
1474 mi->getOperand(0).setIsUndef(mi->getOperand(1).isUndef());
1475 mi->RemoveOperand(1);
1476 mi->setDesc(TII->get(TargetOpcode::COPY));
1477 DEBUG(dbgs() << "\t\tconvert to:\t" << *mi);
Jakob Stoklund Olesened2185e2010-07-06 23:26:25 +00001478 }
1479
Bob Wilsoncc80df92009-09-03 20:58:42 +00001480 // Clear TiedOperands here instead of at the top of the loop
1481 // since most instructions do not have tied operands.
1482 TiedOperands.clear();
Evan Cheng7a963fa2008-03-27 01:27:25 +00001483 mi = nmi;
Misha Brukman75fa4e42004-07-22 15:26:23 +00001484 }
1485 }
1486
Cameron Zwarich767e0432013-02-20 06:46:34 +00001487 if (LIS)
1488 MF->verify(this, "After two-address instruction pass");
1489
Misha Brukman75fa4e42004-07-22 15:26:23 +00001490 return MadeChange;
Alkis Evlogimenos71499de2003-12-18 13:06:04 +00001491}
Evan Cheng3d720fb2010-05-05 18:45:40 +00001492
Jakob Stoklund Olesen8c3dccd2012-12-01 01:06:44 +00001493/// Eliminate a REG_SEQUENCE instruction as part of the de-ssa process.
Evan Cheng3d720fb2010-05-05 18:45:40 +00001494///
Jakob Stoklund Olesen8c3dccd2012-12-01 01:06:44 +00001495/// The instruction is turned into a sequence of sub-register copies:
1496///
1497/// %dst = REG_SEQUENCE %v1, ssub0, %v2, ssub1
1498///
1499/// Becomes:
1500///
1501/// %dst:ssub0<def,undef> = COPY %v1
1502/// %dst:ssub1<def> = COPY %v2
1503///
1504void TwoAddressInstructionPass::
1505eliminateRegSequence(MachineBasicBlock::iterator &MBBI) {
1506 MachineInstr *MI = MBBI;
1507 unsigned DstReg = MI->getOperand(0).getReg();
1508 if (MI->getOperand(0).getSubReg() ||
1509 TargetRegisterInfo::isPhysicalRegister(DstReg) ||
1510 !(MI->getNumOperands() & 1)) {
1511 DEBUG(dbgs() << "Illegal REG_SEQUENCE instruction:" << *MI);
1512 llvm_unreachable(0);
Evan Cheng3d720fb2010-05-05 18:45:40 +00001513 }
1514
Cameron Zwarich9030fc22013-02-20 06:46:48 +00001515 SmallVector<unsigned, 4> OrigRegs;
1516 if (LIS) {
1517 OrigRegs.push_back(MI->getOperand(0).getReg());
1518 for (unsigned i = 1, e = MI->getNumOperands(); i < e; i += 2)
1519 OrigRegs.push_back(MI->getOperand(i).getReg());
1520 }
1521
Jakob Stoklund Olesen8c3dccd2012-12-01 01:06:44 +00001522 bool DefEmitted = false;
1523 for (unsigned i = 1, e = MI->getNumOperands(); i < e; i += 2) {
1524 MachineOperand &UseMO = MI->getOperand(i);
1525 unsigned SrcReg = UseMO.getReg();
1526 unsigned SubIdx = MI->getOperand(i+1).getImm();
1527 // Nothing needs to be inserted for <undef> operands.
1528 if (UseMO.isUndef())
1529 continue;
1530
1531 // Defer any kill flag to the last operand using SrcReg. Otherwise, we
1532 // might insert a COPY that uses SrcReg after is was killed.
1533 bool isKill = UseMO.isKill();
1534 if (isKill)
1535 for (unsigned j = i + 2; j < e; j += 2)
1536 if (MI->getOperand(j).getReg() == SrcReg) {
1537 MI->getOperand(j).setIsKill();
1538 UseMO.setIsKill(false);
1539 isKill = false;
1540 break;
1541 }
1542
1543 // Insert the sub-register copy.
1544 MachineInstr *CopyMI = BuildMI(*MI->getParent(), MI, MI->getDebugLoc(),
1545 TII->get(TargetOpcode::COPY))
1546 .addReg(DstReg, RegState::Define, SubIdx)
1547 .addOperand(UseMO);
1548
1549 // The first def needs an <undef> flag because there is no live register
1550 // before it.
1551 if (!DefEmitted) {
1552 CopyMI->getOperand(0).setIsUndef(true);
1553 // Return an iterator pointing to the first inserted instr.
1554 MBBI = CopyMI;
1555 }
1556 DefEmitted = true;
1557
1558 // Update LiveVariables' kill info.
1559 if (LV && isKill && !TargetRegisterInfo::isPhysicalRegister(SrcReg))
1560 LV->replaceKillInstruction(SrcReg, MI, CopyMI);
1561
1562 DEBUG(dbgs() << "Inserted: " << *CopyMI);
1563 }
1564
David Blaikiefdf45172013-02-20 07:39:20 +00001565 MachineBasicBlock::iterator EndMBBI =
1566 llvm::next(MachineBasicBlock::iterator(MI));
Cameron Zwarich9030fc22013-02-20 06:46:48 +00001567
Jakob Stoklund Olesen8c3dccd2012-12-01 01:06:44 +00001568 if (!DefEmitted) {
1569 DEBUG(dbgs() << "Turned: " << *MI << " into an IMPLICIT_DEF");
1570 MI->setDesc(TII->get(TargetOpcode::IMPLICIT_DEF));
1571 for (int j = MI->getNumOperands() - 1, ee = 0; j > ee; --j)
1572 MI->RemoveOperand(j);
1573 } else {
1574 DEBUG(dbgs() << "Eliminated: " << *MI);
1575 MI->eraseFromParent();
1576 }
Cameron Zwarich9030fc22013-02-20 06:46:48 +00001577
1578 // Udpate LiveIntervals.
1579 if (LIS) {
1580 if (MBBI != MBB->begin())
1581 --MBBI;
1582 LIS->repairIntervalsInRange(MBB, MBBI, EndMBBI, OrigRegs);
1583 }
Evan Cheng3d720fb2010-05-05 18:45:40 +00001584}