Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2016 Red Hat. |
| 3 | * Copyright © 2016 Bas Nieuwenhuizen |
| 4 | * |
| 5 | * based in part on anv driver which is: |
| 6 | * Copyright © 2015 Intel Corporation |
| 7 | * |
| 8 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 9 | * copy of this software and associated documentation files (the "Software"), |
| 10 | * to deal in the Software without restriction, including without limitation |
| 11 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 12 | * and/or sell copies of the Software, and to permit persons to whom the |
| 13 | * Software is furnished to do so, subject to the following conditions: |
| 14 | * |
| 15 | * The above copyright notice and this permission notice (including the next |
| 16 | * paragraph) shall be included in all copies or substantial portions of the |
| 17 | * Software. |
| 18 | * |
| 19 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 20 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 21 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 22 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 23 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 24 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 25 | * IN THE SOFTWARE. |
| 26 | */ |
| 27 | |
| 28 | #include "util/mesa-sha1.h" |
| 29 | #include "util/u_atomic.h" |
| 30 | #include "radv_debug.h" |
| 31 | #include "radv_private.h" |
| 32 | #include "radv_shader.h" |
Dave Airlie | 6f3aee4 | 2018-06-27 11:34:25 +1000 | [diff] [blame] | 33 | #include "radv_shader_helper.h" |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 34 | #include "nir/nir.h" |
| 35 | #include "nir/nir_builder.h" |
| 36 | #include "spirv/nir_spirv.h" |
| 37 | |
| 38 | #include <llvm-c/Core.h> |
| 39 | #include <llvm-c/TargetMachine.h> |
Samuel Pitoiset | 135e4d4 | 2018-06-08 11:38:01 +0200 | [diff] [blame] | 40 | #include <llvm-c/Support.h> |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 41 | |
| 42 | #include "sid.h" |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 43 | #include "ac_binary.h" |
| 44 | #include "ac_llvm_util.h" |
| 45 | #include "ac_nir_to_llvm.h" |
Bas Nieuwenhuizen | 726a31d | 2019-07-01 01:29:24 +0200 | [diff] [blame] | 46 | #include "ac_rtld.h" |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 47 | #include "vk_format.h" |
| 48 | #include "util/debug.h" |
| 49 | #include "ac_exp_param.h" |
| 50 | |
Alex Smith | de88979 | 2017-10-27 14:25:05 +0100 | [diff] [blame] | 51 | #include "util/string_buffer.h" |
| 52 | |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 53 | static const struct nir_shader_compiler_options nir_options = { |
| 54 | .vertex_id_zero_based = true, |
| 55 | .lower_scmp = true, |
Rhys Perry | 0af95f0 | 2018-12-06 14:01:15 +0000 | [diff] [blame] | 56 | .lower_flrp16 = true, |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 57 | .lower_flrp32 = true, |
Timothy Arceri | f0d74ec | 2018-01-12 11:12:09 +1100 | [diff] [blame] | 58 | .lower_flrp64 = true, |
Bas Nieuwenhuizen | 5240fdd | 2018-01-21 17:13:26 +0100 | [diff] [blame] | 59 | .lower_device_index_to_zero = true, |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 60 | .lower_fsat = true, |
| 61 | .lower_fdiv = true, |
Daniel Schürmann | 48a75e7 | 2019-01-25 16:08:38 +0100 | [diff] [blame] | 62 | .lower_bitfield_insert_to_bitfield_select = true, |
Daniel Schürmann | 0daeb1d | 2019-01-25 16:24:55 +0100 | [diff] [blame] | 63 | .lower_bitfield_extract = true, |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 64 | .lower_sub = true, |
| 65 | .lower_pack_snorm_2x16 = true, |
| 66 | .lower_pack_snorm_4x8 = true, |
| 67 | .lower_pack_unorm_2x16 = true, |
| 68 | .lower_pack_unorm_4x8 = true, |
| 69 | .lower_unpack_snorm_2x16 = true, |
| 70 | .lower_unpack_snorm_4x8 = true, |
| 71 | .lower_unpack_unorm_2x16 = true, |
| 72 | .lower_unpack_unorm_4x8 = true, |
| 73 | .lower_extract_byte = true, |
| 74 | .lower_extract_word = true, |
Dave Airlie | 2c61594 | 2017-10-04 06:33:02 +1000 | [diff] [blame] | 75 | .lower_ffma = true, |
Samuel Pitoiset | 7aa008d | 2018-02-02 19:04:57 +0100 | [diff] [blame] | 76 | .lower_fpow = true, |
Samuel Pitoiset | 71ffa00 | 2019-03-06 22:35:31 +0100 | [diff] [blame] | 77 | .lower_mul_2x32_64 = true, |
Sagar Ghuge | 456557a | 2019-06-03 17:11:57 -0700 | [diff] [blame] | 78 | .lower_rotate = true, |
Connor Abbott | 118a66d | 2019-05-10 10:44:20 +0200 | [diff] [blame] | 79 | .max_unroll_iterations = 32, |
| 80 | .use_interpolated_input_intrinsics = true, |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 81 | }; |
| 82 | |
Daniel Schürmann | 45638e1 | 2019-07-29 17:51:01 +0200 | [diff] [blame^] | 83 | bool |
| 84 | radv_can_dump_shader(struct radv_device *device, |
| 85 | struct radv_shader_module *module, |
| 86 | bool is_gs_copy_shader) |
| 87 | { |
| 88 | if (!(device->instance->debug_flags & RADV_DEBUG_DUMP_SHADERS)) |
| 89 | return false; |
| 90 | |
| 91 | /* Only dump non-meta shaders, useful for debugging purposes. */ |
| 92 | return (module && !module->nir) || is_gs_copy_shader; |
| 93 | } |
| 94 | |
| 95 | bool |
| 96 | radv_can_dump_shader_stats(struct radv_device *device, |
| 97 | struct radv_shader_module *module) |
| 98 | { |
| 99 | /* Only dump non-meta shader stats. */ |
| 100 | return device->instance->debug_flags & RADV_DEBUG_DUMP_SHADER_STATS && |
| 101 | module && !module->nir; |
| 102 | } |
| 103 | |
| 104 | unsigned shader_io_get_unique_index(gl_varying_slot slot) |
| 105 | { |
| 106 | /* handle patch indices separate */ |
| 107 | if (slot == VARYING_SLOT_TESS_LEVEL_OUTER) |
| 108 | return 0; |
| 109 | if (slot == VARYING_SLOT_TESS_LEVEL_INNER) |
| 110 | return 1; |
| 111 | if (slot >= VARYING_SLOT_PATCH0 && slot <= VARYING_SLOT_TESS_MAX) |
| 112 | return 2 + (slot - VARYING_SLOT_PATCH0); |
| 113 | if (slot == VARYING_SLOT_POS) |
| 114 | return 0; |
| 115 | if (slot == VARYING_SLOT_PSIZ) |
| 116 | return 1; |
| 117 | if (slot == VARYING_SLOT_CLIP_DIST0) |
| 118 | return 2; |
| 119 | if (slot == VARYING_SLOT_CLIP_DIST1) |
| 120 | return 3; |
| 121 | /* 3 is reserved for clip dist as well */ |
| 122 | if (slot >= VARYING_SLOT_VAR0 && slot <= VARYING_SLOT_VAR31) |
| 123 | return 4 + (slot - VARYING_SLOT_VAR0); |
| 124 | unreachable("illegal slot in get unique index\n"); |
| 125 | } |
| 126 | |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 127 | VkResult radv_CreateShaderModule( |
| 128 | VkDevice _device, |
| 129 | const VkShaderModuleCreateInfo* pCreateInfo, |
| 130 | const VkAllocationCallbacks* pAllocator, |
| 131 | VkShaderModule* pShaderModule) |
| 132 | { |
| 133 | RADV_FROM_HANDLE(radv_device, device, _device); |
| 134 | struct radv_shader_module *module; |
| 135 | |
| 136 | assert(pCreateInfo->sType == VK_STRUCTURE_TYPE_SHADER_MODULE_CREATE_INFO); |
| 137 | assert(pCreateInfo->flags == 0); |
| 138 | |
| 139 | module = vk_alloc2(&device->alloc, pAllocator, |
| 140 | sizeof(*module) + pCreateInfo->codeSize, 8, |
| 141 | VK_SYSTEM_ALLOCATION_SCOPE_OBJECT); |
| 142 | if (module == NULL) |
Bas Nieuwenhuizen | 38933c1 | 2018-05-31 01:06:41 +0200 | [diff] [blame] | 143 | return vk_error(device->instance, VK_ERROR_OUT_OF_HOST_MEMORY); |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 144 | |
| 145 | module->nir = NULL; |
| 146 | module->size = pCreateInfo->codeSize; |
| 147 | memcpy(module->data, pCreateInfo->pCode, module->size); |
| 148 | |
| 149 | _mesa_sha1_compute(module->data, module->size, module->sha1); |
| 150 | |
| 151 | *pShaderModule = radv_shader_module_to_handle(module); |
| 152 | |
| 153 | return VK_SUCCESS; |
| 154 | } |
| 155 | |
| 156 | void radv_DestroyShaderModule( |
| 157 | VkDevice _device, |
| 158 | VkShaderModule _module, |
| 159 | const VkAllocationCallbacks* pAllocator) |
| 160 | { |
| 161 | RADV_FROM_HANDLE(radv_device, device, _device); |
| 162 | RADV_FROM_HANDLE(radv_shader_module, module, _module); |
| 163 | |
| 164 | if (!module) |
| 165 | return; |
| 166 | |
| 167 | vk_free2(&device->alloc, pAllocator, module); |
| 168 | } |
| 169 | |
Bas Nieuwenhuizen | 06f0504 | 2017-02-09 00:12:10 +0100 | [diff] [blame] | 170 | void |
Timothy Arceri | 0667571 | 2018-10-18 09:42:17 +1100 | [diff] [blame] | 171 | radv_optimize_nir(struct nir_shader *shader, bool optimize_conservatively, |
| 172 | bool allow_copies) |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 173 | { |
| 174 | bool progress; |
Ian Romanick | d41cdef | 2018-08-18 16:42:04 -0700 | [diff] [blame] | 175 | unsigned lower_flrp = |
| 176 | (shader->options->lower_flrp16 ? 16 : 0) | |
| 177 | (shader->options->lower_flrp32 ? 32 : 0) | |
| 178 | (shader->options->lower_flrp64 ? 64 : 0); |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 179 | |
| 180 | do { |
| 181 | progress = false; |
| 182 | |
Karol Herbst | 9b24028 | 2019-01-16 00:05:04 +0100 | [diff] [blame] | 183 | NIR_PASS(progress, shader, nir_split_array_vars, nir_var_function_temp); |
| 184 | NIR_PASS(progress, shader, nir_shrink_vec_array_vars, nir_var_function_temp); |
Timothy Arceri | 8086fa1 | 2018-10-18 10:19:16 +1100 | [diff] [blame] | 185 | |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 186 | NIR_PASS_V(shader, nir_lower_vars_to_ssa); |
Iago Toral Quiroga | 2d648e5 | 2018-04-27 09:28:48 +0200 | [diff] [blame] | 187 | NIR_PASS_V(shader, nir_lower_pack); |
Timothy Arceri | 9d5b106 | 2018-10-18 08:55:46 +1100 | [diff] [blame] | 188 | |
Timothy Arceri | 0667571 | 2018-10-18 09:42:17 +1100 | [diff] [blame] | 189 | if (allow_copies) { |
| 190 | /* Only run this pass in the first call to |
| 191 | * radv_optimize_nir. Later calls assume that we've |
| 192 | * lowered away any copy_deref instructions and we |
| 193 | * don't want to introduce any more. |
| 194 | */ |
| 195 | NIR_PASS(progress, shader, nir_opt_find_array_copies); |
| 196 | } |
| 197 | |
Timothy Arceri | 9d5b106 | 2018-10-18 08:55:46 +1100 | [diff] [blame] | 198 | NIR_PASS(progress, shader, nir_opt_copy_prop_vars); |
| 199 | NIR_PASS(progress, shader, nir_opt_dead_write_vars); |
Connor Abbott | a69ab1b | 2019-06-26 14:03:31 +0200 | [diff] [blame] | 200 | NIR_PASS(progress, shader, nir_remove_dead_variables, |
| 201 | nir_var_function_temp); |
Timothy Arceri | 9d5b106 | 2018-10-18 08:55:46 +1100 | [diff] [blame] | 202 | |
Jonathan Marek | d0bff89 | 2019-05-08 12:45:48 -0400 | [diff] [blame] | 203 | NIR_PASS_V(shader, nir_lower_alu_to_scalar, NULL); |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 204 | NIR_PASS_V(shader, nir_lower_phis_to_scalar); |
| 205 | |
| 206 | NIR_PASS(progress, shader, nir_copy_prop); |
| 207 | NIR_PASS(progress, shader, nir_opt_remove_phis); |
| 208 | NIR_PASS(progress, shader, nir_opt_dce); |
| 209 | if (nir_opt_trivial_continues(shader)) { |
| 210 | progress = true; |
| 211 | NIR_PASS(progress, shader, nir_copy_prop); |
Dave Airlie | 64d9bd1 | 2017-09-13 03:49:31 +0100 | [diff] [blame] | 212 | NIR_PASS(progress, shader, nir_opt_remove_phis); |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 213 | NIR_PASS(progress, shader, nir_opt_dce); |
| 214 | } |
Timothy Arceri | e30804c | 2019-04-08 20:13:49 +1000 | [diff] [blame] | 215 | NIR_PASS(progress, shader, nir_opt_if, true); |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 216 | NIR_PASS(progress, shader, nir_opt_dead_cf); |
| 217 | NIR_PASS(progress, shader, nir_opt_cse); |
Ian Romanick | 378f996 | 2018-06-18 16:11:55 -0700 | [diff] [blame] | 218 | NIR_PASS(progress, shader, nir_opt_peephole_select, 8, true, true); |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 219 | NIR_PASS(progress, shader, nir_opt_constant_folding); |
Timothy Arceri | e19a8fe | 2019-05-02 13:38:52 +1000 | [diff] [blame] | 220 | NIR_PASS(progress, shader, nir_opt_algebraic); |
Ian Romanick | d41cdef | 2018-08-18 16:42:04 -0700 | [diff] [blame] | 221 | |
| 222 | if (lower_flrp != 0) { |
Ian Romanick | 1f1007a | 2019-05-08 07:32:43 -0700 | [diff] [blame] | 223 | bool lower_flrp_progress = false; |
Ian Romanick | d41cdef | 2018-08-18 16:42:04 -0700 | [diff] [blame] | 224 | NIR_PASS(lower_flrp_progress, |
| 225 | shader, |
| 226 | nir_lower_flrp, |
| 227 | lower_flrp, |
| 228 | false /* always_precise */, |
| 229 | shader->options->lower_ffma); |
| 230 | if (lower_flrp_progress) { |
| 231 | NIR_PASS(progress, shader, |
| 232 | nir_opt_constant_folding); |
| 233 | progress = true; |
| 234 | } |
| 235 | |
| 236 | /* Nothing should rematerialize any flrps, so we only |
| 237 | * need to do this lowering once. |
| 238 | */ |
| 239 | lower_flrp = 0; |
| 240 | } |
| 241 | |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 242 | NIR_PASS(progress, shader, nir_opt_undef); |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 243 | if (shader->options->max_unroll_iterations) { |
| 244 | NIR_PASS(progress, shader, nir_opt_loop_unroll, 0); |
| 245 | } |
Timothy Arceri | ce18881 | 2018-05-08 14:57:55 +1000 | [diff] [blame] | 246 | } while (progress && !optimize_conservatively); |
Samuel Pitoiset | 3488a3f | 2018-01-29 17:19:18 +0100 | [diff] [blame] | 247 | |
Daniel Schürmann | 64b7386 | 2019-07-20 19:21:14 +0200 | [diff] [blame] | 248 | NIR_PASS(progress, shader, nir_opt_conditional_discard); |
Samuel Pitoiset | 3488a3f | 2018-01-29 17:19:18 +0100 | [diff] [blame] | 249 | NIR_PASS(progress, shader, nir_opt_shrink_load); |
Samuel Pitoiset | e96a1d2 | 2018-03-08 15:31:14 +0100 | [diff] [blame] | 250 | NIR_PASS(progress, shader, nir_opt_move_load_ubo); |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 251 | } |
| 252 | |
| 253 | nir_shader * |
| 254 | radv_shader_compile_to_nir(struct radv_device *device, |
| 255 | struct radv_shader_module *module, |
| 256 | const char *entrypoint_name, |
| 257 | gl_shader_stage stage, |
Timothy Arceri | ce18881 | 2018-05-08 14:57:55 +1000 | [diff] [blame] | 258 | const VkSpecializationInfo *spec_info, |
Bas Nieuwenhuizen | 5c3467e | 2019-03-30 14:28:06 +0100 | [diff] [blame] | 259 | const VkPipelineCreateFlags flags, |
| 260 | const struct radv_pipeline_layout *layout) |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 261 | { |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 262 | nir_shader *nir; |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 263 | if (module->nir) { |
| 264 | /* Some things such as our meta clear/blit code will give us a NIR |
| 265 | * shader directly. In that case, we just ignore the SPIR-V entirely |
| 266 | * and just use the NIR shader */ |
| 267 | nir = module->nir; |
| 268 | nir->options = &nir_options; |
Jason Ekstrand | 28bb6ab | 2018-10-18 15:18:30 -0500 | [diff] [blame] | 269 | nir_validate_shader(nir, "in internal shader"); |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 270 | |
| 271 | assert(exec_list_length(&nir->functions) == 1); |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 272 | } else { |
| 273 | uint32_t *spirv = (uint32_t *) module->data; |
| 274 | assert(module->size % 4 == 0); |
| 275 | |
Timothy Arceri | 7664aaf | 2017-10-11 11:59:20 +1100 | [diff] [blame] | 276 | if (device->instance->debug_flags & RADV_DEBUG_DUMP_SPIRV) |
Samuel Pitoiset | 844ae72 | 2017-09-22 16:56:40 +0200 | [diff] [blame] | 277 | radv_print_spirv(spirv, module->size, stderr); |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 278 | |
| 279 | uint32_t num_spec_entries = 0; |
| 280 | struct nir_spirv_specialization *spec_entries = NULL; |
| 281 | if (spec_info && spec_info->mapEntryCount > 0) { |
| 282 | num_spec_entries = spec_info->mapEntryCount; |
| 283 | spec_entries = malloc(num_spec_entries * sizeof(*spec_entries)); |
| 284 | for (uint32_t i = 0; i < num_spec_entries; i++) { |
| 285 | VkSpecializationMapEntry entry = spec_info->pMapEntries[i]; |
| 286 | const void *data = spec_info->pData + entry.offset; |
| 287 | assert(data + entry.size <= spec_info->pData + spec_info->dataSize); |
| 288 | |
| 289 | spec_entries[i].id = spec_info->pMapEntries[i].constantID; |
| 290 | if (spec_info->dataSize == 8) |
| 291 | spec_entries[i].data64 = *(const uint64_t *)data; |
| 292 | else |
| 293 | spec_entries[i].data32 = *(const uint32_t *)data; |
| 294 | } |
| 295 | } |
Jason Ekstrand | e19c623 | 2017-10-18 17:28:19 -0700 | [diff] [blame] | 296 | const struct spirv_to_nir_options spirv_options = { |
Jason Ekstrand | 63b9aa2 | 2018-12-14 18:36:01 -0600 | [diff] [blame] | 297 | .lower_ubo_ssbo_access_to_offsets = true, |
Jason Ekstrand | e19c623 | 2017-10-18 17:28:19 -0700 | [diff] [blame] | 298 | .caps = { |
Daniel Schürmann | 7a858f2 | 2018-05-09 20:41:23 +0200 | [diff] [blame] | 299 | .amd_gcn_shader = true, |
Daniel Schürmann | c58dff7 | 2018-05-09 20:43:16 +0200 | [diff] [blame] | 300 | .amd_shader_ballot = device->instance->perftest_flags & RADV_PERFTEST_SHADER_BALLOT, |
Daniel Schürmann | 7a858f2 | 2018-05-09 20:41:23 +0200 | [diff] [blame] | 301 | .amd_trinary_minmax = true, |
Samuel Pitoiset | b3e3440 | 2019-04-19 12:40:37 +0200 | [diff] [blame] | 302 | .derivative_group = true, |
Jason Ekstrand | 05d72d6 | 2019-01-07 10:28:23 -0600 | [diff] [blame] | 303 | .descriptor_array_dynamic_indexing = true, |
Juan A. Suarez Romero | 06c9d7f | 2019-04-29 17:05:13 +0200 | [diff] [blame] | 304 | .descriptor_array_non_uniform_indexing = true, |
| 305 | .descriptor_indexing = true, |
Bas Nieuwenhuizen | 5240fdd | 2018-01-21 17:13:26 +0100 | [diff] [blame] | 306 | .device_group = true, |
Jason Ekstrand | e19c623 | 2017-10-18 17:28:19 -0700 | [diff] [blame] | 307 | .draw_parameters = true, |
Samuel Pitoiset | ecbe6cb | 2019-04-16 09:13:37 +0200 | [diff] [blame] | 308 | .float16 = true, |
Jason Ekstrand | e19c623 | 2017-10-18 17:28:19 -0700 | [diff] [blame] | 309 | .float64 = true, |
Jason Ekstrand | 05d72d6 | 2019-01-07 10:28:23 -0600 | [diff] [blame] | 310 | .geometry_streams = true, |
Jason Ekstrand | e19c623 | 2017-10-18 17:28:19 -0700 | [diff] [blame] | 311 | .image_read_without_format = true, |
| 312 | .image_write_without_format = true, |
Samuel Pitoiset | ecbe6cb | 2019-04-16 09:13:37 +0200 | [diff] [blame] | 313 | .int8 = true, |
Samuel Pitoiset | 08103c5 | 2018-09-14 12:52:40 +0200 | [diff] [blame] | 314 | .int16 = true, |
Jason Ekstrand | 05d72d6 | 2019-01-07 10:28:23 -0600 | [diff] [blame] | 315 | .int64 = true, |
Samuel Pitoiset | 9cf55b0 | 2019-04-16 10:38:24 +0200 | [diff] [blame] | 316 | .int64_atomics = true, |
Jason Ekstrand | e19c623 | 2017-10-18 17:28:19 -0700 | [diff] [blame] | 317 | .multiview = true, |
Bas Nieuwenhuizen | 13ab63b | 2019-01-24 02:06:27 +0100 | [diff] [blame] | 318 | .physical_storage_buffer_address = true, |
Samuel Pitoiset | 07ff367 | 2019-07-16 17:11:50 +0200 | [diff] [blame] | 319 | .post_depth_coverage = true, |
Jason Ekstrand | 05d72d6 | 2019-01-07 10:28:23 -0600 | [diff] [blame] | 320 | .runtime_descriptor_array = true, |
| 321 | .shader_viewport_index_layer = true, |
| 322 | .stencil_export = true, |
Samuel Pitoiset | ecbe6cb | 2019-04-16 09:13:37 +0200 | [diff] [blame] | 323 | .storage_8bit = true, |
Jason Ekstrand | 05d72d6 | 2019-01-07 10:28:23 -0600 | [diff] [blame] | 324 | .storage_16bit = true, |
| 325 | .storage_image_ms = true, |
Samuel Pitoiset | 3565682 | 2018-09-18 15:27:52 +0200 | [diff] [blame] | 326 | .subgroup_arithmetic = true, |
Daniel Schürmann | f2c6a55 | 2018-03-06 15:05:13 +0100 | [diff] [blame] | 327 | .subgroup_ballot = true, |
Bas Nieuwenhuizen | 8f9af58 | 2018-01-21 15:06:10 +0100 | [diff] [blame] | 328 | .subgroup_basic = true, |
Daniel Schürmann | f2c6a55 | 2018-03-06 15:05:13 +0100 | [diff] [blame] | 329 | .subgroup_quad = true, |
| 330 | .subgroup_shuffle = true, |
| 331 | .subgroup_vote = true, |
Jason Ekstrand | 05d72d6 | 2019-01-07 10:28:23 -0600 | [diff] [blame] | 332 | .tessellation = true, |
Samuel Pitoiset | b4eb029 | 2018-10-05 18:04:56 +0200 | [diff] [blame] | 333 | .transform_feedback = true, |
Jason Ekstrand | 05d72d6 | 2019-01-07 10:28:23 -0600 | [diff] [blame] | 334 | .variable_pointers = true, |
Daniel Schürmann | ffbf75c | 2018-02-23 13:55:01 +0100 | [diff] [blame] | 335 | }, |
Caio Marcelo de Oliveira Filho | 31a7476 | 2019-05-01 14:15:32 -0700 | [diff] [blame] | 336 | .ubo_addr_format = nir_address_format_32bit_index_offset, |
| 337 | .ssbo_addr_format = nir_address_format_32bit_index_offset, |
| 338 | .phys_ssbo_addr_format = nir_address_format_64bit_global, |
| 339 | .push_const_addr_format = nir_address_format_logical, |
| 340 | .shared_addr_format = nir_address_format_32bit_offset, |
Connor Abbott | 27f0c3c | 2019-05-13 15:39:54 +0200 | [diff] [blame] | 341 | .frag_coord_is_sysval = true, |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 342 | }; |
Caio Marcelo de Oliveira Filho | e45bf01 | 2019-05-19 00:22:17 -0700 | [diff] [blame] | 343 | nir = spirv_to_nir(spirv, module->size / 4, |
| 344 | spec_entries, num_spec_entries, |
| 345 | stage, entrypoint_name, |
| 346 | &spirv_options, &nir_options); |
Jason Ekstrand | 59fb59a | 2017-09-14 19:52:38 -0700 | [diff] [blame] | 347 | assert(nir->info.stage == stage); |
Jason Ekstrand | 28bb6ab | 2018-10-18 15:18:30 -0500 | [diff] [blame] | 348 | nir_validate_shader(nir, "after spirv_to_nir"); |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 349 | |
| 350 | free(spec_entries); |
| 351 | |
| 352 | /* We have to lower away local constant initializers right before we |
| 353 | * inline functions. That way they get properly initialized at the top |
| 354 | * of the function and not at the top of its caller. |
| 355 | */ |
Karol Herbst | 9b24028 | 2019-01-16 00:05:04 +0100 | [diff] [blame] | 356 | NIR_PASS_V(nir, nir_lower_constant_initializers, nir_var_function_temp); |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 357 | NIR_PASS_V(nir, nir_lower_returns); |
| 358 | NIR_PASS_V(nir, nir_inline_functions); |
Jason Ekstrand | fc9c4f8 | 2018-12-13 11:08:13 -0600 | [diff] [blame] | 359 | NIR_PASS_V(nir, nir_opt_deref); |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 360 | |
| 361 | /* Pick off the single entrypoint that we want */ |
| 362 | foreach_list_typed_safe(nir_function, func, node, &nir->functions) { |
Caio Marcelo de Oliveira Filho | a3bfdac | 2019-05-19 00:11:37 -0700 | [diff] [blame] | 363 | if (func->is_entrypoint) |
| 364 | func->name = ralloc_strdup(func, "main"); |
| 365 | else |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 366 | exec_node_remove(&func->node); |
| 367 | } |
| 368 | assert(exec_list_length(&nir->functions) == 1); |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 369 | |
Dave Airlie | e8d9b7a | 2018-03-19 04:27:49 +0000 | [diff] [blame] | 370 | /* Make sure we lower constant initializers on output variables so that |
| 371 | * nir_remove_dead_variables below sees the corresponding stores |
| 372 | */ |
| 373 | NIR_PASS_V(nir, nir_lower_constant_initializers, nir_var_shader_out); |
| 374 | |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 375 | /* Now that we've deleted all but the main function, we can go ahead and |
| 376 | * lower the rest of the constant initializers. |
| 377 | */ |
| 378 | NIR_PASS_V(nir, nir_lower_constant_initializers, ~0); |
Jason Ekstrand | b0c643d | 2018-03-21 17:30:22 -0700 | [diff] [blame] | 379 | |
| 380 | /* Split member structs. We do this before lower_io_to_temporaries so that |
| 381 | * it doesn't lower system values to temporaries by accident. |
| 382 | */ |
| 383 | NIR_PASS_V(nir, nir_split_var_copies); |
| 384 | NIR_PASS_V(nir, nir_split_per_member_structs); |
| 385 | |
Daniel Schürmann | e41e932 | 2019-04-05 11:01:39 +0200 | [diff] [blame] | 386 | if (nir->info.stage == MESA_SHADER_FRAGMENT) |
Connor Abbott | 27f0c3c | 2019-05-13 15:39:54 +0200 | [diff] [blame] | 387 | NIR_PASS_V(nir, nir_lower_input_attachments, true); |
Daniel Schürmann | e41e932 | 2019-04-05 11:01:39 +0200 | [diff] [blame] | 388 | |
Samuel Pitoiset | 24ee532 | 2018-08-22 12:34:13 +0200 | [diff] [blame] | 389 | NIR_PASS_V(nir, nir_remove_dead_variables, |
| 390 | nir_var_shader_in | nir_var_shader_out | nir_var_system_value); |
| 391 | |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 392 | NIR_PASS_V(nir, nir_lower_system_values); |
| 393 | NIR_PASS_V(nir, nir_lower_clip_cull_distance_arrays); |
Bas Nieuwenhuizen | 5c3467e | 2019-03-30 14:28:06 +0100 | [diff] [blame] | 394 | NIR_PASS_V(nir, radv_nir_lower_ycbcr_textures, layout); |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 395 | } |
| 396 | |
| 397 | /* Vulkan uses the separate-shader linking model */ |
| 398 | nir->info.separate_shader = true; |
| 399 | |
Caio Marcelo de Oliveira Filho | a3bfdac | 2019-05-19 00:11:37 -0700 | [diff] [blame] | 400 | nir_shader_gather_info(nir, nir_shader_get_entrypoint(nir)); |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 401 | |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 402 | static const nir_lower_tex_options tex_options = { |
| 403 | .lower_txp = ~0, |
Jason Ekstrand | 08f804e | 2019-03-19 13:55:21 -0500 | [diff] [blame] | 404 | .lower_tg4_offsets = true, |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 405 | }; |
| 406 | |
| 407 | nir_lower_tex(nir, &tex_options); |
| 408 | |
| 409 | nir_lower_vars_to_ssa(nir); |
Samuel Pitoiset | ded1509 | 2018-05-23 14:31:55 +0200 | [diff] [blame] | 410 | |
Samuel Pitoiset | 38a8c59 | 2018-05-23 14:31:56 +0200 | [diff] [blame] | 411 | if (nir->info.stage == MESA_SHADER_VERTEX || |
Connor Abbott | 118a66d | 2019-05-10 10:44:20 +0200 | [diff] [blame] | 412 | nir->info.stage == MESA_SHADER_GEOMETRY || |
| 413 | nir->info.stage == MESA_SHADER_FRAGMENT) { |
Samuel Pitoiset | 38a8c59 | 2018-05-23 14:31:56 +0200 | [diff] [blame] | 414 | NIR_PASS_V(nir, nir_lower_io_to_temporaries, |
| 415 | nir_shader_get_entrypoint(nir), true, true); |
Connor Abbott | 118a66d | 2019-05-10 10:44:20 +0200 | [diff] [blame] | 416 | } else if (nir->info.stage == MESA_SHADER_TESS_EVAL) { |
Samuel Pitoiset | 38a8c59 | 2018-05-23 14:31:56 +0200 | [diff] [blame] | 417 | NIR_PASS_V(nir, nir_lower_io_to_temporaries, |
| 418 | nir_shader_get_entrypoint(nir), true, false); |
| 419 | } |
| 420 | |
Samuel Pitoiset | ded1509 | 2018-05-23 14:31:55 +0200 | [diff] [blame] | 421 | nir_split_var_copies(nir); |
Samuel Pitoiset | ded1509 | 2018-05-23 14:31:55 +0200 | [diff] [blame] | 422 | |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 423 | nir_lower_global_vars_to_local(nir); |
Karol Herbst | 9b24028 | 2019-01-16 00:05:04 +0100 | [diff] [blame] | 424 | nir_remove_dead_variables(nir, nir_var_function_temp); |
Bas Nieuwenhuizen | 8f9af58 | 2018-01-21 15:06:10 +0100 | [diff] [blame] | 425 | nir_lower_subgroups(nir, &(struct nir_lower_subgroups_options) { |
| 426 | .subgroup_size = 64, |
| 427 | .ballot_bit_size = 64, |
| 428 | .lower_to_scalar = 1, |
| 429 | .lower_subgroup_masks = 1, |
| 430 | .lower_shuffle = 1, |
Daniel Schürmann | f2c6a55 | 2018-03-06 15:05:13 +0100 | [diff] [blame] | 431 | .lower_shuffle_to_32bit = 1, |
| 432 | .lower_vote_eq_to_ballot = 1, |
Bas Nieuwenhuizen | 8f9af58 | 2018-01-21 15:06:10 +0100 | [diff] [blame] | 433 | }); |
| 434 | |
Timothy Arceri | 72e4287 | 2018-09-24 18:18:48 +1000 | [diff] [blame] | 435 | nir_lower_load_const_to_scalar(nir); |
| 436 | |
Timothy Arceri | ce18881 | 2018-05-08 14:57:55 +1000 | [diff] [blame] | 437 | if (!(flags & VK_PIPELINE_CREATE_DISABLE_OPTIMIZATION_BIT)) |
Timothy Arceri | 0667571 | 2018-10-18 09:42:17 +1100 | [diff] [blame] | 438 | radv_optimize_nir(nir, false, true); |
| 439 | |
| 440 | /* We call nir_lower_var_copies() after the first radv_optimize_nir() |
| 441 | * to remove any copies introduced by nir_opt_find_array_copies(). |
| 442 | */ |
| 443 | nir_lower_var_copies(nir); |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 444 | |
Timothy Arceri | 9a243ec | 2018-03-08 16:20:48 +1100 | [diff] [blame] | 445 | /* Indirect lowering must be called after the radv_optimize_nir() loop |
| 446 | * has been called at least once. Otherwise indirect lowering can |
| 447 | * bloat the instruction count of the loop and cause it to be |
| 448 | * considered too large for unrolling. |
| 449 | */ |
| 450 | ac_lower_indirect_derefs(nir, device->physical_device->rad_info.chip_class); |
Timothy Arceri | 0667571 | 2018-10-18 09:42:17 +1100 | [diff] [blame] | 451 | radv_optimize_nir(nir, flags & VK_PIPELINE_CREATE_DISABLE_OPTIMIZATION_BIT, false); |
Timothy Arceri | 9a243ec | 2018-03-08 16:20:48 +1100 | [diff] [blame] | 452 | |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 453 | return nir; |
| 454 | } |
| 455 | |
Connor Abbott | 118a66d | 2019-05-10 10:44:20 +0200 | [diff] [blame] | 456 | static void mark_16bit_fs_input(struct radv_shader_variant_info *shader_info, |
| 457 | const struct glsl_type *type, |
| 458 | int location) |
| 459 | { |
| 460 | if (glsl_type_is_scalar(type) || glsl_type_is_vector(type) || glsl_type_is_matrix(type)) { |
| 461 | unsigned attrib_count = glsl_count_attribute_slots(type, false); |
| 462 | if (glsl_type_is_16bit(type)) { |
| 463 | shader_info->fs.float16_shaded_mask |= ((1ull << attrib_count) - 1) << location; |
| 464 | } |
| 465 | } else if (glsl_type_is_array(type)) { |
| 466 | unsigned stride = glsl_count_attribute_slots(glsl_get_array_element(type), false); |
| 467 | for (unsigned i = 0; i < glsl_get_length(type); ++i) { |
| 468 | mark_16bit_fs_input(shader_info, glsl_get_array_element(type), location + i * stride); |
| 469 | } |
| 470 | } else { |
| 471 | assert(glsl_type_is_struct_or_ifc(type)); |
| 472 | for (unsigned i = 0; i < glsl_get_length(type); i++) { |
| 473 | mark_16bit_fs_input(shader_info, glsl_get_struct_field(type, i), location); |
| 474 | location += glsl_count_attribute_slots(glsl_get_struct_field(type, i), false); |
| 475 | } |
| 476 | } |
| 477 | } |
| 478 | |
| 479 | static void |
| 480 | handle_fs_input_decl(struct radv_shader_variant_info *shader_info, |
| 481 | struct nir_variable *variable) |
| 482 | { |
| 483 | unsigned attrib_count = glsl_count_attribute_slots(variable->type, false); |
| 484 | |
| 485 | if (variable->data.compact) { |
| 486 | unsigned component_count = variable->data.location_frac + |
| 487 | glsl_get_length(variable->type); |
| 488 | attrib_count = (component_count + 3) / 4; |
| 489 | } else { |
| 490 | mark_16bit_fs_input(shader_info, variable->type, |
| 491 | variable->data.driver_location); |
| 492 | } |
| 493 | |
| 494 | uint64_t mask = ((1ull << attrib_count) - 1); |
| 495 | |
| 496 | if (variable->data.interpolation == INTERP_MODE_FLAT) |
| 497 | shader_info->fs.flat_shaded_mask |= mask << variable->data.driver_location; |
| 498 | |
| 499 | if (variable->data.location >= VARYING_SLOT_VAR0) |
| 500 | shader_info->fs.input_mask |= mask << (variable->data.location - VARYING_SLOT_VAR0); |
| 501 | } |
| 502 | |
| 503 | static int |
| 504 | type_size_vec4(const struct glsl_type *type, bool bindless) |
| 505 | { |
| 506 | return glsl_count_attribute_slots(type, false); |
| 507 | } |
| 508 | |
| 509 | static nir_variable * |
| 510 | find_layer_in_var(nir_shader *nir) |
| 511 | { |
| 512 | nir_foreach_variable(var, &nir->inputs) { |
| 513 | if (var->data.location == VARYING_SLOT_LAYER) { |
| 514 | return var; |
| 515 | } |
| 516 | } |
| 517 | |
| 518 | nir_variable *var = |
| 519 | nir_variable_create(nir, nir_var_shader_in, glsl_int_type(), "layer id"); |
| 520 | var->data.location = VARYING_SLOT_LAYER; |
| 521 | var->data.interpolation = INTERP_MODE_FLAT; |
| 522 | return var; |
| 523 | } |
| 524 | |
| 525 | /* We use layered rendering to implement multiview, which means we need to map |
| 526 | * view_index to gl_Layer. The attachment lowering also uses needs to know the |
| 527 | * layer so that it can sample from the correct layer. The code generates a |
| 528 | * load from the layer_id sysval, but since we don't have a way to get at this |
| 529 | * information from the fragment shader, we also need to lower this to the |
| 530 | * gl_Layer varying. This pass lowers both to a varying load from the LAYER |
| 531 | * slot, before lowering io, so that nir_assign_var_locations() will give the |
| 532 | * LAYER varying the correct driver_location. |
| 533 | */ |
| 534 | |
| 535 | static bool |
| 536 | lower_view_index(nir_shader *nir) |
| 537 | { |
| 538 | bool progress = false; |
| 539 | nir_function_impl *entry = nir_shader_get_entrypoint(nir); |
| 540 | nir_builder b; |
| 541 | nir_builder_init(&b, entry); |
| 542 | |
| 543 | nir_variable *layer = NULL; |
| 544 | nir_foreach_block(block, entry) { |
| 545 | nir_foreach_instr_safe(instr, block) { |
| 546 | if (instr->type != nir_instr_type_intrinsic) |
| 547 | continue; |
| 548 | |
| 549 | nir_intrinsic_instr *load = nir_instr_as_intrinsic(instr); |
| 550 | if (load->intrinsic != nir_intrinsic_load_view_index && |
| 551 | load->intrinsic != nir_intrinsic_load_layer_id) |
| 552 | continue; |
| 553 | |
| 554 | if (!layer) |
| 555 | layer = find_layer_in_var(nir); |
| 556 | |
| 557 | b.cursor = nir_before_instr(instr); |
| 558 | nir_ssa_def *def = nir_load_var(&b, layer); |
| 559 | nir_ssa_def_rewrite_uses(&load->dest.ssa, |
| 560 | nir_src_for_ssa(def)); |
| 561 | |
| 562 | nir_instr_remove(instr); |
| 563 | progress = true; |
| 564 | } |
| 565 | } |
| 566 | |
| 567 | return progress; |
| 568 | } |
| 569 | |
| 570 | /* Gather information needed to setup the vs<->ps linking registers in |
| 571 | * radv_pipeline_generate_ps_inputs(). |
| 572 | */ |
| 573 | |
| 574 | static void |
| 575 | handle_fs_inputs(nir_shader *nir, struct radv_shader_variant_info *shader_info) |
| 576 | { |
| 577 | shader_info->fs.num_interp = nir->num_inputs; |
| 578 | |
| 579 | nir_foreach_variable(variable, &nir->inputs) |
| 580 | handle_fs_input_decl(shader_info, variable); |
| 581 | } |
| 582 | |
| 583 | static void |
| 584 | lower_fs_io(nir_shader *nir, struct radv_shader_variant_info *shader_info) |
| 585 | { |
| 586 | NIR_PASS_V(nir, lower_view_index); |
| 587 | nir_assign_io_var_locations(&nir->inputs, &nir->num_inputs, |
| 588 | MESA_SHADER_FRAGMENT); |
| 589 | |
| 590 | handle_fs_inputs(nir, shader_info); |
| 591 | |
| 592 | NIR_PASS_V(nir, nir_lower_io, nir_var_shader_in, type_size_vec4, 0); |
| 593 | |
| 594 | /* This pass needs actual constants */ |
| 595 | nir_opt_constant_folding(nir); |
| 596 | |
| 597 | NIR_PASS_V(nir, nir_io_add_const_offset_to_base, nir_var_shader_in); |
Connor Abbott | 118a66d | 2019-05-10 10:44:20 +0200 | [diff] [blame] | 598 | } |
| 599 | |
| 600 | |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 601 | void * |
| 602 | radv_alloc_shader_memory(struct radv_device *device, |
| 603 | struct radv_shader_variant *shader) |
| 604 | { |
| 605 | mtx_lock(&device->shader_slab_mutex); |
| 606 | list_for_each_entry(struct radv_shader_slab, slab, &device->shader_slabs, slabs) { |
| 607 | uint64_t offset = 0; |
| 608 | list_for_each_entry(struct radv_shader_variant, s, &slab->shaders, slab_list) { |
| 609 | if (s->bo_offset - offset >= shader->code_size) { |
| 610 | shader->bo = slab->bo; |
| 611 | shader->bo_offset = offset; |
| 612 | list_addtail(&shader->slab_list, &s->slab_list); |
| 613 | mtx_unlock(&device->shader_slab_mutex); |
| 614 | return slab->ptr + offset; |
| 615 | } |
| 616 | offset = align_u64(s->bo_offset + s->code_size, 256); |
| 617 | } |
| 618 | if (slab->size - offset >= shader->code_size) { |
| 619 | shader->bo = slab->bo; |
| 620 | shader->bo_offset = offset; |
| 621 | list_addtail(&shader->slab_list, &slab->shaders); |
| 622 | mtx_unlock(&device->shader_slab_mutex); |
| 623 | return slab->ptr + offset; |
| 624 | } |
| 625 | } |
| 626 | |
| 627 | mtx_unlock(&device->shader_slab_mutex); |
| 628 | struct radv_shader_slab *slab = calloc(1, sizeof(struct radv_shader_slab)); |
| 629 | |
| 630 | slab->size = 256 * 1024; |
| 631 | slab->bo = device->ws->buffer_create(device->ws, slab->size, 256, |
Samuel Pitoiset | a3c2a86 | 2018-01-04 15:19:47 +0100 | [diff] [blame] | 632 | RADEON_DOMAIN_VRAM, |
| 633 | RADEON_FLAG_NO_INTERPROCESS_SHARING | |
Danylo Piliaiev | 494a206 | 2018-07-18 11:47:19 +0300 | [diff] [blame] | 634 | (device->physical_device->cpdma_prefetch_writes_memory ? |
Bas Nieuwenhuizen | ead54d4 | 2019-01-28 00:28:05 +0100 | [diff] [blame] | 635 | 0 : RADEON_FLAG_READ_ONLY), |
| 636 | RADV_BO_PRIORITY_SHADER); |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 637 | slab->ptr = (char*)device->ws->buffer_map(slab->bo); |
| 638 | list_inithead(&slab->shaders); |
| 639 | |
| 640 | mtx_lock(&device->shader_slab_mutex); |
| 641 | list_add(&slab->slabs, &device->shader_slabs); |
| 642 | |
| 643 | shader->bo = slab->bo; |
| 644 | shader->bo_offset = 0; |
| 645 | list_add(&shader->slab_list, &slab->shaders); |
| 646 | mtx_unlock(&device->shader_slab_mutex); |
| 647 | return slab->ptr; |
| 648 | } |
| 649 | |
| 650 | void |
| 651 | radv_destroy_shader_slabs(struct radv_device *device) |
| 652 | { |
| 653 | list_for_each_entry_safe(struct radv_shader_slab, slab, &device->shader_slabs, slabs) { |
| 654 | device->ws->buffer_destroy(slab->bo); |
| 655 | free(slab); |
| 656 | } |
| 657 | mtx_destroy(&device->shader_slab_mutex); |
| 658 | } |
| 659 | |
Samuel Pitoiset | 939e5a3 | 2018-06-27 10:39:51 +0200 | [diff] [blame] | 660 | /* For the UMR disassembler. */ |
| 661 | #define DEBUGGER_END_OF_CODE_MARKER 0xbf9f0000 /* invalid instruction */ |
| 662 | #define DEBUGGER_NUM_MARKERS 5 |
| 663 | |
| 664 | static unsigned |
Bas Nieuwenhuizen | 726a31d | 2019-07-01 01:29:24 +0200 | [diff] [blame] | 665 | radv_get_shader_binary_size(size_t code_size) |
Samuel Pitoiset | 939e5a3 | 2018-06-27 10:39:51 +0200 | [diff] [blame] | 666 | { |
Bas Nieuwenhuizen | 726a31d | 2019-07-01 01:29:24 +0200 | [diff] [blame] | 667 | return code_size + DEBUGGER_NUM_MARKERS * 4; |
Samuel Pitoiset | 939e5a3 | 2018-06-27 10:39:51 +0200 | [diff] [blame] | 668 | } |
| 669 | |
Bas Nieuwenhuizen | 726a31d | 2019-07-01 01:29:24 +0200 | [diff] [blame] | 670 | static void radv_postprocess_config(const struct radv_physical_device *pdevice, |
| 671 | const struct ac_shader_config *config_in, |
| 672 | const struct radv_shader_variant_info *info, |
| 673 | gl_shader_stage stage, |
| 674 | struct ac_shader_config *config_out) |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 675 | { |
Bas Nieuwenhuizen | 726a31d | 2019-07-01 01:29:24 +0200 | [diff] [blame] | 676 | bool scratch_enabled = config_in->scratch_bytes_per_wave > 0; |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 677 | unsigned vgpr_comp_cnt = 0; |
Bas Nieuwenhuizen | 5ff651c | 2019-07-01 02:19:13 +0200 | [diff] [blame] | 678 | unsigned num_input_vgprs = info->num_input_vgprs; |
| 679 | |
| 680 | if (stage == MESA_SHADER_FRAGMENT) { |
| 681 | num_input_vgprs = 0; |
| 682 | if (G_0286CC_PERSP_SAMPLE_ENA(config_in->spi_ps_input_addr)) |
| 683 | num_input_vgprs += 2; |
| 684 | if (G_0286CC_PERSP_CENTER_ENA(config_in->spi_ps_input_addr)) |
| 685 | num_input_vgprs += 2; |
| 686 | if (G_0286CC_PERSP_CENTROID_ENA(config_in->spi_ps_input_addr)) |
| 687 | num_input_vgprs += 2; |
| 688 | if (G_0286CC_PERSP_PULL_MODEL_ENA(config_in->spi_ps_input_addr)) |
| 689 | num_input_vgprs += 3; |
| 690 | if (G_0286CC_LINEAR_SAMPLE_ENA(config_in->spi_ps_input_addr)) |
| 691 | num_input_vgprs += 2; |
| 692 | if (G_0286CC_LINEAR_CENTER_ENA(config_in->spi_ps_input_addr)) |
| 693 | num_input_vgprs += 2; |
| 694 | if (G_0286CC_LINEAR_CENTROID_ENA(config_in->spi_ps_input_addr)) |
| 695 | num_input_vgprs += 2; |
| 696 | if (G_0286CC_LINE_STIPPLE_TEX_ENA(config_in->spi_ps_input_addr)) |
| 697 | num_input_vgprs += 1; |
| 698 | if (G_0286CC_POS_X_FLOAT_ENA(config_in->spi_ps_input_addr)) |
| 699 | num_input_vgprs += 1; |
| 700 | if (G_0286CC_POS_Y_FLOAT_ENA(config_in->spi_ps_input_addr)) |
| 701 | num_input_vgprs += 1; |
| 702 | if (G_0286CC_POS_Z_FLOAT_ENA(config_in->spi_ps_input_addr)) |
| 703 | num_input_vgprs += 1; |
| 704 | if (G_0286CC_POS_W_FLOAT_ENA(config_in->spi_ps_input_addr)) |
| 705 | num_input_vgprs += 1; |
| 706 | if (G_0286CC_FRONT_FACE_ENA(config_in->spi_ps_input_addr)) |
| 707 | num_input_vgprs += 1; |
| 708 | if (G_0286CC_ANCILLARY_ENA(config_in->spi_ps_input_addr)) |
| 709 | num_input_vgprs += 1; |
| 710 | if (G_0286CC_SAMPLE_COVERAGE_ENA(config_in->spi_ps_input_addr)) |
| 711 | num_input_vgprs += 1; |
| 712 | if (G_0286CC_POS_FIXED_PT_ENA(config_in->spi_ps_input_addr)) |
| 713 | num_input_vgprs += 1; |
| 714 | } |
| 715 | |
| 716 | unsigned num_vgprs = MAX2(config_in->num_vgprs, num_input_vgprs); |
| 717 | /* +3 for scratch wave offset and VCC */ |
| 718 | unsigned num_sgprs = MAX2(config_in->num_sgprs, info->num_input_sgprs + 3); |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 719 | |
Bas Nieuwenhuizen | 726a31d | 2019-07-01 01:29:24 +0200 | [diff] [blame] | 720 | *config_out = *config_in; |
Bas Nieuwenhuizen | 5ff651c | 2019-07-01 02:19:13 +0200 | [diff] [blame] | 721 | config_out->num_vgprs = num_vgprs; |
| 722 | config_out->num_sgprs = num_sgprs; |
| 723 | |
| 724 | /* Enable 64-bit and 16-bit denormals, because there is no performance |
| 725 | * cost. |
| 726 | * |
| 727 | * If denormals are enabled, all floating-point output modifiers are |
| 728 | * ignored. |
| 729 | * |
| 730 | * Don't enable denormals for 32-bit floats, because: |
| 731 | * - Floating-point output modifiers would be ignored by the hw. |
| 732 | * - Some opcodes don't support denormals, such as v_mad_f32. We would |
| 733 | * have to stop using those. |
| 734 | * - GFX6 & GFX7 would be very slow. |
| 735 | */ |
| 736 | config_out->float_mode |= V_00B028_FP_64_DENORMS; |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 737 | |
Bas Nieuwenhuizen | 726a31d | 2019-07-01 01:29:24 +0200 | [diff] [blame] | 738 | config_out->rsrc2 = S_00B12C_USER_SGPR(info->num_user_sgprs) | |
Samuel Pitoiset | 09abe57 | 2019-07-23 14:55:16 +0200 | [diff] [blame] | 739 | S_00B12C_SCRATCH_EN(scratch_enabled) | |
| 740 | S_00B12C_SO_BASE0_EN(!!info->info.so.strides[0]) | |
| 741 | S_00B12C_SO_BASE1_EN(!!info->info.so.strides[1]) | |
| 742 | S_00B12C_SO_BASE2_EN(!!info->info.so.strides[2]) | |
| 743 | S_00B12C_SO_BASE3_EN(!!info->info.so.strides[3]) | |
| 744 | S_00B12C_SO_EN(!!info->info.so.num_outputs); |
Bas Nieuwenhuizen | 726a31d | 2019-07-01 01:29:24 +0200 | [diff] [blame] | 745 | |
Bas Nieuwenhuizen | 5ff651c | 2019-07-01 02:19:13 +0200 | [diff] [blame] | 746 | config_out->rsrc1 = S_00B848_VGPRS((num_vgprs - 1) / 4) | |
Bas Nieuwenhuizen | 726a31d | 2019-07-01 01:29:24 +0200 | [diff] [blame] | 747 | S_00B848_DX10_CLAMP(1) | |
Bas Nieuwenhuizen | 5ff651c | 2019-07-01 02:19:13 +0200 | [diff] [blame] | 748 | S_00B848_FLOAT_MODE(config_out->float_mode); |
Bas Nieuwenhuizen | 228325f | 2017-10-18 00:59:16 +0200 | [diff] [blame] | 749 | |
Samuel Pitoiset | 4c82094 | 2019-06-25 13:33:03 +0200 | [diff] [blame] | 750 | if (pdevice->rad_info.chip_class >= GFX10) { |
| 751 | config_out->rsrc2 |= S_00B22C_USER_SGPR_MSB_GFX10(info->num_user_sgprs >> 5); |
| 752 | } else { |
| 753 | config_out->rsrc1 |= S_00B228_SGPRS((num_sgprs - 1) / 8); |
Samuel Pitoiset | 09abe57 | 2019-07-23 14:55:16 +0200 | [diff] [blame] | 754 | config_out->rsrc2 |= S_00B22C_USER_SGPR_MSB_GFX9(info->num_user_sgprs >> 5); |
Samuel Pitoiset | 4c82094 | 2019-06-25 13:33:03 +0200 | [diff] [blame] | 755 | } |
| 756 | |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 757 | switch (stage) { |
| 758 | case MESA_SHADER_TESS_EVAL: |
Bas Nieuwenhuizen | 795adbb | 2019-07-08 23:44:32 +0200 | [diff] [blame] | 759 | if (info->is_ngg) { |
| 760 | config_out->rsrc1 |= S_00B228_MEM_ORDERED(pdevice->rad_info.chip_class >= GFX10); |
| 761 | config_out->rsrc2 |= S_00B22C_OC_LDS_EN(1); |
| 762 | } else if (info->tes.as_es) { |
Bas Nieuwenhuizen | 726a31d | 2019-07-01 01:29:24 +0200 | [diff] [blame] | 763 | assert(pdevice->rad_info.chip_class <= GFX8); |
| 764 | vgpr_comp_cnt = info->info.uses_prim_id ? 3 : 2; |
Bas Nieuwenhuizen | 795adbb | 2019-07-08 23:44:32 +0200 | [diff] [blame] | 765 | |
| 766 | config_out->rsrc2 |= S_00B12C_OC_LDS_EN(1); |
Samuel Pitoiset | b4477fa | 2019-06-26 15:11:00 +0200 | [diff] [blame] | 767 | } else { |
Bas Nieuwenhuizen | 726a31d | 2019-07-01 01:29:24 +0200 | [diff] [blame] | 768 | bool enable_prim_id = info->tes.export_prim_id || info->info.uses_prim_id; |
Samuel Pitoiset | b4477fa | 2019-06-26 15:11:00 +0200 | [diff] [blame] | 769 | vgpr_comp_cnt = enable_prim_id ? 3 : 2; |
Bas Nieuwenhuizen | aeb5b1a | 2019-07-06 12:31:25 +0200 | [diff] [blame] | 770 | |
| 771 | config_out->rsrc1 |= S_00B128_MEM_ORDERED(pdevice->rad_info.chip_class >= GFX10); |
Bas Nieuwenhuizen | 795adbb | 2019-07-08 23:44:32 +0200 | [diff] [blame] | 772 | config_out->rsrc2 |= S_00B12C_OC_LDS_EN(1); |
Samuel Pitoiset | b4477fa | 2019-06-26 15:11:00 +0200 | [diff] [blame] | 773 | } |
Bas Nieuwenhuizen | 228325f | 2017-10-18 00:59:16 +0200 | [diff] [blame] | 774 | break; |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 775 | case MESA_SHADER_TESS_CTRL: |
Bas Nieuwenhuizen | 726a31d | 2019-07-01 01:29:24 +0200 | [diff] [blame] | 776 | if (pdevice->rad_info.chip_class >= GFX9) { |
Samuel Pitoiset | d8b079e | 2019-06-26 15:11:03 +0200 | [diff] [blame] | 777 | /* We need at least 2 components for LS. |
| 778 | * VGPR0-3: (VertexID, RelAutoindex, InstanceID / StepRate0, InstanceID). |
| 779 | * StepRate0 is set to 1. so that VGPR3 doesn't have to be loaded. |
| 780 | */ |
Bas Nieuwenhuizen | 795adbb | 2019-07-08 23:44:32 +0200 | [diff] [blame] | 781 | if (pdevice->rad_info.chip_class >= GFX10) { |
| 782 | vgpr_comp_cnt = info->info.vs.needs_instance_id ? 3 : 1; |
| 783 | } else { |
| 784 | vgpr_comp_cnt = info->info.vs.needs_instance_id ? 2 : 1; |
| 785 | } |
Samuel Pitoiset | 3a410f0 | 2018-05-11 09:46:46 +0200 | [diff] [blame] | 786 | } else { |
Bas Nieuwenhuizen | 726a31d | 2019-07-01 01:29:24 +0200 | [diff] [blame] | 787 | config_out->rsrc2 |= S_00B12C_OC_LDS_EN(1); |
Samuel Pitoiset | 3a410f0 | 2018-05-11 09:46:46 +0200 | [diff] [blame] | 788 | } |
Samuel Pitoiset | e68b55f | 2019-07-12 12:17:16 +0200 | [diff] [blame] | 789 | config_out->rsrc1 |= S_00B428_MEM_ORDERED(pdevice->rad_info.chip_class >= GFX10) | |
| 790 | S_00B848_WGP_MODE(pdevice->rad_info.chip_class >= GFX10); |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 791 | break; |
| 792 | case MESA_SHADER_VERTEX: |
Samuel Pitoiset | ee21bd7 | 2019-07-05 08:33:06 +0200 | [diff] [blame] | 793 | if (info->is_ngg) { |
| 794 | config_out->rsrc1 |= S_00B228_MEM_ORDERED(pdevice->rad_info.chip_class >= GFX10); |
| 795 | } else if (info->vs.as_ls) { |
Bas Nieuwenhuizen | 726a31d | 2019-07-01 01:29:24 +0200 | [diff] [blame] | 796 | assert(pdevice->rad_info.chip_class <= GFX8); |
Samuel Pitoiset | d8b079e | 2019-06-26 15:11:03 +0200 | [diff] [blame] | 797 | /* We need at least 2 components for LS. |
| 798 | * VGPR0-3: (VertexID, RelAutoindex, InstanceID / StepRate0, InstanceID). |
| 799 | * StepRate0 is set to 1. so that VGPR3 doesn't have to be loaded. |
| 800 | */ |
Bas Nieuwenhuizen | 726a31d | 2019-07-01 01:29:24 +0200 | [diff] [blame] | 801 | vgpr_comp_cnt = info->info.vs.needs_instance_id ? 2 : 1; |
| 802 | } else if (info->vs.as_es) { |
| 803 | assert(pdevice->rad_info.chip_class <= GFX8); |
Samuel Pitoiset | d8b079e | 2019-06-26 15:11:03 +0200 | [diff] [blame] | 804 | /* VGPR0-3: (VertexID, InstanceID / StepRate0, ...) */ |
Bas Nieuwenhuizen | 726a31d | 2019-07-01 01:29:24 +0200 | [diff] [blame] | 805 | vgpr_comp_cnt = info->info.vs.needs_instance_id ? 1 : 0; |
Samuel Pitoiset | d8b079e | 2019-06-26 15:11:03 +0200 | [diff] [blame] | 806 | } else { |
| 807 | /* VGPR0-3: (VertexID, InstanceID / StepRate0, PrimID, InstanceID) |
| 808 | * If PrimID is disabled. InstanceID / StepRate1 is loaded instead. |
| 809 | * StepRate0 is set to 1. so that VGPR3 doesn't have to be loaded. |
| 810 | */ |
Bas Nieuwenhuizen | 726a31d | 2019-07-01 01:29:24 +0200 | [diff] [blame] | 811 | if (info->vs.export_prim_id) { |
Samuel Pitoiset | d8b079e | 2019-06-26 15:11:03 +0200 | [diff] [blame] | 812 | vgpr_comp_cnt = 2; |
Bas Nieuwenhuizen | 726a31d | 2019-07-01 01:29:24 +0200 | [diff] [blame] | 813 | } else if (info->info.vs.needs_instance_id) { |
Samuel Pitoiset | ea337c8 | 2019-07-23 11:52:36 +0200 | [diff] [blame] | 814 | vgpr_comp_cnt = pdevice->rad_info.chip_class >= GFX10 ? 3 : 1; |
Samuel Pitoiset | d8b079e | 2019-06-26 15:11:03 +0200 | [diff] [blame] | 815 | } else { |
| 816 | vgpr_comp_cnt = 0; |
| 817 | } |
Bas Nieuwenhuizen | aeb5b1a | 2019-07-06 12:31:25 +0200 | [diff] [blame] | 818 | |
| 819 | config_out->rsrc1 |= S_00B128_MEM_ORDERED(pdevice->rad_info.chip_class >= GFX10); |
Samuel Pitoiset | d8b079e | 2019-06-26 15:11:03 +0200 | [diff] [blame] | 820 | } |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 821 | break; |
| 822 | case MESA_SHADER_FRAGMENT: |
Bas Nieuwenhuizen | aeb5b1a | 2019-07-06 12:31:25 +0200 | [diff] [blame] | 823 | config_out->rsrc1 |= S_00B028_MEM_ORDERED(pdevice->rad_info.chip_class >= GFX10); |
| 824 | break; |
Samuel Pitoiset | f4d2c47 | 2019-06-26 15:11:01 +0200 | [diff] [blame] | 825 | case MESA_SHADER_GEOMETRY: |
Samuel Pitoiset | e68b55f | 2019-07-12 12:17:16 +0200 | [diff] [blame] | 826 | config_out->rsrc1 |= S_00B228_MEM_ORDERED(pdevice->rad_info.chip_class >= GFX10) | |
| 827 | S_00B848_WGP_MODE(pdevice->rad_info.chip_class >= GFX10); |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 828 | break; |
Samuel Pitoiset | 3a410f0 | 2018-05-11 09:46:46 +0200 | [diff] [blame] | 829 | case MESA_SHADER_COMPUTE: |
Samuel Pitoiset | e68b55f | 2019-07-12 12:17:16 +0200 | [diff] [blame] | 830 | config_out->rsrc1 |= S_00B848_MEM_ORDERED(pdevice->rad_info.chip_class >= GFX10) | |
| 831 | S_00B848_WGP_MODE(pdevice->rad_info.chip_class >= GFX10); |
Bas Nieuwenhuizen | 726a31d | 2019-07-01 01:29:24 +0200 | [diff] [blame] | 832 | config_out->rsrc2 |= |
| 833 | S_00B84C_TGID_X_EN(info->info.cs.uses_block_id[0]) | |
| 834 | S_00B84C_TGID_Y_EN(info->info.cs.uses_block_id[1]) | |
| 835 | S_00B84C_TGID_Z_EN(info->info.cs.uses_block_id[2]) | |
| 836 | S_00B84C_TIDIG_COMP_CNT(info->info.cs.uses_thread_id[2] ? 2 : |
| 837 | info->info.cs.uses_thread_id[1] ? 1 : 0) | |
| 838 | S_00B84C_TG_SIZE_EN(info->info.cs.uses_local_invocation_idx) | |
| 839 | S_00B84C_LDS_SIZE(config_in->lds_size); |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 840 | break; |
| 841 | default: |
| 842 | unreachable("unsupported shader type"); |
| 843 | break; |
| 844 | } |
| 845 | |
Samuel Pitoiset | edf1af6 | 2019-07-16 16:39:16 +0200 | [diff] [blame] | 846 | if (pdevice->rad_info.chip_class >= GFX10 && info->is_ngg && |
Samuel Pitoiset | 3f50007 | 2019-07-09 08:44:01 +0200 | [diff] [blame] | 847 | (stage == MESA_SHADER_VERTEX || stage == MESA_SHADER_TESS_EVAL || stage == MESA_SHADER_GEOMETRY)) { |
Samuel Pitoiset | ee21bd7 | 2019-07-05 08:33:06 +0200 | [diff] [blame] | 848 | unsigned gs_vgpr_comp_cnt, es_vgpr_comp_cnt; |
Bas Nieuwenhuizen | 7286865 | 2019-07-11 08:44:15 +0200 | [diff] [blame] | 849 | gl_shader_stage es_stage = stage; |
| 850 | if (stage == MESA_SHADER_GEOMETRY) |
| 851 | es_stage = info->gs.es_type; |
Samuel Pitoiset | ee21bd7 | 2019-07-05 08:33:06 +0200 | [diff] [blame] | 852 | |
| 853 | /* VGPR5-8: (VertexID, UserVGPR0, UserVGPR1, UserVGPR2 / InstanceID) */ |
Bas Nieuwenhuizen | 7286865 | 2019-07-11 08:44:15 +0200 | [diff] [blame] | 854 | if (es_stage == MESA_SHADER_VERTEX) { |
Bas Nieuwenhuizen | 795adbb | 2019-07-08 23:44:32 +0200 | [diff] [blame] | 855 | es_vgpr_comp_cnt = info->info.vs.needs_instance_id ? 3 : 0; |
Bas Nieuwenhuizen | 7286865 | 2019-07-11 08:44:15 +0200 | [diff] [blame] | 856 | } else if (es_stage == MESA_SHADER_TESS_EVAL) { |
Samuel Pitoiset | d2a8b63 | 2019-07-09 08:27:30 +0200 | [diff] [blame] | 857 | bool enable_prim_id = info->tes.export_prim_id || info->info.uses_prim_id; |
| 858 | es_vgpr_comp_cnt = enable_prim_id ? 3 : 2; |
Bas Nieuwenhuizen | 451f030 | 2019-07-19 00:00:03 +0200 | [diff] [blame] | 859 | } else |
| 860 | unreachable("Unexpected ES shader stage"); |
Bas Nieuwenhuizen | 795adbb | 2019-07-08 23:44:32 +0200 | [diff] [blame] | 861 | |
| 862 | bool tes_triangles = stage == MESA_SHADER_TESS_EVAL && |
| 863 | info->tes.primitive_mode >= 4; /* GL_TRIANGLES */ |
| 864 | if (info->info.uses_invocation_id || stage == MESA_SHADER_VERTEX) { |
| 865 | gs_vgpr_comp_cnt = 3; /* VGPR3 contains InvocationID. */ |
| 866 | } else if (info->info.uses_prim_id) { |
| 867 | gs_vgpr_comp_cnt = 2; /* VGPR2 contains PrimitiveID. */ |
| 868 | } else if (info->gs.vertices_in >= 3 || tes_triangles) { |
| 869 | gs_vgpr_comp_cnt = 1; /* VGPR1 contains offsets 2, 3 */ |
| 870 | } else { |
| 871 | gs_vgpr_comp_cnt = 0; /* VGPR0 contains offsets 0, 1 */ |
| 872 | } |
Samuel Pitoiset | ee21bd7 | 2019-07-05 08:33:06 +0200 | [diff] [blame] | 873 | |
Samuel Pitoiset | e68b55f | 2019-07-12 12:17:16 +0200 | [diff] [blame] | 874 | config_out->rsrc1 |= S_00B228_GS_VGPR_COMP_CNT(gs_vgpr_comp_cnt) | |
| 875 | S_00B228_WGP_MODE(1); |
Samuel Pitoiset | ee21bd7 | 2019-07-05 08:33:06 +0200 | [diff] [blame] | 876 | config_out->rsrc2 |= S_00B22C_ES_VGPR_COMP_CNT(es_vgpr_comp_cnt) | |
Samuel Pitoiset | ed12be1 | 2019-07-15 18:46:48 +0200 | [diff] [blame] | 877 | S_00B22C_LDS_SIZE(config_in->lds_size) | |
| 878 | S_00B22C_OC_LDS_EN(es_stage == MESA_SHADER_TESS_EVAL); |
Samuel Pitoiset | ee21bd7 | 2019-07-05 08:33:06 +0200 | [diff] [blame] | 879 | } else if (pdevice->rad_info.chip_class >= GFX9 && |
| 880 | stage == MESA_SHADER_GEOMETRY) { |
Bas Nieuwenhuizen | 726a31d | 2019-07-01 01:29:24 +0200 | [diff] [blame] | 881 | unsigned es_type = info->gs.es_type; |
Samuel Pitoiset | 4e701cf | 2018-01-09 16:01:10 +0100 | [diff] [blame] | 882 | unsigned gs_vgpr_comp_cnt, es_vgpr_comp_cnt; |
| 883 | |
| 884 | if (es_type == MESA_SHADER_VERTEX) { |
Samuel Pitoiset | d8b079e | 2019-06-26 15:11:03 +0200 | [diff] [blame] | 885 | /* VGPR0-3: (VertexID, InstanceID / StepRate0, ...) */ |
Samuel Pitoiset | ea337c8 | 2019-07-23 11:52:36 +0200 | [diff] [blame] | 886 | if (info->info.vs.needs_instance_id) { |
| 887 | es_vgpr_comp_cnt = pdevice->rad_info.chip_class >= GFX10 ? 3 : 1; |
| 888 | } else { |
| 889 | es_vgpr_comp_cnt = 0; |
| 890 | } |
Samuel Pitoiset | 4e701cf | 2018-01-09 16:01:10 +0100 | [diff] [blame] | 891 | } else if (es_type == MESA_SHADER_TESS_EVAL) { |
Bas Nieuwenhuizen | 726a31d | 2019-07-01 01:29:24 +0200 | [diff] [blame] | 892 | es_vgpr_comp_cnt = info->info.uses_prim_id ? 3 : 2; |
Samuel Pitoiset | 4e701cf | 2018-01-09 16:01:10 +0100 | [diff] [blame] | 893 | } else { |
Bas Nieuwenhuizen | 0f89f9b | 2018-01-17 23:23:02 +0100 | [diff] [blame] | 894 | unreachable("invalid shader ES type"); |
Samuel Pitoiset | 4e701cf | 2018-01-09 16:01:10 +0100 | [diff] [blame] | 895 | } |
Samuel Pitoiset | 2670ebb | 2017-12-20 20:56:57 +0100 | [diff] [blame] | 896 | |
| 897 | /* If offsets 4, 5 are used, GS_VGPR_COMP_CNT is ignored and |
| 898 | * VGPR[0:4] are always loaded. |
| 899 | */ |
Bas Nieuwenhuizen | 726a31d | 2019-07-01 01:29:24 +0200 | [diff] [blame] | 900 | if (info->info.uses_invocation_id) { |
Samuel Pitoiset | 2670ebb | 2017-12-20 20:56:57 +0100 | [diff] [blame] | 901 | gs_vgpr_comp_cnt = 3; /* VGPR3 contains InvocationID. */ |
Bas Nieuwenhuizen | 726a31d | 2019-07-01 01:29:24 +0200 | [diff] [blame] | 902 | } else if (info->info.uses_prim_id) { |
Samuel Pitoiset | 2670ebb | 2017-12-20 20:56:57 +0100 | [diff] [blame] | 903 | gs_vgpr_comp_cnt = 2; /* VGPR2 contains PrimitiveID. */ |
Bas Nieuwenhuizen | 726a31d | 2019-07-01 01:29:24 +0200 | [diff] [blame] | 904 | } else if (info->gs.vertices_in >= 3) { |
Samuel Pitoiset | b462ceb | 2018-01-05 17:18:52 +0100 | [diff] [blame] | 905 | gs_vgpr_comp_cnt = 1; /* VGPR1 contains offsets 2, 3 */ |
Samuel Pitoiset | 3a410f0 | 2018-05-11 09:46:46 +0200 | [diff] [blame] | 906 | } else { |
Samuel Pitoiset | b462ceb | 2018-01-05 17:18:52 +0100 | [diff] [blame] | 907 | gs_vgpr_comp_cnt = 0; /* VGPR0 contains offsets 0, 1 */ |
Samuel Pitoiset | 3a410f0 | 2018-05-11 09:46:46 +0200 | [diff] [blame] | 908 | } |
Samuel Pitoiset | 2670ebb | 2017-12-20 20:56:57 +0100 | [diff] [blame] | 909 | |
Bas Nieuwenhuizen | 726a31d | 2019-07-01 01:29:24 +0200 | [diff] [blame] | 910 | config_out->rsrc1 |= S_00B228_GS_VGPR_COMP_CNT(gs_vgpr_comp_cnt); |
| 911 | config_out->rsrc2 |= S_00B22C_ES_VGPR_COMP_CNT(es_vgpr_comp_cnt) | |
Bas Nieuwenhuizen | 7469516 | 2019-06-30 01:47:30 +0200 | [diff] [blame] | 912 | S_00B22C_OC_LDS_EN(es_type == MESA_SHADER_TESS_EVAL); |
Bas Nieuwenhuizen | 726a31d | 2019-07-01 01:29:24 +0200 | [diff] [blame] | 913 | } else if (pdevice->rad_info.chip_class >= GFX9 && |
Samuel Pitoiset | 3a410f0 | 2018-05-11 09:46:46 +0200 | [diff] [blame] | 914 | stage == MESA_SHADER_TESS_CTRL) { |
Bas Nieuwenhuizen | 726a31d | 2019-07-01 01:29:24 +0200 | [diff] [blame] | 915 | config_out->rsrc1 |= S_00B428_LS_VGPR_COMP_CNT(vgpr_comp_cnt); |
Samuel Pitoiset | 3a410f0 | 2018-05-11 09:46:46 +0200 | [diff] [blame] | 916 | } else { |
Bas Nieuwenhuizen | 726a31d | 2019-07-01 01:29:24 +0200 | [diff] [blame] | 917 | config_out->rsrc1 |= S_00B128_VGPR_COMP_CNT(vgpr_comp_cnt); |
Samuel Pitoiset | 3a410f0 | 2018-05-11 09:46:46 +0200 | [diff] [blame] | 918 | } |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 919 | } |
| 920 | |
Samuel Pitoiset | 135e4d4 | 2018-06-08 11:38:01 +0200 | [diff] [blame] | 921 | static void radv_init_llvm_target() |
| 922 | { |
| 923 | LLVMInitializeAMDGPUTargetInfo(); |
| 924 | LLVMInitializeAMDGPUTarget(); |
| 925 | LLVMInitializeAMDGPUTargetMC(); |
| 926 | LLVMInitializeAMDGPUAsmPrinter(); |
| 927 | |
| 928 | /* For inline assembly. */ |
| 929 | LLVMInitializeAMDGPUAsmParser(); |
| 930 | |
| 931 | /* Workaround for bug in llvm 4.0 that causes image intrinsics |
| 932 | * to disappear. |
| 933 | * https://reviews.llvm.org/D26348 |
| 934 | * |
| 935 | * Workaround for bug in llvm that causes the GPU to hang in presence |
| 936 | * of nested loops because there is an exec mask issue. The proper |
| 937 | * solution is to fix LLVM but this might require a bunch of work. |
| 938 | * https://bugs.llvm.org/show_bug.cgi?id=37744 |
| 939 | * |
| 940 | * "mesa" is the prefix for error messages. |
| 941 | */ |
Samuel Pitoiset | 0a7e767 | 2018-12-19 18:16:00 +0100 | [diff] [blame] | 942 | if (HAVE_LLVM >= 0x0800) { |
| 943 | const char *argv[2] = { "mesa", "-simplifycfg-sink-common=false" }; |
| 944 | LLVMParseCommandLineOptions(2, argv, NULL); |
| 945 | |
| 946 | } else { |
| 947 | const char *argv[3] = { "mesa", "-simplifycfg-sink-common=false", |
| 948 | "-amdgpu-skip-threshold=1" }; |
| 949 | LLVMParseCommandLineOptions(3, argv, NULL); |
| 950 | } |
Samuel Pitoiset | 135e4d4 | 2018-06-08 11:38:01 +0200 | [diff] [blame] | 951 | } |
| 952 | |
| 953 | static once_flag radv_init_llvm_target_once_flag = ONCE_FLAG_INIT; |
| 954 | |
Dave Airlie | 473be16 | 2018-06-27 08:36:41 +1000 | [diff] [blame] | 955 | static void radv_init_llvm_once(void) |
Samuel Pitoiset | 135e4d4 | 2018-06-08 11:38:01 +0200 | [diff] [blame] | 956 | { |
Samuel Pitoiset | 135e4d4 | 2018-06-08 11:38:01 +0200 | [diff] [blame] | 957 | call_once(&radv_init_llvm_target_once_flag, radv_init_llvm_target); |
Samuel Pitoiset | 135e4d4 | 2018-06-08 11:38:01 +0200 | [diff] [blame] | 958 | } |
| 959 | |
Bas Nieuwenhuizen | 726a31d | 2019-07-01 01:29:24 +0200 | [diff] [blame] | 960 | struct radv_shader_variant * |
| 961 | radv_shader_variant_create(struct radv_device *device, |
| 962 | const struct radv_shader_binary *binary) |
| 963 | { |
| 964 | struct ac_shader_config config = {0}; |
| 965 | struct ac_rtld_binary rtld_binary = {0}; |
| 966 | struct radv_shader_variant *variant = calloc(1, sizeof(struct radv_shader_variant)); |
| 967 | if (!variant) |
| 968 | return NULL; |
| 969 | |
| 970 | variant->ref_count = 1; |
| 971 | |
| 972 | if (binary->type == RADV_BINARY_TYPE_RTLD) { |
| 973 | struct ac_rtld_symbol lds_symbols[1]; |
| 974 | unsigned num_lds_symbols = 0; |
| 975 | const char *elf_data = (const char *)((struct radv_shader_binary_rtld *)binary)->data; |
| 976 | size_t elf_size = ((struct radv_shader_binary_rtld *)binary)->elf_size; |
Samuel Pitoiset | f0a90ed | 2019-07-11 00:25:28 +0200 | [diff] [blame] | 977 | unsigned esgs_ring_size = 0; |
Bas Nieuwenhuizen | 726a31d | 2019-07-01 01:29:24 +0200 | [diff] [blame] | 978 | |
| 979 | if (device->physical_device->rad_info.chip_class >= GFX9 && |
| 980 | binary->stage == MESA_SHADER_GEOMETRY && !binary->is_gs_copy_shader) { |
Samuel Pitoiset | f0a90ed | 2019-07-11 00:25:28 +0200 | [diff] [blame] | 981 | /* TODO: Do not hardcode this value */ |
| 982 | esgs_ring_size = 32 * 1024; |
| 983 | } |
| 984 | |
| 985 | if (binary->variant_info.is_ngg) { |
| 986 | /* GS stores Primitive IDs into LDS at the address |
| 987 | * corresponding to the ES thread of the provoking |
| 988 | * vertex. All ES threads load and export PrimitiveID |
| 989 | * for their thread. |
| 990 | */ |
| 991 | if (binary->stage == MESA_SHADER_VERTEX && |
| 992 | binary->variant_info.vs.export_prim_id) { |
| 993 | /* TODO: Do not harcode this value */ |
| 994 | esgs_ring_size = 256 /* max_out_verts */ * 4; |
| 995 | } |
| 996 | } |
| 997 | |
| 998 | if (esgs_ring_size) { |
Bas Nieuwenhuizen | 726a31d | 2019-07-01 01:29:24 +0200 | [diff] [blame] | 999 | /* We add this symbol even on LLVM <= 8 to ensure that |
| 1000 | * shader->config.lds_size is set correctly below. |
| 1001 | */ |
| 1002 | struct ac_rtld_symbol *sym = &lds_symbols[num_lds_symbols++]; |
| 1003 | sym->name = "esgs_ring"; |
Samuel Pitoiset | f0a90ed | 2019-07-11 00:25:28 +0200 | [diff] [blame] | 1004 | sym->size = esgs_ring_size; |
Bas Nieuwenhuizen | 726a31d | 2019-07-01 01:29:24 +0200 | [diff] [blame] | 1005 | sym->align = 64 * 1024; |
Samuel Pitoiset | 5bbcb3f | 2019-07-11 08:44:16 +0200 | [diff] [blame] | 1006 | |
| 1007 | /* Make sure to have LDS space for NGG scratch. */ |
| 1008 | /* TODO: Compute this correctly somehow? */ |
| 1009 | if (binary->variant_info.is_ngg) |
| 1010 | sym->size -= 32; |
Bas Nieuwenhuizen | 726a31d | 2019-07-01 01:29:24 +0200 | [diff] [blame] | 1011 | } |
| 1012 | struct ac_rtld_open_info open_info = { |
| 1013 | .info = &device->physical_device->rad_info, |
| 1014 | .shader_type = binary->stage, |
Marek Olšák | 921c1d2 | 2019-07-12 17:20:36 -0400 | [diff] [blame] | 1015 | .wave_size = 64, |
Bas Nieuwenhuizen | 726a31d | 2019-07-01 01:29:24 +0200 | [diff] [blame] | 1016 | .num_parts = 1, |
| 1017 | .elf_ptrs = &elf_data, |
| 1018 | .elf_sizes = &elf_size, |
| 1019 | .num_shared_lds_symbols = num_lds_symbols, |
| 1020 | .shared_lds_symbols = lds_symbols, |
| 1021 | }; |
| 1022 | |
| 1023 | if (!ac_rtld_open(&rtld_binary, open_info)) { |
| 1024 | free(variant); |
| 1025 | return NULL; |
| 1026 | } |
| 1027 | |
| 1028 | if (!ac_rtld_read_config(&rtld_binary, &config)) { |
| 1029 | ac_rtld_close(&rtld_binary); |
| 1030 | free(variant); |
| 1031 | return NULL; |
| 1032 | } |
| 1033 | |
| 1034 | if (rtld_binary.lds_size > 0) { |
| 1035 | unsigned alloc_granularity = device->physical_device->rad_info.chip_class >= GFX7 ? 512 : 256; |
| 1036 | config.lds_size = align(rtld_binary.lds_size, alloc_granularity) / alloc_granularity; |
| 1037 | } |
| 1038 | |
| 1039 | variant->code_size = rtld_binary.rx_size; |
| 1040 | } else { |
| 1041 | assert(binary->type == RADV_BINARY_TYPE_LEGACY); |
| 1042 | config = ((struct radv_shader_binary_legacy *)binary)->config; |
| 1043 | variant->code_size = radv_get_shader_binary_size(((struct radv_shader_binary_legacy *)binary)->code_size); |
| 1044 | } |
| 1045 | |
| 1046 | variant->info = binary->variant_info; |
| 1047 | radv_postprocess_config(device->physical_device, &config, &binary->variant_info, |
| 1048 | binary->stage, &variant->config); |
| 1049 | |
| 1050 | void *dest_ptr = radv_alloc_shader_memory(device, variant); |
| 1051 | |
| 1052 | if (binary->type == RADV_BINARY_TYPE_RTLD) { |
| 1053 | struct radv_shader_binary_rtld* bin = (struct radv_shader_binary_rtld *)binary; |
| 1054 | struct ac_rtld_upload_info info = { |
| 1055 | .binary = &rtld_binary, |
| 1056 | .rx_va = radv_buffer_get_va(variant->bo) + variant->bo_offset, |
| 1057 | .rx_ptr = dest_ptr, |
| 1058 | }; |
| 1059 | |
| 1060 | if (!ac_rtld_upload(&info)) { |
| 1061 | radv_shader_variant_destroy(device, variant); |
| 1062 | ac_rtld_close(&rtld_binary); |
| 1063 | return NULL; |
| 1064 | } |
| 1065 | |
Samuel Pitoiset | 9343c93 | 2019-07-23 09:55:24 +0200 | [diff] [blame] | 1066 | if (device->keep_shader_info || |
| 1067 | (device->instance->debug_flags & RADV_DEBUG_DUMP_SHADERS)) { |
Timothy Arceri | a20a9d0 | 2019-07-17 14:20:55 +1000 | [diff] [blame] | 1068 | const char *disasm_data; |
| 1069 | size_t disasm_size; |
| 1070 | if (!ac_rtld_get_section_by_name(&rtld_binary, ".AMDGPU.disasm", &disasm_data, &disasm_size)) { |
| 1071 | radv_shader_variant_destroy(device, variant); |
| 1072 | ac_rtld_close(&rtld_binary); |
| 1073 | return NULL; |
| 1074 | } |
Bas Nieuwenhuizen | 726a31d | 2019-07-01 01:29:24 +0200 | [diff] [blame] | 1075 | |
Timothy Arceri | a20a9d0 | 2019-07-17 14:20:55 +1000 | [diff] [blame] | 1076 | variant->llvm_ir_string = bin->llvm_ir_size ? strdup((const char*)(bin->data + bin->elf_size)) : NULL; |
| 1077 | variant->disasm_string = malloc(disasm_size + 1); |
| 1078 | memcpy(variant->disasm_string, disasm_data, disasm_size); |
| 1079 | variant->disasm_string[disasm_size] = 0; |
| 1080 | } |
Bas Nieuwenhuizen | 726a31d | 2019-07-01 01:29:24 +0200 | [diff] [blame] | 1081 | |
| 1082 | ac_rtld_close(&rtld_binary); |
| 1083 | } else { |
| 1084 | struct radv_shader_binary_legacy* bin = (struct radv_shader_binary_legacy *)binary; |
| 1085 | memcpy(dest_ptr, bin->data, bin->code_size); |
| 1086 | |
| 1087 | /* Add end-of-code markers for the UMR disassembler. */ |
| 1088 | uint32_t *ptr32 = (uint32_t *)dest_ptr + bin->code_size / 4; |
| 1089 | for (unsigned i = 0; i < DEBUGGER_NUM_MARKERS; i++) |
| 1090 | ptr32[i] = DEBUGGER_END_OF_CODE_MARKER; |
| 1091 | |
| 1092 | variant->llvm_ir_string = bin->llvm_ir_size ? strdup((const char*)(bin->data + bin->code_size)) : NULL; |
| 1093 | variant->disasm_string = bin->disasm_size ? strdup((const char*)(bin->data + bin->code_size + bin->llvm_ir_size)) : NULL; |
| 1094 | } |
| 1095 | return variant; |
| 1096 | } |
| 1097 | |
Samuel Pitoiset | 92db23f | 2017-09-01 16:51:12 +0200 | [diff] [blame] | 1098 | static struct radv_shader_variant * |
Bas Nieuwenhuizen | 726a31d | 2019-07-01 01:29:24 +0200 | [diff] [blame] | 1099 | shader_variant_compile(struct radv_device *device, |
| 1100 | struct radv_shader_module *module, |
| 1101 | struct nir_shader * const *shaders, |
| 1102 | int shader_count, |
| 1103 | gl_shader_stage stage, |
| 1104 | struct radv_nir_compiler_options *options, |
| 1105 | bool gs_copy_shader, |
| 1106 | struct radv_shader_binary **binary_out) |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 1107 | { |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 1108 | enum radeon_family chip_family = device->physical_device->rad_info.family; |
Samuel Pitoiset | 92db23f | 2017-09-01 16:51:12 +0200 | [diff] [blame] | 1109 | enum ac_target_machine_options tm_options = 0; |
Dave Airlie | 7398913 | 2018-06-27 09:27:03 +1000 | [diff] [blame] | 1110 | struct ac_llvm_compiler ac_llvm; |
Bas Nieuwenhuizen | 726a31d | 2019-07-01 01:29:24 +0200 | [diff] [blame] | 1111 | struct radv_shader_binary *binary = NULL; |
| 1112 | struct radv_shader_variant_info variant_info = {0}; |
Dave Airlie | 6f3aee4 | 2018-06-27 11:34:25 +1000 | [diff] [blame] | 1113 | bool thread_compiler; |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 1114 | |
Connor Abbott | 118a66d | 2019-05-10 10:44:20 +0200 | [diff] [blame] | 1115 | if (shaders[0]->info.stage == MESA_SHADER_FRAGMENT) |
| 1116 | lower_fs_io(shaders[0], &variant_info); |
| 1117 | |
Samuel Pitoiset | 92db23f | 2017-09-01 16:51:12 +0200 | [diff] [blame] | 1118 | options->family = chip_family; |
| 1119 | options->chip_class = device->physical_device->rad_info.chip_class; |
Samuel Pitoiset | 8ade3e4 | 2018-05-11 16:36:02 +0200 | [diff] [blame] | 1120 | options->dump_shader = radv_can_dump_shader(device, module, gs_copy_shader); |
Samuel Pitoiset | d07edf5 | 2018-03-14 10:28:49 +0100 | [diff] [blame] | 1121 | options->dump_preoptir = options->dump_shader && |
Samuel Pitoiset | 33e6e5e | 2018-01-19 12:12:02 +0100 | [diff] [blame] | 1122 | device->instance->debug_flags & RADV_DEBUG_PREOPTIR; |
Samuel Pitoiset | 8181866 | 2018-03-14 10:34:13 +0100 | [diff] [blame] | 1123 | options->record_llvm_ir = device->keep_shader_info; |
Samuel Pitoiset | bfca15e | 2018-06-14 14:28:58 +0200 | [diff] [blame] | 1124 | options->check_ir = device->instance->debug_flags & RADV_DEBUG_CHECKIR; |
Dave Airlie | 010d055 | 2018-02-19 07:14:04 +0000 | [diff] [blame] | 1125 | options->tess_offchip_block_dw_size = device->tess_offchip_block_dw_size; |
Samuel Pitoiset | d8a61d3 | 2018-05-16 16:02:04 +0200 | [diff] [blame] | 1126 | options->address32_hi = device->physical_device->rad_info.address32_hi; |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 1127 | |
Samuel Pitoiset | 92db23f | 2017-09-01 16:51:12 +0200 | [diff] [blame] | 1128 | if (options->supports_spill) |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 1129 | tm_options |= AC_TM_SUPPORTS_SPILL; |
| 1130 | if (device->instance->perftest_flags & RADV_PERFTEST_SISCHED) |
| 1131 | tm_options |= AC_TM_SISCHED; |
Dave Airlie | 35c82af | 2018-07-03 09:44:22 +1000 | [diff] [blame] | 1132 | if (options->check_ir) |
| 1133 | tm_options |= AC_TM_CHECK_IR; |
Samuel Pitoiset | d750183 | 2019-05-07 16:09:46 +0200 | [diff] [blame] | 1134 | if (device->instance->debug_flags & RADV_DEBUG_NO_LOAD_STORE_OPT) |
| 1135 | tm_options |= AC_TM_NO_LOAD_STORE_OPT; |
Samuel Pitoiset | 92db23f | 2017-09-01 16:51:12 +0200 | [diff] [blame] | 1136 | |
Dave Airlie | 6f3aee4 | 2018-06-27 11:34:25 +1000 | [diff] [blame] | 1137 | thread_compiler = !(device->instance->debug_flags & RADV_DEBUG_NOTHREADLLVM); |
Dave Airlie | 473be16 | 2018-06-27 08:36:41 +1000 | [diff] [blame] | 1138 | radv_init_llvm_once(); |
Samuel Pitoiset | 3fbdcd9 | 2018-11-02 09:50:32 +0100 | [diff] [blame] | 1139 | radv_init_llvm_compiler(&ac_llvm, |
Dave Airlie | 6f3aee4 | 2018-06-27 11:34:25 +1000 | [diff] [blame] | 1140 | thread_compiler, |
| 1141 | chip_family, tm_options); |
Samuel Pitoiset | 92db23f | 2017-09-01 16:51:12 +0200 | [diff] [blame] | 1142 | if (gs_copy_shader) { |
Bas Nieuwenhuizen | ce03c11 | 2017-10-16 13:18:02 +0200 | [diff] [blame] | 1143 | assert(shader_count == 1); |
Dave Airlie | 7398913 | 2018-06-27 09:27:03 +1000 | [diff] [blame] | 1144 | radv_compile_gs_copy_shader(&ac_llvm, *shaders, &binary, |
Bas Nieuwenhuizen | 726a31d | 2019-07-01 01:29:24 +0200 | [diff] [blame] | 1145 | &variant_info, options); |
Samuel Pitoiset | 92db23f | 2017-09-01 16:51:12 +0200 | [diff] [blame] | 1146 | } else { |
Bas Nieuwenhuizen | 726a31d | 2019-07-01 01:29:24 +0200 | [diff] [blame] | 1147 | radv_compile_nir_shader(&ac_llvm, &binary, &variant_info, |
| 1148 | shaders, shader_count, options); |
Samuel Pitoiset | 92db23f | 2017-09-01 16:51:12 +0200 | [diff] [blame] | 1149 | } |
Bas Nieuwenhuizen | 726a31d | 2019-07-01 01:29:24 +0200 | [diff] [blame] | 1150 | binary->variant_info = variant_info; |
Samuel Pitoiset | 92db23f | 2017-09-01 16:51:12 +0200 | [diff] [blame] | 1151 | |
Dave Airlie | 6f3aee4 | 2018-06-27 11:34:25 +1000 | [diff] [blame] | 1152 | radv_destroy_llvm_compiler(&ac_llvm, thread_compiler); |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 1153 | |
Bas Nieuwenhuizen | 726a31d | 2019-07-01 01:29:24 +0200 | [diff] [blame] | 1154 | struct radv_shader_variant *variant = radv_shader_variant_create(device, binary); |
| 1155 | if (!variant) { |
| 1156 | free(binary); |
| 1157 | return NULL; |
| 1158 | } |
Samuel Pitoiset | 885d757 | 2017-09-01 13:45:33 +0200 | [diff] [blame] | 1159 | |
Bas Nieuwenhuizen | 5ff651c | 2019-07-01 02:19:13 +0200 | [diff] [blame] | 1160 | if (options->dump_shader) { |
| 1161 | fprintf(stderr, "disasm:\n%s\n", variant->disasm_string); |
| 1162 | } |
| 1163 | |
| 1164 | |
Alex Smith | de88979 | 2017-10-27 14:25:05 +0100 | [diff] [blame] | 1165 | if (device->keep_shader_info) { |
Samuel Pitoiset | a2a350a | 2017-09-22 16:44:08 +0200 | [diff] [blame] | 1166 | if (!gs_copy_shader && !module->nir) { |
Bas Nieuwenhuizen | ce03c11 | 2017-10-16 13:18:02 +0200 | [diff] [blame] | 1167 | variant->nir = *shaders; |
Samuel Pitoiset | 844ae72 | 2017-09-22 16:56:40 +0200 | [diff] [blame] | 1168 | variant->spirv = (uint32_t *)module->data; |
| 1169 | variant->spirv_size = module->size; |
Samuel Pitoiset | a2a350a | 2017-09-22 16:44:08 +0200 | [diff] [blame] | 1170 | } |
Samuel Pitoiset | 885d757 | 2017-09-01 13:45:33 +0200 | [diff] [blame] | 1171 | } |
| 1172 | |
Bas Nieuwenhuizen | 726a31d | 2019-07-01 01:29:24 +0200 | [diff] [blame] | 1173 | if (binary_out) |
| 1174 | *binary_out = binary; |
| 1175 | else |
| 1176 | free(binary); |
| 1177 | |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 1178 | return variant; |
| 1179 | } |
| 1180 | |
| 1181 | struct radv_shader_variant * |
Bas Nieuwenhuizen | 726a31d | 2019-07-01 01:29:24 +0200 | [diff] [blame] | 1182 | radv_shader_variant_compile(struct radv_device *device, |
Samuel Pitoiset | a2a350a | 2017-09-22 16:44:08 +0200 | [diff] [blame] | 1183 | struct radv_shader_module *module, |
Bas Nieuwenhuizen | ce03c11 | 2017-10-16 13:18:02 +0200 | [diff] [blame] | 1184 | struct nir_shader *const *shaders, |
| 1185 | int shader_count, |
Samuel Pitoiset | 92db23f | 2017-09-01 16:51:12 +0200 | [diff] [blame] | 1186 | struct radv_pipeline_layout *layout, |
Samuel Pitoiset | fbe6945 | 2018-03-13 14:54:04 +0100 | [diff] [blame] | 1187 | const struct radv_shader_variant_key *key, |
Bas Nieuwenhuizen | 726a31d | 2019-07-01 01:29:24 +0200 | [diff] [blame] | 1188 | struct radv_shader_binary **binary_out) |
Samuel Pitoiset | 92db23f | 2017-09-01 16:51:12 +0200 | [diff] [blame] | 1189 | { |
Samuel Pitoiset | fbe6945 | 2018-03-13 14:54:04 +0100 | [diff] [blame] | 1190 | struct radv_nir_compiler_options options = {0}; |
Samuel Pitoiset | 92db23f | 2017-09-01 16:51:12 +0200 | [diff] [blame] | 1191 | |
| 1192 | options.layout = layout; |
| 1193 | if (key) |
| 1194 | options.key = *key; |
| 1195 | |
Timothy Arceri | 7664aaf | 2017-10-11 11:59:20 +1100 | [diff] [blame] | 1196 | options.unsafe_math = !!(device->instance->debug_flags & RADV_DEBUG_UNSAFE_MATH); |
Samuel Pitoiset | 1e86eaf | 2018-05-17 09:56:47 +0200 | [diff] [blame] | 1197 | options.supports_spill = true; |
Samuel Pitoiset | 92db23f | 2017-09-01 16:51:12 +0200 | [diff] [blame] | 1198 | |
Bas Nieuwenhuizen | 726a31d | 2019-07-01 01:29:24 +0200 | [diff] [blame] | 1199 | return shader_variant_compile(device, module, shaders, shader_count, shaders[shader_count - 1]->info.stage, |
| 1200 | &options, false, binary_out); |
Samuel Pitoiset | 92db23f | 2017-09-01 16:51:12 +0200 | [diff] [blame] | 1201 | } |
| 1202 | |
| 1203 | struct radv_shader_variant * |
| 1204 | radv_create_gs_copy_shader(struct radv_device *device, |
| 1205 | struct nir_shader *shader, |
Bas Nieuwenhuizen | 726a31d | 2019-07-01 01:29:24 +0200 | [diff] [blame] | 1206 | struct radv_shader_binary **binary_out, |
Samuel Pitoiset | 47efc52 | 2017-09-01 12:09:56 +0200 | [diff] [blame] | 1207 | bool multiview) |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 1208 | { |
Samuel Pitoiset | fbe6945 | 2018-03-13 14:54:04 +0100 | [diff] [blame] | 1209 | struct radv_nir_compiler_options options = {0}; |
Samuel Pitoiset | 92db23f | 2017-09-01 16:51:12 +0200 | [diff] [blame] | 1210 | |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 1211 | options.key.has_multiview_view_index = multiview; |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 1212 | |
Bas Nieuwenhuizen | 726a31d | 2019-07-01 01:29:24 +0200 | [diff] [blame] | 1213 | return shader_variant_compile(device, NULL, &shader, 1, MESA_SHADER_VERTEX, |
| 1214 | &options, true, binary_out); |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 1215 | } |
| 1216 | |
| 1217 | void |
| 1218 | radv_shader_variant_destroy(struct radv_device *device, |
| 1219 | struct radv_shader_variant *variant) |
| 1220 | { |
| 1221 | if (!p_atomic_dec_zero(&variant->ref_count)) |
| 1222 | return; |
| 1223 | |
| 1224 | mtx_lock(&device->shader_slab_mutex); |
| 1225 | list_del(&variant->slab_list); |
| 1226 | mtx_unlock(&device->shader_slab_mutex); |
| 1227 | |
Samuel Pitoiset | a2a350a | 2017-09-22 16:44:08 +0200 | [diff] [blame] | 1228 | ralloc_free(variant->nir); |
Samuel Pitoiset | 885d757 | 2017-09-01 13:45:33 +0200 | [diff] [blame] | 1229 | free(variant->disasm_string); |
Samuel Pitoiset | 8181866 | 2018-03-14 10:34:13 +0100 | [diff] [blame] | 1230 | free(variant->llvm_ir_string); |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 1231 | free(variant); |
| 1232 | } |
| 1233 | |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 1234 | const char * |
Samuel Pitoiset | 2b6a089 | 2019-07-11 18:03:55 +0200 | [diff] [blame] | 1235 | radv_get_shader_name(struct radv_shader_variant_info *info, |
| 1236 | gl_shader_stage stage) |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 1237 | { |
| 1238 | switch (stage) { |
Samuel Pitoiset | 2b6a089 | 2019-07-11 18:03:55 +0200 | [diff] [blame] | 1239 | case MESA_SHADER_VERTEX: |
| 1240 | if (info->vs.as_ls) |
| 1241 | return "Vertex Shader as LS"; |
| 1242 | else if (info->vs.as_es) |
| 1243 | return "Vertex Shader as ES"; |
| 1244 | else if (info->is_ngg) |
| 1245 | return "Vertex Shader as ESGS"; |
| 1246 | else |
| 1247 | return "Vertex Shader as VS"; |
| 1248 | case MESA_SHADER_TESS_CTRL: |
| 1249 | return "Tessellation Control Shader"; |
| 1250 | case MESA_SHADER_TESS_EVAL: |
| 1251 | if (info->tes.as_es) |
| 1252 | return "Tessellation Evaluation Shader as ES"; |
| 1253 | else if (info->is_ngg) |
| 1254 | return "Tessellation Evaluation Shader as ESGS"; |
| 1255 | else |
| 1256 | return "Tessellation Evaluation Shader as VS"; |
| 1257 | case MESA_SHADER_GEOMETRY: |
| 1258 | return "Geometry Shader"; |
| 1259 | case MESA_SHADER_FRAGMENT: |
| 1260 | return "Pixel Shader"; |
| 1261 | case MESA_SHADER_COMPUTE: |
| 1262 | return "Compute Shader"; |
Samuel Pitoiset | d4d7773 | 2017-09-01 11:41:18 +0200 | [diff] [blame] | 1263 | default: |
| 1264 | return "Unknown shader"; |
| 1265 | }; |
| 1266 | } |
| 1267 | |
Alex Smith | de88979 | 2017-10-27 14:25:05 +0100 | [diff] [blame] | 1268 | static void |
| 1269 | generate_shader_stats(struct radv_device *device, |
| 1270 | struct radv_shader_variant *variant, |
| 1271 | gl_shader_stage stage, |
| 1272 | struct _mesa_string_buffer *buf) |
Samuel Pitoiset | 80b8d9f | 2017-09-05 15:34:07 +0200 | [diff] [blame] | 1273 | { |
Timothy Arceri | 9b9ccee | 2019-02-01 22:04:39 +1100 | [diff] [blame] | 1274 | enum chip_class chip_class = device->physical_device->rad_info.chip_class; |
Marek Olšák | ccfcb9d | 2019-05-14 22:16:20 -0400 | [diff] [blame] | 1275 | unsigned lds_increment = chip_class >= GFX7 ? 512 : 256; |
Samuel Pitoiset | 80b8d9f | 2017-09-05 15:34:07 +0200 | [diff] [blame] | 1276 | struct ac_shader_config *conf; |
| 1277 | unsigned max_simd_waves; |
| 1278 | unsigned lds_per_wave = 0; |
| 1279 | |
Dave Airlie | f77caa7 | 2018-04-23 10:16:07 +1000 | [diff] [blame] | 1280 | max_simd_waves = ac_get_max_simd_waves(device->physical_device->rad_info.family); |
Samuel Pitoiset | 80b8d9f | 2017-09-05 15:34:07 +0200 | [diff] [blame] | 1281 | |
| 1282 | conf = &variant->config; |
| 1283 | |
| 1284 | if (stage == MESA_SHADER_FRAGMENT) { |
| 1285 | lds_per_wave = conf->lds_size * lds_increment + |
| 1286 | align(variant->info.fs.num_interp * 48, |
| 1287 | lds_increment); |
Timothy Arceri | 9b9ccee | 2019-02-01 22:04:39 +1100 | [diff] [blame] | 1288 | } else if (stage == MESA_SHADER_COMPUTE) { |
| 1289 | unsigned max_workgroup_size = |
Dave Airlie | 2ac2b98 | 2019-07-18 10:44:10 +1000 | [diff] [blame] | 1290 | radv_nir_get_max_workgroup_size(chip_class, stage, variant->nir); |
Timothy Arceri | 9b9ccee | 2019-02-01 22:04:39 +1100 | [diff] [blame] | 1291 | lds_per_wave = (conf->lds_size * lds_increment) / |
| 1292 | DIV_ROUND_UP(max_workgroup_size, 64); |
Samuel Pitoiset | 80b8d9f | 2017-09-05 15:34:07 +0200 | [diff] [blame] | 1293 | } |
| 1294 | |
Alex Smith | de88979 | 2017-10-27 14:25:05 +0100 | [diff] [blame] | 1295 | if (conf->num_sgprs) |
Samuel Pitoiset | 2f7bb93 | 2018-04-06 14:06:24 +0200 | [diff] [blame] | 1296 | max_simd_waves = |
| 1297 | MIN2(max_simd_waves, |
Timothy Arceri | 9b9ccee | 2019-02-01 22:04:39 +1100 | [diff] [blame] | 1298 | ac_get_num_physical_sgprs(chip_class) / conf->num_sgprs); |
Samuel Pitoiset | 80b8d9f | 2017-09-05 15:34:07 +0200 | [diff] [blame] | 1299 | |
| 1300 | if (conf->num_vgprs) |
Samuel Pitoiset | 466aba9 | 2018-04-06 14:10:34 +0200 | [diff] [blame] | 1301 | max_simd_waves = |
| 1302 | MIN2(max_simd_waves, |
| 1303 | RADV_NUM_PHYSICAL_VGPRS / conf->num_vgprs); |
Samuel Pitoiset | 80b8d9f | 2017-09-05 15:34:07 +0200 | [diff] [blame] | 1304 | |
| 1305 | /* LDS is 64KB per CU (4 SIMDs), divided into 16KB blocks per SIMD |
| 1306 | * that PS can use. |
| 1307 | */ |
| 1308 | if (lds_per_wave) |
| 1309 | max_simd_waves = MIN2(max_simd_waves, 16384 / lds_per_wave); |
| 1310 | |
Samuel Pitoiset | 80b8d9f | 2017-09-05 15:34:07 +0200 | [diff] [blame] | 1311 | if (stage == MESA_SHADER_FRAGMENT) { |
Alex Smith | de88979 | 2017-10-27 14:25:05 +0100 | [diff] [blame] | 1312 | _mesa_string_buffer_printf(buf, "*** SHADER CONFIG ***\n" |
| 1313 | "SPI_PS_INPUT_ADDR = 0x%04x\n" |
| 1314 | "SPI_PS_INPUT_ENA = 0x%04x\n", |
| 1315 | conf->spi_ps_input_addr, conf->spi_ps_input_ena); |
Samuel Pitoiset | 80b8d9f | 2017-09-05 15:34:07 +0200 | [diff] [blame] | 1316 | } |
| 1317 | |
Alex Smith | de88979 | 2017-10-27 14:25:05 +0100 | [diff] [blame] | 1318 | _mesa_string_buffer_printf(buf, "*** SHADER STATS ***\n" |
| 1319 | "SGPRS: %d\n" |
| 1320 | "VGPRS: %d\n" |
| 1321 | "Spilled SGPRs: %d\n" |
| 1322 | "Spilled VGPRs: %d\n" |
Samuel Pitoiset | e96e6f6 | 2018-03-01 22:12:56 +0100 | [diff] [blame] | 1323 | "PrivMem VGPRS: %d\n" |
Alex Smith | de88979 | 2017-10-27 14:25:05 +0100 | [diff] [blame] | 1324 | "Code Size: %d bytes\n" |
| 1325 | "LDS: %d blocks\n" |
| 1326 | "Scratch: %d bytes per wave\n" |
| 1327 | "Max Waves: %d\n" |
| 1328 | "********************\n\n\n", |
| 1329 | conf->num_sgprs, conf->num_vgprs, |
Samuel Pitoiset | e96e6f6 | 2018-03-01 22:12:56 +0100 | [diff] [blame] | 1330 | conf->spilled_sgprs, conf->spilled_vgprs, |
| 1331 | variant->info.private_mem_vgprs, variant->code_size, |
Alex Smith | de88979 | 2017-10-27 14:25:05 +0100 | [diff] [blame] | 1332 | conf->lds_size, conf->scratch_bytes_per_wave, |
| 1333 | max_simd_waves); |
| 1334 | } |
| 1335 | |
| 1336 | void |
| 1337 | radv_shader_dump_stats(struct radv_device *device, |
| 1338 | struct radv_shader_variant *variant, |
| 1339 | gl_shader_stage stage, |
| 1340 | FILE *file) |
| 1341 | { |
| 1342 | struct _mesa_string_buffer *buf = _mesa_string_buffer_create(NULL, 256); |
| 1343 | |
| 1344 | generate_shader_stats(device, variant, stage, buf); |
| 1345 | |
Samuel Pitoiset | 2b6a089 | 2019-07-11 18:03:55 +0200 | [diff] [blame] | 1346 | fprintf(file, "\n%s:\n", radv_get_shader_name(&variant->info, stage)); |
Alex Smith | 134a40d | 2017-10-30 08:38:14 +0000 | [diff] [blame] | 1347 | fprintf(file, "%s", buf->buf); |
Alex Smith | de88979 | 2017-10-27 14:25:05 +0100 | [diff] [blame] | 1348 | |
| 1349 | _mesa_string_buffer_destroy(buf); |
| 1350 | } |
| 1351 | |
| 1352 | VkResult |
| 1353 | radv_GetShaderInfoAMD(VkDevice _device, |
| 1354 | VkPipeline _pipeline, |
| 1355 | VkShaderStageFlagBits shaderStage, |
| 1356 | VkShaderInfoTypeAMD infoType, |
| 1357 | size_t* pInfoSize, |
| 1358 | void* pInfo) |
| 1359 | { |
| 1360 | RADV_FROM_HANDLE(radv_device, device, _device); |
| 1361 | RADV_FROM_HANDLE(radv_pipeline, pipeline, _pipeline); |
| 1362 | gl_shader_stage stage = vk_to_mesa_shader_stage(shaderStage); |
| 1363 | struct radv_shader_variant *variant = pipeline->shaders[stage]; |
| 1364 | struct _mesa_string_buffer *buf; |
| 1365 | VkResult result = VK_SUCCESS; |
| 1366 | |
| 1367 | /* Spec doesn't indicate what to do if the stage is invalid, so just |
| 1368 | * return no info for this. */ |
| 1369 | if (!variant) |
Bas Nieuwenhuizen | 38933c1 | 2018-05-31 01:06:41 +0200 | [diff] [blame] | 1370 | return vk_error(device->instance, VK_ERROR_FEATURE_NOT_PRESENT); |
Alex Smith | de88979 | 2017-10-27 14:25:05 +0100 | [diff] [blame] | 1371 | |
| 1372 | switch (infoType) { |
| 1373 | case VK_SHADER_INFO_TYPE_STATISTICS_AMD: |
| 1374 | if (!pInfo) { |
| 1375 | *pInfoSize = sizeof(VkShaderStatisticsInfoAMD); |
| 1376 | } else { |
Marek Olšák | ccfcb9d | 2019-05-14 22:16:20 -0400 | [diff] [blame] | 1377 | unsigned lds_multiplier = device->physical_device->rad_info.chip_class >= GFX7 ? 512 : 256; |
Alex Smith | de88979 | 2017-10-27 14:25:05 +0100 | [diff] [blame] | 1378 | struct ac_shader_config *conf = &variant->config; |
| 1379 | |
| 1380 | VkShaderStatisticsInfoAMD statistics = {}; |
| 1381 | statistics.shaderStageMask = shaderStage; |
Samuel Pitoiset | 466aba9 | 2018-04-06 14:10:34 +0200 | [diff] [blame] | 1382 | statistics.numPhysicalVgprs = RADV_NUM_PHYSICAL_VGPRS; |
Timothy Arceri | a53d68d | 2019-02-01 21:16:54 +1100 | [diff] [blame] | 1383 | statistics.numPhysicalSgprs = ac_get_num_physical_sgprs(device->physical_device->rad_info.chip_class); |
Alex Smith | de88979 | 2017-10-27 14:25:05 +0100 | [diff] [blame] | 1384 | statistics.numAvailableSgprs = statistics.numPhysicalSgprs; |
| 1385 | |
| 1386 | if (stage == MESA_SHADER_COMPUTE) { |
| 1387 | unsigned *local_size = variant->nir->info.cs.local_size; |
| 1388 | unsigned workgroup_size = local_size[0] * local_size[1] * local_size[2]; |
| 1389 | |
| 1390 | statistics.numAvailableVgprs = statistics.numPhysicalVgprs / |
Eric Engestrom | d85fef1 | 2018-06-15 17:49:08 +0100 | [diff] [blame] | 1391 | ceil((double)workgroup_size / statistics.numPhysicalVgprs); |
Alex Smith | de88979 | 2017-10-27 14:25:05 +0100 | [diff] [blame] | 1392 | |
| 1393 | statistics.computeWorkGroupSize[0] = local_size[0]; |
| 1394 | statistics.computeWorkGroupSize[1] = local_size[1]; |
| 1395 | statistics.computeWorkGroupSize[2] = local_size[2]; |
| 1396 | } else { |
| 1397 | statistics.numAvailableVgprs = statistics.numPhysicalVgprs; |
| 1398 | } |
| 1399 | |
| 1400 | statistics.resourceUsage.numUsedVgprs = conf->num_vgprs; |
| 1401 | statistics.resourceUsage.numUsedSgprs = conf->num_sgprs; |
| 1402 | statistics.resourceUsage.ldsSizePerLocalWorkGroup = 32768; |
| 1403 | statistics.resourceUsage.ldsUsageSizeInBytes = conf->lds_size * lds_multiplier; |
| 1404 | statistics.resourceUsage.scratchMemUsageInBytes = conf->scratch_bytes_per_wave; |
| 1405 | |
| 1406 | size_t size = *pInfoSize; |
| 1407 | *pInfoSize = sizeof(statistics); |
| 1408 | |
| 1409 | memcpy(pInfo, &statistics, MIN2(size, *pInfoSize)); |
| 1410 | |
| 1411 | if (size < *pInfoSize) |
| 1412 | result = VK_INCOMPLETE; |
| 1413 | } |
| 1414 | |
| 1415 | break; |
| 1416 | case VK_SHADER_INFO_TYPE_DISASSEMBLY_AMD: |
| 1417 | buf = _mesa_string_buffer_create(NULL, 1024); |
| 1418 | |
Samuel Pitoiset | 2b6a089 | 2019-07-11 18:03:55 +0200 | [diff] [blame] | 1419 | _mesa_string_buffer_printf(buf, "%s:\n", radv_get_shader_name(&variant->info, stage)); |
Nicolai Hähnle | 8c97abc | 2018-11-07 12:10:21 +0100 | [diff] [blame] | 1420 | _mesa_string_buffer_printf(buf, "%s\n\n", variant->llvm_ir_string); |
Alex Smith | de88979 | 2017-10-27 14:25:05 +0100 | [diff] [blame] | 1421 | _mesa_string_buffer_printf(buf, "%s\n\n", variant->disasm_string); |
| 1422 | generate_shader_stats(device, variant, stage, buf); |
| 1423 | |
| 1424 | /* Need to include the null terminator. */ |
| 1425 | size_t length = buf->length + 1; |
| 1426 | |
| 1427 | if (!pInfo) { |
| 1428 | *pInfoSize = length; |
| 1429 | } else { |
| 1430 | size_t size = *pInfoSize; |
| 1431 | *pInfoSize = length; |
| 1432 | |
| 1433 | memcpy(pInfo, buf->buf, MIN2(size, length)); |
| 1434 | |
| 1435 | if (size < length) |
| 1436 | result = VK_INCOMPLETE; |
| 1437 | } |
| 1438 | |
| 1439 | _mesa_string_buffer_destroy(buf); |
| 1440 | break; |
| 1441 | default: |
| 1442 | /* VK_SHADER_INFO_TYPE_BINARY_AMD unimplemented for now. */ |
| 1443 | result = VK_ERROR_FEATURE_NOT_PRESENT; |
| 1444 | break; |
| 1445 | } |
| 1446 | |
| 1447 | return result; |
Samuel Pitoiset | 80b8d9f | 2017-09-05 15:34:07 +0200 | [diff] [blame] | 1448 | } |