blob: f26de6cd3e99b152d5e57e577be930713495757e [file] [log] [blame]
wdenk42d1f032003-10-15 23:53:47 +00001/*
Dipen Dudhatbeba93e2011-01-19 12:46:27 +05302 * Copyright 2004, 2007-2011 Freescale Semiconductor, Inc.
Kumar Gala39aaca12009-03-19 02:46:19 -05003 *
wdenk42d1f032003-10-15 23:53:47 +00004 * (C) Copyright 2003 Motorola Inc.
5 * Xianghua Xiao, (X.Xiao@motorola.com)
6 *
7 * (C) Copyright 2000
8 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
9 *
10 * See file CREDITS for list of people who contributed to this
11 * project.
12 *
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of
16 * the License, or (at your option) any later version.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 * MA 02111-1307 USA
27 */
28
29#include <common.h>
30#include <ppc_asm.tmpl>
31#include <asm/processor.h>
Trent Piephoada591d2008-12-03 15:16:37 -080032#include <asm/io.h>
wdenk42d1f032003-10-15 23:53:47 +000033
Wolfgang Denkd87080b2006-03-31 18:32:53 +020034DECLARE_GLOBAL_DATA_PTR;
35
wdenk42d1f032003-10-15 23:53:47 +000036/* --------------------------------------------------------------- */
37
wdenk42d1f032003-10-15 23:53:47 +000038void get_sys_info (sys_info_t * sysInfo)
39{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020040 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Kumar Gala39aaca12009-03-19 02:46:19 -050041#ifdef CONFIG_FSL_CORENET
42 volatile ccsr_clk_t *clk = (void *)(CONFIG_SYS_FSL_CORENET_CLK_ADDR);
43
44 const u8 core_cplx_PLL[16] = {
45 [ 0] = 0, /* CC1 PPL / 1 */
46 [ 1] = 0, /* CC1 PPL / 2 */
47 [ 2] = 0, /* CC1 PPL / 4 */
48 [ 4] = 1, /* CC2 PPL / 1 */
49 [ 5] = 1, /* CC2 PPL / 2 */
50 [ 6] = 1, /* CC2 PPL / 4 */
51 [ 8] = 2, /* CC3 PPL / 1 */
52 [ 9] = 2, /* CC3 PPL / 2 */
53 [10] = 2, /* CC3 PPL / 4 */
54 [12] = 3, /* CC4 PPL / 1 */
55 [13] = 3, /* CC4 PPL / 2 */
56 [14] = 3, /* CC4 PPL / 4 */
57 };
58
59 const u8 core_cplx_PLL_div[16] = {
60 [ 0] = 1, /* CC1 PPL / 1 */
61 [ 1] = 2, /* CC1 PPL / 2 */
62 [ 2] = 4, /* CC1 PPL / 4 */
63 [ 4] = 1, /* CC2 PPL / 1 */
64 [ 5] = 2, /* CC2 PPL / 2 */
65 [ 6] = 4, /* CC2 PPL / 4 */
66 [ 8] = 1, /* CC3 PPL / 1 */
67 [ 9] = 2, /* CC3 PPL / 2 */
68 [10] = 4, /* CC3 PPL / 4 */
69 [12] = 1, /* CC4 PPL / 1 */
70 [13] = 2, /* CC4 PPL / 2 */
71 [14] = 4, /* CC4 PPL / 4 */
72 };
73 uint lcrr_div, i, freqCC_PLL[4], rcw_tmp;
Srikanth Srinivasanab48ca12010-02-10 17:32:43 +080074 uint ratio[4];
Kumar Gala39aaca12009-03-19 02:46:19 -050075 unsigned long sysclk = CONFIG_SYS_CLK_FREQ;
Srikanth Srinivasanab48ca12010-02-10 17:32:43 +080076 uint mem_pll_rat;
Kumar Gala39aaca12009-03-19 02:46:19 -050077
78 sysInfo->freqSystemBus = sysclk;
79 sysInfo->freqDDRBus = sysclk;
Kumar Gala39aaca12009-03-19 02:46:19 -050080
James Yang93cedc72010-01-12 15:50:18 -060081 sysInfo->freqSystemBus *= (in_be32(&gur->rcwsr[0]) >> 25) & 0x1f;
Srikanth Srinivasanab48ca12010-02-10 17:32:43 +080082 mem_pll_rat = (in_be32(&gur->rcwsr[0]) >> 17) & 0x1f;
83 if (mem_pll_rat > 2)
84 sysInfo->freqDDRBus *= mem_pll_rat;
85 else
86 sysInfo->freqDDRBus = sysInfo->freqSystemBus * mem_pll_rat;
Kumar Gala39aaca12009-03-19 02:46:19 -050087
Srikanth Srinivasanab48ca12010-02-10 17:32:43 +080088 ratio[0] = (in_be32(&clk->pllc1gsr) >> 1) & 0x3f;
89 ratio[1] = (in_be32(&clk->pllc2gsr) >> 1) & 0x3f;
90 ratio[2] = (in_be32(&clk->pllc3gsr) >> 1) & 0x3f;
91 ratio[3] = (in_be32(&clk->pllc4gsr) >> 1) & 0x3f;
92 for (i = 0; i < 4; i++) {
93 if (ratio[i] > 4)
94 freqCC_PLL[i] = sysclk * ratio[i];
95 else
96 freqCC_PLL[i] = sysInfo->freqSystemBus * ratio[i];
97 }
Kumar Gala39aaca12009-03-19 02:46:19 -050098 rcw_tmp = in_be32(&gur->rcwsr[3]);
99 for (i = 0; i < cpu_numcores(); i++) {
100 u32 c_pll_sel = (in_be32(&clk->clkc0csr + i*8) >> 27) & 0xf;
101 u32 cplx_pll = core_cplx_PLL[c_pll_sel];
102
103 sysInfo->freqProcessor[i] =
104 freqCC_PLL[cplx_pll] / core_cplx_PLL_div[c_pll_sel];
105 }
106
107#define PME_CLK_SEL 0x80000000
108#define FM1_CLK_SEL 0x40000000
109#define FM2_CLK_SEL 0x20000000
Kumar Galab5c87532011-02-16 02:03:29 -0600110#define HWA_ASYNC_DIV 0x04000000
111#if (CONFIG_SYS_FSL_NUM_CC_PLLS == 2)
112#define HWA_CC_PLL 1
113#elif (CONFIG_SYS_FSL_NUM_CC_PLLS == 4)
114#define HWA_CC_PLL 2
115#else
116#error CONFIG_SYS_FSL_NUM_CC_PLLS not set or unknown case
117#endif
Kumar Gala39aaca12009-03-19 02:46:19 -0500118 rcw_tmp = in_be32(&gur->rcwsr[7]);
119
120#ifdef CONFIG_SYS_DPAA_PME
Kumar Galab5c87532011-02-16 02:03:29 -0600121 if (rcw_tmp & PME_CLK_SEL) {
122 if (rcw_tmp & HWA_ASYNC_DIV)
123 sysInfo->freqPME = freqCC_PLL[HWA_CC_PLL] / 4;
124 else
125 sysInfo->freqPME = freqCC_PLL[HWA_CC_PLL] / 2;
126 } else {
Kumar Gala693416f2010-01-25 11:01:51 -0600127 sysInfo->freqPME = sysInfo->freqSystemBus / 2;
Kumar Galab5c87532011-02-16 02:03:29 -0600128 }
Kumar Gala39aaca12009-03-19 02:46:19 -0500129#endif
130
131#ifdef CONFIG_SYS_DPAA_FMAN
Kumar Galab5c87532011-02-16 02:03:29 -0600132 if (rcw_tmp & FM1_CLK_SEL) {
133 if (rcw_tmp & HWA_ASYNC_DIV)
134 sysInfo->freqFMan[0] = freqCC_PLL[HWA_CC_PLL] / 4;
135 else
136 sysInfo->freqFMan[0] = freqCC_PLL[HWA_CC_PLL] / 2;
137 } else {
Kumar Gala693416f2010-01-25 11:01:51 -0600138 sysInfo->freqFMan[0] = sysInfo->freqSystemBus / 2;
Kumar Galab5c87532011-02-16 02:03:29 -0600139 }
Kumar Gala39aaca12009-03-19 02:46:19 -0500140#if (CONFIG_SYS_NUM_FMAN) == 2
Kumar Galab5c87532011-02-16 02:03:29 -0600141 if (rcw_tmp & FM2_CLK_SEL) {
142 if (rcw_tmp & HWA_ASYNC_DIV)
143 sysInfo->freqFMan[1] = freqCC_PLL[HWA_CC_PLL] / 4;
144 else
145 sysInfo->freqFMan[1] = freqCC_PLL[HWA_CC_PLL] / 2;
146 } else {
Kumar Gala693416f2010-01-25 11:01:51 -0600147 sysInfo->freqFMan[1] = sysInfo->freqSystemBus / 2;
Kumar Galab5c87532011-02-16 02:03:29 -0600148 }
Kumar Gala39aaca12009-03-19 02:46:19 -0500149#endif
150#endif
151
152#else
Andy Fleming66ed6cc2007-04-23 02:37:47 -0500153 uint plat_ratio,e500_ratio,half_freqSystemBus;
Dipen Dudhatbeba93e2011-01-19 12:46:27 +0530154#if defined(CONFIG_FSL_LBC)
Trent Piephoada591d2008-12-03 15:16:37 -0800155 uint lcrr_div;
Dipen Dudhatbeba93e2011-01-19 12:46:27 +0530156#endif
Haiying Wang2fc7eb02009-01-15 11:58:35 -0500157 int i;
Haiying Wangb3d7f202009-05-20 12:30:29 -0400158#ifdef CONFIG_QE
159 u32 qe_ratio;
160#endif
wdenk42d1f032003-10-15 23:53:47 +0000161
162 plat_ratio = (gur->porpllsr) & 0x0000003e;
163 plat_ratio >>= 1;
Andy Fleming66ed6cc2007-04-23 02:37:47 -0500164 sysInfo->freqSystemBus = plat_ratio * CONFIG_SYS_CLK_FREQ;
Andy Fleming66ed6cc2007-04-23 02:37:47 -0500165
166 /* Divide before multiply to avoid integer
167 * overflow for processor speeds above 2GHz */
168 half_freqSystemBus = sysInfo->freqSystemBus/2;
Poonam Aggrwal0e870982009-07-31 12:08:14 +0530169 for (i = 0; i < cpu_numcores(); i++) {
Haiying Wang2fc7eb02009-01-15 11:58:35 -0500170 e500_ratio = ((gur->porpllsr) >> (i * 8 + 16)) & 0x3f;
171 sysInfo->freqProcessor[i] = e500_ratio * half_freqSystemBus;
172 }
James Yanga3e77fa2008-02-08 18:05:08 -0600173
174 /* Note: freqDDRBus is the MCLK frequency, not the data rate. */
Kumar Galad4357932007-12-07 04:59:26 -0600175 sysInfo->freqDDRBus = sysInfo->freqSystemBus;
176
177#ifdef CONFIG_DDR_CLK_FREQ
178 {
Jason Jinc0391112008-09-27 14:40:57 +0800179 u32 ddr_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO)
180 >> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT;
Kumar Galad4357932007-12-07 04:59:26 -0600181 if (ddr_ratio != 0x7)
182 sysInfo->freqDDRBus = ddr_ratio * CONFIG_DDR_CLK_FREQ;
183 }
184#endif
Trent Piephoada591d2008-12-03 15:16:37 -0800185
Haiying Wangb3d7f202009-05-20 12:30:29 -0400186#ifdef CONFIG_QE
187 qe_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_QE_RATIO)
188 >> MPC85xx_PORPLLSR_QE_RATIO_SHIFT;
189 sysInfo->freqQE = qe_ratio * CONFIG_SYS_CLK_FREQ;
190#endif
191
Haiying Wang24995d82011-01-20 22:26:31 +0000192#ifdef CONFIG_SYS_DPAA_FMAN
193 sysInfo->freqFMan[0] = sysInfo->freqSystemBus / 2;
194#if (CONFIG_SYS_NUM_FMAN) == 2
195 sysInfo->freqFMan[1] = sysInfo->freqSystemBus / 2;
196#endif
197#endif
198
199#endif /* CONFIG_FSL_CORENET */
200
Dipen Dudhatbeba93e2011-01-19 12:46:27 +0530201#if defined(CONFIG_FSL_LBC)
Trent Piephoada591d2008-12-03 15:16:37 -0800202#if defined(CONFIG_SYS_LBC_LCRR)
203 /* We will program LCRR to this value later */
204 lcrr_div = CONFIG_SYS_LBC_LCRR & LCRR_CLKDIV;
205#else
Becky Brucef51cdaf2010-06-17 11:37:20 -0500206 lcrr_div = in_be32(&(LBC_BASE_ADDR)->lcrr) & LCRR_CLKDIV;
Trent Piephoada591d2008-12-03 15:16:37 -0800207#endif
208 if (lcrr_div == 2 || lcrr_div == 4 || lcrr_div == 8) {
Dave Liu0fd2fa62009-11-17 20:49:05 +0800209#if defined(CONFIG_FSL_CORENET)
210 /* If this is corenet based SoC, bit-representation
211 * for four times the clock divider values.
212 */
213 lcrr_div *= 4;
214#elif !defined(CONFIG_MPC8540) && !defined(CONFIG_MPC8541) && \
Trent Piephoada591d2008-12-03 15:16:37 -0800215 !defined(CONFIG_MPC8555) && !defined(CONFIG_MPC8560)
216 /*
217 * Yes, the entire PQ38 family use the same
218 * bit-representation for twice the clock divider values.
219 */
220 lcrr_div *= 2;
221#endif
222 sysInfo->freqLocalBus = sysInfo->freqSystemBus / lcrr_div;
223 } else {
224 /* In case anyone cares what the unknown value is */
225 sysInfo->freqLocalBus = lcrr_div;
226 }
Dipen Dudhatbeba93e2011-01-19 12:46:27 +0530227#endif
wdenk42d1f032003-10-15 23:53:47 +0000228}
229
Andy Fleming66ed6cc2007-04-23 02:37:47 -0500230
wdenk42d1f032003-10-15 23:53:47 +0000231int get_clocks (void)
232{
wdenk42d1f032003-10-15 23:53:47 +0000233 sys_info_t sys_info;
Timur Tabi88353a92008-04-04 11:15:58 -0500234#ifdef CONFIG_MPC8544
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200235 volatile ccsr_gur_t *gur = (void *) CONFIG_SYS_MPC85xx_GUTS_ADDR;
Timur Tabi88353a92008-04-04 11:15:58 -0500236#endif
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -0500237#if defined(CONFIG_CPM2)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200238 volatile ccsr_cpm_t *cpm = (ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR;
wdenk42d1f032003-10-15 23:53:47 +0000239 uint sccr, dfbrg;
240
241 /* set VCO = 4 * BRG */
Kumar Galaaafeefb2007-11-28 00:36:33 -0600242 cpm->im_cpm_intctl.sccr &= 0xfffffffc;
243 sccr = cpm->im_cpm_intctl.sccr;
wdenk42d1f032003-10-15 23:53:47 +0000244 dfbrg = (sccr & SCCR_DFBRG_MSK) >> SCCR_DFBRG_SHIFT;
245#endif
246 get_sys_info (&sys_info);
Haiying Wang2fc7eb02009-01-15 11:58:35 -0500247 gd->cpu_clk = sys_info.freqProcessor[0];
wdenk42d1f032003-10-15 23:53:47 +0000248 gd->bus_clk = sys_info.freqSystemBus;
James Yanga3e77fa2008-02-08 18:05:08 -0600249 gd->mem_clk = sys_info.freqDDRBus;
Trent Piephoada591d2008-12-03 15:16:37 -0800250 gd->lbc_clk = sys_info.freqLocalBus;
Timur Tabi88353a92008-04-04 11:15:58 -0500251
Haiying Wangb3d7f202009-05-20 12:30:29 -0400252#ifdef CONFIG_QE
253 gd->qe_clk = sys_info.freqQE;
254 gd->brg_clk = gd->qe_clk / 2;
255#endif
Timur Tabi88353a92008-04-04 11:15:58 -0500256 /*
257 * The base clock for I2C depends on the actual SOC. Unfortunately,
258 * there is no pattern that can be used to determine the frequency, so
259 * the only choice is to look up the actual SOC number and use the value
260 * for that SOC. This information is taken from application note
261 * AN2919.
262 */
263#if defined(CONFIG_MPC8540) || defined(CONFIG_MPC8541) || \
264 defined(CONFIG_MPC8560) || defined(CONFIG_MPC8555)
Timur Tabi943afa22008-01-09 14:35:26 -0600265 gd->i2c1_clk = sys_info.freqSystemBus;
Timur Tabi88353a92008-04-04 11:15:58 -0500266#elif defined(CONFIG_MPC8544)
267 /*
268 * On the 8544, the I2C clock is the same as the SEC clock. This can be
269 * either CCB/2 or CCB/3, depending on the value of cfg_sec_freq. See
270 * 4.4.3.3 of the 8544 RM. Note that this might actually work for all
271 * 85xx, but only the 8544 has cfg_sec_freq, so it's unknown if the
272 * PORDEVSR2_SEC_CFG bit is 0 on all 85xx boards that are not an 8544.
273 */
274 if (gur->pordevsr2 & MPC85xx_PORDEVSR2_SEC_CFG)
Wolfgang Grandeggerdffd2442008-09-30 10:55:57 +0200275 gd->i2c1_clk = sys_info.freqSystemBus / 3;
Kumar Gala42653b82008-10-16 21:58:49 -0500276 else
277 gd->i2c1_clk = sys_info.freqSystemBus / 2;
Timur Tabi88353a92008-04-04 11:15:58 -0500278#else
279 /* Most 85xx SOCs use CCB/2, so this is the default behavior. */
280 gd->i2c1_clk = sys_info.freqSystemBus / 2;
281#endif
282 gd->i2c2_clk = gd->i2c1_clk;
Timur Tabi943afa22008-01-09 14:35:26 -0600283
Dipen Dudhat6b9ea082009-09-01 17:27:00 +0530284#if defined(CONFIG_FSL_ESDHC)
Priyanka Jain7d640e92011-02-08 15:45:25 +0530285#if defined(CONFIG_MPC8569) || defined(CONFIG_P1010) ||\
286 defined(CONFIG_P1014)
Anton Vorontsov7f52ed52009-10-15 17:47:06 +0400287 gd->sdhc_clk = gd->bus_clk;
288#else
Kumar Galaef50d6c2008-08-12 11:14:19 -0500289 gd->sdhc_clk = gd->bus_clk / 2;
290#endif
Anton Vorontsov7f52ed52009-10-15 17:47:06 +0400291#endif /* defined(CONFIG_FSL_ESDHC) */
Kumar Galaef50d6c2008-08-12 11:14:19 -0500292
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -0500293#if defined(CONFIG_CPM2)
wdenk42d1f032003-10-15 23:53:47 +0000294 gd->vco_out = 2*sys_info.freqSystemBus;
295 gd->cpm_clk = gd->vco_out / 2;
296 gd->scc_clk = gd->vco_out / 4;
297 gd->brg_clk = gd->vco_out / (1 << (2 * (dfbrg + 1)));
298#endif
299
300 if(gd->cpu_clk != 0) return (0);
301 else return (1);
302}
303
304
305/********************************************
306 * get_bus_freq
307 * return system bus freq in Hz
308 *********************************************/
309ulong get_bus_freq (ulong dummy)
310{
James Yanga3e77fa2008-02-08 18:05:08 -0600311 return gd->bus_clk;
wdenk42d1f032003-10-15 23:53:47 +0000312}
Kumar Galad4357932007-12-07 04:59:26 -0600313
314/********************************************
315 * get_ddr_freq
316 * return ddr bus freq in Hz
317 *********************************************/
318ulong get_ddr_freq (ulong dummy)
319{
James Yanga3e77fa2008-02-08 18:05:08 -0600320 return gd->mem_clk;
Kumar Galad4357932007-12-07 04:59:26 -0600321}