blob: 0e431d9afef87107625d665da58de41cca21cd95 [file] [log] [blame]
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -06001/*
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06002 * Vulkan
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -06003 *
4 * Copyright (C) 2014 LunarG, Inc.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included
14 * in all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
Chia-I Wu44e42362014-09-02 08:32:09 +080023 *
24 * Authors:
25 * Courtney Goeltzenleuchter <courtney@lunarg.com>
26 * Chia-I Wu <olv@lunarg.com>
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -060027 */
28
Chia-I Wu8370b402014-08-29 12:28:37 +080029#include "genhw/genhw.h"
Chia-I Wu3f239832014-12-11 22:57:18 +080030#include "compiler/pipeline/pipeline_compiler_interface.h"
Chia-I Wu8370b402014-08-29 12:28:37 +080031#include "cmd.h"
Chia-I Wu1d125092014-10-08 08:49:38 +080032#include "format.h"
Courtney Goeltzenleuchter42509992014-08-21 17:33:46 -060033#include "shader.h"
Chia-I Wu3f239832014-12-11 22:57:18 +080034#include "pipeline.h"
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -060035
Tony Barbour8205d902015-04-16 15:59:00 -060036static int translate_blend_func(VkBlendOp func)
Tony Barbourfa6cac72015-01-16 14:27:35 -070037{
38 switch (func) {
Tony Barbour8205d902015-04-16 15:59:00 -060039 case VK_BLEND_OP_ADD: return GEN6_BLENDFUNCTION_ADD;
40 case VK_BLEND_OP_SUBTRACT: return GEN6_BLENDFUNCTION_SUBTRACT;
41 case VK_BLEND_OP_REVERSE_SUBTRACT: return GEN6_BLENDFUNCTION_REVERSE_SUBTRACT;
42 case VK_BLEND_OP_MIN: return GEN6_BLENDFUNCTION_MIN;
43 case VK_BLEND_OP_MAX: return GEN6_BLENDFUNCTION_MAX;
Tony Barbourfa6cac72015-01-16 14:27:35 -070044 default:
45 assert(!"unknown blend func");
46 return GEN6_BLENDFUNCTION_ADD;
47 };
48}
49
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -060050static int translate_blend(VkBlend blend)
Tony Barbourfa6cac72015-01-16 14:27:35 -070051{
52 switch (blend) {
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -060053 case VK_BLEND_ZERO: return GEN6_BLENDFACTOR_ZERO;
54 case VK_BLEND_ONE: return GEN6_BLENDFACTOR_ONE;
55 case VK_BLEND_SRC_COLOR: return GEN6_BLENDFACTOR_SRC_COLOR;
56 case VK_BLEND_ONE_MINUS_SRC_COLOR: return GEN6_BLENDFACTOR_INV_SRC_COLOR;
57 case VK_BLEND_DEST_COLOR: return GEN6_BLENDFACTOR_DST_COLOR;
58 case VK_BLEND_ONE_MINUS_DEST_COLOR: return GEN6_BLENDFACTOR_INV_DST_COLOR;
59 case VK_BLEND_SRC_ALPHA: return GEN6_BLENDFACTOR_SRC_ALPHA;
60 case VK_BLEND_ONE_MINUS_SRC_ALPHA: return GEN6_BLENDFACTOR_INV_SRC_ALPHA;
61 case VK_BLEND_DEST_ALPHA: return GEN6_BLENDFACTOR_DST_ALPHA;
62 case VK_BLEND_ONE_MINUS_DEST_ALPHA: return GEN6_BLENDFACTOR_INV_DST_ALPHA;
63 case VK_BLEND_CONSTANT_COLOR: return GEN6_BLENDFACTOR_CONST_COLOR;
64 case VK_BLEND_ONE_MINUS_CONSTANT_COLOR: return GEN6_BLENDFACTOR_INV_CONST_COLOR;
65 case VK_BLEND_CONSTANT_ALPHA: return GEN6_BLENDFACTOR_CONST_ALPHA;
66 case VK_BLEND_ONE_MINUS_CONSTANT_ALPHA: return GEN6_BLENDFACTOR_INV_CONST_ALPHA;
67 case VK_BLEND_SRC_ALPHA_SATURATE: return GEN6_BLENDFACTOR_SRC_ALPHA_SATURATE;
68 case VK_BLEND_SRC1_COLOR: return GEN6_BLENDFACTOR_SRC1_COLOR;
69 case VK_BLEND_ONE_MINUS_SRC1_COLOR: return GEN6_BLENDFACTOR_INV_SRC1_COLOR;
70 case VK_BLEND_SRC1_ALPHA: return GEN6_BLENDFACTOR_SRC1_ALPHA;
71 case VK_BLEND_ONE_MINUS_SRC1_ALPHA: return GEN6_BLENDFACTOR_INV_SRC1_ALPHA;
Tony Barbourfa6cac72015-01-16 14:27:35 -070072 default:
73 assert(!"unknown blend factor");
74 return GEN6_BLENDFACTOR_ONE;
75 };
76}
77
Tony Barbour8205d902015-04-16 15:59:00 -060078static int translate_compare_func(VkCompareOp func)
Tony Barbourfa6cac72015-01-16 14:27:35 -070079{
80 switch (func) {
Tony Barbour8205d902015-04-16 15:59:00 -060081 case VK_COMPARE_OP_NEVER: return GEN6_COMPAREFUNCTION_NEVER;
82 case VK_COMPARE_OP_LESS: return GEN6_COMPAREFUNCTION_LESS;
83 case VK_COMPARE_OP_EQUAL: return GEN6_COMPAREFUNCTION_EQUAL;
84 case VK_COMPARE_OP_LESS_EQUAL: return GEN6_COMPAREFUNCTION_LEQUAL;
85 case VK_COMPARE_OP_GREATER: return GEN6_COMPAREFUNCTION_GREATER;
86 case VK_COMPARE_OP_NOT_EQUAL: return GEN6_COMPAREFUNCTION_NOTEQUAL;
87 case VK_COMPARE_OP_GREATER_EQUAL: return GEN6_COMPAREFUNCTION_GEQUAL;
88 case VK_COMPARE_OP_ALWAYS: return GEN6_COMPAREFUNCTION_ALWAYS;
Tony Barbourfa6cac72015-01-16 14:27:35 -070089 default:
90 assert(!"unknown compare_func");
91 return GEN6_COMPAREFUNCTION_NEVER;
92 }
93}
94
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -060095static int translate_stencil_op(VkStencilOp op)
Tony Barbourfa6cac72015-01-16 14:27:35 -070096{
97 switch (op) {
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -060098 case VK_STENCIL_OP_KEEP: return GEN6_STENCILOP_KEEP;
99 case VK_STENCIL_OP_ZERO: return GEN6_STENCILOP_ZERO;
100 case VK_STENCIL_OP_REPLACE: return GEN6_STENCILOP_REPLACE;
101 case VK_STENCIL_OP_INC_CLAMP: return GEN6_STENCILOP_INCRSAT;
102 case VK_STENCIL_OP_DEC_CLAMP: return GEN6_STENCILOP_DECRSAT;
103 case VK_STENCIL_OP_INVERT: return GEN6_STENCILOP_INVERT;
104 case VK_STENCIL_OP_INC_WRAP: return GEN6_STENCILOP_INCR;
105 case VK_STENCIL_OP_DEC_WRAP: return GEN6_STENCILOP_DECR;
Tony Barbourfa6cac72015-01-16 14:27:35 -0700106 default:
107 assert(!"unknown stencil op");
108 return GEN6_STENCILOP_KEEP;
109 }
110}
111
Chia-I Wu3f239832014-12-11 22:57:18 +0800112struct intel_pipeline_create_info {
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600113 VkGraphicsPipelineCreateInfo graphics;
114 VkPipelineVertexInputCreateInfo vi;
115 VkPipelineIaStateCreateInfo ia;
116 VkPipelineDsStateCreateInfo db;
117 VkPipelineCbStateCreateInfo cb;
118 VkPipelineRsStateCreateInfo rs;
119 VkPipelineTessStateCreateInfo tess;
120 VkPipelineMsStateCreateInfo ms;
121 VkPipelineVpStateCreateInfo vp;
122 VkPipelineShader vs;
123 VkPipelineShader tcs;
124 VkPipelineShader tes;
125 VkPipelineShader gs;
126 VkPipelineShader fs;
Chia-I Wu3f239832014-12-11 22:57:18 +0800127
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600128 VkComputePipelineCreateInfo compute;
Chia-I Wu3f239832014-12-11 22:57:18 +0800129};
Chia-I Wu38d1ddf2015-03-02 10:51:39 -0700130
131/* in S1.3 */
132struct intel_pipeline_sample_position {
133 int8_t x, y;
134};
135
136static uint8_t pack_sample_position(const struct intel_dev *dev,
137 const struct intel_pipeline_sample_position *pos)
138{
139 return (pos->x + 8) << 4 | (pos->y + 8);
140}
141
142void intel_pipeline_init_default_sample_patterns(const struct intel_dev *dev,
143 uint8_t *pat_1x, uint8_t *pat_2x,
144 uint8_t *pat_4x, uint8_t *pat_8x,
145 uint8_t *pat_16x)
146{
147 static const struct intel_pipeline_sample_position default_1x[1] = {
148 { 0, 0 },
149 };
150 static const struct intel_pipeline_sample_position default_2x[2] = {
151 { -4, -4 },
152 { 4, 4 },
153 };
154 static const struct intel_pipeline_sample_position default_4x[4] = {
155 { -2, -6 },
156 { 6, -2 },
157 { -6, 2 },
158 { 2, 6 },
159 };
160 static const struct intel_pipeline_sample_position default_8x[8] = {
161 { -1, 1 },
162 { 1, 5 },
163 { 3, -5 },
164 { 5, 3 },
165 { -7, -1 },
166 { -3, -7 },
167 { 7, -3 },
168 { -5, 7 },
169 };
170 static const struct intel_pipeline_sample_position default_16x[16] = {
171 { 0, 2 },
172 { 3, 0 },
173 { -3, -2 },
174 { -2, -4 },
175 { 4, 3 },
176 { 5, 1 },
177 { 6, -1 },
178 { 2, -6 },
179 { -4, 5 },
180 { -5, -5 },
181 { -1, -7 },
182 { 7, -3 },
183 { -7, 4 },
184 { 1, -8 },
185 { -6, 6 },
186 { -8, 7 },
187 };
188 int i;
189
190 pat_1x[0] = pack_sample_position(dev, default_1x);
191 for (i = 0; i < 2; i++)
192 pat_2x[i] = pack_sample_position(dev, &default_2x[i]);
193 for (i = 0; i < 4; i++)
194 pat_4x[i] = pack_sample_position(dev, &default_4x[i]);
195 for (i = 0; i < 8; i++)
196 pat_8x[i] = pack_sample_position(dev, &default_8x[i]);
197 for (i = 0; i < 16; i++)
198 pat_16x[i] = pack_sample_position(dev, &default_16x[i]);
199}
200
Chia-I Wu3f239832014-12-11 22:57:18 +0800201struct intel_pipeline_shader *intel_pipeline_shader_create_meta(struct intel_dev *dev,
202 enum intel_dev_meta_shader id)
203{
204 struct intel_pipeline_shader *sh;
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600205 VkResult ret;
Chia-I Wu3f239832014-12-11 22:57:18 +0800206
Tony Barbour8205d902015-04-16 15:59:00 -0600207 sh = intel_alloc(dev, sizeof(*sh), 0, VK_SYSTEM_ALLOC_TYPE_INTERNAL);
Chia-I Wu3f239832014-12-11 22:57:18 +0800208 if (!sh)
209 return NULL;
210 memset(sh, 0, sizeof(*sh));
211
212 ret = intel_pipeline_shader_compile_meta(sh, dev->gpu, id);
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600213 if (ret != VK_SUCCESS) {
Chia-I Wuf9c81ef2015-02-22 13:49:15 +0800214 intel_free(dev, sh);
Chia-I Wu3f239832014-12-11 22:57:18 +0800215 return NULL;
216 }
217
218 switch (id) {
219 case INTEL_DEV_META_VS_FILL_MEM:
220 case INTEL_DEV_META_VS_COPY_MEM:
221 case INTEL_DEV_META_VS_COPY_MEM_UNALIGNED:
222 sh->max_threads = intel_gpu_get_max_threads(dev->gpu,
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600223 VK_SHADER_STAGE_VERTEX);
Chia-I Wu3f239832014-12-11 22:57:18 +0800224 break;
225 default:
226 sh->max_threads = intel_gpu_get_max_threads(dev->gpu,
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600227 VK_SHADER_STAGE_FRAGMENT);
Chia-I Wu3f239832014-12-11 22:57:18 +0800228 break;
229 }
230
231 return sh;
232}
233
Chia-I Wuf13ed3c2015-02-22 14:09:00 +0800234void intel_pipeline_shader_destroy(struct intel_dev *dev,
235 struct intel_pipeline_shader *sh)
Chia-I Wu3f239832014-12-11 22:57:18 +0800236{
Chia-I Wuf13ed3c2015-02-22 14:09:00 +0800237 intel_pipeline_shader_cleanup(sh, dev->gpu);
238 intel_free(dev, sh);
Chia-I Wu3f239832014-12-11 22:57:18 +0800239}
240
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600241static VkResult pipeline_build_shader(struct intel_pipeline *pipeline,
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600242 const VkPipelineShader *sh_info,
Chia-I Wuf8385062015-01-04 16:27:24 +0800243 struct intel_pipeline_shader *sh)
Chia-I Wu3f239832014-12-11 22:57:18 +0800244{
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600245 VkResult ret;
Chia-I Wu3f239832014-12-11 22:57:18 +0800246
Cody Northropbc12f872015-04-29 13:22:07 -0600247 const struct intel_ir* ir = intel_shader(sh_info->shader)->ir;
248
Chia-I Wuf8385062015-01-04 16:27:24 +0800249 ret = intel_pipeline_shader_compile(sh,
Cody Northropbc12f872015-04-29 13:22:07 -0600250 pipeline->dev->gpu, pipeline->pipeline_layout, sh_info, ir);
251
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600252 if (ret != VK_SUCCESS)
Chia-I Wu3f239832014-12-11 22:57:18 +0800253 return ret;
254
255 sh->max_threads =
256 intel_gpu_get_max_threads(pipeline->dev->gpu, sh_info->stage);
257
258 /* 1KB aligned */
259 sh->scratch_offset = u_align(pipeline->scratch_size, 1024);
260 pipeline->scratch_size = sh->scratch_offset +
261 sh->per_thread_scratch_size * sh->max_threads;
262
263 pipeline->active_shaders |= 1 << sh_info->stage;
264
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600265 return VK_SUCCESS;
Chia-I Wu3f239832014-12-11 22:57:18 +0800266}
267
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600268static VkResult pipeline_build_shaders(struct intel_pipeline *pipeline,
Chia-I Wu3f239832014-12-11 22:57:18 +0800269 const struct intel_pipeline_create_info *info)
270{
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600271 VkResult ret = VK_SUCCESS;
Chia-I Wu3f239832014-12-11 22:57:18 +0800272
Chia-I Wudf601c42015-04-17 01:58:07 +0800273 if (ret == VK_SUCCESS && info->vs.shader)
274 ret = pipeline_build_shader(pipeline, &info->vs, &pipeline->vs);
275 if (ret == VK_SUCCESS && info->tcs.shader)
276 ret = pipeline_build_shader(pipeline, &info->tcs,&pipeline->tcs);
277 if (ret == VK_SUCCESS && info->tes.shader)
278 ret = pipeline_build_shader(pipeline, &info->tes,&pipeline->tes);
279 if (ret == VK_SUCCESS && info->gs.shader)
280 ret = pipeline_build_shader(pipeline, &info->gs, &pipeline->gs);
281 if (ret == VK_SUCCESS && info->fs.shader)
282 ret = pipeline_build_shader(pipeline, &info->fs, &pipeline->fs);
Chia-I Wu3f239832014-12-11 22:57:18 +0800283
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600284 if (ret == VK_SUCCESS && info->compute.cs.shader) {
Chia-I Wudf601c42015-04-17 01:58:07 +0800285 ret = pipeline_build_shader(pipeline,
Chia-I Wuf8385062015-01-04 16:27:24 +0800286 &info->compute.cs, &pipeline->cs);
287 }
Chia-I Wu3f239832014-12-11 22:57:18 +0800288
289 return ret;
290}
Courtney Goeltzenleuchter814cd292014-08-28 13:16:27 -0600291static uint32_t *pipeline_cmd_ptr(struct intel_pipeline *pipeline, int cmd_len)
292{
293 uint32_t *ptr;
294
295 assert(pipeline->cmd_len + cmd_len < INTEL_PSO_CMD_ENTRIES);
296 ptr = &pipeline->cmds[pipeline->cmd_len];
297 pipeline->cmd_len += cmd_len;
298 return ptr;
299}
300
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600301static VkResult pipeline_build_ia(struct intel_pipeline *pipeline,
Chia-I Wube0a3d92014-09-02 13:20:59 +0800302 const struct intel_pipeline_create_info* info)
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600303{
Chia-I Wube0a3d92014-09-02 13:20:59 +0800304 pipeline->topology = info->ia.topology;
305 pipeline->disable_vs_cache = info->ia.disableVertexReuse;
Courtney Goeltzenleuchter42509992014-08-21 17:33:46 -0600306
Chia-I Wube0a3d92014-09-02 13:20:59 +0800307 switch (info->ia.topology) {
Tony Barbour8205d902015-04-16 15:59:00 -0600308 case VK_PRIMITIVE_TOPOLOGY_POINT_LIST:
Courtney Goeltzenleuchter8a3de592014-08-22 09:09:46 -0600309 pipeline->prim_type = GEN6_3DPRIM_POINTLIST;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600310 break;
Tony Barbour8205d902015-04-16 15:59:00 -0600311 case VK_PRIMITIVE_TOPOLOGY_LINE_LIST:
Courtney Goeltzenleuchter8a3de592014-08-22 09:09:46 -0600312 pipeline->prim_type = GEN6_3DPRIM_LINELIST;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600313 break;
Tony Barbour8205d902015-04-16 15:59:00 -0600314 case VK_PRIMITIVE_TOPOLOGY_LINE_STRIP:
Courtney Goeltzenleuchter8a3de592014-08-22 09:09:46 -0600315 pipeline->prim_type = GEN6_3DPRIM_LINESTRIP;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600316 break;
Tony Barbour8205d902015-04-16 15:59:00 -0600317 case VK_PRIMITIVE_TOPOLOGY_TRIANGLE_LIST:
Courtney Goeltzenleuchter8a3de592014-08-22 09:09:46 -0600318 pipeline->prim_type = GEN6_3DPRIM_TRILIST;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600319 break;
Tony Barbour8205d902015-04-16 15:59:00 -0600320 case VK_PRIMITIVE_TOPOLOGY_TRIANGLE_STRIP:
Courtney Goeltzenleuchter8a3de592014-08-22 09:09:46 -0600321 pipeline->prim_type = GEN6_3DPRIM_TRISTRIP;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600322 break;
Tony Barbour8205d902015-04-16 15:59:00 -0600323 case VK_PRIMITIVE_TOPOLOGY_TRIANGLE_FAN:
Courtney Goeltzenleuchter528781d2015-03-03 11:38:12 -0700324 pipeline->prim_type = GEN6_3DPRIM_TRIFAN;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600325 break;
Tony Barbour8205d902015-04-16 15:59:00 -0600326 case VK_PRIMITIVE_TOPOLOGY_LINE_LIST_ADJ:
Courtney Goeltzenleuchter8a3de592014-08-22 09:09:46 -0600327 pipeline->prim_type = GEN6_3DPRIM_LINELIST_ADJ;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600328 break;
Tony Barbour8205d902015-04-16 15:59:00 -0600329 case VK_PRIMITIVE_TOPOLOGY_LINE_STRIP_ADJ:
Courtney Goeltzenleuchter8a3de592014-08-22 09:09:46 -0600330 pipeline->prim_type = GEN6_3DPRIM_LINESTRIP_ADJ;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600331 break;
Tony Barbour8205d902015-04-16 15:59:00 -0600332 case VK_PRIMITIVE_TOPOLOGY_TRIANGLE_LIST_ADJ:
Courtney Goeltzenleuchter8a3de592014-08-22 09:09:46 -0600333 pipeline->prim_type = GEN6_3DPRIM_TRILIST_ADJ;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600334 break;
Tony Barbour8205d902015-04-16 15:59:00 -0600335 case VK_PRIMITIVE_TOPOLOGY_TRIANGLE_STRIP_ADJ:
Courtney Goeltzenleuchter8a3de592014-08-22 09:09:46 -0600336 pipeline->prim_type = GEN6_3DPRIM_TRISTRIP_ADJ;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600337 break;
Tony Barbour8205d902015-04-16 15:59:00 -0600338 case VK_PRIMITIVE_TOPOLOGY_PATCH:
Chia-I Wube0a3d92014-09-02 13:20:59 +0800339 if (!info->tess.patchControlPoints ||
340 info->tess.patchControlPoints > 32)
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600341 return VK_ERROR_BAD_PIPELINE_DATA;
Chia-I Wube0a3d92014-09-02 13:20:59 +0800342 pipeline->prim_type = GEN7_3DPRIM_PATCHLIST_1 +
343 info->tess.patchControlPoints - 1;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600344 break;
345 default:
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600346 return VK_ERROR_BAD_PIPELINE_DATA;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600347 }
348
Chia-I Wube0a3d92014-09-02 13:20:59 +0800349 if (info->ia.primitiveRestartEnable) {
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600350 pipeline->primitive_restart = true;
Chia-I Wube0a3d92014-09-02 13:20:59 +0800351 pipeline->primitive_restart_index = info->ia.primitiveRestartIndex;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600352 } else {
353 pipeline->primitive_restart = false;
354 }
355
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600356 return VK_SUCCESS;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600357}
358
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600359static VkResult pipeline_build_rs_state(struct intel_pipeline *pipeline,
Chia-I Wu6abcb0e2015-03-24 14:38:14 +0800360 const struct intel_pipeline_create_info* info)
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600361{
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600362 const VkPipelineRsStateCreateInfo *rs_state = &info->rs;
Chia-I Wu6abcb0e2015-03-24 14:38:14 +0800363 bool ccw;
364
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600365 pipeline->depthClipEnable = rs_state->depthClipEnable;
366 pipeline->rasterizerDiscardEnable = rs_state->rasterizerDiscardEnable;
Chia-I Wudb3fbc42015-03-24 10:55:40 +0800367 pipeline->use_rs_point_size = !rs_state->programPointSize;
Tony Barbourfa6cac72015-01-16 14:27:35 -0700368
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600369 if (rs_state->provokingVertex == VK_PROVOKING_VERTEX_FIRST) {
Tony Barbourfa6cac72015-01-16 14:27:35 -0700370 pipeline->provoking_vertex_tri = 0;
371 pipeline->provoking_vertex_trifan = 1;
372 pipeline->provoking_vertex_line = 0;
373 } else {
374 pipeline->provoking_vertex_tri = 2;
375 pipeline->provoking_vertex_trifan = 2;
376 pipeline->provoking_vertex_line = 1;
377 }
378
379 switch (rs_state->fillMode) {
Tony Barbour8205d902015-04-16 15:59:00 -0600380 case VK_FILL_MODE_POINTS:
Tony Barbourfa6cac72015-01-16 14:27:35 -0700381 pipeline->cmd_sf_fill |= GEN7_SF_DW1_FRONTFACE_POINT |
382 GEN7_SF_DW1_BACKFACE_POINT;
383 break;
Tony Barbour8205d902015-04-16 15:59:00 -0600384 case VK_FILL_MODE_WIREFRAME:
Tony Barbourfa6cac72015-01-16 14:27:35 -0700385 pipeline->cmd_sf_fill |= GEN7_SF_DW1_FRONTFACE_WIREFRAME |
386 GEN7_SF_DW1_BACKFACE_WIREFRAME;
387 break;
Tony Barbour8205d902015-04-16 15:59:00 -0600388 case VK_FILL_MODE_SOLID:
Tony Barbourfa6cac72015-01-16 14:27:35 -0700389 default:
390 pipeline->cmd_sf_fill |= GEN7_SF_DW1_FRONTFACE_SOLID |
391 GEN7_SF_DW1_BACKFACE_SOLID;
392 break;
393 }
394
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600395 ccw = (rs_state->frontFace == VK_FRONT_FACE_CCW);
Chia-I Wu6abcb0e2015-03-24 14:38:14 +0800396 /* flip the winding order */
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600397 if (info->vp.clipOrigin == VK_COORDINATE_ORIGIN_LOWER_LEFT)
Chia-I Wu6abcb0e2015-03-24 14:38:14 +0800398 ccw = !ccw;
399
400 if (ccw) {
Tony Barbourfa6cac72015-01-16 14:27:35 -0700401 pipeline->cmd_sf_fill |= GEN7_SF_DW1_FRONTWINDING_CCW;
402 pipeline->cmd_clip_cull |= GEN7_CLIP_DW1_FRONTWINDING_CCW;
403 }
404
405 switch (rs_state->cullMode) {
Tony Barbour8205d902015-04-16 15:59:00 -0600406 case VK_CULL_MODE_NONE:
Tony Barbourfa6cac72015-01-16 14:27:35 -0700407 default:
408 pipeline->cmd_sf_cull |= GEN7_SF_DW2_CULLMODE_NONE;
409 pipeline->cmd_clip_cull |= GEN7_CLIP_DW1_CULLMODE_NONE;
410 break;
Tony Barbour8205d902015-04-16 15:59:00 -0600411 case VK_CULL_MODE_FRONT:
Tony Barbourfa6cac72015-01-16 14:27:35 -0700412 pipeline->cmd_sf_cull |= GEN7_SF_DW2_CULLMODE_FRONT;
413 pipeline->cmd_clip_cull |= GEN7_CLIP_DW1_CULLMODE_FRONT;
414 break;
Tony Barbour8205d902015-04-16 15:59:00 -0600415 case VK_CULL_MODE_BACK:
Tony Barbourfa6cac72015-01-16 14:27:35 -0700416 pipeline->cmd_sf_cull |= GEN7_SF_DW2_CULLMODE_BACK;
417 pipeline->cmd_clip_cull |= GEN7_CLIP_DW1_CULLMODE_BACK;
418 break;
Tony Barbour8205d902015-04-16 15:59:00 -0600419 case VK_CULL_MODE_FRONT_AND_BACK:
Tony Barbourfa6cac72015-01-16 14:27:35 -0700420 pipeline->cmd_sf_cull |= GEN7_SF_DW2_CULLMODE_BOTH;
421 pipeline->cmd_clip_cull |= GEN7_CLIP_DW1_CULLMODE_BOTH;
422 break;
423 }
424
425 /* only GEN7+ needs cull mode in 3DSTATE_CLIP */
426 if (intel_gpu_gen(pipeline->dev->gpu) == INTEL_GEN(6))
427 pipeline->cmd_clip_cull = 0;
428
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600429 return VK_SUCCESS;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600430}
431
Courtney Goeltzenleuchter42509992014-08-21 17:33:46 -0600432static void pipeline_destroy(struct intel_obj *obj)
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600433{
434 struct intel_pipeline *pipeline = intel_pipeline_from_obj(obj);
435
Chia-I Wu3f239832014-12-11 22:57:18 +0800436 if (pipeline->active_shaders & SHADER_VERTEX_FLAG) {
Chia-I Wuf13ed3c2015-02-22 14:09:00 +0800437 intel_pipeline_shader_cleanup(&pipeline->vs, pipeline->dev->gpu);
Chia-I Wu3f239832014-12-11 22:57:18 +0800438 }
439
440 if (pipeline->active_shaders & SHADER_TESS_CONTROL_FLAG) {
Chia-I Wuf13ed3c2015-02-22 14:09:00 +0800441 intel_pipeline_shader_cleanup(&pipeline->tcs, pipeline->dev->gpu);
Chia-I Wu3f239832014-12-11 22:57:18 +0800442 }
443
444 if (pipeline->active_shaders & SHADER_TESS_EVAL_FLAG) {
Chia-I Wuf13ed3c2015-02-22 14:09:00 +0800445 intel_pipeline_shader_cleanup(&pipeline->tes, pipeline->dev->gpu);
Chia-I Wu3f239832014-12-11 22:57:18 +0800446 }
447
448 if (pipeline->active_shaders & SHADER_GEOMETRY_FLAG) {
Chia-I Wuf13ed3c2015-02-22 14:09:00 +0800449 intel_pipeline_shader_cleanup(&pipeline->gs, pipeline->dev->gpu);
Chia-I Wu3f239832014-12-11 22:57:18 +0800450 }
451
452 if (pipeline->active_shaders & SHADER_FRAGMENT_FLAG) {
Chia-I Wuf13ed3c2015-02-22 14:09:00 +0800453 intel_pipeline_shader_cleanup(&pipeline->fs, pipeline->dev->gpu);
Chia-I Wu3f239832014-12-11 22:57:18 +0800454 }
455
456 if (pipeline->active_shaders & SHADER_COMPUTE_FLAG) {
Chia-I Wuf13ed3c2015-02-22 14:09:00 +0800457 intel_pipeline_shader_cleanup(&pipeline->cs, pipeline->dev->gpu);
Chia-I Wu3f239832014-12-11 22:57:18 +0800458 }
Chia-I Wued833872014-08-23 17:00:35 +0800459
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600460 intel_base_destroy(&pipeline->obj.base);
461}
462
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600463static VkResult pipeline_get_info(struct intel_base *base, int type,
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600464 size_t *size, void *data)
Chia-I Wub1024732014-12-19 13:00:29 +0800465{
466 struct intel_pipeline *pipeline = intel_pipeline_from_base(base);
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600467 VkResult ret = VK_SUCCESS;
Chia-I Wub1024732014-12-19 13:00:29 +0800468
469 switch (type) {
Tony Barbour8205d902015-04-16 15:59:00 -0600470 case VK_OBJECT_INFO_TYPE_MEMORY_REQUIREMENTS:
Chia-I Wub1024732014-12-19 13:00:29 +0800471 {
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600472 VkMemoryRequirements *mem_req = data;
Chia-I Wub1024732014-12-19 13:00:29 +0800473
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600474 *size = sizeof(VkMemoryRequirements);
Chia-I Wub1024732014-12-19 13:00:29 +0800475 if (data) {
476 mem_req->size = pipeline->scratch_size;
477 mem_req->alignment = 1024;
Jeremy Hayesd02809a2015-04-15 14:17:56 -0600478 mem_req->memPropsAllowed = INTEL_MEMORY_PROPERTY_ALL;
Chia-I Wub1024732014-12-19 13:00:29 +0800479 }
480 }
481 break;
482 default:
483 ret = intel_base_get_info(base, type, size, data);
484 break;
485 }
486
487 return ret;
488}
489
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600490static VkResult pipeline_validate(struct intel_pipeline *pipeline)
Chia-I Wu3efef432014-08-28 15:00:16 +0800491{
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600492 /*
493 * Validate required elements
494 */
495 if (!(pipeline->active_shaders & SHADER_VERTEX_FLAG)) {
496 // TODO: Log debug message: Vertex Shader required.
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600497 return VK_ERROR_BAD_PIPELINE_DATA;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600498 }
499
500 /*
501 * Tessalation control and evaluation have to both have a shader defined or
502 * neither should have a shader defined.
503 */
504 if (((pipeline->active_shaders & SHADER_TESS_CONTROL_FLAG) == 0) !=
505 ((pipeline->active_shaders & SHADER_TESS_EVAL_FLAG) == 0) ) {
506 // TODO: Log debug message: Both Tess control and Tess eval are required to use tessalation
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600507 return VK_ERROR_BAD_PIPELINE_DATA;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600508 }
509
510 if ((pipeline->active_shaders & SHADER_COMPUTE_FLAG) &&
511 (pipeline->active_shaders & (SHADER_VERTEX_FLAG | SHADER_TESS_CONTROL_FLAG |
512 SHADER_TESS_EVAL_FLAG | SHADER_GEOMETRY_FLAG |
513 SHADER_FRAGMENT_FLAG))) {
514 // TODO: Log debug message: Can only specify compute shader when doing compute
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600515 return VK_ERROR_BAD_PIPELINE_DATA;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600516 }
517
518 /*
Tony Barbour8205d902015-04-16 15:59:00 -0600519 * VK_PRIMITIVE_TOPOLOGY_PATCH primitive topology is only valid for tessellation pipelines.
Courtney Goeltzenleuchter42509992014-08-21 17:33:46 -0600520 * Mismatching primitive topology and tessellation fails graphics pipeline creation.
521 */
522 if (pipeline->active_shaders & (SHADER_TESS_CONTROL_FLAG | SHADER_TESS_EVAL_FLAG) &&
Tony Barbour8205d902015-04-16 15:59:00 -0600523 (pipeline->topology != VK_PRIMITIVE_TOPOLOGY_PATCH)) {
Courtney Goeltzenleuchter42509992014-08-21 17:33:46 -0600524 // TODO: Log debug message: Invalid topology used with tessalation shader.
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600525 return VK_ERROR_BAD_PIPELINE_DATA;
Courtney Goeltzenleuchter42509992014-08-21 17:33:46 -0600526 }
527
Tony Barbour8205d902015-04-16 15:59:00 -0600528 if ((pipeline->topology == VK_PRIMITIVE_TOPOLOGY_PATCH) &&
Courtney Goeltzenleuchter42509992014-08-21 17:33:46 -0600529 (pipeline->active_shaders & ~(SHADER_TESS_CONTROL_FLAG | SHADER_TESS_EVAL_FLAG))) {
530 // TODO: Log debug message: Cannot use TOPOLOGY_PATCH on non-tessalation shader.
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600531 return VK_ERROR_BAD_PIPELINE_DATA;
Courtney Goeltzenleuchter42509992014-08-21 17:33:46 -0600532 }
533
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600534 return VK_SUCCESS;
Chia-I Wu3efef432014-08-28 15:00:16 +0800535}
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600536
Chia-I Wuf90ff0c2014-09-02 09:32:46 +0800537static void pipeline_build_urb_alloc_gen6(struct intel_pipeline *pipeline,
538 const struct intel_pipeline_create_info *info)
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800539{
Chia-I Wu509b3f22014-09-02 10:24:05 +0800540 const struct intel_gpu *gpu = pipeline->dev->gpu;
541 const int urb_size = ((gpu->gt == 2) ? 64 : 32) * 1024;
Chia-I Wua4d1b392014-10-10 13:57:29 +0800542 const struct intel_pipeline_shader *vs = &pipeline->vs;
543 const struct intel_pipeline_shader *gs = &pipeline->gs;
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800544 int vs_entry_size, gs_entry_size;
545 int vs_size, gs_size;
546
Chia-I Wu509b3f22014-09-02 10:24:05 +0800547 INTEL_GPU_ASSERT(gpu, 6, 6);
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800548
549 vs_entry_size = ((vs->in_count >= vs->out_count) ?
550 vs->in_count : vs->out_count);
551 gs_entry_size = (gs) ? gs->out_count : 0;
552
553 /* in bytes */
554 vs_entry_size *= sizeof(float) * 4;
555 gs_entry_size *= sizeof(float) * 4;
556
Chia-I Wua4d1b392014-10-10 13:57:29 +0800557 if (pipeline->active_shaders & SHADER_GEOMETRY_FLAG) {
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800558 vs_size = urb_size / 2;
559 gs_size = vs_size;
560 } else {
561 vs_size = urb_size;
562 gs_size = 0;
563 }
564
565 /* 3DSTATE_URB */
566 {
567 const uint8_t cmd_len = 3;
568 const uint32_t dw0 = GEN6_RENDER_CMD(3D, 3DSTATE_URB) |
569 (cmd_len - 2);
570 int vs_alloc_size, gs_alloc_size;
571 int vs_entry_count, gs_entry_count;
572 uint32_t *dw;
573
574 /* in 1024-bit rows */
575 vs_alloc_size = (vs_entry_size + 128 - 1) / 128;
576 gs_alloc_size = (gs_entry_size + 128 - 1) / 128;
577
578 /* valid range is [1, 5] */
579 if (!vs_alloc_size)
580 vs_alloc_size = 1;
581 if (!gs_alloc_size)
582 gs_alloc_size = 1;
583 assert(vs_alloc_size <= 5 && gs_alloc_size <= 5);
584
585 /* valid range is [24, 256], multiples of 4 */
586 vs_entry_count = (vs_size / 128 / vs_alloc_size) & ~3;
587 if (vs_entry_count > 256)
588 vs_entry_count = 256;
589 assert(vs_entry_count >= 24);
590
591 /* valid range is [0, 256], multiples of 4 */
592 gs_entry_count = (gs_size / 128 / gs_alloc_size) & ~3;
593 if (gs_entry_count > 256)
594 gs_entry_count = 256;
595
Courtney Goeltzenleuchter814cd292014-08-28 13:16:27 -0600596 dw = pipeline_cmd_ptr(pipeline, cmd_len);
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800597
598 dw[0] = dw0;
599 dw[1] = (vs_alloc_size - 1) << GEN6_URB_DW1_VS_ENTRY_SIZE__SHIFT |
600 vs_entry_count << GEN6_URB_DW1_VS_ENTRY_COUNT__SHIFT;
601 dw[2] = gs_entry_count << GEN6_URB_DW2_GS_ENTRY_COUNT__SHIFT |
602 (gs_alloc_size - 1) << GEN6_URB_DW2_GS_ENTRY_SIZE__SHIFT;
603 }
604}
605
Chia-I Wuf90ff0c2014-09-02 09:32:46 +0800606static void pipeline_build_urb_alloc_gen7(struct intel_pipeline *pipeline,
607 const struct intel_pipeline_create_info *info)
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800608{
Chia-I Wu509b3f22014-09-02 10:24:05 +0800609 const struct intel_gpu *gpu = pipeline->dev->gpu;
610 const int urb_size = ((gpu->gt == 3) ? 512 :
611 (gpu->gt == 2) ? 256 : 128) * 1024;
Cody Northrop306ec352014-10-06 15:11:45 -0600612 const struct intel_pipeline_shader *vs = &pipeline->vs;
613 const struct intel_pipeline_shader *gs = &pipeline->gs;
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800614 /* some space is reserved for PCBs */
Chia-I Wu509b3f22014-09-02 10:24:05 +0800615 int urb_offset = ((gpu->gt == 3) ? 32 : 16) * 1024;
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800616 int vs_entry_size, gs_entry_size;
617 int vs_size, gs_size;
618
Chia-I Wu509b3f22014-09-02 10:24:05 +0800619 INTEL_GPU_ASSERT(gpu, 7, 7.5);
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800620
621 vs_entry_size = ((vs->in_count >= vs->out_count) ?
622 vs->in_count : vs->out_count);
623 gs_entry_size = (gs) ? gs->out_count : 0;
624
625 /* in bytes */
626 vs_entry_size *= sizeof(float) * 4;
627 gs_entry_size *= sizeof(float) * 4;
628
Chia-I Wua4d1b392014-10-10 13:57:29 +0800629 if (pipeline->active_shaders & SHADER_GEOMETRY_FLAG) {
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800630 vs_size = (urb_size - urb_offset) / 2;
631 gs_size = vs_size;
632 } else {
633 vs_size = urb_size - urb_offset;
634 gs_size = 0;
635 }
636
637 /* 3DSTATE_URB_* */
638 {
639 const uint8_t cmd_len = 2;
640 int vs_alloc_size, gs_alloc_size;
641 int vs_entry_count, gs_entry_count;
642 uint32_t *dw;
643
644 /* in 512-bit rows */
645 vs_alloc_size = (vs_entry_size + 64 - 1) / 64;
646 gs_alloc_size = (gs_entry_size + 64 - 1) / 64;
647
648 if (!vs_alloc_size)
649 vs_alloc_size = 1;
650 if (!gs_alloc_size)
651 gs_alloc_size = 1;
652
653 /* avoid performance decrease due to banking */
654 if (vs_alloc_size == 5)
655 vs_alloc_size = 6;
656
657 /* in multiples of 8 */
658 vs_entry_count = (vs_size / 64 / vs_alloc_size) & ~7;
659 assert(vs_entry_count >= 32);
660
661 gs_entry_count = (gs_size / 64 / gs_alloc_size) & ~7;
662
Chia-I Wu509b3f22014-09-02 10:24:05 +0800663 if (intel_gpu_gen(gpu) >= INTEL_GEN(7.5)) {
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800664 const int max_vs_entry_count =
Chia-I Wu509b3f22014-09-02 10:24:05 +0800665 (gpu->gt >= 2) ? 1664 : 640;
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800666 const int max_gs_entry_count =
Chia-I Wu509b3f22014-09-02 10:24:05 +0800667 (gpu->gt >= 2) ? 640 : 256;
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800668 if (vs_entry_count >= max_vs_entry_count)
669 vs_entry_count = max_vs_entry_count;
670 if (gs_entry_count >= max_gs_entry_count)
671 gs_entry_count = max_gs_entry_count;
672 } else {
673 const int max_vs_entry_count =
Chia-I Wu509b3f22014-09-02 10:24:05 +0800674 (gpu->gt == 2) ? 704 : 512;
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800675 const int max_gs_entry_count =
Chia-I Wu509b3f22014-09-02 10:24:05 +0800676 (gpu->gt == 2) ? 320 : 192;
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800677 if (vs_entry_count >= max_vs_entry_count)
678 vs_entry_count = max_vs_entry_count;
679 if (gs_entry_count >= max_gs_entry_count)
680 gs_entry_count = max_gs_entry_count;
681 }
682
Courtney Goeltzenleuchter814cd292014-08-28 13:16:27 -0600683 dw = pipeline_cmd_ptr(pipeline, cmd_len*4);
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800684 dw[0] = GEN7_RENDER_CMD(3D, 3DSTATE_URB_VS) | (cmd_len - 2);
Chia-I Wu97aa4de2015-03-05 15:43:16 -0700685 dw[1] = (urb_offset / 8192) << GEN7_URB_DW1_OFFSET__SHIFT |
686 (vs_alloc_size - 1) << GEN7_URB_DW1_ENTRY_SIZE__SHIFT |
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800687 vs_entry_count;
688
689 dw += 2;
690 if (gs_size)
691 urb_offset += vs_size;
692 dw[0] = GEN7_RENDER_CMD(3D, 3DSTATE_URB_GS) | (cmd_len - 2);
Chia-I Wu97aa4de2015-03-05 15:43:16 -0700693 dw[1] = (urb_offset / 8192) << GEN7_URB_DW1_OFFSET__SHIFT |
694 (gs_alloc_size - 1) << GEN7_URB_DW1_ENTRY_SIZE__SHIFT |
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800695 gs_entry_count;
696
697 dw += 2;
698 dw[0] = GEN7_RENDER_CMD(3D, 3DSTATE_URB_HS) | (cmd_len - 2);
Chia-I Wu97aa4de2015-03-05 15:43:16 -0700699 dw[1] = (urb_offset / 8192) << GEN7_URB_DW1_OFFSET__SHIFT;
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800700
701 dw += 2;
702 dw[0] = GEN7_RENDER_CMD(3D, 3DSTATE_URB_DS) | (cmd_len - 2);
Chia-I Wu97aa4de2015-03-05 15:43:16 -0700703 dw[1] = (urb_offset / 8192) << GEN7_URB_DW1_OFFSET__SHIFT;
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800704 }
705}
706
Chia-I Wuf90ff0c2014-09-02 09:32:46 +0800707static void pipeline_build_vertex_elements(struct intel_pipeline *pipeline,
708 const struct intel_pipeline_create_info *info)
Chia-I Wu4d9ad912014-08-29 14:20:36 +0800709{
Cody Northrop306ec352014-10-06 15:11:45 -0600710 const struct intel_pipeline_shader *vs = &pipeline->vs;
Chia-I Wu1d125092014-10-08 08:49:38 +0800711 uint8_t cmd_len;
Chia-I Wu4d9ad912014-08-29 14:20:36 +0800712 uint32_t *dw;
Courtney Goeltzenleuchterf5cdad02015-03-31 16:36:30 -0600713 uint32_t i, j;
714 uint32_t attr_count;
715 uint32_t attrs_processed;
Chia-I Wu1d125092014-10-08 08:49:38 +0800716 int comps[4];
Chia-I Wu4d9ad912014-08-29 14:20:36 +0800717
Chia-I Wu509b3f22014-09-02 10:24:05 +0800718 INTEL_GPU_ASSERT(pipeline->dev->gpu, 6, 7.5);
Chia-I Wu4d9ad912014-08-29 14:20:36 +0800719
Courtney Goeltzenleuchterf5cdad02015-03-31 16:36:30 -0600720 attr_count = u_popcountll(vs->inputs_read);
721 cmd_len = 1 + 2 * attr_count;
Chia-I Wu1d125092014-10-08 08:49:38 +0800722 if (vs->uses & (INTEL_SHADER_USE_VID | INTEL_SHADER_USE_IID))
723 cmd_len += 2;
724
725 if (cmd_len == 1)
Chia-I Wu4d9ad912014-08-29 14:20:36 +0800726 return;
727
728 dw = pipeline_cmd_ptr(pipeline, cmd_len);
Chia-I Wu1d125092014-10-08 08:49:38 +0800729
730 dw[0] = GEN6_RENDER_CMD(3D, 3DSTATE_VERTEX_ELEMENTS) |
731 (cmd_len - 2);
Chia-I Wu4d9ad912014-08-29 14:20:36 +0800732 dw++;
733
Chia-I Wu4d9ad912014-08-29 14:20:36 +0800734 /* VERTEX_ELEMENT_STATE */
Courtney Goeltzenleuchterf5cdad02015-03-31 16:36:30 -0600735 for (i = 0, attrs_processed = 0; attrs_processed < attr_count; i++) {
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600736 VkVertexInputAttributeDescription *attr = NULL;
Courtney Goeltzenleuchterf5cdad02015-03-31 16:36:30 -0600737
738 /*
739 * The compiler will pack the shader references and then
740 * indicate which locations are used via the bitmask in
741 * vs->inputs_read.
742 */
743 if (!(vs->inputs_read & (1L << i))) {
GregF2dc40212014-10-31 17:31:47 -0600744 continue;
Courtney Goeltzenleuchterf5cdad02015-03-31 16:36:30 -0600745 }
746
747 /*
748 * For each bit set in the vs->inputs_read we'll need
749 * to find the corresponding attribute record and then
750 * set up the next HW vertex element based on that attribute.
751 */
752 for (j = 0; j < info->vi.attributeCount; j++) {
753 if (info->vi.pVertexAttributeDescriptions[j].location == i) {
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600754 attr = (VkVertexInputAttributeDescription *) &info->vi.pVertexAttributeDescriptions[j];
Courtney Goeltzenleuchterf5cdad02015-03-31 16:36:30 -0600755 attrs_processed++;
756 break;
757 }
758 }
759 assert(attr != NULL);
760
Chia-I Wu1d125092014-10-08 08:49:38 +0800761 const int format =
762 intel_format_translate_color(pipeline->dev->gpu, attr->format);
763
764 comps[0] = GEN6_VFCOMP_STORE_0;
765 comps[1] = GEN6_VFCOMP_STORE_0;
766 comps[2] = GEN6_VFCOMP_STORE_0;
767 comps[3] = icd_format_is_int(attr->format) ?
768 GEN6_VFCOMP_STORE_1_INT : GEN6_VFCOMP_STORE_1_FP;
769
770 switch (icd_format_get_channel_count(attr->format)) {
771 case 4: comps[3] = GEN6_VFCOMP_STORE_SRC; /* fall through */
772 case 3: comps[2] = GEN6_VFCOMP_STORE_SRC; /* fall through */
773 case 2: comps[1] = GEN6_VFCOMP_STORE_SRC; /* fall through */
774 case 1: comps[0] = GEN6_VFCOMP_STORE_SRC; break;
775 default:
776 break;
777 }
778
779 assert(attr->offsetInBytes <= 2047);
780
Chia-I Wu97aa4de2015-03-05 15:43:16 -0700781 dw[0] = attr->binding << GEN6_VE_DW0_VB_INDEX__SHIFT |
782 GEN6_VE_DW0_VALID |
783 format << GEN6_VE_DW0_FORMAT__SHIFT |
Chia-I Wu1d125092014-10-08 08:49:38 +0800784 attr->offsetInBytes;
785
Chia-I Wu97aa4de2015-03-05 15:43:16 -0700786 dw[1] = comps[0] << GEN6_VE_DW1_COMP0__SHIFT |
787 comps[1] << GEN6_VE_DW1_COMP1__SHIFT |
788 comps[2] << GEN6_VE_DW1_COMP2__SHIFT |
789 comps[3] << GEN6_VE_DW1_COMP3__SHIFT;
Chia-I Wu1d125092014-10-08 08:49:38 +0800790
791 dw += 2;
792 }
GregF932fcf52014-10-29 17:02:11 -0600793
794 if (vs->uses & (INTEL_SHADER_USE_VID | INTEL_SHADER_USE_IID)) {
795 comps[0] = (vs->uses & INTEL_SHADER_USE_VID) ?
796 GEN6_VFCOMP_STORE_VID : GEN6_VFCOMP_STORE_0;
797 comps[1] = (vs->uses & INTEL_SHADER_USE_IID) ?
798 GEN6_VFCOMP_STORE_IID : GEN6_VFCOMP_NOSTORE;
799 comps[2] = GEN6_VFCOMP_NOSTORE;
800 comps[3] = GEN6_VFCOMP_NOSTORE;
801
Chia-I Wu97aa4de2015-03-05 15:43:16 -0700802 dw[0] = GEN6_VE_DW0_VALID;
803 dw[1] = comps[0] << GEN6_VE_DW1_COMP0__SHIFT |
804 comps[1] << GEN6_VE_DW1_COMP1__SHIFT |
805 comps[2] << GEN6_VE_DW1_COMP2__SHIFT |
806 comps[3] << GEN6_VE_DW1_COMP3__SHIFT;
GregF932fcf52014-10-29 17:02:11 -0600807
808 dw += 2;
809 }
Chia-I Wu4d9ad912014-08-29 14:20:36 +0800810}
811
Chia-I Wu86a5e0c2015-03-24 11:01:50 +0800812static void pipeline_build_fragment_SBE(struct intel_pipeline *pipeline,
813 const struct intel_pipeline_create_info *info)
GregF8cd81832014-11-18 18:01:01 -0700814{
815 const struct intel_pipeline_shader *fs = &pipeline->fs;
816 const struct intel_pipeline_shader *vs = &pipeline->vs;
817 uint8_t cmd_len;
818 uint32_t *body;
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600819 uint32_t attr_skip, attr_count;
820 uint32_t vue_offset, vue_len;
821 uint32_t i;
GregF8cd81832014-11-18 18:01:01 -0700822
823 INTEL_GPU_ASSERT(pipeline->dev->gpu, 6, 7.5);
824
825 cmd_len = 14;
826
Chia-I Wuf85def42015-01-29 00:34:24 +0800827 if (intel_gpu_gen(pipeline->dev->gpu) >= INTEL_GEN(7))
828 body = pipeline_cmd_ptr(pipeline, cmd_len);
829 else
830 body = pipeline->cmd_3dstate_sbe;
GregF8cd81832014-11-18 18:01:01 -0700831
GregF8cd81832014-11-18 18:01:01 -0700832 assert(!fs->reads_user_clip || vs->enable_user_clip);
833 attr_skip = vs->outputs_offset;
834 if (vs->enable_user_clip != fs->reads_user_clip) {
835 attr_skip += 2;
836 }
837 assert(vs->out_count >= attr_skip);
838 attr_count = vs->out_count - attr_skip;
839
840 // LUNARG TODO: We currently are only handling 16 attrs;
841 // ultimately, we need to handle 32
842 assert(fs->in_count <= 16);
843 assert(attr_count <= 16);
844
845 vue_offset = attr_skip / 2;
846 vue_len = (attr_count + 1) / 2;
847 if (!vue_len)
848 vue_len = 1;
849
850 body[0] = GEN7_RENDER_CMD(3D, 3DSTATE_SBE) |
851 (cmd_len - 2);
852
853 // LUNARG TODO: If the attrs needed by the FS are exactly
854 // what is written by the VS, we don't need to enable
855 // swizzling, improving performance. Even if we swizzle,
856 // we can improve performance by reducing vue_len to
857 // just include the values needed by the FS:
858 // vue_len = ceiling((max_vs_out + 1)/2)
859
860 body[1] = GEN7_SBE_DW1_ATTR_SWIZZLE_ENABLE |
861 fs->in_count << GEN7_SBE_DW1_ATTR_COUNT__SHIFT |
862 vue_len << GEN7_SBE_DW1_URB_READ_LEN__SHIFT |
863 vue_offset << GEN7_SBE_DW1_URB_READ_OFFSET__SHIFT;
864
Chia-I Wu86a5e0c2015-03-24 11:01:50 +0800865 switch (info->rs.pointOrigin) {
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600866 case VK_COORDINATE_ORIGIN_UPPER_LEFT:
Chia-I Wu86a5e0c2015-03-24 11:01:50 +0800867 body[1] |= GEN7_SBE_DW1_POINT_SPRITE_TEXCOORD_UPPERLEFT;
868 break;
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600869 case VK_COORDINATE_ORIGIN_LOWER_LEFT:
Chia-I Wu86a5e0c2015-03-24 11:01:50 +0800870 body[1] |= GEN7_SBE_DW1_POINT_SPRITE_TEXCOORD_LOWERLEFT;
871 break;
872 default:
873 assert(!"unknown point origin");
874 break;
875 }
876
GregF8cd81832014-11-18 18:01:01 -0700877 uint16_t vs_slot[fs->in_count];
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600878 int32_t fs_in = 0;
879 int32_t vs_out = - (vue_offset * 2 - vs->outputs_offset);
GregF8cd81832014-11-18 18:01:01 -0700880 for (i=0; i < 64; i++) {
Cody Northropd75c13e2015-01-02 14:07:20 -0700881 bool vsWrites = vs->outputs_written & (1L << i);
882 bool fsReads = fs->inputs_read & (1L << i);
883
884 if (fsReads) {
GregF8cd81832014-11-18 18:01:01 -0700885 assert(vs_out >= 0);
886 assert(fs_in < fs->in_count);
887 vs_slot[fs_in] = vs_out;
Cody Northropd75c13e2015-01-02 14:07:20 -0700888
889 if (!vsWrites) {
890 // If the vertex shader did not write this input, we cannot
891 // program the SBE to read it. Our choices are to allow it to
892 // read junk from a GRF, or get zero. We're choosing zero.
893 if (i >= fs->generic_input_start) {
Chia-I Wu97aa4de2015-03-05 15:43:16 -0700894 vs_slot[fs_in] = GEN8_SBE_SWIZ_CONST_0000 |
895 GEN8_SBE_SWIZ_OVERRIDE_X |
896 GEN8_SBE_SWIZ_OVERRIDE_Y |
897 GEN8_SBE_SWIZ_OVERRIDE_Z |
898 GEN8_SBE_SWIZ_OVERRIDE_W;
Cody Northropd75c13e2015-01-02 14:07:20 -0700899 }
900 }
901
GregF8cd81832014-11-18 18:01:01 -0700902 fs_in += 1;
903 }
Cody Northropd75c13e2015-01-02 14:07:20 -0700904 if (vsWrites) {
GregF8cd81832014-11-18 18:01:01 -0700905 vs_out += 1;
906 }
907 }
908
909 for (i = 0; i < 8; i++) {
910 uint16_t hi, lo;
911
912 /* no attr swizzles */
913 if (i * 2 + 1 < fs->in_count) {
914 lo = vs_slot[i * 2];
915 hi = vs_slot[i * 2 + 1];
916 } else if (i * 2 < fs->in_count) {
917 lo = vs_slot[i * 2];
918 hi = 0;
919 } else {
920 hi = 0;
921 lo = 0;
922 }
923
Chia-I Wu97aa4de2015-03-05 15:43:16 -0700924 body[2 + i] = hi << GEN8_SBE_SWIZ_HIGH__SHIFT | lo;
GregF8cd81832014-11-18 18:01:01 -0700925 }
926
Tony Barbour8205d902015-04-16 15:59:00 -0600927 if (info->ia.topology == VK_PRIMITIVE_TOPOLOGY_POINT_LIST)
Chia-I Wu7f390562015-03-25 08:47:18 +0800928 body[10] = fs->point_sprite_enables;
929 else
930 body[10] = 0;
Chia-I Wu86a5e0c2015-03-24 11:01:50 +0800931
GregF8cd81832014-11-18 18:01:01 -0700932 body[11] = 0; /* constant interpolation enables */
933 body[12] = 0; /* WrapShortest enables */
934 body[13] = 0;
935}
936
Chia-I Wuf90ff0c2014-09-02 09:32:46 +0800937static void pipeline_build_gs(struct intel_pipeline *pipeline,
938 const struct intel_pipeline_create_info *info)
Courtney Goeltzenleuchterb2867702014-08-28 17:44:05 -0600939{
Courtney Goeltzenleuchterb2867702014-08-28 17:44:05 -0600940 // gen7_emit_3DSTATE_GS done by cmd_pipeline
Courtney Goeltzenleuchterb2867702014-08-28 17:44:05 -0600941}
942
Chia-I Wuf90ff0c2014-09-02 09:32:46 +0800943static void pipeline_build_hs(struct intel_pipeline *pipeline,
944 const struct intel_pipeline_create_info *info)
Courtney Goeltzenleuchterdee81a62014-08-28 18:05:24 -0600945{
946 const uint8_t cmd_len = 7;
947 const uint32_t dw0 = GEN7_RENDER_CMD(3D, 3DSTATE_HS) | (cmd_len - 2);
948 uint32_t *dw;
949
Chia-I Wu509b3f22014-09-02 10:24:05 +0800950 INTEL_GPU_ASSERT(pipeline->dev->gpu, 7, 7.5);
Courtney Goeltzenleuchterdee81a62014-08-28 18:05:24 -0600951
Chia-I Wuf90ff0c2014-09-02 09:32:46 +0800952 dw = pipeline_cmd_ptr(pipeline, cmd_len);
Courtney Goeltzenleuchterdee81a62014-08-28 18:05:24 -0600953 dw[0] = dw0;
954 dw[1] = 0;
955 dw[2] = 0;
956 dw[3] = 0;
957 dw[4] = 0;
958 dw[5] = 0;
959 dw[6] = 0;
960}
961
Chia-I Wuf90ff0c2014-09-02 09:32:46 +0800962static void pipeline_build_te(struct intel_pipeline *pipeline,
963 const struct intel_pipeline_create_info *info)
Courtney Goeltzenleuchterdee81a62014-08-28 18:05:24 -0600964{
965 const uint8_t cmd_len = 4;
966 const uint32_t dw0 = GEN7_RENDER_CMD(3D, 3DSTATE_TE) | (cmd_len - 2);
967 uint32_t *dw;
968
Chia-I Wu509b3f22014-09-02 10:24:05 +0800969 INTEL_GPU_ASSERT(pipeline->dev->gpu, 7, 7.5);
Courtney Goeltzenleuchterdee81a62014-08-28 18:05:24 -0600970
Chia-I Wuf90ff0c2014-09-02 09:32:46 +0800971 dw = pipeline_cmd_ptr(pipeline, cmd_len);
Courtney Goeltzenleuchterdee81a62014-08-28 18:05:24 -0600972 dw[0] = dw0;
973 dw[1] = 0;
974 dw[2] = 0;
975 dw[3] = 0;
976}
977
Chia-I Wuf90ff0c2014-09-02 09:32:46 +0800978static void pipeline_build_ds(struct intel_pipeline *pipeline,
979 const struct intel_pipeline_create_info *info)
Courtney Goeltzenleuchterdee81a62014-08-28 18:05:24 -0600980{
981 const uint8_t cmd_len = 6;
982 const uint32_t dw0 = GEN7_RENDER_CMD(3D, 3DSTATE_DS) | (cmd_len - 2);
983 uint32_t *dw;
984
Chia-I Wu509b3f22014-09-02 10:24:05 +0800985 INTEL_GPU_ASSERT(pipeline->dev->gpu, 7, 7.5);
Courtney Goeltzenleuchterdee81a62014-08-28 18:05:24 -0600986
Chia-I Wuf90ff0c2014-09-02 09:32:46 +0800987 dw = pipeline_cmd_ptr(pipeline, cmd_len);
Courtney Goeltzenleuchterdee81a62014-08-28 18:05:24 -0600988 dw[0] = dw0;
989 dw[1] = 0;
990 dw[2] = 0;
991 dw[3] = 0;
992 dw[4] = 0;
993 dw[5] = 0;
994}
995
Tony Barbourfa6cac72015-01-16 14:27:35 -0700996static void pipeline_build_depth_stencil(struct intel_pipeline *pipeline,
997 const struct intel_pipeline_create_info *info)
998{
999 pipeline->cmd_depth_stencil = 0;
1000
1001 if (info->db.stencilTestEnable) {
1002 pipeline->cmd_depth_stencil = 1 << 31 |
Tony Barbour8205d902015-04-16 15:59:00 -06001003 translate_compare_func(info->db.front.stencilCompareOp) << 28 |
Tony Barbourfa6cac72015-01-16 14:27:35 -07001004 translate_stencil_op(info->db.front.stencilFailOp) << 25 |
1005 translate_stencil_op(info->db.front.stencilDepthFailOp) << 22 |
1006 translate_stencil_op(info->db.front.stencilPassOp) << 19 |
1007 1 << 15 |
Tony Barbour8205d902015-04-16 15:59:00 -06001008 translate_compare_func(info->db.back.stencilCompareOp) << 12 |
Tony Barbourfa6cac72015-01-16 14:27:35 -07001009 translate_stencil_op(info->db.back.stencilFailOp) << 9 |
1010 translate_stencil_op(info->db.back.stencilDepthFailOp) << 6 |
1011 translate_stencil_op(info->db.back.stencilPassOp) << 3;
1012 }
1013
1014 pipeline->stencilTestEnable = info->db.stencilTestEnable;
1015
1016 /*
1017 * From the Sandy Bridge PRM, volume 2 part 1, page 360:
1018 *
1019 * "Enabling the Depth Test function without defining a Depth Buffer is
1020 * UNDEFINED."
1021 *
1022 * From the Sandy Bridge PRM, volume 2 part 1, page 375:
1023 *
1024 * "A Depth Buffer must be defined before enabling writes to it, or
1025 * operation is UNDEFINED."
1026 *
1027 * TODO We do not check these yet.
1028 */
1029 if (info->db.depthTestEnable) {
1030 pipeline->cmd_depth_test = GEN6_ZS_DW2_DEPTH_TEST_ENABLE |
Tony Barbour8205d902015-04-16 15:59:00 -06001031 translate_compare_func(info->db.depthCompareOp) << 27;
Tony Barbourfa6cac72015-01-16 14:27:35 -07001032 } else {
1033 pipeline->cmd_depth_test = GEN6_COMPAREFUNCTION_ALWAYS << 27;
1034 }
1035
1036 if (info->db.depthWriteEnable)
1037 pipeline->cmd_depth_test |= GEN6_ZS_DW2_DEPTH_WRITE_ENABLE;
1038}
1039
Tony Barbourfa6cac72015-01-16 14:27:35 -07001040static void pipeline_build_msaa(struct intel_pipeline *pipeline,
1041 const struct intel_pipeline_create_info *info)
1042{
1043 uint32_t cmd, cmd_len;
1044 uint32_t *dw;
1045
1046 INTEL_GPU_ASSERT(pipeline->dev->gpu, 6, 7.5);
1047
Chia-I Wu8ada4242015-03-02 11:19:33 -07001048 pipeline->sample_count = (info->ms.samples <= 1) ? 1 : info->ms.samples;
Tony Barbourfa6cac72015-01-16 14:27:35 -07001049
1050 /* 3DSTATE_SAMPLE_MASK */
1051 cmd = GEN6_RENDER_CMD(3D, 3DSTATE_SAMPLE_MASK);
1052 cmd_len = 2;
1053
Chia-I Wu8ada4242015-03-02 11:19:33 -07001054 dw = pipeline_cmd_ptr(pipeline, cmd_len);
Tony Barbourfa6cac72015-01-16 14:27:35 -07001055 dw[0] = cmd | (cmd_len - 2);
1056 dw[1] = info->ms.sampleMask & ((1 << pipeline->sample_count) - 1);
1057 pipeline->cmd_sample_mask = dw[1];
1058}
1059
1060static void pipeline_build_cb(struct intel_pipeline *pipeline,
1061 const struct intel_pipeline_create_info *info)
1062{
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -06001063 uint32_t i;
Tony Barbourfa6cac72015-01-16 14:27:35 -07001064
1065 INTEL_GPU_ASSERT(pipeline->dev->gpu, 6, 7.5);
1066 STATIC_ASSERT(ARRAY_SIZE(pipeline->cmd_cb) >= INTEL_MAX_RENDER_TARGETS*2);
1067 assert(info->cb.attachmentCount <= INTEL_MAX_RENDER_TARGETS);
1068
1069 uint32_t *dw = pipeline->cmd_cb;
1070
1071 for (i = 0; i < info->cb.attachmentCount; i++) {
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -06001072 const VkPipelineCbAttachmentState *att = &info->cb.pAttachments[i];
Tony Barbourfa6cac72015-01-16 14:27:35 -07001073 uint32_t dw0, dw1;
1074
1075
1076 dw0 = 0;
Chia-I Wu97aa4de2015-03-05 15:43:16 -07001077 dw1 = GEN6_RT_DW1_COLORCLAMP_RTFORMAT |
1078 GEN6_RT_DW1_PRE_BLEND_CLAMP |
1079 GEN6_RT_DW1_POST_BLEND_CLAMP;
Tony Barbourfa6cac72015-01-16 14:27:35 -07001080
1081 if (att->blendEnable) {
1082 dw0 = 1 << 31 |
Tony Barbour8205d902015-04-16 15:59:00 -06001083 translate_blend_func(att->blendOpAlpha) << 26 |
Tony Barbourfa6cac72015-01-16 14:27:35 -07001084 translate_blend(att->srcBlendAlpha) << 20 |
1085 translate_blend(att->destBlendAlpha) << 15 |
Tony Barbour8205d902015-04-16 15:59:00 -06001086 translate_blend_func(att->blendOpColor) << 11 |
Tony Barbourfa6cac72015-01-16 14:27:35 -07001087 translate_blend(att->srcBlendColor) << 5 |
1088 translate_blend(att->destBlendColor);
1089
Tony Barbour8205d902015-04-16 15:59:00 -06001090 if (att->blendOpAlpha != att->blendOpColor ||
Tony Barbourfa6cac72015-01-16 14:27:35 -07001091 att->srcBlendAlpha != att->srcBlendColor ||
1092 att->destBlendAlpha != att->destBlendColor)
1093 dw0 |= 1 << 30;
Courtney Goeltzenleuchterdf13a4d2015-02-11 14:14:45 -07001094
1095 pipeline->dual_source_blend_enable = icd_pipeline_cb_att_needs_dual_source_blending(att);
Tony Barbourfa6cac72015-01-16 14:27:35 -07001096 }
1097
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001098 if (info->cb.logicOp != VK_LOGIC_OP_COPY) {
Tony Barbourfa6cac72015-01-16 14:27:35 -07001099 int logicop;
1100
1101 switch (info->cb.logicOp) {
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001102 case VK_LOGIC_OP_CLEAR: logicop = GEN6_LOGICOP_CLEAR; break;
1103 case VK_LOGIC_OP_AND: logicop = GEN6_LOGICOP_AND; break;
1104 case VK_LOGIC_OP_AND_REVERSE: logicop = GEN6_LOGICOP_AND_REVERSE; break;
1105 case VK_LOGIC_OP_AND_INVERTED: logicop = GEN6_LOGICOP_AND_INVERTED; break;
1106 case VK_LOGIC_OP_NOOP: logicop = GEN6_LOGICOP_NOOP; break;
1107 case VK_LOGIC_OP_XOR: logicop = GEN6_LOGICOP_XOR; break;
1108 case VK_LOGIC_OP_OR: logicop = GEN6_LOGICOP_OR; break;
1109 case VK_LOGIC_OP_NOR: logicop = GEN6_LOGICOP_NOR; break;
1110 case VK_LOGIC_OP_EQUIV: logicop = GEN6_LOGICOP_EQUIV; break;
1111 case VK_LOGIC_OP_INVERT: logicop = GEN6_LOGICOP_INVERT; break;
1112 case VK_LOGIC_OP_OR_REVERSE: logicop = GEN6_LOGICOP_OR_REVERSE; break;
1113 case VK_LOGIC_OP_COPY_INVERTED: logicop = GEN6_LOGICOP_COPY_INVERTED; break;
1114 case VK_LOGIC_OP_OR_INVERTED: logicop = GEN6_LOGICOP_OR_INVERTED; break;
1115 case VK_LOGIC_OP_NAND: logicop = GEN6_LOGICOP_NAND; break;
1116 case VK_LOGIC_OP_SET: logicop = GEN6_LOGICOP_SET; break;
Tony Barbourfa6cac72015-01-16 14:27:35 -07001117 default:
1118 assert(!"unknown logic op");
1119 logicop = GEN6_LOGICOP_CLEAR;
1120 break;
1121 }
1122
Chia-I Wu97aa4de2015-03-05 15:43:16 -07001123 dw1 |= GEN6_RT_DW1_LOGICOP_ENABLE |
1124 logicop << GEN6_RT_DW1_LOGICOP_FUNC__SHIFT;
Tony Barbourfa6cac72015-01-16 14:27:35 -07001125 }
1126
1127 if (!(att->channelWriteMask & 0x1))
Chia-I Wu97aa4de2015-03-05 15:43:16 -07001128 dw1 |= GEN6_RT_DW1_WRITE_DISABLE_R;
Tony Barbourfa6cac72015-01-16 14:27:35 -07001129 if (!(att->channelWriteMask & 0x2))
Chia-I Wu97aa4de2015-03-05 15:43:16 -07001130 dw1 |= GEN6_RT_DW1_WRITE_DISABLE_G;
Tony Barbourfa6cac72015-01-16 14:27:35 -07001131 if (!(att->channelWriteMask & 0x4))
Chia-I Wu97aa4de2015-03-05 15:43:16 -07001132 dw1 |= GEN6_RT_DW1_WRITE_DISABLE_B;
Tony Barbourfa6cac72015-01-16 14:27:35 -07001133 if (!(att->channelWriteMask & 0x8))
Chia-I Wu97aa4de2015-03-05 15:43:16 -07001134 dw1 |= GEN6_RT_DW1_WRITE_DISABLE_A;
Tony Barbourfa6cac72015-01-16 14:27:35 -07001135
1136 dw[2 * i] = dw0;
1137 dw[2 * i + 1] = dw1;
1138 }
1139
1140 for (i=info->cb.attachmentCount; i < INTEL_MAX_RENDER_TARGETS; i++)
1141 {
1142 dw[2 * i] = 0;
Chia-I Wu97aa4de2015-03-05 15:43:16 -07001143 dw[2 * i + 1] = GEN6_RT_DW1_COLORCLAMP_RTFORMAT |
1144 GEN6_RT_DW1_PRE_BLEND_CLAMP |
1145 GEN6_RT_DW1_POST_BLEND_CLAMP |
1146 GEN6_RT_DW1_WRITE_DISABLE_R |
1147 GEN6_RT_DW1_WRITE_DISABLE_G |
1148 GEN6_RT_DW1_WRITE_DISABLE_B |
1149 GEN6_RT_DW1_WRITE_DISABLE_A;
Tony Barbourfa6cac72015-01-16 14:27:35 -07001150 }
1151
1152}
1153
1154
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -06001155static VkResult pipeline_build_all(struct intel_pipeline *pipeline,
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001156 const struct intel_pipeline_create_info *info)
Chia-I Wu3efef432014-08-28 15:00:16 +08001157{
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -06001158 VkResult ret;
Chia-I Wu3efef432014-08-28 15:00:16 +08001159
Chia-I Wu98824592014-09-02 09:42:46 +08001160 ret = pipeline_build_shaders(pipeline, info);
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001161 if (ret != VK_SUCCESS)
Chia-I Wu98824592014-09-02 09:42:46 +08001162 return ret;
1163
Chia-I Wu1d125092014-10-08 08:49:38 +08001164 if (info->vi.bindingCount > ARRAY_SIZE(pipeline->vb) ||
1165 info->vi.attributeCount > ARRAY_SIZE(pipeline->vb))
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001166 return VK_ERROR_BAD_PIPELINE_DATA;
Chia-I Wu1d125092014-10-08 08:49:38 +08001167
Chia-I Wu2f455af2015-04-22 15:54:06 +08001168 if (info->vp.clipOrigin != VK_COORDINATE_ORIGIN_UPPER_LEFT) {
1169 assert(!"only VK_COORDINATE_ORIGIN_UPPER_LEFT is supported");
1170 return VK_ERROR_INVALID_VALUE;
1171 }
1172
Chia-I Wue2504cb2015-04-22 14:20:52 +08001173 if (info->vp.depthMode != VK_DEPTH_MODE_ZERO_TO_ONE) {
1174 assert(!"only VK_DEPTH_MODE_ZERO_TO_ONE is supported");
1175 return VK_ERROR_INVALID_VALUE;
1176 }
1177
Chia-I Wu1d125092014-10-08 08:49:38 +08001178 pipeline->vb_count = info->vi.bindingCount;
1179 memcpy(pipeline->vb, info->vi.pVertexBindingDescriptions,
1180 sizeof(pipeline->vb[0]) * pipeline->vb_count);
1181
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001182 pipeline_build_vertex_elements(pipeline, info);
Chia-I Wu86a5e0c2015-03-24 11:01:50 +08001183 pipeline_build_fragment_SBE(pipeline, info);
Tony Barbourfa6cac72015-01-16 14:27:35 -07001184 pipeline_build_msaa(pipeline, info);
Chia-I Wu5bdb0962015-01-24 12:49:28 +08001185 pipeline_build_depth_stencil(pipeline, info);
Chia-I Wu4d9ad912014-08-29 14:20:36 +08001186
Chia-I Wu509b3f22014-09-02 10:24:05 +08001187 if (intel_gpu_gen(pipeline->dev->gpu) >= INTEL_GEN(7)) {
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001188 pipeline_build_urb_alloc_gen7(pipeline, info);
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001189 pipeline_build_gs(pipeline, info);
1190 pipeline_build_hs(pipeline, info);
1191 pipeline_build_te(pipeline, info);
1192 pipeline_build_ds(pipeline, info);
Chia-I Wu8370b402014-08-29 12:28:37 +08001193
1194 pipeline->wa_flags = INTEL_CMD_WA_GEN6_PRE_DEPTH_STALL_WRITE |
1195 INTEL_CMD_WA_GEN6_PRE_COMMAND_SCOREBOARD_STALL |
1196 INTEL_CMD_WA_GEN7_PRE_VS_DEPTH_STALL_WRITE |
1197 INTEL_CMD_WA_GEN7_POST_COMMAND_CS_STALL |
1198 INTEL_CMD_WA_GEN7_POST_COMMAND_DEPTH_STALL;
Chia-I Wubb2d8ca2014-08-28 23:15:48 +08001199 } else {
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001200 pipeline_build_urb_alloc_gen6(pipeline, info);
Chia-I Wu8370b402014-08-29 12:28:37 +08001201
1202 pipeline->wa_flags = INTEL_CMD_WA_GEN6_PRE_DEPTH_STALL_WRITE |
1203 INTEL_CMD_WA_GEN6_PRE_COMMAND_SCOREBOARD_STALL;
Chia-I Wubb2d8ca2014-08-28 23:15:48 +08001204 }
1205
Chia-I Wube0a3d92014-09-02 13:20:59 +08001206 ret = pipeline_build_ia(pipeline, info);
Chia-I Wu3efef432014-08-28 15:00:16 +08001207
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001208 if (ret == VK_SUCCESS)
Chia-I Wu6abcb0e2015-03-24 14:38:14 +08001209 ret = pipeline_build_rs_state(pipeline, info);
Chia-I Wu3efef432014-08-28 15:00:16 +08001210
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001211 if (ret == VK_SUCCESS) {
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001212 pipeline->db_format = info->db.format;
Tony Barbourfa6cac72015-01-16 14:27:35 -07001213 pipeline_build_cb(pipeline, info);
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001214 pipeline->cb_state = info->cb;
1215 pipeline->tess_state = info->tess;
Chia-I Wu3efef432014-08-28 15:00:16 +08001216 }
1217
1218 return ret;
1219}
1220
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001221struct intel_pipeline_create_info_header {
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -06001222 VkStructureType struct_type;
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001223 const struct intel_pipeline_create_info_header *next;
1224};
1225
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -06001226static VkResult pipeline_create_info_init(struct intel_pipeline_create_info *info,
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001227 const struct intel_pipeline_create_info_header *header)
Chia-I Wu3efef432014-08-28 15:00:16 +08001228{
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001229 memset(info, 0, sizeof(*info));
Chia-I Wu3efef432014-08-28 15:00:16 +08001230
Tony Barbourfa6cac72015-01-16 14:27:35 -07001231
1232 /*
1233 * Do we need to set safe defaults in case the app doesn't provide all of
1234 * the necessary create infos?
1235 */
1236 info->ms.samples = 1;
1237 info->ms.sampleMask = 1;
1238
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001239 while (header) {
1240 const void *src = (const void *) header;
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -06001241 size_t size;
Chia-I Wu3efef432014-08-28 15:00:16 +08001242 void *dst;
1243
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001244 switch (header->struct_type) {
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001245 case VK_STRUCTURE_TYPE_GRAPHICS_PIPELINE_CREATE_INFO:
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001246 size = sizeof(info->graphics);
1247 dst = &info->graphics;
Chia-I Wu3efef432014-08-28 15:00:16 +08001248 break;
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001249 case VK_STRUCTURE_TYPE_PIPELINE_VERTEX_INPUT_CREATE_INFO:
Chia-I Wu1d125092014-10-08 08:49:38 +08001250 size = sizeof(info->vi);
1251 dst = &info->vi;
1252 break;
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001253 case VK_STRUCTURE_TYPE_PIPELINE_IA_STATE_CREATE_INFO:
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001254 size = sizeof(info->ia);
1255 dst = &info->ia;
Chia-I Wu3efef432014-08-28 15:00:16 +08001256 break;
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001257 case VK_STRUCTURE_TYPE_PIPELINE_DS_STATE_CREATE_INFO:
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001258 size = sizeof(info->db);
1259 dst = &info->db;
Chia-I Wu3efef432014-08-28 15:00:16 +08001260 break;
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001261 case VK_STRUCTURE_TYPE_PIPELINE_CB_STATE_CREATE_INFO:
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001262 size = sizeof(info->cb);
1263 dst = &info->cb;
Chia-I Wu3efef432014-08-28 15:00:16 +08001264 break;
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001265 case VK_STRUCTURE_TYPE_PIPELINE_RS_STATE_CREATE_INFO:
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001266 size = sizeof(info->rs);
1267 dst = &info->rs;
Chia-I Wu3efef432014-08-28 15:00:16 +08001268 break;
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001269 case VK_STRUCTURE_TYPE_PIPELINE_TESS_STATE_CREATE_INFO:
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001270 size = sizeof(info->tess);
1271 dst = &info->tess;
Chia-I Wu3efef432014-08-28 15:00:16 +08001272 break;
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001273 case VK_STRUCTURE_TYPE_PIPELINE_MS_STATE_CREATE_INFO:
Tony Barbourfa6cac72015-01-16 14:27:35 -07001274 size = sizeof(info->ms);
1275 dst = &info->ms;
1276 break;
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001277 case VK_STRUCTURE_TYPE_PIPELINE_VP_STATE_CREATE_INFO:
Tony Barbourfa6cac72015-01-16 14:27:35 -07001278 size = sizeof(info->vp);
1279 dst = &info->vp;
1280 break;
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001281 case VK_STRUCTURE_TYPE_PIPELINE_SHADER_STAGE_CREATE_INFO:
Chia-I Wu3efef432014-08-28 15:00:16 +08001282 {
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -06001283 const VkPipelineShader *shader =
1284 (const VkPipelineShader *) (header + 1);
Chia-I Wu3efef432014-08-28 15:00:16 +08001285
1286 src = (const void *) shader;
1287 size = sizeof(*shader);
1288
1289 switch (shader->stage) {
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001290 case VK_SHADER_STAGE_VERTEX:
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001291 dst = &info->vs;
Chia-I Wu3efef432014-08-28 15:00:16 +08001292 break;
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001293 case VK_SHADER_STAGE_TESS_CONTROL:
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001294 dst = &info->tcs;
Chia-I Wu3efef432014-08-28 15:00:16 +08001295 break;
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001296 case VK_SHADER_STAGE_TESS_EVALUATION:
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001297 dst = &info->tes;
Chia-I Wu3efef432014-08-28 15:00:16 +08001298 break;
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001299 case VK_SHADER_STAGE_GEOMETRY:
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001300 dst = &info->gs;
Chia-I Wu3efef432014-08-28 15:00:16 +08001301 break;
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001302 case VK_SHADER_STAGE_FRAGMENT:
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001303 dst = &info->fs;
Chia-I Wu3efef432014-08-28 15:00:16 +08001304 break;
Chia-I Wu3efef432014-08-28 15:00:16 +08001305 default:
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001306 return VK_ERROR_BAD_PIPELINE_DATA;
Chia-I Wu3efef432014-08-28 15:00:16 +08001307 break;
1308 }
1309 }
1310 break;
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001311 case VK_STRUCTURE_TYPE_COMPUTE_PIPELINE_CREATE_INFO:
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001312 size = sizeof(info->compute);
1313 dst = &info->compute;
Chia-I Wu3efef432014-08-28 15:00:16 +08001314 break;
1315 default:
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001316 return VK_ERROR_BAD_PIPELINE_DATA;
Chia-I Wu3efef432014-08-28 15:00:16 +08001317 break;
1318 }
1319
1320 memcpy(dst, src, size);
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001321 header = header->next;
Chia-I Wu3efef432014-08-28 15:00:16 +08001322 }
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -06001323
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001324 return VK_SUCCESS;
Chia-I Wu3efef432014-08-28 15:00:16 +08001325}
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -06001326
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -06001327static VkResult graphics_pipeline_create(struct intel_dev *dev,
1328 const VkGraphicsPipelineCreateInfo *info_,
Chia-I Wu3efef432014-08-28 15:00:16 +08001329 struct intel_pipeline **pipeline_ret)
1330{
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001331 struct intel_pipeline_create_info info;
Chia-I Wu3efef432014-08-28 15:00:16 +08001332 struct intel_pipeline *pipeline;
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -06001333 VkResult ret;
Chia-I Wu3efef432014-08-28 15:00:16 +08001334
Chia-I Wu509b3f22014-09-02 10:24:05 +08001335 ret = pipeline_create_info_init(&info,
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001336 (const struct intel_pipeline_create_info_header *) info_);
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001337 if (ret != VK_SUCCESS)
Chia-I Wu3efef432014-08-28 15:00:16 +08001338 return ret;
1339
Chia-I Wu545c2e12015-02-22 13:19:54 +08001340 pipeline = (struct intel_pipeline *) intel_base_create(&dev->base.handle,
1341 sizeof(*pipeline), dev->base.dbg,
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001342 VK_DBG_OBJECT_GRAPHICS_PIPELINE, info_, 0);
Chia-I Wu3efef432014-08-28 15:00:16 +08001343 if (!pipeline)
Tony Barbour8205d902015-04-16 15:59:00 -06001344 return VK_ERROR_OUT_OF_HOST_MEMORY;
Chia-I Wu3efef432014-08-28 15:00:16 +08001345
1346 pipeline->dev = dev;
Mark Lobodzinski556f7212015-04-17 14:11:39 -05001347 pipeline->pipeline_layout =
1348 intel_pipeline_layout(info.graphics.layout);
Chia-I Wudf601c42015-04-17 01:58:07 +08001349
Chia-I Wub1024732014-12-19 13:00:29 +08001350 pipeline->obj.base.get_info = pipeline_get_info;
Chia-I Wu3efef432014-08-28 15:00:16 +08001351 pipeline->obj.destroy = pipeline_destroy;
Chia-I Wu3efef432014-08-28 15:00:16 +08001352
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001353 ret = pipeline_build_all(pipeline, &info);
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001354 if (ret == VK_SUCCESS)
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001355 ret = pipeline_validate(pipeline);
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001356 if (ret != VK_SUCCESS) {
Chia-I Wu3efef432014-08-28 15:00:16 +08001357 pipeline_destroy(&pipeline->obj);
1358 return ret;
1359 }
1360
1361 *pipeline_ret = pipeline;
1362
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001363 return VK_SUCCESS;
Chia-I Wu3efef432014-08-28 15:00:16 +08001364}
1365
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -06001366ICD_EXPORT VkResult VKAPI vkCreateGraphicsPipeline(
1367 VkDevice device,
1368 const VkGraphicsPipelineCreateInfo* pCreateInfo,
1369 VkPipeline* pPipeline)
Chia-I Wu3efef432014-08-28 15:00:16 +08001370{
1371 struct intel_dev *dev = intel_dev(device);
1372
1373 return graphics_pipeline_create(dev, pCreateInfo,
1374 (struct intel_pipeline **) pPipeline);
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -06001375}
1376
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -06001377ICD_EXPORT VkResult VKAPI vkCreateGraphicsPipelineDerivative(
1378 VkDevice device,
1379 const VkGraphicsPipelineCreateInfo* pCreateInfo,
1380 VkPipeline basePipeline,
1381 VkPipeline* pPipeline)
Courtney Goeltzenleuchter32876a12015-03-25 15:37:49 -06001382{
1383 struct intel_dev *dev = intel_dev(device);
1384
1385 /* TODO: Use basePipeline to optimize creation of derivative */
1386
1387 return graphics_pipeline_create(dev, pCreateInfo,
1388 (struct intel_pipeline **) pPipeline);
1389}
1390
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -06001391ICD_EXPORT VkResult VKAPI vkCreateComputePipeline(
1392 VkDevice device,
1393 const VkComputePipelineCreateInfo* pCreateInfo,
1394 VkPipeline* pPipeline)
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -06001395{
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001396 return VK_ERROR_UNAVAILABLE;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -06001397}
1398
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -06001399ICD_EXPORT VkResult VKAPI vkStorePipeline(
Mike Stroyan230e6252015-04-17 12:36:38 -06001400 VkDevice device,
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -06001401 VkPipeline pipeline,
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -06001402 size_t* pDataSize,
1403 void* pData)
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -06001404{
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001405 return VK_ERROR_UNAVAILABLE;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -06001406}
1407
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -06001408ICD_EXPORT VkResult VKAPI vkLoadPipeline(
1409 VkDevice device,
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -06001410 size_t dataSize,
1411 const void* pData,
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -06001412 VkPipeline* pPipeline)
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -06001413{
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001414 return VK_ERROR_UNAVAILABLE;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -06001415}
1416
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -06001417ICD_EXPORT VkResult VKAPI vkLoadPipelineDerivative(
1418 VkDevice device,
Courtney Goeltzenleuchter32876a12015-03-25 15:37:49 -06001419 size_t dataSize,
1420 const void* pData,
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -06001421 VkPipeline basePipeline,
1422 VkPipeline* pPipeline)
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -06001423{
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001424 return VK_ERROR_UNAVAILABLE;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -06001425}