blob: 5d8f836ec5600e51f6890950210c75be043c75f4 [file] [log] [blame]
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -06001/*
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06002 * Vulkan
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -06003 *
4 * Copyright (C) 2014 LunarG, Inc.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included
14 * in all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
Chia-I Wu44e42362014-09-02 08:32:09 +080023 *
24 * Authors:
25 * Courtney Goeltzenleuchter <courtney@lunarg.com>
26 * Chia-I Wu <olv@lunarg.com>
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -060027 */
28
Chia-I Wu8370b402014-08-29 12:28:37 +080029#include "genhw/genhw.h"
Chia-I Wu3f239832014-12-11 22:57:18 +080030#include "compiler/pipeline/pipeline_compiler_interface.h"
Chia-I Wu8370b402014-08-29 12:28:37 +080031#include "cmd.h"
Chia-I Wu1d125092014-10-08 08:49:38 +080032#include "format.h"
Courtney Goeltzenleuchter42509992014-08-21 17:33:46 -060033#include "shader.h"
Chia-I Wu3f239832014-12-11 22:57:18 +080034#include "pipeline.h"
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -060035
Tony Barbour8205d902015-04-16 15:59:00 -060036static int translate_blend_func(VkBlendOp func)
Tony Barbourfa6cac72015-01-16 14:27:35 -070037{
38 switch (func) {
Tony Barbour8205d902015-04-16 15:59:00 -060039 case VK_BLEND_OP_ADD: return GEN6_BLENDFUNCTION_ADD;
40 case VK_BLEND_OP_SUBTRACT: return GEN6_BLENDFUNCTION_SUBTRACT;
41 case VK_BLEND_OP_REVERSE_SUBTRACT: return GEN6_BLENDFUNCTION_REVERSE_SUBTRACT;
42 case VK_BLEND_OP_MIN: return GEN6_BLENDFUNCTION_MIN;
43 case VK_BLEND_OP_MAX: return GEN6_BLENDFUNCTION_MAX;
Tony Barbourfa6cac72015-01-16 14:27:35 -070044 default:
45 assert(!"unknown blend func");
46 return GEN6_BLENDFUNCTION_ADD;
47 };
48}
49
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -060050static int translate_blend(VkBlend blend)
Tony Barbourfa6cac72015-01-16 14:27:35 -070051{
52 switch (blend) {
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -060053 case VK_BLEND_ZERO: return GEN6_BLENDFACTOR_ZERO;
54 case VK_BLEND_ONE: return GEN6_BLENDFACTOR_ONE;
55 case VK_BLEND_SRC_COLOR: return GEN6_BLENDFACTOR_SRC_COLOR;
56 case VK_BLEND_ONE_MINUS_SRC_COLOR: return GEN6_BLENDFACTOR_INV_SRC_COLOR;
57 case VK_BLEND_DEST_COLOR: return GEN6_BLENDFACTOR_DST_COLOR;
58 case VK_BLEND_ONE_MINUS_DEST_COLOR: return GEN6_BLENDFACTOR_INV_DST_COLOR;
59 case VK_BLEND_SRC_ALPHA: return GEN6_BLENDFACTOR_SRC_ALPHA;
60 case VK_BLEND_ONE_MINUS_SRC_ALPHA: return GEN6_BLENDFACTOR_INV_SRC_ALPHA;
61 case VK_BLEND_DEST_ALPHA: return GEN6_BLENDFACTOR_DST_ALPHA;
62 case VK_BLEND_ONE_MINUS_DEST_ALPHA: return GEN6_BLENDFACTOR_INV_DST_ALPHA;
63 case VK_BLEND_CONSTANT_COLOR: return GEN6_BLENDFACTOR_CONST_COLOR;
64 case VK_BLEND_ONE_MINUS_CONSTANT_COLOR: return GEN6_BLENDFACTOR_INV_CONST_COLOR;
65 case VK_BLEND_CONSTANT_ALPHA: return GEN6_BLENDFACTOR_CONST_ALPHA;
66 case VK_BLEND_ONE_MINUS_CONSTANT_ALPHA: return GEN6_BLENDFACTOR_INV_CONST_ALPHA;
67 case VK_BLEND_SRC_ALPHA_SATURATE: return GEN6_BLENDFACTOR_SRC_ALPHA_SATURATE;
68 case VK_BLEND_SRC1_COLOR: return GEN6_BLENDFACTOR_SRC1_COLOR;
69 case VK_BLEND_ONE_MINUS_SRC1_COLOR: return GEN6_BLENDFACTOR_INV_SRC1_COLOR;
70 case VK_BLEND_SRC1_ALPHA: return GEN6_BLENDFACTOR_SRC1_ALPHA;
71 case VK_BLEND_ONE_MINUS_SRC1_ALPHA: return GEN6_BLENDFACTOR_INV_SRC1_ALPHA;
Tony Barbourfa6cac72015-01-16 14:27:35 -070072 default:
73 assert(!"unknown blend factor");
74 return GEN6_BLENDFACTOR_ONE;
75 };
76}
77
Tony Barbour8205d902015-04-16 15:59:00 -060078static int translate_compare_func(VkCompareOp func)
Tony Barbourfa6cac72015-01-16 14:27:35 -070079{
80 switch (func) {
Tony Barbour8205d902015-04-16 15:59:00 -060081 case VK_COMPARE_OP_NEVER: return GEN6_COMPAREFUNCTION_NEVER;
82 case VK_COMPARE_OP_LESS: return GEN6_COMPAREFUNCTION_LESS;
83 case VK_COMPARE_OP_EQUAL: return GEN6_COMPAREFUNCTION_EQUAL;
84 case VK_COMPARE_OP_LESS_EQUAL: return GEN6_COMPAREFUNCTION_LEQUAL;
85 case VK_COMPARE_OP_GREATER: return GEN6_COMPAREFUNCTION_GREATER;
86 case VK_COMPARE_OP_NOT_EQUAL: return GEN6_COMPAREFUNCTION_NOTEQUAL;
87 case VK_COMPARE_OP_GREATER_EQUAL: return GEN6_COMPAREFUNCTION_GEQUAL;
88 case VK_COMPARE_OP_ALWAYS: return GEN6_COMPAREFUNCTION_ALWAYS;
Tony Barbourfa6cac72015-01-16 14:27:35 -070089 default:
90 assert(!"unknown compare_func");
91 return GEN6_COMPAREFUNCTION_NEVER;
92 }
93}
94
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -060095static int translate_stencil_op(VkStencilOp op)
Tony Barbourfa6cac72015-01-16 14:27:35 -070096{
97 switch (op) {
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -060098 case VK_STENCIL_OP_KEEP: return GEN6_STENCILOP_KEEP;
99 case VK_STENCIL_OP_ZERO: return GEN6_STENCILOP_ZERO;
100 case VK_STENCIL_OP_REPLACE: return GEN6_STENCILOP_REPLACE;
101 case VK_STENCIL_OP_INC_CLAMP: return GEN6_STENCILOP_INCRSAT;
102 case VK_STENCIL_OP_DEC_CLAMP: return GEN6_STENCILOP_DECRSAT;
103 case VK_STENCIL_OP_INVERT: return GEN6_STENCILOP_INVERT;
104 case VK_STENCIL_OP_INC_WRAP: return GEN6_STENCILOP_INCR;
105 case VK_STENCIL_OP_DEC_WRAP: return GEN6_STENCILOP_DECR;
Tony Barbourfa6cac72015-01-16 14:27:35 -0700106 default:
107 assert(!"unknown stencil op");
108 return GEN6_STENCILOP_KEEP;
109 }
110}
111
Chia-I Wu3f239832014-12-11 22:57:18 +0800112struct intel_pipeline_create_info {
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600113 VkGraphicsPipelineCreateInfo graphics;
114 VkPipelineVertexInputCreateInfo vi;
115 VkPipelineIaStateCreateInfo ia;
116 VkPipelineDsStateCreateInfo db;
117 VkPipelineCbStateCreateInfo cb;
118 VkPipelineRsStateCreateInfo rs;
119 VkPipelineTessStateCreateInfo tess;
120 VkPipelineMsStateCreateInfo ms;
121 VkPipelineVpStateCreateInfo vp;
122 VkPipelineShader vs;
123 VkPipelineShader tcs;
124 VkPipelineShader tes;
125 VkPipelineShader gs;
126 VkPipelineShader fs;
Chia-I Wu3f239832014-12-11 22:57:18 +0800127
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600128 VkComputePipelineCreateInfo compute;
Chia-I Wu3f239832014-12-11 22:57:18 +0800129};
Chia-I Wu38d1ddf2015-03-02 10:51:39 -0700130
131/* in S1.3 */
132struct intel_pipeline_sample_position {
133 int8_t x, y;
134};
135
136static uint8_t pack_sample_position(const struct intel_dev *dev,
137 const struct intel_pipeline_sample_position *pos)
138{
139 return (pos->x + 8) << 4 | (pos->y + 8);
140}
141
142void intel_pipeline_init_default_sample_patterns(const struct intel_dev *dev,
143 uint8_t *pat_1x, uint8_t *pat_2x,
144 uint8_t *pat_4x, uint8_t *pat_8x,
145 uint8_t *pat_16x)
146{
147 static const struct intel_pipeline_sample_position default_1x[1] = {
148 { 0, 0 },
149 };
150 static const struct intel_pipeline_sample_position default_2x[2] = {
151 { -4, -4 },
152 { 4, 4 },
153 };
154 static const struct intel_pipeline_sample_position default_4x[4] = {
155 { -2, -6 },
156 { 6, -2 },
157 { -6, 2 },
158 { 2, 6 },
159 };
160 static const struct intel_pipeline_sample_position default_8x[8] = {
161 { -1, 1 },
162 { 1, 5 },
163 { 3, -5 },
164 { 5, 3 },
165 { -7, -1 },
166 { -3, -7 },
167 { 7, -3 },
168 { -5, 7 },
169 };
170 static const struct intel_pipeline_sample_position default_16x[16] = {
171 { 0, 2 },
172 { 3, 0 },
173 { -3, -2 },
174 { -2, -4 },
175 { 4, 3 },
176 { 5, 1 },
177 { 6, -1 },
178 { 2, -6 },
179 { -4, 5 },
180 { -5, -5 },
181 { -1, -7 },
182 { 7, -3 },
183 { -7, 4 },
184 { 1, -8 },
185 { -6, 6 },
186 { -8, 7 },
187 };
188 int i;
189
190 pat_1x[0] = pack_sample_position(dev, default_1x);
191 for (i = 0; i < 2; i++)
192 pat_2x[i] = pack_sample_position(dev, &default_2x[i]);
193 for (i = 0; i < 4; i++)
194 pat_4x[i] = pack_sample_position(dev, &default_4x[i]);
195 for (i = 0; i < 8; i++)
196 pat_8x[i] = pack_sample_position(dev, &default_8x[i]);
197 for (i = 0; i < 16; i++)
198 pat_16x[i] = pack_sample_position(dev, &default_16x[i]);
199}
200
Chia-I Wu3f239832014-12-11 22:57:18 +0800201struct intel_pipeline_shader *intel_pipeline_shader_create_meta(struct intel_dev *dev,
202 enum intel_dev_meta_shader id)
203{
204 struct intel_pipeline_shader *sh;
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600205 VkResult ret;
Chia-I Wu3f239832014-12-11 22:57:18 +0800206
Tony Barbour8205d902015-04-16 15:59:00 -0600207 sh = intel_alloc(dev, sizeof(*sh), 0, VK_SYSTEM_ALLOC_TYPE_INTERNAL);
Chia-I Wu3f239832014-12-11 22:57:18 +0800208 if (!sh)
209 return NULL;
210 memset(sh, 0, sizeof(*sh));
211
212 ret = intel_pipeline_shader_compile_meta(sh, dev->gpu, id);
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600213 if (ret != VK_SUCCESS) {
Chia-I Wuf9c81ef2015-02-22 13:49:15 +0800214 intel_free(dev, sh);
Chia-I Wu3f239832014-12-11 22:57:18 +0800215 return NULL;
216 }
217
218 switch (id) {
219 case INTEL_DEV_META_VS_FILL_MEM:
220 case INTEL_DEV_META_VS_COPY_MEM:
221 case INTEL_DEV_META_VS_COPY_MEM_UNALIGNED:
222 sh->max_threads = intel_gpu_get_max_threads(dev->gpu,
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600223 VK_SHADER_STAGE_VERTEX);
Chia-I Wu3f239832014-12-11 22:57:18 +0800224 break;
225 default:
226 sh->max_threads = intel_gpu_get_max_threads(dev->gpu,
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600227 VK_SHADER_STAGE_FRAGMENT);
Chia-I Wu3f239832014-12-11 22:57:18 +0800228 break;
229 }
230
231 return sh;
232}
233
Chia-I Wuf13ed3c2015-02-22 14:09:00 +0800234void intel_pipeline_shader_destroy(struct intel_dev *dev,
235 struct intel_pipeline_shader *sh)
Chia-I Wu3f239832014-12-11 22:57:18 +0800236{
Chia-I Wuf13ed3c2015-02-22 14:09:00 +0800237 intel_pipeline_shader_cleanup(sh, dev->gpu);
238 intel_free(dev, sh);
Chia-I Wu3f239832014-12-11 22:57:18 +0800239}
240
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600241static VkResult pipeline_build_shader(struct intel_pipeline *pipeline,
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600242 const VkPipelineShader *sh_info,
Chia-I Wuf8385062015-01-04 16:27:24 +0800243 struct intel_pipeline_shader *sh)
Chia-I Wu3f239832014-12-11 22:57:18 +0800244{
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600245 VkResult ret;
Chia-I Wu3f239832014-12-11 22:57:18 +0800246
Chia-I Wuf8385062015-01-04 16:27:24 +0800247 ret = intel_pipeline_shader_compile(sh,
Chia-I Wudf601c42015-04-17 01:58:07 +0800248 pipeline->dev->gpu, pipeline->layout_chain, sh_info);
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600249 if (ret != VK_SUCCESS)
Chia-I Wu3f239832014-12-11 22:57:18 +0800250 return ret;
251
252 sh->max_threads =
253 intel_gpu_get_max_threads(pipeline->dev->gpu, sh_info->stage);
254
255 /* 1KB aligned */
256 sh->scratch_offset = u_align(pipeline->scratch_size, 1024);
257 pipeline->scratch_size = sh->scratch_offset +
258 sh->per_thread_scratch_size * sh->max_threads;
259
260 pipeline->active_shaders |= 1 << sh_info->stage;
261
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600262 return VK_SUCCESS;
Chia-I Wu3f239832014-12-11 22:57:18 +0800263}
264
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600265static VkResult pipeline_build_shaders(struct intel_pipeline *pipeline,
Chia-I Wu3f239832014-12-11 22:57:18 +0800266 const struct intel_pipeline_create_info *info)
267{
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600268 VkResult ret = VK_SUCCESS;
Chia-I Wu3f239832014-12-11 22:57:18 +0800269
Chia-I Wudf601c42015-04-17 01:58:07 +0800270 if (ret == VK_SUCCESS && info->vs.shader)
271 ret = pipeline_build_shader(pipeline, &info->vs, &pipeline->vs);
272 if (ret == VK_SUCCESS && info->tcs.shader)
273 ret = pipeline_build_shader(pipeline, &info->tcs,&pipeline->tcs);
274 if (ret == VK_SUCCESS && info->tes.shader)
275 ret = pipeline_build_shader(pipeline, &info->tes,&pipeline->tes);
276 if (ret == VK_SUCCESS && info->gs.shader)
277 ret = pipeline_build_shader(pipeline, &info->gs, &pipeline->gs);
278 if (ret == VK_SUCCESS && info->fs.shader)
279 ret = pipeline_build_shader(pipeline, &info->fs, &pipeline->fs);
Chia-I Wu3f239832014-12-11 22:57:18 +0800280
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600281 if (ret == VK_SUCCESS && info->compute.cs.shader) {
Chia-I Wudf601c42015-04-17 01:58:07 +0800282 ret = pipeline_build_shader(pipeline,
Chia-I Wuf8385062015-01-04 16:27:24 +0800283 &info->compute.cs, &pipeline->cs);
284 }
Chia-I Wu3f239832014-12-11 22:57:18 +0800285
286 return ret;
287}
Courtney Goeltzenleuchter814cd292014-08-28 13:16:27 -0600288static uint32_t *pipeline_cmd_ptr(struct intel_pipeline *pipeline, int cmd_len)
289{
290 uint32_t *ptr;
291
292 assert(pipeline->cmd_len + cmd_len < INTEL_PSO_CMD_ENTRIES);
293 ptr = &pipeline->cmds[pipeline->cmd_len];
294 pipeline->cmd_len += cmd_len;
295 return ptr;
296}
297
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600298static VkResult pipeline_build_ia(struct intel_pipeline *pipeline,
Chia-I Wube0a3d92014-09-02 13:20:59 +0800299 const struct intel_pipeline_create_info* info)
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600300{
Chia-I Wube0a3d92014-09-02 13:20:59 +0800301 pipeline->topology = info->ia.topology;
302 pipeline->disable_vs_cache = info->ia.disableVertexReuse;
Courtney Goeltzenleuchter42509992014-08-21 17:33:46 -0600303
Chia-I Wube0a3d92014-09-02 13:20:59 +0800304 switch (info->ia.topology) {
Tony Barbour8205d902015-04-16 15:59:00 -0600305 case VK_PRIMITIVE_TOPOLOGY_POINT_LIST:
Courtney Goeltzenleuchter8a3de592014-08-22 09:09:46 -0600306 pipeline->prim_type = GEN6_3DPRIM_POINTLIST;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600307 break;
Tony Barbour8205d902015-04-16 15:59:00 -0600308 case VK_PRIMITIVE_TOPOLOGY_LINE_LIST:
Courtney Goeltzenleuchter8a3de592014-08-22 09:09:46 -0600309 pipeline->prim_type = GEN6_3DPRIM_LINELIST;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600310 break;
Tony Barbour8205d902015-04-16 15:59:00 -0600311 case VK_PRIMITIVE_TOPOLOGY_LINE_STRIP:
Courtney Goeltzenleuchter8a3de592014-08-22 09:09:46 -0600312 pipeline->prim_type = GEN6_3DPRIM_LINESTRIP;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600313 break;
Tony Barbour8205d902015-04-16 15:59:00 -0600314 case VK_PRIMITIVE_TOPOLOGY_TRIANGLE_LIST:
Courtney Goeltzenleuchter8a3de592014-08-22 09:09:46 -0600315 pipeline->prim_type = GEN6_3DPRIM_TRILIST;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600316 break;
Tony Barbour8205d902015-04-16 15:59:00 -0600317 case VK_PRIMITIVE_TOPOLOGY_TRIANGLE_STRIP:
Courtney Goeltzenleuchter8a3de592014-08-22 09:09:46 -0600318 pipeline->prim_type = GEN6_3DPRIM_TRISTRIP;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600319 break;
Tony Barbour8205d902015-04-16 15:59:00 -0600320 case VK_PRIMITIVE_TOPOLOGY_TRIANGLE_FAN:
Courtney Goeltzenleuchter528781d2015-03-03 11:38:12 -0700321 pipeline->prim_type = GEN6_3DPRIM_TRIFAN;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600322 break;
Tony Barbour8205d902015-04-16 15:59:00 -0600323 case VK_PRIMITIVE_TOPOLOGY_LINE_LIST_ADJ:
Courtney Goeltzenleuchter8a3de592014-08-22 09:09:46 -0600324 pipeline->prim_type = GEN6_3DPRIM_LINELIST_ADJ;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600325 break;
Tony Barbour8205d902015-04-16 15:59:00 -0600326 case VK_PRIMITIVE_TOPOLOGY_LINE_STRIP_ADJ:
Courtney Goeltzenleuchter8a3de592014-08-22 09:09:46 -0600327 pipeline->prim_type = GEN6_3DPRIM_LINESTRIP_ADJ;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600328 break;
Tony Barbour8205d902015-04-16 15:59:00 -0600329 case VK_PRIMITIVE_TOPOLOGY_TRIANGLE_LIST_ADJ:
Courtney Goeltzenleuchter8a3de592014-08-22 09:09:46 -0600330 pipeline->prim_type = GEN6_3DPRIM_TRILIST_ADJ;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600331 break;
Tony Barbour8205d902015-04-16 15:59:00 -0600332 case VK_PRIMITIVE_TOPOLOGY_TRIANGLE_STRIP_ADJ:
Courtney Goeltzenleuchter8a3de592014-08-22 09:09:46 -0600333 pipeline->prim_type = GEN6_3DPRIM_TRISTRIP_ADJ;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600334 break;
Tony Barbour8205d902015-04-16 15:59:00 -0600335 case VK_PRIMITIVE_TOPOLOGY_PATCH:
Chia-I Wube0a3d92014-09-02 13:20:59 +0800336 if (!info->tess.patchControlPoints ||
337 info->tess.patchControlPoints > 32)
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600338 return VK_ERROR_BAD_PIPELINE_DATA;
Chia-I Wube0a3d92014-09-02 13:20:59 +0800339 pipeline->prim_type = GEN7_3DPRIM_PATCHLIST_1 +
340 info->tess.patchControlPoints - 1;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600341 break;
342 default:
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600343 return VK_ERROR_BAD_PIPELINE_DATA;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600344 }
345
Chia-I Wube0a3d92014-09-02 13:20:59 +0800346 if (info->ia.primitiveRestartEnable) {
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600347 pipeline->primitive_restart = true;
Chia-I Wube0a3d92014-09-02 13:20:59 +0800348 pipeline->primitive_restart_index = info->ia.primitiveRestartIndex;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600349 } else {
350 pipeline->primitive_restart = false;
351 }
352
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600353 return VK_SUCCESS;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600354}
355
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600356static VkResult pipeline_build_rs_state(struct intel_pipeline *pipeline,
Chia-I Wu6abcb0e2015-03-24 14:38:14 +0800357 const struct intel_pipeline_create_info* info)
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600358{
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600359 const VkPipelineRsStateCreateInfo *rs_state = &info->rs;
Chia-I Wu6abcb0e2015-03-24 14:38:14 +0800360 bool ccw;
361
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600362 pipeline->depthClipEnable = rs_state->depthClipEnable;
363 pipeline->rasterizerDiscardEnable = rs_state->rasterizerDiscardEnable;
Chia-I Wudb3fbc42015-03-24 10:55:40 +0800364 pipeline->use_rs_point_size = !rs_state->programPointSize;
Tony Barbourfa6cac72015-01-16 14:27:35 -0700365
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600366 if (rs_state->provokingVertex == VK_PROVOKING_VERTEX_FIRST) {
Tony Barbourfa6cac72015-01-16 14:27:35 -0700367 pipeline->provoking_vertex_tri = 0;
368 pipeline->provoking_vertex_trifan = 1;
369 pipeline->provoking_vertex_line = 0;
370 } else {
371 pipeline->provoking_vertex_tri = 2;
372 pipeline->provoking_vertex_trifan = 2;
373 pipeline->provoking_vertex_line = 1;
374 }
375
376 switch (rs_state->fillMode) {
Tony Barbour8205d902015-04-16 15:59:00 -0600377 case VK_FILL_MODE_POINTS:
Tony Barbourfa6cac72015-01-16 14:27:35 -0700378 pipeline->cmd_sf_fill |= GEN7_SF_DW1_FRONTFACE_POINT |
379 GEN7_SF_DW1_BACKFACE_POINT;
380 break;
Tony Barbour8205d902015-04-16 15:59:00 -0600381 case VK_FILL_MODE_WIREFRAME:
Tony Barbourfa6cac72015-01-16 14:27:35 -0700382 pipeline->cmd_sf_fill |= GEN7_SF_DW1_FRONTFACE_WIREFRAME |
383 GEN7_SF_DW1_BACKFACE_WIREFRAME;
384 break;
Tony Barbour8205d902015-04-16 15:59:00 -0600385 case VK_FILL_MODE_SOLID:
Tony Barbourfa6cac72015-01-16 14:27:35 -0700386 default:
387 pipeline->cmd_sf_fill |= GEN7_SF_DW1_FRONTFACE_SOLID |
388 GEN7_SF_DW1_BACKFACE_SOLID;
389 break;
390 }
391
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600392 ccw = (rs_state->frontFace == VK_FRONT_FACE_CCW);
Chia-I Wu6abcb0e2015-03-24 14:38:14 +0800393 /* flip the winding order */
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600394 if (info->vp.clipOrigin == VK_COORDINATE_ORIGIN_LOWER_LEFT)
Chia-I Wu6abcb0e2015-03-24 14:38:14 +0800395 ccw = !ccw;
396
397 if (ccw) {
Tony Barbourfa6cac72015-01-16 14:27:35 -0700398 pipeline->cmd_sf_fill |= GEN7_SF_DW1_FRONTWINDING_CCW;
399 pipeline->cmd_clip_cull |= GEN7_CLIP_DW1_FRONTWINDING_CCW;
400 }
401
402 switch (rs_state->cullMode) {
Tony Barbour8205d902015-04-16 15:59:00 -0600403 case VK_CULL_MODE_NONE:
Tony Barbourfa6cac72015-01-16 14:27:35 -0700404 default:
405 pipeline->cmd_sf_cull |= GEN7_SF_DW2_CULLMODE_NONE;
406 pipeline->cmd_clip_cull |= GEN7_CLIP_DW1_CULLMODE_NONE;
407 break;
Tony Barbour8205d902015-04-16 15:59:00 -0600408 case VK_CULL_MODE_FRONT:
Tony Barbourfa6cac72015-01-16 14:27:35 -0700409 pipeline->cmd_sf_cull |= GEN7_SF_DW2_CULLMODE_FRONT;
410 pipeline->cmd_clip_cull |= GEN7_CLIP_DW1_CULLMODE_FRONT;
411 break;
Tony Barbour8205d902015-04-16 15:59:00 -0600412 case VK_CULL_MODE_BACK:
Tony Barbourfa6cac72015-01-16 14:27:35 -0700413 pipeline->cmd_sf_cull |= GEN7_SF_DW2_CULLMODE_BACK;
414 pipeline->cmd_clip_cull |= GEN7_CLIP_DW1_CULLMODE_BACK;
415 break;
Tony Barbour8205d902015-04-16 15:59:00 -0600416 case VK_CULL_MODE_FRONT_AND_BACK:
Tony Barbourfa6cac72015-01-16 14:27:35 -0700417 pipeline->cmd_sf_cull |= GEN7_SF_DW2_CULLMODE_BOTH;
418 pipeline->cmd_clip_cull |= GEN7_CLIP_DW1_CULLMODE_BOTH;
419 break;
420 }
421
422 /* only GEN7+ needs cull mode in 3DSTATE_CLIP */
423 if (intel_gpu_gen(pipeline->dev->gpu) == INTEL_GEN(6))
424 pipeline->cmd_clip_cull = 0;
425
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600426 return VK_SUCCESS;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600427}
428
Courtney Goeltzenleuchter42509992014-08-21 17:33:46 -0600429static void pipeline_destroy(struct intel_obj *obj)
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600430{
431 struct intel_pipeline *pipeline = intel_pipeline_from_obj(obj);
432
Chia-I Wu3f239832014-12-11 22:57:18 +0800433 if (pipeline->active_shaders & SHADER_VERTEX_FLAG) {
Chia-I Wuf13ed3c2015-02-22 14:09:00 +0800434 intel_pipeline_shader_cleanup(&pipeline->vs, pipeline->dev->gpu);
Chia-I Wu3f239832014-12-11 22:57:18 +0800435 }
436
437 if (pipeline->active_shaders & SHADER_TESS_CONTROL_FLAG) {
Chia-I Wuf13ed3c2015-02-22 14:09:00 +0800438 intel_pipeline_shader_cleanup(&pipeline->tcs, pipeline->dev->gpu);
Chia-I Wu3f239832014-12-11 22:57:18 +0800439 }
440
441 if (pipeline->active_shaders & SHADER_TESS_EVAL_FLAG) {
Chia-I Wuf13ed3c2015-02-22 14:09:00 +0800442 intel_pipeline_shader_cleanup(&pipeline->tes, pipeline->dev->gpu);
Chia-I Wu3f239832014-12-11 22:57:18 +0800443 }
444
445 if (pipeline->active_shaders & SHADER_GEOMETRY_FLAG) {
Chia-I Wuf13ed3c2015-02-22 14:09:00 +0800446 intel_pipeline_shader_cleanup(&pipeline->gs, pipeline->dev->gpu);
Chia-I Wu3f239832014-12-11 22:57:18 +0800447 }
448
449 if (pipeline->active_shaders & SHADER_FRAGMENT_FLAG) {
Chia-I Wuf13ed3c2015-02-22 14:09:00 +0800450 intel_pipeline_shader_cleanup(&pipeline->fs, pipeline->dev->gpu);
Chia-I Wu3f239832014-12-11 22:57:18 +0800451 }
452
453 if (pipeline->active_shaders & SHADER_COMPUTE_FLAG) {
Chia-I Wuf13ed3c2015-02-22 14:09:00 +0800454 intel_pipeline_shader_cleanup(&pipeline->cs, pipeline->dev->gpu);
Chia-I Wu3f239832014-12-11 22:57:18 +0800455 }
Chia-I Wued833872014-08-23 17:00:35 +0800456
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600457 intel_base_destroy(&pipeline->obj.base);
458}
459
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600460static VkResult pipeline_get_info(struct intel_base *base, int type,
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600461 size_t *size, void *data)
Chia-I Wub1024732014-12-19 13:00:29 +0800462{
463 struct intel_pipeline *pipeline = intel_pipeline_from_base(base);
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600464 VkResult ret = VK_SUCCESS;
Chia-I Wub1024732014-12-19 13:00:29 +0800465
466 switch (type) {
Tony Barbour8205d902015-04-16 15:59:00 -0600467 case VK_OBJECT_INFO_TYPE_MEMORY_REQUIREMENTS:
Chia-I Wub1024732014-12-19 13:00:29 +0800468 {
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600469 VkMemoryRequirements *mem_req = data;
Chia-I Wub1024732014-12-19 13:00:29 +0800470
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600471 *size = sizeof(VkMemoryRequirements);
Chia-I Wub1024732014-12-19 13:00:29 +0800472 if (data) {
473 mem_req->size = pipeline->scratch_size;
474 mem_req->alignment = 1024;
Jeremy Hayesd02809a2015-04-15 14:17:56 -0600475 mem_req->memPropsAllowed = INTEL_MEMORY_PROPERTY_ALL;
Chia-I Wub1024732014-12-19 13:00:29 +0800476 }
477 }
478 break;
479 default:
480 ret = intel_base_get_info(base, type, size, data);
481 break;
482 }
483
484 return ret;
485}
486
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600487static VkResult pipeline_validate(struct intel_pipeline *pipeline)
Chia-I Wu3efef432014-08-28 15:00:16 +0800488{
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600489 /*
490 * Validate required elements
491 */
492 if (!(pipeline->active_shaders & SHADER_VERTEX_FLAG)) {
493 // TODO: Log debug message: Vertex Shader required.
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600494 return VK_ERROR_BAD_PIPELINE_DATA;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600495 }
496
497 /*
498 * Tessalation control and evaluation have to both have a shader defined or
499 * neither should have a shader defined.
500 */
501 if (((pipeline->active_shaders & SHADER_TESS_CONTROL_FLAG) == 0) !=
502 ((pipeline->active_shaders & SHADER_TESS_EVAL_FLAG) == 0) ) {
503 // TODO: Log debug message: Both Tess control and Tess eval are required to use tessalation
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600504 return VK_ERROR_BAD_PIPELINE_DATA;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600505 }
506
507 if ((pipeline->active_shaders & SHADER_COMPUTE_FLAG) &&
508 (pipeline->active_shaders & (SHADER_VERTEX_FLAG | SHADER_TESS_CONTROL_FLAG |
509 SHADER_TESS_EVAL_FLAG | SHADER_GEOMETRY_FLAG |
510 SHADER_FRAGMENT_FLAG))) {
511 // TODO: Log debug message: Can only specify compute shader when doing compute
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600512 return VK_ERROR_BAD_PIPELINE_DATA;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600513 }
514
515 /*
Tony Barbour8205d902015-04-16 15:59:00 -0600516 * VK_PRIMITIVE_TOPOLOGY_PATCH primitive topology is only valid for tessellation pipelines.
Courtney Goeltzenleuchter42509992014-08-21 17:33:46 -0600517 * Mismatching primitive topology and tessellation fails graphics pipeline creation.
518 */
519 if (pipeline->active_shaders & (SHADER_TESS_CONTROL_FLAG | SHADER_TESS_EVAL_FLAG) &&
Tony Barbour8205d902015-04-16 15:59:00 -0600520 (pipeline->topology != VK_PRIMITIVE_TOPOLOGY_PATCH)) {
Courtney Goeltzenleuchter42509992014-08-21 17:33:46 -0600521 // TODO: Log debug message: Invalid topology used with tessalation shader.
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600522 return VK_ERROR_BAD_PIPELINE_DATA;
Courtney Goeltzenleuchter42509992014-08-21 17:33:46 -0600523 }
524
Tony Barbour8205d902015-04-16 15:59:00 -0600525 if ((pipeline->topology == VK_PRIMITIVE_TOPOLOGY_PATCH) &&
Courtney Goeltzenleuchter42509992014-08-21 17:33:46 -0600526 (pipeline->active_shaders & ~(SHADER_TESS_CONTROL_FLAG | SHADER_TESS_EVAL_FLAG))) {
527 // TODO: Log debug message: Cannot use TOPOLOGY_PATCH on non-tessalation shader.
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600528 return VK_ERROR_BAD_PIPELINE_DATA;
Courtney Goeltzenleuchter42509992014-08-21 17:33:46 -0600529 }
530
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600531 return VK_SUCCESS;
Chia-I Wu3efef432014-08-28 15:00:16 +0800532}
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600533
Chia-I Wuf90ff0c2014-09-02 09:32:46 +0800534static void pipeline_build_urb_alloc_gen6(struct intel_pipeline *pipeline,
535 const struct intel_pipeline_create_info *info)
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800536{
Chia-I Wu509b3f22014-09-02 10:24:05 +0800537 const struct intel_gpu *gpu = pipeline->dev->gpu;
538 const int urb_size = ((gpu->gt == 2) ? 64 : 32) * 1024;
Chia-I Wua4d1b392014-10-10 13:57:29 +0800539 const struct intel_pipeline_shader *vs = &pipeline->vs;
540 const struct intel_pipeline_shader *gs = &pipeline->gs;
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800541 int vs_entry_size, gs_entry_size;
542 int vs_size, gs_size;
543
Chia-I Wu509b3f22014-09-02 10:24:05 +0800544 INTEL_GPU_ASSERT(gpu, 6, 6);
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800545
546 vs_entry_size = ((vs->in_count >= vs->out_count) ?
547 vs->in_count : vs->out_count);
548 gs_entry_size = (gs) ? gs->out_count : 0;
549
550 /* in bytes */
551 vs_entry_size *= sizeof(float) * 4;
552 gs_entry_size *= sizeof(float) * 4;
553
Chia-I Wua4d1b392014-10-10 13:57:29 +0800554 if (pipeline->active_shaders & SHADER_GEOMETRY_FLAG) {
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800555 vs_size = urb_size / 2;
556 gs_size = vs_size;
557 } else {
558 vs_size = urb_size;
559 gs_size = 0;
560 }
561
562 /* 3DSTATE_URB */
563 {
564 const uint8_t cmd_len = 3;
565 const uint32_t dw0 = GEN6_RENDER_CMD(3D, 3DSTATE_URB) |
566 (cmd_len - 2);
567 int vs_alloc_size, gs_alloc_size;
568 int vs_entry_count, gs_entry_count;
569 uint32_t *dw;
570
571 /* in 1024-bit rows */
572 vs_alloc_size = (vs_entry_size + 128 - 1) / 128;
573 gs_alloc_size = (gs_entry_size + 128 - 1) / 128;
574
575 /* valid range is [1, 5] */
576 if (!vs_alloc_size)
577 vs_alloc_size = 1;
578 if (!gs_alloc_size)
579 gs_alloc_size = 1;
580 assert(vs_alloc_size <= 5 && gs_alloc_size <= 5);
581
582 /* valid range is [24, 256], multiples of 4 */
583 vs_entry_count = (vs_size / 128 / vs_alloc_size) & ~3;
584 if (vs_entry_count > 256)
585 vs_entry_count = 256;
586 assert(vs_entry_count >= 24);
587
588 /* valid range is [0, 256], multiples of 4 */
589 gs_entry_count = (gs_size / 128 / gs_alloc_size) & ~3;
590 if (gs_entry_count > 256)
591 gs_entry_count = 256;
592
Courtney Goeltzenleuchter814cd292014-08-28 13:16:27 -0600593 dw = pipeline_cmd_ptr(pipeline, cmd_len);
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800594
595 dw[0] = dw0;
596 dw[1] = (vs_alloc_size - 1) << GEN6_URB_DW1_VS_ENTRY_SIZE__SHIFT |
597 vs_entry_count << GEN6_URB_DW1_VS_ENTRY_COUNT__SHIFT;
598 dw[2] = gs_entry_count << GEN6_URB_DW2_GS_ENTRY_COUNT__SHIFT |
599 (gs_alloc_size - 1) << GEN6_URB_DW2_GS_ENTRY_SIZE__SHIFT;
600 }
601}
602
Chia-I Wuf90ff0c2014-09-02 09:32:46 +0800603static void pipeline_build_urb_alloc_gen7(struct intel_pipeline *pipeline,
604 const struct intel_pipeline_create_info *info)
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800605{
Chia-I Wu509b3f22014-09-02 10:24:05 +0800606 const struct intel_gpu *gpu = pipeline->dev->gpu;
607 const int urb_size = ((gpu->gt == 3) ? 512 :
608 (gpu->gt == 2) ? 256 : 128) * 1024;
Cody Northrop306ec352014-10-06 15:11:45 -0600609 const struct intel_pipeline_shader *vs = &pipeline->vs;
610 const struct intel_pipeline_shader *gs = &pipeline->gs;
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800611 /* some space is reserved for PCBs */
Chia-I Wu509b3f22014-09-02 10:24:05 +0800612 int urb_offset = ((gpu->gt == 3) ? 32 : 16) * 1024;
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800613 int vs_entry_size, gs_entry_size;
614 int vs_size, gs_size;
615
Chia-I Wu509b3f22014-09-02 10:24:05 +0800616 INTEL_GPU_ASSERT(gpu, 7, 7.5);
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800617
618 vs_entry_size = ((vs->in_count >= vs->out_count) ?
619 vs->in_count : vs->out_count);
620 gs_entry_size = (gs) ? gs->out_count : 0;
621
622 /* in bytes */
623 vs_entry_size *= sizeof(float) * 4;
624 gs_entry_size *= sizeof(float) * 4;
625
Chia-I Wua4d1b392014-10-10 13:57:29 +0800626 if (pipeline->active_shaders & SHADER_GEOMETRY_FLAG) {
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800627 vs_size = (urb_size - urb_offset) / 2;
628 gs_size = vs_size;
629 } else {
630 vs_size = urb_size - urb_offset;
631 gs_size = 0;
632 }
633
634 /* 3DSTATE_URB_* */
635 {
636 const uint8_t cmd_len = 2;
637 int vs_alloc_size, gs_alloc_size;
638 int vs_entry_count, gs_entry_count;
639 uint32_t *dw;
640
641 /* in 512-bit rows */
642 vs_alloc_size = (vs_entry_size + 64 - 1) / 64;
643 gs_alloc_size = (gs_entry_size + 64 - 1) / 64;
644
645 if (!vs_alloc_size)
646 vs_alloc_size = 1;
647 if (!gs_alloc_size)
648 gs_alloc_size = 1;
649
650 /* avoid performance decrease due to banking */
651 if (vs_alloc_size == 5)
652 vs_alloc_size = 6;
653
654 /* in multiples of 8 */
655 vs_entry_count = (vs_size / 64 / vs_alloc_size) & ~7;
656 assert(vs_entry_count >= 32);
657
658 gs_entry_count = (gs_size / 64 / gs_alloc_size) & ~7;
659
Chia-I Wu509b3f22014-09-02 10:24:05 +0800660 if (intel_gpu_gen(gpu) >= INTEL_GEN(7.5)) {
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800661 const int max_vs_entry_count =
Chia-I Wu509b3f22014-09-02 10:24:05 +0800662 (gpu->gt >= 2) ? 1664 : 640;
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800663 const int max_gs_entry_count =
Chia-I Wu509b3f22014-09-02 10:24:05 +0800664 (gpu->gt >= 2) ? 640 : 256;
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800665 if (vs_entry_count >= max_vs_entry_count)
666 vs_entry_count = max_vs_entry_count;
667 if (gs_entry_count >= max_gs_entry_count)
668 gs_entry_count = max_gs_entry_count;
669 } else {
670 const int max_vs_entry_count =
Chia-I Wu509b3f22014-09-02 10:24:05 +0800671 (gpu->gt == 2) ? 704 : 512;
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800672 const int max_gs_entry_count =
Chia-I Wu509b3f22014-09-02 10:24:05 +0800673 (gpu->gt == 2) ? 320 : 192;
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800674 if (vs_entry_count >= max_vs_entry_count)
675 vs_entry_count = max_vs_entry_count;
676 if (gs_entry_count >= max_gs_entry_count)
677 gs_entry_count = max_gs_entry_count;
678 }
679
Courtney Goeltzenleuchter814cd292014-08-28 13:16:27 -0600680 dw = pipeline_cmd_ptr(pipeline, cmd_len*4);
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800681 dw[0] = GEN7_RENDER_CMD(3D, 3DSTATE_URB_VS) | (cmd_len - 2);
Chia-I Wu97aa4de2015-03-05 15:43:16 -0700682 dw[1] = (urb_offset / 8192) << GEN7_URB_DW1_OFFSET__SHIFT |
683 (vs_alloc_size - 1) << GEN7_URB_DW1_ENTRY_SIZE__SHIFT |
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800684 vs_entry_count;
685
686 dw += 2;
687 if (gs_size)
688 urb_offset += vs_size;
689 dw[0] = GEN7_RENDER_CMD(3D, 3DSTATE_URB_GS) | (cmd_len - 2);
Chia-I Wu97aa4de2015-03-05 15:43:16 -0700690 dw[1] = (urb_offset / 8192) << GEN7_URB_DW1_OFFSET__SHIFT |
691 (gs_alloc_size - 1) << GEN7_URB_DW1_ENTRY_SIZE__SHIFT |
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800692 gs_entry_count;
693
694 dw += 2;
695 dw[0] = GEN7_RENDER_CMD(3D, 3DSTATE_URB_HS) | (cmd_len - 2);
Chia-I Wu97aa4de2015-03-05 15:43:16 -0700696 dw[1] = (urb_offset / 8192) << GEN7_URB_DW1_OFFSET__SHIFT;
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800697
698 dw += 2;
699 dw[0] = GEN7_RENDER_CMD(3D, 3DSTATE_URB_DS) | (cmd_len - 2);
Chia-I Wu97aa4de2015-03-05 15:43:16 -0700700 dw[1] = (urb_offset / 8192) << GEN7_URB_DW1_OFFSET__SHIFT;
Chia-I Wubb2d8ca2014-08-28 23:15:48 +0800701 }
702}
703
Chia-I Wuf90ff0c2014-09-02 09:32:46 +0800704static void pipeline_build_vertex_elements(struct intel_pipeline *pipeline,
705 const struct intel_pipeline_create_info *info)
Chia-I Wu4d9ad912014-08-29 14:20:36 +0800706{
Cody Northrop306ec352014-10-06 15:11:45 -0600707 const struct intel_pipeline_shader *vs = &pipeline->vs;
Chia-I Wu1d125092014-10-08 08:49:38 +0800708 uint8_t cmd_len;
Chia-I Wu4d9ad912014-08-29 14:20:36 +0800709 uint32_t *dw;
Courtney Goeltzenleuchterf5cdad02015-03-31 16:36:30 -0600710 uint32_t i, j;
711 uint32_t attr_count;
712 uint32_t attrs_processed;
Chia-I Wu1d125092014-10-08 08:49:38 +0800713 int comps[4];
Chia-I Wu4d9ad912014-08-29 14:20:36 +0800714
Chia-I Wu509b3f22014-09-02 10:24:05 +0800715 INTEL_GPU_ASSERT(pipeline->dev->gpu, 6, 7.5);
Chia-I Wu4d9ad912014-08-29 14:20:36 +0800716
Courtney Goeltzenleuchterf5cdad02015-03-31 16:36:30 -0600717 attr_count = u_popcountll(vs->inputs_read);
718 cmd_len = 1 + 2 * attr_count;
Chia-I Wu1d125092014-10-08 08:49:38 +0800719 if (vs->uses & (INTEL_SHADER_USE_VID | INTEL_SHADER_USE_IID))
720 cmd_len += 2;
721
722 if (cmd_len == 1)
Chia-I Wu4d9ad912014-08-29 14:20:36 +0800723 return;
724
725 dw = pipeline_cmd_ptr(pipeline, cmd_len);
Chia-I Wu1d125092014-10-08 08:49:38 +0800726
727 dw[0] = GEN6_RENDER_CMD(3D, 3DSTATE_VERTEX_ELEMENTS) |
728 (cmd_len - 2);
Chia-I Wu4d9ad912014-08-29 14:20:36 +0800729 dw++;
730
Chia-I Wu4d9ad912014-08-29 14:20:36 +0800731 /* VERTEX_ELEMENT_STATE */
Courtney Goeltzenleuchterf5cdad02015-03-31 16:36:30 -0600732 for (i = 0, attrs_processed = 0; attrs_processed < attr_count; i++) {
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600733 VkVertexInputAttributeDescription *attr = NULL;
Courtney Goeltzenleuchterf5cdad02015-03-31 16:36:30 -0600734
735 /*
736 * The compiler will pack the shader references and then
737 * indicate which locations are used via the bitmask in
738 * vs->inputs_read.
739 */
740 if (!(vs->inputs_read & (1L << i))) {
GregF2dc40212014-10-31 17:31:47 -0600741 continue;
Courtney Goeltzenleuchterf5cdad02015-03-31 16:36:30 -0600742 }
743
744 /*
745 * For each bit set in the vs->inputs_read we'll need
746 * to find the corresponding attribute record and then
747 * set up the next HW vertex element based on that attribute.
748 */
749 for (j = 0; j < info->vi.attributeCount; j++) {
750 if (info->vi.pVertexAttributeDescriptions[j].location == i) {
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -0600751 attr = (VkVertexInputAttributeDescription *) &info->vi.pVertexAttributeDescriptions[j];
Courtney Goeltzenleuchterf5cdad02015-03-31 16:36:30 -0600752 attrs_processed++;
753 break;
754 }
755 }
756 assert(attr != NULL);
757
Chia-I Wu1d125092014-10-08 08:49:38 +0800758 const int format =
759 intel_format_translate_color(pipeline->dev->gpu, attr->format);
760
761 comps[0] = GEN6_VFCOMP_STORE_0;
762 comps[1] = GEN6_VFCOMP_STORE_0;
763 comps[2] = GEN6_VFCOMP_STORE_0;
764 comps[3] = icd_format_is_int(attr->format) ?
765 GEN6_VFCOMP_STORE_1_INT : GEN6_VFCOMP_STORE_1_FP;
766
767 switch (icd_format_get_channel_count(attr->format)) {
768 case 4: comps[3] = GEN6_VFCOMP_STORE_SRC; /* fall through */
769 case 3: comps[2] = GEN6_VFCOMP_STORE_SRC; /* fall through */
770 case 2: comps[1] = GEN6_VFCOMP_STORE_SRC; /* fall through */
771 case 1: comps[0] = GEN6_VFCOMP_STORE_SRC; break;
772 default:
773 break;
774 }
775
776 assert(attr->offsetInBytes <= 2047);
777
Chia-I Wu97aa4de2015-03-05 15:43:16 -0700778 dw[0] = attr->binding << GEN6_VE_DW0_VB_INDEX__SHIFT |
779 GEN6_VE_DW0_VALID |
780 format << GEN6_VE_DW0_FORMAT__SHIFT |
Chia-I Wu1d125092014-10-08 08:49:38 +0800781 attr->offsetInBytes;
782
Chia-I Wu97aa4de2015-03-05 15:43:16 -0700783 dw[1] = comps[0] << GEN6_VE_DW1_COMP0__SHIFT |
784 comps[1] << GEN6_VE_DW1_COMP1__SHIFT |
785 comps[2] << GEN6_VE_DW1_COMP2__SHIFT |
786 comps[3] << GEN6_VE_DW1_COMP3__SHIFT;
Chia-I Wu1d125092014-10-08 08:49:38 +0800787
788 dw += 2;
789 }
GregF932fcf52014-10-29 17:02:11 -0600790
791 if (vs->uses & (INTEL_SHADER_USE_VID | INTEL_SHADER_USE_IID)) {
792 comps[0] = (vs->uses & INTEL_SHADER_USE_VID) ?
793 GEN6_VFCOMP_STORE_VID : GEN6_VFCOMP_STORE_0;
794 comps[1] = (vs->uses & INTEL_SHADER_USE_IID) ?
795 GEN6_VFCOMP_STORE_IID : GEN6_VFCOMP_NOSTORE;
796 comps[2] = GEN6_VFCOMP_NOSTORE;
797 comps[3] = GEN6_VFCOMP_NOSTORE;
798
Chia-I Wu97aa4de2015-03-05 15:43:16 -0700799 dw[0] = GEN6_VE_DW0_VALID;
800 dw[1] = comps[0] << GEN6_VE_DW1_COMP0__SHIFT |
801 comps[1] << GEN6_VE_DW1_COMP1__SHIFT |
802 comps[2] << GEN6_VE_DW1_COMP2__SHIFT |
803 comps[3] << GEN6_VE_DW1_COMP3__SHIFT;
GregF932fcf52014-10-29 17:02:11 -0600804
805 dw += 2;
806 }
Chia-I Wu4d9ad912014-08-29 14:20:36 +0800807}
808
Chia-I Wub6386202015-03-24 11:13:06 +0800809static void pipeline_build_viewport(struct intel_pipeline *pipeline,
810 const struct intel_pipeline_create_info *info)
811{
812 switch (info->vp.depthMode) {
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600813 case VK_DEPTH_MODE_ZERO_TO_ONE:
Chia-I Wub6386202015-03-24 11:13:06 +0800814 pipeline->depth_zero_to_one = true;
815 break;
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600816 case VK_DEPTH_MODE_NEGATIVE_ONE_TO_ONE:
Chia-I Wub6386202015-03-24 11:13:06 +0800817 default:
818 pipeline->depth_zero_to_one = false;
819 break;
820 }
821}
822
Chia-I Wu86a5e0c2015-03-24 11:01:50 +0800823static void pipeline_build_fragment_SBE(struct intel_pipeline *pipeline,
824 const struct intel_pipeline_create_info *info)
GregF8cd81832014-11-18 18:01:01 -0700825{
826 const struct intel_pipeline_shader *fs = &pipeline->fs;
827 const struct intel_pipeline_shader *vs = &pipeline->vs;
828 uint8_t cmd_len;
829 uint32_t *body;
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600830 uint32_t attr_skip, attr_count;
831 uint32_t vue_offset, vue_len;
832 uint32_t i;
GregF8cd81832014-11-18 18:01:01 -0700833
834 INTEL_GPU_ASSERT(pipeline->dev->gpu, 6, 7.5);
835
836 cmd_len = 14;
837
Chia-I Wuf85def42015-01-29 00:34:24 +0800838 if (intel_gpu_gen(pipeline->dev->gpu) >= INTEL_GEN(7))
839 body = pipeline_cmd_ptr(pipeline, cmd_len);
840 else
841 body = pipeline->cmd_3dstate_sbe;
GregF8cd81832014-11-18 18:01:01 -0700842
GregF8cd81832014-11-18 18:01:01 -0700843 assert(!fs->reads_user_clip || vs->enable_user_clip);
844 attr_skip = vs->outputs_offset;
845 if (vs->enable_user_clip != fs->reads_user_clip) {
846 attr_skip += 2;
847 }
848 assert(vs->out_count >= attr_skip);
849 attr_count = vs->out_count - attr_skip;
850
851 // LUNARG TODO: We currently are only handling 16 attrs;
852 // ultimately, we need to handle 32
853 assert(fs->in_count <= 16);
854 assert(attr_count <= 16);
855
856 vue_offset = attr_skip / 2;
857 vue_len = (attr_count + 1) / 2;
858 if (!vue_len)
859 vue_len = 1;
860
861 body[0] = GEN7_RENDER_CMD(3D, 3DSTATE_SBE) |
862 (cmd_len - 2);
863
864 // LUNARG TODO: If the attrs needed by the FS are exactly
865 // what is written by the VS, we don't need to enable
866 // swizzling, improving performance. Even if we swizzle,
867 // we can improve performance by reducing vue_len to
868 // just include the values needed by the FS:
869 // vue_len = ceiling((max_vs_out + 1)/2)
870
871 body[1] = GEN7_SBE_DW1_ATTR_SWIZZLE_ENABLE |
872 fs->in_count << GEN7_SBE_DW1_ATTR_COUNT__SHIFT |
873 vue_len << GEN7_SBE_DW1_URB_READ_LEN__SHIFT |
874 vue_offset << GEN7_SBE_DW1_URB_READ_OFFSET__SHIFT;
875
Chia-I Wu86a5e0c2015-03-24 11:01:50 +0800876 switch (info->rs.pointOrigin) {
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600877 case VK_COORDINATE_ORIGIN_UPPER_LEFT:
Chia-I Wu86a5e0c2015-03-24 11:01:50 +0800878 body[1] |= GEN7_SBE_DW1_POINT_SPRITE_TEXCOORD_UPPERLEFT;
879 break;
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -0600880 case VK_COORDINATE_ORIGIN_LOWER_LEFT:
Chia-I Wu86a5e0c2015-03-24 11:01:50 +0800881 body[1] |= GEN7_SBE_DW1_POINT_SPRITE_TEXCOORD_LOWERLEFT;
882 break;
883 default:
884 assert(!"unknown point origin");
885 break;
886 }
887
GregF8cd81832014-11-18 18:01:01 -0700888 uint16_t vs_slot[fs->in_count];
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -0600889 int32_t fs_in = 0;
890 int32_t vs_out = - (vue_offset * 2 - vs->outputs_offset);
GregF8cd81832014-11-18 18:01:01 -0700891 for (i=0; i < 64; i++) {
Cody Northropd75c13e2015-01-02 14:07:20 -0700892 bool vsWrites = vs->outputs_written & (1L << i);
893 bool fsReads = fs->inputs_read & (1L << i);
894
895 if (fsReads) {
GregF8cd81832014-11-18 18:01:01 -0700896 assert(vs_out >= 0);
897 assert(fs_in < fs->in_count);
898 vs_slot[fs_in] = vs_out;
Cody Northropd75c13e2015-01-02 14:07:20 -0700899
900 if (!vsWrites) {
901 // If the vertex shader did not write this input, we cannot
902 // program the SBE to read it. Our choices are to allow it to
903 // read junk from a GRF, or get zero. We're choosing zero.
904 if (i >= fs->generic_input_start) {
Chia-I Wu97aa4de2015-03-05 15:43:16 -0700905 vs_slot[fs_in] = GEN8_SBE_SWIZ_CONST_0000 |
906 GEN8_SBE_SWIZ_OVERRIDE_X |
907 GEN8_SBE_SWIZ_OVERRIDE_Y |
908 GEN8_SBE_SWIZ_OVERRIDE_Z |
909 GEN8_SBE_SWIZ_OVERRIDE_W;
Cody Northropd75c13e2015-01-02 14:07:20 -0700910 }
911 }
912
GregF8cd81832014-11-18 18:01:01 -0700913 fs_in += 1;
914 }
Cody Northropd75c13e2015-01-02 14:07:20 -0700915 if (vsWrites) {
GregF8cd81832014-11-18 18:01:01 -0700916 vs_out += 1;
917 }
918 }
919
920 for (i = 0; i < 8; i++) {
921 uint16_t hi, lo;
922
923 /* no attr swizzles */
924 if (i * 2 + 1 < fs->in_count) {
925 lo = vs_slot[i * 2];
926 hi = vs_slot[i * 2 + 1];
927 } else if (i * 2 < fs->in_count) {
928 lo = vs_slot[i * 2];
929 hi = 0;
930 } else {
931 hi = 0;
932 lo = 0;
933 }
934
Chia-I Wu97aa4de2015-03-05 15:43:16 -0700935 body[2 + i] = hi << GEN8_SBE_SWIZ_HIGH__SHIFT | lo;
GregF8cd81832014-11-18 18:01:01 -0700936 }
937
Tony Barbour8205d902015-04-16 15:59:00 -0600938 if (info->ia.topology == VK_PRIMITIVE_TOPOLOGY_POINT_LIST)
Chia-I Wu7f390562015-03-25 08:47:18 +0800939 body[10] = fs->point_sprite_enables;
940 else
941 body[10] = 0;
Chia-I Wu86a5e0c2015-03-24 11:01:50 +0800942
GregF8cd81832014-11-18 18:01:01 -0700943 body[11] = 0; /* constant interpolation enables */
944 body[12] = 0; /* WrapShortest enables */
945 body[13] = 0;
946}
947
Chia-I Wuf90ff0c2014-09-02 09:32:46 +0800948static void pipeline_build_gs(struct intel_pipeline *pipeline,
949 const struct intel_pipeline_create_info *info)
Courtney Goeltzenleuchterb2867702014-08-28 17:44:05 -0600950{
Courtney Goeltzenleuchterb2867702014-08-28 17:44:05 -0600951 // gen7_emit_3DSTATE_GS done by cmd_pipeline
Courtney Goeltzenleuchterb2867702014-08-28 17:44:05 -0600952}
953
Chia-I Wuf90ff0c2014-09-02 09:32:46 +0800954static void pipeline_build_hs(struct intel_pipeline *pipeline,
955 const struct intel_pipeline_create_info *info)
Courtney Goeltzenleuchterdee81a62014-08-28 18:05:24 -0600956{
957 const uint8_t cmd_len = 7;
958 const uint32_t dw0 = GEN7_RENDER_CMD(3D, 3DSTATE_HS) | (cmd_len - 2);
959 uint32_t *dw;
960
Chia-I Wu509b3f22014-09-02 10:24:05 +0800961 INTEL_GPU_ASSERT(pipeline->dev->gpu, 7, 7.5);
Courtney Goeltzenleuchterdee81a62014-08-28 18:05:24 -0600962
Chia-I Wuf90ff0c2014-09-02 09:32:46 +0800963 dw = pipeline_cmd_ptr(pipeline, cmd_len);
Courtney Goeltzenleuchterdee81a62014-08-28 18:05:24 -0600964 dw[0] = dw0;
965 dw[1] = 0;
966 dw[2] = 0;
967 dw[3] = 0;
968 dw[4] = 0;
969 dw[5] = 0;
970 dw[6] = 0;
971}
972
Chia-I Wuf90ff0c2014-09-02 09:32:46 +0800973static void pipeline_build_te(struct intel_pipeline *pipeline,
974 const struct intel_pipeline_create_info *info)
Courtney Goeltzenleuchterdee81a62014-08-28 18:05:24 -0600975{
976 const uint8_t cmd_len = 4;
977 const uint32_t dw0 = GEN7_RENDER_CMD(3D, 3DSTATE_TE) | (cmd_len - 2);
978 uint32_t *dw;
979
Chia-I Wu509b3f22014-09-02 10:24:05 +0800980 INTEL_GPU_ASSERT(pipeline->dev->gpu, 7, 7.5);
Courtney Goeltzenleuchterdee81a62014-08-28 18:05:24 -0600981
Chia-I Wuf90ff0c2014-09-02 09:32:46 +0800982 dw = pipeline_cmd_ptr(pipeline, cmd_len);
Courtney Goeltzenleuchterdee81a62014-08-28 18:05:24 -0600983 dw[0] = dw0;
984 dw[1] = 0;
985 dw[2] = 0;
986 dw[3] = 0;
987}
988
Chia-I Wuf90ff0c2014-09-02 09:32:46 +0800989static void pipeline_build_ds(struct intel_pipeline *pipeline,
990 const struct intel_pipeline_create_info *info)
Courtney Goeltzenleuchterdee81a62014-08-28 18:05:24 -0600991{
992 const uint8_t cmd_len = 6;
993 const uint32_t dw0 = GEN7_RENDER_CMD(3D, 3DSTATE_DS) | (cmd_len - 2);
994 uint32_t *dw;
995
Chia-I Wu509b3f22014-09-02 10:24:05 +0800996 INTEL_GPU_ASSERT(pipeline->dev->gpu, 7, 7.5);
Courtney Goeltzenleuchterdee81a62014-08-28 18:05:24 -0600997
Chia-I Wuf90ff0c2014-09-02 09:32:46 +0800998 dw = pipeline_cmd_ptr(pipeline, cmd_len);
Courtney Goeltzenleuchterdee81a62014-08-28 18:05:24 -0600999 dw[0] = dw0;
1000 dw[1] = 0;
1001 dw[2] = 0;
1002 dw[3] = 0;
1003 dw[4] = 0;
1004 dw[5] = 0;
1005}
1006
Tony Barbourfa6cac72015-01-16 14:27:35 -07001007static void pipeline_build_depth_stencil(struct intel_pipeline *pipeline,
1008 const struct intel_pipeline_create_info *info)
1009{
1010 pipeline->cmd_depth_stencil = 0;
1011
1012 if (info->db.stencilTestEnable) {
1013 pipeline->cmd_depth_stencil = 1 << 31 |
Tony Barbour8205d902015-04-16 15:59:00 -06001014 translate_compare_func(info->db.front.stencilCompareOp) << 28 |
Tony Barbourfa6cac72015-01-16 14:27:35 -07001015 translate_stencil_op(info->db.front.stencilFailOp) << 25 |
1016 translate_stencil_op(info->db.front.stencilDepthFailOp) << 22 |
1017 translate_stencil_op(info->db.front.stencilPassOp) << 19 |
1018 1 << 15 |
Tony Barbour8205d902015-04-16 15:59:00 -06001019 translate_compare_func(info->db.back.stencilCompareOp) << 12 |
Tony Barbourfa6cac72015-01-16 14:27:35 -07001020 translate_stencil_op(info->db.back.stencilFailOp) << 9 |
1021 translate_stencil_op(info->db.back.stencilDepthFailOp) << 6 |
1022 translate_stencil_op(info->db.back.stencilPassOp) << 3;
1023 }
1024
1025 pipeline->stencilTestEnable = info->db.stencilTestEnable;
1026
1027 /*
1028 * From the Sandy Bridge PRM, volume 2 part 1, page 360:
1029 *
1030 * "Enabling the Depth Test function without defining a Depth Buffer is
1031 * UNDEFINED."
1032 *
1033 * From the Sandy Bridge PRM, volume 2 part 1, page 375:
1034 *
1035 * "A Depth Buffer must be defined before enabling writes to it, or
1036 * operation is UNDEFINED."
1037 *
1038 * TODO We do not check these yet.
1039 */
1040 if (info->db.depthTestEnable) {
1041 pipeline->cmd_depth_test = GEN6_ZS_DW2_DEPTH_TEST_ENABLE |
Tony Barbour8205d902015-04-16 15:59:00 -06001042 translate_compare_func(info->db.depthCompareOp) << 27;
Tony Barbourfa6cac72015-01-16 14:27:35 -07001043 } else {
1044 pipeline->cmd_depth_test = GEN6_COMPAREFUNCTION_ALWAYS << 27;
1045 }
1046
1047 if (info->db.depthWriteEnable)
1048 pipeline->cmd_depth_test |= GEN6_ZS_DW2_DEPTH_WRITE_ENABLE;
1049}
1050
Tony Barbourfa6cac72015-01-16 14:27:35 -07001051static void pipeline_build_msaa(struct intel_pipeline *pipeline,
1052 const struct intel_pipeline_create_info *info)
1053{
1054 uint32_t cmd, cmd_len;
1055 uint32_t *dw;
1056
1057 INTEL_GPU_ASSERT(pipeline->dev->gpu, 6, 7.5);
1058
Chia-I Wu8ada4242015-03-02 11:19:33 -07001059 pipeline->sample_count = (info->ms.samples <= 1) ? 1 : info->ms.samples;
Tony Barbourfa6cac72015-01-16 14:27:35 -07001060
1061 /* 3DSTATE_SAMPLE_MASK */
1062 cmd = GEN6_RENDER_CMD(3D, 3DSTATE_SAMPLE_MASK);
1063 cmd_len = 2;
1064
Chia-I Wu8ada4242015-03-02 11:19:33 -07001065 dw = pipeline_cmd_ptr(pipeline, cmd_len);
Tony Barbourfa6cac72015-01-16 14:27:35 -07001066 dw[0] = cmd | (cmd_len - 2);
1067 dw[1] = info->ms.sampleMask & ((1 << pipeline->sample_count) - 1);
1068 pipeline->cmd_sample_mask = dw[1];
1069}
1070
1071static void pipeline_build_cb(struct intel_pipeline *pipeline,
1072 const struct intel_pipeline_create_info *info)
1073{
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -06001074 uint32_t i;
Tony Barbourfa6cac72015-01-16 14:27:35 -07001075
1076 INTEL_GPU_ASSERT(pipeline->dev->gpu, 6, 7.5);
1077 STATIC_ASSERT(ARRAY_SIZE(pipeline->cmd_cb) >= INTEL_MAX_RENDER_TARGETS*2);
1078 assert(info->cb.attachmentCount <= INTEL_MAX_RENDER_TARGETS);
1079
1080 uint32_t *dw = pipeline->cmd_cb;
1081
1082 for (i = 0; i < info->cb.attachmentCount; i++) {
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -06001083 const VkPipelineCbAttachmentState *att = &info->cb.pAttachments[i];
Tony Barbourfa6cac72015-01-16 14:27:35 -07001084 uint32_t dw0, dw1;
1085
1086
1087 dw0 = 0;
Chia-I Wu97aa4de2015-03-05 15:43:16 -07001088 dw1 = GEN6_RT_DW1_COLORCLAMP_RTFORMAT |
1089 GEN6_RT_DW1_PRE_BLEND_CLAMP |
1090 GEN6_RT_DW1_POST_BLEND_CLAMP;
Tony Barbourfa6cac72015-01-16 14:27:35 -07001091
1092 if (att->blendEnable) {
1093 dw0 = 1 << 31 |
Tony Barbour8205d902015-04-16 15:59:00 -06001094 translate_blend_func(att->blendOpAlpha) << 26 |
Tony Barbourfa6cac72015-01-16 14:27:35 -07001095 translate_blend(att->srcBlendAlpha) << 20 |
1096 translate_blend(att->destBlendAlpha) << 15 |
Tony Barbour8205d902015-04-16 15:59:00 -06001097 translate_blend_func(att->blendOpColor) << 11 |
Tony Barbourfa6cac72015-01-16 14:27:35 -07001098 translate_blend(att->srcBlendColor) << 5 |
1099 translate_blend(att->destBlendColor);
1100
Tony Barbour8205d902015-04-16 15:59:00 -06001101 if (att->blendOpAlpha != att->blendOpColor ||
Tony Barbourfa6cac72015-01-16 14:27:35 -07001102 att->srcBlendAlpha != att->srcBlendColor ||
1103 att->destBlendAlpha != att->destBlendColor)
1104 dw0 |= 1 << 30;
Courtney Goeltzenleuchterdf13a4d2015-02-11 14:14:45 -07001105
1106 pipeline->dual_source_blend_enable = icd_pipeline_cb_att_needs_dual_source_blending(att);
Tony Barbourfa6cac72015-01-16 14:27:35 -07001107 }
1108
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001109 if (info->cb.logicOp != VK_LOGIC_OP_COPY) {
Tony Barbourfa6cac72015-01-16 14:27:35 -07001110 int logicop;
1111
1112 switch (info->cb.logicOp) {
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001113 case VK_LOGIC_OP_CLEAR: logicop = GEN6_LOGICOP_CLEAR; break;
1114 case VK_LOGIC_OP_AND: logicop = GEN6_LOGICOP_AND; break;
1115 case VK_LOGIC_OP_AND_REVERSE: logicop = GEN6_LOGICOP_AND_REVERSE; break;
1116 case VK_LOGIC_OP_AND_INVERTED: logicop = GEN6_LOGICOP_AND_INVERTED; break;
1117 case VK_LOGIC_OP_NOOP: logicop = GEN6_LOGICOP_NOOP; break;
1118 case VK_LOGIC_OP_XOR: logicop = GEN6_LOGICOP_XOR; break;
1119 case VK_LOGIC_OP_OR: logicop = GEN6_LOGICOP_OR; break;
1120 case VK_LOGIC_OP_NOR: logicop = GEN6_LOGICOP_NOR; break;
1121 case VK_LOGIC_OP_EQUIV: logicop = GEN6_LOGICOP_EQUIV; break;
1122 case VK_LOGIC_OP_INVERT: logicop = GEN6_LOGICOP_INVERT; break;
1123 case VK_LOGIC_OP_OR_REVERSE: logicop = GEN6_LOGICOP_OR_REVERSE; break;
1124 case VK_LOGIC_OP_COPY_INVERTED: logicop = GEN6_LOGICOP_COPY_INVERTED; break;
1125 case VK_LOGIC_OP_OR_INVERTED: logicop = GEN6_LOGICOP_OR_INVERTED; break;
1126 case VK_LOGIC_OP_NAND: logicop = GEN6_LOGICOP_NAND; break;
1127 case VK_LOGIC_OP_SET: logicop = GEN6_LOGICOP_SET; break;
Tony Barbourfa6cac72015-01-16 14:27:35 -07001128 default:
1129 assert(!"unknown logic op");
1130 logicop = GEN6_LOGICOP_CLEAR;
1131 break;
1132 }
1133
Chia-I Wu97aa4de2015-03-05 15:43:16 -07001134 dw1 |= GEN6_RT_DW1_LOGICOP_ENABLE |
1135 logicop << GEN6_RT_DW1_LOGICOP_FUNC__SHIFT;
Tony Barbourfa6cac72015-01-16 14:27:35 -07001136 }
1137
1138 if (!(att->channelWriteMask & 0x1))
Chia-I Wu97aa4de2015-03-05 15:43:16 -07001139 dw1 |= GEN6_RT_DW1_WRITE_DISABLE_R;
Tony Barbourfa6cac72015-01-16 14:27:35 -07001140 if (!(att->channelWriteMask & 0x2))
Chia-I Wu97aa4de2015-03-05 15:43:16 -07001141 dw1 |= GEN6_RT_DW1_WRITE_DISABLE_G;
Tony Barbourfa6cac72015-01-16 14:27:35 -07001142 if (!(att->channelWriteMask & 0x4))
Chia-I Wu97aa4de2015-03-05 15:43:16 -07001143 dw1 |= GEN6_RT_DW1_WRITE_DISABLE_B;
Tony Barbourfa6cac72015-01-16 14:27:35 -07001144 if (!(att->channelWriteMask & 0x8))
Chia-I Wu97aa4de2015-03-05 15:43:16 -07001145 dw1 |= GEN6_RT_DW1_WRITE_DISABLE_A;
Tony Barbourfa6cac72015-01-16 14:27:35 -07001146
1147 dw[2 * i] = dw0;
1148 dw[2 * i + 1] = dw1;
1149 }
1150
1151 for (i=info->cb.attachmentCount; i < INTEL_MAX_RENDER_TARGETS; i++)
1152 {
1153 dw[2 * i] = 0;
Chia-I Wu97aa4de2015-03-05 15:43:16 -07001154 dw[2 * i + 1] = GEN6_RT_DW1_COLORCLAMP_RTFORMAT |
1155 GEN6_RT_DW1_PRE_BLEND_CLAMP |
1156 GEN6_RT_DW1_POST_BLEND_CLAMP |
1157 GEN6_RT_DW1_WRITE_DISABLE_R |
1158 GEN6_RT_DW1_WRITE_DISABLE_G |
1159 GEN6_RT_DW1_WRITE_DISABLE_B |
1160 GEN6_RT_DW1_WRITE_DISABLE_A;
Tony Barbourfa6cac72015-01-16 14:27:35 -07001161 }
1162
1163}
1164
1165
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -06001166static VkResult pipeline_build_all(struct intel_pipeline *pipeline,
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001167 const struct intel_pipeline_create_info *info)
Chia-I Wu3efef432014-08-28 15:00:16 +08001168{
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -06001169 VkResult ret;
Chia-I Wu3efef432014-08-28 15:00:16 +08001170
Chia-I Wu98824592014-09-02 09:42:46 +08001171 ret = pipeline_build_shaders(pipeline, info);
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001172 if (ret != VK_SUCCESS)
Chia-I Wu98824592014-09-02 09:42:46 +08001173 return ret;
1174
Chia-I Wu1d125092014-10-08 08:49:38 +08001175 if (info->vi.bindingCount > ARRAY_SIZE(pipeline->vb) ||
1176 info->vi.attributeCount > ARRAY_SIZE(pipeline->vb))
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001177 return VK_ERROR_BAD_PIPELINE_DATA;
Chia-I Wu1d125092014-10-08 08:49:38 +08001178
1179 pipeline->vb_count = info->vi.bindingCount;
1180 memcpy(pipeline->vb, info->vi.pVertexBindingDescriptions,
1181 sizeof(pipeline->vb[0]) * pipeline->vb_count);
1182
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001183 pipeline_build_vertex_elements(pipeline, info);
Chia-I Wub6386202015-03-24 11:13:06 +08001184 pipeline_build_viewport(pipeline, info);
Chia-I Wu86a5e0c2015-03-24 11:01:50 +08001185 pipeline_build_fragment_SBE(pipeline, info);
Tony Barbourfa6cac72015-01-16 14:27:35 -07001186 pipeline_build_msaa(pipeline, info);
Chia-I Wu5bdb0962015-01-24 12:49:28 +08001187 pipeline_build_depth_stencil(pipeline, info);
Chia-I Wu4d9ad912014-08-29 14:20:36 +08001188
Chia-I Wu509b3f22014-09-02 10:24:05 +08001189 if (intel_gpu_gen(pipeline->dev->gpu) >= INTEL_GEN(7)) {
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001190 pipeline_build_urb_alloc_gen7(pipeline, info);
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001191 pipeline_build_gs(pipeline, info);
1192 pipeline_build_hs(pipeline, info);
1193 pipeline_build_te(pipeline, info);
1194 pipeline_build_ds(pipeline, info);
Chia-I Wu8370b402014-08-29 12:28:37 +08001195
1196 pipeline->wa_flags = INTEL_CMD_WA_GEN6_PRE_DEPTH_STALL_WRITE |
1197 INTEL_CMD_WA_GEN6_PRE_COMMAND_SCOREBOARD_STALL |
1198 INTEL_CMD_WA_GEN7_PRE_VS_DEPTH_STALL_WRITE |
1199 INTEL_CMD_WA_GEN7_POST_COMMAND_CS_STALL |
1200 INTEL_CMD_WA_GEN7_POST_COMMAND_DEPTH_STALL;
Chia-I Wubb2d8ca2014-08-28 23:15:48 +08001201 } else {
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001202 pipeline_build_urb_alloc_gen6(pipeline, info);
Chia-I Wu8370b402014-08-29 12:28:37 +08001203
1204 pipeline->wa_flags = INTEL_CMD_WA_GEN6_PRE_DEPTH_STALL_WRITE |
1205 INTEL_CMD_WA_GEN6_PRE_COMMAND_SCOREBOARD_STALL;
Chia-I Wubb2d8ca2014-08-28 23:15:48 +08001206 }
1207
Chia-I Wube0a3d92014-09-02 13:20:59 +08001208 ret = pipeline_build_ia(pipeline, info);
Chia-I Wu3efef432014-08-28 15:00:16 +08001209
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001210 if (ret == VK_SUCCESS)
Chia-I Wu6abcb0e2015-03-24 14:38:14 +08001211 ret = pipeline_build_rs_state(pipeline, info);
Chia-I Wu3efef432014-08-28 15:00:16 +08001212
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001213 if (ret == VK_SUCCESS) {
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001214 pipeline->db_format = info->db.format;
Tony Barbourfa6cac72015-01-16 14:27:35 -07001215 pipeline_build_cb(pipeline, info);
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001216 pipeline->cb_state = info->cb;
1217 pipeline->tess_state = info->tess;
Chia-I Wu3efef432014-08-28 15:00:16 +08001218 }
1219
1220 return ret;
1221}
1222
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001223struct intel_pipeline_create_info_header {
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -06001224 VkStructureType struct_type;
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001225 const struct intel_pipeline_create_info_header *next;
1226};
1227
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -06001228static VkResult pipeline_create_info_init(struct intel_pipeline_create_info *info,
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001229 const struct intel_pipeline_create_info_header *header)
Chia-I Wu3efef432014-08-28 15:00:16 +08001230{
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001231 memset(info, 0, sizeof(*info));
Chia-I Wu3efef432014-08-28 15:00:16 +08001232
Tony Barbourfa6cac72015-01-16 14:27:35 -07001233
1234 /*
1235 * Do we need to set safe defaults in case the app doesn't provide all of
1236 * the necessary create infos?
1237 */
1238 info->ms.samples = 1;
1239 info->ms.sampleMask = 1;
1240
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001241 while (header) {
1242 const void *src = (const void *) header;
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -06001243 size_t size;
Chia-I Wu3efef432014-08-28 15:00:16 +08001244 void *dst;
1245
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001246 switch (header->struct_type) {
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001247 case VK_STRUCTURE_TYPE_GRAPHICS_PIPELINE_CREATE_INFO:
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001248 size = sizeof(info->graphics);
1249 dst = &info->graphics;
Chia-I Wu3efef432014-08-28 15:00:16 +08001250 break;
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001251 case VK_STRUCTURE_TYPE_PIPELINE_VERTEX_INPUT_CREATE_INFO:
Chia-I Wu1d125092014-10-08 08:49:38 +08001252 size = sizeof(info->vi);
1253 dst = &info->vi;
1254 break;
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001255 case VK_STRUCTURE_TYPE_PIPELINE_IA_STATE_CREATE_INFO:
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001256 size = sizeof(info->ia);
1257 dst = &info->ia;
Chia-I Wu3efef432014-08-28 15:00:16 +08001258 break;
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001259 case VK_STRUCTURE_TYPE_PIPELINE_DS_STATE_CREATE_INFO:
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001260 size = sizeof(info->db);
1261 dst = &info->db;
Chia-I Wu3efef432014-08-28 15:00:16 +08001262 break;
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001263 case VK_STRUCTURE_TYPE_PIPELINE_CB_STATE_CREATE_INFO:
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001264 size = sizeof(info->cb);
1265 dst = &info->cb;
Chia-I Wu3efef432014-08-28 15:00:16 +08001266 break;
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001267 case VK_STRUCTURE_TYPE_PIPELINE_RS_STATE_CREATE_INFO:
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001268 size = sizeof(info->rs);
1269 dst = &info->rs;
Chia-I Wu3efef432014-08-28 15:00:16 +08001270 break;
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001271 case VK_STRUCTURE_TYPE_PIPELINE_TESS_STATE_CREATE_INFO:
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001272 size = sizeof(info->tess);
1273 dst = &info->tess;
Chia-I Wu3efef432014-08-28 15:00:16 +08001274 break;
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001275 case VK_STRUCTURE_TYPE_PIPELINE_MS_STATE_CREATE_INFO:
Tony Barbourfa6cac72015-01-16 14:27:35 -07001276 size = sizeof(info->ms);
1277 dst = &info->ms;
1278 break;
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001279 case VK_STRUCTURE_TYPE_PIPELINE_VP_STATE_CREATE_INFO:
Tony Barbourfa6cac72015-01-16 14:27:35 -07001280 size = sizeof(info->vp);
1281 dst = &info->vp;
1282 break;
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001283 case VK_STRUCTURE_TYPE_PIPELINE_SHADER_STAGE_CREATE_INFO:
Chia-I Wu3efef432014-08-28 15:00:16 +08001284 {
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -06001285 const VkPipelineShader *shader =
1286 (const VkPipelineShader *) (header + 1);
Chia-I Wu3efef432014-08-28 15:00:16 +08001287
1288 src = (const void *) shader;
1289 size = sizeof(*shader);
1290
1291 switch (shader->stage) {
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001292 case VK_SHADER_STAGE_VERTEX:
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001293 dst = &info->vs;
Chia-I Wu3efef432014-08-28 15:00:16 +08001294 break;
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001295 case VK_SHADER_STAGE_TESS_CONTROL:
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001296 dst = &info->tcs;
Chia-I Wu3efef432014-08-28 15:00:16 +08001297 break;
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001298 case VK_SHADER_STAGE_TESS_EVALUATION:
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001299 dst = &info->tes;
Chia-I Wu3efef432014-08-28 15:00:16 +08001300 break;
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001301 case VK_SHADER_STAGE_GEOMETRY:
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001302 dst = &info->gs;
Chia-I Wu3efef432014-08-28 15:00:16 +08001303 break;
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001304 case VK_SHADER_STAGE_FRAGMENT:
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001305 dst = &info->fs;
Chia-I Wu3efef432014-08-28 15:00:16 +08001306 break;
Chia-I Wu3efef432014-08-28 15:00:16 +08001307 default:
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001308 return VK_ERROR_BAD_PIPELINE_DATA;
Chia-I Wu3efef432014-08-28 15:00:16 +08001309 break;
1310 }
1311 }
1312 break;
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001313 case VK_STRUCTURE_TYPE_COMPUTE_PIPELINE_CREATE_INFO:
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001314 size = sizeof(info->compute);
1315 dst = &info->compute;
Chia-I Wu3efef432014-08-28 15:00:16 +08001316 break;
1317 default:
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001318 return VK_ERROR_BAD_PIPELINE_DATA;
Chia-I Wu3efef432014-08-28 15:00:16 +08001319 break;
1320 }
1321
1322 memcpy(dst, src, size);
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001323 header = header->next;
Chia-I Wu3efef432014-08-28 15:00:16 +08001324 }
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -06001325
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001326 return VK_SUCCESS;
Chia-I Wu3efef432014-08-28 15:00:16 +08001327}
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -06001328
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -06001329static VkResult graphics_pipeline_create(struct intel_dev *dev,
1330 const VkGraphicsPipelineCreateInfo *info_,
Chia-I Wu3efef432014-08-28 15:00:16 +08001331 struct intel_pipeline **pipeline_ret)
1332{
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001333 struct intel_pipeline_create_info info;
Chia-I Wu3efef432014-08-28 15:00:16 +08001334 struct intel_pipeline *pipeline;
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -06001335 VkResult ret;
Chia-I Wu3efef432014-08-28 15:00:16 +08001336
Chia-I Wu509b3f22014-09-02 10:24:05 +08001337 ret = pipeline_create_info_init(&info,
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001338 (const struct intel_pipeline_create_info_header *) info_);
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001339 if (ret != VK_SUCCESS)
Chia-I Wu3efef432014-08-28 15:00:16 +08001340 return ret;
1341
Chia-I Wu545c2e12015-02-22 13:19:54 +08001342 pipeline = (struct intel_pipeline *) intel_base_create(&dev->base.handle,
1343 sizeof(*pipeline), dev->base.dbg,
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001344 VK_DBG_OBJECT_GRAPHICS_PIPELINE, info_, 0);
Chia-I Wu3efef432014-08-28 15:00:16 +08001345 if (!pipeline)
Tony Barbour8205d902015-04-16 15:59:00 -06001346 return VK_ERROR_OUT_OF_HOST_MEMORY;
Chia-I Wu3efef432014-08-28 15:00:16 +08001347
1348 pipeline->dev = dev;
Chia-I Wudf601c42015-04-17 01:58:07 +08001349 pipeline->layout_chain =
1350 intel_desc_layout_chain(info.graphics.pSetLayoutChain);
1351
Chia-I Wub1024732014-12-19 13:00:29 +08001352 pipeline->obj.base.get_info = pipeline_get_info;
Chia-I Wu3efef432014-08-28 15:00:16 +08001353 pipeline->obj.destroy = pipeline_destroy;
Chia-I Wu3efef432014-08-28 15:00:16 +08001354
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001355 ret = pipeline_build_all(pipeline, &info);
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001356 if (ret == VK_SUCCESS)
Chia-I Wuf90ff0c2014-09-02 09:32:46 +08001357 ret = pipeline_validate(pipeline);
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001358 if (ret != VK_SUCCESS) {
Chia-I Wu3efef432014-08-28 15:00:16 +08001359 pipeline_destroy(&pipeline->obj);
1360 return ret;
1361 }
1362
1363 *pipeline_ret = pipeline;
1364
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001365 return VK_SUCCESS;
Chia-I Wu3efef432014-08-28 15:00:16 +08001366}
1367
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -06001368ICD_EXPORT VkResult VKAPI vkCreateGraphicsPipeline(
1369 VkDevice device,
1370 const VkGraphicsPipelineCreateInfo* pCreateInfo,
1371 VkPipeline* pPipeline)
Chia-I Wu3efef432014-08-28 15:00:16 +08001372{
1373 struct intel_dev *dev = intel_dev(device);
1374
1375 return graphics_pipeline_create(dev, pCreateInfo,
1376 (struct intel_pipeline **) pPipeline);
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -06001377}
1378
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -06001379ICD_EXPORT VkResult VKAPI vkCreateGraphicsPipelineDerivative(
1380 VkDevice device,
1381 const VkGraphicsPipelineCreateInfo* pCreateInfo,
1382 VkPipeline basePipeline,
1383 VkPipeline* pPipeline)
Courtney Goeltzenleuchter32876a12015-03-25 15:37:49 -06001384{
1385 struct intel_dev *dev = intel_dev(device);
1386
1387 /* TODO: Use basePipeline to optimize creation of derivative */
1388
1389 return graphics_pipeline_create(dev, pCreateInfo,
1390 (struct intel_pipeline **) pPipeline);
1391}
1392
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -06001393ICD_EXPORT VkResult VKAPI vkCreateComputePipeline(
1394 VkDevice device,
1395 const VkComputePipelineCreateInfo* pCreateInfo,
1396 VkPipeline* pPipeline)
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -06001397{
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001398 return VK_ERROR_UNAVAILABLE;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -06001399}
1400
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -06001401ICD_EXPORT VkResult VKAPI vkStorePipeline(
1402 VkPipeline pipeline,
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -06001403 size_t* pDataSize,
1404 void* pData)
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -06001405{
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001406 return VK_ERROR_UNAVAILABLE;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -06001407}
1408
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -06001409ICD_EXPORT VkResult VKAPI vkLoadPipeline(
1410 VkDevice device,
Mark Lobodzinskie2d07a52015-01-29 08:55:56 -06001411 size_t dataSize,
1412 const void* pData,
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -06001413 VkPipeline* pPipeline)
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -06001414{
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001415 return VK_ERROR_UNAVAILABLE;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -06001416}
1417
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -06001418ICD_EXPORT VkResult VKAPI vkLoadPipelineDerivative(
1419 VkDevice device,
Courtney Goeltzenleuchter32876a12015-03-25 15:37:49 -06001420 size_t dataSize,
1421 const void* pData,
Courtney Goeltzenleuchter382489d2015-04-10 08:34:15 -06001422 VkPipeline basePipeline,
1423 VkPipeline* pPipeline)
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -06001424{
Courtney Goeltzenleuchter9cc421e2015-04-08 15:36:08 -06001425 return VK_ERROR_UNAVAILABLE;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -06001426}