blob: ec5616672210b9ce7b5c6819d1ff8f4f0036e9a8 [file] [log] [blame]
Meng Wang43bbb872018-12-10 12:32:05 +08001// SPDX-License-Identifier: GPL-2.0-only
Vatsal Bucha39ead2c2018-12-14 12:22:46 +05302/* Copyright (c) 2018-2019, The Linux Foundation. All rights reserved.
Laxminath Kasam989fccf2018-06-15 16:53:31 +05303 */
4
5#include <linux/module.h>
6#include <linux/init.h>
7#include <linux/clk.h>
8#include <linux/io.h>
9#include <linux/platform_device.h>
10#include <linux/regmap.h>
11#include <sound/soc.h>
12#include <sound/soc-dapm.h>
13#include <sound/tlv.h>
Sudheer Papothia3e969d2018-10-27 06:22:10 +053014#include <soc/swr-common.h>
Laxminath Kasamfb0d6832018-09-22 01:49:52 +053015#include <soc/swr-wcd.h>
Meng Wang11a25cf2018-10-31 14:11:26 +080016#include <asoc/msm-cdc-pinctrl.h>
Laxminath Kasam989fccf2018-06-15 16:53:31 +053017#include "bolero-cdc.h"
18#include "bolero-cdc-registers.h"
Laxminath Kasam989fccf2018-06-15 16:53:31 +053019
20#define TX_MACRO_MAX_OFFSET 0x1000
21
22#define NUM_DECIMATORS 8
23
24#define TX_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
25 SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
26 SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
27#define TX_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
28 SNDRV_PCM_FMTBIT_S24_LE |\
29 SNDRV_PCM_FMTBIT_S24_3LE)
30
31#define TX_HPF_CUT_OFF_FREQ_MASK 0x60
32#define CF_MIN_3DB_4HZ 0x0
33#define CF_MIN_3DB_75HZ 0x1
34#define CF_MIN_3DB_150HZ 0x2
35
36#define TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED 0
37#define TX_MACRO_MCLK_FREQ 9600000
38#define TX_MACRO_TX_PATH_OFFSET 0x80
Laxminath Kasam497a6512018-09-17 16:11:52 +053039#define TX_MACRO_SWR_MIC_MUX_SEL_MASK 0xF
40#define TX_MACRO_ADC_MUX_CFG_OFFSET 0x2
Laxminath Kasam989fccf2018-06-15 16:53:31 +053041
42#define TX_MACRO_TX_UNMUTE_DELAY_MS 40
43
44static int tx_unmute_delay = TX_MACRO_TX_UNMUTE_DELAY_MS;
45module_param(tx_unmute_delay, int, 0664);
46MODULE_PARM_DESC(tx_unmute_delay, "delay to unmute the tx path");
47
48static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
49
50static int tx_macro_hw_params(struct snd_pcm_substream *substream,
51 struct snd_pcm_hw_params *params,
52 struct snd_soc_dai *dai);
53static int tx_macro_get_channel_map(struct snd_soc_dai *dai,
54 unsigned int *tx_num, unsigned int *tx_slot,
55 unsigned int *rx_num, unsigned int *rx_slot);
56
57#define TX_MACRO_SWR_STRING_LEN 80
58#define TX_MACRO_CHILD_DEVICES_MAX 3
59
60/* Hold instance to soundwire platform device */
61struct tx_macro_swr_ctrl_data {
62 struct platform_device *tx_swr_pdev;
63};
64
65struct tx_macro_swr_ctrl_platform_data {
66 void *handle; /* holds codec private data */
67 int (*read)(void *handle, int reg);
68 int (*write)(void *handle, int reg, int val);
69 int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
70 int (*clk)(void *handle, bool enable);
71 int (*handle_irq)(void *handle,
72 irqreturn_t (*swrm_irq_handler)(int irq,
73 void *data),
74 void *swrm_handle,
75 int action);
76};
77
78enum {
Laxminath Kasam59c7a1d2018-08-09 16:11:17 +053079 TX_MACRO_AIF_INVALID = 0,
80 TX_MACRO_AIF1_CAP,
Laxminath Kasam989fccf2018-06-15 16:53:31 +053081 TX_MACRO_AIF2_CAP,
82 TX_MACRO_MAX_DAIS
83};
84
85enum {
86 TX_MACRO_DEC0,
87 TX_MACRO_DEC1,
88 TX_MACRO_DEC2,
89 TX_MACRO_DEC3,
90 TX_MACRO_DEC4,
91 TX_MACRO_DEC5,
92 TX_MACRO_DEC6,
93 TX_MACRO_DEC7,
94 TX_MACRO_DEC_MAX,
95};
96
97enum {
98 TX_MACRO_CLK_DIV_2,
99 TX_MACRO_CLK_DIV_3,
100 TX_MACRO_CLK_DIV_4,
101 TX_MACRO_CLK_DIV_6,
102 TX_MACRO_CLK_DIV_8,
103 TX_MACRO_CLK_DIV_16,
104};
105
Laxminath Kasam497a6512018-09-17 16:11:52 +0530106enum {
107 MSM_DMIC,
108 SWR_MIC,
109 ANC_FB_TUNE1
110};
111
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530112struct tx_mute_work {
113 struct tx_macro_priv *tx_priv;
114 u32 decimator;
115 struct delayed_work dwork;
116};
117
118struct hpf_work {
119 struct tx_macro_priv *tx_priv;
120 u8 decimator;
121 u8 hpf_cut_off_freq;
122 struct delayed_work dwork;
123};
124
125struct tx_macro_priv {
126 struct device *dev;
127 bool dec_active[NUM_DECIMATORS];
128 int tx_mclk_users;
129 int swr_clk_users;
Ramprasad Katkam452772a2019-01-07 17:30:36 +0530130 bool dapm_mclk_enable;
Ramprasad Katkama4c747b2018-12-11 19:15:53 +0530131 bool reset_swr;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530132 struct clk *tx_core_clk;
133 struct clk *tx_npl_clk;
134 struct mutex mclk_lock;
135 struct mutex swr_clk_lock;
Meng Wang15c825d2018-09-06 10:49:18 +0800136 struct snd_soc_component *component;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530137 struct device_node *tx_swr_gpio_p;
138 struct tx_macro_swr_ctrl_data *swr_ctrl_data;
139 struct tx_macro_swr_ctrl_platform_data swr_plat_data;
140 struct work_struct tx_macro_add_child_devices_work;
141 struct hpf_work tx_hpf_work[NUM_DECIMATORS];
142 struct tx_mute_work tx_mute_dwork[NUM_DECIMATORS];
143 s32 dmic_0_1_clk_cnt;
144 s32 dmic_2_3_clk_cnt;
145 s32 dmic_4_5_clk_cnt;
146 s32 dmic_6_7_clk_cnt;
147 u16 dmic_clk_div;
148 unsigned long active_ch_mask[TX_MACRO_MAX_DAIS];
149 unsigned long active_ch_cnt[TX_MACRO_MAX_DAIS];
150 char __iomem *tx_io_base;
151 struct platform_device *pdev_child_devices
152 [TX_MACRO_CHILD_DEVICES_MAX];
153 int child_count;
154};
155
Meng Wang15c825d2018-09-06 10:49:18 +0800156static bool tx_macro_get_data(struct snd_soc_component *component,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530157 struct device **tx_dev,
158 struct tx_macro_priv **tx_priv,
159 const char *func_name)
160{
Meng Wang15c825d2018-09-06 10:49:18 +0800161 *tx_dev = bolero_get_device_ptr(component->dev, TX_MACRO);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530162 if (!(*tx_dev)) {
Meng Wang15c825d2018-09-06 10:49:18 +0800163 dev_err(component->dev,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530164 "%s: null device for macro!\n", func_name);
165 return false;
166 }
167
168 *tx_priv = dev_get_drvdata((*tx_dev));
169 if (!(*tx_priv)) {
Meng Wang15c825d2018-09-06 10:49:18 +0800170 dev_err(component->dev,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530171 "%s: priv is null for macro!\n", func_name);
172 return false;
173 }
174
Meng Wang15c825d2018-09-06 10:49:18 +0800175 if (!(*tx_priv)->component) {
176 dev_err(component->dev,
177 "%s: tx_priv->component not initialized!\n", func_name);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530178 return false;
179 }
180
181 return true;
182}
183
184static int tx_macro_mclk_enable(struct tx_macro_priv *tx_priv,
185 bool mclk_enable)
186{
187 struct regmap *regmap = dev_get_regmap(tx_priv->dev->parent, NULL);
188 int ret = 0;
189
Tanya Dixit8530fb92018-09-14 16:01:25 +0530190 if (regmap == NULL) {
191 dev_err(tx_priv->dev, "%s: regmap is NULL\n", __func__);
192 return -EINVAL;
193 }
194
Laxminath Kasamb7f823c2018-08-02 13:23:11 +0530195 dev_dbg(tx_priv->dev, "%s: mclk_enable = %u,clk_users= %d\n",
196 __func__, mclk_enable, tx_priv->tx_mclk_users);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530197
198 mutex_lock(&tx_priv->mclk_lock);
199 if (mclk_enable) {
200 if (tx_priv->tx_mclk_users == 0) {
201 ret = bolero_request_clock(tx_priv->dev,
202 TX_MACRO, MCLK_MUX0, true);
203 if (ret < 0) {
204 dev_err(tx_priv->dev,
205 "%s: request clock enable failed\n",
206 __func__);
207 goto exit;
208 }
209 regcache_mark_dirty(regmap);
210 regcache_sync_region(regmap,
211 TX_START_OFFSET,
212 TX_MAX_OFFSET);
213 /* 9.6MHz MCLK, set value 0x00 if other frequency */
214 regmap_update_bits(regmap,
215 BOLERO_CDC_TX_TOP_CSR_FREQ_MCLK, 0x01, 0x01);
216 regmap_update_bits(regmap,
217 BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
218 0x01, 0x01);
219 regmap_update_bits(regmap,
220 BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
221 0x01, 0x01);
222 }
223 tx_priv->tx_mclk_users++;
224 } else {
225 if (tx_priv->tx_mclk_users <= 0) {
226 dev_err(tx_priv->dev, "%s: clock already disabled\n",
227 __func__);
228 tx_priv->tx_mclk_users = 0;
229 goto exit;
230 }
231 tx_priv->tx_mclk_users--;
232 if (tx_priv->tx_mclk_users == 0) {
233 regmap_update_bits(regmap,
234 BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
235 0x01, 0x00);
236 regmap_update_bits(regmap,
237 BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
238 0x01, 0x00);
239 bolero_request_clock(tx_priv->dev,
240 TX_MACRO, MCLK_MUX0, false);
241 }
242 }
243exit:
244 mutex_unlock(&tx_priv->mclk_lock);
245 return ret;
246}
247
248static int tx_macro_mclk_event(struct snd_soc_dapm_widget *w,
249 struct snd_kcontrol *kcontrol, int event)
250{
Meng Wang15c825d2018-09-06 10:49:18 +0800251 struct snd_soc_component *component =
252 snd_soc_dapm_to_component(w->dapm);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530253 int ret = 0;
254 struct device *tx_dev = NULL;
255 struct tx_macro_priv *tx_priv = NULL;
256
Meng Wang15c825d2018-09-06 10:49:18 +0800257 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530258 return -EINVAL;
259
260 dev_dbg(tx_dev, "%s: event = %d\n", __func__, event);
261 switch (event) {
262 case SND_SOC_DAPM_PRE_PMU:
263 ret = tx_macro_mclk_enable(tx_priv, 1);
Ramprasad Katkam452772a2019-01-07 17:30:36 +0530264 if (ret)
265 tx_priv->dapm_mclk_enable = false;
266 else
267 tx_priv->dapm_mclk_enable = true;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530268 break;
269 case SND_SOC_DAPM_POST_PMD:
Ramprasad Katkam452772a2019-01-07 17:30:36 +0530270 if (tx_priv->dapm_mclk_enable)
271 ret = tx_macro_mclk_enable(tx_priv, 0);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530272 break;
273 default:
274 dev_err(tx_priv->dev,
275 "%s: invalid DAPM event %d\n", __func__, event);
276 ret = -EINVAL;
277 }
278 return ret;
279}
280
281static int tx_macro_mclk_ctrl(struct device *dev, bool enable)
282{
283 struct tx_macro_priv *tx_priv = dev_get_drvdata(dev);
284 int ret = 0;
285
286 if (enable) {
287 ret = clk_prepare_enable(tx_priv->tx_core_clk);
288 if (ret < 0) {
289 dev_err(dev, "%s:tx mclk enable failed\n", __func__);
290 goto exit;
291 }
292 ret = clk_prepare_enable(tx_priv->tx_npl_clk);
293 if (ret < 0) {
294 dev_err(dev, "%s:tx npl_clk enable failed\n",
295 __func__);
296 clk_disable_unprepare(tx_priv->tx_core_clk);
297 goto exit;
298 }
299 } else {
300 clk_disable_unprepare(tx_priv->tx_npl_clk);
301 clk_disable_unprepare(tx_priv->tx_core_clk);
302 }
303
304exit:
305 return ret;
306}
307
Meng Wang15c825d2018-09-06 10:49:18 +0800308static int tx_macro_event_handler(struct snd_soc_component *component,
309 u16 event, u32 data)
Laxminath Kasamfb0d6832018-09-22 01:49:52 +0530310{
311 struct device *tx_dev = NULL;
312 struct tx_macro_priv *tx_priv = NULL;
313
Meng Wang15c825d2018-09-06 10:49:18 +0800314 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasamfb0d6832018-09-22 01:49:52 +0530315 return -EINVAL;
316
317 switch (event) {
318 case BOLERO_MACRO_EVT_SSR_DOWN:
319 swrm_wcd_notify(
320 tx_priv->swr_ctrl_data[0].tx_swr_pdev,
Ramprasad Katkam5ee54ae2018-12-19 18:56:00 +0530321 SWR_DEVICE_DOWN, NULL);
Laxminath Kasamfb0d6832018-09-22 01:49:52 +0530322 swrm_wcd_notify(
323 tx_priv->swr_ctrl_data[0].tx_swr_pdev,
Ramprasad Katkam5ee54ae2018-12-19 18:56:00 +0530324 SWR_DEVICE_SSR_DOWN, NULL);
Laxminath Kasamfb0d6832018-09-22 01:49:52 +0530325 break;
326 case BOLERO_MACRO_EVT_SSR_UP:
Ramprasad Katkama4c747b2018-12-11 19:15:53 +0530327 /* reset swr after ssr/pdr */
328 tx_priv->reset_swr = true;
Laxminath Kasamfb0d6832018-09-22 01:49:52 +0530329 swrm_wcd_notify(
330 tx_priv->swr_ctrl_data[0].tx_swr_pdev,
331 SWR_DEVICE_SSR_UP, NULL);
332 break;
333 }
334 return 0;
335}
336
Meng Wang15c825d2018-09-06 10:49:18 +0800337static int tx_macro_reg_wake_irq(struct snd_soc_component *component,
Aditya Bavanaric4e96122018-11-14 14:46:38 +0530338 u32 data)
339{
340 struct device *tx_dev = NULL;
341 struct tx_macro_priv *tx_priv = NULL;
342 u32 ipc_wakeup = data;
343 int ret = 0;
344
Meng Wang15c825d2018-09-06 10:49:18 +0800345 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Aditya Bavanaric4e96122018-11-14 14:46:38 +0530346 return -EINVAL;
347
348 ret = swrm_wcd_notify(
349 tx_priv->swr_ctrl_data[0].tx_swr_pdev,
350 SWR_REGISTER_WAKE_IRQ, &ipc_wakeup);
351
352 return ret;
353}
354
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530355static void tx_macro_tx_hpf_corner_freq_callback(struct work_struct *work)
356{
357 struct delayed_work *hpf_delayed_work = NULL;
358 struct hpf_work *hpf_work = NULL;
359 struct tx_macro_priv *tx_priv = NULL;
Meng Wang15c825d2018-09-06 10:49:18 +0800360 struct snd_soc_component *component = NULL;
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530361 u16 dec_cfg_reg = 0, hpf_gate_reg = 0;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530362 u8 hpf_cut_off_freq = 0;
Laxminath Kasam497a6512018-09-17 16:11:52 +0530363 u16 adc_mux_reg = 0, adc_n = 0, adc_reg = 0;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530364
365 hpf_delayed_work = to_delayed_work(work);
366 hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
367 tx_priv = hpf_work->tx_priv;
Meng Wang15c825d2018-09-06 10:49:18 +0800368 component = tx_priv->component;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530369 hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
370
371 dec_cfg_reg = BOLERO_CDC_TX0_TX_PATH_CFG0 +
372 TX_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530373 hpf_gate_reg = BOLERO_CDC_TX0_TX_PATH_SEC2 +
374 TX_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530375
Meng Wang15c825d2018-09-06 10:49:18 +0800376 dev_dbg(component->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530377 __func__, hpf_work->decimator, hpf_cut_off_freq);
378
Laxminath Kasam497a6512018-09-17 16:11:52 +0530379 adc_mux_reg = BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG1 +
380 TX_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
Meng Wang15c825d2018-09-06 10:49:18 +0800381 if (snd_soc_component_read32(component, adc_mux_reg) & SWR_MIC) {
Laxminath Kasam497a6512018-09-17 16:11:52 +0530382 adc_reg = BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0 +
383 TX_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
Meng Wang15c825d2018-09-06 10:49:18 +0800384 adc_n = snd_soc_component_read32(component, adc_reg) &
Laxminath Kasam497a6512018-09-17 16:11:52 +0530385 TX_MACRO_SWR_MIC_MUX_SEL_MASK;
386 if (adc_n >= BOLERO_ADC_MAX)
387 goto tx_hpf_set;
388 /* analog mic clear TX hold */
Meng Wang15c825d2018-09-06 10:49:18 +0800389 bolero_clear_amic_tx_hold(component->dev, adc_n);
Laxminath Kasam497a6512018-09-17 16:11:52 +0530390 }
391tx_hpf_set:
Meng Wang15c825d2018-09-06 10:49:18 +0800392 snd_soc_component_update_bits(component,
393 dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
394 hpf_cut_off_freq << 5);
395 snd_soc_component_update_bits(component, hpf_gate_reg, 0x03, 0x02);
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530396 /* Minimum 1 clk cycle delay is required as per HW spec */
397 usleep_range(1000, 1010);
Meng Wang15c825d2018-09-06 10:49:18 +0800398 snd_soc_component_update_bits(component, hpf_gate_reg, 0x03, 0x01);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530399}
400
401static void tx_macro_mute_update_callback(struct work_struct *work)
402{
403 struct tx_mute_work *tx_mute_dwork = NULL;
Meng Wang15c825d2018-09-06 10:49:18 +0800404 struct snd_soc_component *component = NULL;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530405 struct tx_macro_priv *tx_priv = NULL;
406 struct delayed_work *delayed_work = NULL;
Xiaojun Sangd155fdc2018-10-11 15:11:59 +0800407 u16 tx_vol_ctl_reg = 0;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530408 u8 decimator = 0;
409
410 delayed_work = to_delayed_work(work);
411 tx_mute_dwork = container_of(delayed_work, struct tx_mute_work, dwork);
412 tx_priv = tx_mute_dwork->tx_priv;
Meng Wang15c825d2018-09-06 10:49:18 +0800413 component = tx_priv->component;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530414 decimator = tx_mute_dwork->decimator;
415
416 tx_vol_ctl_reg =
417 BOLERO_CDC_TX0_TX_PATH_CTL +
418 TX_MACRO_TX_PATH_OFFSET * decimator;
Meng Wang15c825d2018-09-06 10:49:18 +0800419 snd_soc_component_update_bits(component, tx_vol_ctl_reg, 0x10, 0x00);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530420 dev_dbg(tx_priv->dev, "%s: decimator %u unmute\n",
421 __func__, decimator);
422}
423
424static int tx_macro_put_dec_enum(struct snd_kcontrol *kcontrol,
425 struct snd_ctl_elem_value *ucontrol)
426{
427 struct snd_soc_dapm_widget *widget =
428 snd_soc_dapm_kcontrol_widget(kcontrol);
Meng Wang15c825d2018-09-06 10:49:18 +0800429 struct snd_soc_component *component =
430 snd_soc_dapm_to_component(widget->dapm);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530431 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
432 unsigned int val = 0;
433 u16 mic_sel_reg = 0;
434
435 val = ucontrol->value.enumerated.item[0];
436 if (val > e->items - 1)
437 return -EINVAL;
438
Meng Wang15c825d2018-09-06 10:49:18 +0800439 dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530440 widget->name, val);
441
442 switch (e->reg) {
443 case BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0:
444 mic_sel_reg = BOLERO_CDC_TX0_TX_PATH_CFG0;
445 break;
446 case BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0:
447 mic_sel_reg = BOLERO_CDC_TX1_TX_PATH_CFG0;
448 break;
449 case BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0:
450 mic_sel_reg = BOLERO_CDC_TX2_TX_PATH_CFG0;
451 break;
452 case BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0:
453 mic_sel_reg = BOLERO_CDC_TX3_TX_PATH_CFG0;
454 break;
455 case BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0:
456 mic_sel_reg = BOLERO_CDC_TX4_TX_PATH_CFG0;
457 break;
458 case BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0:
459 mic_sel_reg = BOLERO_CDC_TX5_TX_PATH_CFG0;
460 break;
461 case BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0:
462 mic_sel_reg = BOLERO_CDC_TX6_TX_PATH_CFG0;
463 break;
464 case BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0:
465 mic_sel_reg = BOLERO_CDC_TX7_TX_PATH_CFG0;
466 break;
467 default:
Meng Wang15c825d2018-09-06 10:49:18 +0800468 dev_err(component->dev, "%s: e->reg: 0x%x not expected\n",
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530469 __func__, e->reg);
470 return -EINVAL;
471 }
Laxminath Kasam497a6512018-09-17 16:11:52 +0530472 if (strnstr(widget->name, "SMIC", strlen(widget->name))) {
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530473 if (val != 0) {
474 if (val < 5)
Meng Wang15c825d2018-09-06 10:49:18 +0800475 snd_soc_component_update_bits(component,
476 mic_sel_reg,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530477 1 << 7, 0x0 << 7);
478 else
Meng Wang15c825d2018-09-06 10:49:18 +0800479 snd_soc_component_update_bits(component,
480 mic_sel_reg,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530481 1 << 7, 0x1 << 7);
482 }
483 } else {
484 /* DMIC selected */
485 if (val != 0)
Meng Wang15c825d2018-09-06 10:49:18 +0800486 snd_soc_component_update_bits(component, mic_sel_reg,
487 1 << 7, 1 << 7);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530488 }
489
490 return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
491}
492
493static int tx_macro_tx_mixer_get(struct snd_kcontrol *kcontrol,
494 struct snd_ctl_elem_value *ucontrol)
495{
496 struct snd_soc_dapm_widget *widget =
497 snd_soc_dapm_kcontrol_widget(kcontrol);
Meng Wang15c825d2018-09-06 10:49:18 +0800498 struct snd_soc_component *component =
499 snd_soc_dapm_to_component(widget->dapm);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530500 struct soc_multi_mixer_control *mixer =
501 ((struct soc_multi_mixer_control *)kcontrol->private_value);
502 u32 dai_id = widget->shift;
503 u32 dec_id = mixer->shift;
504 struct device *tx_dev = NULL;
505 struct tx_macro_priv *tx_priv = NULL;
506
Meng Wang15c825d2018-09-06 10:49:18 +0800507 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530508 return -EINVAL;
509
510 if (test_bit(dec_id, &tx_priv->active_ch_mask[dai_id]))
511 ucontrol->value.integer.value[0] = 1;
512 else
513 ucontrol->value.integer.value[0] = 0;
514 return 0;
515}
516
517static int tx_macro_tx_mixer_put(struct snd_kcontrol *kcontrol,
518 struct snd_ctl_elem_value *ucontrol)
519{
520 struct snd_soc_dapm_widget *widget =
521 snd_soc_dapm_kcontrol_widget(kcontrol);
Meng Wang15c825d2018-09-06 10:49:18 +0800522 struct snd_soc_component *component =
523 snd_soc_dapm_to_component(widget->dapm);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530524 struct snd_soc_dapm_update *update = NULL;
525 struct soc_multi_mixer_control *mixer =
526 ((struct soc_multi_mixer_control *)kcontrol->private_value);
527 u32 dai_id = widget->shift;
528 u32 dec_id = mixer->shift;
529 u32 enable = ucontrol->value.integer.value[0];
530 struct device *tx_dev = NULL;
531 struct tx_macro_priv *tx_priv = NULL;
532
Meng Wang15c825d2018-09-06 10:49:18 +0800533 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530534 return -EINVAL;
535
536 if (enable) {
537 set_bit(dec_id, &tx_priv->active_ch_mask[dai_id]);
538 tx_priv->active_ch_cnt[dai_id]++;
539 } else {
540 tx_priv->active_ch_cnt[dai_id]--;
541 clear_bit(dec_id, &tx_priv->active_ch_mask[dai_id]);
542 }
543 snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
544
545 return 0;
546}
547
548static int tx_macro_enable_dmic(struct snd_soc_dapm_widget *w,
549 struct snd_kcontrol *kcontrol, int event)
550{
Meng Wang15c825d2018-09-06 10:49:18 +0800551 struct snd_soc_component *component =
552 snd_soc_dapm_to_component(w->dapm);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530553 u8 dmic_clk_en = 0x01;
554 u16 dmic_clk_reg = 0;
555 s32 *dmic_clk_cnt = NULL;
556 unsigned int dmic = 0;
557 int ret = 0;
558 char *wname = NULL;
559 struct device *tx_dev = NULL;
560 struct tx_macro_priv *tx_priv = NULL;
561
Meng Wang15c825d2018-09-06 10:49:18 +0800562 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530563 return -EINVAL;
564
565 wname = strpbrk(w->name, "01234567");
566 if (!wname) {
Meng Wang15c825d2018-09-06 10:49:18 +0800567 dev_err(component->dev, "%s: widget not found\n", __func__);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530568 return -EINVAL;
569 }
570
571 ret = kstrtouint(wname, 10, &dmic);
572 if (ret < 0) {
Meng Wang15c825d2018-09-06 10:49:18 +0800573 dev_err(component->dev, "%s: Invalid DMIC line on the codec\n",
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530574 __func__);
575 return -EINVAL;
576 }
577
578 switch (dmic) {
579 case 0:
580 case 1:
581 dmic_clk_cnt = &(tx_priv->dmic_0_1_clk_cnt);
582 dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC0_CTL;
583 break;
584 case 2:
585 case 3:
586 dmic_clk_cnt = &(tx_priv->dmic_2_3_clk_cnt);
587 dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC1_CTL;
588 break;
589 case 4:
590 case 5:
591 dmic_clk_cnt = &(tx_priv->dmic_4_5_clk_cnt);
592 dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC2_CTL;
593 break;
594 case 6:
595 case 7:
596 dmic_clk_cnt = &(tx_priv->dmic_6_7_clk_cnt);
597 dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC3_CTL;
598 break;
599 default:
Meng Wang15c825d2018-09-06 10:49:18 +0800600 dev_err(component->dev, "%s: Invalid DMIC Selection\n",
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530601 __func__);
602 return -EINVAL;
603 }
Meng Wang15c825d2018-09-06 10:49:18 +0800604 dev_dbg(component->dev, "%s: event %d DMIC%d dmic_clk_cnt %d\n",
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530605 __func__, event, dmic, *dmic_clk_cnt);
606
607 switch (event) {
608 case SND_SOC_DAPM_PRE_PMU:
609 (*dmic_clk_cnt)++;
610 if (*dmic_clk_cnt == 1) {
Meng Wang15c825d2018-09-06 10:49:18 +0800611 snd_soc_component_update_bits(component,
612 BOLERO_CDC_VA_TOP_CSR_DMIC_CFG,
Ramprasad Katkam9c2394a2018-08-23 13:13:48 +0530613 0x80, 0x00);
614
Meng Wang15c825d2018-09-06 10:49:18 +0800615 snd_soc_component_update_bits(component, dmic_clk_reg,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530616 0x0E, tx_priv->dmic_clk_div << 0x1);
Meng Wang15c825d2018-09-06 10:49:18 +0800617 snd_soc_component_update_bits(component, dmic_clk_reg,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530618 dmic_clk_en, dmic_clk_en);
619 }
620 break;
621 case SND_SOC_DAPM_POST_PMD:
622 (*dmic_clk_cnt)--;
623 if (*dmic_clk_cnt == 0)
Meng Wang15c825d2018-09-06 10:49:18 +0800624 snd_soc_component_update_bits(component, dmic_clk_reg,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530625 dmic_clk_en, 0);
626 break;
627 }
628
629 return 0;
630}
631
632static int tx_macro_enable_dec(struct snd_soc_dapm_widget *w,
633 struct snd_kcontrol *kcontrol, int event)
634{
Meng Wang15c825d2018-09-06 10:49:18 +0800635 struct snd_soc_component *component =
636 snd_soc_dapm_to_component(w->dapm);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530637 unsigned int decimator = 0;
638 u16 tx_vol_ctl_reg = 0;
639 u16 dec_cfg_reg = 0;
640 u16 hpf_gate_reg = 0;
641 u16 tx_gain_ctl_reg = 0;
642 u8 hpf_cut_off_freq = 0;
643 struct device *tx_dev = NULL;
644 struct tx_macro_priv *tx_priv = NULL;
645
Meng Wang15c825d2018-09-06 10:49:18 +0800646 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530647 return -EINVAL;
648
649 decimator = w->shift;
650
Meng Wang15c825d2018-09-06 10:49:18 +0800651 dev_dbg(component->dev, "%s(): widget = %s decimator = %u\n", __func__,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530652 w->name, decimator);
653
654 tx_vol_ctl_reg = BOLERO_CDC_TX0_TX_PATH_CTL +
655 TX_MACRO_TX_PATH_OFFSET * decimator;
656 hpf_gate_reg = BOLERO_CDC_TX0_TX_PATH_SEC2 +
657 TX_MACRO_TX_PATH_OFFSET * decimator;
658 dec_cfg_reg = BOLERO_CDC_TX0_TX_PATH_CFG0 +
659 TX_MACRO_TX_PATH_OFFSET * decimator;
660 tx_gain_ctl_reg = BOLERO_CDC_TX0_TX_VOL_CTL +
661 TX_MACRO_TX_PATH_OFFSET * decimator;
662
663 switch (event) {
664 case SND_SOC_DAPM_PRE_PMU:
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530665 /* Enable TX PGA Mute */
Meng Wang15c825d2018-09-06 10:49:18 +0800666 snd_soc_component_update_bits(component,
667 tx_vol_ctl_reg, 0x10, 0x10);
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530668 break;
669 case SND_SOC_DAPM_POST_PMU:
Meng Wang15c825d2018-09-06 10:49:18 +0800670 snd_soc_component_update_bits(component,
671 tx_vol_ctl_reg, 0x20, 0x20);
672 snd_soc_component_update_bits(component,
673 hpf_gate_reg, 0x01, 0x00);
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530674
Meng Wang15c825d2018-09-06 10:49:18 +0800675 hpf_cut_off_freq = (
676 snd_soc_component_read32(component, dec_cfg_reg) &
677 TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
678
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530679 tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq =
Meng Wang15c825d2018-09-06 10:49:18 +0800680 hpf_cut_off_freq;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530681
682 if (hpf_cut_off_freq != CF_MIN_3DB_150HZ)
Meng Wang15c825d2018-09-06 10:49:18 +0800683 snd_soc_component_update_bits(component, dec_cfg_reg,
684 TX_HPF_CUT_OFF_FREQ_MASK,
685 CF_MIN_3DB_150HZ << 5);
686
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530687 /* schedule work queue to Remove Mute */
688 schedule_delayed_work(&tx_priv->tx_mute_dwork[decimator].dwork,
689 msecs_to_jiffies(tx_unmute_delay));
690 if (tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq !=
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530691 CF_MIN_3DB_150HZ) {
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530692 schedule_delayed_work(
693 &tx_priv->tx_hpf_work[decimator].dwork,
694 msecs_to_jiffies(300));
Meng Wang15c825d2018-09-06 10:49:18 +0800695 snd_soc_component_update_bits(component,
696 hpf_gate_reg, 0x02, 0x02);
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530697 /*
698 * Minimum 1 clk cycle delay is required as per HW spec
699 */
700 usleep_range(1000, 1010);
Meng Wang15c825d2018-09-06 10:49:18 +0800701 snd_soc_component_update_bits(component,
702 hpf_gate_reg, 0x02, 0x00);
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530703 }
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530704 /* apply gain after decimator is enabled */
Meng Wang15c825d2018-09-06 10:49:18 +0800705 snd_soc_component_write(component, tx_gain_ctl_reg,
706 snd_soc_component_read32(component,
707 tx_gain_ctl_reg));
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530708 break;
709 case SND_SOC_DAPM_PRE_PMD:
710 hpf_cut_off_freq =
711 tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq;
Meng Wang15c825d2018-09-06 10:49:18 +0800712 snd_soc_component_update_bits(component,
713 tx_vol_ctl_reg, 0x10, 0x10);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530714 if (cancel_delayed_work_sync(
715 &tx_priv->tx_hpf_work[decimator].dwork)) {
716 if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
Meng Wang15c825d2018-09-06 10:49:18 +0800717 snd_soc_component_update_bits(
718 component, dec_cfg_reg,
719 TX_HPF_CUT_OFF_FREQ_MASK,
720 hpf_cut_off_freq << 5);
721 snd_soc_component_update_bits(component,
722 hpf_gate_reg,
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530723 0x02, 0x02);
724 /*
725 * Minimum 1 clk cycle delay is required
726 * as per HW spec
727 */
728 usleep_range(1000, 1010);
Meng Wang15c825d2018-09-06 10:49:18 +0800729 snd_soc_component_update_bits(component,
730 hpf_gate_reg,
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530731 0x02, 0x00);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530732 }
733 }
734 cancel_delayed_work_sync(
735 &tx_priv->tx_mute_dwork[decimator].dwork);
736 break;
737 case SND_SOC_DAPM_POST_PMD:
Meng Wang15c825d2018-09-06 10:49:18 +0800738 snd_soc_component_update_bits(component, tx_vol_ctl_reg,
739 0x20, 0x00);
740 snd_soc_component_update_bits(component, tx_vol_ctl_reg,
741 0x10, 0x00);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530742 break;
743 }
744 return 0;
745}
746
747static int tx_macro_enable_micbias(struct snd_soc_dapm_widget *w,
748 struct snd_kcontrol *kcontrol, int event)
749{
750 return 0;
751}
752
753static int tx_macro_hw_params(struct snd_pcm_substream *substream,
754 struct snd_pcm_hw_params *params,
755 struct snd_soc_dai *dai)
756{
757 int tx_fs_rate = -EINVAL;
Meng Wang15c825d2018-09-06 10:49:18 +0800758 struct snd_soc_component *component = dai->component;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530759 u32 decimator = 0;
Laxminath Kasamb7f823c2018-08-02 13:23:11 +0530760 u32 sample_rate = 0;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530761 u16 tx_fs_reg = 0;
762 struct device *tx_dev = NULL;
763 struct tx_macro_priv *tx_priv = NULL;
764
Meng Wang15c825d2018-09-06 10:49:18 +0800765 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530766 return -EINVAL;
767
768 pr_debug("%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
769 dai->name, dai->id, params_rate(params),
770 params_channels(params));
771
772 sample_rate = params_rate(params);
773 switch (sample_rate) {
774 case 8000:
775 tx_fs_rate = 0;
776 break;
777 case 16000:
778 tx_fs_rate = 1;
779 break;
780 case 32000:
781 tx_fs_rate = 3;
782 break;
783 case 48000:
784 tx_fs_rate = 4;
785 break;
786 case 96000:
787 tx_fs_rate = 5;
788 break;
789 case 192000:
790 tx_fs_rate = 6;
791 break;
792 case 384000:
793 tx_fs_rate = 7;
794 break;
795 default:
Meng Wang15c825d2018-09-06 10:49:18 +0800796 dev_err(component->dev, "%s: Invalid TX sample rate: %d\n",
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530797 __func__, params_rate(params));
798 return -EINVAL;
799 }
800 for_each_set_bit(decimator, &tx_priv->active_ch_mask[dai->id],
801 TX_MACRO_DEC_MAX) {
802 if (decimator >= 0) {
803 tx_fs_reg = BOLERO_CDC_TX0_TX_PATH_CTL +
804 TX_MACRO_TX_PATH_OFFSET * decimator;
Meng Wang15c825d2018-09-06 10:49:18 +0800805 dev_dbg(component->dev, "%s: set DEC%u rate to %u\n",
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530806 __func__, decimator, sample_rate);
Meng Wang15c825d2018-09-06 10:49:18 +0800807 snd_soc_component_update_bits(component, tx_fs_reg,
808 0x0F, tx_fs_rate);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530809 } else {
Meng Wang15c825d2018-09-06 10:49:18 +0800810 dev_err(component->dev,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530811 "%s: ERROR: Invalid decimator: %d\n",
812 __func__, decimator);
813 return -EINVAL;
814 }
815 }
816 return 0;
817}
818
819static int tx_macro_get_channel_map(struct snd_soc_dai *dai,
820 unsigned int *tx_num, unsigned int *tx_slot,
821 unsigned int *rx_num, unsigned int *rx_slot)
822{
Meng Wang15c825d2018-09-06 10:49:18 +0800823 struct snd_soc_component *component = dai->component;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530824 struct device *tx_dev = NULL;
825 struct tx_macro_priv *tx_priv = NULL;
826
Meng Wang15c825d2018-09-06 10:49:18 +0800827 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530828 return -EINVAL;
829
830 switch (dai->id) {
831 case TX_MACRO_AIF1_CAP:
832 case TX_MACRO_AIF2_CAP:
833 *tx_slot = tx_priv->active_ch_mask[dai->id];
834 *tx_num = tx_priv->active_ch_cnt[dai->id];
835 break;
836 default:
837 dev_err(tx_dev, "%s: Invalid AIF\n", __func__);
838 break;
839 }
840 return 0;
841}
842
843static struct snd_soc_dai_ops tx_macro_dai_ops = {
844 .hw_params = tx_macro_hw_params,
845 .get_channel_map = tx_macro_get_channel_map,
846};
847
848static struct snd_soc_dai_driver tx_macro_dai[] = {
849 {
850 .name = "tx_macro_tx1",
851 .id = TX_MACRO_AIF1_CAP,
852 .capture = {
853 .stream_name = "TX_AIF1 Capture",
854 .rates = TX_MACRO_RATES,
855 .formats = TX_MACRO_FORMATS,
856 .rate_max = 192000,
857 .rate_min = 8000,
858 .channels_min = 1,
859 .channels_max = 8,
860 },
861 .ops = &tx_macro_dai_ops,
862 },
863 {
864 .name = "tx_macro_tx2",
865 .id = TX_MACRO_AIF2_CAP,
866 .capture = {
867 .stream_name = "TX_AIF2 Capture",
868 .rates = TX_MACRO_RATES,
869 .formats = TX_MACRO_FORMATS,
870 .rate_max = 192000,
871 .rate_min = 8000,
872 .channels_min = 1,
873 .channels_max = 8,
874 },
875 .ops = &tx_macro_dai_ops,
876 },
877};
878
879#define STRING(name) #name
880#define TX_MACRO_DAPM_ENUM(name, reg, offset, text) \
881static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
882static const struct snd_kcontrol_new name##_mux = \
883 SOC_DAPM_ENUM(STRING(name), name##_enum)
884
885#define TX_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
886static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
887static const struct snd_kcontrol_new name##_mux = \
888 SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
889
890#define TX_MACRO_DAPM_MUX(name, shift, kctl) \
891 SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
892
893static const char * const adc_mux_text[] = {
894 "MSM_DMIC", "SWR_MIC", "ANC_FB_TUNE1"
895};
896
897TX_MACRO_DAPM_ENUM(tx_dec0, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG1,
898 0, adc_mux_text);
899TX_MACRO_DAPM_ENUM(tx_dec1, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG1,
900 0, adc_mux_text);
901TX_MACRO_DAPM_ENUM(tx_dec2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG1,
902 0, adc_mux_text);
903TX_MACRO_DAPM_ENUM(tx_dec3, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG1,
904 0, adc_mux_text);
905TX_MACRO_DAPM_ENUM(tx_dec4, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG1,
906 0, adc_mux_text);
907TX_MACRO_DAPM_ENUM(tx_dec5, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG1,
908 0, adc_mux_text);
909TX_MACRO_DAPM_ENUM(tx_dec6, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG1,
910 0, adc_mux_text);
911TX_MACRO_DAPM_ENUM(tx_dec7, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG1,
912 0, adc_mux_text);
913
914
915static const char * const dmic_mux_text[] = {
916 "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
917 "DMIC4", "DMIC5", "DMIC6", "DMIC7"
918};
919
920TX_MACRO_DAPM_ENUM_EXT(tx_dmic0, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0,
921 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
922 tx_macro_put_dec_enum);
923
924TX_MACRO_DAPM_ENUM_EXT(tx_dmic1, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0,
925 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
926 tx_macro_put_dec_enum);
927
928TX_MACRO_DAPM_ENUM_EXT(tx_dmic2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0,
929 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
930 tx_macro_put_dec_enum);
931
932TX_MACRO_DAPM_ENUM_EXT(tx_dmic3, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0,
933 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
934 tx_macro_put_dec_enum);
935
936TX_MACRO_DAPM_ENUM_EXT(tx_dmic4, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0,
937 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
938 tx_macro_put_dec_enum);
939
940TX_MACRO_DAPM_ENUM_EXT(tx_dmic5, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0,
941 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
942 tx_macro_put_dec_enum);
943
944TX_MACRO_DAPM_ENUM_EXT(tx_dmic6, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0,
945 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
946 tx_macro_put_dec_enum);
947
948TX_MACRO_DAPM_ENUM_EXT(tx_dmic7, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0,
949 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
950 tx_macro_put_dec_enum);
951
952static const char * const smic_mux_text[] = {
953 "ZERO", "ADC0", "ADC1", "ADC2", "ADC3",
954 "SWR_DMIC0", "SWR_DMIC1", "SWR_DMIC2", "SWR_DMIC3",
955 "SWR_DMIC4", "SWR_DMIC5", "SWR_DMIC6", "SWR_DMIC7"
956};
957
958TX_MACRO_DAPM_ENUM_EXT(tx_smic0, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0,
959 0, smic_mux_text, snd_soc_dapm_get_enum_double,
960 tx_macro_put_dec_enum);
961
962TX_MACRO_DAPM_ENUM_EXT(tx_smic1, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0,
963 0, smic_mux_text, snd_soc_dapm_get_enum_double,
964 tx_macro_put_dec_enum);
965
966TX_MACRO_DAPM_ENUM_EXT(tx_smic2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0,
967 0, smic_mux_text, snd_soc_dapm_get_enum_double,
968 tx_macro_put_dec_enum);
969
970TX_MACRO_DAPM_ENUM_EXT(tx_smic3, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0,
971 0, smic_mux_text, snd_soc_dapm_get_enum_double,
972 tx_macro_put_dec_enum);
973
974TX_MACRO_DAPM_ENUM_EXT(tx_smic4, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0,
975 0, smic_mux_text, snd_soc_dapm_get_enum_double,
976 tx_macro_put_dec_enum);
977
978TX_MACRO_DAPM_ENUM_EXT(tx_smic5, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0,
979 0, smic_mux_text, snd_soc_dapm_get_enum_double,
980 tx_macro_put_dec_enum);
981
982TX_MACRO_DAPM_ENUM_EXT(tx_smic6, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0,
983 0, smic_mux_text, snd_soc_dapm_get_enum_double,
984 tx_macro_put_dec_enum);
985
986TX_MACRO_DAPM_ENUM_EXT(tx_smic7, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0,
987 0, smic_mux_text, snd_soc_dapm_get_enum_double,
988 tx_macro_put_dec_enum);
989
990static const struct snd_kcontrol_new tx_aif1_cap_mixer[] = {
991 SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, TX_MACRO_DEC0, 1, 0,
992 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
993 SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, TX_MACRO_DEC1, 1, 0,
994 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
995 SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, TX_MACRO_DEC2, 1, 0,
996 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
997 SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, TX_MACRO_DEC3, 1, 0,
998 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
999 SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, TX_MACRO_DEC4, 1, 0,
1000 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1001 SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, TX_MACRO_DEC5, 1, 0,
1002 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1003 SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, TX_MACRO_DEC6, 1, 0,
1004 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1005 SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, TX_MACRO_DEC7, 1, 0,
1006 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1007};
1008
1009static const struct snd_kcontrol_new tx_aif2_cap_mixer[] = {
1010 SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, TX_MACRO_DEC0, 1, 0,
1011 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1012 SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, TX_MACRO_DEC1, 1, 0,
1013 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1014 SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, TX_MACRO_DEC2, 1, 0,
1015 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1016 SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, TX_MACRO_DEC3, 1, 0,
1017 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1018 SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, TX_MACRO_DEC4, 1, 0,
1019 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1020 SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, TX_MACRO_DEC5, 1, 0,
1021 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1022 SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, TX_MACRO_DEC6, 1, 0,
1023 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1024 SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, TX_MACRO_DEC7, 1, 0,
1025 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1026};
1027
1028static const struct snd_soc_dapm_widget tx_macro_dapm_widgets[] = {
1029 SND_SOC_DAPM_AIF_OUT("TX_AIF1 CAP", "TX_AIF1 Capture", 0,
1030 SND_SOC_NOPM, TX_MACRO_AIF1_CAP, 0),
1031
1032 SND_SOC_DAPM_AIF_OUT("TX_AIF2 CAP", "TX_AIF2 Capture", 0,
1033 SND_SOC_NOPM, TX_MACRO_AIF2_CAP, 0),
1034
1035 SND_SOC_DAPM_MIXER("TX_AIF1_CAP Mixer", SND_SOC_NOPM, TX_MACRO_AIF1_CAP, 0,
1036 tx_aif1_cap_mixer, ARRAY_SIZE(tx_aif1_cap_mixer)),
1037
1038 SND_SOC_DAPM_MIXER("TX_AIF2_CAP Mixer", SND_SOC_NOPM, TX_MACRO_AIF2_CAP, 0,
1039 tx_aif2_cap_mixer, ARRAY_SIZE(tx_aif2_cap_mixer)),
1040
1041
1042 TX_MACRO_DAPM_MUX("TX DMIC MUX0", 0, tx_dmic0),
1043 TX_MACRO_DAPM_MUX("TX DMIC MUX1", 0, tx_dmic1),
1044 TX_MACRO_DAPM_MUX("TX DMIC MUX2", 0, tx_dmic2),
1045 TX_MACRO_DAPM_MUX("TX DMIC MUX3", 0, tx_dmic3),
1046 TX_MACRO_DAPM_MUX("TX DMIC MUX4", 0, tx_dmic4),
1047 TX_MACRO_DAPM_MUX("TX DMIC MUX5", 0, tx_dmic5),
1048 TX_MACRO_DAPM_MUX("TX DMIC MUX6", 0, tx_dmic6),
1049 TX_MACRO_DAPM_MUX("TX DMIC MUX7", 0, tx_dmic7),
1050
1051 TX_MACRO_DAPM_MUX("TX SMIC MUX0", 0, tx_smic0),
1052 TX_MACRO_DAPM_MUX("TX SMIC MUX1", 0, tx_smic1),
1053 TX_MACRO_DAPM_MUX("TX SMIC MUX2", 0, tx_smic2),
1054 TX_MACRO_DAPM_MUX("TX SMIC MUX3", 0, tx_smic3),
1055 TX_MACRO_DAPM_MUX("TX SMIC MUX4", 0, tx_smic4),
1056 TX_MACRO_DAPM_MUX("TX SMIC MUX5", 0, tx_smic5),
1057 TX_MACRO_DAPM_MUX("TX SMIC MUX6", 0, tx_smic6),
1058 TX_MACRO_DAPM_MUX("TX SMIC MUX7", 0, tx_smic7),
1059
1060 SND_SOC_DAPM_MICBIAS_E("TX MIC BIAS1", SND_SOC_NOPM, 0, 0,
1061 tx_macro_enable_micbias,
1062 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
1063 SND_SOC_DAPM_ADC_E("TX DMIC0", NULL, SND_SOC_NOPM, 0, 0,
1064 tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
1065 SND_SOC_DAPM_POST_PMD),
1066
1067 SND_SOC_DAPM_ADC_E("TX DMIC1", NULL, SND_SOC_NOPM, 0, 0,
1068 tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
1069 SND_SOC_DAPM_POST_PMD),
1070
1071 SND_SOC_DAPM_ADC_E("TX DMIC2", NULL, SND_SOC_NOPM, 0, 0,
1072 tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
1073 SND_SOC_DAPM_POST_PMD),
1074
1075 SND_SOC_DAPM_ADC_E("TX DMIC3", NULL, SND_SOC_NOPM, 0, 0,
1076 tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
1077 SND_SOC_DAPM_POST_PMD),
1078
1079 SND_SOC_DAPM_ADC_E("TX DMIC4", NULL, SND_SOC_NOPM, 0, 0,
1080 tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
1081 SND_SOC_DAPM_POST_PMD),
1082
1083 SND_SOC_DAPM_ADC_E("TX DMIC5", NULL, SND_SOC_NOPM, 0, 0,
1084 tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
1085 SND_SOC_DAPM_POST_PMD),
1086
1087 SND_SOC_DAPM_ADC_E("TX DMIC6", NULL, SND_SOC_NOPM, 0, 0,
1088 tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
1089 SND_SOC_DAPM_POST_PMD),
1090
1091 SND_SOC_DAPM_ADC_E("TX DMIC7", NULL, SND_SOC_NOPM, 0, 0,
1092 tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
1093 SND_SOC_DAPM_POST_PMD),
1094
1095 SND_SOC_DAPM_INPUT("TX SWR_ADC0"),
1096 SND_SOC_DAPM_INPUT("TX SWR_ADC1"),
1097 SND_SOC_DAPM_INPUT("TX SWR_ADC2"),
1098 SND_SOC_DAPM_INPUT("TX SWR_ADC3"),
1099 SND_SOC_DAPM_INPUT("TX SWR_DMIC0"),
1100 SND_SOC_DAPM_INPUT("TX SWR_DMIC1"),
1101 SND_SOC_DAPM_INPUT("TX SWR_DMIC2"),
1102 SND_SOC_DAPM_INPUT("TX SWR_DMIC3"),
1103 SND_SOC_DAPM_INPUT("TX SWR_DMIC4"),
1104 SND_SOC_DAPM_INPUT("TX SWR_DMIC5"),
1105 SND_SOC_DAPM_INPUT("TX SWR_DMIC6"),
1106 SND_SOC_DAPM_INPUT("TX SWR_DMIC7"),
1107
Ramprasad Katkamf83acfb2018-08-11 23:28:57 +05301108 SND_SOC_DAPM_MUX_E("TX DEC0 MUX", SND_SOC_NOPM,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301109 TX_MACRO_DEC0, 0,
1110 &tx_dec0_mux, tx_macro_enable_dec,
1111 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1112 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
1113
Ramprasad Katkamf83acfb2018-08-11 23:28:57 +05301114 SND_SOC_DAPM_MUX_E("TX DEC1 MUX", SND_SOC_NOPM,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301115 TX_MACRO_DEC1, 0,
1116 &tx_dec1_mux, tx_macro_enable_dec,
1117 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1118 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
1119
Ramprasad Katkamf83acfb2018-08-11 23:28:57 +05301120 SND_SOC_DAPM_MUX_E("TX DEC2 MUX", SND_SOC_NOPM,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301121 TX_MACRO_DEC2, 0,
1122 &tx_dec2_mux, tx_macro_enable_dec,
1123 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1124 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
1125
Ramprasad Katkamf83acfb2018-08-11 23:28:57 +05301126 SND_SOC_DAPM_MUX_E("TX DEC3 MUX", SND_SOC_NOPM,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301127 TX_MACRO_DEC3, 0,
1128 &tx_dec3_mux, tx_macro_enable_dec,
1129 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1130 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
1131
Ramprasad Katkamf83acfb2018-08-11 23:28:57 +05301132 SND_SOC_DAPM_MUX_E("TX DEC4 MUX", SND_SOC_NOPM,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301133 TX_MACRO_DEC4, 0,
1134 &tx_dec4_mux, tx_macro_enable_dec,
1135 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1136 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
1137
Ramprasad Katkamf83acfb2018-08-11 23:28:57 +05301138 SND_SOC_DAPM_MUX_E("TX DEC5 MUX", SND_SOC_NOPM,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301139 TX_MACRO_DEC5, 0,
1140 &tx_dec5_mux, tx_macro_enable_dec,
1141 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1142 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
1143
Ramprasad Katkamf83acfb2018-08-11 23:28:57 +05301144 SND_SOC_DAPM_MUX_E("TX DEC6 MUX", SND_SOC_NOPM,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301145 TX_MACRO_DEC6, 0,
1146 &tx_dec6_mux, tx_macro_enable_dec,
1147 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1148 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
1149
Ramprasad Katkamf83acfb2018-08-11 23:28:57 +05301150 SND_SOC_DAPM_MUX_E("TX DEC7 MUX", SND_SOC_NOPM,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301151 TX_MACRO_DEC7, 0,
1152 &tx_dec7_mux, tx_macro_enable_dec,
1153 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1154 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
1155
1156 SND_SOC_DAPM_SUPPLY_S("TX_MCLK", 0, SND_SOC_NOPM, 0, 0,
1157 tx_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
1158};
1159
1160static const struct snd_soc_dapm_route tx_audio_map[] = {
1161 {"TX_AIF1 CAP", NULL, "TX_MCLK"},
1162 {"TX_AIF2 CAP", NULL, "TX_MCLK"},
1163
1164 {"TX_AIF1 CAP", NULL, "TX_AIF1_CAP Mixer"},
1165 {"TX_AIF2 CAP", NULL, "TX_AIF2_CAP Mixer"},
1166
1167 {"TX_AIF1_CAP Mixer", "DEC0", "TX DEC0 MUX"},
1168 {"TX_AIF1_CAP Mixer", "DEC1", "TX DEC1 MUX"},
1169 {"TX_AIF1_CAP Mixer", "DEC2", "TX DEC2 MUX"},
1170 {"TX_AIF1_CAP Mixer", "DEC3", "TX DEC3 MUX"},
1171 {"TX_AIF1_CAP Mixer", "DEC4", "TX DEC4 MUX"},
1172 {"TX_AIF1_CAP Mixer", "DEC5", "TX DEC5 MUX"},
1173 {"TX_AIF1_CAP Mixer", "DEC6", "TX DEC6 MUX"},
1174 {"TX_AIF1_CAP Mixer", "DEC7", "TX DEC7 MUX"},
1175
1176 {"TX_AIF2_CAP Mixer", "DEC0", "TX DEC0 MUX"},
1177 {"TX_AIF2_CAP Mixer", "DEC1", "TX DEC1 MUX"},
1178 {"TX_AIF2_CAP Mixer", "DEC2", "TX DEC2 MUX"},
1179 {"TX_AIF2_CAP Mixer", "DEC3", "TX DEC3 MUX"},
1180 {"TX_AIF2_CAP Mixer", "DEC4", "TX DEC4 MUX"},
1181 {"TX_AIF2_CAP Mixer", "DEC5", "TX DEC5 MUX"},
1182 {"TX_AIF2_CAP Mixer", "DEC6", "TX DEC6 MUX"},
1183 {"TX_AIF2_CAP Mixer", "DEC7", "TX DEC7 MUX"},
1184
Laxminath Kasamfc281ad2018-08-06 20:19:40 +05301185 {"TX DEC0 MUX", NULL, "TX_MCLK"},
1186 {"TX DEC1 MUX", NULL, "TX_MCLK"},
1187 {"TX DEC2 MUX", NULL, "TX_MCLK"},
1188 {"TX DEC3 MUX", NULL, "TX_MCLK"},
1189 {"TX DEC4 MUX", NULL, "TX_MCLK"},
1190 {"TX DEC5 MUX", NULL, "TX_MCLK"},
1191 {"TX DEC6 MUX", NULL, "TX_MCLK"},
1192 {"TX DEC7 MUX", NULL, "TX_MCLK"},
1193
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301194 {"TX DEC0 MUX", "MSM_DMIC", "TX DMIC MUX0"},
1195 {"TX DMIC MUX0", "DMIC0", "TX DMIC0"},
1196 {"TX DMIC MUX0", "DMIC1", "TX DMIC1"},
1197 {"TX DMIC MUX0", "DMIC2", "TX DMIC2"},
1198 {"TX DMIC MUX0", "DMIC3", "TX DMIC3"},
1199 {"TX DMIC MUX0", "DMIC4", "TX DMIC4"},
1200 {"TX DMIC MUX0", "DMIC5", "TX DMIC5"},
1201 {"TX DMIC MUX0", "DMIC6", "TX DMIC6"},
1202 {"TX DMIC MUX0", "DMIC7", "TX DMIC7"},
1203
1204 {"TX DEC0 MUX", "SWR_MIC", "TX SMIC MUX0"},
1205 {"TX SMIC MUX0", "ADC0", "TX SWR_ADC0"},
1206 {"TX SMIC MUX0", "ADC1", "TX SWR_ADC1"},
1207 {"TX SMIC MUX0", "ADC2", "TX SWR_ADC2"},
1208 {"TX SMIC MUX0", "ADC3", "TX SWR_ADC3"},
1209 {"TX SMIC MUX0", "SWR_DMIC0", "TX SWR_DMIC0"},
1210 {"TX SMIC MUX0", "SWR_DMIC1", "TX SWR_DMIC1"},
1211 {"TX SMIC MUX0", "SWR_DMIC2", "TX SWR_DMIC2"},
1212 {"TX SMIC MUX0", "SWR_DMIC3", "TX SWR_DMIC3"},
1213 {"TX SMIC MUX0", "SWR_DMIC4", "TX SWR_DMIC4"},
1214 {"TX SMIC MUX0", "SWR_DMIC5", "TX SWR_DMIC5"},
1215 {"TX SMIC MUX0", "SWR_DMIC6", "TX SWR_DMIC6"},
1216 {"TX SMIC MUX0", "SWR_DMIC7", "TX SWR_DMIC7"},
1217
1218 {"TX DEC1 MUX", "MSM_DMIC", "TX DMIC MUX1"},
1219 {"TX DMIC MUX1", "DMIC0", "TX DMIC0"},
1220 {"TX DMIC MUX1", "DMIC1", "TX DMIC1"},
1221 {"TX DMIC MUX1", "DMIC2", "TX DMIC2"},
1222 {"TX DMIC MUX1", "DMIC3", "TX DMIC3"},
1223 {"TX DMIC MUX1", "DMIC4", "TX DMIC4"},
1224 {"TX DMIC MUX1", "DMIC5", "TX DMIC5"},
1225 {"TX DMIC MUX1", "DMIC6", "TX DMIC6"},
1226 {"TX DMIC MUX1", "DMIC7", "TX DMIC7"},
1227
1228 {"TX DEC1 MUX", "SWR_MIC", "TX SMIC MUX1"},
1229 {"TX SMIC MUX1", "ADC0", "TX SWR_ADC0"},
1230 {"TX SMIC MUX1", "ADC1", "TX SWR_ADC1"},
1231 {"TX SMIC MUX1", "ADC2", "TX SWR_ADC2"},
1232 {"TX SMIC MUX1", "ADC3", "TX SWR_ADC3"},
1233 {"TX SMIC MUX1", "SWR_DMIC0", "TX SWR_DMIC0"},
1234 {"TX SMIC MUX1", "SWR_DMIC1", "TX SWR_DMIC1"},
1235 {"TX SMIC MUX1", "SWR_DMIC2", "TX SWR_DMIC2"},
1236 {"TX SMIC MUX1", "SWR_DMIC3", "TX SWR_DMIC3"},
1237 {"TX SMIC MUX1", "SWR_DMIC4", "TX SWR_DMIC4"},
1238 {"TX SMIC MUX1", "SWR_DMIC5", "TX SWR_DMIC5"},
1239 {"TX SMIC MUX1", "SWR_DMIC6", "TX SWR_DMIC6"},
1240 {"TX SMIC MUX1", "SWR_DMIC7", "TX SWR_DMIC7"},
1241
1242 {"TX DEC2 MUX", "MSM_DMIC", "TX DMIC MUX2"},
1243 {"TX DMIC MUX2", "DMIC0", "TX DMIC0"},
1244 {"TX DMIC MUX2", "DMIC1", "TX DMIC1"},
1245 {"TX DMIC MUX2", "DMIC2", "TX DMIC2"},
1246 {"TX DMIC MUX2", "DMIC3", "TX DMIC3"},
1247 {"TX DMIC MUX2", "DMIC4", "TX DMIC4"},
1248 {"TX DMIC MUX2", "DMIC5", "TX DMIC5"},
1249 {"TX DMIC MUX2", "DMIC6", "TX DMIC6"},
1250 {"TX DMIC MUX2", "DMIC7", "TX DMIC7"},
1251
1252 {"TX DEC2 MUX", "SWR_MIC", "TX SMIC MUX2"},
1253 {"TX SMIC MUX2", "ADC0", "TX SWR_ADC0"},
1254 {"TX SMIC MUX2", "ADC1", "TX SWR_ADC1"},
1255 {"TX SMIC MUX2", "ADC2", "TX SWR_ADC2"},
1256 {"TX SMIC MUX2", "ADC3", "TX SWR_ADC3"},
1257 {"TX SMIC MUX2", "SWR_DMIC0", "TX SWR_DMIC0"},
1258 {"TX SMIC MUX2", "SWR_DMIC1", "TX SWR_DMIC1"},
1259 {"TX SMIC MUX2", "SWR_DMIC2", "TX SWR_DMIC2"},
1260 {"TX SMIC MUX2", "SWR_DMIC3", "TX SWR_DMIC3"},
1261 {"TX SMIC MUX2", "SWR_DMIC4", "TX SWR_DMIC4"},
1262 {"TX SMIC MUX2", "SWR_DMIC5", "TX SWR_DMIC5"},
1263 {"TX SMIC MUX2", "SWR_DMIC6", "TX SWR_DMIC6"},
1264 {"TX SMIC MUX2", "SWR_DMIC7", "TX SWR_DMIC7"},
1265
1266 {"TX DEC3 MUX", "MSM_DMIC", "TX DMIC MUX3"},
1267 {"TX DMIC MUX3", "DMIC0", "TX DMIC0"},
1268 {"TX DMIC MUX3", "DMIC1", "TX DMIC1"},
1269 {"TX DMIC MUX3", "DMIC2", "TX DMIC2"},
1270 {"TX DMIC MUX3", "DMIC3", "TX DMIC3"},
1271 {"TX DMIC MUX3", "DMIC4", "TX DMIC4"},
1272 {"TX DMIC MUX3", "DMIC5", "TX DMIC5"},
1273 {"TX DMIC MUX3", "DMIC6", "TX DMIC6"},
1274 {"TX DMIC MUX3", "DMIC7", "TX DMIC7"},
1275
1276 {"TX DEC3 MUX", "SWR_MIC", "TX SMIC MUX3"},
1277 {"TX SMIC MUX3", "ADC0", "TX SWR_ADC0"},
1278 {"TX SMIC MUX3", "ADC1", "TX SWR_ADC1"},
1279 {"TX SMIC MUX3", "ADC2", "TX SWR_ADC2"},
1280 {"TX SMIC MUX3", "ADC3", "TX SWR_ADC3"},
1281 {"TX SMIC MUX3", "SWR_DMIC0", "TX SWR_DMIC0"},
1282 {"TX SMIC MUX3", "SWR_DMIC1", "TX SWR_DMIC1"},
1283 {"TX SMIC MUX3", "SWR_DMIC2", "TX SWR_DMIC2"},
1284 {"TX SMIC MUX3", "SWR_DMIC3", "TX SWR_DMIC3"},
1285 {"TX SMIC MUX3", "SWR_DMIC4", "TX SWR_DMIC4"},
1286 {"TX SMIC MUX3", "SWR_DMIC5", "TX SWR_DMIC5"},
1287 {"TX SMIC MUX3", "SWR_DMIC6", "TX SWR_DMIC6"},
1288 {"TX SMIC MUX3", "SWR_DMIC7", "TX SWR_DMIC7"},
1289
1290 {"TX DEC4 MUX", "MSM_DMIC", "TX DMIC MUX4"},
1291 {"TX DMIC MUX4", "DMIC0", "TX DMIC0"},
1292 {"TX DMIC MUX4", "DMIC1", "TX DMIC1"},
1293 {"TX DMIC MUX4", "DMIC2", "TX DMIC2"},
1294 {"TX DMIC MUX4", "DMIC3", "TX DMIC3"},
1295 {"TX DMIC MUX4", "DMIC4", "TX DMIC4"},
1296 {"TX DMIC MUX4", "DMIC5", "TX DMIC5"},
1297 {"TX DMIC MUX4", "DMIC6", "TX DMIC6"},
1298 {"TX DMIC MUX4", "DMIC7", "TX DMIC7"},
1299
1300 {"TX DEC4 MUX", "SWR_MIC", "TX SMIC MUX4"},
1301 {"TX SMIC MUX4", "ADC0", "TX SWR_ADC0"},
1302 {"TX SMIC MUX4", "ADC1", "TX SWR_ADC1"},
1303 {"TX SMIC MUX4", "ADC2", "TX SWR_ADC2"},
1304 {"TX SMIC MUX4", "ADC3", "TX SWR_ADC3"},
1305 {"TX SMIC MUX4", "SWR_DMIC0", "TX SWR_DMIC0"},
1306 {"TX SMIC MUX4", "SWR_DMIC1", "TX SWR_DMIC1"},
1307 {"TX SMIC MUX4", "SWR_DMIC2", "TX SWR_DMIC2"},
1308 {"TX SMIC MUX4", "SWR_DMIC3", "TX SWR_DMIC3"},
1309 {"TX SMIC MUX4", "SWR_DMIC4", "TX SWR_DMIC4"},
1310 {"TX SMIC MUX4", "SWR_DMIC5", "TX SWR_DMIC5"},
1311 {"TX SMIC MUX4", "SWR_DMIC6", "TX SWR_DMIC6"},
1312 {"TX SMIC MUX4", "SWR_DMIC7", "TX SWR_DMIC7"},
1313
1314 {"TX DEC5 MUX", "MSM_DMIC", "TX DMIC MUX5"},
1315 {"TX DMIC MUX5", "DMIC0", "TX DMIC0"},
1316 {"TX DMIC MUX5", "DMIC1", "TX DMIC1"},
1317 {"TX DMIC MUX5", "DMIC2", "TX DMIC2"},
1318 {"TX DMIC MUX5", "DMIC3", "TX DMIC3"},
1319 {"TX DMIC MUX5", "DMIC4", "TX DMIC4"},
1320 {"TX DMIC MUX5", "DMIC5", "TX DMIC5"},
1321 {"TX DMIC MUX5", "DMIC6", "TX DMIC6"},
1322 {"TX DMIC MUX5", "DMIC7", "TX DMIC7"},
1323
1324 {"TX DEC5 MUX", "SWR_MIC", "TX SMIC MUX5"},
1325 {"TX SMIC MUX5", "ADC0", "TX SWR_ADC0"},
1326 {"TX SMIC MUX5", "ADC1", "TX SWR_ADC1"},
1327 {"TX SMIC MUX5", "ADC2", "TX SWR_ADC2"},
1328 {"TX SMIC MUX5", "ADC3", "TX SWR_ADC3"},
1329 {"TX SMIC MUX5", "SWR_DMIC0", "TX SWR_DMIC0"},
1330 {"TX SMIC MUX5", "SWR_DMIC1", "TX SWR_DMIC1"},
1331 {"TX SMIC MUX5", "SWR_DMIC2", "TX SWR_DMIC2"},
1332 {"TX SMIC MUX5", "SWR_DMIC3", "TX SWR_DMIC3"},
1333 {"TX SMIC MUX5", "SWR_DMIC4", "TX SWR_DMIC4"},
1334 {"TX SMIC MUX5", "SWR_DMIC5", "TX SWR_DMIC5"},
1335 {"TX SMIC MUX5", "SWR_DMIC6", "TX SWR_DMIC6"},
1336 {"TX SMIC MUX5", "SWR_DMIC7", "TX SWR_DMIC7"},
1337
1338 {"TX DEC6 MUX", "MSM_DMIC", "TX DMIC MUX6"},
1339 {"TX DMIC MUX6", "DMIC0", "TX DMIC0"},
1340 {"TX DMIC MUX6", "DMIC1", "TX DMIC1"},
1341 {"TX DMIC MUX6", "DMIC2", "TX DMIC2"},
1342 {"TX DMIC MUX6", "DMIC3", "TX DMIC3"},
1343 {"TX DMIC MUX6", "DMIC4", "TX DMIC4"},
1344 {"TX DMIC MUX6", "DMIC5", "TX DMIC5"},
1345 {"TX DMIC MUX6", "DMIC6", "TX DMIC6"},
1346 {"TX DMIC MUX6", "DMIC7", "TX DMIC7"},
1347
1348 {"TX DEC6 MUX", "SWR_MIC", "TX SMIC MUX6"},
1349 {"TX SMIC MUX6", "ADC0", "TX SWR_ADC0"},
1350 {"TX SMIC MUX6", "ADC1", "TX SWR_ADC1"},
1351 {"TX SMIC MUX6", "ADC2", "TX SWR_ADC2"},
1352 {"TX SMIC MUX6", "ADC3", "TX SWR_ADC3"},
1353 {"TX SMIC MUX6", "SWR_DMIC0", "TX SWR_DMIC0"},
1354 {"TX SMIC MUX6", "SWR_DMIC1", "TX SWR_DMIC1"},
1355 {"TX SMIC MUX6", "SWR_DMIC2", "TX SWR_DMIC2"},
1356 {"TX SMIC MUX6", "SWR_DMIC3", "TX SWR_DMIC3"},
1357 {"TX SMIC MUX6", "SWR_DMIC4", "TX SWR_DMIC4"},
1358 {"TX SMIC MUX6", "SWR_DMIC5", "TX SWR_DMIC5"},
1359 {"TX SMIC MUX6", "SWR_DMIC6", "TX SWR_DMIC6"},
1360 {"TX SMIC MUX6", "SWR_DMIC7", "TX SWR_DMIC7"},
1361
1362 {"TX DEC7 MUX", "MSM_DMIC", "TX DMIC MUX7"},
1363 {"TX DMIC MUX7", "DMIC0", "TX DMIC0"},
1364 {"TX DMIC MUX7", "DMIC1", "TX DMIC1"},
1365 {"TX DMIC MUX7", "DMIC2", "TX DMIC2"},
1366 {"TX DMIC MUX7", "DMIC3", "TX DMIC3"},
1367 {"TX DMIC MUX7", "DMIC4", "TX DMIC4"},
1368 {"TX DMIC MUX7", "DMIC5", "TX DMIC5"},
1369 {"TX DMIC MUX7", "DMIC6", "TX DMIC6"},
1370 {"TX DMIC MUX7", "DMIC7", "TX DMIC7"},
1371
1372 {"TX DEC7 MUX", "SWR_MIC", "TX SMIC MUX7"},
1373 {"TX SMIC MUX7", "ADC0", "TX SWR_ADC0"},
1374 {"TX SMIC MUX7", "ADC1", "TX SWR_ADC1"},
1375 {"TX SMIC MUX7", "ADC2", "TX SWR_ADC2"},
1376 {"TX SMIC MUX7", "ADC3", "TX SWR_ADC3"},
1377 {"TX SMIC MUX7", "SWR_DMIC0", "TX SWR_DMIC0"},
1378 {"TX SMIC MUX7", "SWR_DMIC1", "TX SWR_DMIC1"},
1379 {"TX SMIC MUX7", "SWR_DMIC2", "TX SWR_DMIC2"},
1380 {"TX SMIC MUX7", "SWR_DMIC3", "TX SWR_DMIC3"},
1381 {"TX SMIC MUX7", "SWR_DMIC4", "TX SWR_DMIC4"},
1382 {"TX SMIC MUX7", "SWR_DMIC5", "TX SWR_DMIC5"},
1383 {"TX SMIC MUX7", "SWR_DMIC6", "TX SWR_DMIC6"},
1384 {"TX SMIC MUX7", "SWR_DMIC7", "TX SWR_DMIC7"},
1385};
1386
1387static const struct snd_kcontrol_new tx_macro_snd_controls[] = {
1388 SOC_SINGLE_SX_TLV("TX_DEC0 Volume",
1389 BOLERO_CDC_TX0_TX_VOL_CTL,
1390 0, -84, 40, digital_gain),
1391 SOC_SINGLE_SX_TLV("TX_DEC1 Volume",
1392 BOLERO_CDC_TX1_TX_VOL_CTL,
1393 0, -84, 40, digital_gain),
1394 SOC_SINGLE_SX_TLV("TX_DEC2 Volume",
1395 BOLERO_CDC_TX2_TX_VOL_CTL,
1396 0, -84, 40, digital_gain),
1397 SOC_SINGLE_SX_TLV("TX_DEC3 Volume",
1398 BOLERO_CDC_TX3_TX_VOL_CTL,
1399 0, -84, 40, digital_gain),
1400 SOC_SINGLE_SX_TLV("TX_DEC4 Volume",
1401 BOLERO_CDC_TX4_TX_VOL_CTL,
1402 0, -84, 40, digital_gain),
1403 SOC_SINGLE_SX_TLV("TX_DEC5 Volume",
1404 BOLERO_CDC_TX5_TX_VOL_CTL,
1405 0, -84, 40, digital_gain),
1406 SOC_SINGLE_SX_TLV("TX_DEC6 Volume",
1407 BOLERO_CDC_TX6_TX_VOL_CTL,
1408 0, -84, 40, digital_gain),
1409 SOC_SINGLE_SX_TLV("TX_DEC7 Volume",
1410 BOLERO_CDC_TX7_TX_VOL_CTL,
1411 0, -84, 40, digital_gain),
1412};
1413
1414static int tx_macro_swrm_clock(void *handle, bool enable)
1415{
1416 struct tx_macro_priv *tx_priv = (struct tx_macro_priv *) handle;
1417 struct regmap *regmap = dev_get_regmap(tx_priv->dev->parent, NULL);
1418 int ret = 0;
1419
Tanya Dixit8530fb92018-09-14 16:01:25 +05301420 if (regmap == NULL) {
1421 dev_err(tx_priv->dev, "%s: regmap is NULL\n", __func__);
1422 return -EINVAL;
1423 }
1424
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301425 mutex_lock(&tx_priv->swr_clk_lock);
1426
1427 dev_dbg(tx_priv->dev, "%s: swrm clock %s\n",
1428 __func__, (enable ? "enable" : "disable"));
1429 if (enable) {
1430 if (tx_priv->swr_clk_users == 0) {
1431 ret = tx_macro_mclk_enable(tx_priv, 1);
1432 if (ret < 0) {
1433 dev_err(tx_priv->dev,
1434 "%s: request clock enable failed\n",
1435 __func__);
1436 goto exit;
1437 }
Ramprasad Katkama4c747b2018-12-11 19:15:53 +05301438 if (tx_priv->reset_swr)
1439 regmap_update_bits(regmap,
1440 BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
1441 0x02, 0x02);
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301442 regmap_update_bits(regmap,
1443 BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
1444 0x01, 0x01);
Ramprasad Katkama4c747b2018-12-11 19:15:53 +05301445 if (tx_priv->reset_swr)
1446 regmap_update_bits(regmap,
1447 BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
1448 0x02, 0x00);
1449 tx_priv->reset_swr = false;
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301450 regmap_update_bits(regmap,
1451 BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
1452 0x1C, 0x0C);
1453 msm_cdc_pinctrl_select_active_state(
1454 tx_priv->tx_swr_gpio_p);
1455 }
1456 tx_priv->swr_clk_users++;
1457 } else {
1458 if (tx_priv->swr_clk_users <= 0) {
1459 dev_err(tx_priv->dev,
1460 "tx swrm clock users already 0\n");
1461 tx_priv->swr_clk_users = 0;
1462 goto exit;
1463 }
1464 tx_priv->swr_clk_users--;
1465 if (tx_priv->swr_clk_users == 0) {
1466 regmap_update_bits(regmap,
1467 BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
1468 0x01, 0x00);
1469 msm_cdc_pinctrl_select_sleep_state(
1470 tx_priv->tx_swr_gpio_p);
1471 tx_macro_mclk_enable(tx_priv, 0);
1472 }
1473 }
1474 dev_dbg(tx_priv->dev, "%s: swrm clock users %d\n",
1475 __func__, tx_priv->swr_clk_users);
1476exit:
1477 mutex_unlock(&tx_priv->swr_clk_lock);
1478 return ret;
1479}
1480
1481static int tx_macro_validate_dmic_sample_rate(u32 dmic_sample_rate,
1482 struct tx_macro_priv *tx_priv)
1483{
1484 u32 div_factor = TX_MACRO_CLK_DIV_2;
1485 u32 mclk_rate = TX_MACRO_MCLK_FREQ;
1486
1487 if (dmic_sample_rate == TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED ||
1488 mclk_rate % dmic_sample_rate != 0)
1489 goto undefined_rate;
1490
1491 div_factor = mclk_rate / dmic_sample_rate;
1492
1493 switch (div_factor) {
1494 case 2:
1495 tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_2;
1496 break;
1497 case 3:
1498 tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_3;
1499 break;
1500 case 4:
1501 tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_4;
1502 break;
1503 case 6:
1504 tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_6;
1505 break;
1506 case 8:
1507 tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_8;
1508 break;
1509 case 16:
1510 tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_16;
1511 break;
1512 default:
1513 /* Any other DIV factor is invalid */
1514 goto undefined_rate;
1515 }
1516
1517 /* Valid dmic DIV factors */
1518 dev_dbg(tx_priv->dev, "%s: DMIC_DIV = %u, mclk_rate = %u\n",
1519 __func__, div_factor, mclk_rate);
1520
1521 return dmic_sample_rate;
1522
1523undefined_rate:
1524 dev_dbg(tx_priv->dev, "%s: Invalid rate %d, for mclk %d\n",
1525 __func__, dmic_sample_rate, mclk_rate);
1526 dmic_sample_rate = TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED;
1527
1528 return dmic_sample_rate;
1529}
1530
Meng Wang15c825d2018-09-06 10:49:18 +08001531static int tx_macro_init(struct snd_soc_component *component)
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301532{
Meng Wang15c825d2018-09-06 10:49:18 +08001533 struct snd_soc_dapm_context *dapm =
1534 snd_soc_component_get_dapm(component);
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301535 int ret = 0, i = 0;
1536 struct device *tx_dev = NULL;
1537 struct tx_macro_priv *tx_priv = NULL;
1538
Meng Wang15c825d2018-09-06 10:49:18 +08001539 tx_dev = bolero_get_device_ptr(component->dev, TX_MACRO);
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301540 if (!tx_dev) {
Meng Wang15c825d2018-09-06 10:49:18 +08001541 dev_err(component->dev,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301542 "%s: null device for macro!\n", __func__);
1543 return -EINVAL;
1544 }
1545 tx_priv = dev_get_drvdata(tx_dev);
1546 if (!tx_priv) {
Meng Wang15c825d2018-09-06 10:49:18 +08001547 dev_err(component->dev,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301548 "%s: priv is null for macro!\n", __func__);
1549 return -EINVAL;
1550 }
1551 ret = snd_soc_dapm_new_controls(dapm, tx_macro_dapm_widgets,
1552 ARRAY_SIZE(tx_macro_dapm_widgets));
1553 if (ret < 0) {
1554 dev_err(tx_dev, "%s: Failed to add controls\n", __func__);
1555 return ret;
1556 }
1557
1558 ret = snd_soc_dapm_add_routes(dapm, tx_audio_map,
1559 ARRAY_SIZE(tx_audio_map));
1560 if (ret < 0) {
1561 dev_err(tx_dev, "%s: Failed to add routes\n", __func__);
1562 return ret;
1563 }
1564
1565 ret = snd_soc_dapm_new_widgets(dapm->card);
1566 if (ret < 0) {
1567 dev_err(tx_dev, "%s: Failed to add widgets\n", __func__);
1568 return ret;
1569 }
1570
Meng Wang15c825d2018-09-06 10:49:18 +08001571 ret = snd_soc_add_component_controls(component, tx_macro_snd_controls,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301572 ARRAY_SIZE(tx_macro_snd_controls));
1573 if (ret < 0) {
1574 dev_err(tx_dev, "%s: Failed to add snd_ctls\n", __func__);
1575 return ret;
1576 }
Laxminath Kasam638b5602018-09-24 13:19:52 +05301577
1578 snd_soc_dapm_ignore_suspend(dapm, "TX_AIF1 Capture");
1579 snd_soc_dapm_ignore_suspend(dapm, "TX_AIF2 Capture");
1580 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC0");
1581 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC1");
1582 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC2");
1583 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC3");
Vatsal Bucha39ead2c2018-12-14 12:22:46 +05301584 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC0");
1585 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC1");
1586 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC2");
1587 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC3");
1588 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC4");
1589 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC5");
1590 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC6");
1591 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC7");
Laxminath Kasam638b5602018-09-24 13:19:52 +05301592 snd_soc_dapm_sync(dapm);
1593
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301594 for (i = 0; i < NUM_DECIMATORS; i++) {
1595 tx_priv->tx_hpf_work[i].tx_priv = tx_priv;
1596 tx_priv->tx_hpf_work[i].decimator = i;
1597 INIT_DELAYED_WORK(&tx_priv->tx_hpf_work[i].dwork,
1598 tx_macro_tx_hpf_corner_freq_callback);
1599 }
1600
1601 for (i = 0; i < NUM_DECIMATORS; i++) {
1602 tx_priv->tx_mute_dwork[i].tx_priv = tx_priv;
1603 tx_priv->tx_mute_dwork[i].decimator = i;
1604 INIT_DELAYED_WORK(&tx_priv->tx_mute_dwork[i].dwork,
1605 tx_macro_mute_update_callback);
1606 }
Meng Wang15c825d2018-09-06 10:49:18 +08001607 tx_priv->component = component;
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301608
1609 return 0;
1610}
1611
Meng Wang15c825d2018-09-06 10:49:18 +08001612static int tx_macro_deinit(struct snd_soc_component *component)
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301613{
1614 struct device *tx_dev = NULL;
1615 struct tx_macro_priv *tx_priv = NULL;
1616
Meng Wang15c825d2018-09-06 10:49:18 +08001617 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301618 return -EINVAL;
1619
Meng Wang15c825d2018-09-06 10:49:18 +08001620 tx_priv->component = NULL;
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301621 return 0;
1622}
1623
1624static void tx_macro_add_child_devices(struct work_struct *work)
1625{
1626 struct tx_macro_priv *tx_priv = NULL;
1627 struct platform_device *pdev = NULL;
1628 struct device_node *node = NULL;
1629 struct tx_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp = NULL;
1630 int ret = 0;
1631 u16 count = 0, ctrl_num = 0;
1632 struct tx_macro_swr_ctrl_platform_data *platdata = NULL;
1633 char plat_dev_name[TX_MACRO_SWR_STRING_LEN] = "";
1634 bool tx_swr_master_node = false;
1635
1636 tx_priv = container_of(work, struct tx_macro_priv,
1637 tx_macro_add_child_devices_work);
1638 if (!tx_priv) {
1639 pr_err("%s: Memory for tx_priv does not exist\n",
1640 __func__);
1641 return;
1642 }
1643
1644 if (!tx_priv->dev) {
1645 pr_err("%s: tx dev does not exist\n", __func__);
1646 return;
1647 }
1648
1649 if (!tx_priv->dev->of_node) {
1650 dev_err(tx_priv->dev,
1651 "%s: DT node for tx_priv does not exist\n", __func__);
1652 return;
1653 }
1654
1655 platdata = &tx_priv->swr_plat_data;
1656 tx_priv->child_count = 0;
1657
1658 for_each_available_child_of_node(tx_priv->dev->of_node, node) {
1659 tx_swr_master_node = false;
1660 if (strnstr(node->name, "tx_swr_master",
1661 strlen("tx_swr_master")) != NULL)
1662 tx_swr_master_node = true;
1663
1664 if (tx_swr_master_node)
1665 strlcpy(plat_dev_name, "tx_swr_ctrl",
1666 (TX_MACRO_SWR_STRING_LEN - 1));
1667 else
1668 strlcpy(plat_dev_name, node->name,
1669 (TX_MACRO_SWR_STRING_LEN - 1));
1670
1671 pdev = platform_device_alloc(plat_dev_name, -1);
1672 if (!pdev) {
1673 dev_err(tx_priv->dev, "%s: pdev memory alloc failed\n",
1674 __func__);
1675 ret = -ENOMEM;
1676 goto err;
1677 }
1678 pdev->dev.parent = tx_priv->dev;
1679 pdev->dev.of_node = node;
1680
1681 if (tx_swr_master_node) {
1682 ret = platform_device_add_data(pdev, platdata,
1683 sizeof(*platdata));
1684 if (ret) {
1685 dev_err(&pdev->dev,
1686 "%s: cannot add plat data ctrl:%d\n",
1687 __func__, ctrl_num);
1688 goto fail_pdev_add;
1689 }
1690 }
1691
1692 ret = platform_device_add(pdev);
1693 if (ret) {
1694 dev_err(&pdev->dev,
1695 "%s: Cannot add platform device\n",
1696 __func__);
1697 goto fail_pdev_add;
1698 }
1699
1700 if (tx_swr_master_node) {
1701 temp = krealloc(swr_ctrl_data,
1702 (ctrl_num + 1) * sizeof(
1703 struct tx_macro_swr_ctrl_data),
1704 GFP_KERNEL);
1705 if (!temp) {
1706 ret = -ENOMEM;
1707 goto fail_pdev_add;
1708 }
1709 swr_ctrl_data = temp;
1710 swr_ctrl_data[ctrl_num].tx_swr_pdev = pdev;
1711 ctrl_num++;
1712 dev_dbg(&pdev->dev,
1713 "%s: Added soundwire ctrl device(s)\n",
1714 __func__);
1715 tx_priv->swr_ctrl_data = swr_ctrl_data;
1716 }
1717 if (tx_priv->child_count < TX_MACRO_CHILD_DEVICES_MAX)
1718 tx_priv->pdev_child_devices[
1719 tx_priv->child_count++] = pdev;
1720 else
1721 goto err;
1722 }
1723 return;
1724fail_pdev_add:
1725 for (count = 0; count < tx_priv->child_count; count++)
1726 platform_device_put(tx_priv->pdev_child_devices[count]);
1727err:
1728 return;
1729}
1730
Sudheer Papothia3e969d2018-10-27 06:22:10 +05301731static int tx_macro_set_port_map(struct snd_soc_component *component,
1732 u32 usecase, u32 size, void *data)
1733{
1734 struct device *tx_dev = NULL;
1735 struct tx_macro_priv *tx_priv = NULL;
1736 struct swrm_port_config port_cfg;
1737 int ret = 0;
1738
1739 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
1740 return -EINVAL;
1741
1742 memset(&port_cfg, 0, sizeof(port_cfg));
1743 port_cfg.uc = usecase;
1744 port_cfg.size = size;
1745 port_cfg.params = data;
1746
1747 ret = swrm_wcd_notify(
1748 tx_priv->swr_ctrl_data[0].tx_swr_pdev,
1749 SWR_SET_PORT_MAP, &port_cfg);
1750
1751 return ret;
1752}
1753
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301754static void tx_macro_init_ops(struct macro_ops *ops,
1755 char __iomem *tx_io_base)
1756{
1757 memset(ops, 0, sizeof(struct macro_ops));
1758 ops->init = tx_macro_init;
1759 ops->exit = tx_macro_deinit;
1760 ops->io_base = tx_io_base;
1761 ops->dai_ptr = tx_macro_dai;
1762 ops->num_dais = ARRAY_SIZE(tx_macro_dai);
1763 ops->mclk_fn = tx_macro_mclk_ctrl;
Laxminath Kasamfb0d6832018-09-22 01:49:52 +05301764 ops->event_handler = tx_macro_event_handler;
Aditya Bavanaric4e96122018-11-14 14:46:38 +05301765 ops->reg_wake_irq = tx_macro_reg_wake_irq;
Sudheer Papothia3e969d2018-10-27 06:22:10 +05301766 ops->set_port_map = tx_macro_set_port_map;
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301767}
1768
1769static int tx_macro_probe(struct platform_device *pdev)
1770{
1771 struct macro_ops ops = {0};
1772 struct tx_macro_priv *tx_priv = NULL;
1773 u32 tx_base_addr = 0, sample_rate = 0;
1774 char __iomem *tx_io_base = NULL;
1775 struct clk *tx_core_clk = NULL, *tx_npl_clk = NULL;
1776 int ret = 0;
1777 const char *dmic_sample_rate = "qcom,tx-dmic-sample-rate";
1778
1779 tx_priv = devm_kzalloc(&pdev->dev, sizeof(struct tx_macro_priv),
1780 GFP_KERNEL);
1781 if (!tx_priv)
1782 return -ENOMEM;
1783 platform_set_drvdata(pdev, tx_priv);
1784
1785 tx_priv->dev = &pdev->dev;
1786 ret = of_property_read_u32(pdev->dev.of_node, "reg",
1787 &tx_base_addr);
1788 if (ret) {
1789 dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
1790 __func__, "reg");
1791 return ret;
1792 }
1793 dev_set_drvdata(&pdev->dev, tx_priv);
1794 tx_priv->tx_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
1795 "qcom,tx-swr-gpios", 0);
1796 if (!tx_priv->tx_swr_gpio_p) {
1797 dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
1798 __func__);
1799 return -EINVAL;
1800 }
1801 tx_io_base = devm_ioremap(&pdev->dev,
1802 tx_base_addr, TX_MACRO_MAX_OFFSET);
1803 if (!tx_io_base) {
1804 dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
1805 return -ENOMEM;
1806 }
1807 tx_priv->tx_io_base = tx_io_base;
1808 ret = of_property_read_u32(pdev->dev.of_node, dmic_sample_rate,
1809 &sample_rate);
1810 if (ret) {
1811 dev_err(&pdev->dev,
1812 "%s: could not find sample_rate entry in dt\n",
1813 __func__);
1814 tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_2;
1815 } else {
1816 if (tx_macro_validate_dmic_sample_rate(
1817 sample_rate, tx_priv) == TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED)
1818 return -EINVAL;
1819 }
Ramprasad Katkama4c747b2018-12-11 19:15:53 +05301820 tx_priv->reset_swr = true;
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301821 INIT_WORK(&tx_priv->tx_macro_add_child_devices_work,
1822 tx_macro_add_child_devices);
1823 tx_priv->swr_plat_data.handle = (void *) tx_priv;
1824 tx_priv->swr_plat_data.read = NULL;
1825 tx_priv->swr_plat_data.write = NULL;
1826 tx_priv->swr_plat_data.bulk_write = NULL;
1827 tx_priv->swr_plat_data.clk = tx_macro_swrm_clock;
1828 tx_priv->swr_plat_data.handle_irq = NULL;
1829 /* Register MCLK for tx macro */
1830 tx_core_clk = devm_clk_get(&pdev->dev, "tx_core_clk");
1831 if (IS_ERR(tx_core_clk)) {
1832 ret = PTR_ERR(tx_core_clk);
1833 dev_err(&pdev->dev, "%s: clk get %s failed %d\n",
1834 __func__, "tx_core_clk", ret);
1835 return ret;
1836 }
1837 tx_priv->tx_core_clk = tx_core_clk;
1838 /* Register npl clk for soundwire */
1839 tx_npl_clk = devm_clk_get(&pdev->dev, "tx_npl_clk");
1840 if (IS_ERR(tx_npl_clk)) {
1841 ret = PTR_ERR(tx_npl_clk);
1842 dev_err(&pdev->dev, "%s: clk get %s failed %d\n",
1843 __func__, "tx_npl_clk", ret);
1844 return ret;
1845 }
1846 tx_priv->tx_npl_clk = tx_npl_clk;
1847
1848 mutex_init(&tx_priv->mclk_lock);
1849 mutex_init(&tx_priv->swr_clk_lock);
1850 tx_macro_init_ops(&ops, tx_io_base);
1851 ret = bolero_register_macro(&pdev->dev, TX_MACRO, &ops);
1852 if (ret) {
1853 dev_err(&pdev->dev,
1854 "%s: register macro failed\n", __func__);
1855 goto err_reg_macro;
1856 }
1857 schedule_work(&tx_priv->tx_macro_add_child_devices_work);
1858 return 0;
1859err_reg_macro:
1860 mutex_destroy(&tx_priv->mclk_lock);
1861 mutex_destroy(&tx_priv->swr_clk_lock);
1862 return ret;
1863}
1864
1865static int tx_macro_remove(struct platform_device *pdev)
1866{
1867 struct tx_macro_priv *tx_priv = NULL;
1868 u16 count = 0;
1869
1870 tx_priv = platform_get_drvdata(pdev);
1871
1872 if (!tx_priv)
1873 return -EINVAL;
1874
1875 kfree(tx_priv->swr_ctrl_data);
1876 for (count = 0; count < tx_priv->child_count &&
1877 count < TX_MACRO_CHILD_DEVICES_MAX; count++)
1878 platform_device_unregister(tx_priv->pdev_child_devices[count]);
1879
1880 mutex_destroy(&tx_priv->mclk_lock);
1881 mutex_destroy(&tx_priv->swr_clk_lock);
1882 bolero_unregister_macro(&pdev->dev, TX_MACRO);
1883 return 0;
1884}
1885
1886
1887static const struct of_device_id tx_macro_dt_match[] = {
1888 {.compatible = "qcom,tx-macro"},
1889 {}
1890};
1891
1892static struct platform_driver tx_macro_driver = {
1893 .driver = {
1894 .name = "tx_macro",
1895 .owner = THIS_MODULE,
1896 .of_match_table = tx_macro_dt_match,
1897 },
1898 .probe = tx_macro_probe,
1899 .remove = tx_macro_remove,
1900};
1901
1902module_platform_driver(tx_macro_driver);
1903
1904MODULE_DESCRIPTION("TX macro driver");
1905MODULE_LICENSE("GPL v2");