Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1 | //===-- SILowerControlFlow.cpp - Use predicates for control flow ----------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | /// \file |
Adrian Prantl | 5f8f34e4 | 2018-05-01 15:54:18 +0000 | [diff] [blame] | 11 | /// This pass lowers the pseudo control flow instructions to real |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 12 | /// machine instructions. |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 13 | /// |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 14 | /// All control flow is handled using predicated instructions and |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 15 | /// a predicate stack. Each Scalar ALU controls the operations of 64 Vector |
| 16 | /// ALUs. The Scalar ALU can update the predicate for any of the Vector ALUs |
| 17 | /// by writting to the 64-bit EXEC register (each bit corresponds to a |
| 18 | /// single vector ALU). Typically, for predicates, a vector ALU will write |
| 19 | /// to its bit of the VCC register (like EXEC VCC is 64-bits, one for each |
| 20 | /// Vector ALU) and then the ScalarALU will AND the VCC register with the |
| 21 | /// EXEC to update the predicates. |
| 22 | /// |
| 23 | /// For example: |
Francis Visoiu Mistrih | 9d7bb0c | 2017-11-28 17:15:09 +0000 | [diff] [blame] | 24 | /// %vcc = V_CMP_GT_F32 %vgpr1, %vgpr2 |
| 25 | /// %sgpr0 = SI_IF %vcc |
| 26 | /// %vgpr0 = V_ADD_F32 %vgpr0, %vgpr0 |
| 27 | /// %sgpr0 = SI_ELSE %sgpr0 |
| 28 | /// %vgpr0 = V_SUB_F32 %vgpr0, %vgpr0 |
| 29 | /// SI_END_CF %sgpr0 |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 30 | /// |
| 31 | /// becomes: |
| 32 | /// |
Francis Visoiu Mistrih | 9d7bb0c | 2017-11-28 17:15:09 +0000 | [diff] [blame] | 33 | /// %sgpr0 = S_AND_SAVEEXEC_B64 %vcc // Save and update the exec mask |
| 34 | /// %sgpr0 = S_XOR_B64 %sgpr0, %exec // Clear live bits from saved exec mask |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 35 | /// S_CBRANCH_EXECZ label0 // This instruction is an optional |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 36 | /// // optimization which allows us to |
| 37 | /// // branch if all the bits of |
| 38 | /// // EXEC are zero. |
Francis Visoiu Mistrih | 9d7bb0c | 2017-11-28 17:15:09 +0000 | [diff] [blame] | 39 | /// %vgpr0 = V_ADD_F32 %vgpr0, %vgpr0 // Do the IF block of the branch |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 40 | /// |
| 41 | /// label0: |
Francis Visoiu Mistrih | 9d7bb0c | 2017-11-28 17:15:09 +0000 | [diff] [blame] | 42 | /// %sgpr0 = S_OR_SAVEEXEC_B64 %exec // Restore the exec mask for the Then block |
| 43 | /// %exec = S_XOR_B64 %sgpr0, %exec // Clear live bits from saved exec mask |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 44 | /// S_BRANCH_EXECZ label1 // Use our branch optimization |
| 45 | /// // instruction again. |
Francis Visoiu Mistrih | 9d7bb0c | 2017-11-28 17:15:09 +0000 | [diff] [blame] | 46 | /// %vgpr0 = V_SUB_F32 %vgpr0, %vgpr // Do the THEN block |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 47 | /// label1: |
Francis Visoiu Mistrih | 9d7bb0c | 2017-11-28 17:15:09 +0000 | [diff] [blame] | 48 | /// %exec = S_OR_B64 %exec, %sgpr0 // Re-enable saved exec mask bits |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 49 | //===----------------------------------------------------------------------===// |
| 50 | |
| 51 | #include "AMDGPU.h" |
Eric Christopher | d913448 | 2014-08-04 21:25:23 +0000 | [diff] [blame] | 52 | #include "AMDGPUSubtarget.h" |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 53 | #include "SIInstrInfo.h" |
Tom Stellard | 44b30b4 | 2018-05-22 02:03:23 +0000 | [diff] [blame] | 54 | #include "MCTargetDesc/AMDGPUMCTargetDesc.h" |
Eugene Zelenko | 734bb7b | 2017-01-20 17:52:16 +0000 | [diff] [blame] | 55 | #include "llvm/ADT/SmallVector.h" |
| 56 | #include "llvm/ADT/StringRef.h" |
Matthias Braun | f842297 | 2017-12-13 02:51:04 +0000 | [diff] [blame] | 57 | #include "llvm/CodeGen/LiveIntervals.h" |
Eugene Zelenko | 734bb7b | 2017-01-20 17:52:16 +0000 | [diff] [blame] | 58 | #include "llvm/CodeGen/MachineBasicBlock.h" |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 59 | #include "llvm/CodeGen/MachineFunction.h" |
| 60 | #include "llvm/CodeGen/MachineFunctionPass.h" |
Eugene Zelenko | 734bb7b | 2017-01-20 17:52:16 +0000 | [diff] [blame] | 61 | #include "llvm/CodeGen/MachineInstr.h" |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 62 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Eugene Zelenko | 734bb7b | 2017-01-20 17:52:16 +0000 | [diff] [blame] | 63 | #include "llvm/CodeGen/MachineOperand.h" |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 64 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Chandler Carruth | 6bda14b | 2017-06-06 11:49:48 +0000 | [diff] [blame] | 65 | #include "llvm/CodeGen/Passes.h" |
Eugene Zelenko | 734bb7b | 2017-01-20 17:52:16 +0000 | [diff] [blame] | 66 | #include "llvm/CodeGen/SlotIndexes.h" |
David Blaikie | b3bde2e | 2017-11-17 01:07:10 +0000 | [diff] [blame] | 67 | #include "llvm/CodeGen/TargetRegisterInfo.h" |
Eugene Zelenko | 734bb7b | 2017-01-20 17:52:16 +0000 | [diff] [blame] | 68 | #include "llvm/MC/MCRegisterInfo.h" |
| 69 | #include "llvm/Pass.h" |
Eugene Zelenko | 734bb7b | 2017-01-20 17:52:16 +0000 | [diff] [blame] | 70 | #include <cassert> |
| 71 | #include <iterator> |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 72 | |
| 73 | using namespace llvm; |
| 74 | |
Matt Arsenault | 55d49cf | 2016-02-12 02:16:10 +0000 | [diff] [blame] | 75 | #define DEBUG_TYPE "si-lower-control-flow" |
| 76 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 77 | namespace { |
| 78 | |
Matt Arsenault | 55d49cf | 2016-02-12 02:16:10 +0000 | [diff] [blame] | 79 | class SILowerControlFlow : public MachineFunctionPass { |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 80 | private: |
Eugene Zelenko | 734bb7b | 2017-01-20 17:52:16 +0000 | [diff] [blame] | 81 | const SIRegisterInfo *TRI = nullptr; |
| 82 | const SIInstrInfo *TII = nullptr; |
| 83 | LiveIntervals *LIS = nullptr; |
| 84 | MachineRegisterInfo *MRI = nullptr; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 85 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 86 | void emitIf(MachineInstr &MI); |
| 87 | void emitElse(MachineInstr &MI); |
| 88 | void emitBreak(MachineInstr &MI); |
| 89 | void emitIfBreak(MachineInstr &MI); |
| 90 | void emitElseBreak(MachineInstr &MI); |
| 91 | void emitLoop(MachineInstr &MI); |
| 92 | void emitEndCf(MachineInstr &MI); |
Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 93 | |
Stanislav Mekhanoshin | 0ee250e | 2016-11-28 18:58:49 +0000 | [diff] [blame] | 94 | void findMaskOperands(MachineInstr &MI, unsigned OpNo, |
| 95 | SmallVectorImpl<MachineOperand> &Src) const; |
| 96 | |
| 97 | void combineMasks(MachineInstr &MI); |
| 98 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 99 | public: |
Matt Arsenault | 55d49cf | 2016-02-12 02:16:10 +0000 | [diff] [blame] | 100 | static char ID; |
| 101 | |
Eugene Zelenko | 734bb7b | 2017-01-20 17:52:16 +0000 | [diff] [blame] | 102 | SILowerControlFlow() : MachineFunctionPass(ID) {} |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 103 | |
Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 104 | bool runOnMachineFunction(MachineFunction &MF) override; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 105 | |
Mehdi Amini | 117296c | 2016-10-01 02:56:57 +0000 | [diff] [blame] | 106 | StringRef getPassName() const override { |
Matt Arsenault | 55d49cf | 2016-02-12 02:16:10 +0000 | [diff] [blame] | 107 | return "SI Lower control flow pseudo instructions"; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 108 | } |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 109 | |
| 110 | void getAnalysisUsage(AnalysisUsage &AU) const override { |
Matt Arsenault | e674075 | 2016-09-29 01:44:16 +0000 | [diff] [blame] | 111 | // Should preserve the same set that TwoAddressInstructions does. |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 112 | AU.addPreserved<SlotIndexes>(); |
Matt Arsenault | e674075 | 2016-09-29 01:44:16 +0000 | [diff] [blame] | 113 | AU.addPreserved<LiveIntervals>(); |
| 114 | AU.addPreservedID(LiveVariablesID); |
| 115 | AU.addPreservedID(MachineLoopInfoID); |
| 116 | AU.addPreservedID(MachineDominatorsID); |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 117 | AU.setPreservesCFG(); |
| 118 | MachineFunctionPass::getAnalysisUsage(AU); |
| 119 | } |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 120 | }; |
| 121 | |
Eugene Zelenko | 734bb7b | 2017-01-20 17:52:16 +0000 | [diff] [blame] | 122 | } // end anonymous namespace |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 123 | |
Matt Arsenault | 55d49cf | 2016-02-12 02:16:10 +0000 | [diff] [blame] | 124 | char SILowerControlFlow::ID = 0; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 125 | |
Matt Arsenault | 55d49cf | 2016-02-12 02:16:10 +0000 | [diff] [blame] | 126 | INITIALIZE_PASS(SILowerControlFlow, DEBUG_TYPE, |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 127 | "SI lower control flow", false, false) |
Matt Arsenault | 55d49cf | 2016-02-12 02:16:10 +0000 | [diff] [blame] | 128 | |
Matt Arsenault | e674075 | 2016-09-29 01:44:16 +0000 | [diff] [blame] | 129 | static void setImpSCCDefDead(MachineInstr &MI, bool IsDead) { |
| 130 | MachineOperand &ImpDefSCC = MI.getOperand(3); |
| 131 | assert(ImpDefSCC.getReg() == AMDGPU::SCC && ImpDefSCC.isDef()); |
| 132 | |
| 133 | ImpDefSCC.setIsDead(IsDead); |
| 134 | } |
| 135 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 136 | char &llvm::SILowerControlFlowID = SILowerControlFlow::ID; |
Matt Arsenault | 55d49cf | 2016-02-12 02:16:10 +0000 | [diff] [blame] | 137 | |
Marek Olsak | ce76ea0 | 2017-10-24 10:27:13 +0000 | [diff] [blame] | 138 | static bool isSimpleIf(const MachineInstr &MI, const MachineRegisterInfo *MRI, |
| 139 | const SIInstrInfo *TII) { |
Stanislav Mekhanoshin | 6c7a8d0 | 2017-08-04 06:58:42 +0000 | [diff] [blame] | 140 | unsigned SaveExecReg = MI.getOperand(0).getReg(); |
| 141 | auto U = MRI->use_instr_nodbg_begin(SaveExecReg); |
| 142 | |
| 143 | if (U == MRI->use_instr_nodbg_end() || |
| 144 | std::next(U) != MRI->use_instr_nodbg_end() || |
| 145 | U->getOpcode() != AMDGPU::SI_END_CF) |
| 146 | return false; |
| 147 | |
Marek Olsak | ce76ea0 | 2017-10-24 10:27:13 +0000 | [diff] [blame] | 148 | // Check for SI_KILL_*_TERMINATOR on path from if to endif. |
Stanislav Mekhanoshin | 6c7a8d0 | 2017-08-04 06:58:42 +0000 | [diff] [blame] | 149 | // if there is any such terminator simplififcations are not safe. |
| 150 | auto SMBB = MI.getParent(); |
| 151 | auto EMBB = U->getParent(); |
| 152 | DenseSet<const MachineBasicBlock*> Visited; |
| 153 | SmallVector<MachineBasicBlock*, 4> Worklist(SMBB->succ_begin(), |
| 154 | SMBB->succ_end()); |
| 155 | |
| 156 | while (!Worklist.empty()) { |
| 157 | MachineBasicBlock *MBB = Worklist.pop_back_val(); |
| 158 | |
| 159 | if (MBB == EMBB || !Visited.insert(MBB).second) |
| 160 | continue; |
| 161 | for(auto &Term : MBB->terminators()) |
Marek Olsak | ce76ea0 | 2017-10-24 10:27:13 +0000 | [diff] [blame] | 162 | if (TII->isKillTerminator(Term.getOpcode())) |
Stanislav Mekhanoshin | 6c7a8d0 | 2017-08-04 06:58:42 +0000 | [diff] [blame] | 163 | return false; |
| 164 | |
| 165 | Worklist.append(MBB->succ_begin(), MBB->succ_end()); |
| 166 | } |
| 167 | |
| 168 | return true; |
| 169 | } |
| 170 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 171 | void SILowerControlFlow::emitIf(MachineInstr &MI) { |
Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 172 | MachineBasicBlock &MBB = *MI.getParent(); |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 173 | const DebugLoc &DL = MI.getDebugLoc(); |
| 174 | MachineBasicBlock::iterator I(&MI); |
Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 175 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 176 | MachineOperand &SaveExec = MI.getOperand(0); |
| 177 | MachineOperand &Cond = MI.getOperand(1); |
| 178 | assert(SaveExec.getSubReg() == AMDGPU::NoSubRegister && |
| 179 | Cond.getSubReg() == AMDGPU::NoSubRegister); |
Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 180 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 181 | unsigned SaveExecReg = SaveExec.getReg(); |
Matt Arsenault | 657f871 | 2016-07-12 19:01:23 +0000 | [diff] [blame] | 182 | |
Matt Arsenault | e674075 | 2016-09-29 01:44:16 +0000 | [diff] [blame] | 183 | MachineOperand &ImpDefSCC = MI.getOperand(4); |
| 184 | assert(ImpDefSCC.getReg() == AMDGPU::SCC && ImpDefSCC.isDef()); |
| 185 | |
Stanislav Mekhanoshin | 3197eb6 | 2017-07-26 21:29:15 +0000 | [diff] [blame] | 186 | // If there is only one use of save exec register and that use is SI_END_CF, |
| 187 | // we can optimize SI_IF by returning the full saved exec mask instead of |
| 188 | // just cleared bits. |
Marek Olsak | ce76ea0 | 2017-10-24 10:27:13 +0000 | [diff] [blame] | 189 | bool SimpleIf = isSimpleIf(MI, MRI, TII); |
Stanislav Mekhanoshin | 3197eb6 | 2017-07-26 21:29:15 +0000 | [diff] [blame] | 190 | |
Matt Arsenault | e674075 | 2016-09-29 01:44:16 +0000 | [diff] [blame] | 191 | // Add an implicit def of exec to discourage scheduling VALU after this which |
| 192 | // will interfere with trying to form s_and_saveexec_b64 later. |
Stanislav Mekhanoshin | 3197eb6 | 2017-07-26 21:29:15 +0000 | [diff] [blame] | 193 | unsigned CopyReg = SimpleIf ? SaveExecReg |
| 194 | : MRI->createVirtualRegister(&AMDGPU::SReg_64RegClass); |
Matt Arsenault | e674075 | 2016-09-29 01:44:16 +0000 | [diff] [blame] | 195 | MachineInstr *CopyExec = |
Stanislav Mekhanoshin | ae0f6620 | 2016-11-22 01:42:34 +0000 | [diff] [blame] | 196 | BuildMI(MBB, I, DL, TII->get(AMDGPU::COPY), CopyReg) |
Matt Arsenault | e674075 | 2016-09-29 01:44:16 +0000 | [diff] [blame] | 197 | .addReg(AMDGPU::EXEC) |
| 198 | .addReg(AMDGPU::EXEC, RegState::ImplicitDefine); |
| 199 | |
| 200 | unsigned Tmp = MRI->createVirtualRegister(&AMDGPU::SReg_64RegClass); |
| 201 | |
| 202 | MachineInstr *And = |
| 203 | BuildMI(MBB, I, DL, TII->get(AMDGPU::S_AND_B64), Tmp) |
Stanislav Mekhanoshin | ae0f6620 | 2016-11-22 01:42:34 +0000 | [diff] [blame] | 204 | .addReg(CopyReg) |
Matt Arsenault | e674075 | 2016-09-29 01:44:16 +0000 | [diff] [blame] | 205 | //.addReg(AMDGPU::EXEC) |
| 206 | .addReg(Cond.getReg()); |
| 207 | setImpSCCDefDead(*And, true); |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 208 | |
Stanislav Mekhanoshin | 3197eb6 | 2017-07-26 21:29:15 +0000 | [diff] [blame] | 209 | MachineInstr *Xor = nullptr; |
| 210 | if (!SimpleIf) { |
| 211 | Xor = |
| 212 | BuildMI(MBB, I, DL, TII->get(AMDGPU::S_XOR_B64), SaveExecReg) |
| 213 | .addReg(Tmp) |
| 214 | .addReg(CopyReg); |
| 215 | setImpSCCDefDead(*Xor, ImpDefSCC.isDead()); |
| 216 | } |
Matt Arsenault | e674075 | 2016-09-29 01:44:16 +0000 | [diff] [blame] | 217 | |
| 218 | // Use a copy that is a terminator to get correct spill code placement it with |
| 219 | // fast regalloc. |
| 220 | MachineInstr *SetExec = |
| 221 | BuildMI(MBB, I, DL, TII->get(AMDGPU::S_MOV_B64_term), AMDGPU::EXEC) |
| 222 | .addReg(Tmp, RegState::Kill); |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 223 | |
| 224 | // Insert a pseudo terminator to help keep the verifier happy. This will also |
| 225 | // be used later when inserting skips. |
Diana Picus | 116bbab | 2017-01-13 09:58:52 +0000 | [diff] [blame] | 226 | MachineInstr *NewBr = BuildMI(MBB, I, DL, TII->get(AMDGPU::SI_MASK_BRANCH)) |
| 227 | .add(MI.getOperand(2)); |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 228 | |
| 229 | if (!LIS) { |
| 230 | MI.eraseFromParent(); |
| 231 | return; |
| 232 | } |
| 233 | |
Matt Arsenault | e674075 | 2016-09-29 01:44:16 +0000 | [diff] [blame] | 234 | LIS->InsertMachineInstrInMaps(*CopyExec); |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 235 | |
Matt Arsenault | e674075 | 2016-09-29 01:44:16 +0000 | [diff] [blame] | 236 | // Replace with and so we don't need to fix the live interval for condition |
| 237 | // register. |
| 238 | LIS->ReplaceMachineInstrInMaps(MI, *And); |
| 239 | |
Stanislav Mekhanoshin | 3197eb6 | 2017-07-26 21:29:15 +0000 | [diff] [blame] | 240 | if (!SimpleIf) |
| 241 | LIS->InsertMachineInstrInMaps(*Xor); |
Matt Arsenault | e674075 | 2016-09-29 01:44:16 +0000 | [diff] [blame] | 242 | LIS->InsertMachineInstrInMaps(*SetExec); |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 243 | LIS->InsertMachineInstrInMaps(*NewBr); |
| 244 | |
Matt Arsenault | e674075 | 2016-09-29 01:44:16 +0000 | [diff] [blame] | 245 | LIS->removeRegUnit(*MCRegUnitIterator(AMDGPU::EXEC, TRI)); |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 246 | MI.eraseFromParent(); |
| 247 | |
| 248 | // FIXME: Is there a better way of adjusting the liveness? It shouldn't be |
| 249 | // hard to add another def here but I'm not sure how to correctly update the |
| 250 | // valno. |
| 251 | LIS->removeInterval(SaveExecReg); |
| 252 | LIS->createAndComputeVirtRegInterval(SaveExecReg); |
Matt Arsenault | e674075 | 2016-09-29 01:44:16 +0000 | [diff] [blame] | 253 | LIS->createAndComputeVirtRegInterval(Tmp); |
Stanislav Mekhanoshin | 3197eb6 | 2017-07-26 21:29:15 +0000 | [diff] [blame] | 254 | if (!SimpleIf) |
| 255 | LIS->createAndComputeVirtRegInterval(CopyReg); |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 256 | } |
| 257 | |
| 258 | void SILowerControlFlow::emitElse(MachineInstr &MI) { |
| 259 | MachineBasicBlock &MBB = *MI.getParent(); |
Matt Arsenault | 657f871 | 2016-07-12 19:01:23 +0000 | [diff] [blame] | 260 | const DebugLoc &DL = MI.getDebugLoc(); |
Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 261 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 262 | unsigned DstReg = MI.getOperand(0).getReg(); |
| 263 | assert(MI.getOperand(0).getSubReg() == AMDGPU::NoSubRegister); |
Matt Arsenault | 657f871 | 2016-07-12 19:01:23 +0000 | [diff] [blame] | 264 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 265 | bool ExecModified = MI.getOperand(3).getImm() != 0; |
| 266 | MachineBasicBlock::iterator Start = MBB.begin(); |
Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 267 | |
Matt Arsenault | e674075 | 2016-09-29 01:44:16 +0000 | [diff] [blame] | 268 | // We are running before TwoAddressInstructions, and si_else's operands are |
| 269 | // tied. In order to correctly tie the registers, split this into a copy of |
| 270 | // the src like it does. |
Stanislav Mekhanoshin | ae0f6620 | 2016-11-22 01:42:34 +0000 | [diff] [blame] | 271 | unsigned CopyReg = MRI->createVirtualRegister(&AMDGPU::SReg_64RegClass); |
Stanislav Mekhanoshin | 6825770 | 2017-01-19 21:26:22 +0000 | [diff] [blame] | 272 | MachineInstr *CopyExec = |
| 273 | BuildMI(MBB, Start, DL, TII->get(AMDGPU::COPY), CopyReg) |
Diana Picus | 116bbab | 2017-01-13 09:58:52 +0000 | [diff] [blame] | 274 | .add(MI.getOperand(1)); // Saved EXEC |
Matt Arsenault | e674075 | 2016-09-29 01:44:16 +0000 | [diff] [blame] | 275 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 276 | // This must be inserted before phis and any spill code inserted before the |
| 277 | // else. |
Stanislav Mekhanoshin | ae0f6620 | 2016-11-22 01:42:34 +0000 | [diff] [blame] | 278 | unsigned SaveReg = ExecModified ? |
| 279 | MRI->createVirtualRegister(&AMDGPU::SReg_64RegClass) : DstReg; |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 280 | MachineInstr *OrSaveExec = |
Stanislav Mekhanoshin | ae0f6620 | 2016-11-22 01:42:34 +0000 | [diff] [blame] | 281 | BuildMI(MBB, Start, DL, TII->get(AMDGPU::S_OR_SAVEEXEC_B64), SaveReg) |
| 282 | .addReg(CopyReg); |
Matt Arsenault | e674075 | 2016-09-29 01:44:16 +0000 | [diff] [blame] | 283 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 284 | MachineBasicBlock *DestBB = MI.getOperand(2).getMBB(); |
Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 285 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 286 | MachineBasicBlock::iterator ElsePt(MI); |
Matt Arsenault | 657f871 | 2016-07-12 19:01:23 +0000 | [diff] [blame] | 287 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 288 | if (ExecModified) { |
| 289 | MachineInstr *And = |
| 290 | BuildMI(MBB, ElsePt, DL, TII->get(AMDGPU::S_AND_B64), DstReg) |
| 291 | .addReg(AMDGPU::EXEC) |
Stanislav Mekhanoshin | ae0f6620 | 2016-11-22 01:42:34 +0000 | [diff] [blame] | 292 | .addReg(SaveReg); |
Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 293 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 294 | if (LIS) |
| 295 | LIS->InsertMachineInstrInMaps(*And); |
Nicolai Haehnle | 213e87f | 2016-03-21 20:28:33 +0000 | [diff] [blame] | 296 | } |
| 297 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 298 | MachineInstr *Xor = |
Matt Arsenault | e674075 | 2016-09-29 01:44:16 +0000 | [diff] [blame] | 299 | BuildMI(MBB, ElsePt, DL, TII->get(AMDGPU::S_XOR_B64_term), AMDGPU::EXEC) |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 300 | .addReg(AMDGPU::EXEC) |
| 301 | .addReg(DstReg); |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 302 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 303 | MachineInstr *Branch = |
Matt Arsenault | e674075 | 2016-09-29 01:44:16 +0000 | [diff] [blame] | 304 | BuildMI(MBB, ElsePt, DL, TII->get(AMDGPU::SI_MASK_BRANCH)) |
Matt Arsenault | f98a596 | 2016-08-27 00:42:21 +0000 | [diff] [blame] | 305 | .addMBB(DestBB); |
Matt Arsenault | 9babdf4 | 2016-06-22 20:15:28 +0000 | [diff] [blame] | 306 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 307 | if (!LIS) { |
| 308 | MI.eraseFromParent(); |
| 309 | return; |
| 310 | } |
| 311 | |
| 312 | LIS->RemoveMachineInstrFromMaps(MI); |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 313 | MI.eraseFromParent(); |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 314 | |
Stanislav Mekhanoshin | 6825770 | 2017-01-19 21:26:22 +0000 | [diff] [blame] | 315 | LIS->InsertMachineInstrInMaps(*CopyExec); |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 316 | LIS->InsertMachineInstrInMaps(*OrSaveExec); |
| 317 | |
| 318 | LIS->InsertMachineInstrInMaps(*Xor); |
| 319 | LIS->InsertMachineInstrInMaps(*Branch); |
| 320 | |
| 321 | // src reg is tied to dst reg. |
| 322 | LIS->removeInterval(DstReg); |
| 323 | LIS->createAndComputeVirtRegInterval(DstReg); |
Stanislav Mekhanoshin | ae0f6620 | 2016-11-22 01:42:34 +0000 | [diff] [blame] | 324 | LIS->createAndComputeVirtRegInterval(CopyReg); |
| 325 | if (ExecModified) |
| 326 | LIS->createAndComputeVirtRegInterval(SaveReg); |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 327 | |
| 328 | // Let this be recomputed. |
| 329 | LIS->removeRegUnit(*MCRegUnitIterator(AMDGPU::EXEC, TRI)); |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 330 | } |
| 331 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 332 | void SILowerControlFlow::emitBreak(MachineInstr &MI) { |
Matt Arsenault | 48d70cb | 2016-07-09 17:18:39 +0000 | [diff] [blame] | 333 | MachineBasicBlock &MBB = *MI.getParent(); |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 334 | const DebugLoc &DL = MI.getDebugLoc(); |
Matt Arsenault | 48d70cb | 2016-07-09 17:18:39 +0000 | [diff] [blame] | 335 | unsigned Dst = MI.getOperand(0).getReg(); |
Matt Arsenault | 48d70cb | 2016-07-09 17:18:39 +0000 | [diff] [blame] | 336 | |
Diana Picus | 116bbab | 2017-01-13 09:58:52 +0000 | [diff] [blame] | 337 | MachineInstr *Or = BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_OR_B64), Dst) |
| 338 | .addReg(AMDGPU::EXEC) |
| 339 | .add(MI.getOperand(1)); |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 340 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 341 | if (LIS) |
| 342 | LIS->ReplaceMachineInstrInMaps(MI, *Or); |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 343 | MI.eraseFromParent(); |
| 344 | } |
| 345 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 346 | void SILowerControlFlow::emitIfBreak(MachineInstr &MI) { |
Tim Renouf | ad8b7c1 | 2018-05-25 07:55:04 +0000 | [diff] [blame] | 347 | MachineBasicBlock &MBB = *MI.getParent(); |
| 348 | const DebugLoc &DL = MI.getDebugLoc(); |
| 349 | auto Dst = MI.getOperand(0).getReg(); |
| 350 | |
| 351 | // Skip ANDing with exec if the break condition is already masked by exec |
| 352 | // because it is a V_CMP in the same basic block. (We know the break |
| 353 | // condition operand was an i1 in IR, so if it is a VALU instruction it must |
| 354 | // be one with a carry-out.) |
| 355 | bool SkipAnding = false; |
| 356 | if (MI.getOperand(1).isReg()) { |
| 357 | if (MachineInstr *Def = MRI->getUniqueVRegDef(MI.getOperand(1).getReg())) { |
| 358 | SkipAnding = Def->getParent() == MI.getParent() |
| 359 | && SIInstrInfo::isVALU(*Def); |
| 360 | } |
| 361 | } |
| 362 | |
| 363 | // AND the break condition operand with exec, then OR that into the "loop |
| 364 | // exit" mask. |
| 365 | MachineInstr *And = nullptr, *Or = nullptr; |
| 366 | if (!SkipAnding) { |
| 367 | And = BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_AND_B64), Dst) |
| 368 | .addReg(AMDGPU::EXEC) |
| 369 | .add(MI.getOperand(1)); |
| 370 | Or = BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_OR_B64), Dst) |
| 371 | .addReg(Dst) |
| 372 | .add(MI.getOperand(2)); |
| 373 | } else |
| 374 | Or = BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_OR_B64), Dst) |
| 375 | .add(MI.getOperand(1)) |
| 376 | .add(MI.getOperand(2)); |
| 377 | |
| 378 | if (LIS) { |
| 379 | if (And) |
| 380 | LIS->InsertMachineInstrInMaps(*And); |
| 381 | LIS->ReplaceMachineInstrInMaps(MI, *Or); |
| 382 | } |
| 383 | |
| 384 | MI.eraseFromParent(); |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 385 | } |
| 386 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 387 | void SILowerControlFlow::emitElseBreak(MachineInstr &MI) { |
Tim Renouf | ad8b7c1 | 2018-05-25 07:55:04 +0000 | [diff] [blame] | 388 | // Lowered in the same way as emitIfBreak above. |
| 389 | emitIfBreak(MI); |
Tom Stellard | e7b907d | 2012-12-19 22:10:33 +0000 | [diff] [blame] | 390 | } |
| 391 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 392 | void SILowerControlFlow::emitLoop(MachineInstr &MI) { |
Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 393 | MachineBasicBlock &MBB = *MI.getParent(); |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 394 | const DebugLoc &DL = MI.getDebugLoc(); |
Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 395 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 396 | MachineInstr *AndN2 = |
Diana Picus | 116bbab | 2017-01-13 09:58:52 +0000 | [diff] [blame] | 397 | BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_ANDN2_B64_term), AMDGPU::EXEC) |
| 398 | .addReg(AMDGPU::EXEC) |
| 399 | .add(MI.getOperand(0)); |
Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 400 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 401 | MachineInstr *Branch = |
Diana Picus | 116bbab | 2017-01-13 09:58:52 +0000 | [diff] [blame] | 402 | BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_CBRANCH_EXECNZ)) |
| 403 | .add(MI.getOperand(1)); |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 404 | |
| 405 | if (LIS) { |
| 406 | LIS->ReplaceMachineInstrInMaps(MI, *AndN2); |
| 407 | LIS->InsertMachineInstrInMaps(*Branch); |
Michel Danzer | 9e61c4b | 2014-02-27 01:47:09 +0000 | [diff] [blame] | 408 | } |
Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 409 | |
| 410 | MI.eraseFromParent(); |
| 411 | } |
| 412 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 413 | void SILowerControlFlow::emitEndCf(MachineInstr &MI) { |
| 414 | MachineBasicBlock &MBB = *MI.getParent(); |
| 415 | const DebugLoc &DL = MI.getDebugLoc(); |
Matt Arsenault | 786724a | 2016-07-12 21:41:32 +0000 | [diff] [blame] | 416 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 417 | MachineBasicBlock::iterator InsPt = MBB.begin(); |
| 418 | MachineInstr *NewMI = |
Diana Picus | 116bbab | 2017-01-13 09:58:52 +0000 | [diff] [blame] | 419 | BuildMI(MBB, InsPt, DL, TII->get(AMDGPU::S_OR_B64), AMDGPU::EXEC) |
| 420 | .addReg(AMDGPU::EXEC) |
| 421 | .add(MI.getOperand(0)); |
Matt Arsenault | 786724a | 2016-07-12 21:41:32 +0000 | [diff] [blame] | 422 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 423 | if (LIS) |
| 424 | LIS->ReplaceMachineInstrInMaps(MI, *NewMI); |
Matt Arsenault | 786724a | 2016-07-12 21:41:32 +0000 | [diff] [blame] | 425 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 426 | MI.eraseFromParent(); |
| 427 | |
| 428 | if (LIS) |
| 429 | LIS->handleMove(*NewMI); |
Matt Arsenault | 786724a | 2016-07-12 21:41:32 +0000 | [diff] [blame] | 430 | } |
| 431 | |
Stanislav Mekhanoshin | 0ee250e | 2016-11-28 18:58:49 +0000 | [diff] [blame] | 432 | // Returns replace operands for a logical operation, either single result |
| 433 | // for exec or two operands if source was another equivalent operation. |
| 434 | void SILowerControlFlow::findMaskOperands(MachineInstr &MI, unsigned OpNo, |
| 435 | SmallVectorImpl<MachineOperand> &Src) const { |
| 436 | MachineOperand &Op = MI.getOperand(OpNo); |
| 437 | if (!Op.isReg() || !TargetRegisterInfo::isVirtualRegister(Op.getReg())) { |
| 438 | Src.push_back(Op); |
| 439 | return; |
| 440 | } |
| 441 | |
| 442 | MachineInstr *Def = MRI->getUniqueVRegDef(Op.getReg()); |
| 443 | if (!Def || Def->getParent() != MI.getParent() || |
| 444 | !(Def->isFullCopy() || (Def->getOpcode() == MI.getOpcode()))) |
| 445 | return; |
| 446 | |
| 447 | // Make sure we do not modify exec between def and use. |
| 448 | // A copy with implcitly defined exec inserted earlier is an exclusion, it |
| 449 | // does not really modify exec. |
| 450 | for (auto I = Def->getIterator(); I != MI.getIterator(); ++I) |
| 451 | if (I->modifiesRegister(AMDGPU::EXEC, TRI) && |
| 452 | !(I->isCopy() && I->getOperand(0).getReg() != AMDGPU::EXEC)) |
| 453 | return; |
| 454 | |
| 455 | for (const auto &SrcOp : Def->explicit_operands()) |
| 456 | if (SrcOp.isUse() && (!SrcOp.isReg() || |
| 457 | TargetRegisterInfo::isVirtualRegister(SrcOp.getReg()) || |
| 458 | SrcOp.getReg() == AMDGPU::EXEC)) |
| 459 | Src.push_back(SrcOp); |
| 460 | } |
| 461 | |
| 462 | // Search and combine pairs of equivalent instructions, like |
| 463 | // S_AND_B64 x, (S_AND_B64 x, y) => S_AND_B64 x, y |
| 464 | // S_OR_B64 x, (S_OR_B64 x, y) => S_OR_B64 x, y |
| 465 | // One of the operands is exec mask. |
| 466 | void SILowerControlFlow::combineMasks(MachineInstr &MI) { |
| 467 | assert(MI.getNumExplicitOperands() == 3); |
| 468 | SmallVector<MachineOperand, 4> Ops; |
| 469 | unsigned OpToReplace = 1; |
| 470 | findMaskOperands(MI, 1, Ops); |
| 471 | if (Ops.size() == 1) OpToReplace = 2; // First operand can be exec or its copy |
| 472 | findMaskOperands(MI, 2, Ops); |
| 473 | if (Ops.size() != 3) return; |
| 474 | |
| 475 | unsigned UniqueOpndIdx; |
| 476 | if (Ops[0].isIdenticalTo(Ops[1])) UniqueOpndIdx = 2; |
| 477 | else if (Ops[0].isIdenticalTo(Ops[2])) UniqueOpndIdx = 1; |
| 478 | else if (Ops[1].isIdenticalTo(Ops[2])) UniqueOpndIdx = 1; |
| 479 | else return; |
| 480 | |
| 481 | unsigned Reg = MI.getOperand(OpToReplace).getReg(); |
| 482 | MI.RemoveOperand(OpToReplace); |
| 483 | MI.addOperand(Ops[UniqueOpndIdx]); |
| 484 | if (MRI->use_empty(Reg)) |
| 485 | MRI->getUniqueVRegDef(Reg)->eraseFromParent(); |
| 486 | } |
| 487 | |
Matt Arsenault | 55d49cf | 2016-02-12 02:16:10 +0000 | [diff] [blame] | 488 | bool SILowerControlFlow::runOnMachineFunction(MachineFunction &MF) { |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 489 | const SISubtarget &ST = MF.getSubtarget<SISubtarget>(); |
| 490 | TII = ST.getInstrInfo(); |
| 491 | TRI = &TII->getRegisterInfo(); |
| 492 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 493 | // This doesn't actually need LiveIntervals, but we can preserve them. |
| 494 | LIS = getAnalysisIfAvailable<LiveIntervals>(); |
Matt Arsenault | e674075 | 2016-09-29 01:44:16 +0000 | [diff] [blame] | 495 | MRI = &MF.getRegInfo(); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 496 | |
Matt Arsenault | 9babdf4 | 2016-06-22 20:15:28 +0000 | [diff] [blame] | 497 | MachineFunction::iterator NextBB; |
Matt Arsenault | 9babdf4 | 2016-06-22 20:15:28 +0000 | [diff] [blame] | 498 | for (MachineFunction::iterator BI = MF.begin(), BE = MF.end(); |
| 499 | BI != BE; BI = NextBB) { |
| 500 | NextBB = std::next(BI); |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 501 | MachineBasicBlock &MBB = *BI; |
Matt Arsenault | 9babdf4 | 2016-06-22 20:15:28 +0000 | [diff] [blame] | 502 | |
Stanislav Mekhanoshin | 0ee250e | 2016-11-28 18:58:49 +0000 | [diff] [blame] | 503 | MachineBasicBlock::iterator I, Next, Last; |
Nicolai Haehnle | 213e87f | 2016-03-21 20:28:33 +0000 | [diff] [blame] | 504 | |
Stanislav Mekhanoshin | 0ee250e | 2016-11-28 18:58:49 +0000 | [diff] [blame] | 505 | for (I = MBB.begin(), Last = MBB.end(); I != MBB.end(); I = Next) { |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 506 | Next = std::next(I); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 507 | MachineInstr &MI = *I; |
Tom Stellard | 5d7aaae | 2014-02-10 16:58:30 +0000 | [diff] [blame] | 508 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 509 | switch (MI.getOpcode()) { |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 510 | case AMDGPU::SI_IF: |
| 511 | emitIf(MI); |
| 512 | break; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 513 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 514 | case AMDGPU::SI_ELSE: |
| 515 | emitElse(MI); |
| 516 | break; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 517 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 518 | case AMDGPU::SI_BREAK: |
| 519 | emitBreak(MI); |
| 520 | break; |
Matt Arsenault | 48d70cb | 2016-07-09 17:18:39 +0000 | [diff] [blame] | 521 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 522 | case AMDGPU::SI_IF_BREAK: |
| 523 | emitIfBreak(MI); |
| 524 | break; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 525 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 526 | case AMDGPU::SI_ELSE_BREAK: |
| 527 | emitElseBreak(MI); |
| 528 | break; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 529 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 530 | case AMDGPU::SI_LOOP: |
| 531 | emitLoop(MI); |
| 532 | break; |
Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 533 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 534 | case AMDGPU::SI_END_CF: |
| 535 | emitEndCf(MI); |
| 536 | break; |
Matt Arsenault | b91805e | 2016-07-15 00:58:15 +0000 | [diff] [blame] | 537 | |
Stanislav Mekhanoshin | 0ee250e | 2016-11-28 18:58:49 +0000 | [diff] [blame] | 538 | case AMDGPU::S_AND_B64: |
| 539 | case AMDGPU::S_OR_B64: |
| 540 | // Cleanup bit manipulations on exec mask |
| 541 | combineMasks(MI); |
| 542 | Last = I; |
| 543 | continue; |
| 544 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 545 | default: |
Stanislav Mekhanoshin | 0ee250e | 2016-11-28 18:58:49 +0000 | [diff] [blame] | 546 | Last = I; |
| 547 | continue; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 548 | } |
Stanislav Mekhanoshin | 0ee250e | 2016-11-28 18:58:49 +0000 | [diff] [blame] | 549 | |
| 550 | // Replay newly inserted code to combine masks |
| 551 | Next = (Last == MBB.end()) ? MBB.begin() : Last; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 552 | } |
| 553 | } |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 554 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 555 | return true; |
| 556 | } |