blob: a2a824106b1463b12b331dddbfda0fb98bcaebca [file] [log] [blame]
Nate Begeman6cca84e2005-10-16 05:39:50 +00001//===-- PPCISelLowering.h - PPC32 DAG Lowering Interface --------*- C++ -*-===//
Chris Lattnerf22556d2005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerf22556d2005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that PPC uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000015#ifndef LLVM_LIB_TARGET_POWERPC_PPCISELLOWERING_H
16#define LLVM_LIB_TARGET_POWERPC_PPCISELLOWERING_H
Chris Lattnerf22556d2005-08-16 17:14:42 +000017
Chris Lattnerbfca1ab2005-10-14 23:51:18 +000018#include "PPC.h"
Hal Finkeled6a2852013-04-05 23:29:01 +000019#include "PPCInstrInfo.h"
Hal Finkel756810f2013-03-21 21:37:52 +000020#include "PPCRegisterInfo.h"
Bill Schmidt230b4512013-06-12 16:39:22 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000022#include "llvm/CodeGen/SelectionDAG.h"
Chandler Carruth802d7552012-12-04 07:12:27 +000023#include "llvm/Target/TargetLowering.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000024
25namespace llvm {
Chris Lattnerb2854fa2005-08-26 20:25:03 +000026 namespace PPCISD {
27 enum NodeType {
Nate Begemandebcb552007-01-26 22:40:50 +000028 // Start the numbering where the builtin ops and target ops leave off.
Dan Gohmaned1cf1a2008-09-23 18:42:32 +000029 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Chris Lattnerb2854fa2005-08-26 20:25:03 +000030
31 /// FSEL - Traditional three-operand fsel node.
32 ///
33 FSEL,
Owen Andersonb2c80da2011-02-25 21:41:48 +000034
Nate Begeman60952142005-09-06 22:03:27 +000035 /// FCFID - The FCFID instruction, taking an f64 operand and producing
36 /// and f64 value containing the FP representation of the integer that
37 /// was temporarily in the f64 operand.
38 FCFID,
Owen Andersonb2c80da2011-02-25 21:41:48 +000039
Hal Finkelf6d45f22013-04-01 17:52:07 +000040 /// Newer FCFID[US] integer-to-floating-point conversion instructions for
41 /// unsigned integers and single-precision outputs.
42 FCFIDU, FCFIDS, FCFIDUS,
43
David Majnemer08249a32013-09-26 05:22:11 +000044 /// FCTI[D,W]Z - The FCTIDZ and FCTIWZ instructions, taking an f32 or f64
45 /// operand, producing an f64 value containing the integer representation
46 /// of that FP value.
47 FCTIDZ, FCTIWZ,
Owen Andersonb2c80da2011-02-25 21:41:48 +000048
Hal Finkelf6d45f22013-04-01 17:52:07 +000049 /// Newer FCTI[D,W]UZ floating-point-to-integer conversion instructions for
50 /// unsigned integers.
51 FCTIDUZ, FCTIWUZ,
52
Hal Finkel2e103312013-04-03 04:01:11 +000053 /// Reciprocal estimate instructions (unary FP ops).
54 FRE, FRSQRTE,
55
Nate Begeman69caef22005-12-13 22:55:22 +000056 // VMADDFP, VNMSUBFP - The VMADDFP and VNMSUBFP instructions, taking
57 // three v4f32 operands and producing a v4f32 result.
58 VMADDFP, VNMSUBFP,
Owen Andersonb2c80da2011-02-25 21:41:48 +000059
Chris Lattnera8713b12006-03-20 01:53:53 +000060 /// VPERM - The PPC VPERM Instruction.
61 ///
62 VPERM,
Owen Andersonb2c80da2011-02-25 21:41:48 +000063
Hal Finkel4edc66b2015-01-03 01:16:37 +000064 /// The CMPB instruction (takes two operands of i32 or i64).
65 CMPB,
66
Chris Lattner595088a2005-11-17 07:30:41 +000067 /// Hi/Lo - These represent the high and low 16-bit parts of a global
68 /// address respectively. These nodes have two operands, the first of
69 /// which must be a TargetGlobalAddress, and the second of which must be a
70 /// Constant. Selected naively, these turn into 'lis G+C' and 'li G+C',
71 /// though these are usually folded into other nodes.
72 Hi, Lo,
Owen Andersonb2c80da2011-02-25 21:41:48 +000073
Tilmann Schellerd1aaa322009-08-15 11:54:46 +000074 TOC_ENTRY,
75
Ulrich Weigandad0cb912014-06-18 17:52:49 +000076 /// The following two target-specific nodes are used for calls through
Tilmann Scheller79fef932009-12-18 13:00:15 +000077 /// function pointers in the 64-bit SVR4 ABI.
78
Jim Laskey48850c12006-11-16 22:43:37 +000079 /// OPRC, CHAIN = DYNALLOC(CHAIN, NEGSIZE, FRAME_INDEX)
80 /// This instruction is lowered in PPCRegisterInfo::eliminateFrameIndex to
81 /// compute an allocation on the stack.
82 DYNALLOC,
Owen Andersonb2c80da2011-02-25 21:41:48 +000083
Chris Lattner595088a2005-11-17 07:30:41 +000084 /// GlobalBaseReg - On Darwin, this node represents the result of the mflr
85 /// at function entry, used for PIC code.
86 GlobalBaseReg,
Owen Andersonb2c80da2011-02-25 21:41:48 +000087
Chris Lattnerfea33f72005-12-06 02:10:38 +000088 /// These nodes represent the 32-bit PPC shifts that operate on 6-bit
89 /// shift amounts. These nodes are generated by the multi-precision shift
90 /// code.
91 SRL, SRA, SHL,
Owen Andersonb2c80da2011-02-25 21:41:48 +000092
Hal Finkel13d104b2014-12-11 18:37:52 +000093 /// The combination of sra[wd]i and addze used to implemented signed
94 /// integer division by a power of 2. The first operand is the dividend,
95 /// and the second is the constant shift amount (representing the
96 /// divisor).
97 SRA_ADDZE,
98
Chris Lattnereb755fc2006-05-17 19:00:46 +000099 /// CALL - A direct function call.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000100 /// CALL_NOP is a call with the special NOP which follows 64-bit
Hal Finkel51861b42012-03-31 14:45:15 +0000101 /// SVR4 calls.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000102 CALL, CALL_NOP,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +0000103
Chris Lattnereb755fc2006-05-17 19:00:46 +0000104 /// CHAIN,FLAG = MTCTR(VAL, CHAIN[, INFLAG]) - Directly corresponds to a
105 /// MTCTR instruction.
106 MTCTR,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000107
Chris Lattnereb755fc2006-05-17 19:00:46 +0000108 /// CHAIN,FLAG = BCTRL(CHAIN, INFLAG) - Directly corresponds to a
109 /// BCTRL instruction.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000110 BCTRL,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000111
Hal Finkelfc096c92014-12-23 22:29:40 +0000112 /// CHAIN,FLAG = BCTRL(CHAIN, ADDR, INFLAG) - The combination of a bctrl
113 /// instruction and the TOC reload required on SVR4 PPC64.
114 BCTRL_LOAD_TOC,
115
Nate Begemanb11b8e42005-12-20 00:26:01 +0000116 /// Return with a flag operand, matched by 'blr'
117 RET_FLAG,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000118
Ulrich Weigandd5ebc622013-07-03 17:05:42 +0000119 /// R32 = MFOCRF(CRREG, INFLAG) - Represents the MFOCRF instruction.
120 /// This copies the bits corresponding to the specified CRREG into the
121 /// resultant GPR. Bits corresponding to other CR regs are undefined.
122 MFOCRF,
Chris Lattnerd7495ae2006-03-31 05:13:27 +0000123
Hal Finkel940ab932014-02-28 00:27:01 +0000124 // FIXME: Remove these once the ANDI glue bug is fixed:
125 /// i1 = ANDIo_1_[EQ|GT]_BIT(i32 or i64 x) - Represents the result of the
126 /// eq or gt bit of CR0 after executing andi. x, 1. This is used to
127 /// implement truncation of i32 or i64 to i1.
128 ANDIo_1_EQ_BIT, ANDIo_1_GT_BIT,
129
Hal Finkelbbdee932014-12-02 22:01:00 +0000130 // READ_TIME_BASE - A read of the 64-bit time-base register on a 32-bit
131 // target (returns (Lo, Hi)). It takes a chain operand.
132 READ_TIME_BASE,
133
Hal Finkel756810f2013-03-21 21:37:52 +0000134 // EH_SJLJ_SETJMP - SjLj exception handling setjmp.
135 EH_SJLJ_SETJMP,
136
137 // EH_SJLJ_LONGJMP - SjLj exception handling longjmp.
138 EH_SJLJ_LONGJMP,
139
Chris Lattnerd7495ae2006-03-31 05:13:27 +0000140 /// RESVEC = VCMP(LHS, RHS, OPC) - Represents one of the altivec VCMP*
141 /// instructions. For lack of better number, we use the opcode number
142 /// encoding for the OPC field to identify the compare. For example, 838
143 /// is VCMPGTSH.
144 VCMP,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000145
Chris Lattner6961fc72006-03-26 10:06:40 +0000146 /// RESVEC, OUTFLAG = VCMPo(LHS, RHS, OPC) - Represents one of the
Owen Andersonb2c80da2011-02-25 21:41:48 +0000147 /// altivec VCMP*o instructions. For lack of better number, we use the
Chris Lattner6961fc72006-03-26 10:06:40 +0000148 /// opcode number encoding for the OPC field to identify the compare. For
149 /// example, 838 is VCMPGTSH.
Chris Lattner9754d142006-04-18 17:59:36 +0000150 VCMPo,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000151
Chris Lattner9754d142006-04-18 17:59:36 +0000152 /// CHAIN = COND_BRANCH CHAIN, CRRC, OPC, DESTBB [, INFLAG] - This
153 /// corresponds to the COND_BRANCH pseudo instruction. CRRC is the
154 /// condition register to branch on, OPC is the branch opcode to use (e.g.
155 /// PPC::BLE), DESTBB is the destination block to branch to, and INFLAG is
156 /// an optional input flag argument.
Chris Lattnera7976d32006-07-10 20:56:58 +0000157 COND_BRANCH,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000158
Hal Finkel25c19922013-05-15 21:37:41 +0000159 /// CHAIN = BDNZ CHAIN, DESTBB - These are used to create counter-based
160 /// loops.
161 BDNZ, BDZ,
162
Ulrich Weigand874fc622013-03-26 10:56:22 +0000163 /// F8RC = FADDRTZ F8RC, F8RC - This is an FADD done with rounding
164 /// towards zero. Used only as part of the long double-to-int
165 /// conversion sequence.
Dale Johannesen666323e2007-10-10 01:01:31 +0000166 FADDRTZ,
167
Ulrich Weigand874fc622013-03-26 10:56:22 +0000168 /// F8RC = MFFS - This moves the FPSCR (not modeled) into the register.
169 MFFS,
Evan Cheng51096af2008-04-19 01:30:48 +0000170
Evan Cheng5102bd92008-04-19 02:30:38 +0000171 /// LARX = This corresponds to PPC l{w|d}arx instrcution: load and
Evan Cheng51096af2008-04-19 01:30:48 +0000172 /// reserve indexed. This is used to implement atomic operations.
Evan Cheng5102bd92008-04-19 02:30:38 +0000173 LARX,
Evan Cheng51096af2008-04-19 01:30:48 +0000174
Evan Cheng5102bd92008-04-19 02:30:38 +0000175 /// STCX = This corresponds to PPC stcx. instrcution: store conditional
176 /// indexed. This is used to implement atomic operations.
177 STCX,
Evan Cheng51096af2008-04-19 01:30:48 +0000178
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000179 /// TC_RETURN - A tail call return.
180 /// operand #0 chain
181 /// operand #1 callee (register or absolute)
182 /// operand #2 stack adjustment
183 /// operand #3 optional in flag
Dan Gohman48b185d2009-09-25 20:36:54 +0000184 TC_RETURN,
185
Hal Finkel5ab37802012-08-28 02:10:27 +0000186 /// ch, gl = CR6[UN]SET ch, inglue - Toggle CR bit 6 for SVR4 vararg calls
187 CR6SET,
188 CR6UNSET,
189
Roman Divacky8854e762013-12-22 09:48:38 +0000190 /// GPRC = address of _GLOBAL_OFFSET_TABLE_. Used by initial-exec TLS
191 /// on PPC32.
Roman Divacky32143e22013-12-20 18:08:54 +0000192 PPC32_GOT,
193
Hal Finkel7c8ae532014-07-25 17:47:22 +0000194 /// GPRC = address of _GLOBAL_OFFSET_TABLE_. Used by general dynamic and
Hal Finkel07462112015-02-25 18:06:45 +0000195 /// local dynamic TLS on PPC32.
Hal Finkel7c8ae532014-07-25 17:47:22 +0000196 PPC32_PICGOT,
197
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000198 /// G8RC = ADDIS_GOT_TPREL_HA %X2, Symbol - Used by the initial-exec
199 /// TLS model, produces an ADDIS8 instruction that adds the GOT
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000200 /// base to sym\@got\@tprel\@ha.
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000201 ADDIS_GOT_TPREL_HA,
202
203 /// G8RC = LD_GOT_TPREL_L Symbol, G8RReg - Used by the initial-exec
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000204 /// TLS model, produces a LD instruction with base register G8RReg
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000205 /// and offset sym\@got\@tprel\@l. This completes the addition that
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000206 /// finds the offset of "sym" relative to the thread pointer.
207 LD_GOT_TPREL_L,
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000208
209 /// G8RC = ADD_TLS G8RReg, Symbol - Used by the initial-exec TLS
210 /// model, produces an ADD instruction that adds the contents of
211 /// G8RReg to the thread pointer. Symbol contains a relocation
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000212 /// sym\@tls which is to be replaced by the thread pointer and
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000213 /// identifies to the linker that the instruction is part of a
214 /// TLS sequence.
215 ADD_TLS,
216
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000217 /// G8RC = ADDIS_TLSGD_HA %X2, Symbol - For the general-dynamic TLS
218 /// model, produces an ADDIS8 instruction that adds the GOT base
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000219 /// register to sym\@got\@tlsgd\@ha.
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000220 ADDIS_TLSGD_HA,
221
Bill Schmidt82f1c772015-02-10 19:09:05 +0000222 /// %X3 = ADDI_TLSGD_L G8RReg, Symbol - For the general-dynamic TLS
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000223 /// model, produces an ADDI8 instruction that adds G8RReg to
Bill Schmidt82f1c772015-02-10 19:09:05 +0000224 /// sym\@got\@tlsgd\@l and stores the result in X3. Hidden by
225 /// ADDIS_TLSGD_L_ADDR until after register assignment.
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000226 ADDI_TLSGD_L,
227
Bill Schmidt82f1c772015-02-10 19:09:05 +0000228 /// %X3 = GET_TLS_ADDR %X3, Symbol - For the general-dynamic TLS
229 /// model, produces a call to __tls_get_addr(sym\@tlsgd). Hidden by
230 /// ADDIS_TLSGD_L_ADDR until after register assignment.
231 GET_TLS_ADDR,
232
233 /// G8RC = ADDI_TLSGD_L_ADDR G8RReg, Symbol, Symbol - Op that
234 /// combines ADDI_TLSGD_L and GET_TLS_ADDR until expansion following
235 /// register assignment.
236 ADDI_TLSGD_L_ADDR,
237
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000238 /// G8RC = ADDIS_TLSLD_HA %X2, Symbol - For the local-dynamic TLS
239 /// model, produces an ADDIS8 instruction that adds the GOT base
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000240 /// register to sym\@got\@tlsld\@ha.
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000241 ADDIS_TLSLD_HA,
242
Bill Schmidt82f1c772015-02-10 19:09:05 +0000243 /// %X3 = ADDI_TLSLD_L G8RReg, Symbol - For the local-dynamic TLS
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000244 /// model, produces an ADDI8 instruction that adds G8RReg to
Bill Schmidt82f1c772015-02-10 19:09:05 +0000245 /// sym\@got\@tlsld\@l and stores the result in X3. Hidden by
246 /// ADDIS_TLSLD_L_ADDR until after register assignment.
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000247 ADDI_TLSLD_L,
248
Bill Schmidt82f1c772015-02-10 19:09:05 +0000249 /// %X3 = GET_TLSLD_ADDR %X3, Symbol - For the local-dynamic TLS
250 /// model, produces a call to __tls_get_addr(sym\@tlsld). Hidden by
251 /// ADDIS_TLSLD_L_ADDR until after register assignment.
252 GET_TLSLD_ADDR,
253
254 /// G8RC = ADDI_TLSLD_L_ADDR G8RReg, Symbol, Symbol - Op that
255 /// combines ADDI_TLSLD_L and GET_TLSLD_ADDR until expansion
256 /// following register assignment.
257 ADDI_TLSLD_L_ADDR,
258
259 /// G8RC = ADDIS_DTPREL_HA %X3, Symbol - For the local-dynamic TLS
260 /// model, produces an ADDIS8 instruction that adds X3 to
261 /// sym\@dtprel\@ha.
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000262 ADDIS_DTPREL_HA,
263
264 /// G8RC = ADDI_DTPREL_L G8RReg, Symbol - For the local-dynamic TLS
265 /// model, produces an ADDI8 instruction that adds G8RReg to
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000266 /// sym\@got\@dtprel\@l.
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000267 ADDI_DTPREL_L,
268
Bill Schmidt51e79512013-02-20 15:50:31 +0000269 /// VRRC = VADD_SPLAT Elt, EltSize - Temporary node to be expanded
Bill Schmidtc6cbecc2013-02-20 20:41:42 +0000270 /// during instruction selection to optimize a BUILD_VECTOR into
271 /// operations on splats. This is necessary to avoid losing these
272 /// optimizations due to constant folding.
Bill Schmidt51e79512013-02-20 15:50:31 +0000273 VADD_SPLAT,
274
Bill Schmidta87a7e22013-05-14 19:35:45 +0000275 /// CHAIN = SC CHAIN, Imm128 - System call. The 7-bit unsigned
276 /// operand identifies the operating system entry point.
277 SC,
278
Bill Schmidtfae5d712014-12-09 16:35:51 +0000279 /// VSRC, CHAIN = XXSWAPD CHAIN, VSRC - Occurs only for little
280 /// endian. Maps to an xxswapd instruction that corrects an lxvd2x
281 /// or stxvd2x instruction. The chain is necessary because the
282 /// sequence replaces a load and needs to provide the same number
283 /// of outputs.
284 XXSWAPD,
285
Hal Finkelc93a9a22015-02-25 01:06:45 +0000286 /// QVFPERM = This corresponds to the QPX qvfperm instruction.
287 QVFPERM,
288
289 /// QVGPCI = This corresponds to the QPX qvgpci instruction.
290 QVGPCI,
291
292 /// QVALIGNI = This corresponds to the QPX qvaligni instruction.
293 QVALIGNI,
294
295 /// QVESPLATI = This corresponds to the QPX qvesplati instruction.
296 QVESPLATI,
297
298 /// QBFLT = Access the underlying QPX floating-point boolean
299 /// representation.
300 QBFLT,
301
Owen Andersonb2c80da2011-02-25 21:41:48 +0000302 /// CHAIN = STBRX CHAIN, GPRC, Ptr, Type - This is a
Dan Gohman48b185d2009-09-25 20:36:54 +0000303 /// byte-swapping store instruction. It byte-swaps the low "Type" bits of
304 /// the GPRC input, then stores it through Ptr. Type can be either i16 or
305 /// i32.
Hal Finkele53429a2013-03-31 01:58:02 +0000306 STBRX = ISD::FIRST_TARGET_MEMORY_OPCODE,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000307
308 /// GPRC, CHAIN = LBRX CHAIN, Ptr, Type - This is a
Dan Gohman48b185d2009-09-25 20:36:54 +0000309 /// byte-swapping load instruction. It loads "Type" bits, byte swaps it,
310 /// then puts it in the bottom bits of the GPRC. TYPE can be either i16
311 /// or i32.
Bill Schmidt34627e32012-11-27 17:35:46 +0000312 LBRX,
313
Hal Finkel60c75102013-04-01 15:37:53 +0000314 /// STFIWX - The STFIWX instruction. The first operand is an input token
315 /// chain, then an f64 value to store, then an address to store it to.
316 STFIWX,
317
Hal Finkelbeb296b2013-03-31 10:12:51 +0000318 /// GPRC, CHAIN = LFIWAX CHAIN, Ptr - This is a floating-point
319 /// load which sign-extends from a 32-bit integer value into the
320 /// destination 64-bit register.
321 LFIWAX,
322
Hal Finkelf6d45f22013-04-01 17:52:07 +0000323 /// GPRC, CHAIN = LFIWZX CHAIN, Ptr - This is a floating-point
324 /// load which zero-extends from a 32-bit integer value into the
325 /// destination 64-bit register.
326 LFIWZX,
327
Bill Schmidtfae5d712014-12-09 16:35:51 +0000328 /// VSRC, CHAIN = LXVD2X_LE CHAIN, Ptr - Occurs only for little endian.
329 /// Maps directly to an lxvd2x instruction that will be followed by
330 /// an xxswapd.
331 LXVD2X,
332
333 /// CHAIN = STXVD2X CHAIN, VSRC, Ptr - Occurs only for little endian.
334 /// Maps directly to an stxvd2x instruction that will be preceded by
335 /// an xxswapd.
Hal Finkelc93a9a22015-02-25 01:06:45 +0000336 STXVD2X,
337
338 /// QBRC, CHAIN = QVLFSb CHAIN, Ptr
339 /// The 4xf32 load used for v4i1 constants.
340 QVLFSb
Chris Lattnerf424a662006-01-27 23:34:02 +0000341 };
Chris Lattner382f3562006-03-20 06:15:45 +0000342 }
343
344 /// Define some predicates that are used for node matching.
345 namespace PPC {
Chris Lattnere8b83b42006-04-06 17:23:16 +0000346 /// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
347 /// VPKUHUM instruction.
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000348 bool isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
Bill Schmidtf910a062014-06-10 14:35:01 +0000349 SelectionDAG &DAG);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000350
Chris Lattnere8b83b42006-04-06 17:23:16 +0000351 /// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
352 /// VPKUWUM instruction.
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000353 bool isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
Bill Schmidtf910a062014-06-10 14:35:01 +0000354 SelectionDAG &DAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000355
356 /// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
357 /// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000358 bool isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000359 unsigned ShuffleKind, SelectionDAG &DAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000360
361 /// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
362 /// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000363 bool isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000364 unsigned ShuffleKind, SelectionDAG &DAG);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000365
Bill Schmidt42a69362014-08-05 20:47:25 +0000366 /// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the
367 /// shift amount, otherwise return -1.
368 int isVSLDOIShuffleMask(SDNode *N, unsigned ShuffleKind,
369 SelectionDAG &DAG);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000370
Chris Lattner382f3562006-03-20 06:15:45 +0000371 /// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
372 /// specifies a splat of a single element that is suitable for input to
373 /// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000374 bool isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000375
Evan Cheng581d2792007-07-30 07:51:22 +0000376 /// isAllNegativeZeroVector - Returns true if all elements of build_vector
377 /// are -0.0.
378 bool isAllNegativeZeroVector(SDNode *N);
379
Chris Lattner382f3562006-03-20 06:15:45 +0000380 /// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
381 /// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Bill Schmidtf910a062014-06-10 14:35:01 +0000382 unsigned getVSPLTImmediate(SDNode *N, unsigned EltSize, SelectionDAG &DAG);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000383
Chris Lattner74cf9ff2006-04-12 17:37:20 +0000384 /// get_VSPLTI_elt - If this is a build_vector of constants which can be
Chris Lattnerd71a1f92006-04-08 06:46:53 +0000385 /// formed by using a vspltis[bhw] instruction of the specified element
386 /// size, return the constant being splatted. The ByteSize field indicates
387 /// the number of bytes of each element [124] -> [bhw].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000388 SDValue get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG);
Hal Finkelc93a9a22015-02-25 01:06:45 +0000389
390 /// If this is a qvaligni shuffle mask, return the shift
391 /// amount, otherwise return -1.
392 int isQVALIGNIShuffleMask(SDNode *N);
Chris Lattner382f3562006-03-20 06:15:45 +0000393 }
Owen Andersonb2c80da2011-02-25 21:41:48 +0000394
Nate Begeman6cca84e2005-10-16 05:39:50 +0000395 class PPCTargetLowering : public TargetLowering {
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000396 const PPCSubtarget &Subtarget;
Dan Gohman31ae5862010-04-17 14:41:14 +0000397
Chris Lattnerf22556d2005-08-16 17:14:42 +0000398 public:
Eric Christophercccae792015-01-30 22:02:31 +0000399 explicit PPCTargetLowering(const PPCTargetMachine &TM,
400 const PPCSubtarget &STI);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000401
Chris Lattner347ed8a2006-01-09 23:52:17 +0000402 /// getTargetNodeName() - This method returns the name of a target specific
403 /// DAG node.
Craig Topper0d3fa922014-04-29 07:57:37 +0000404 const char *getTargetNodeName(unsigned Opcode) const override;
Chris Lattnera801fced2006-11-08 02:15:41 +0000405
Craig Topper0d3fa922014-04-29 07:57:37 +0000406 MVT getScalarShiftAmountTy(EVT LHSTy) const override { return MVT::i32; }
Owen Andersonb2c80da2011-02-25 21:41:48 +0000407
Hal Finkel9bb61de2015-01-05 05:24:42 +0000408 bool isCheapToSpeculateCttz() const override {
409 return true;
410 }
411
412 bool isCheapToSpeculateCtlz() const override {
413 return true;
414 }
415
Scott Michela6729e82008-03-10 15:42:14 +0000416 /// getSetCCResultType - Return the ISD::SETCC ValueType
Craig Topper0d3fa922014-04-29 07:57:37 +0000417 EVT getSetCCResultType(LLVMContext &Context, EVT VT) const override;
Scott Michela6729e82008-03-10 15:42:14 +0000418
Hal Finkel62ac7362014-09-19 11:42:56 +0000419 /// Return true if target always beneficiates from combining into FMA for a
420 /// given value type. This must typically return false on targets where FMA
421 /// takes more cycles to execute than FADD.
422 bool enableAggressiveFMAFusion(EVT VT) const override;
423
Chris Lattnera801fced2006-11-08 02:15:41 +0000424 /// getPreIndexedAddressParts - returns true by value, base pointer and
425 /// offset pointer and addressing mode by reference if the node's address
426 /// can be legally represented as pre-indexed load / store address.
Craig Topper0d3fa922014-04-29 07:57:37 +0000427 bool getPreIndexedAddressParts(SDNode *N, SDValue &Base,
428 SDValue &Offset,
429 ISD::MemIndexedMode &AM,
430 SelectionDAG &DAG) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000431
Chris Lattnera801fced2006-11-08 02:15:41 +0000432 /// SelectAddressRegReg - Given the specified addressed, check to see if it
433 /// can be represented as an indexed [r+r] operation. Returns false if it
434 /// can be more efficiently represented with [r+imm].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000435 bool SelectAddressRegReg(SDValue N, SDValue &Base, SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +0000436 SelectionDAG &DAG) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000437
Chris Lattnera801fced2006-11-08 02:15:41 +0000438 /// SelectAddressRegImm - Returns true if the address N can be represented
439 /// by a base register plus a signed 16-bit displacement [r+imm], and if it
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000440 /// is not better represented as reg+reg. If Aligned is true, only accept
441 /// displacements suitable for STD and friends, i.e. multiples of 4.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000442 bool SelectAddressRegImm(SDValue N, SDValue &Disp, SDValue &Base,
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000443 SelectionDAG &DAG, bool Aligned) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000444
Chris Lattnera801fced2006-11-08 02:15:41 +0000445 /// SelectAddressRegRegOnly - Given the specified addressed, force it to be
446 /// represented as an indexed [r+r] operation.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000447 bool SelectAddressRegRegOnly(SDValue N, SDValue &Base, SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +0000448 SelectionDAG &DAG) const;
Chris Lattnera801fced2006-11-08 02:15:41 +0000449
Craig Topper0d3fa922014-04-29 07:57:37 +0000450 Sched::Preference getSchedulingPreference(SDNode *N) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000451
Chris Lattnerf3d06c62005-08-26 00:52:45 +0000452 /// LowerOperation - Provide custom lowering hooks for some operations.
453 ///
Craig Topper0d3fa922014-04-29 07:57:37 +0000454 SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override;
Chris Lattner57ee7c62007-11-28 18:44:47 +0000455
Duncan Sands6ed40142008-12-01 11:39:25 +0000456 /// ReplaceNodeResults - Replace the results of node with an illegal result
457 /// type with new values built out of custom code.
458 ///
Craig Topper0d3fa922014-04-29 07:57:37 +0000459 void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
460 SelectionDAG &DAG) const override;
Duncan Sands6ed40142008-12-01 11:39:25 +0000461
Bill Schmidtfae5d712014-12-09 16:35:51 +0000462 SDValue expandVSXLoadForLE(SDNode *N, DAGCombinerInfo &DCI) const;
463 SDValue expandVSXStoreForLE(SDNode *N, DAGCombinerInfo &DCI) const;
464
Craig Topper0d3fa922014-04-29 07:57:37 +0000465 SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000466
Hal Finkel13d104b2014-12-11 18:37:52 +0000467 SDValue BuildSDIVPow2(SDNode *N, const APInt &Divisor, SelectionDAG &DAG,
468 std::vector<SDNode *> *Created) const override;
469
Hal Finkel0d8db462014-05-11 19:29:11 +0000470 unsigned getRegisterByName(const char* RegName, EVT VT) const override;
471
Jay Foada0653a32014-05-14 21:14:37 +0000472 void computeKnownBitsForTargetNode(const SDValue Op,
473 APInt &KnownZero,
474 APInt &KnownOne,
475 const SelectionDAG &DAG,
476 unsigned Depth = 0) const override;
Nate Begeman78afac22005-10-18 23:23:37 +0000477
Hal Finkel57725662015-01-03 17:58:24 +0000478 unsigned getPrefLoopAlignment(MachineLoop *ML) const override;
479
Robin Morisset22129962014-09-23 20:46:49 +0000480 Instruction* emitLeadingFence(IRBuilder<> &Builder, AtomicOrdering Ord,
481 bool IsStore, bool IsLoad) const override;
482 Instruction* emitTrailingFence(IRBuilder<> &Builder, AtomicOrdering Ord,
483 bool IsStore, bool IsLoad) const override;
484
Craig Topper0d3fa922014-04-29 07:57:37 +0000485 MachineBasicBlock *
Dan Gohman25c16532010-05-01 00:01:06 +0000486 EmitInstrWithCustomInserter(MachineInstr *MI,
Craig Topper0d3fa922014-04-29 07:57:37 +0000487 MachineBasicBlock *MBB) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000488 MachineBasicBlock *EmitAtomicBinary(MachineInstr *MI,
Dale Johannesend4eb0522008-08-25 22:34:37 +0000489 MachineBasicBlock *MBB, bool is64Bit,
Dan Gohman747e55b2009-02-07 16:15:20 +0000490 unsigned BinOpcode) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000491 MachineBasicBlock *EmitPartwordAtomicBinary(MachineInstr *MI,
492 MachineBasicBlock *MBB,
Dan Gohman747e55b2009-02-07 16:15:20 +0000493 bool is8bit, unsigned Opcode) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000494
Hal Finkel756810f2013-03-21 21:37:52 +0000495 MachineBasicBlock *emitEHSjLjSetJmp(MachineInstr *MI,
496 MachineBasicBlock *MBB) const;
497
498 MachineBasicBlock *emitEHSjLjLongJmp(MachineInstr *MI,
499 MachineBasicBlock *MBB) const;
500
Craig Topper0d3fa922014-04-29 07:57:37 +0000501 ConstraintType
502 getConstraintType(const std::string &Constraint) const override;
John Thompsone8360b72010-10-29 17:29:13 +0000503
504 /// Examine constraint string and operand type and determine a weight value.
505 /// The operand object must already have been set up with the operand type.
506 ConstraintWeight getSingleConstraintMatchWeight(
Craig Topper0d3fa922014-04-29 07:57:37 +0000507 AsmOperandInfo &info, const char *constraint) const override;
John Thompsone8360b72010-10-29 17:29:13 +0000508
Owen Andersonb2c80da2011-02-25 21:41:48 +0000509 std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner584a11a2006-11-02 01:44:04 +0000510 getRegForInlineAsmConstraint(const std::string &Constraint,
Craig Topper0d3fa922014-04-29 07:57:37 +0000511 MVT VT) const override;
Evan Cheng2dd2c652006-03-13 23:20:37 +0000512
Dale Johannesencbde4c22008-02-28 22:31:51 +0000513 /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
514 /// function arguments in the caller parameter area. This is the actual
515 /// alignment, not its logarithm.
Craig Topper0d3fa922014-04-29 07:57:37 +0000516 unsigned getByValTypeAlignment(Type *Ty) const override;
Dale Johannesencbde4c22008-02-28 22:31:51 +0000517
Chris Lattnerd8c9cb92007-08-25 00:47:38 +0000518 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesence97d552010-06-25 21:55:36 +0000519 /// vector. If it is invalid, don't add anything to Ops.
Craig Topper0d3fa922014-04-29 07:57:37 +0000520 void LowerAsmOperandForConstraint(SDValue Op,
521 std::string &Constraint,
522 std::vector<SDValue> &Ops,
523 SelectionDAG &DAG) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000524
Chris Lattner1eb94d92007-03-30 23:15:24 +0000525 /// isLegalAddressingMode - Return true if the addressing mode represented
526 /// by AM is legal for this target, for a load/store of the specified type.
Craig Topper0d3fa922014-04-29 07:57:37 +0000527 bool isLegalAddressingMode(const AddrMode &AM, Type *Ty) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000528
Hal Finkel34974ed2014-04-12 21:52:38 +0000529 /// isLegalICmpImmediate - Return true if the specified immediate is legal
530 /// icmp immediate, that is the target has icmp instructions which can
531 /// compare a register against the immediate without having to materialize
532 /// the immediate into a register.
533 bool isLegalICmpImmediate(int64_t Imm) const override;
534
535 /// isLegalAddImmediate - Return true if the specified immediate is legal
536 /// add immediate, that is the target has add instructions which can
537 /// add a register and the immediate without having to materialize
538 /// the immediate into a register.
539 bool isLegalAddImmediate(int64_t Imm) const override;
540
541 /// isTruncateFree - Return true if it's free to truncate a value of
542 /// type Ty1 to type Ty2. e.g. On PPC it's free to truncate a i64 value in
543 /// register X1 to i32 by referencing its sub-register R1.
544 bool isTruncateFree(Type *Ty1, Type *Ty2) const override;
545 bool isTruncateFree(EVT VT1, EVT VT2) const override;
546
Hal Finkel5d5d1532015-01-10 08:21:59 +0000547 bool isZExtFree(SDValue Val, EVT VT2) const override;
548
Olivier Sallenave32509692015-01-13 15:06:36 +0000549 bool isFPExtFree(EVT VT) const override;
550
Hal Finkel34974ed2014-04-12 21:52:38 +0000551 /// \brief Returns true if it is beneficial to convert a load of a constant
552 /// to just the constant itself.
553 bool shouldConvertConstantLoadToIntImm(const APInt &Imm,
554 Type *Ty) const override;
555
Craig Topper0d3fa922014-04-29 07:57:37 +0000556 bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000557
Hal Finkel46ef7ce2014-08-13 01:15:40 +0000558 bool getTgtMemIntrinsic(IntrinsicInfo &Info,
559 const CallInst &I,
560 unsigned Intrinsic) const override;
561
Evan Chengd9929f02010-04-01 20:10:42 +0000562 /// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng61399372010-04-02 19:36:14 +0000563 /// and store operations as a result of memset, memcpy, and memmove
564 /// lowering. If DstAlign is zero that means it's safe to destination
565 /// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
566 /// means there isn't a need to check it against alignment requirement,
Evan Cheng962711e2012-12-12 02:34:41 +0000567 /// probably because the source does not need to be loaded. If 'IsMemset' is
568 /// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
569 /// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
570 /// source is constant so it does not need to be loaded.
Dan Gohman148c69a2010-04-16 20:11:05 +0000571 /// It returns EVT::Other if the type should be determined using generic
572 /// target-independent logic.
Craig Topper0d3fa922014-04-29 07:57:37 +0000573 EVT
NAKAMURA Takumidcc66452013-05-15 18:01:28 +0000574 getOptimalMemOpType(uint64_t Size, unsigned DstAlign, unsigned SrcAlign,
Evan Cheng962711e2012-12-12 02:34:41 +0000575 bool IsMemset, bool ZeroMemset, bool MemcpyStrSrc,
Craig Topper0d3fa922014-04-29 07:57:37 +0000576 MachineFunction &MF) const override;
Dan Gohmanc14e5222008-10-21 03:41:46 +0000577
Hal Finkel8d7fbc92013-03-15 15:27:13 +0000578 /// Is unaligned memory access allowed for the given type, and is it fast
579 /// relative to software emulation.
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000580 bool allowsMisalignedMemoryAccesses(EVT VT,
581 unsigned AddrSpace,
582 unsigned Align = 1,
583 bool *Fast = nullptr) const override;
Hal Finkel8d7fbc92013-03-15 15:27:13 +0000584
Stephen Lin73de7bf2013-07-09 18:16:56 +0000585 /// isFMAFasterThanFMulAndFAdd - Return true if an FMA operation is faster
586 /// than a pair of fmul and fadd instructions. fmuladd intrinsics will be
587 /// expanded to FMAs when this method returns true, otherwise fmuladd is
588 /// expanded to fmul + fadd.
Craig Topper0d3fa922014-04-29 07:57:37 +0000589 bool isFMAFasterThanFMulAndFAdd(EVT VT) const override;
Hal Finkel0a479ae2012-06-22 00:49:52 +0000590
Hal Finkel934361a2015-01-14 01:07:51 +0000591 const MCPhysReg *getScratchRegisters(CallingConv::ID CC) const override;
592
Hal Finkelb4240ca2014-03-31 17:48:16 +0000593 // Should we expand the build vector with shuffles?
Craig Topper0d3fa922014-04-29 07:57:37 +0000594 bool
Hal Finkelb4240ca2014-03-31 17:48:16 +0000595 shouldExpandBuildVectorWithShuffles(EVT VT,
Craig Topper0d3fa922014-04-29 07:57:37 +0000596 unsigned DefinedValues) const override;
Hal Finkelb4240ca2014-03-31 17:48:16 +0000597
Bill Schmidt0cf702f2013-07-30 00:50:39 +0000598 /// createFastISel - This method returns a target-specific FastISel object,
599 /// or null if the target does not support "fast" instruction selection.
Craig Topper0d3fa922014-04-29 07:57:37 +0000600 FastISel *createFastISel(FunctionLoweringInfo &FuncInfo,
601 const TargetLibraryInfo *LibInfo) const override;
Bill Schmidt0cf702f2013-07-30 00:50:39 +0000602
Ulrich Weigand85d5df22014-07-21 00:13:26 +0000603 /// \brief Returns true if an argument of type Ty needs to be passed in a
604 /// contiguous block of registers in calling convention CallConv.
605 bool functionArgumentNeedsConsecutiveRegisters(
606 Type *Ty, CallingConv::ID CallConv, bool isVarArg) const override {
607 // We support any array type as "consecutive" block in the parameter
608 // save area. The element type defines the alignment requirement and
609 // whether the argument should go in GPRs, FPRs, or VRs if available.
610 //
611 // Note that clang uses this capability both to implement the ELFv2
612 // homogeneous float/vector aggregate ABI, and to avoid having to use
613 // "byval" when passing aggregates that might fully fit in registers.
614 return Ty->isArrayTy();
615 }
616
Evan Cheng51096af2008-04-19 01:30:48 +0000617 private:
Hal Finkeled844c42015-01-06 22:31:02 +0000618
619 struct ReuseLoadInfo {
620 SDValue Ptr;
621 SDValue Chain;
622 SDValue ResChain;
623 MachinePointerInfo MPI;
624 bool IsInvariant;
625 unsigned Alignment;
626 AAMDNodes AAInfo;
627 const MDNode *Ranges;
628
629 ReuseLoadInfo() : IsInvariant(false), Alignment(0), Ranges(nullptr) {}
630 };
631
632 bool canReuseLoadAddress(SDValue Op, EVT MemVT, ReuseLoadInfo &RLI,
Hal Finkel6c392692015-01-09 01:34:30 +0000633 SelectionDAG &DAG,
634 ISD::LoadExtType ET = ISD::NON_EXTLOAD) const;
Hal Finkeled844c42015-01-06 22:31:02 +0000635 void spliceIntoChain(SDValue ResChain, SDValue NewResChain,
636 SelectionDAG &DAG) const;
637
638 void LowerFP_TO_INTForReuse(SDValue Op, ReuseLoadInfo &RLI,
639 SelectionDAG &DAG, SDLoc dl) const;
640
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000641 SDValue getFramePointerFrameIndex(SelectionDAG & DAG) const;
642 SDValue getReturnAddrFrameIndex(SelectionDAG & DAG) const;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000643
Evan Cheng67a69dd2010-01-27 00:07:07 +0000644 bool
645 IsEligibleForTailCallOptimization(SDValue Callee,
646 CallingConv::ID CalleeCC,
647 bool isVarArg,
648 const SmallVectorImpl<ISD::InputArg> &Ins,
649 SelectionDAG& DAG) const;
650
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000651 SDValue EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen021052a2009-02-04 20:06:27 +0000652 int SPDiff,
653 SDValue Chain,
654 SDValue &LROpOut,
655 SDValue &FPOpOut,
Tilmann Scheller773f14c2009-07-03 06:47:08 +0000656 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000657 SDLoc dl) const;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000658
Dan Gohman21cea8a2010-04-17 15:26:15 +0000659 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
660 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
661 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
662 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
Roman Divackye3f15c982012-06-04 17:36:38 +0000663 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000664 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000665 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) const;
666 SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG) const;
Duncan Sandsa0984362011-09-06 13:37:06 +0000667 SDValue LowerINIT_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
668 SDValue LowerADJUST_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000669 SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000670 const PPCSubtarget &Subtarget) const;
Dan Gohman31ae5862010-04-17 14:41:14 +0000671 SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000672 const PPCSubtarget &Subtarget) const;
Roman Divackyc3825df2013-07-25 21:36:47 +0000673 SDValue LowerVACOPY(SDValue Op, SelectionDAG &DAG,
674 const PPCSubtarget &Subtarget) const;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000675 SDValue LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000676 const PPCSubtarget &Subtarget) const;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000677 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000678 const PPCSubtarget &Subtarget) const;
Hal Finkel940ab932014-02-28 00:27:01 +0000679 SDValue LowerLOAD(SDValue Op, SelectionDAG &DAG) const;
680 SDValue LowerSTORE(SDValue Op, SelectionDAG &DAG) const;
681 SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000682 SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000683 SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG, SDLoc dl) const;
Hal Finkelf6d45f22013-04-01 17:52:07 +0000684 SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000685 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) const;
686 SDValue LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const;
687 SDValue LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const;
688 SDValue LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const;
689 SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const;
690 SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const;
Hal Finkelc93a9a22015-02-25 01:06:45 +0000691 SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000692 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
693 SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const;
Hal Finkel5c0d1452014-03-30 13:22:59 +0000694 SDValue LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000695 SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000696
Hal Finkelc93a9a22015-02-25 01:06:45 +0000697 SDValue LowerVectorLoad(SDValue Op, SelectionDAG &DAG) const;
698 SDValue LowerVectorStore(SDValue Op, SelectionDAG &DAG) const;
699
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000700 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000701 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000702 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000703 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000704 SmallVectorImpl<SDValue> &InVals) const;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000705 SDValue FinishCall(CallingConv::ID CallConv, SDLoc dl, bool isTailCall,
Hal Finkel934361a2015-01-14 01:07:51 +0000706 bool isVarArg, bool IsPatchPoint,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000707 SelectionDAG &DAG,
708 SmallVector<std::pair<unsigned, SDValue>, 8>
709 &RegsToPass,
Hal Finkele2ab0f12015-01-15 21:17:34 +0000710 SDValue InFlag, SDValue Chain, SDValue CallSeqStart,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000711 SDValue &Callee,
712 int SPDiff, unsigned NumBytes,
713 const SmallVectorImpl<ISD::InputArg> &Ins,
Hal Finkele2ab0f12015-01-15 21:17:34 +0000714 SmallVectorImpl<SDValue> &InVals,
715 ImmutableCallSite *CS) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000716
Craig Topper0d3fa922014-04-29 07:57:37 +0000717 SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000718 LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000719 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000720 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000721 SDLoc dl, SelectionDAG &DAG,
Craig Topper0d3fa922014-04-29 07:57:37 +0000722 SmallVectorImpl<SDValue> &InVals) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000723
Craig Topper0d3fa922014-04-29 07:57:37 +0000724 SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +0000725 LowerCall(TargetLowering::CallLoweringInfo &CLI,
Craig Topper0d3fa922014-04-29 07:57:37 +0000726 SmallVectorImpl<SDValue> &InVals) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000727
Craig Topper0d3fa922014-04-29 07:57:37 +0000728 bool
Hal Finkel450128a2011-10-14 19:51:36 +0000729 CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF,
730 bool isVarArg,
731 const SmallVectorImpl<ISD::OutputArg> &Outs,
Craig Topper0d3fa922014-04-29 07:57:37 +0000732 LLVMContext &Context) const override;
Hal Finkel450128a2011-10-14 19:51:36 +0000733
Craig Topper0d3fa922014-04-29 07:57:37 +0000734 SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000735 LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000736 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000737 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000738 const SmallVectorImpl<SDValue> &OutVals,
Craig Topper0d3fa922014-04-29 07:57:37 +0000739 SDLoc dl, SelectionDAG &DAG) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000740
741 SDValue
Bill Schmidt57d6de52012-10-23 15:51:16 +0000742 extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000743 SDValue ArgVal, SDLoc dl) const;
Bill Schmidt57d6de52012-10-23 15:51:16 +0000744
Bill Schmidt57d6de52012-10-23 15:51:16 +0000745 SDValue
Bill Schmidtd1fa36f2012-10-05 21:27:08 +0000746 LowerFormalArguments_Darwin(SDValue Chain,
747 CallingConv::ID CallConv, bool isVarArg,
748 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000749 SDLoc dl, SelectionDAG &DAG,
Bill Schmidtd1fa36f2012-10-05 21:27:08 +0000750 SmallVectorImpl<SDValue> &InVals) const;
751 SDValue
752 LowerFormalArguments_64SVR4(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000753 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000754 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000755 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000756 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000757 SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +0000758 LowerFormalArguments_32SVR4(SDValue Chain,
759 CallingConv::ID CallConv, bool isVarArg,
760 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000761 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt019cc6f2012-09-19 15:42:13 +0000762 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000763
764 SDValue
Bill Schmidt57d6de52012-10-23 15:51:16 +0000765 createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
766 SDValue CallSeqStart, ISD::ArgFlagsTy Flags,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000767 SelectionDAG &DAG, SDLoc dl) const;
Bill Schmidt57d6de52012-10-23 15:51:16 +0000768
769 SDValue
770 LowerCall_Darwin(SDValue Chain, SDValue Callee,
771 CallingConv::ID CallConv,
Hal Finkel934361a2015-01-14 01:07:51 +0000772 bool isVarArg, bool isTailCall, bool IsPatchPoint,
Bill Schmidt57d6de52012-10-23 15:51:16 +0000773 const SmallVectorImpl<ISD::OutputArg> &Outs,
774 const SmallVectorImpl<SDValue> &OutVals,
775 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000776 SDLoc dl, SelectionDAG &DAG,
Hal Finkele2ab0f12015-01-15 21:17:34 +0000777 SmallVectorImpl<SDValue> &InVals,
778 ImmutableCallSite *CS) const;
Bill Schmidt57d6de52012-10-23 15:51:16 +0000779 SDValue
780 LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Bill Schmidt019cc6f2012-09-19 15:42:13 +0000781 CallingConv::ID CallConv,
Hal Finkel934361a2015-01-14 01:07:51 +0000782 bool isVarArg, bool isTailCall, bool IsPatchPoint,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000783 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000784 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000785 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000786 SDLoc dl, SelectionDAG &DAG,
Hal Finkele2ab0f12015-01-15 21:17:34 +0000787 SmallVectorImpl<SDValue> &InVals,
788 ImmutableCallSite *CS) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000789 SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +0000790 LowerCall_32SVR4(SDValue Chain, SDValue Callee, CallingConv::ID CallConv,
Hal Finkel934361a2015-01-14 01:07:51 +0000791 bool isVarArg, bool isTailCall, bool IsPatchPoint,
Bill Schmidt019cc6f2012-09-19 15:42:13 +0000792 const SmallVectorImpl<ISD::OutputArg> &Outs,
793 const SmallVectorImpl<SDValue> &OutVals,
794 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000795 SDLoc dl, SelectionDAG &DAG,
Hal Finkele2ab0f12015-01-15 21:17:34 +0000796 SmallVectorImpl<SDValue> &InVals,
797 ImmutableCallSite *CS) const;
Hal Finkel756810f2013-03-21 21:37:52 +0000798
799 SDValue lowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const;
800 SDValue lowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const;
Hal Finkel2e103312013-04-03 04:01:11 +0000801
Hal Finkel940ab932014-02-28 00:27:01 +0000802 SDValue DAGCombineExtBoolTrunc(SDNode *N, DAGCombinerInfo &DCI) const;
803 SDValue DAGCombineTruncBoolExt(SDNode *N, DAGCombinerInfo &DCI) const;
Hal Finkel5efb9182015-01-06 06:01:57 +0000804 SDValue combineFPToIntToFP(SDNode *N, DAGCombinerInfo &DCI) const;
Sanjay Patelbdf1e382014-09-26 23:01:47 +0000805
Sanjay Patel8fde95c2014-09-30 20:28:48 +0000806 SDValue getRsqrtEstimate(SDValue Operand, DAGCombinerInfo &DCI,
Sanjay Patel957efc232014-10-24 17:02:16 +0000807 unsigned &RefinementSteps,
808 bool &UseOneConstNR) const override;
Sanjay Patel8fde95c2014-09-30 20:28:48 +0000809 SDValue getRecipEstimate(SDValue Operand, DAGCombinerInfo &DCI,
810 unsigned &RefinementSteps) const override;
Hal Finkel360f2132014-11-24 23:45:21 +0000811 bool combineRepeatedFPDivisors(unsigned NumUsers) const override;
Bill Schmidt8c3976e2013-08-26 20:11:46 +0000812
813 CCAssignFn *useFastISelCCs(unsigned Flag) const;
Chris Lattnerf22556d2005-08-16 17:14:42 +0000814 };
Bill Schmidt230b4512013-06-12 16:39:22 +0000815
Bill Schmidt0cf702f2013-07-30 00:50:39 +0000816 namespace PPC {
817 FastISel *createFastISel(FunctionLoweringInfo &FuncInfo,
818 const TargetLibraryInfo *LibInfo);
819 }
820
Bill Schmidt230b4512013-06-12 16:39:22 +0000821 bool CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
822 CCValAssign::LocInfo &LocInfo,
823 ISD::ArgFlagsTy &ArgFlags,
824 CCState &State);
825
826 bool CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
827 MVT &LocVT,
828 CCValAssign::LocInfo &LocInfo,
829 ISD::ArgFlagsTy &ArgFlags,
830 CCState &State);
831
832 bool CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
833 MVT &LocVT,
834 CCValAssign::LocInfo &LocInfo,
835 ISD::ArgFlagsTy &ArgFlags,
836 CCState &State);
Chris Lattnerf22556d2005-08-16 17:14:42 +0000837}
838
839#endif // LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H