blob: ad58cf39bacb1c9b0d151998c73297972dad50ee [file] [log] [blame]
Chris Lattner0cb9dd72008-01-01 20:36:19 +00001//===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===//
Misha Brukman835702a2005-04-21 22:36:52 +00002//
John Criswell482202a2003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman835702a2005-04-21 22:36:52 +00007//
John Criswell482202a2003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Brian Gaekee8f7c2f2004-02-13 04:39:32 +00009//
10// Methods common to all machine instructions.
11//
Chris Lattner959a5fb2002-08-09 20:08:06 +000012//===----------------------------------------------------------------------===//
Vikram S. Adveab9e5572001-07-21 12:41:50 +000013
Chris Lattner23fcc082001-09-07 17:18:30 +000014#include "llvm/CodeGen/MachineInstr.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "llvm/ADT/FoldingSet.h"
16#include "llvm/ADT/Hashing.h"
17#include "llvm/Analysis/AliasAnalysis.h"
Evan Chenge9c46c22010-03-03 01:44:33 +000018#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner63f41ab2004-02-19 16:17:08 +000019#include "llvm/CodeGen/MachineFunction.h"
Dan Gohman48b185d2009-09-25 20:36:54 +000020#include "llvm/CodeGen/MachineMemOperand.h"
Jakob Stoklund Olesen25a404e2011-07-02 03:53:34 +000021#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner961e7422008-01-01 01:12:31 +000022#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman2d489b52008-02-06 22:27:42 +000023#include "llvm/CodeGen/PseudoSourceValue.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000024#include "llvm/IR/Constants.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000025#include "llvm/IR/DebugInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000026#include "llvm/IR/Function.h"
27#include "llvm/IR/InlineAsm.h"
28#include "llvm/IR/LLVMContext.h"
29#include "llvm/IR/Metadata.h"
30#include "llvm/IR/Module.h"
31#include "llvm/IR/Type.h"
32#include "llvm/IR/Value.h"
Evan Cheng6cc775f2011-06-28 19:10:37 +000033#include "llvm/MC/MCInstrDesc.h"
Chris Lattner6c604e32010-03-13 08:14:18 +000034#include "llvm/MC/MCSymbol.h"
David Greene29388d62010-01-04 23:48:20 +000035#include "llvm/Support/Debug.h"
Torok Edwin56d06592009-07-11 20:10:48 +000036#include "llvm/Support/ErrorHandling.h"
Dan Gohmanaedb4a62008-07-07 20:32:02 +000037#include "llvm/Support/MathExtras.h"
Chris Lattnera078d832008-08-24 20:37:32 +000038#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000039#include "llvm/Target/TargetInstrInfo.h"
40#include "llvm/Target/TargetMachine.h"
41#include "llvm/Target/TargetRegisterInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000042#include "llvm/Target/TargetSubtargetInfo.h"
Chris Lattner43df6c22004-02-23 18:38:20 +000043using namespace llvm;
Brian Gaeke960707c2003-11-11 22:41:34 +000044
Chris Lattner60055892007-12-30 21:56:09 +000045//===----------------------------------------------------------------------===//
46// MachineOperand Implementation
47//===----------------------------------------------------------------------===//
48
Chris Lattner961e7422008-01-01 01:12:31 +000049void MachineOperand::setReg(unsigned Reg) {
50 if (getReg() == Reg) return; // No change.
Jim Grosbachdee9e8a2011-08-24 16:44:17 +000051
Chris Lattner961e7422008-01-01 01:12:31 +000052 // Otherwise, we have to change the register. If this operand is embedded
53 // into a machine function, we need to update the old and new register's
54 // use/def lists.
55 if (MachineInstr *MI = getParent())
56 if (MachineBasicBlock *MBB = MI->getParent())
57 if (MachineFunction *MF = MBB->getParent()) {
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +000058 MachineRegisterInfo &MRI = MF->getRegInfo();
59 MRI.removeRegOperandFromUseList(this);
Jakob Stoklund Olesena4941692010-10-19 20:56:32 +000060 SmallContents.RegNo = Reg;
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +000061 MRI.addRegOperandToUseList(this);
Chris Lattner961e7422008-01-01 01:12:31 +000062 return;
63 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +000064
Chris Lattner961e7422008-01-01 01:12:31 +000065 // Otherwise, just change the register, no problem. :)
Jakob Stoklund Olesena4941692010-10-19 20:56:32 +000066 SmallContents.RegNo = Reg;
Chris Lattner961e7422008-01-01 01:12:31 +000067}
68
Jakob Stoklund Olesen64824ea2010-05-28 18:18:53 +000069void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx,
70 const TargetRegisterInfo &TRI) {
71 assert(TargetRegisterInfo::isVirtualRegister(Reg));
72 if (SubIdx && getSubReg())
73 SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg());
74 setReg(Reg);
Jakob Stoklund Olesen7b0ac862010-06-01 22:39:25 +000075 if (SubIdx)
76 setSubReg(SubIdx);
Jakob Stoklund Olesen64824ea2010-05-28 18:18:53 +000077}
78
79void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) {
80 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
81 if (getSubReg()) {
82 Reg = TRI.getSubReg(Reg, getSubReg());
Jakob Stoklund Olesen89bd2ae2011-05-08 19:21:08 +000083 // Note that getSubReg() may return 0 if the sub-register doesn't exist.
84 // That won't happen in legal code.
Jakob Stoklund Olesen64824ea2010-05-28 18:18:53 +000085 setSubReg(0);
86 }
87 setReg(Reg);
88}
89
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +000090/// Change a def to a use, or a use to a def.
91void MachineOperand::setIsDef(bool Val) {
92 assert(isReg() && "Wrong MachineOperand accessor");
93 assert((!Val || !isDebug()) && "Marking a debug operation as def");
94 if (IsDef == Val)
95 return;
96 // MRI may keep uses and defs in different list positions.
97 if (MachineInstr *MI = getParent())
98 if (MachineBasicBlock *MBB = MI->getParent())
99 if (MachineFunction *MF = MBB->getParent()) {
100 MachineRegisterInfo &MRI = MF->getRegInfo();
101 MRI.removeRegOperandFromUseList(this);
102 IsDef = Val;
103 MRI.addRegOperandToUseList(this);
104 return;
105 }
106 IsDef = Val;
107}
108
Chris Lattner961e7422008-01-01 01:12:31 +0000109/// ChangeToImmediate - Replace this operand with a new immediate operand of
110/// the specified value. If an operand is known to be an immediate already,
111/// the setImm method should be used.
112void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000113 assert((!isReg() || !isTied()) && "Cannot change a tied operand into an imm");
Chris Lattner961e7422008-01-01 01:12:31 +0000114 // If this operand is currently a register operand, and if this is in a
115 // function, deregister the operand from the register's use/def list.
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000116 if (isReg() && isOnRegUseList())
117 if (MachineInstr *MI = getParent())
118 if (MachineBasicBlock *MBB = MI->getParent())
119 if (MachineFunction *MF = MBB->getParent())
120 MF->getRegInfo().removeRegOperandFromUseList(this);
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000121
Chris Lattner961e7422008-01-01 01:12:31 +0000122 OpKind = MO_Immediate;
123 Contents.ImmVal = ImmVal;
124}
125
126/// ChangeToRegister - Replace this operand with a new register operand of
127/// the specified value. If an operand is known to be an register already,
128/// the setReg method should be used.
129void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
Dale Johannesend40d42c2010-02-10 00:41:49 +0000130 bool isKill, bool isDead, bool isUndef,
131 bool isDebug) {
Craig Topperc0196b12014-04-14 00:51:57 +0000132 MachineRegisterInfo *RegInfo = nullptr;
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000133 if (MachineInstr *MI = getParent())
134 if (MachineBasicBlock *MBB = MI->getParent())
135 if (MachineFunction *MF = MBB->getParent())
136 RegInfo = &MF->getRegInfo();
137 // If this operand is already a register operand, remove it from the
Chris Lattner961e7422008-01-01 01:12:31 +0000138 // register's use/def lists.
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000139 bool WasReg = isReg();
140 if (RegInfo && WasReg)
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000141 RegInfo->removeRegOperandFromUseList(this);
Chris Lattner961e7422008-01-01 01:12:31 +0000142
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000143 // Change this to a register and set the reg#.
144 OpKind = MO_Register;
145 SmallContents.RegNo = Reg;
Jakob Stoklund Olesena1b246d2013-01-07 23:21:44 +0000146 SubReg_TargetFlags = 0;
Chris Lattner961e7422008-01-01 01:12:31 +0000147 IsDef = isDef;
148 IsImp = isImp;
149 IsKill = isKill;
150 IsDead = isDead;
Evan Cheng0dc101b2009-06-30 08:49:04 +0000151 IsUndef = isUndef;
Jakob Stoklund Olesenb0d91ab2011-12-07 00:22:07 +0000152 IsInternalRead = false;
Dale Johannesenc0d712d2008-09-14 01:44:36 +0000153 IsEarlyClobber = false;
Dale Johannesend40d42c2010-02-10 00:41:49 +0000154 IsDebug = isDebug;
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000155 // Ensure isOnRegUseList() returns false.
Craig Topperc0196b12014-04-14 00:51:57 +0000156 Contents.Reg.Prev = nullptr;
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000157 // Preserve the tie when the operand was already a register.
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000158 if (!WasReg)
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000159 TiedTo = 0;
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000160
161 // If this operand is embedded in a function, add the operand to the
162 // register's use/def list.
163 if (RegInfo)
164 RegInfo->addRegOperandToUseList(this);
Chris Lattner961e7422008-01-01 01:12:31 +0000165}
166
Chris Lattner60055892007-12-30 21:56:09 +0000167/// isIdenticalTo - Return true if this operand is identical to the specified
Chandler Carruth264854f2012-07-05 11:06:22 +0000168/// operand. Note that this should stay in sync with the hash_value overload
169/// below.
Chris Lattner60055892007-12-30 21:56:09 +0000170bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
Chris Lattnerfd682802009-06-24 17:54:48 +0000171 if (getType() != Other.getType() ||
172 getTargetFlags() != Other.getTargetFlags())
173 return false;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000174
Chris Lattner60055892007-12-30 21:56:09 +0000175 switch (getType()) {
Chris Lattner60055892007-12-30 21:56:09 +0000176 case MachineOperand::MO_Register:
177 return getReg() == Other.getReg() && isDef() == Other.isDef() &&
178 getSubReg() == Other.getSubReg();
179 case MachineOperand::MO_Immediate:
180 return getImm() == Other.getImm();
Cameron Zwarich7da0f9a2011-07-01 23:45:21 +0000181 case MachineOperand::MO_CImmediate:
182 return getCImm() == Other.getCImm();
Nate Begeman26b76b62008-02-14 07:39:30 +0000183 case MachineOperand::MO_FPImmediate:
184 return getFPImm() == Other.getFPImm();
Chris Lattner60055892007-12-30 21:56:09 +0000185 case MachineOperand::MO_MachineBasicBlock:
186 return getMBB() == Other.getMBB();
187 case MachineOperand::MO_FrameIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000188 return getIndex() == Other.getIndex();
Chris Lattner60055892007-12-30 21:56:09 +0000189 case MachineOperand::MO_ConstantPoolIndex:
Jakob Stoklund Olesen84689b02012-08-07 18:56:39 +0000190 case MachineOperand::MO_TargetIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000191 return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
Chris Lattner60055892007-12-30 21:56:09 +0000192 case MachineOperand::MO_JumpTableIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000193 return getIndex() == Other.getIndex();
Chris Lattner60055892007-12-30 21:56:09 +0000194 case MachineOperand::MO_GlobalAddress:
195 return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
196 case MachineOperand::MO_ExternalSymbol:
197 return !strcmp(getSymbolName(), Other.getSymbolName()) &&
198 getOffset() == Other.getOffset();
Dan Gohman6c938802009-10-30 01:27:03 +0000199 case MachineOperand::MO_BlockAddress:
Michael Liaoabb87d42012-09-12 21:43:09 +0000200 return getBlockAddress() == Other.getBlockAddress() &&
201 getOffset() == Other.getOffset();
Juergen Ributzkae8294752013-12-14 06:53:06 +0000202 case MachineOperand::MO_RegisterMask:
203 case MachineOperand::MO_RegisterLiveOut:
Jakob Stoklund Olesen374ed322012-01-16 19:22:00 +0000204 return getRegMask() == Other.getRegMask();
Chris Lattner6c604e32010-03-13 08:14:18 +0000205 case MachineOperand::MO_MCSymbol:
206 return getMCSymbol() == Other.getMCSymbol();
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000207 case MachineOperand::MO_CFIIndex:
208 return getCFIIndex() == Other.getCFIIndex();
Chris Lattnerf839ee02010-04-07 18:03:19 +0000209 case MachineOperand::MO_Metadata:
210 return getMetadata() == Other.getMetadata();
Chris Lattner60055892007-12-30 21:56:09 +0000211 }
Chandler Carruthf3e85022012-01-10 18:08:01 +0000212 llvm_unreachable("Invalid machine operand type");
Chris Lattner60055892007-12-30 21:56:09 +0000213}
214
Chandler Carruth264854f2012-07-05 11:06:22 +0000215// Note: this must stay exactly in sync with isIdenticalTo above.
216hash_code llvm::hash_value(const MachineOperand &MO) {
217 switch (MO.getType()) {
218 case MachineOperand::MO_Register:
Jakob Stoklund Olesendba99d02012-08-28 18:05:48 +0000219 // Register operands don't have target flags.
220 return hash_combine(MO.getType(), MO.getReg(), MO.getSubReg(), MO.isDef());
Chandler Carruth264854f2012-07-05 11:06:22 +0000221 case MachineOperand::MO_Immediate:
222 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getImm());
223 case MachineOperand::MO_CImmediate:
224 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCImm());
225 case MachineOperand::MO_FPImmediate:
226 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getFPImm());
227 case MachineOperand::MO_MachineBasicBlock:
228 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMBB());
229 case MachineOperand::MO_FrameIndex:
230 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
231 case MachineOperand::MO_ConstantPoolIndex:
Jakob Stoklund Olesen84689b02012-08-07 18:56:39 +0000232 case MachineOperand::MO_TargetIndex:
Chandler Carruth264854f2012-07-05 11:06:22 +0000233 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex(),
234 MO.getOffset());
235 case MachineOperand::MO_JumpTableIndex:
236 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
237 case MachineOperand::MO_ExternalSymbol:
238 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getOffset(),
239 MO.getSymbolName());
240 case MachineOperand::MO_GlobalAddress:
241 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getGlobal(),
242 MO.getOffset());
243 case MachineOperand::MO_BlockAddress:
244 return hash_combine(MO.getType(), MO.getTargetFlags(),
Michael Liaoabb87d42012-09-12 21:43:09 +0000245 MO.getBlockAddress(), MO.getOffset());
Chandler Carruth264854f2012-07-05 11:06:22 +0000246 case MachineOperand::MO_RegisterMask:
Juergen Ributzkae8294752013-12-14 06:53:06 +0000247 case MachineOperand::MO_RegisterLiveOut:
Chandler Carruth264854f2012-07-05 11:06:22 +0000248 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getRegMask());
249 case MachineOperand::MO_Metadata:
250 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMetadata());
251 case MachineOperand::MO_MCSymbol:
252 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMCSymbol());
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000253 case MachineOperand::MO_CFIIndex:
254 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCFIIndex());
Chandler Carruth264854f2012-07-05 11:06:22 +0000255 }
256 llvm_unreachable("Invalid machine operand type");
257}
258
Chris Lattner60055892007-12-30 21:56:09 +0000259/// print - Print the specified machine operand.
260///
Mon P Wangdfcc1ff2008-10-10 01:43:55 +0000261void MachineOperand::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman2745d192009-11-09 19:38:45 +0000262 // If the instruction is embedded into a basic block, we can find the
263 // target info for the instruction.
264 if (!TM)
265 if (const MachineInstr *MI = getParent())
266 if (const MachineBasicBlock *MBB = MI->getParent())
267 if (const MachineFunction *MF = MBB->getParent())
268 TM = &MF->getTarget();
Eric Christopherd9134482014-08-04 21:25:23 +0000269 const TargetRegisterInfo *TRI =
270 TM ? TM->getSubtargetImpl()->getRegisterInfo() : nullptr;
Dan Gohman2745d192009-11-09 19:38:45 +0000271
Chris Lattner60055892007-12-30 21:56:09 +0000272 switch (getType()) {
273 case MachineOperand::MO_Register:
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +0000274 OS << PrintReg(getReg(), TRI, getSubReg());
Dan Gohman0ab11442008-12-18 21:51:27 +0000275
Evan Cheng0dc101b2009-06-30 08:49:04 +0000276 if (isDef() || isKill() || isDead() || isImplicit() || isUndef() ||
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000277 isInternalRead() || isEarlyClobber() || isTied()) {
Chris Lattnerfd682802009-06-24 17:54:48 +0000278 OS << '<';
Chris Lattner60055892007-12-30 21:56:09 +0000279 bool NeedComma = false;
Evan Cheng70b1fa52009-10-14 23:37:31 +0000280 if (isDef()) {
Chris Lattnerfd682802009-06-24 17:54:48 +0000281 if (NeedComma) OS << ',';
Dale Johannesen1f3ab862008-09-12 17:49:03 +0000282 if (isEarlyClobber())
283 OS << "earlyclobber,";
Evan Cheng70b1fa52009-10-14 23:37:31 +0000284 if (isImplicit())
285 OS << "imp-";
Chris Lattner60055892007-12-30 21:56:09 +0000286 OS << "def";
287 NeedComma = true;
Jakob Stoklund Olesen7111a632012-04-20 21:45:33 +0000288 // <def,read-undef> only makes sense when getSubReg() is set.
289 // Don't clutter the output otherwise.
290 if (isUndef() && getSubReg())
291 OS << ",read-undef";
Evan Chengf781bd82009-10-21 07:56:02 +0000292 } else if (isImplicit()) {
Evan Cheng70b1fa52009-10-14 23:37:31 +0000293 OS << "imp-use";
Evan Chengf781bd82009-10-21 07:56:02 +0000294 NeedComma = true;
295 }
Evan Cheng70b1fa52009-10-14 23:37:31 +0000296
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000297 if (isKill()) {
Chris Lattnerfd682802009-06-24 17:54:48 +0000298 if (NeedComma) OS << ',';
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000299 OS << "kill";
300 NeedComma = true;
301 }
302 if (isDead()) {
303 if (NeedComma) OS << ',';
304 OS << "dead";
305 NeedComma = true;
306 }
307 if (isUndef() && isUse()) {
308 if (NeedComma) OS << ',';
309 OS << "undef";
310 NeedComma = true;
311 }
312 if (isInternalRead()) {
313 if (NeedComma) OS << ',';
314 OS << "internal";
315 NeedComma = true;
316 }
317 if (isTied()) {
318 if (NeedComma) OS << ',';
319 OS << "tied";
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000320 if (TiedTo != 15)
321 OS << unsigned(TiedTo - 1);
Chris Lattner60055892007-12-30 21:56:09 +0000322 }
Chris Lattnerfd682802009-06-24 17:54:48 +0000323 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000324 }
325 break;
326 case MachineOperand::MO_Immediate:
327 OS << getImm();
328 break;
Devang Patelf071d722011-06-24 20:46:11 +0000329 case MachineOperand::MO_CImmediate:
330 getCImm()->getValue().print(OS, false);
331 break;
Nate Begeman26b76b62008-02-14 07:39:30 +0000332 case MachineOperand::MO_FPImmediate:
Chris Lattnerfdd87902009-10-05 05:54:46 +0000333 if (getFPImm()->getType()->isFloatTy())
Nate Begeman26b76b62008-02-14 07:39:30 +0000334 OS << getFPImm()->getValueAPF().convertToFloat();
Chris Lattnerfd682802009-06-24 17:54:48 +0000335 else
Nate Begeman26b76b62008-02-14 07:39:30 +0000336 OS << getFPImm()->getValueAPF().convertToDouble();
Nate Begeman26b76b62008-02-14 07:39:30 +0000337 break;
Chris Lattner60055892007-12-30 21:56:09 +0000338 case MachineOperand::MO_MachineBasicBlock:
Dan Gohman34341e62009-10-31 20:19:03 +0000339 OS << "<BB#" << getMBB()->getNumber() << ">";
Chris Lattner60055892007-12-30 21:56:09 +0000340 break;
341 case MachineOperand::MO_FrameIndex:
Chris Lattnerfd682802009-06-24 17:54:48 +0000342 OS << "<fi#" << getIndex() << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000343 break;
344 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000345 OS << "<cp#" << getIndex();
Chris Lattner60055892007-12-30 21:56:09 +0000346 if (getOffset()) OS << "+" << getOffset();
Chris Lattnerfd682802009-06-24 17:54:48 +0000347 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000348 break;
Jakob Stoklund Olesen84689b02012-08-07 18:56:39 +0000349 case MachineOperand::MO_TargetIndex:
350 OS << "<ti#" << getIndex();
351 if (getOffset()) OS << "+" << getOffset();
352 OS << '>';
353 break;
Chris Lattner60055892007-12-30 21:56:09 +0000354 case MachineOperand::MO_JumpTableIndex:
Chris Lattnerfd682802009-06-24 17:54:48 +0000355 OS << "<jt#" << getIndex() << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000356 break;
357 case MachineOperand::MO_GlobalAddress:
Dan Gohman0080ee22009-11-06 18:03:10 +0000358 OS << "<ga:";
Chandler Carruthd48cdbf2014-01-09 02:29:41 +0000359 getGlobal()->printAsOperand(OS, /*PrintType=*/false);
Chris Lattner60055892007-12-30 21:56:09 +0000360 if (getOffset()) OS << "+" << getOffset();
Chris Lattnerfd682802009-06-24 17:54:48 +0000361 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000362 break;
363 case MachineOperand::MO_ExternalSymbol:
364 OS << "<es:" << getSymbolName();
365 if (getOffset()) OS << "+" << getOffset();
Chris Lattnerfd682802009-06-24 17:54:48 +0000366 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000367 break;
Dan Gohman6c938802009-10-30 01:27:03 +0000368 case MachineOperand::MO_BlockAddress:
Dale Johannesen7b1a7ed2010-01-13 00:00:24 +0000369 OS << '<';
Chandler Carruthd48cdbf2014-01-09 02:29:41 +0000370 getBlockAddress()->printAsOperand(OS, /*PrintType=*/false);
Michael Liaoabb87d42012-09-12 21:43:09 +0000371 if (getOffset()) OS << "+" << getOffset();
Dan Gohman6c938802009-10-30 01:27:03 +0000372 OS << '>';
373 break;
Jakob Stoklund Olesen374ed322012-01-16 19:22:00 +0000374 case MachineOperand::MO_RegisterMask:
Jakob Stoklund Olesen5e1ac452012-02-02 23:52:57 +0000375 OS << "<regmask>";
Jakob Stoklund Olesen374ed322012-01-16 19:22:00 +0000376 break;
Juergen Ributzkae8294752013-12-14 06:53:06 +0000377 case MachineOperand::MO_RegisterLiveOut:
378 OS << "<regliveout>";
379 break;
Dale Johannesen7b1a7ed2010-01-13 00:00:24 +0000380 case MachineOperand::MO_Metadata:
381 OS << '<';
Chandler Carruthd48cdbf2014-01-09 02:29:41 +0000382 getMetadata()->printAsOperand(OS, /*PrintType=*/false);
Dale Johannesen7b1a7ed2010-01-13 00:00:24 +0000383 OS << '>';
384 break;
Chris Lattner6c604e32010-03-13 08:14:18 +0000385 case MachineOperand::MO_MCSymbol:
386 OS << "<MCSym=" << *getMCSymbol() << '>';
387 break;
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000388 case MachineOperand::MO_CFIIndex:
389 OS << "<call frame instruction>";
390 break;
Chris Lattner60055892007-12-30 21:56:09 +0000391 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000392
Chris Lattnerfd682802009-06-24 17:54:48 +0000393 if (unsigned TF = getTargetFlags())
394 OS << "[TF=" << TF << ']';
Chris Lattner60055892007-12-30 21:56:09 +0000395}
396
397//===----------------------------------------------------------------------===//
Dan Gohmanaedb4a62008-07-07 20:32:02 +0000398// MachineMemOperand Implementation
399//===----------------------------------------------------------------------===//
400
Chris Lattnerde93bb02010-09-21 05:39:30 +0000401/// getAddrSpace - Return the LLVM IR address space number that this pointer
402/// points into.
403unsigned MachinePointerInfo::getAddrSpace() const {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000404 if (V.isNull() || V.is<const PseudoSourceValue*>()) return 0;
405 return cast<PointerType>(V.get<const Value*>()->getType())->getAddressSpace();
Chris Lattnerde93bb02010-09-21 05:39:30 +0000406}
407
Chris Lattner82fd06d2010-09-21 06:22:23 +0000408/// getConstantPool - Return a MachinePointerInfo record that refers to the
409/// constant pool.
410MachinePointerInfo MachinePointerInfo::getConstantPool() {
411 return MachinePointerInfo(PseudoSourceValue::getConstantPool());
412}
413
414/// getFixedStack - Return a MachinePointerInfo record that refers to the
415/// the specified FrameIndex.
416MachinePointerInfo MachinePointerInfo::getFixedStack(int FI, int64_t offset) {
417 return MachinePointerInfo(PseudoSourceValue::getFixedStack(FI), offset);
418}
419
Chris Lattner50287ea2010-09-21 06:43:24 +0000420MachinePointerInfo MachinePointerInfo::getJumpTable() {
421 return MachinePointerInfo(PseudoSourceValue::getJumpTable());
422}
423
424MachinePointerInfo MachinePointerInfo::getGOT() {
425 return MachinePointerInfo(PseudoSourceValue::getGOT());
426}
Chris Lattnerde93bb02010-09-21 05:39:30 +0000427
Chris Lattner886250c2010-09-21 18:51:21 +0000428MachinePointerInfo MachinePointerInfo::getStack(int64_t Offset) {
429 return MachinePointerInfo(PseudoSourceValue::getStack(), Offset);
430}
431
Chris Lattner00ca0b82010-09-21 04:32:08 +0000432MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, unsigned f,
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000433 uint64_t s, unsigned int a,
Hal Finkelcc39b672014-07-24 12:16:19 +0000434 const AAMDNodes &AAInfo,
Rafael Espindola80c540e2012-03-31 18:14:00 +0000435 const MDNode *Ranges)
Chris Lattner00ca0b82010-09-21 04:32:08 +0000436 : PtrInfo(ptrinfo), Size(s),
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000437 Flags((f & ((1 << MOMaxBits) - 1)) | ((Log2_32(a) + 1) << MOMaxBits)),
Hal Finkelcc39b672014-07-24 12:16:19 +0000438 AAInfo(AAInfo), Ranges(Ranges) {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000439 assert((PtrInfo.V.isNull() || PtrInfo.V.is<const PseudoSourceValue*>() ||
440 isa<PointerType>(PtrInfo.V.get<const Value*>()->getType())) &&
Chris Lattner00ca0b82010-09-21 04:32:08 +0000441 "invalid pointer value");
Dan Gohmane7c82422009-09-21 19:47:04 +0000442 assert(getBaseAlignment() == a && "Alignment is not a power of 2!");
Dan Gohmanbf98f682008-07-16 15:56:42 +0000443 assert((isLoad() || isStore()) && "Not a load/store!");
Dan Gohmanaedb4a62008-07-07 20:32:02 +0000444}
445
Dan Gohman2da2bed2008-08-20 15:58:01 +0000446/// Profile - Gather unique data for the object.
447///
448void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
Chris Lattner187f6532010-09-21 04:23:39 +0000449 ID.AddInteger(getOffset());
Dan Gohman2da2bed2008-08-20 15:58:01 +0000450 ID.AddInteger(Size);
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000451 ID.AddPointer(getOpaqueValue());
Dan Gohman2da2bed2008-08-20 15:58:01 +0000452 ID.AddInteger(Flags);
453}
454
Dan Gohman48b185d2009-09-25 20:36:54 +0000455void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) {
456 // The Value and Offset may differ due to CSE. But the flags and size
457 // should be the same.
458 assert(MMO->getFlags() == getFlags() && "Flags mismatch!");
459 assert(MMO->getSize() == getSize() && "Size mismatch!");
460
461 if (MMO->getBaseAlignment() >= getBaseAlignment()) {
462 // Update the alignment value.
David Greene3a0412f2010-02-15 16:48:31 +0000463 Flags = (Flags & ((1 << MOMaxBits) - 1)) |
464 ((Log2_32(MMO->getBaseAlignment()) + 1) << MOMaxBits);
Dan Gohman48b185d2009-09-25 20:36:54 +0000465 // Also update the base and offset, because the new alignment may
466 // not be applicable with the old ones.
Chris Lattner187f6532010-09-21 04:23:39 +0000467 PtrInfo = MMO->PtrInfo;
Dan Gohman48b185d2009-09-25 20:36:54 +0000468 }
469}
470
Dan Gohman5a6b11c2009-09-25 23:33:20 +0000471/// getAlignment - Return the minimum known alignment in bytes of the
472/// actual memory reference.
473uint64_t MachineMemOperand::getAlignment() const {
474 return MinAlign(getBaseAlignment(), getOffset());
475}
476
Dan Gohman48b185d2009-09-25 20:36:54 +0000477raw_ostream &llvm::operator<<(raw_ostream &OS, const MachineMemOperand &MMO) {
478 assert((MMO.isLoad() || MMO.isStore()) &&
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000479 "SV has to be a load, store or both.");
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000480
Dan Gohman48b185d2009-09-25 20:36:54 +0000481 if (MMO.isVolatile())
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000482 OS << "Volatile ";
483
Dan Gohman48b185d2009-09-25 20:36:54 +0000484 if (MMO.isLoad())
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000485 OS << "LD";
Dan Gohman48b185d2009-09-25 20:36:54 +0000486 if (MMO.isStore())
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000487 OS << "ST";
Dan Gohman48b185d2009-09-25 20:36:54 +0000488 OS << MMO.getSize();
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000489
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000490 // Print the address information.
491 OS << "[";
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000492 if (const Value *V = MMO.getValue())
493 V->printAsOperand(OS, /*PrintType=*/false);
494 else if (const PseudoSourceValue *PSV = MMO.getPseudoValue())
495 PSV->printCustom(OS);
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000496 else
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000497 OS << "<unknown>";
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000498
Matt Arsenault68c38fd2013-12-14 00:24:02 +0000499 unsigned AS = MMO.getAddrSpace();
500 if (AS != 0)
501 OS << "(addrspace=" << AS << ')';
502
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000503 // If the alignment of the memory reference itself differs from the alignment
504 // of the base pointer, print the base alignment explicitly, next to the base
505 // pointer.
Dan Gohman48b185d2009-09-25 20:36:54 +0000506 if (MMO.getBaseAlignment() != MMO.getAlignment())
507 OS << "(align=" << MMO.getBaseAlignment() << ")";
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000508
Dan Gohman48b185d2009-09-25 20:36:54 +0000509 if (MMO.getOffset() != 0)
510 OS << "+" << MMO.getOffset();
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000511 OS << "]";
512
513 // Print the alignment of the reference.
Dan Gohman48b185d2009-09-25 20:36:54 +0000514 if (MMO.getBaseAlignment() != MMO.getAlignment() ||
515 MMO.getBaseAlignment() != MMO.getSize())
516 OS << "(align=" << MMO.getAlignment() << ")";
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000517
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000518 // Print TBAA info.
Hal Finkelcc39b672014-07-24 12:16:19 +0000519 if (const MDNode *TBAAInfo = MMO.getAAInfo().TBAA) {
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000520 OS << "(tbaa=";
521 if (TBAAInfo->getNumOperands() > 0)
Chandler Carruthd48cdbf2014-01-09 02:29:41 +0000522 TBAAInfo->getOperand(0)->printAsOperand(OS, /*PrintType=*/false);
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000523 else
524 OS << "<unknown>";
525 OS << ")";
526 }
527
Hal Finkel94146652014-07-24 14:25:39 +0000528 // Print AA scope info.
529 if (const MDNode *ScopeInfo = MMO.getAAInfo().Scope) {
530 OS << "(alias.scope=";
531 if (ScopeInfo->getNumOperands() > 0)
532 for (unsigned i = 0, ie = ScopeInfo->getNumOperands(); i != ie; ++i) {
533 ScopeInfo->getOperand(i)->printAsOperand(OS, /*PrintType=*/false);
534 if (i != ie-1)
535 OS << ",";
536 }
537 else
538 OS << "<unknown>";
539 OS << ")";
540 }
541
542 // Print AA noalias scope info.
543 if (const MDNode *NoAliasInfo = MMO.getAAInfo().NoAlias) {
544 OS << "(noalias=";
545 if (NoAliasInfo->getNumOperands() > 0)
546 for (unsigned i = 0, ie = NoAliasInfo->getNumOperands(); i != ie; ++i) {
547 NoAliasInfo->getOperand(i)->printAsOperand(OS, /*PrintType=*/false);
548 if (i != ie-1)
549 OS << ",";
550 }
551 else
552 OS << "<unknown>";
553 OS << ")";
554 }
555
Bill Wendling9f638ab2011-04-29 23:45:22 +0000556 // Print nontemporal info.
557 if (MMO.isNonTemporal())
558 OS << "(nontemporal)";
559
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000560 return OS;
561}
562
Dan Gohmanaedb4a62008-07-07 20:32:02 +0000563//===----------------------------------------------------------------------===//
Chris Lattner60055892007-12-30 21:56:09 +0000564// MachineInstr Implementation
565//===----------------------------------------------------------------------===//
566
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000567void MachineInstr::addImplicitDefUseOperands(MachineFunction &MF) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000568 if (MCID->ImplicitDefs)
Craig Topper5a4bcc72012-03-08 08:22:45 +0000569 for (const uint16_t *ImpDefs = MCID->getImplicitDefs(); *ImpDefs; ++ImpDefs)
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000570 addOperand(MF, MachineOperand::CreateReg(*ImpDefs, true, true));
Evan Cheng6cc775f2011-06-28 19:10:37 +0000571 if (MCID->ImplicitUses)
Craig Topper5a4bcc72012-03-08 08:22:45 +0000572 for (const uint16_t *ImpUses = MCID->getImplicitUses(); *ImpUses; ++ImpUses)
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000573 addOperand(MF, MachineOperand::CreateReg(*ImpUses, false, true));
Evan Cheng77af6ac2006-11-13 23:34:06 +0000574}
575
Bob Wilson406f2702010-04-09 04:34:03 +0000576/// MachineInstr ctor - This constructor creates a MachineInstr and adds the
577/// implicit operands. It reserves space for the number of operands specified by
Evan Cheng6cc775f2011-06-28 19:10:37 +0000578/// the MCInstrDesc.
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000579MachineInstr::MachineInstr(MachineFunction &MF, const MCInstrDesc &tid,
580 const DebugLoc dl, bool NoImp)
Craig Topperc0196b12014-04-14 00:51:57 +0000581 : MCID(&tid), Parent(nullptr), Operands(nullptr), NumOperands(0),
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000582 Flags(0), AsmPrinterFlags(0),
Craig Topperc0196b12014-04-14 00:51:57 +0000583 NumMemRefs(0), MemRefs(nullptr), debugLoc(dl) {
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000584 // Reserve space for the expected number of operands.
585 if (unsigned NumOps = MCID->getNumOperands() +
586 MCID->getNumImplicitDefs() + MCID->getNumImplicitUses()) {
587 CapOperands = OperandCapacity::get(NumOps);
588 Operands = MF.allocateOperandArray(CapOperands);
589 }
590
Dale Johannesen4e04ef32009-01-27 23:20:29 +0000591 if (!NoImp)
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000592 addImplicitDefUseOperands(MF);
Dale Johannesen4e04ef32009-01-27 23:20:29 +0000593}
594
Misha Brukmanb47ab7a2004-07-09 14:45:17 +0000595/// MachineInstr ctor - Copies MachineInstr arg exactly
596///
Evan Chenga7a20c42008-07-19 00:37:25 +0000597MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI)
Craig Topperc0196b12014-04-14 00:51:57 +0000598 : MCID(&MI.getDesc()), Parent(nullptr), Operands(nullptr), NumOperands(0),
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000599 Flags(0), AsmPrinterFlags(0),
Benjamin Kramerd03878b2012-03-16 16:39:27 +0000600 NumMemRefs(MI.NumMemRefs), MemRefs(MI.MemRefs),
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000601 debugLoc(MI.getDebugLoc()) {
602 CapOperands = OperandCapacity::get(MI.getNumOperands());
603 Operands = MF.allocateOperandArray(CapOperands);
Tanya Lattner9953d862004-05-23 20:58:02 +0000604
Jakob Stoklund Olesendc5285f2013-01-05 05:05:51 +0000605 // Copy operands.
Evan Chenga7a20c42008-07-19 00:37:25 +0000606 for (unsigned i = 0; i != MI.getNumOperands(); ++i)
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000607 addOperand(MF, MI.getOperand(i));
Tanya Lattnerbcee21b2004-05-24 03:14:18 +0000608
Jakob Stoklund Olesena33f5042012-12-18 21:36:05 +0000609 // Copy all the sensible flags.
610 setFlags(MI.Flags);
Alkis Evlogimenos14f3fe82004-02-16 07:17:43 +0000611}
612
Chris Lattner961e7422008-01-01 01:12:31 +0000613/// getRegInfo - If this instruction is embedded into a MachineFunction,
614/// return the MachineRegisterInfo object for the current function, otherwise
615/// return null.
616MachineRegisterInfo *MachineInstr::getRegInfo() {
617 if (MachineBasicBlock *MBB = getParent())
Dan Gohmanf188fa42008-07-08 23:59:09 +0000618 return &MBB->getParent()->getRegInfo();
Craig Topperc0196b12014-04-14 00:51:57 +0000619 return nullptr;
Chris Lattner961e7422008-01-01 01:12:31 +0000620}
621
622/// RemoveRegOperandsFromUseLists - Unlink all of the register operands in
623/// this instruction from their respective use lists. This requires that the
624/// operands already be on their use lists.
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000625void MachineInstr::RemoveRegOperandsFromUseLists(MachineRegisterInfo &MRI) {
Jakob Stoklund Olesenb0894832012-12-22 17:13:06 +0000626 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000627 if (Operands[i].isReg())
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000628 MRI.removeRegOperandFromUseList(&Operands[i]);
Chris Lattner961e7422008-01-01 01:12:31 +0000629}
630
631/// AddRegOperandsToUseLists - Add all of the register operands in
632/// this instruction from their respective use lists. This requires that the
633/// operands not be on their use lists yet.
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000634void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &MRI) {
Jakob Stoklund Olesenb0894832012-12-22 17:13:06 +0000635 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000636 if (Operands[i].isReg())
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000637 MRI.addRegOperandToUseList(&Operands[i]);
Chris Lattner961e7422008-01-01 01:12:31 +0000638}
639
Jakob Stoklund Olesen2455b5852012-12-20 22:54:05 +0000640void MachineInstr::addOperand(const MachineOperand &Op) {
641 MachineBasicBlock *MBB = getParent();
642 assert(MBB && "Use MachineInstrBuilder to add operands to dangling instrs");
643 MachineFunction *MF = MBB->getParent();
644 assert(MF && "Use MachineInstrBuilder to add operands to dangling instrs");
645 addOperand(*MF, Op);
646}
647
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000648/// Move NumOps MachineOperands from Src to Dst, with support for overlapping
649/// ranges. If MRI is non-null also update use-def chains.
650static void moveOperands(MachineOperand *Dst, MachineOperand *Src,
651 unsigned NumOps, MachineRegisterInfo *MRI) {
652 if (MRI)
653 return MRI->moveOperands(Dst, Src, NumOps);
654
655 // Here it would be convenient to call memmove, so that isn't allowed because
656 // MachineOperand has a constructor and so isn't a POD type.
657 if (Dst < Src)
658 for (unsigned i = 0; i != NumOps; ++i)
659 new (Dst + i) MachineOperand(Src[i]);
660 else
661 for (unsigned i = NumOps; i ; --i)
662 new (Dst + i - 1) MachineOperand(Src[i - 1]);
663}
664
Chris Lattner961e7422008-01-01 01:12:31 +0000665/// addOperand - Add the specified operand to the instruction. If it is an
666/// implicit operand, it is added to the end of the operand list. If it is
667/// an explicit operand it is added at the end of the explicit operand list
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000668/// (before the first implicit operand).
Jakob Stoklund Olesen2455b5852012-12-20 22:54:05 +0000669void MachineInstr::addOperand(MachineFunction &MF, const MachineOperand &Op) {
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000670 assert(MCID && "Cannot add operands before providing an instr descriptor");
Dan Gohman9356d8f2008-12-09 22:45:08 +0000671
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000672 // Check if we're adding one of our existing operands.
673 if (&Op >= Operands && &Op < Operands + NumOperands) {
674 // This is unusual: MI->addOperand(MI->getOperand(i)).
675 // If adding Op requires reallocating or moving existing operands around,
676 // the Op reference could go stale. Support it by copying Op.
677 MachineOperand CopyOp(Op);
678 return addOperand(MF, CopyOp);
679 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000680
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000681 // Find the insert location for the new operand. Implicit registers go at
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000682 // the end, everything else goes before the implicit regs.
683 //
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000684 // FIXME: Allow mixed explicit and implicit operands on inline asm.
685 // InstrEmitter::EmitSpecialNode() is marking inline asm clobbers as
686 // implicit-defs, but they must not be moved around. See the FIXME in
687 // InstrEmitter.cpp.
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000688 unsigned OpNo = getNumOperands();
689 bool isImpReg = Op.isReg() && Op.isImplicit();
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000690 if (!isImpReg && !isInlineAsm()) {
691 while (OpNo && Operands[OpNo-1].isReg() && Operands[OpNo-1].isImplicit()) {
692 --OpNo;
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000693 assert(!Operands[OpNo].isTied() && "Cannot move tied operands");
Chris Lattner961e7422008-01-01 01:12:31 +0000694 }
695 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000696
Pekka Jaaskelaineneb4a6e72013-10-15 14:40:46 +0000697#ifndef NDEBUG
Pekka Jaaskelaineneb08e2e2013-10-15 14:18:10 +0000698 bool isMetaDataOp = Op.getType() == MachineOperand::MO_Metadata;
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000699 // OpNo now points as the desired insertion point. Unless this is a variadic
700 // instruction, only implicit regs are allowed beyond MCID->getNumOperands().
Jakob Stoklund Olesenc300ef02012-07-04 23:53:23 +0000701 // RegMask operands go between the explicit and implicit operands.
702 assert((isImpReg || Op.isRegMask() || MCID->isVariadic() ||
Pekka Jaaskelaineneb08e2e2013-10-15 14:18:10 +0000703 OpNo < MCID->getNumOperands() || isMetaDataOp) &&
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000704 "Trying to add an operand to a machine instr that is already done!");
Pekka Jaaskelaineneb4a6e72013-10-15 14:40:46 +0000705#endif
Chris Lattner961e7422008-01-01 01:12:31 +0000706
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000707 MachineRegisterInfo *MRI = getRegInfo();
Chris Lattner961e7422008-01-01 01:12:31 +0000708
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000709 // Determine if the Operands array needs to be reallocated.
710 // Save the old capacity and operand array.
711 OperandCapacity OldCap = CapOperands;
712 MachineOperand *OldOperands = Operands;
713 if (!OldOperands || OldCap.getSize() == getNumOperands()) {
714 CapOperands = OldOperands ? OldCap.getNext() : OldCap.get(1);
715 Operands = MF.allocateOperandArray(CapOperands);
716 // Move the operands before the insertion point.
717 if (OpNo)
718 moveOperands(Operands, OldOperands, OpNo, MRI);
719 }
Chris Lattner961e7422008-01-01 01:12:31 +0000720
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000721 // Move the operands following the insertion point.
722 if (OpNo != NumOperands)
723 moveOperands(Operands + OpNo + 1, OldOperands + OpNo, NumOperands - OpNo,
724 MRI);
725 ++NumOperands;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000726
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000727 // Deallocate the old operand array.
728 if (OldOperands != Operands && OldOperands)
729 MF.deallocateOperandArray(OldCap, OldOperands);
730
731 // Copy Op into place. It still needs to be inserted into the MRI use lists.
732 MachineOperand *NewMO = new (Operands + OpNo) MachineOperand(Op);
733 NewMO->ParentMI = this;
734
735 // When adding a register operand, tell MRI about it.
736 if (NewMO->isReg()) {
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000737 // Ensure isOnRegUseList() returns false, regardless of Op's status.
Craig Topperc0196b12014-04-14 00:51:57 +0000738 NewMO->Contents.Reg.Prev = nullptr;
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000739 // Ignore existing ties. This is not a property that can be copied.
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000740 NewMO->TiedTo = 0;
741 // Add the new operand to MRI, but only for instructions in an MBB.
742 if (MRI)
743 MRI->addRegOperandToUseList(NewMO);
Jakob Stoklund Olesen0eecbbe2012-08-30 14:39:06 +0000744 // The MCID operand information isn't accurate until we start adding
745 // explicit operands. The implicit operands are added first, then the
746 // explicits are inserted before them.
747 if (!isImpReg) {
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000748 // Tie uses to defs as indicated in MCInstrDesc.
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000749 if (NewMO->isUse()) {
Jakob Stoklund Olesen0eecbbe2012-08-30 14:39:06 +0000750 int DefIdx = MCID->getOperandConstraint(OpNo, MCOI::TIED_TO);
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +0000751 if (DefIdx != -1)
752 tieOperands(DefIdx, OpNo);
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000753 }
Jakob Stoklund Olesen0eecbbe2012-08-30 14:39:06 +0000754 // If the register operand is flagged as early, mark the operand as such.
755 if (MCID->getOperandConstraint(OpNo, MCOI::EARLY_CLOBBER) != -1)
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000756 NewMO->setIsEarlyClobber(true);
Chris Lattner961e7422008-01-01 01:12:31 +0000757 }
Chris Lattner961e7422008-01-01 01:12:31 +0000758 }
759}
760
761/// RemoveOperand - Erase an operand from an instruction, leaving it with one
762/// fewer operand than it started with.
763///
764void MachineInstr::RemoveOperand(unsigned OpNo) {
Jakob Stoklund Olesenb0894832012-12-22 17:13:06 +0000765 assert(OpNo < getNumOperands() && "Invalid operand number");
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000766 untieRegOperand(OpNo);
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000767
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000768#ifndef NDEBUG
769 // Moving tied operands would break the ties.
Jakob Stoklund Olesenb0894832012-12-22 17:13:06 +0000770 for (unsigned i = OpNo + 1, e = getNumOperands(); i != e; ++i)
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000771 if (Operands[i].isReg())
772 assert(!Operands[i].isTied() && "Cannot move tied operands");
773#endif
774
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000775 MachineRegisterInfo *MRI = getRegInfo();
776 if (MRI && Operands[OpNo].isReg())
777 MRI->removeRegOperandFromUseList(Operands + OpNo);
Chris Lattner961e7422008-01-01 01:12:31 +0000778
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000779 // Don't call the MachineOperand destructor. A lot of this code depends on
780 // MachineOperand having a trivial destructor anyway, and adding a call here
781 // wouldn't make it 'destructor-correct'.
782
783 if (unsigned N = NumOperands - 1 - OpNo)
784 moveOperands(Operands + OpNo, Operands + OpNo + 1, N, MRI);
785 --NumOperands;
Chris Lattner961e7422008-01-01 01:12:31 +0000786}
787
Dan Gohman48b185d2009-09-25 20:36:54 +0000788/// addMemOperand - Add a MachineMemOperand to the machine instruction.
789/// This function should be used only occasionally. The setMemRefs function
790/// is the primary method for setting up a MachineInstr's MemRefs list.
Dan Gohman3b460302008-07-07 23:14:23 +0000791void MachineInstr::addMemOperand(MachineFunction &MF,
Dan Gohman48b185d2009-09-25 20:36:54 +0000792 MachineMemOperand *MO) {
793 mmo_iterator OldMemRefs = MemRefs;
Jakob Stoklund Olesen5adc4a12013-01-07 23:21:41 +0000794 unsigned OldNumMemRefs = NumMemRefs;
Dan Gohman3b460302008-07-07 23:14:23 +0000795
Jakob Stoklund Olesen5adc4a12013-01-07 23:21:41 +0000796 unsigned NewNum = NumMemRefs + 1;
Dan Gohman48b185d2009-09-25 20:36:54 +0000797 mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum);
Dan Gohman3b460302008-07-07 23:14:23 +0000798
Benjamin Kramerd03878b2012-03-16 16:39:27 +0000799 std::copy(OldMemRefs, OldMemRefs + OldNumMemRefs, NewMemRefs);
Dan Gohman48b185d2009-09-25 20:36:54 +0000800 NewMemRefs[NewNum - 1] = MO;
Jakob Stoklund Olesen5adc4a12013-01-07 23:21:41 +0000801 setMemRefs(NewMemRefs, NewMemRefs + NewNum);
Dan Gohman48b185d2009-09-25 20:36:54 +0000802}
Chris Lattner961e7422008-01-01 01:12:31 +0000803
Benjamin Kramer97f889f2012-03-17 17:03:45 +0000804bool MachineInstr::hasPropertyInBundle(unsigned Mask, QueryType Type) const {
Jakob Stoklund Olesenf0615c72013-01-10 18:42:44 +0000805 assert(!isBundledWithPred() && "Must be called on bundle header");
Jakob Stoklund Olesen55a7be22013-01-10 01:29:42 +0000806 for (MachineBasicBlock::const_instr_iterator MII = this;; ++MII) {
Benjamin Kramer97f889f2012-03-17 17:03:45 +0000807 if (MII->getDesc().getFlags() & Mask) {
Evan Chengcdf89fd2011-12-08 19:23:10 +0000808 if (Type == AnyInBundle)
Evan Cheng7f8e5632011-12-07 07:15:52 +0000809 return true;
810 } else {
Jakob Stoklund Olesen55a7be22013-01-10 01:29:42 +0000811 if (Type == AllInBundle && !MII->isBundle())
Evan Cheng7f8e5632011-12-07 07:15:52 +0000812 return false;
813 }
Jakob Stoklund Olesen55a7be22013-01-10 01:29:42 +0000814 // This was the last instruction in the bundle.
815 if (!MII->isBundledWithSucc())
816 return Type == AllInBundle;
Evan Cheng2a81dd42011-12-06 22:12:01 +0000817 }
Evan Cheng2a81dd42011-12-06 22:12:01 +0000818}
819
Evan Chenge9c46c22010-03-03 01:44:33 +0000820bool MachineInstr::isIdenticalTo(const MachineInstr *Other,
821 MICheckType Check) const {
Evan Cheng0f260e12010-03-03 21:54:14 +0000822 // If opcodes or number of operands are not the same then the two
823 // instructions are obviously not identical.
824 if (Other->getOpcode() != getOpcode() ||
825 Other->getNumOperands() != getNumOperands())
826 return false;
827
Evan Cheng7fae11b2011-12-14 02:11:42 +0000828 if (isBundle()) {
829 // Both instructions are bundles, compare MIs inside the bundle.
830 MachineBasicBlock::const_instr_iterator I1 = *this;
831 MachineBasicBlock::const_instr_iterator E1 = getParent()->instr_end();
832 MachineBasicBlock::const_instr_iterator I2 = *Other;
833 MachineBasicBlock::const_instr_iterator E2= Other->getParent()->instr_end();
834 while (++I1 != E1 && I1->isInsideBundle()) {
835 ++I2;
836 if (I2 == E2 || !I2->isInsideBundle() || !I1->isIdenticalTo(I2, Check))
837 return false;
838 }
839 }
840
Evan Cheng0f260e12010-03-03 21:54:14 +0000841 // Check operands to make sure they match.
842 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
843 const MachineOperand &MO = getOperand(i);
844 const MachineOperand &OMO = Other->getOperand(i);
Evan Chengcfdf3392011-05-12 00:56:58 +0000845 if (!MO.isReg()) {
846 if (!MO.isIdenticalTo(OMO))
847 return false;
848 continue;
849 }
850
Evan Cheng0f260e12010-03-03 21:54:14 +0000851 // Clients may or may not want to ignore defs when testing for equality.
852 // For example, machine CSE pass only cares about finding common
853 // subexpressions, so it's safe to ignore virtual register defs.
Evan Chengcfdf3392011-05-12 00:56:58 +0000854 if (MO.isDef()) {
Evan Cheng0f260e12010-03-03 21:54:14 +0000855 if (Check == IgnoreDefs)
856 continue;
Evan Chengcfdf3392011-05-12 00:56:58 +0000857 else if (Check == IgnoreVRegDefs) {
858 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()) ||
859 TargetRegisterInfo::isPhysicalRegister(OMO.getReg()))
860 if (MO.getReg() != OMO.getReg())
861 return false;
862 } else {
863 if (!MO.isIdenticalTo(OMO))
Evan Cheng0f260e12010-03-03 21:54:14 +0000864 return false;
Evan Chengcfdf3392011-05-12 00:56:58 +0000865 if (Check == CheckKillDead && MO.isDead() != OMO.isDead())
866 return false;
867 }
868 } else {
869 if (!MO.isIdenticalTo(OMO))
870 return false;
871 if (Check == CheckKillDead && MO.isKill() != OMO.isKill())
872 return false;
873 }
Evan Cheng0f260e12010-03-03 21:54:14 +0000874 }
Devang Patelbf8cc602011-07-07 17:45:33 +0000875 // If DebugLoc does not match then two dbg.values are not identical.
876 if (isDebugValue())
877 if (!getDebugLoc().isUnknown() && !Other->getDebugLoc().isUnknown()
878 && getDebugLoc() != Other->getDebugLoc())
879 return false;
Evan Cheng0f260e12010-03-03 21:54:14 +0000880 return true;
Evan Chenge9c46c22010-03-03 01:44:33 +0000881}
882
Chris Lattnerbec79b42006-04-17 21:35:41 +0000883MachineInstr *MachineInstr::removeFromParent() {
884 assert(getParent() && "Not embedded in a basic block!");
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +0000885 return getParent()->remove(this);
Chris Lattnerbec79b42006-04-17 21:35:41 +0000886}
887
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +0000888MachineInstr *MachineInstr::removeFromBundle() {
889 assert(getParent() && "Not embedded in a basic block!");
890 return getParent()->remove_instr(this);
891}
Chris Lattnerbec79b42006-04-17 21:35:41 +0000892
Dan Gohman3b460302008-07-07 23:14:23 +0000893void MachineInstr::eraseFromParent() {
894 assert(getParent() && "Not embedded in a basic block!");
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +0000895 getParent()->erase(this);
Dan Gohman3b460302008-07-07 23:14:23 +0000896}
897
Gerolf Hoflehnercaa8bfd2014-08-13 21:15:23 +0000898void MachineInstr::eraseFromParentAndMarkDBGValuesForRemoval() {
899 assert(getParent() && "Not embedded in a basic block!");
900 MachineBasicBlock *MBB = getParent();
901 MachineFunction *MF = MBB->getParent();
902 assert(MF && "Not embedded in a function!");
903
904 MachineInstr *MI = (MachineInstr *)this;
905 MachineRegisterInfo &MRI = MF->getRegInfo();
906
907 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
908 const MachineOperand &MO = MI->getOperand(i);
909 if (!MO.isReg() || !MO.isDef())
910 continue;
911 unsigned Reg = MO.getReg();
912 if (!TargetRegisterInfo::isVirtualRegister(Reg))
913 continue;
914 MRI.markUsesInDebugValueAsUndef(Reg);
915 }
916 MI->eraseFromParent();
917}
918
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +0000919void MachineInstr::eraseFromBundle() {
920 assert(getParent() && "Not embedded in a basic block!");
921 getParent()->erase_instr(this);
922}
Dan Gohman3b460302008-07-07 23:14:23 +0000923
Evan Cheng4d728b02007-05-15 01:26:09 +0000924/// getNumExplicitOperands - Returns the number of non-implicit operands.
925///
926unsigned MachineInstr::getNumExplicitOperands() const {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000927 unsigned NumOperands = MCID->getNumOperands();
928 if (!MCID->isVariadic())
Evan Cheng4d728b02007-05-15 01:26:09 +0000929 return NumOperands;
930
Dan Gohman37608532009-04-15 17:59:11 +0000931 for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) {
932 const MachineOperand &MO = getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000933 if (!MO.isReg() || !MO.isImplicit())
Evan Cheng4d728b02007-05-15 01:26:09 +0000934 NumOperands++;
935 }
936 return NumOperands;
937}
938
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +0000939void MachineInstr::bundleWithPred() {
940 assert(!isBundledWithPred() && "MI is already bundled with its predecessor");
941 setFlag(BundledPred);
942 MachineBasicBlock::instr_iterator Pred = this;
943 --Pred;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +0000944 assert(!Pred->isBundledWithSucc() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +0000945 Pred->setFlag(BundledSucc);
946}
947
948void MachineInstr::bundleWithSucc() {
949 assert(!isBundledWithSucc() && "MI is already bundled with its successor");
950 setFlag(BundledSucc);
951 MachineBasicBlock::instr_iterator Succ = this;
952 ++Succ;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +0000953 assert(!Succ->isBundledWithPred() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +0000954 Succ->setFlag(BundledPred);
955}
956
957void MachineInstr::unbundleFromPred() {
958 assert(isBundledWithPred() && "MI isn't bundled with its predecessor");
959 clearFlag(BundledPred);
960 MachineBasicBlock::instr_iterator Pred = this;
961 --Pred;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +0000962 assert(Pred->isBundledWithSucc() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +0000963 Pred->clearFlag(BundledSucc);
964}
965
966void MachineInstr::unbundleFromSucc() {
967 assert(isBundledWithSucc() && "MI isn't bundled with its successor");
968 clearFlag(BundledSucc);
969 MachineBasicBlock::instr_iterator Succ = this;
Sergei Larin3b46d7e2013-01-09 17:54:33 +0000970 ++Succ;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +0000971 assert(Succ->isBundledWithPred() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +0000972 Succ->clearFlag(BundledPred);
973}
974
Evan Cheng6eb516d2011-01-07 23:50:32 +0000975bool MachineInstr::isStackAligningInlineAsm() const {
976 if (isInlineAsm()) {
977 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
978 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
979 return true;
980 }
981 return false;
982}
Chris Lattner33f5af02006-10-20 22:39:59 +0000983
Chad Rosier994f4042012-09-05 21:00:58 +0000984InlineAsm::AsmDialect MachineInstr::getInlineAsmDialect() const {
985 assert(isInlineAsm() && "getInlineAsmDialect() only works for inline asms!");
986 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
Chad Rosiere53314f2012-09-05 22:40:13 +0000987 return InlineAsm::AsmDialect((ExtraInfo & InlineAsm::Extra_AsmDialect) != 0);
Chad Rosier994f4042012-09-05 21:00:58 +0000988}
989
Jakob Stoklund Olesen1e737162011-10-12 23:37:33 +0000990int MachineInstr::findInlineAsmFlagIdx(unsigned OpIdx,
991 unsigned *GroupNo) const {
992 assert(isInlineAsm() && "Expected an inline asm instruction");
993 assert(OpIdx < getNumOperands() && "OpIdx out of range");
994
995 // Ignore queries about the initial operands.
996 if (OpIdx < InlineAsm::MIOp_FirstOperand)
997 return -1;
998
999 unsigned Group = 0;
1000 unsigned NumOps;
1001 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
1002 i += NumOps) {
1003 const MachineOperand &FlagMO = getOperand(i);
1004 // If we reach the implicit register operands, stop looking.
1005 if (!FlagMO.isImm())
1006 return -1;
1007 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
1008 if (i + NumOps > OpIdx) {
1009 if (GroupNo)
1010 *GroupNo = Group;
1011 return i;
1012 }
1013 ++Group;
1014 }
1015 return -1;
1016}
1017
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001018const TargetRegisterClass*
1019MachineInstr::getRegClassConstraint(unsigned OpIdx,
1020 const TargetInstrInfo *TII,
1021 const TargetRegisterInfo *TRI) const {
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +00001022 assert(getParent() && "Can't have an MBB reference here!");
1023 assert(getParent()->getParent() && "Can't have an MF reference here!");
1024 const MachineFunction &MF = *getParent()->getParent();
1025
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001026 // Most opcodes have fixed constraints in their MCInstrDesc.
1027 if (!isInlineAsm())
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +00001028 return TII->getRegClass(getDesc(), OpIdx, TRI, MF);
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001029
1030 if (!getOperand(OpIdx).isReg())
Craig Topperc0196b12014-04-14 00:51:57 +00001031 return nullptr;
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001032
1033 // For tied uses on inline asm, get the constraint from the def.
1034 unsigned DefIdx;
1035 if (getOperand(OpIdx).isUse() && isRegTiedToDefOperand(OpIdx, &DefIdx))
1036 OpIdx = DefIdx;
1037
1038 // Inline asm stores register class constraints in the flag word.
1039 int FlagIdx = findInlineAsmFlagIdx(OpIdx);
1040 if (FlagIdx < 0)
Craig Topperc0196b12014-04-14 00:51:57 +00001041 return nullptr;
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001042
1043 unsigned Flag = getOperand(FlagIdx).getImm();
1044 unsigned RCID;
1045 if (InlineAsm::hasRegClassConstraint(Flag, RCID))
1046 return TRI->getRegClass(RCID);
1047
1048 // Assume that all registers in a memory operand are pointers.
1049 if (InlineAsm::getKind(Flag) == InlineAsm::Kind_Mem)
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +00001050 return TRI->getPointerRegClass(MF);
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001051
Craig Topperc0196b12014-04-14 00:51:57 +00001052 return nullptr;
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001053}
1054
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00001055const TargetRegisterClass *MachineInstr::getRegClassConstraintEffectForVReg(
1056 unsigned Reg, const TargetRegisterClass *CurRC, const TargetInstrInfo *TII,
1057 const TargetRegisterInfo *TRI, bool ExploreBundle) const {
1058 // Check every operands inside the bundle if we have
1059 // been asked to.
1060 if (ExploreBundle)
1061 for (ConstMIBundleOperands OpndIt(this); OpndIt.isValid() && CurRC;
1062 ++OpndIt)
1063 CurRC = OpndIt->getParent()->getRegClassConstraintEffectForVRegImpl(
1064 OpndIt.getOperandNo(), Reg, CurRC, TII, TRI);
1065 else
1066 // Otherwise, just check the current operands.
1067 for (ConstMIOperands OpndIt(this); OpndIt.isValid() && CurRC; ++OpndIt)
1068 CurRC = getRegClassConstraintEffectForVRegImpl(OpndIt.getOperandNo(), Reg,
1069 CurRC, TII, TRI);
1070 return CurRC;
1071}
1072
1073const TargetRegisterClass *MachineInstr::getRegClassConstraintEffectForVRegImpl(
1074 unsigned OpIdx, unsigned Reg, const TargetRegisterClass *CurRC,
1075 const TargetInstrInfo *TII, const TargetRegisterInfo *TRI) const {
1076 assert(CurRC && "Invalid initial register class");
1077 // Check if Reg is constrained by some of its use/def from MI.
1078 const MachineOperand &MO = getOperand(OpIdx);
1079 if (!MO.isReg() || MO.getReg() != Reg)
1080 return CurRC;
1081 // If yes, accumulate the constraints through the operand.
1082 return getRegClassConstraintEffect(OpIdx, CurRC, TII, TRI);
1083}
1084
1085const TargetRegisterClass *MachineInstr::getRegClassConstraintEffect(
1086 unsigned OpIdx, const TargetRegisterClass *CurRC,
1087 const TargetInstrInfo *TII, const TargetRegisterInfo *TRI) const {
1088 const TargetRegisterClass *OpRC = getRegClassConstraint(OpIdx, TII, TRI);
1089 const MachineOperand &MO = getOperand(OpIdx);
1090 assert(MO.isReg() &&
1091 "Cannot get register constraints for non-register operand");
1092 assert(CurRC && "Invalid initial register class");
1093 if (unsigned SubIdx = MO.getSubReg()) {
1094 if (OpRC)
1095 CurRC = TRI->getMatchingSuperRegClass(CurRC, OpRC, SubIdx);
1096 else
1097 CurRC = TRI->getSubClassWithSubReg(CurRC, SubIdx);
1098 } else if (OpRC)
1099 CurRC = TRI->getCommonSubClass(CurRC, OpRC);
1100 return CurRC;
1101}
1102
Jakob Stoklund Olesen68d752b2013-01-09 18:28:16 +00001103/// Return the number of instructions inside the MI bundle, not counting the
1104/// header instruction.
Evan Cheng7fae11b2011-12-14 02:11:42 +00001105unsigned MachineInstr::getBundleSize() const {
Jakob Stoklund Olesen68d752b2013-01-09 18:28:16 +00001106 MachineBasicBlock::const_instr_iterator I = this;
Evan Cheng7fae11b2011-12-14 02:11:42 +00001107 unsigned Size = 0;
Jakob Stoklund Olesen68d752b2013-01-09 18:28:16 +00001108 while (I->isBundledWithSucc())
1109 ++Size, ++I;
Evan Cheng7fae11b2011-12-14 02:11:42 +00001110 return Size;
1111}
1112
Evan Cheng910c8082007-04-26 19:00:32 +00001113/// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of
Jim Grosbach9632c142009-09-17 17:57:26 +00001114/// the specific register or -1 if it is not found. It further tightens
Evan Cheng9965aeb2007-02-23 01:04:26 +00001115/// the search criteria to a use that kills the register if isKill is true.
Evan Cheng63254462008-03-05 00:59:57 +00001116int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill,
1117 const TargetRegisterInfo *TRI) const {
Evan Cheng75c21942006-12-06 08:27:42 +00001118 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng5983bdb2007-05-29 18:35:22 +00001119 const MachineOperand &MO = getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001120 if (!MO.isReg() || !MO.isUse())
Evan Cheng63254462008-03-05 00:59:57 +00001121 continue;
1122 unsigned MOReg = MO.getReg();
1123 if (!MOReg)
1124 continue;
1125 if (MOReg == Reg ||
1126 (TRI &&
1127 TargetRegisterInfo::isPhysicalRegister(MOReg) &&
1128 TargetRegisterInfo::isPhysicalRegister(Reg) &&
1129 TRI->isSubRegister(MOReg, Reg)))
Evan Cheng9965aeb2007-02-23 01:04:26 +00001130 if (!isKill || MO.isKill())
Evan Chengec3ac312007-03-26 22:37:45 +00001131 return i;
Evan Cheng75c21942006-12-06 08:27:42 +00001132 }
Evan Chengec3ac312007-03-26 22:37:45 +00001133 return -1;
Evan Cheng75c21942006-12-06 08:27:42 +00001134}
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001135
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001136/// readsWritesVirtualRegister - Return a pair of bools (reads, writes)
1137/// indicating if this instruction reads or writes Reg. This also considers
1138/// partial defines.
1139std::pair<bool,bool>
1140MachineInstr::readsWritesVirtualRegister(unsigned Reg,
1141 SmallVectorImpl<unsigned> *Ops) const {
1142 bool PartDef = false; // Partial redefine.
1143 bool FullDef = false; // Full define.
1144 bool Use = false;
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001145
1146 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1147 const MachineOperand &MO = getOperand(i);
1148 if (!MO.isReg() || MO.getReg() != Reg)
1149 continue;
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001150 if (Ops)
1151 Ops->push_back(i);
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001152 if (MO.isUse())
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001153 Use |= !MO.isUndef();
Jakob Stoklund Olesen9eb77bf2011-08-19 00:30:17 +00001154 else if (MO.getSubReg() && !MO.isUndef())
1155 // A partial <def,undef> doesn't count as reading the register.
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001156 PartDef = true;
1157 else
1158 FullDef = true;
1159 }
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001160 // A partial redefine uses Reg unless there is also a full define.
1161 return std::make_pair(Use || (PartDef && !FullDef), PartDef || FullDef);
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001162}
1163
Evan Cheng63254462008-03-05 00:59:57 +00001164/// findRegisterDefOperandIdx() - Returns the operand index that is a def of
Dan Gohman72a0bc12008-05-06 00:20:10 +00001165/// the specified register or -1 if it is not found. If isDead is true, defs
1166/// that are not dead are skipped. If TargetRegisterInfo is non-null, then it
1167/// also checks if there is a def of a super-register.
Evan Cheng38584512010-05-21 20:53:24 +00001168int
1169MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead, bool Overlap,
1170 const TargetRegisterInfo *TRI) const {
1171 bool isPhys = TargetRegisterInfo::isPhysicalRegister(Reg);
Evan Chengf7ed82d2007-02-19 21:49:54 +00001172 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng63254462008-03-05 00:59:57 +00001173 const MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesene7d3f442012-02-14 23:49:37 +00001174 // Accept regmask operands when Overlap is set.
1175 // Ignore them when looking for a specific def operand (Overlap == false).
1176 if (isPhys && Overlap && MO.isRegMask() && MO.clobbersPhysReg(Reg))
1177 return i;
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001178 if (!MO.isReg() || !MO.isDef())
Evan Cheng63254462008-03-05 00:59:57 +00001179 continue;
1180 unsigned MOReg = MO.getReg();
Evan Cheng38584512010-05-21 20:53:24 +00001181 bool Found = (MOReg == Reg);
1182 if (!Found && TRI && isPhys &&
1183 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
1184 if (Overlap)
1185 Found = TRI->regsOverlap(MOReg, Reg);
1186 else
1187 Found = TRI->isSubRegister(MOReg, Reg);
1188 }
1189 if (Found && (!isDead || MO.isDead()))
1190 return i;
Evan Chengf7ed82d2007-02-19 21:49:54 +00001191 }
Evan Cheng63254462008-03-05 00:59:57 +00001192 return -1;
Evan Chengf7ed82d2007-02-19 21:49:54 +00001193}
Evan Cheng4d728b02007-05-15 01:26:09 +00001194
Evan Cheng5983bdb2007-05-29 18:35:22 +00001195/// findFirstPredOperandIdx() - Find the index of the first operand in the
1196/// operand list that is used to represent the predicate. It returns -1 if
1197/// none is found.
1198int MachineInstr::findFirstPredOperandIdx() const {
Jim Grosbached16ec42011-08-29 22:24:09 +00001199 // Don't call MCID.findFirstPredOperandIdx() because this variant
1200 // is sometimes called on an instruction that's not yet complete, and
1201 // so the number of operands is less than the MCID indicates. In
1202 // particular, the PTX target does this.
Evan Cheng6cc775f2011-06-28 19:10:37 +00001203 const MCInstrDesc &MCID = getDesc();
1204 if (MCID.isPredicable()) {
Evan Cheng4d728b02007-05-15 01:26:09 +00001205 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Evan Cheng6cc775f2011-06-28 19:10:37 +00001206 if (MCID.OpInfo[i].isPredicate())
Evan Cheng5983bdb2007-05-29 18:35:22 +00001207 return i;
Evan Cheng4d728b02007-05-15 01:26:09 +00001208 }
1209
Evan Cheng5983bdb2007-05-29 18:35:22 +00001210 return -1;
Evan Cheng4d728b02007-05-15 01:26:09 +00001211}
Jim Grosbachdee9e8a2011-08-24 16:44:17 +00001212
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001213// MachineOperand::TiedTo is 4 bits wide.
1214const unsigned TiedMax = 15;
1215
1216/// tieOperands - Mark operands at DefIdx and UseIdx as tied to each other.
1217///
1218/// Use and def operands can be tied together, indicated by a non-zero TiedTo
1219/// field. TiedTo can have these values:
1220///
1221/// 0: Operand is not tied to anything.
1222/// 1 to TiedMax-1: Tied to getOperand(TiedTo-1).
1223/// TiedMax: Tied to an operand >= TiedMax-1.
1224///
1225/// The tied def must be one of the first TiedMax operands on a normal
1226/// instruction. INLINEASM instructions allow more tied defs.
1227///
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +00001228void MachineInstr::tieOperands(unsigned DefIdx, unsigned UseIdx) {
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +00001229 MachineOperand &DefMO = getOperand(DefIdx);
1230 MachineOperand &UseMO = getOperand(UseIdx);
1231 assert(DefMO.isDef() && "DefIdx must be a def operand");
1232 assert(UseMO.isUse() && "UseIdx must be a use operand");
1233 assert(!DefMO.isTied() && "Def is already tied to another use");
1234 assert(!UseMO.isTied() && "Use is already tied to another def");
1235
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001236 if (DefIdx < TiedMax)
1237 UseMO.TiedTo = DefIdx + 1;
1238 else {
1239 // Inline asm can use the group descriptors to find tied operands, but on
1240 // normal instruction, the tied def must be within the first TiedMax
1241 // operands.
1242 assert(isInlineAsm() && "DefIdx out of range");
1243 UseMO.TiedTo = TiedMax;
1244 }
1245
1246 // UseIdx can be out of range, we'll search for it in findTiedOperandIdx().
1247 DefMO.TiedTo = std::min(UseIdx + 1, TiedMax);
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +00001248}
1249
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +00001250/// Given the index of a tied register operand, find the operand it is tied to.
1251/// Defs are tied to uses and vice versa. Returns the index of the tied operand
1252/// which must exist.
1253unsigned MachineInstr::findTiedOperandIdx(unsigned OpIdx) const {
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001254 const MachineOperand &MO = getOperand(OpIdx);
1255 assert(MO.isTied() && "Operand isn't tied");
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +00001256
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001257 // Normally TiedTo is in range.
1258 if (MO.TiedTo < TiedMax)
1259 return MO.TiedTo - 1;
1260
1261 // Uses on normal instructions can be out of range.
1262 if (!isInlineAsm()) {
1263 // Normal tied defs must be in the 0..TiedMax-1 range.
1264 if (MO.isUse())
1265 return TiedMax - 1;
1266 // MO is a def. Search for the tied use.
1267 for (unsigned i = TiedMax - 1, e = getNumOperands(); i != e; ++i) {
1268 const MachineOperand &UseMO = getOperand(i);
1269 if (UseMO.isReg() && UseMO.isUse() && UseMO.TiedTo == OpIdx + 1)
1270 return i;
1271 }
1272 llvm_unreachable("Can't find tied use");
1273 }
1274
1275 // Now deal with inline asm by parsing the operand group descriptor flags.
1276 // Find the beginning of each operand group.
1277 SmallVector<unsigned, 8> GroupIdx;
1278 unsigned OpIdxGroup = ~0u;
1279 unsigned NumOps;
1280 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
1281 i += NumOps) {
1282 const MachineOperand &FlagMO = getOperand(i);
1283 assert(FlagMO.isImm() && "Invalid tied operand on inline asm");
1284 unsigned CurGroup = GroupIdx.size();
1285 GroupIdx.push_back(i);
1286 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
1287 // OpIdx belongs to this operand group.
1288 if (OpIdx > i && OpIdx < i + NumOps)
1289 OpIdxGroup = CurGroup;
1290 unsigned TiedGroup;
1291 if (!InlineAsm::isUseOperandTiedToDef(FlagMO.getImm(), TiedGroup))
1292 continue;
1293 // Operands in this group are tied to operands in TiedGroup which must be
1294 // earlier. Find the number of operands between the two groups.
1295 unsigned Delta = i - GroupIdx[TiedGroup];
1296
1297 // OpIdx is a use tied to TiedGroup.
1298 if (OpIdxGroup == CurGroup)
1299 return OpIdx - Delta;
1300
1301 // OpIdx is a def tied to this use group.
1302 if (OpIdxGroup == TiedGroup)
1303 return OpIdx + Delta;
1304 }
1305 llvm_unreachable("Invalid tied operand on inline asm");
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +00001306}
1307
Dan Gohmanc90f51c2010-05-13 20:34:42 +00001308/// clearKillInfo - Clears kill flags on all operands.
1309///
1310void MachineInstr::clearKillInfo() {
1311 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1312 MachineOperand &MO = getOperand(i);
1313 if (MO.isReg() && MO.isUse())
1314 MO.setIsKill(false);
1315 }
1316}
1317
Jakob Stoklund Olesena8ad9772010-06-02 22:47:25 +00001318void MachineInstr::substituteRegister(unsigned FromReg,
1319 unsigned ToReg,
1320 unsigned SubIdx,
1321 const TargetRegisterInfo &RegInfo) {
1322 if (TargetRegisterInfo::isPhysicalRegister(ToReg)) {
1323 if (SubIdx)
1324 ToReg = RegInfo.getSubReg(ToReg, SubIdx);
1325 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1326 MachineOperand &MO = getOperand(i);
1327 if (!MO.isReg() || MO.getReg() != FromReg)
1328 continue;
1329 MO.substPhysReg(ToReg, RegInfo);
1330 }
1331 } else {
1332 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1333 MachineOperand &MO = getOperand(i);
1334 if (!MO.isReg() || MO.getReg() != FromReg)
1335 continue;
1336 MO.substVirtReg(ToReg, SubIdx, RegInfo);
1337 }
1338 }
1339}
1340
Evan Cheng7d98a482008-07-03 09:09:37 +00001341/// isSafeToMove - Return true if it is safe to move this instruction. If
1342/// SawStore is set to true, it means that there is a store (or call) between
1343/// the instruction's location and its intended destination.
Dan Gohman0d9d8ae2008-11-18 19:04:29 +00001344bool MachineInstr::isSafeToMove(const TargetInstrInfo *TII,
Evan Cheng62e795a2010-03-02 19:03:01 +00001345 AliasAnalysis *AA,
1346 bool &SawStore) const {
Evan Cheng399e1102008-03-13 00:44:09 +00001347 // Ignore stuff that we obviously can't move.
Jakob Stoklund Olesen813a1092012-08-29 20:48:45 +00001348 //
1349 // Treat volatile loads as stores. This is not strictly necessary for
Jakob Stoklund Olesend92e2bc2012-09-04 18:44:43 +00001350 // volatiles, but it is required for atomic loads. It is not allowed to move
Jakob Stoklund Olesen813a1092012-08-29 20:48:45 +00001351 // a load across an atomic load with Ordering > Monotonic.
1352 if (mayStore() || isCall() ||
Jakob Stoklund Olesencea3e772012-08-29 21:19:21 +00001353 (mayLoad() && hasOrderedMemoryRef())) {
Evan Cheng399e1102008-03-13 00:44:09 +00001354 SawStore = true;
1355 return false;
1356 }
Evan Cheng0638c202011-01-07 21:08:26 +00001357
Rafael Espindolab1f25f12014-03-07 06:08:31 +00001358 if (isPosition() || isDebugValue() || isTerminator() ||
1359 hasUnmodeledSideEffects())
Evan Cheng399e1102008-03-13 00:44:09 +00001360 return false;
1361
1362 // See if this instruction does a load. If so, we have to guarantee that the
1363 // loaded value doesn't change between the load and the its intended
1364 // destination. The check for isInvariantLoad gives the targe the chance to
1365 // classify the load as always returning a constant, e.g. a constant pool
1366 // load.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001367 if (mayLoad() && !isInvariantLoad(AA))
Evan Cheng399e1102008-03-13 00:44:09 +00001368 // Otherwise, this is a real load. If there is a store between the load and
Jakob Stoklund Olesen813a1092012-08-29 20:48:45 +00001369 // end of block, we can't move it.
1370 return !SawStore;
Dan Gohman7c59ed62008-09-24 00:06:15 +00001371
Evan Cheng399e1102008-03-13 00:44:09 +00001372 return true;
1373}
1374
Jakob Stoklund Olesencea3e772012-08-29 21:19:21 +00001375/// hasOrderedMemoryRef - Return true if this instruction may have an ordered
1376/// or volatile memory reference, or if the information describing the memory
1377/// reference is not available. Return false if it is known to have no ordered
1378/// memory references.
1379bool MachineInstr::hasOrderedMemoryRef() const {
Dan Gohman7c59ed62008-09-24 00:06:15 +00001380 // An instruction known never to access memory won't have a volatile access.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001381 if (!mayStore() &&
1382 !mayLoad() &&
1383 !isCall() &&
Evan Cheng6eb516d2011-01-07 23:50:32 +00001384 !hasUnmodeledSideEffects())
Dan Gohman7c59ed62008-09-24 00:06:15 +00001385 return false;
1386
1387 // Otherwise, if the instruction has no memory reference information,
1388 // conservatively assume it wasn't preserved.
1389 if (memoperands_empty())
1390 return true;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +00001391
Jakob Stoklund Olesencea3e772012-08-29 21:19:21 +00001392 // Check the memory reference information for ordered references.
Dan Gohman48b185d2009-09-25 20:36:54 +00001393 for (mmo_iterator I = memoperands_begin(), E = memoperands_end(); I != E; ++I)
Jakob Stoklund Olesencea3e772012-08-29 21:19:21 +00001394 if (!(*I)->isUnordered())
Dan Gohman7c59ed62008-09-24 00:06:15 +00001395 return true;
1396
1397 return false;
1398}
1399
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001400/// isInvariantLoad - Return true if this instruction is loading from a
1401/// location whose value is invariant across the function. For example,
Dan Gohman4a618822010-02-10 16:03:48 +00001402/// loading a value from the constant pool or from the argument area
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001403/// of a function if it does not change. This should only return true of
1404/// *all* loads the instruction does are invariant (if it does multiple loads).
1405bool MachineInstr::isInvariantLoad(AliasAnalysis *AA) const {
1406 // If the instruction doesn't load at all, it isn't an invariant load.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001407 if (!mayLoad())
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001408 return false;
1409
1410 // If the instruction has lost its memoperands, conservatively assume that
1411 // it may not be an invariant load.
1412 if (memoperands_empty())
1413 return false;
1414
1415 const MachineFrameInfo *MFI = getParent()->getParent()->getFrameInfo();
1416
1417 for (mmo_iterator I = memoperands_begin(),
1418 E = memoperands_end(); I != E; ++I) {
1419 if ((*I)->isVolatile()) return false;
1420 if ((*I)->isStore()) return false;
Pete Cooper82cd9e82011-11-08 18:42:53 +00001421 if ((*I)->isInvariant()) return true;
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001422
Nick Lewyckyaad475b2014-04-15 07:22:52 +00001423
1424 // A load from a constant PseudoSourceValue is invariant.
1425 if (const PseudoSourceValue *PSV = (*I)->getPseudoValue())
1426 if (PSV->isConstant(MFI))
1427 continue;
1428
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001429 if (const Value *V = (*I)->getValue()) {
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001430 // If we have an AliasAnalysis, ask it whether the memory is constant.
Dan Gohmana94cc6d2010-10-20 00:31:05 +00001431 if (AA && AA->pointsToConstantMemory(
1432 AliasAnalysis::Location(V, (*I)->getSize(),
Hal Finkelcc39b672014-07-24 12:16:19 +00001433 (*I)->getAAInfo())))
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001434 continue;
1435 }
1436
1437 // Otherwise assume conservatively.
1438 return false;
1439 }
1440
1441 // Everything checks out.
1442 return true;
1443}
1444
Evan Cheng71453822009-12-03 02:31:43 +00001445/// isConstantValuePHI - If the specified instruction is a PHI that always
1446/// merges together the same virtual register, return the register, otherwise
1447/// return 0.
1448unsigned MachineInstr::isConstantValuePHI() const {
Chris Lattnerb06015a2010-02-09 19:54:29 +00001449 if (!isPHI())
Evan Cheng71453822009-12-03 02:31:43 +00001450 return 0;
Evan Cheng5c668a22009-12-07 23:10:34 +00001451 assert(getNumOperands() >= 3 &&
1452 "It's illegal to have a PHI without source operands");
Evan Cheng71453822009-12-03 02:31:43 +00001453
1454 unsigned Reg = getOperand(1).getReg();
1455 for (unsigned i = 3, e = getNumOperands(); i < e; i += 2)
1456 if (getOperand(i).getReg() != Reg)
1457 return 0;
1458 return Reg;
1459}
1460
Evan Cheng6eb516d2011-01-07 23:50:32 +00001461bool MachineInstr::hasUnmodeledSideEffects() const {
Evan Cheng7f8e5632011-12-07 07:15:52 +00001462 if (hasProperty(MCID::UnmodeledSideEffects))
Evan Cheng6eb516d2011-01-07 23:50:32 +00001463 return true;
1464 if (isInlineAsm()) {
1465 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1466 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1467 return true;
1468 }
1469
1470 return false;
1471}
1472
Evan Chengb083c472010-04-08 20:02:37 +00001473/// allDefsAreDead - Return true if all the defs of this instruction are dead.
1474///
1475bool MachineInstr::allDefsAreDead() const {
1476 for (unsigned i = 0, e = getNumOperands(); i < e; ++i) {
1477 const MachineOperand &MO = getOperand(i);
1478 if (!MO.isReg() || MO.isUse())
1479 continue;
1480 if (!MO.isDead())
1481 return false;
1482 }
1483 return true;
1484}
1485
Evan Cheng21eedfb2010-10-22 21:49:09 +00001486/// copyImplicitOps - Copy implicit register operands from specified
1487/// instruction to this instruction.
Jakob Stoklund Olesen33f5d142012-12-20 22:54:02 +00001488void MachineInstr::copyImplicitOps(MachineFunction &MF,
1489 const MachineInstr *MI) {
Evan Cheng21eedfb2010-10-22 21:49:09 +00001490 for (unsigned i = MI->getDesc().getNumOperands(), e = MI->getNumOperands();
1491 i != e; ++i) {
1492 const MachineOperand &MO = MI->getOperand(i);
Lang Hames7c8189c2014-03-17 01:22:54 +00001493 if ((MO.isReg() && MO.isImplicit()) || MO.isRegMask())
Jakob Stoklund Olesen33f5d142012-12-20 22:54:02 +00001494 addOperand(MF, MO);
Evan Cheng21eedfb2010-10-22 21:49:09 +00001495 }
1496}
1497
Brian Gaekee8f7c2f2004-02-13 04:39:32 +00001498void MachineInstr::dump() const {
Manman Ren19f49ac2012-09-11 22:23:19 +00001499#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
David Greene29388d62010-01-04 23:48:20 +00001500 dbgs() << " " << *this;
Manman Ren742534c2012-09-06 19:06:06 +00001501#endif
Mon P Wangdfcc1ff2008-10-10 01:43:55 +00001502}
1503
Jim Grosbachdee9e8a2011-08-24 16:44:17 +00001504static void printDebugLoc(DebugLoc DL, const MachineFunction *MF,
Devang Patelc7285182010-06-29 21:51:32 +00001505 raw_ostream &CommentOS) {
1506 const LLVMContext &Ctx = MF->getFunction()->getContext();
Zinovy Nisda925c02014-05-07 09:51:22 +00001507 DL.print(Ctx, CommentOS);
Devang Patelc7285182010-06-29 21:51:32 +00001508}
1509
Andrew Trickb36388a2013-01-25 07:45:25 +00001510void MachineInstr::print(raw_ostream &OS, const TargetMachine *TM,
1511 bool SkipOpers) const {
Dan Gohman2745d192009-11-09 19:38:45 +00001512 // We can be a bit tidier if we know the TargetMachine and/or MachineFunction.
Craig Topperc0196b12014-04-14 00:51:57 +00001513 const MachineFunction *MF = nullptr;
1514 const MachineRegisterInfo *MRI = nullptr;
Dan Gohman2745d192009-11-09 19:38:45 +00001515 if (const MachineBasicBlock *MBB = getParent()) {
1516 MF = MBB->getParent();
1517 if (!TM && MF)
1518 TM = &MF->getTarget();
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001519 if (MF)
1520 MRI = &MF->getRegInfo();
Dan Gohman2745d192009-11-09 19:38:45 +00001521 }
Dan Gohman34341e62009-10-31 20:19:03 +00001522
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001523 // Save a list of virtual registers.
1524 SmallVector<unsigned, 8> VirtRegs;
1525
Dan Gohman34341e62009-10-31 20:19:03 +00001526 // Print explicitly defined operands on the left of an assignment syntax.
Dan Gohman2745d192009-11-09 19:38:45 +00001527 unsigned StartOp = 0, e = getNumOperands();
Dan Gohman34341e62009-10-31 20:19:03 +00001528 for (; StartOp < e && getOperand(StartOp).isReg() &&
1529 getOperand(StartOp).isDef() &&
1530 !getOperand(StartOp).isImplicit();
1531 ++StartOp) {
1532 if (StartOp != 0) OS << ", ";
1533 getOperand(StartOp).print(OS, TM);
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001534 unsigned Reg = getOperand(StartOp).getReg();
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +00001535 if (TargetRegisterInfo::isVirtualRegister(Reg))
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001536 VirtRegs.push_back(Reg);
Chris Lattnerac6e9742002-10-30 01:55:38 +00001537 }
Tanya Lattner23dbc812004-06-25 00:13:11 +00001538
Dan Gohman34341e62009-10-31 20:19:03 +00001539 if (StartOp != 0)
1540 OS << " = ";
1541
1542 // Print the opcode name.
Eric Christopherd9134482014-08-04 21:25:23 +00001543 if (TM && TM->getSubtargetImpl()->getInstrInfo())
1544 OS << TM->getSubtargetImpl()->getInstrInfo()->getName(getOpcode());
Benjamin Kramerbf152d52012-02-10 13:18:44 +00001545 else
1546 OS << "UNKNOWN";
Misha Brukman835702a2005-04-21 22:36:52 +00001547
Andrew Trickb36388a2013-01-25 07:45:25 +00001548 if (SkipOpers)
1549 return;
1550
Dan Gohman34341e62009-10-31 20:19:03 +00001551 // Print the rest of the operands.
Dan Gohman2745d192009-11-09 19:38:45 +00001552 bool OmittedAnyCallClobbers = false;
1553 bool FirstOp = true;
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001554 unsigned AsmDescOp = ~0u;
1555 unsigned AsmOpCount = 0;
Evan Cheng6eb516d2011-01-07 23:50:32 +00001556
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +00001557 if (isInlineAsm() && e >= InlineAsm::MIOp_FirstOperand) {
Evan Cheng6eb516d2011-01-07 23:50:32 +00001558 // Print asm string.
1559 OS << " ";
1560 getOperand(InlineAsm::MIOp_AsmString).print(OS, TM);
1561
Eric Christopher0cb6fd92013-01-11 18:12:39 +00001562 // Print HasSideEffects, MayLoad, MayStore, IsAlignStack
Evan Cheng6eb516d2011-01-07 23:50:32 +00001563 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1564 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1565 OS << " [sideeffect]";
Eric Christopher0cb6fd92013-01-11 18:12:39 +00001566 if (ExtraInfo & InlineAsm::Extra_MayLoad)
1567 OS << " [mayload]";
1568 if (ExtraInfo & InlineAsm::Extra_MayStore)
1569 OS << " [maystore]";
Evan Cheng6eb516d2011-01-07 23:50:32 +00001570 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
1571 OS << " [alignstack]";
Chad Rosiercbd2a192012-09-05 22:17:43 +00001572 if (getInlineAsmDialect() == InlineAsm::AD_ATT)
Chad Rosier994f4042012-09-05 21:00:58 +00001573 OS << " [attdialect]";
Chad Rosiercbd2a192012-09-05 22:17:43 +00001574 if (getInlineAsmDialect() == InlineAsm::AD_Intel)
Chad Rosier994f4042012-09-05 21:00:58 +00001575 OS << " [inteldialect]";
Evan Cheng6eb516d2011-01-07 23:50:32 +00001576
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001577 StartOp = AsmDescOp = InlineAsm::MIOp_FirstOperand;
Evan Cheng6eb516d2011-01-07 23:50:32 +00001578 FirstOp = false;
1579 }
1580
1581
Chris Lattnerac6e9742002-10-30 01:55:38 +00001582 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
Dan Gohman2745d192009-11-09 19:38:45 +00001583 const MachineOperand &MO = getOperand(i);
1584
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +00001585 if (MO.isReg() && TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001586 VirtRegs.push_back(MO.getReg());
1587
Dan Gohman2745d192009-11-09 19:38:45 +00001588 // Omit call-clobbered registers which aren't used anywhere. This makes
1589 // call instructions much less noisy on targets where calls clobber lots
1590 // of registers. Don't rely on MO.isDead() because we may be called before
1591 // LiveVariables is run, or we may be looking at a non-allocatable reg.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001592 if (MF && isCall() &&
Dan Gohman2745d192009-11-09 19:38:45 +00001593 MO.isReg() && MO.isImplicit() && MO.isDef()) {
1594 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +00001595 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Dan Gohman2745d192009-11-09 19:38:45 +00001596 const MachineRegisterInfo &MRI = MF->getRegInfo();
Jakob Stoklund Olesen4acf7dd2013-02-05 18:21:56 +00001597 if (MRI.use_empty(Reg)) {
Dan Gohman2745d192009-11-09 19:38:45 +00001598 bool HasAliasLive = false;
Eric Christopherd9134482014-08-04 21:25:23 +00001599 for (MCRegAliasIterator AI(
1600 Reg, TM->getSubtargetImpl()->getRegisterInfo(), true);
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001601 AI.isValid(); ++AI) {
1602 unsigned AliasReg = *AI;
Jakob Stoklund Olesen4acf7dd2013-02-05 18:21:56 +00001603 if (!MRI.use_empty(AliasReg)) {
Dan Gohman2745d192009-11-09 19:38:45 +00001604 HasAliasLive = true;
1605 break;
1606 }
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001607 }
Dan Gohman2745d192009-11-09 19:38:45 +00001608 if (!HasAliasLive) {
1609 OmittedAnyCallClobbers = true;
1610 continue;
1611 }
1612 }
1613 }
1614 }
1615
1616 if (FirstOp) FirstOp = false; else OS << ",";
Chris Lattnerac6e9742002-10-30 01:55:38 +00001617 OS << " ";
Jakob Stoklund Olesene8800b82010-01-19 22:08:34 +00001618 if (i < getDesc().NumOperands) {
Evan Cheng6cc775f2011-06-28 19:10:37 +00001619 const MCOperandInfo &MCOI = getDesc().OpInfo[i];
1620 if (MCOI.isPredicate())
Jakob Stoklund Olesene8800b82010-01-19 22:08:34 +00001621 OS << "pred:";
Evan Cheng6cc775f2011-06-28 19:10:37 +00001622 if (MCOI.isOptionalDef())
Jakob Stoklund Olesene8800b82010-01-19 22:08:34 +00001623 OS << "opt:";
1624 }
Evan Chengd4d1a512010-04-28 20:03:13 +00001625 if (isDebugValue() && MO.isMetadata()) {
1626 // Pretty print DBG_VALUE instructions.
1627 const MDNode *MD = MO.getMetadata();
1628 if (const MDString *MDS = dyn_cast<MDString>(MD->getOperand(2)))
1629 OS << "!\"" << MDS->getString() << '\"';
1630 else
1631 MO.print(OS, TM);
Jakob Stoklund Olesenac0a2102010-07-04 23:24:23 +00001632 } else if (TM && (isInsertSubreg() || isRegSequence()) && MO.isImm()) {
Eric Christopherd9134482014-08-04 21:25:23 +00001633 OS << TM->getSubtargetImpl()->getRegisterInfo()->getSubRegIndexName(
1634 MO.getImm());
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001635 } else if (i == AsmDescOp && MO.isImm()) {
1636 // Pretty print the inline asm operand descriptor.
1637 OS << '$' << AsmOpCount++;
1638 unsigned Flag = MO.getImm();
1639 switch (InlineAsm::getKind(Flag)) {
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001640 case InlineAsm::Kind_RegUse: OS << ":[reguse"; break;
1641 case InlineAsm::Kind_RegDef: OS << ":[regdef"; break;
1642 case InlineAsm::Kind_RegDefEarlyClobber: OS << ":[regdef-ec"; break;
1643 case InlineAsm::Kind_Clobber: OS << ":[clobber"; break;
1644 case InlineAsm::Kind_Imm: OS << ":[imm"; break;
1645 case InlineAsm::Kind_Mem: OS << ":[mem"; break;
1646 default: OS << ":[??" << InlineAsm::getKind(Flag); break;
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001647 }
1648
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001649 unsigned RCID = 0;
Nick Lewycky84882252011-10-13 00:54:59 +00001650 if (InlineAsm::hasRegClassConstraint(Flag, RCID)) {
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001651 if (TM)
Eric Christopherd9134482014-08-04 21:25:23 +00001652 OS << ':'
1653 << TM->getSubtargetImpl()
1654 ->getRegisterInfo()
1655 ->getRegClass(RCID)
1656 ->getName();
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001657 else
1658 OS << ":RC" << RCID;
Nick Lewycky84882252011-10-13 00:54:59 +00001659 }
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001660
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001661 unsigned TiedTo = 0;
1662 if (InlineAsm::isUseOperandTiedToDef(Flag, TiedTo))
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001663 OS << " tiedto:$" << TiedTo;
1664
1665 OS << ']';
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001666
1667 // Compute the index of the next operand descriptor.
1668 AsmDescOp += 1 + InlineAsm::getNumOperandRegisters(Flag);
Evan Chengd4d1a512010-04-28 20:03:13 +00001669 } else
1670 MO.print(OS, TM);
Dan Gohman2745d192009-11-09 19:38:45 +00001671 }
1672
1673 // Briefly indicate whether any call clobbers were omitted.
1674 if (OmittedAnyCallClobbers) {
Bill Wendlingec030f22009-12-25 13:45:50 +00001675 if (!FirstOp) OS << ",";
Dan Gohman2745d192009-11-09 19:38:45 +00001676 OS << " ...";
Chris Lattner214808f2002-10-30 00:48:05 +00001677 }
Misha Brukman835702a2005-04-21 22:36:52 +00001678
Dan Gohman34341e62009-10-31 20:19:03 +00001679 bool HaveSemi = false;
Jakob Stoklund Olesen6922e9c2013-01-09 18:35:09 +00001680 const unsigned PrintableFlags = FrameSetup;
1681 if (Flags & PrintableFlags) {
Anton Korobeynikov65cff4142011-03-05 18:43:04 +00001682 if (!HaveSemi) OS << ";"; HaveSemi = true;
1683 OS << " flags: ";
1684
1685 if (Flags & FrameSetup)
1686 OS << "FrameSetup";
1687 }
1688
Dan Gohman3b460302008-07-07 23:14:23 +00001689 if (!memoperands_empty()) {
Dan Gohman34341e62009-10-31 20:19:03 +00001690 if (!HaveSemi) OS << ";"; HaveSemi = true;
1691
1692 OS << " mem:";
Dan Gohman48b185d2009-09-25 20:36:54 +00001693 for (mmo_iterator i = memoperands_begin(), e = memoperands_end();
1694 i != e; ++i) {
1695 OS << **i;
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001696 if (std::next(i) != e)
Dan Gohmanc0353bf2009-09-23 01:33:16 +00001697 OS << " ";
Dan Gohman2d489b52008-02-06 22:27:42 +00001698 }
1699 }
1700
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001701 // Print the regclass of any virtual registers encountered.
1702 if (MRI && !VirtRegs.empty()) {
1703 if (!HaveSemi) OS << ";"; HaveSemi = true;
1704 for (unsigned i = 0; i != VirtRegs.size(); ++i) {
1705 const TargetRegisterClass *RC = MRI->getRegClass(VirtRegs[i]);
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +00001706 OS << " " << RC->getName() << ':' << PrintReg(VirtRegs[i]);
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001707 for (unsigned j = i+1; j != VirtRegs.size();) {
1708 if (MRI->getRegClass(VirtRegs[j]) != RC) {
1709 ++j;
1710 continue;
1711 }
1712 if (VirtRegs[i] != VirtRegs[j])
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +00001713 OS << "," << PrintReg(VirtRegs[j]);
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001714 VirtRegs.erase(VirtRegs.begin()+j);
1715 }
1716 }
1717 }
1718
Anton Korobeynikov65cff4142011-03-05 18:43:04 +00001719 // Print debug location information.
Devang Pateld61b1d52011-08-04 20:44:26 +00001720 if (isDebugValue() && getOperand(e - 1).isMetadata()) {
Arnaud A. de Grandmaisonc97727a2014-03-21 21:54:46 +00001721 if (!HaveSemi) OS << ";";
Devang Pateld61b1d52011-08-04 20:44:26 +00001722 DIVariable DV(getOperand(e - 1).getMetadata());
1723 OS << " line no:" << DV.getLineNumber();
1724 if (MDNode *InlinedAt = DV.getInlinedAt()) {
1725 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(InlinedAt);
Zinovy Nisda925c02014-05-07 09:51:22 +00001726 if (!InlinedAtDL.isUnknown() && MF) {
Devang Pateld61b1d52011-08-04 20:44:26 +00001727 OS << " inlined @[ ";
1728 printDebugLoc(InlinedAtDL, MF, OS);
1729 OS << " ]";
1730 }
1731 }
1732 } else if (!debugLoc.isUnknown() && MF) {
Arnaud A. de Grandmaison75c9e6d2014-03-15 22:13:15 +00001733 if (!HaveSemi) OS << ";";
Dan Gohman2e3f1872009-11-23 21:29:08 +00001734 OS << " dbg:";
Devang Patelc7285182010-06-29 21:51:32 +00001735 printDebugLoc(debugLoc, MF, OS);
Bill Wendling1a0a3d02009-02-19 21:44:55 +00001736 }
1737
Anton Korobeynikov65cff4142011-03-05 18:43:04 +00001738 OS << '\n';
Chris Lattner214808f2002-10-30 00:48:05 +00001739}
1740
Owen Anderson2a8a4852008-01-24 01:10:07 +00001741bool MachineInstr::addRegisterKilled(unsigned IncomingReg,
Dan Gohman3a4be0f2008-02-10 18:45:23 +00001742 const TargetRegisterInfo *RegInfo,
Owen Anderson2a8a4852008-01-24 01:10:07 +00001743 bool AddIfNotFound) {
Evan Cheng6c177732008-04-16 09:41:59 +00001744 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001745 bool hasAliases = isPhysReg &&
1746 MCRegAliasIterator(IncomingReg, RegInfo, false).isValid();
Dan Gohmanc7367b42008-09-03 15:56:16 +00001747 bool Found = false;
Evan Cheng6c177732008-04-16 09:41:59 +00001748 SmallVector<unsigned,4> DeadOps;
Bill Wendling7921ad02008-03-03 22:14:33 +00001749 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1750 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesenf465f062009-08-04 20:09:25 +00001751 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng6c177732008-04-16 09:41:59 +00001752 continue;
1753 unsigned Reg = MO.getReg();
1754 if (!Reg)
1755 continue;
Bill Wendling7921ad02008-03-03 22:14:33 +00001756
Evan Cheng6c177732008-04-16 09:41:59 +00001757 if (Reg == IncomingReg) {
Dan Gohmanc7367b42008-09-03 15:56:16 +00001758 if (!Found) {
1759 if (MO.isKill())
1760 // The register is already marked kill.
1761 return true;
Jakob Stoklund Olesenc59cd9b2009-08-02 19:13:03 +00001762 if (isPhysReg && isRegTiedToDefOperand(i))
1763 // Two-address uses of physregs must not be marked kill.
1764 return true;
Dan Gohmanc7367b42008-09-03 15:56:16 +00001765 MO.setIsKill();
1766 Found = true;
1767 }
1768 } else if (hasAliases && MO.isKill() &&
1769 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng6c177732008-04-16 09:41:59 +00001770 // A super-register kill already exists.
1771 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohmanb2612922008-07-03 01:18:51 +00001772 return true;
1773 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng6c177732008-04-16 09:41:59 +00001774 DeadOps.push_back(i);
Bill Wendling7921ad02008-03-03 22:14:33 +00001775 }
1776 }
1777
Evan Cheng6c177732008-04-16 09:41:59 +00001778 // Trim unneeded kill operands.
1779 while (!DeadOps.empty()) {
1780 unsigned OpIdx = DeadOps.back();
1781 if (getOperand(OpIdx).isImplicit())
1782 RemoveOperand(OpIdx);
1783 else
1784 getOperand(OpIdx).setIsKill(false);
1785 DeadOps.pop_back();
1786 }
1787
Bill Wendling7921ad02008-03-03 22:14:33 +00001788 // If not found, this means an alias of one of the operands is killed. Add a
Owen Anderson2a8a4852008-01-24 01:10:07 +00001789 // new implicit operand if required.
Dan Gohmanc7367b42008-09-03 15:56:16 +00001790 if (!Found && AddIfNotFound) {
Bill Wendling7921ad02008-03-03 22:14:33 +00001791 addOperand(MachineOperand::CreateReg(IncomingReg,
1792 false /*IsDef*/,
1793 true /*IsImp*/,
1794 true /*IsKill*/));
Owen Anderson2a8a4852008-01-24 01:10:07 +00001795 return true;
1796 }
Dan Gohmanc7367b42008-09-03 15:56:16 +00001797 return Found;
Owen Anderson2a8a4852008-01-24 01:10:07 +00001798}
1799
Jakob Stoklund Olesen8c139a52012-01-26 17:52:15 +00001800void MachineInstr::clearRegisterKills(unsigned Reg,
1801 const TargetRegisterInfo *RegInfo) {
1802 if (!TargetRegisterInfo::isPhysicalRegister(Reg))
Craig Topperc0196b12014-04-14 00:51:57 +00001803 RegInfo = nullptr;
Jakob Stoklund Olesen8c139a52012-01-26 17:52:15 +00001804 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1805 MachineOperand &MO = getOperand(i);
1806 if (!MO.isReg() || !MO.isUse() || !MO.isKill())
1807 continue;
1808 unsigned OpReg = MO.getReg();
1809 if (OpReg == Reg || (RegInfo && RegInfo->isSuperRegister(Reg, OpReg)))
1810 MO.setIsKill(false);
1811 }
1812}
1813
Matthias Braun1965bfa2013-10-10 21:28:38 +00001814bool MachineInstr::addRegisterDead(unsigned Reg,
Dan Gohman3a4be0f2008-02-10 18:45:23 +00001815 const TargetRegisterInfo *RegInfo,
Owen Anderson2a8a4852008-01-24 01:10:07 +00001816 bool AddIfNotFound) {
Matthias Braun1965bfa2013-10-10 21:28:38 +00001817 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(Reg);
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001818 bool hasAliases = isPhysReg &&
Matthias Braun1965bfa2013-10-10 21:28:38 +00001819 MCRegAliasIterator(Reg, RegInfo, false).isValid();
Dan Gohmanc7367b42008-09-03 15:56:16 +00001820 bool Found = false;
Evan Cheng6c177732008-04-16 09:41:59 +00001821 SmallVector<unsigned,4> DeadOps;
Owen Anderson2a8a4852008-01-24 01:10:07 +00001822 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1823 MachineOperand &MO = getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001824 if (!MO.isReg() || !MO.isDef())
Evan Cheng6c177732008-04-16 09:41:59 +00001825 continue;
Matthias Braun1965bfa2013-10-10 21:28:38 +00001826 unsigned MOReg = MO.getReg();
1827 if (!MOReg)
Dan Gohmanc7367b42008-09-03 15:56:16 +00001828 continue;
1829
Matthias Braun1965bfa2013-10-10 21:28:38 +00001830 if (MOReg == Reg) {
Jakob Stoklund Olesen76ad3de2011-04-05 16:53:50 +00001831 MO.setIsDead();
1832 Found = true;
Dan Gohmanc7367b42008-09-03 15:56:16 +00001833 } else if (hasAliases && MO.isDead() &&
Matthias Braun1965bfa2013-10-10 21:28:38 +00001834 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
Evan Cheng6c177732008-04-16 09:41:59 +00001835 // There exists a super-register that's marked dead.
Matthias Braun1965bfa2013-10-10 21:28:38 +00001836 if (RegInfo->isSuperRegister(Reg, MOReg))
Dan Gohmanb2612922008-07-03 01:18:51 +00001837 return true;
Matthias Braun1965bfa2013-10-10 21:28:38 +00001838 if (RegInfo->isSubRegister(Reg, MOReg))
Evan Cheng6c177732008-04-16 09:41:59 +00001839 DeadOps.push_back(i);
Owen Anderson2a8a4852008-01-24 01:10:07 +00001840 }
1841 }
1842
Evan Cheng6c177732008-04-16 09:41:59 +00001843 // Trim unneeded dead operands.
1844 while (!DeadOps.empty()) {
1845 unsigned OpIdx = DeadOps.back();
1846 if (getOperand(OpIdx).isImplicit())
1847 RemoveOperand(OpIdx);
1848 else
1849 getOperand(OpIdx).setIsDead(false);
1850 DeadOps.pop_back();
1851 }
1852
Dan Gohmanc7367b42008-09-03 15:56:16 +00001853 // If not found, this means an alias of one of the operands is dead. Add a
1854 // new implicit operand if required.
Chris Lattnerfd682802009-06-24 17:54:48 +00001855 if (Found || !AddIfNotFound)
1856 return Found;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +00001857
Matthias Braun1965bfa2013-10-10 21:28:38 +00001858 addOperand(MachineOperand::CreateReg(Reg,
Chris Lattnerfd682802009-06-24 17:54:48 +00001859 true /*IsDef*/,
1860 true /*IsImp*/,
1861 false /*IsKill*/,
1862 true /*IsDead*/));
1863 return true;
Owen Anderson2a8a4852008-01-24 01:10:07 +00001864}
Jakob Stoklund Olesen77255262010-01-06 00:29:28 +00001865
Matthias Braun1965bfa2013-10-10 21:28:38 +00001866void MachineInstr::addRegisterDefined(unsigned Reg,
Jakob Stoklund Olesen77255262010-01-06 00:29:28 +00001867 const TargetRegisterInfo *RegInfo) {
Matthias Braun1965bfa2013-10-10 21:28:38 +00001868 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
1869 MachineOperand *MO = findRegisterDefOperand(Reg, false, RegInfo);
Jakob Stoklund Olesen1f380102010-05-21 16:32:16 +00001870 if (MO)
1871 return;
1872 } else {
1873 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1874 const MachineOperand &MO = getOperand(i);
Matthias Braun1965bfa2013-10-10 21:28:38 +00001875 if (MO.isReg() && MO.getReg() == Reg && MO.isDef() &&
Jakob Stoklund Olesen1f380102010-05-21 16:32:16 +00001876 MO.getSubReg() == 0)
1877 return;
1878 }
1879 }
Matthias Braun1965bfa2013-10-10 21:28:38 +00001880 addOperand(MachineOperand::CreateReg(Reg,
Jakob Stoklund Olesen1f380102010-05-21 16:32:16 +00001881 true /*IsDef*/,
1882 true /*IsImp*/));
Jakob Stoklund Olesen77255262010-01-06 00:29:28 +00001883}
Evan Cheng59d27fe2010-03-03 23:37:30 +00001884
Jakob Stoklund Olesen4290be42012-02-03 20:43:39 +00001885void MachineInstr::setPhysRegsDeadExcept(ArrayRef<unsigned> UsedRegs,
Dan Gohman86936502010-06-18 23:28:01 +00001886 const TargetRegisterInfo &TRI) {
Jakob Stoklund Olesen56fe2ed2012-02-03 21:23:14 +00001887 bool HasRegMask = false;
Dan Gohman86936502010-06-18 23:28:01 +00001888 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1889 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesen56fe2ed2012-02-03 21:23:14 +00001890 if (MO.isRegMask()) {
1891 HasRegMask = true;
1892 continue;
1893 }
Dan Gohman86936502010-06-18 23:28:01 +00001894 if (!MO.isReg() || !MO.isDef()) continue;
1895 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenf6507322012-02-03 20:43:35 +00001896 if (!TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Dan Gohman86936502010-06-18 23:28:01 +00001897 bool Dead = true;
Jakob Stoklund Olesen4290be42012-02-03 20:43:39 +00001898 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
1899 I != E; ++I)
Dan Gohman86936502010-06-18 23:28:01 +00001900 if (TRI.regsOverlap(*I, Reg)) {
1901 Dead = false;
1902 break;
1903 }
1904 // If there are no uses, including partial uses, the def is dead.
1905 if (Dead) MO.setIsDead();
1906 }
Jakob Stoklund Olesen56fe2ed2012-02-03 21:23:14 +00001907
1908 // This is a call with a register mask operand.
1909 // Mask clobbers are always dead, so add defs for the non-dead defines.
1910 if (HasRegMask)
1911 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
1912 I != E; ++I)
1913 addRegisterDefined(*I, &TRI);
Dan Gohman86936502010-06-18 23:28:01 +00001914}
1915
Evan Cheng59d27fe2010-03-03 23:37:30 +00001916unsigned
1917MachineInstrExpressionTrait::getHashValue(const MachineInstr* const &MI) {
Chandler Carruth962152c2012-03-07 09:39:46 +00001918 // Build up a buffer of hash code components.
Chandler Carruth962152c2012-03-07 09:39:46 +00001919 SmallVector<size_t, 8> HashComponents;
1920 HashComponents.reserve(MI->getNumOperands() + 1);
1921 HashComponents.push_back(MI->getOpcode());
Evan Cheng59d27fe2010-03-03 23:37:30 +00001922 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1923 const MachineOperand &MO = MI->getOperand(i);
Chandler Carruth264854f2012-07-05 11:06:22 +00001924 if (MO.isReg() && MO.isDef() &&
1925 TargetRegisterInfo::isVirtualRegister(MO.getReg()))
1926 continue; // Skip virtual register defs.
1927
1928 HashComponents.push_back(hash_value(MO));
Evan Cheng59d27fe2010-03-03 23:37:30 +00001929 }
Chandler Carruth962152c2012-03-07 09:39:46 +00001930 return hash_combine_range(HashComponents.begin(), HashComponents.end());
Evan Cheng59d27fe2010-03-03 23:37:30 +00001931}
Jakob Stoklund Olesen25a404e2011-07-02 03:53:34 +00001932
1933void MachineInstr::emitError(StringRef Msg) const {
1934 // Find the source location cookie.
1935 unsigned LocCookie = 0;
Craig Topperc0196b12014-04-14 00:51:57 +00001936 const MDNode *LocMD = nullptr;
Jakob Stoklund Olesen25a404e2011-07-02 03:53:34 +00001937 for (unsigned i = getNumOperands(); i != 0; --i) {
1938 if (getOperand(i-1).isMetadata() &&
1939 (LocMD = getOperand(i-1).getMetadata()) &&
1940 LocMD->getNumOperands() != 0) {
1941 if (const ConstantInt *CI = dyn_cast<ConstantInt>(LocMD->getOperand(0))) {
1942 LocCookie = CI->getZExtValue();
1943 break;
1944 }
1945 }
1946 }
1947
1948 if (const MachineBasicBlock *MBB = getParent())
1949 if (const MachineFunction *MF = MBB->getParent())
1950 return MF->getMMI().getModule()->getContext().emitError(LocCookie, Msg);
1951 report_fatal_error(Msg);
1952}