blob: 578fe50146ec8b4da3499b9ec49fcabd49bac928 [file] [log] [blame]
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +00001//===- AMDGPUDisassembler.cpp - Disassembler for AMDGPU ISA ---------------===//
Tom Stellarde1818af2016-02-18 03:42:32 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10//===----------------------------------------------------------------------===//
11//
12/// \file
13///
14/// This file contains definition for AMDGPU ISA disassembler
15//
16//===----------------------------------------------------------------------===//
17
18// ToDo: What to do with instruction suffixes (v_mov_b32 vs v_mov_b32_e32)?
19
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +000020#include "Disassembler/AMDGPUDisassembler.h"
Tom Stellarde1818af2016-02-18 03:42:32 +000021#include "AMDGPU.h"
22#include "AMDGPURegisterInfo.h"
Artem Tamazov212a2512016-05-24 12:05:16 +000023#include "SIDefines.h"
Tom Stellarde1818af2016-02-18 03:42:32 +000024#include "Utils/AMDGPUBaseInfo.h"
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +000025#include "llvm-c/Disassembler.h"
26#include "llvm/ADT/APInt.h"
27#include "llvm/ADT/ArrayRef.h"
28#include "llvm/ADT/Twine.h"
Zachary Turner264b5d92017-06-07 03:48:56 +000029#include "llvm/BinaryFormat/ELF.h"
Nikolay Haustovac106ad2016-03-01 13:57:29 +000030#include "llvm/MC/MCContext.h"
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +000031#include "llvm/MC/MCDisassembler/MCDisassembler.h"
32#include "llvm/MC/MCExpr.h"
Tom Stellarde1818af2016-02-18 03:42:32 +000033#include "llvm/MC/MCFixedLenDisassembler.h"
34#include "llvm/MC/MCInst.h"
Tom Stellarde1818af2016-02-18 03:42:32 +000035#include "llvm/MC/MCSubtargetInfo.h"
Nikolay Haustovac106ad2016-03-01 13:57:29 +000036#include "llvm/Support/Endian.h"
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +000037#include "llvm/Support/ErrorHandling.h"
38#include "llvm/Support/MathExtras.h"
Tom Stellarde1818af2016-02-18 03:42:32 +000039#include "llvm/Support/TargetRegistry.h"
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +000040#include "llvm/Support/raw_ostream.h"
41#include <algorithm>
42#include <cassert>
43#include <cstddef>
44#include <cstdint>
45#include <iterator>
46#include <tuple>
47#include <vector>
Tom Stellarde1818af2016-02-18 03:42:32 +000048
Tom Stellarde1818af2016-02-18 03:42:32 +000049using namespace llvm;
50
51#define DEBUG_TYPE "amdgpu-disassembler"
52
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +000053using DecodeStatus = llvm::MCDisassembler::DecodeStatus;
Tom Stellarde1818af2016-02-18 03:42:32 +000054
Nikolay Haustovac106ad2016-03-01 13:57:29 +000055inline static MCDisassembler::DecodeStatus
56addOperand(MCInst &Inst, const MCOperand& Opnd) {
57 Inst.addOperand(Opnd);
58 return Opnd.isValid() ?
59 MCDisassembler::Success :
60 MCDisassembler::SoftFail;
Tom Stellarde1818af2016-02-18 03:42:32 +000061}
62
Sam Kolton549c89d2017-06-21 08:53:38 +000063static int insertNamedMCOperand(MCInst &MI, const MCOperand &Op,
64 uint16_t NameIdx) {
65 int OpIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), NameIdx);
66 if (OpIdx != -1) {
67 auto I = MI.begin();
68 std::advance(I, OpIdx);
69 MI.insert(I, Op);
70 }
71 return OpIdx;
72}
73
Sam Kolton3381d7a2016-10-06 13:46:08 +000074static DecodeStatus decodeSoppBrTarget(MCInst &Inst, unsigned Imm,
75 uint64_t Addr, const void *Decoder) {
76 auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
77
78 APInt SignedOffset(18, Imm * 4, true);
79 int64_t Offset = (SignedOffset.sext(64) + 4 + Addr).getSExtValue();
80
81 if (DAsm->tryAddingSymbolicOperand(Inst, Offset, Addr, true, 2, 2))
82 return MCDisassembler::Success;
Matt Arsenaultf3dd8632016-11-01 00:55:14 +000083 return addOperand(Inst, MCOperand::createImm(Imm));
Sam Kolton3381d7a2016-10-06 13:46:08 +000084}
85
Sam Kolton363f47a2017-05-26 15:52:00 +000086#define DECODE_OPERAND(StaticDecoderName, DecoderName) \
87static DecodeStatus StaticDecoderName(MCInst &Inst, \
88 unsigned Imm, \
89 uint64_t /*Addr*/, \
90 const void *Decoder) { \
Nikolay Haustovac106ad2016-03-01 13:57:29 +000091 auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder); \
Sam Kolton363f47a2017-05-26 15:52:00 +000092 return addOperand(Inst, DAsm->DecoderName(Imm)); \
Tom Stellarde1818af2016-02-18 03:42:32 +000093}
94
Sam Kolton363f47a2017-05-26 15:52:00 +000095#define DECODE_OPERAND_REG(RegClass) \
96DECODE_OPERAND(Decode##RegClass##RegisterClass, decodeOperand_##RegClass)
Tom Stellarde1818af2016-02-18 03:42:32 +000097
Sam Kolton363f47a2017-05-26 15:52:00 +000098DECODE_OPERAND_REG(VGPR_32)
99DECODE_OPERAND_REG(VS_32)
100DECODE_OPERAND_REG(VS_64)
Dmitry Preobrazhensky30fc5232017-07-18 13:12:48 +0000101DECODE_OPERAND_REG(VS_128)
Nikolay Haustov161a1582016-02-25 16:09:14 +0000102
Sam Kolton363f47a2017-05-26 15:52:00 +0000103DECODE_OPERAND_REG(VReg_64)
104DECODE_OPERAND_REG(VReg_96)
105DECODE_OPERAND_REG(VReg_128)
Tom Stellarde1818af2016-02-18 03:42:32 +0000106
Sam Kolton363f47a2017-05-26 15:52:00 +0000107DECODE_OPERAND_REG(SReg_32)
108DECODE_OPERAND_REG(SReg_32_XM0_XEXEC)
Matt Arsenaultca7b0a12017-07-21 15:36:16 +0000109DECODE_OPERAND_REG(SReg_32_XEXEC_HI)
Sam Kolton363f47a2017-05-26 15:52:00 +0000110DECODE_OPERAND_REG(SReg_64)
111DECODE_OPERAND_REG(SReg_64_XEXEC)
112DECODE_OPERAND_REG(SReg_128)
113DECODE_OPERAND_REG(SReg_256)
114DECODE_OPERAND_REG(SReg_512)
Tom Stellarde1818af2016-02-18 03:42:32 +0000115
Matt Arsenault4bd72362016-12-10 00:39:12 +0000116static DecodeStatus decodeOperand_VSrc16(MCInst &Inst,
117 unsigned Imm,
118 uint64_t Addr,
119 const void *Decoder) {
120 auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
121 return addOperand(Inst, DAsm->decodeOperand_VSrc16(Imm));
122}
123
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000124static DecodeStatus decodeOperand_VSrcV216(MCInst &Inst,
125 unsigned Imm,
126 uint64_t Addr,
127 const void *Decoder) {
128 auto DAsm = static_cast<const AMDGPUDisassembler*>(Decoder);
129 return addOperand(Inst, DAsm->decodeOperand_VSrcV216(Imm));
130}
131
Sam Kolton549c89d2017-06-21 08:53:38 +0000132#define DECODE_SDWA(DecName) \
133DECODE_OPERAND(decodeSDWA##DecName, decodeSDWA##DecName)
Sam Kolton363f47a2017-05-26 15:52:00 +0000134
Sam Kolton549c89d2017-06-21 08:53:38 +0000135DECODE_SDWA(Src32)
136DECODE_SDWA(Src16)
137DECODE_SDWA(VopcDst)
Sam Kolton363f47a2017-05-26 15:52:00 +0000138
Tom Stellarde1818af2016-02-18 03:42:32 +0000139#include "AMDGPUGenDisassemblerTables.inc"
140
141//===----------------------------------------------------------------------===//
142//
143//===----------------------------------------------------------------------===//
144
Sam Kolton1048fb12016-03-31 14:15:04 +0000145template <typename T> static inline T eatBytes(ArrayRef<uint8_t>& Bytes) {
146 assert(Bytes.size() >= sizeof(T));
147 const auto Res = support::endian::read<T, support::endianness::little>(Bytes.data());
148 Bytes = Bytes.slice(sizeof(T));
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000149 return Res;
150}
151
152DecodeStatus AMDGPUDisassembler::tryDecodeInst(const uint8_t* Table,
153 MCInst &MI,
154 uint64_t Inst,
155 uint64_t Address) const {
156 assert(MI.getOpcode() == 0);
157 assert(MI.getNumOperands() == 0);
158 MCInst TmpInst;
Dmitry Preobrazhenskyce941c92017-05-19 14:27:52 +0000159 HasLiteral = false;
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000160 const auto SavedBytes = Bytes;
161 if (decodeInstruction(Table, TmpInst, Inst, Address, this, STI)) {
162 MI = TmpInst;
163 return MCDisassembler::Success;
164 }
165 Bytes = SavedBytes;
166 return MCDisassembler::Fail;
167}
168
Tom Stellarde1818af2016-02-18 03:42:32 +0000169DecodeStatus AMDGPUDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000170 ArrayRef<uint8_t> Bytes_,
Nikolay Haustov161a1582016-02-25 16:09:14 +0000171 uint64_t Address,
Tom Stellarde1818af2016-02-18 03:42:32 +0000172 raw_ostream &WS,
173 raw_ostream &CS) const {
174 CommentStream = &CS;
Sam Kolton549c89d2017-06-21 08:53:38 +0000175 bool IsSDWA = false;
Tom Stellarde1818af2016-02-18 03:42:32 +0000176
177 // ToDo: AMDGPUDisassembler supports only VI ISA.
Matt Arsenaultd122abe2017-02-15 21:50:34 +0000178 if (!STI.getFeatureBits()[AMDGPU::FeatureGCN3Encoding])
179 report_fatal_error("Disassembly not yet supported for subtarget");
Tom Stellarde1818af2016-02-18 03:42:32 +0000180
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000181 const unsigned MaxInstBytesNum = (std::min)((size_t)8, Bytes_.size());
182 Bytes = Bytes_.slice(0, MaxInstBytesNum);
Nikolay Haustov161a1582016-02-25 16:09:14 +0000183
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000184 DecodeStatus Res = MCDisassembler::Fail;
185 do {
Valery Pykhtin824e8042016-03-04 10:59:50 +0000186 // ToDo: better to switch encoding length using some bit predicate
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000187 // but it is unknown yet, so try all we can
Matt Arsenault37fefd62016-06-10 02:18:02 +0000188
Sam Koltonc9bdcb72016-06-09 11:04:45 +0000189 // Try to decode DPP and SDWA first to solve conflict with VOP1 and VOP2
190 // encodings
Sam Kolton1048fb12016-03-31 14:15:04 +0000191 if (Bytes.size() >= 8) {
192 const uint64_t QW = eatBytes<uint64_t>(Bytes);
193 Res = tryDecodeInst(DecoderTableDPP64, MI, QW, Address);
194 if (Res) break;
Sam Koltonc9bdcb72016-06-09 11:04:45 +0000195
196 Res = tryDecodeInst(DecoderTableSDWA64, MI, QW, Address);
Sam Kolton549c89d2017-06-21 08:53:38 +0000197 if (Res) { IsSDWA = true; break; }
Sam Kolton363f47a2017-05-26 15:52:00 +0000198
199 Res = tryDecodeInst(DecoderTableSDWA964, MI, QW, Address);
Sam Kolton549c89d2017-06-21 08:53:38 +0000200 if (Res) { IsSDWA = true; break; }
Changpeng Fang09058702018-01-30 16:42:40 +0000201
202 if (STI.getFeatureBits()[AMDGPU::FeatureUnpackedD16VMem]) {
203 Res = tryDecodeInst(DecoderTableGFX80_UNPACKED64, MI, QW, Address);
204 if (Res) break;
205 }
Sam Kolton1048fb12016-03-31 14:15:04 +0000206 }
207
208 // Reinitialize Bytes as DPP64 could have eaten too much
209 Bytes = Bytes_.slice(0, MaxInstBytesNum);
210
211 // Try decode 32-bit instruction
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000212 if (Bytes.size() < 4) break;
Sam Kolton1048fb12016-03-31 14:15:04 +0000213 const uint32_t DW = eatBytes<uint32_t>(Bytes);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000214 Res = tryDecodeInst(DecoderTableVI32, MI, DW, Address);
215 if (Res) break;
Tom Stellarde1818af2016-02-18 03:42:32 +0000216
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000217 Res = tryDecodeInst(DecoderTableAMDGPU32, MI, DW, Address);
218 if (Res) break;
Tom Stellarde1818af2016-02-18 03:42:32 +0000219
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000220 Res = tryDecodeInst(DecoderTableGFX932, MI, DW, Address);
221 if (Res) break;
222
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000223 if (Bytes.size() < 4) break;
Sam Kolton1048fb12016-03-31 14:15:04 +0000224 const uint64_t QW = ((uint64_t)eatBytes<uint32_t>(Bytes) << 32) | DW;
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000225 Res = tryDecodeInst(DecoderTableVI64, MI, QW, Address);
226 if (Res) break;
227
228 Res = tryDecodeInst(DecoderTableAMDGPU64, MI, QW, Address);
Dmitry Preobrazhensky1e325502017-08-09 17:10:47 +0000229 if (Res) break;
230
231 Res = tryDecodeInst(DecoderTableGFX964, MI, QW, Address);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000232 } while (false);
233
Matt Arsenault678e1112017-04-10 17:58:06 +0000234 if (Res && (MI.getOpcode() == AMDGPU::V_MAC_F32_e64_vi ||
235 MI.getOpcode() == AMDGPU::V_MAC_F32_e64_si ||
236 MI.getOpcode() == AMDGPU::V_MAC_F16_e64_vi)) {
237 // Insert dummy unused src2_modifiers.
Sam Kolton549c89d2017-06-21 08:53:38 +0000238 insertNamedMCOperand(MI, MCOperand::createImm(0),
239 AMDGPU::OpName::src2_modifiers);
Matt Arsenault678e1112017-04-10 17:58:06 +0000240 }
241
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000242 if (Res && (MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::MIMG)) {
243 Res = convertMIMGInst(MI);
244 }
245
Sam Kolton549c89d2017-06-21 08:53:38 +0000246 if (Res && IsSDWA)
247 Res = convertSDWAInst(MI);
248
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000249 Size = Res ? (MaxInstBytesNum - Bytes.size()) : 0;
250 return Res;
Tom Stellarde1818af2016-02-18 03:42:32 +0000251}
252
Sam Kolton549c89d2017-06-21 08:53:38 +0000253DecodeStatus AMDGPUDisassembler::convertSDWAInst(MCInst &MI) const {
254 if (STI.getFeatureBits()[AMDGPU::FeatureGFX9]) {
255 if (AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst) != -1)
256 // VOPC - insert clamp
257 insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::clamp);
258 } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) {
259 int SDst = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sdst);
260 if (SDst != -1) {
261 // VOPC - insert VCC register as sdst
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000262 insertNamedMCOperand(MI, createRegOperand(AMDGPU::VCC),
Sam Kolton549c89d2017-06-21 08:53:38 +0000263 AMDGPU::OpName::sdst);
264 } else {
265 // VOP1/2 - insert omod if present in instruction
266 insertNamedMCOperand(MI, MCOperand::createImm(0), AMDGPU::OpName::omod);
267 }
268 }
269 return MCDisassembler::Success;
270}
271
Dmitry Preobrazhensky0a1ff462018-02-05 14:18:53 +0000272// Note that MIMG format provides no information about VADDR size.
273// Consequently, decoded instructions always show address
274// as if it has 1 dword, which could be not really so.
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000275DecodeStatus AMDGPUDisassembler::convertMIMGInst(MCInst &MI) const {
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000276 int VDstIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
277 AMDGPU::OpName::vdst);
278
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000279 int VDataIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
280 AMDGPU::OpName::vdata);
281
282 int DMaskIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
283 AMDGPU::OpName::dmask);
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000284
Dmitry Preobrazhensky0a1ff462018-02-05 14:18:53 +0000285 int TFEIdx = AMDGPU::getNamedOperandIdx(MI.getOpcode(),
286 AMDGPU::OpName::tfe);
287
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000288 assert(VDataIdx != -1);
289 assert(DMaskIdx != -1);
Dmitry Preobrazhensky0a1ff462018-02-05 14:18:53 +0000290 assert(TFEIdx != -1);
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000291
292 bool isAtomic = (VDstIdx != -1);
293
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000294 unsigned DMask = MI.getOperand(DMaskIdx).getImm() & 0xf;
295 if (DMask == 0)
296 return MCDisassembler::Success;
297
Dmitry Preobrazhensky0a1ff462018-02-05 14:18:53 +0000298 unsigned DstSize = countPopulation(DMask);
299 if (DstSize == 1)
300 return MCDisassembler::Success;
301
302 bool D16 = MCII->get(MI.getOpcode()).TSFlags & SIInstrFlags::D16;
303 if (D16 && AMDGPU::hasPackedD16(STI)) {
304 DstSize = (DstSize + 1) / 2;
305 }
306
307 // FIXME: Add tfe support
308 if (MI.getOperand(TFEIdx).getImm())
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000309 return MCDisassembler::Success;
310
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000311 int NewOpcode = -1;
312
313 if (isAtomic) {
314 if (DMask == 0x1 || DMask == 0x3 || DMask == 0xF) {
Dmitry Preobrazhensky0a1ff462018-02-05 14:18:53 +0000315 NewOpcode = AMDGPU::getMaskedMIMGAtomicOp(*MCII, MI.getOpcode(), DstSize);
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000316 }
317 if (NewOpcode == -1) return MCDisassembler::Success;
318 } else {
Dmitry Preobrazhensky0a1ff462018-02-05 14:18:53 +0000319 NewOpcode = AMDGPU::getMaskedMIMGOp(*MCII, MI.getOpcode(), DstSize);
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000320 assert(NewOpcode != -1 && "could not find matching mimg channel instruction");
321 }
322
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000323 auto RCID = MCII->get(NewOpcode).OpInfo[VDataIdx].RegClass;
324
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000325 // Get first subregister of VData
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000326 unsigned Vdata0 = MI.getOperand(VDataIdx).getReg();
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000327 unsigned VdataSub0 = MRI.getSubReg(Vdata0, AMDGPU::sub0);
328 Vdata0 = (VdataSub0 != 0)? VdataSub0 : Vdata0;
329
330 // Widen the register to the correct number of enabled channels.
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000331 auto NewVdata = MRI.getMatchingSuperReg(Vdata0, AMDGPU::sub0,
332 &MRI.getRegClass(RCID));
333 if (NewVdata == AMDGPU::NoRegister) {
334 // It's possible to encode this such that the low register + enabled
335 // components exceeds the register count.
336 return MCDisassembler::Success;
337 }
338
339 MI.setOpcode(NewOpcode);
340 // vaddr will be always appear as a single VGPR. This will look different than
341 // how it is usually emitted because the number of register components is not
342 // in the instruction encoding.
343 MI.getOperand(VDataIdx) = MCOperand::createReg(NewVdata);
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000344
345 if (isAtomic) {
346 // Atomic operations have an additional operand (a copy of data)
347 MI.getOperand(VDstIdx) = MCOperand::createReg(NewVdata);
348 }
349
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000350 return MCDisassembler::Success;
351}
352
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000353const char* AMDGPUDisassembler::getRegClassName(unsigned RegClassID) const {
354 return getContext().getRegisterInfo()->
355 getRegClassName(&AMDGPUMCRegisterClasses[RegClassID]);
Tom Stellarde1818af2016-02-18 03:42:32 +0000356}
357
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000358inline
359MCOperand AMDGPUDisassembler::errOperand(unsigned V,
360 const Twine& ErrMsg) const {
361 *CommentStream << "Error: " + ErrMsg;
362
363 // ToDo: add support for error operands to MCInst.h
364 // return MCOperand::createError(V);
365 return MCOperand();
Nikolay Haustov161a1582016-02-25 16:09:14 +0000366}
367
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000368inline
369MCOperand AMDGPUDisassembler::createRegOperand(unsigned int RegId) const {
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000370 return MCOperand::createReg(AMDGPU::getMCReg(RegId, STI));
Tom Stellarde1818af2016-02-18 03:42:32 +0000371}
372
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000373inline
374MCOperand AMDGPUDisassembler::createRegOperand(unsigned RegClassID,
375 unsigned Val) const {
376 const auto& RegCl = AMDGPUMCRegisterClasses[RegClassID];
377 if (Val >= RegCl.getNumRegs())
378 return errOperand(Val, Twine(getRegClassName(RegClassID)) +
379 ": unknown register " + Twine(Val));
380 return createRegOperand(RegCl.getRegister(Val));
Tom Stellarde1818af2016-02-18 03:42:32 +0000381}
382
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000383inline
384MCOperand AMDGPUDisassembler::createSRegOperand(unsigned SRegClassID,
385 unsigned Val) const {
Tom Stellarde1818af2016-02-18 03:42:32 +0000386 // ToDo: SI/CI have 104 SGPRs, VI - 102
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000387 // Valery: here we accepting as much as we can, let assembler sort it out
388 int shift = 0;
389 switch (SRegClassID) {
390 case AMDGPU::SGPR_32RegClassID:
Artem Tamazov212a2512016-05-24 12:05:16 +0000391 case AMDGPU::TTMP_32RegClassID:
392 break;
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000393 case AMDGPU::SGPR_64RegClassID:
Artem Tamazov212a2512016-05-24 12:05:16 +0000394 case AMDGPU::TTMP_64RegClassID:
395 shift = 1;
396 break;
397 case AMDGPU::SGPR_128RegClassID:
398 case AMDGPU::TTMP_128RegClassID:
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000399 // ToDo: unclear if s[100:104] is available on VI. Can we use VCC as SGPR in
400 // this bundle?
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000401 case AMDGPU::SGPR_256RegClassID:
402 case AMDGPU::TTMP_256RegClassID:
403 // ToDo: unclear if s[96:104] is available on VI. Can we use VCC as SGPR in
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000404 // this bundle?
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000405 case AMDGPU::SGPR_512RegClassID:
406 case AMDGPU::TTMP_512RegClassID:
Artem Tamazov212a2512016-05-24 12:05:16 +0000407 shift = 2;
408 break;
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000409 // ToDo: unclear if s[88:104] is available on VI. Can we use VCC as SGPR in
410 // this bundle?
Artem Tamazov212a2512016-05-24 12:05:16 +0000411 default:
Matt Arsenault92b355b2016-11-15 19:34:37 +0000412 llvm_unreachable("unhandled register class");
Tom Stellarde1818af2016-02-18 03:42:32 +0000413 }
Matt Arsenault92b355b2016-11-15 19:34:37 +0000414
415 if (Val % (1 << shift)) {
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000416 *CommentStream << "Warning: " << getRegClassName(SRegClassID)
417 << ": scalar reg isn't aligned " << Val;
Matt Arsenault92b355b2016-11-15 19:34:37 +0000418 }
419
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000420 return createRegOperand(SRegClassID, Val >> shift);
Tom Stellarde1818af2016-02-18 03:42:32 +0000421}
422
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000423MCOperand AMDGPUDisassembler::decodeOperand_VS_32(unsigned Val) const {
Artem Tamazov212a2512016-05-24 12:05:16 +0000424 return decodeSrcOp(OPW32, Val);
Tom Stellarde1818af2016-02-18 03:42:32 +0000425}
426
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000427MCOperand AMDGPUDisassembler::decodeOperand_VS_64(unsigned Val) const {
Artem Tamazov212a2512016-05-24 12:05:16 +0000428 return decodeSrcOp(OPW64, Val);
Nikolay Haustov161a1582016-02-25 16:09:14 +0000429}
430
Dmitry Preobrazhensky30fc5232017-07-18 13:12:48 +0000431MCOperand AMDGPUDisassembler::decodeOperand_VS_128(unsigned Val) const {
432 return decodeSrcOp(OPW128, Val);
433}
434
Matt Arsenault4bd72362016-12-10 00:39:12 +0000435MCOperand AMDGPUDisassembler::decodeOperand_VSrc16(unsigned Val) const {
436 return decodeSrcOp(OPW16, Val);
437}
438
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000439MCOperand AMDGPUDisassembler::decodeOperand_VSrcV216(unsigned Val) const {
440 return decodeSrcOp(OPWV216, Val);
441}
442
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000443MCOperand AMDGPUDisassembler::decodeOperand_VGPR_32(unsigned Val) const {
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000444 // Some instructions have operand restrictions beyond what the encoding
445 // allows. Some ordinarily VSrc_32 operands are VGPR_32, so clear the extra
446 // high bit.
447 Val &= 255;
448
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000449 return createRegOperand(AMDGPU::VGPR_32RegClassID, Val);
450}
451
452MCOperand AMDGPUDisassembler::decodeOperand_VReg_64(unsigned Val) const {
453 return createRegOperand(AMDGPU::VReg_64RegClassID, Val);
454}
455
456MCOperand AMDGPUDisassembler::decodeOperand_VReg_96(unsigned Val) const {
457 return createRegOperand(AMDGPU::VReg_96RegClassID, Val);
458}
459
460MCOperand AMDGPUDisassembler::decodeOperand_VReg_128(unsigned Val) const {
461 return createRegOperand(AMDGPU::VReg_128RegClassID, Val);
462}
463
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000464MCOperand AMDGPUDisassembler::decodeOperand_SReg_32(unsigned Val) const {
465 // table-gen generated disassembler doesn't care about operand types
466 // leaving only registry class so SSrc_32 operand turns into SReg_32
467 // and therefore we accept immediates and literals here as well
Artem Tamazov212a2512016-05-24 12:05:16 +0000468 return decodeSrcOp(OPW32, Val);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000469}
470
Matt Arsenault640c44b2016-11-29 19:39:53 +0000471MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XM0_XEXEC(
472 unsigned Val) const {
473 // SReg_32_XM0 is SReg_32 without M0 or EXEC_LO/EXEC_HI
Artem Tamazov38e496b2016-04-29 17:04:50 +0000474 return decodeOperand_SReg_32(Val);
475}
476
Matt Arsenaultca7b0a12017-07-21 15:36:16 +0000477MCOperand AMDGPUDisassembler::decodeOperand_SReg_32_XEXEC_HI(
478 unsigned Val) const {
479 // SReg_32_XM0 is SReg_32 without EXEC_HI
480 return decodeOperand_SReg_32(Val);
481}
482
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000483MCOperand AMDGPUDisassembler::decodeOperand_SReg_64(unsigned Val) const {
Matt Arsenault640c44b2016-11-29 19:39:53 +0000484 return decodeSrcOp(OPW64, Val);
485}
486
487MCOperand AMDGPUDisassembler::decodeOperand_SReg_64_XEXEC(unsigned Val) const {
Artem Tamazov212a2512016-05-24 12:05:16 +0000488 return decodeSrcOp(OPW64, Val);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000489}
490
491MCOperand AMDGPUDisassembler::decodeOperand_SReg_128(unsigned Val) const {
Artem Tamazov212a2512016-05-24 12:05:16 +0000492 return decodeSrcOp(OPW128, Val);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000493}
494
495MCOperand AMDGPUDisassembler::decodeOperand_SReg_256(unsigned Val) const {
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000496 return decodeDstOp(OPW256, Val);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000497}
498
499MCOperand AMDGPUDisassembler::decodeOperand_SReg_512(unsigned Val) const {
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000500 return decodeDstOp(OPW512, Val);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000501}
502
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000503MCOperand AMDGPUDisassembler::decodeLiteralConstant() const {
Nikolay Haustov161a1582016-02-25 16:09:14 +0000504 // For now all literal constants are supposed to be unsigned integer
505 // ToDo: deal with signed/unsigned 64-bit integer constants
506 // ToDo: deal with float/double constants
Dmitry Preobrazhenskyce941c92017-05-19 14:27:52 +0000507 if (!HasLiteral) {
508 if (Bytes.size() < 4) {
509 return errOperand(0, "cannot read literal, inst bytes left " +
510 Twine(Bytes.size()));
511 }
512 HasLiteral = true;
513 Literal = eatBytes<uint32_t>(Bytes);
514 }
515 return MCOperand::createImm(Literal);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000516}
517
518MCOperand AMDGPUDisassembler::decodeIntImmed(unsigned Imm) {
Artem Tamazov212a2512016-05-24 12:05:16 +0000519 using namespace AMDGPU::EncValues;
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000520
Artem Tamazov212a2512016-05-24 12:05:16 +0000521 assert(Imm >= INLINE_INTEGER_C_MIN && Imm <= INLINE_INTEGER_C_MAX);
522 return MCOperand::createImm((Imm <= INLINE_INTEGER_C_POSITIVE_MAX) ?
523 (static_cast<int64_t>(Imm) - INLINE_INTEGER_C_MIN) :
524 (INLINE_INTEGER_C_POSITIVE_MAX - static_cast<int64_t>(Imm)));
525 // Cast prevents negative overflow.
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000526}
527
Matt Arsenault4bd72362016-12-10 00:39:12 +0000528static int64_t getInlineImmVal32(unsigned Imm) {
529 switch (Imm) {
530 case 240:
531 return FloatToBits(0.5f);
532 case 241:
533 return FloatToBits(-0.5f);
534 case 242:
535 return FloatToBits(1.0f);
536 case 243:
537 return FloatToBits(-1.0f);
538 case 244:
539 return FloatToBits(2.0f);
540 case 245:
541 return FloatToBits(-2.0f);
542 case 246:
543 return FloatToBits(4.0f);
544 case 247:
545 return FloatToBits(-4.0f);
546 case 248: // 1 / (2 * PI)
547 return 0x3e22f983;
548 default:
549 llvm_unreachable("invalid fp inline imm");
550 }
551}
552
553static int64_t getInlineImmVal64(unsigned Imm) {
554 switch (Imm) {
555 case 240:
556 return DoubleToBits(0.5);
557 case 241:
558 return DoubleToBits(-0.5);
559 case 242:
560 return DoubleToBits(1.0);
561 case 243:
562 return DoubleToBits(-1.0);
563 case 244:
564 return DoubleToBits(2.0);
565 case 245:
566 return DoubleToBits(-2.0);
567 case 246:
568 return DoubleToBits(4.0);
569 case 247:
570 return DoubleToBits(-4.0);
571 case 248: // 1 / (2 * PI)
572 return 0x3fc45f306dc9c882;
573 default:
574 llvm_unreachable("invalid fp inline imm");
575 }
576}
577
578static int64_t getInlineImmVal16(unsigned Imm) {
579 switch (Imm) {
580 case 240:
581 return 0x3800;
582 case 241:
583 return 0xB800;
584 case 242:
585 return 0x3C00;
586 case 243:
587 return 0xBC00;
588 case 244:
589 return 0x4000;
590 case 245:
591 return 0xC000;
592 case 246:
593 return 0x4400;
594 case 247:
595 return 0xC400;
596 case 248: // 1 / (2 * PI)
597 return 0x3118;
598 default:
599 llvm_unreachable("invalid fp inline imm");
600 }
601}
602
603MCOperand AMDGPUDisassembler::decodeFPImmed(OpWidthTy Width, unsigned Imm) {
Artem Tamazov212a2512016-05-24 12:05:16 +0000604 assert(Imm >= AMDGPU::EncValues::INLINE_FLOATING_C_MIN
605 && Imm <= AMDGPU::EncValues::INLINE_FLOATING_C_MAX);
Matt Arsenault4bd72362016-12-10 00:39:12 +0000606
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000607 // ToDo: case 248: 1/(2*PI) - is allowed only on VI
Matt Arsenault4bd72362016-12-10 00:39:12 +0000608 switch (Width) {
609 case OPW32:
610 return MCOperand::createImm(getInlineImmVal32(Imm));
611 case OPW64:
612 return MCOperand::createImm(getInlineImmVal64(Imm));
613 case OPW16:
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000614 case OPWV216:
Matt Arsenault4bd72362016-12-10 00:39:12 +0000615 return MCOperand::createImm(getInlineImmVal16(Imm));
616 default:
617 llvm_unreachable("implement me");
Nikolay Haustov161a1582016-02-25 16:09:14 +0000618 }
Nikolay Haustov161a1582016-02-25 16:09:14 +0000619}
620
Artem Tamazov212a2512016-05-24 12:05:16 +0000621unsigned AMDGPUDisassembler::getVgprClassId(const OpWidthTy Width) const {
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000622 using namespace AMDGPU;
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000623
Artem Tamazov212a2512016-05-24 12:05:16 +0000624 assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
625 switch (Width) {
626 default: // fall
Matt Arsenault4bd72362016-12-10 00:39:12 +0000627 case OPW32:
628 case OPW16:
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000629 case OPWV216:
Matt Arsenault4bd72362016-12-10 00:39:12 +0000630 return VGPR_32RegClassID;
Artem Tamazov212a2512016-05-24 12:05:16 +0000631 case OPW64: return VReg_64RegClassID;
632 case OPW128: return VReg_128RegClassID;
633 }
634}
635
636unsigned AMDGPUDisassembler::getSgprClassId(const OpWidthTy Width) const {
637 using namespace AMDGPU;
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000638
Artem Tamazov212a2512016-05-24 12:05:16 +0000639 assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
640 switch (Width) {
641 default: // fall
Matt Arsenault4bd72362016-12-10 00:39:12 +0000642 case OPW32:
643 case OPW16:
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000644 case OPWV216:
Matt Arsenault4bd72362016-12-10 00:39:12 +0000645 return SGPR_32RegClassID;
Artem Tamazov212a2512016-05-24 12:05:16 +0000646 case OPW64: return SGPR_64RegClassID;
647 case OPW128: return SGPR_128RegClassID;
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000648 case OPW256: return SGPR_256RegClassID;
649 case OPW512: return SGPR_512RegClassID;
Artem Tamazov212a2512016-05-24 12:05:16 +0000650 }
651}
652
653unsigned AMDGPUDisassembler::getTtmpClassId(const OpWidthTy Width) const {
654 using namespace AMDGPU;
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000655
Artem Tamazov212a2512016-05-24 12:05:16 +0000656 assert(OPW_FIRST_ <= Width && Width < OPW_LAST_);
657 switch (Width) {
658 default: // fall
Matt Arsenault4bd72362016-12-10 00:39:12 +0000659 case OPW32:
660 case OPW16:
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000661 case OPWV216:
Matt Arsenault4bd72362016-12-10 00:39:12 +0000662 return TTMP_32RegClassID;
Artem Tamazov212a2512016-05-24 12:05:16 +0000663 case OPW64: return TTMP_64RegClassID;
664 case OPW128: return TTMP_128RegClassID;
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000665 case OPW256: return TTMP_256RegClassID;
666 case OPW512: return TTMP_512RegClassID;
Artem Tamazov212a2512016-05-24 12:05:16 +0000667 }
668}
669
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000670int AMDGPUDisassembler::getTTmpIdx(unsigned Val) const {
671 using namespace AMDGPU::EncValues;
672
673 unsigned TTmpMin = isGFX9() ? TTMP_GFX9_MIN : TTMP_VI_MIN;
674 unsigned TTmpMax = isGFX9() ? TTMP_GFX9_MAX : TTMP_VI_MAX;
675
676 return (TTmpMin <= Val && Val <= TTmpMax)? Val - TTmpMin : -1;
677}
678
Artem Tamazov212a2512016-05-24 12:05:16 +0000679MCOperand AMDGPUDisassembler::decodeSrcOp(const OpWidthTy Width, unsigned Val) const {
680 using namespace AMDGPU::EncValues;
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000681
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000682 assert(Val < 512); // enum9
683
Artem Tamazov212a2512016-05-24 12:05:16 +0000684 if (VGPR_MIN <= Val && Val <= VGPR_MAX) {
685 return createRegOperand(getVgprClassId(Width), Val - VGPR_MIN);
686 }
Artem Tamazovb49c3362016-05-26 15:52:16 +0000687 if (Val <= SGPR_MAX) {
688 assert(SGPR_MIN == 0); // "SGPR_MIN <= Val" is always true and causes compilation warning.
Artem Tamazov212a2512016-05-24 12:05:16 +0000689 return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN);
690 }
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000691
692 int TTmpIdx = getTTmpIdx(Val);
693 if (TTmpIdx >= 0) {
694 return createSRegOperand(getTtmpClassId(Width), TTmpIdx);
Artem Tamazov212a2512016-05-24 12:05:16 +0000695 }
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000696
Artem Tamazov212a2512016-05-24 12:05:16 +0000697 if (INLINE_INTEGER_C_MIN <= Val && Val <= INLINE_INTEGER_C_MAX)
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000698 return decodeIntImmed(Val);
699
Artem Tamazov212a2512016-05-24 12:05:16 +0000700 if (INLINE_FLOATING_C_MIN <= Val && Val <= INLINE_FLOATING_C_MAX)
Matt Arsenault4bd72362016-12-10 00:39:12 +0000701 return decodeFPImmed(Width, Val);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000702
Artem Tamazov212a2512016-05-24 12:05:16 +0000703 if (Val == LITERAL_CONST)
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000704 return decodeLiteralConstant();
705
Matt Arsenault4bd72362016-12-10 00:39:12 +0000706 switch (Width) {
707 case OPW32:
708 case OPW16:
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000709 case OPWV216:
Matt Arsenault4bd72362016-12-10 00:39:12 +0000710 return decodeSpecialReg32(Val);
711 case OPW64:
712 return decodeSpecialReg64(Val);
713 default:
714 llvm_unreachable("unexpected immediate type");
715 }
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000716}
717
Dmitry Preobrazhensky27134952017-12-22 15:18:06 +0000718MCOperand AMDGPUDisassembler::decodeDstOp(const OpWidthTy Width, unsigned Val) const {
719 using namespace AMDGPU::EncValues;
720
721 assert(Val < 128);
722 assert(Width == OPW256 || Width == OPW512);
723
724 if (Val <= SGPR_MAX) {
725 assert(SGPR_MIN == 0); // "SGPR_MIN <= Val" is always true and causes compilation warning.
726 return createSRegOperand(getSgprClassId(Width), Val - SGPR_MIN);
727 }
728
729 int TTmpIdx = getTTmpIdx(Val);
730 if (TTmpIdx >= 0) {
731 return createSRegOperand(getTtmpClassId(Width), TTmpIdx);
732 }
733
734 llvm_unreachable("unknown dst register");
735}
736
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000737MCOperand AMDGPUDisassembler::decodeSpecialReg32(unsigned Val) const {
738 using namespace AMDGPU;
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000739
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000740 switch (Val) {
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000741 case 102: return createRegOperand(FLAT_SCR_LO);
742 case 103: return createRegOperand(FLAT_SCR_HI);
Dmitry Preobrazhensky3afbd822018-01-10 14:22:19 +0000743 case 104: return createRegOperand(XNACK_MASK_LO);
744 case 105: return createRegOperand(XNACK_MASK_HI);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000745 case 106: return createRegOperand(VCC_LO);
746 case 107: return createRegOperand(VCC_HI);
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000747 case 108: assert(!isGFX9()); return createRegOperand(TBA_LO);
748 case 109: assert(!isGFX9()); return createRegOperand(TBA_HI);
749 case 110: assert(!isGFX9()); return createRegOperand(TMA_LO);
750 case 111: assert(!isGFX9()); return createRegOperand(TMA_HI);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000751 case 124: return createRegOperand(M0);
752 case 126: return createRegOperand(EXEC_LO);
753 case 127: return createRegOperand(EXEC_HI);
Matt Arsenaulta3b3b482017-02-18 18:41:41 +0000754 case 235: return createRegOperand(SRC_SHARED_BASE);
755 case 236: return createRegOperand(SRC_SHARED_LIMIT);
756 case 237: return createRegOperand(SRC_PRIVATE_BASE);
757 case 238: return createRegOperand(SRC_PRIVATE_LIMIT);
758 // TODO: SRC_POPS_EXITING_WAVE_ID
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000759 // ToDo: no support for vccz register
760 case 251: break;
761 // ToDo: no support for execz register
762 case 252: break;
763 case 253: return createRegOperand(SCC);
764 default: break;
Tom Stellarde1818af2016-02-18 03:42:32 +0000765 }
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000766 return errOperand(Val, "unknown operand encoding " + Twine(Val));
Tom Stellarde1818af2016-02-18 03:42:32 +0000767}
768
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000769MCOperand AMDGPUDisassembler::decodeSpecialReg64(unsigned Val) const {
770 using namespace AMDGPU;
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000771
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000772 switch (Val) {
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000773 case 102: return createRegOperand(FLAT_SCR);
Dmitry Preobrazhensky3afbd822018-01-10 14:22:19 +0000774 case 104: return createRegOperand(XNACK_MASK);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000775 case 106: return createRegOperand(VCC);
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000776 case 108: assert(!isGFX9()); return createRegOperand(TBA);
777 case 110: assert(!isGFX9()); return createRegOperand(TMA);
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000778 case 126: return createRegOperand(EXEC);
779 default: break;
Tom Stellarde1818af2016-02-18 03:42:32 +0000780 }
Nikolay Haustovac106ad2016-03-01 13:57:29 +0000781 return errOperand(Val, "unknown operand encoding " + Twine(Val));
Tom Stellarde1818af2016-02-18 03:42:32 +0000782}
783
Sam Kolton549c89d2017-06-21 08:53:38 +0000784MCOperand AMDGPUDisassembler::decodeSDWASrc(const OpWidthTy Width,
Dmitry Preobrazhensky6b65f7c2018-01-17 14:00:48 +0000785 const unsigned Val) const {
Sam Kolton363f47a2017-05-26 15:52:00 +0000786 using namespace AMDGPU::SDWA;
Dmitry Preobrazhensky6b65f7c2018-01-17 14:00:48 +0000787 using namespace AMDGPU::EncValues;
Sam Kolton363f47a2017-05-26 15:52:00 +0000788
Sam Kolton549c89d2017-06-21 08:53:38 +0000789 if (STI.getFeatureBits()[AMDGPU::FeatureGFX9]) {
Sam Koltona179d252017-06-27 15:02:23 +0000790 // XXX: static_cast<int> is needed to avoid stupid warning:
791 // compare with unsigned is always true
792 if (SDWA9EncValues::SRC_VGPR_MIN <= static_cast<int>(Val) &&
Sam Kolton549c89d2017-06-21 08:53:38 +0000793 Val <= SDWA9EncValues::SRC_VGPR_MAX) {
794 return createRegOperand(getVgprClassId(Width),
795 Val - SDWA9EncValues::SRC_VGPR_MIN);
796 }
797 if (SDWA9EncValues::SRC_SGPR_MIN <= Val &&
798 Val <= SDWA9EncValues::SRC_SGPR_MAX) {
799 return createSRegOperand(getSgprClassId(Width),
800 Val - SDWA9EncValues::SRC_SGPR_MIN);
801 }
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000802 if (SDWA9EncValues::SRC_TTMP_MIN <= Val &&
803 Val <= SDWA9EncValues::SRC_TTMP_MAX) {
804 return createSRegOperand(getTtmpClassId(Width),
805 Val - SDWA9EncValues::SRC_TTMP_MIN);
806 }
Sam Kolton549c89d2017-06-21 08:53:38 +0000807
Dmitry Preobrazhensky6b65f7c2018-01-17 14:00:48 +0000808 const unsigned SVal = Val - SDWA9EncValues::SRC_SGPR_MIN;
809
810 if (INLINE_INTEGER_C_MIN <= SVal && SVal <= INLINE_INTEGER_C_MAX)
811 return decodeIntImmed(SVal);
812
813 if (INLINE_FLOATING_C_MIN <= SVal && SVal <= INLINE_FLOATING_C_MAX)
814 return decodeFPImmed(Width, SVal);
815
816 return decodeSpecialReg32(SVal);
Sam Kolton549c89d2017-06-21 08:53:38 +0000817 } else if (STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]) {
818 return createRegOperand(getVgprClassId(Width), Val);
Sam Kolton363f47a2017-05-26 15:52:00 +0000819 }
Sam Kolton549c89d2017-06-21 08:53:38 +0000820 llvm_unreachable("unsupported target");
Sam Kolton363f47a2017-05-26 15:52:00 +0000821}
822
Sam Kolton549c89d2017-06-21 08:53:38 +0000823MCOperand AMDGPUDisassembler::decodeSDWASrc16(unsigned Val) const {
824 return decodeSDWASrc(OPW16, Val);
Sam Kolton363f47a2017-05-26 15:52:00 +0000825}
826
Sam Kolton549c89d2017-06-21 08:53:38 +0000827MCOperand AMDGPUDisassembler::decodeSDWASrc32(unsigned Val) const {
828 return decodeSDWASrc(OPW32, Val);
Sam Kolton363f47a2017-05-26 15:52:00 +0000829}
830
Sam Kolton549c89d2017-06-21 08:53:38 +0000831MCOperand AMDGPUDisassembler::decodeSDWAVopcDst(unsigned Val) const {
Sam Kolton363f47a2017-05-26 15:52:00 +0000832 using namespace AMDGPU::SDWA;
833
Sam Kolton549c89d2017-06-21 08:53:38 +0000834 assert(STI.getFeatureBits()[AMDGPU::FeatureGFX9] &&
835 "SDWAVopcDst should be present only on GFX9");
Sam Kolton363f47a2017-05-26 15:52:00 +0000836 if (Val & SDWA9EncValues::VOPC_DST_VCC_MASK) {
837 Val &= SDWA9EncValues::VOPC_DST_SGPR_MASK;
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000838
839 int TTmpIdx = getTTmpIdx(Val);
840 if (TTmpIdx >= 0) {
841 return createSRegOperand(getTtmpClassId(OPW64), TTmpIdx);
842 } else if (Val > AMDGPU::EncValues::SGPR_MAX) {
Sam Kolton363f47a2017-05-26 15:52:00 +0000843 return decodeSpecialReg64(Val);
844 } else {
845 return createSRegOperand(getSgprClassId(OPW64), Val);
846 }
847 } else {
848 return createRegOperand(AMDGPU::VCC);
849 }
850}
851
Dmitry Preobrazhenskyac2b0262017-12-11 15:23:20 +0000852bool AMDGPUDisassembler::isVI() const {
853 return STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands];
854}
855
856bool AMDGPUDisassembler::isGFX9() const {
857 return STI.getFeatureBits()[AMDGPU::FeatureGFX9];
858}
859
Sam Kolton3381d7a2016-10-06 13:46:08 +0000860//===----------------------------------------------------------------------===//
861// AMDGPUSymbolizer
862//===----------------------------------------------------------------------===//
Matt Arsenaultf3dd8632016-11-01 00:55:14 +0000863
Sam Kolton3381d7a2016-10-06 13:46:08 +0000864// Try to find symbol name for specified label
865bool AMDGPUSymbolizer::tryAddingSymbolicOperand(MCInst &Inst,
866 raw_ostream &/*cStream*/, int64_t Value,
867 uint64_t /*Address*/, bool IsBranch,
868 uint64_t /*Offset*/, uint64_t /*InstSize*/) {
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000869 using SymbolInfoTy = std::tuple<uint64_t, StringRef, uint8_t>;
870 using SectionSymbolsTy = std::vector<SymbolInfoTy>;
Sam Kolton3381d7a2016-10-06 13:46:08 +0000871
872 if (!IsBranch) {
873 return false;
874 }
875
876 auto *Symbols = static_cast<SectionSymbolsTy *>(DisInfo);
877 auto Result = std::find_if(Symbols->begin(), Symbols->end(),
878 [Value](const SymbolInfoTy& Val) {
879 return std::get<0>(Val) == static_cast<uint64_t>(Value)
880 && std::get<2>(Val) == ELF::STT_NOTYPE;
881 });
882 if (Result != Symbols->end()) {
883 auto *Sym = Ctx.getOrCreateSymbol(std::get<1>(*Result));
884 const auto *Add = MCSymbolRefExpr::create(Sym, Ctx);
885 Inst.addOperand(MCOperand::createExpr(Add));
886 return true;
887 }
888 return false;
889}
890
Matt Arsenault92b355b2016-11-15 19:34:37 +0000891void AMDGPUSymbolizer::tryAddingPcLoadReferenceComment(raw_ostream &cStream,
892 int64_t Value,
893 uint64_t Address) {
894 llvm_unreachable("unimplemented");
895}
896
Sam Kolton3381d7a2016-10-06 13:46:08 +0000897//===----------------------------------------------------------------------===//
898// Initialization
899//===----------------------------------------------------------------------===//
900
901static MCSymbolizer *createAMDGPUSymbolizer(const Triple &/*TT*/,
902 LLVMOpInfoCallback /*GetOpInfo*/,
903 LLVMSymbolLookupCallback /*SymbolLookUp*/,
Matt Arsenaultf3dd8632016-11-01 00:55:14 +0000904 void *DisInfo,
Sam Kolton3381d7a2016-10-06 13:46:08 +0000905 MCContext *Ctx,
906 std::unique_ptr<MCRelocationInfo> &&RelInfo) {
907 return new AMDGPUSymbolizer(*Ctx, std::move(RelInfo), DisInfo);
908}
909
Tom Stellarde1818af2016-02-18 03:42:32 +0000910static MCDisassembler *createAMDGPUDisassembler(const Target &T,
911 const MCSubtargetInfo &STI,
912 MCContext &Ctx) {
Matt Arsenaultcad7fa82017-12-13 21:07:51 +0000913 return new AMDGPUDisassembler(STI, Ctx, T.createMCInstrInfo());
Tom Stellarde1818af2016-02-18 03:42:32 +0000914}
915
916extern "C" void LLVMInitializeAMDGPUDisassembler() {
Mehdi Aminif42454b2016-10-09 23:00:34 +0000917 TargetRegistry::RegisterMCDisassembler(getTheGCNTarget(),
918 createAMDGPUDisassembler);
919 TargetRegistry::RegisterMCSymbolizer(getTheGCNTarget(),
920 createAMDGPUSymbolizer);
Tom Stellarde1818af2016-02-18 03:42:32 +0000921}