blob: d31d33ab4de9b7d2f58184d8395a4a1c5a2b193b [file] [log] [blame]
Changpeng Fangb28fe032016-09-01 17:54:54 +00001//===-- MIMGInstructions.td - MIMG Instruction Defintions -----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10class MIMG_Mask <string op, int channels> {
11 string Op = op;
12 int Channels = channels;
13}
14
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +000015class MIMG_Atomic_Size <string op, bit is32Bit> {
16 string Op = op;
17 int AtomicSize = !if(is32Bit, 1, 2);
18}
19
Changpeng Fangb28fe032016-09-01 17:54:54 +000020class mimg <bits<7> si, bits<7> vi = si> {
21 field bits<7> SI = si;
22 field bits<7> VI = vi;
23}
24
25class MIMG_Helper <dag outs, dag ins, string asm,
26 string dns=""> : MIMG<outs, ins, asm,[]> {
27 let mayLoad = 1;
28 let mayStore = 0;
29 let hasPostISelHook = 1;
30 let DecoderNamespace = dns;
31 let isAsmParserOnly = !if(!eq(dns,""), 1, 0);
32 let AsmMatchConverter = "cvtMIMG";
Tom Stellard244891d2016-12-20 15:52:17 +000033 let usesCustomInserter = 1;
Marek Olsakb83f5c92017-07-04 14:43:38 +000034 let SchedRW = [WriteVMEM];
Changpeng Fangb28fe032016-09-01 17:54:54 +000035}
36
37class MIMG_NoSampler_Helper <bits<7> op, string asm,
38 RegisterClass dst_rc,
39 RegisterClass addr_rc,
Changpeng Fang4737e892018-01-18 22:08:53 +000040 bit d16_bit=0,
Changpeng Fangb28fe032016-09-01 17:54:54 +000041 string dns=""> : MIMG_Helper <
42 (outs dst_rc:$vdata),
43 (ins addr_rc:$vaddr, SReg_256:$srsrc,
Matt Arsenault4b6a6cc2016-10-28 21:55:08 +000044 dmask:$dmask, unorm:$unorm, GLC:$glc, slc:$slc,
Changpeng Fangb28fe032016-09-01 17:54:54 +000045 r128:$r128, tfe:$tfe, lwe:$lwe, da:$da),
Changpeng Fang4737e892018-01-18 22:08:53 +000046 asm#" $vdata, $vaddr, $srsrc$dmask$unorm$glc$slc$r128$tfe$lwe$da"#!if(d16_bit, " d16", ""),
Changpeng Fangb28fe032016-09-01 17:54:54 +000047 dns>, MIMGe<op> {
48 let ssamp = 0;
Changpeng Fang4737e892018-01-18 22:08:53 +000049 let D16 = d16;
50}
51
52multiclass MIMG_NoSampler_Src_Helper_Helper <bits<7> op, string asm,
53 RegisterClass dst_rc,
54 int channels, bit d16_bit,
55 string suffix> {
56 def _V1 # suffix : MIMG_NoSampler_Helper <op, asm, dst_rc, VGPR_32, d16_bit,
57 !if(!eq(channels, 1), "AMDGPU", "")>,
58 MIMG_Mask<asm#"_V1"#suffix, channels>;
59 def _V2 # suffix : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_64, d16_bit>,
60 MIMG_Mask<asm#"_V2"#suffix, channels>;
61 def _V4 # suffix : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_128, d16_bit>,
62 MIMG_Mask<asm#"_V4"#suffix, channels>;
Changpeng Fangb28fe032016-09-01 17:54:54 +000063}
64
65multiclass MIMG_NoSampler_Src_Helper <bits<7> op, string asm,
66 RegisterClass dst_rc,
67 int channels> {
Changpeng Fang4737e892018-01-18 22:08:53 +000068 defm : MIMG_NoSampler_Src_Helper_Helper <op, asm, dst_rc, channels, 0, "">;
69
70 let d16 = 1 in {
71 let SubtargetPredicate = HasPackedD16VMem in {
72 defm : MIMG_NoSampler_Src_Helper_Helper <op, asm, dst_rc, channels, 1, "_D16">;
73 } // End HasPackedD16VMem.
74
75 let SubtargetPredicate = HasUnpackedD16VMem, DecoderNamespace = "GFX80_UNPACKED" in {
76 defm : MIMG_NoSampler_Src_Helper_Helper <op, asm, dst_rc, channels, 1, "_D16_gfx80">;
77 } // End HasUnpackedD16VMem.
78 } // End d16 = 1.
Changpeng Fangb28fe032016-09-01 17:54:54 +000079}
80
81multiclass MIMG_NoSampler <bits<7> op, string asm> {
82 defm _V1 : MIMG_NoSampler_Src_Helper <op, asm, VGPR_32, 1>;
83 defm _V2 : MIMG_NoSampler_Src_Helper <op, asm, VReg_64, 2>;
84 defm _V3 : MIMG_NoSampler_Src_Helper <op, asm, VReg_96, 3>;
85 defm _V4 : MIMG_NoSampler_Src_Helper <op, asm, VReg_128, 4>;
86}
87
88class MIMG_Store_Helper <bits<7> op, string asm,
89 RegisterClass data_rc,
Matt Arsenaultcad7fa82017-12-13 21:07:51 +000090 RegisterClass addr_rc,
Changpeng Fang4737e892018-01-18 22:08:53 +000091 bit d16_bit=0,
Matt Arsenaultcad7fa82017-12-13 21:07:51 +000092 string dns = ""> : MIMG_Helper <
Changpeng Fangb28fe032016-09-01 17:54:54 +000093 (outs),
94 (ins data_rc:$vdata, addr_rc:$vaddr, SReg_256:$srsrc,
Matt Arsenault4b6a6cc2016-10-28 21:55:08 +000095 dmask:$dmask, unorm:$unorm, GLC:$glc, slc:$slc,
Changpeng Fangb28fe032016-09-01 17:54:54 +000096 r128:$r128, tfe:$tfe, lwe:$lwe, da:$da),
Changpeng Fang4737e892018-01-18 22:08:53 +000097 asm#" $vdata, $vaddr, $srsrc$dmask$unorm$glc$slc$r128$tfe$lwe$da"#!if(d16_bit, " d16", ""), dns>, MIMGe<op> {
Changpeng Fangb28fe032016-09-01 17:54:54 +000098 let ssamp = 0;
Matt Arsenaultd94b63d2017-12-29 17:18:18 +000099 let mayLoad = 0;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000100 let mayStore = 1;
Matt Arsenaultd94b63d2017-12-29 17:18:18 +0000101 let hasSideEffects = 0;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000102 let hasPostISelHook = 0;
103 let DisableWQM = 1;
Changpeng Fang4737e892018-01-18 22:08:53 +0000104 let D16 = d16;
105}
106
107multiclass MIMG_Store_Addr_Helper_Helper <bits<7> op, string asm,
108 RegisterClass data_rc,
109 int channels, bit d16_bit,
110 string suffix> {
111 def _V1 # suffix : MIMG_Store_Helper <op, asm, data_rc, VGPR_32, d16_bit,
112 !if(!eq(channels, 1), "AMDGPU", "")>,
113 MIMG_Mask<asm#"_V1"#suffix, channels>;
114 def _V2 # suffix : MIMG_Store_Helper <op, asm, data_rc, VReg_64, d16_bit>,
115 MIMG_Mask<asm#"_V2"#suffix, channels>;
116 def _V4 # suffix : MIMG_Store_Helper <op, asm, data_rc, VReg_128, d16_bit>,
117 MIMG_Mask<asm#"_V4"#suffix, channels>;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000118}
119
120multiclass MIMG_Store_Addr_Helper <bits<7> op, string asm,
121 RegisterClass data_rc,
122 int channels> {
Changpeng Fang4737e892018-01-18 22:08:53 +0000123 defm : MIMG_Store_Addr_Helper_Helper <op, asm, data_rc, channels, 0, "">;
124
125 let d16 = 1 in {
126 let SubtargetPredicate = HasPackedD16VMem in {
127 defm : MIMG_Store_Addr_Helper_Helper <op, asm, data_rc, channels, 1, "_D16">;
128 } // End HasPackedD16VMem.
129
130 let SubtargetPredicate = HasUnpackedD16VMem, DecoderNamespace = "GFX80_UNPACKED" in {
131 defm : MIMG_Store_Addr_Helper_Helper <op, asm, data_rc, channels, 1, "_D16_gfx80">;
132 } // End HasUnpackedD16VMem.
133 } // End d16 = 1.
Changpeng Fangb28fe032016-09-01 17:54:54 +0000134}
135
136multiclass MIMG_Store <bits<7> op, string asm> {
137 defm _V1 : MIMG_Store_Addr_Helper <op, asm, VGPR_32, 1>;
138 defm _V2 : MIMG_Store_Addr_Helper <op, asm, VReg_64, 2>;
139 defm _V3 : MIMG_Store_Addr_Helper <op, asm, VReg_96, 3>;
140 defm _V4 : MIMG_Store_Addr_Helper <op, asm, VReg_128, 4>;
141}
142
143class MIMG_Atomic_Helper <string asm, RegisterClass data_rc,
Dmitry Preobrazhensky6cb42e72018-01-26 14:07:38 +0000144 RegisterClass addr_rc, string dns="",
145 bit enableDasm = 0> : MIMG_Helper <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000146 (outs data_rc:$vdst),
147 (ins data_rc:$vdata, addr_rc:$vaddr, SReg_256:$srsrc,
Matt Arsenault4b6a6cc2016-10-28 21:55:08 +0000148 dmask:$dmask, unorm:$unorm, GLC:$glc, slc:$slc,
Changpeng Fangb28fe032016-09-01 17:54:54 +0000149 r128:$r128, tfe:$tfe, lwe:$lwe, da:$da),
Dmitry Preobrazhensky6cb42e72018-01-26 14:07:38 +0000150 asm#" $vdst, $vaddr, $srsrc$dmask$unorm$glc$slc$r128$tfe$lwe$da",
151 !if(enableDasm, dns, "")> {
Matt Arsenaultd94b63d2017-12-29 17:18:18 +0000152 let mayLoad = 1;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000153 let mayStore = 1;
Matt Arsenaultd94b63d2017-12-29 17:18:18 +0000154 let hasSideEffects = 1; // FIXME: Remove this
Changpeng Fangb28fe032016-09-01 17:54:54 +0000155 let hasPostISelHook = 0;
156 let DisableWQM = 1;
157 let Constraints = "$vdst = $vdata";
158 let AsmMatchConverter = "cvtMIMGAtomic";
159}
160
161class MIMG_Atomic_Real_si<mimg op, string name, string asm,
Dmitry Preobrazhensky6cb42e72018-01-26 14:07:38 +0000162 RegisterClass data_rc, RegisterClass addr_rc, bit enableDasm> :
163 MIMG_Atomic_Helper<asm, data_rc, addr_rc, "SICI", enableDasm>,
Changpeng Fangb28fe032016-09-01 17:54:54 +0000164 SIMCInstr<name, SIEncodingFamily.SI>,
165 MIMGe<op.SI> {
166 let isCodeGenOnly = 0;
167 let AssemblerPredicates = [isSICI];
Changpeng Fangb28fe032016-09-01 17:54:54 +0000168 let DisableDecoder = DisableSIDecoder;
169}
170
171class MIMG_Atomic_Real_vi<mimg op, string name, string asm,
Dmitry Preobrazhensky6cb42e72018-01-26 14:07:38 +0000172 RegisterClass data_rc, RegisterClass addr_rc, bit enableDasm> :
173 MIMG_Atomic_Helper<asm, data_rc, addr_rc, "VI", enableDasm>,
Changpeng Fangb28fe032016-09-01 17:54:54 +0000174 SIMCInstr<name, SIEncodingFamily.VI>,
175 MIMGe<op.VI> {
176 let isCodeGenOnly = 0;
177 let AssemblerPredicates = [isVI];
Changpeng Fangb28fe032016-09-01 17:54:54 +0000178 let DisableDecoder = DisableVIDecoder;
179}
180
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000181multiclass MIMG_Atomic_Helper_m <mimg op,
182 string name,
183 string asm,
184 string key,
Dmitry Preobrazhensky6cb42e72018-01-26 14:07:38 +0000185 RegisterClass data_rc,
186 RegisterClass addr_rc,
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000187 bit is32Bit,
Dmitry Preobrazhensky6cb42e72018-01-26 14:07:38 +0000188 bit enableDasm = 0> {
Changpeng Fangb28fe032016-09-01 17:54:54 +0000189 let isPseudo = 1, isCodeGenOnly = 1 in {
190 def "" : MIMG_Atomic_Helper<asm, data_rc, addr_rc>,
191 SIMCInstr<name, SIEncodingFamily.NONE>;
192 }
193
194 let ssamp = 0 in {
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000195 def _si : MIMG_Atomic_Real_si<op, name, asm, data_rc, addr_rc, enableDasm>,
196 MIMG_Atomic_Size<key # "_si", is32Bit>;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000197
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000198 def _vi : MIMG_Atomic_Real_vi<op, name, asm, data_rc, addr_rc, enableDasm>,
199 MIMG_Atomic_Size<key # "_vi", is32Bit>;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000200 }
201}
202
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000203multiclass MIMG_Atomic_Addr_Helper_m <mimg op,
204 string name,
205 string asm,
206 RegisterClass data_rc,
207 bit is32Bit,
208 bit enableDasm = 0> {
Dmitry Preobrazhensky6cb42e72018-01-26 14:07:38 +0000209 // _V* variants have different address size, but the size is not encoded.
210 // So only one variant can be disassembled. V1 looks the safest to decode.
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000211 defm _V1 : MIMG_Atomic_Helper_m <op, name # "_V1", asm, asm # "_V1", data_rc, VGPR_32, is32Bit, enableDasm>;
212 defm _V2 : MIMG_Atomic_Helper_m <op, name # "_V2", asm, asm # "_V2", data_rc, VReg_64, is32Bit>;
213 defm _V4 : MIMG_Atomic_Helper_m <op, name # "_V3", asm, asm # "_V3", data_rc, VReg_128, is32Bit>;
214}
215
216multiclass MIMG_Atomic <mimg op, string asm,
217 RegisterClass data_rc_32 = VGPR_32, // 32-bit atomics
218 RegisterClass data_rc_64 = VReg_64> { // 64-bit atomics
219 // _V* variants have different dst size, but the size is encoded implicitly,
220 // using dmask and tfe. Only 32-bit variant is registered with disassembler.
221 // Other variants are reconstructed by disassembler using dmask and tfe.
222 defm _V1 : MIMG_Atomic_Addr_Helper_m <op, asm # "_V1", asm, data_rc_32, 1, 1>;
223 defm _V2 : MIMG_Atomic_Addr_Helper_m <op, asm # "_V2", asm, data_rc_64, 0>;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000224}
225
226class MIMG_Sampler_Helper <bits<7> op, string asm,
227 RegisterClass dst_rc,
228 RegisterClass src_rc,
Sam Koltonc01faa32016-11-15 13:39:07 +0000229 bit wqm,
Changpeng Fang4737e892018-01-18 22:08:53 +0000230 bit d16_bit=0,
Changpeng Fangb28fe032016-09-01 17:54:54 +0000231 string dns=""> : MIMG_Helper <
232 (outs dst_rc:$vdata),
233 (ins src_rc:$vaddr, SReg_256:$srsrc, SReg_128:$ssamp,
Matt Arsenault4b6a6cc2016-10-28 21:55:08 +0000234 dmask:$dmask, unorm:$unorm, GLC:$glc, slc:$slc,
Changpeng Fangb28fe032016-09-01 17:54:54 +0000235 r128:$r128, tfe:$tfe, lwe:$lwe, da:$da),
Changpeng Fang4737e892018-01-18 22:08:53 +0000236 asm#" $vdata, $vaddr, $srsrc, $ssamp$dmask$unorm$glc$slc$r128$tfe$lwe$da"#!if(d16_bit, " d16", ""),
Changpeng Fangb28fe032016-09-01 17:54:54 +0000237 dns>, MIMGe<op> {
238 let WQM = wqm;
Changpeng Fang4737e892018-01-18 22:08:53 +0000239 let D16 = d16;
240}
241
242multiclass MIMG_Sampler_Src_Helper_Helper <bits<7> op, string asm,
243 RegisterClass dst_rc,
244 int channels, bit wqm,
245 bit d16_bit, string suffix> {
246 def _V1 # suffix : MIMG_Sampler_Helper <op, asm, dst_rc, VGPR_32, wqm, d16_bit,
247 !if(!eq(channels, 1), "AMDGPU", "")>,
248 MIMG_Mask<asm#"_V1"#suffix, channels>;
249 def _V2 # suffix : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_64, wqm, d16_bit>,
250 MIMG_Mask<asm#"_V2"#suffix, channels>;
251 def _V4 # suffix : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_128, wqm, d16_bit>,
252 MIMG_Mask<asm#"_V4"#suffix, channels>;
253 def _V8 # suffix : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_256, wqm, d16_bit>,
254 MIMG_Mask<asm#"_V8"#suffix, channels>;
255 def _V16 # suffix : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_512, wqm, d16_bit>,
256 MIMG_Mask<asm#"_V16"#suffix, channels>;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000257}
258
259multiclass MIMG_Sampler_Src_Helper <bits<7> op, string asm,
260 RegisterClass dst_rc,
Sam Koltonc01faa32016-11-15 13:39:07 +0000261 int channels, bit wqm> {
Changpeng Fang4737e892018-01-18 22:08:53 +0000262 defm : MIMG_Sampler_Src_Helper_Helper <op, asm, dst_rc, channels, wqm, 0, "">;
263
264 let d16 = 1 in {
265 let SubtargetPredicate = HasPackedD16VMem in {
266 defm : MIMG_Sampler_Src_Helper_Helper <op, asm, dst_rc, channels, wqm, 1, "_D16">;
267 } // End HasPackedD16VMem.
268
269 let SubtargetPredicate = HasUnpackedD16VMem, DecoderNamespace = "GFX80_UNPACKED" in {
270 defm : MIMG_Sampler_Src_Helper_Helper <op, asm, dst_rc, channels, wqm, 1, "_D16_gfx80">;
271 } // End HasUnpackedD16VMem.
272 } // End d16 = 1.
Changpeng Fangb28fe032016-09-01 17:54:54 +0000273}
274
Sam Koltonc01faa32016-11-15 13:39:07 +0000275multiclass MIMG_Sampler <bits<7> op, string asm, bit wqm=0> {
Changpeng Fangb28fe032016-09-01 17:54:54 +0000276 defm _V1 : MIMG_Sampler_Src_Helper<op, asm, VGPR_32, 1, wqm>;
277 defm _V2 : MIMG_Sampler_Src_Helper<op, asm, VReg_64, 2, wqm>;
278 defm _V3 : MIMG_Sampler_Src_Helper<op, asm, VReg_96, 3, wqm>;
279 defm _V4 : MIMG_Sampler_Src_Helper<op, asm, VReg_128, 4, wqm>;
280}
281
282multiclass MIMG_Sampler_WQM <bits<7> op, string asm> : MIMG_Sampler<op, asm, 1>;
283
284class MIMG_Gather_Helper <bits<7> op, string asm,
285 RegisterClass dst_rc,
Changpeng Fang4737e892018-01-18 22:08:53 +0000286 RegisterClass src_rc, bit wqm, bit d16_bit=0> : MIMG <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000287 (outs dst_rc:$vdata),
288 (ins src_rc:$vaddr, SReg_256:$srsrc, SReg_128:$ssamp,
Matt Arsenault4b6a6cc2016-10-28 21:55:08 +0000289 dmask:$dmask, unorm:$unorm, GLC:$glc, slc:$slc,
Changpeng Fangb28fe032016-09-01 17:54:54 +0000290 r128:$r128, tfe:$tfe, lwe:$lwe, da:$da),
Changpeng Fang4737e892018-01-18 22:08:53 +0000291 asm#" $vdata, $vaddr, $srsrc, $ssamp$dmask$unorm$glc$slc$r128$tfe$lwe$da"#!if(d16_bit, " d16", ""),
Changpeng Fangb28fe032016-09-01 17:54:54 +0000292 []>, MIMGe<op> {
293 let mayLoad = 1;
294 let mayStore = 0;
295
296 // DMASK was repurposed for GATHER4. 4 components are always
297 // returned and DMASK works like a swizzle - it selects
298 // the component to fetch. The only useful DMASK values are
299 // 1=red, 2=green, 4=blue, 8=alpha. (e.g. 1 returns
300 // (red,red,red,red) etc.) The ISA document doesn't mention
301 // this.
302 // Therefore, disable all code which updates DMASK by setting this:
303 let Gather4 = 1;
304 let hasPostISelHook = 0;
305 let WQM = wqm;
Changpeng Fang4737e892018-01-18 22:08:53 +0000306 let D16 = d16;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000307
308 let isAsmParserOnly = 1; // TBD: fix it later
309}
310
Changpeng Fang4737e892018-01-18 22:08:53 +0000311
312multiclass MIMG_Gather_Src_Helper_Helper <bits<7> op, string asm,
313 RegisterClass dst_rc,
314 int channels, bit wqm,
315 bit d16_bit, string suffix> {
316 def _V1 # suffix : MIMG_Gather_Helper <op, asm, dst_rc, VGPR_32, wqm, d16_bit>,
317 MIMG_Mask<asm#"_V1"#suffix, channels>;
318 def _V2 # suffix : MIMG_Gather_Helper <op, asm, dst_rc, VReg_64, wqm, d16_bit>,
319 MIMG_Mask<asm#"_V2"#suffix, channels>;
320 def _V4 # suffix : MIMG_Gather_Helper <op, asm, dst_rc, VReg_128, wqm, d16_bit>,
321 MIMG_Mask<asm#"_V4"#suffix, channels>;
322 def _V8 # suffix : MIMG_Gather_Helper <op, asm, dst_rc, VReg_256, wqm, d16_bit>,
323 MIMG_Mask<asm#"_V8"#suffix, channels>;
324 def _V16 # suffix : MIMG_Gather_Helper <op, asm, dst_rc, VReg_512, wqm, d16_bit>,
325 MIMG_Mask<asm#"_V16"#suffix, channels>;
326}
327
Changpeng Fangb28fe032016-09-01 17:54:54 +0000328multiclass MIMG_Gather_Src_Helper <bits<7> op, string asm,
329 RegisterClass dst_rc,
Sam Koltonc01faa32016-11-15 13:39:07 +0000330 int channels, bit wqm> {
Changpeng Fang4737e892018-01-18 22:08:53 +0000331 defm : MIMG_Gather_Src_Helper_Helper<op, asm, dst_rc, channels, wqm, 0, "">;
332
333 let d16 = 1 in {
334 let SubtargetPredicate = HasPackedD16VMem in {
335 defm : MIMG_Gather_Src_Helper_Helper<op, asm, dst_rc, channels, wqm, 1, "_D16">;
336 } // End HasPackedD16VMem.
337
338 let SubtargetPredicate = HasUnpackedD16VMem, DecoderNamespace = "GFX80_UNPACKED" in {
339 defm : MIMG_Gather_Src_Helper_Helper<op, asm, dst_rc, channels, wqm, 1, "_D16_gfx80">;
340 } // End HasUnpackedD16VMem.
341 } // End d16 = 1.
Changpeng Fangb28fe032016-09-01 17:54:54 +0000342}
343
Sam Koltonc01faa32016-11-15 13:39:07 +0000344multiclass MIMG_Gather <bits<7> op, string asm, bit wqm=0> {
Changpeng Fangb28fe032016-09-01 17:54:54 +0000345 defm _V1 : MIMG_Gather_Src_Helper<op, asm, VGPR_32, 1, wqm>;
346 defm _V2 : MIMG_Gather_Src_Helper<op, asm, VReg_64, 2, wqm>;
347 defm _V3 : MIMG_Gather_Src_Helper<op, asm, VReg_96, 3, wqm>;
348 defm _V4 : MIMG_Gather_Src_Helper<op, asm, VReg_128, 4, wqm>;
349}
350
351multiclass MIMG_Gather_WQM <bits<7> op, string asm> : MIMG_Gather<op, asm, 1>;
352
353//===----------------------------------------------------------------------===//
354// MIMG Instructions
355//===----------------------------------------------------------------------===//
356let SubtargetPredicate = isGCN in {
357defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "image_load">;
358defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "image_load_mip">;
359//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"image_load_pck", 0x00000002>;
360//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"image_load_pck_sgn", 0x00000003>;
361//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"image_load_mip_pck", 0x00000004>;
362//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"image_load_mip_pck_sgn", 0x00000005>;
363defm IMAGE_STORE : MIMG_Store <0x00000008, "image_store">;
364defm IMAGE_STORE_MIP : MIMG_Store <0x00000009, "image_store_mip">;
365//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"image_store_pck", 0x0000000a>;
366//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"image_store_mip_pck", 0x0000000b>;
Matt Arsenault856777d2017-12-08 20:00:57 +0000367
368let mayLoad = 0, mayStore = 0 in {
Changpeng Fangb28fe032016-09-01 17:54:54 +0000369defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "image_get_resinfo">;
Matt Arsenault856777d2017-12-08 20:00:57 +0000370}
371
Changpeng Fangb28fe032016-09-01 17:54:54 +0000372defm IMAGE_ATOMIC_SWAP : MIMG_Atomic <mimg<0x0f, 0x10>, "image_atomic_swap">;
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000373defm IMAGE_ATOMIC_CMPSWAP : MIMG_Atomic <mimg<0x10, 0x11>, "image_atomic_cmpswap", VReg_64, VReg_128>;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000374defm IMAGE_ATOMIC_ADD : MIMG_Atomic <mimg<0x11, 0x12>, "image_atomic_add">;
375defm IMAGE_ATOMIC_SUB : MIMG_Atomic <mimg<0x12, 0x13>, "image_atomic_sub">;
376//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"image_atomic_rsub", 0x00000013>; -- not on VI
377defm IMAGE_ATOMIC_SMIN : MIMG_Atomic <mimg<0x14>, "image_atomic_smin">;
378defm IMAGE_ATOMIC_UMIN : MIMG_Atomic <mimg<0x15>, "image_atomic_umin">;
379defm IMAGE_ATOMIC_SMAX : MIMG_Atomic <mimg<0x16>, "image_atomic_smax">;
380defm IMAGE_ATOMIC_UMAX : MIMG_Atomic <mimg<0x17>, "image_atomic_umax">;
381defm IMAGE_ATOMIC_AND : MIMG_Atomic <mimg<0x18>, "image_atomic_and">;
382defm IMAGE_ATOMIC_OR : MIMG_Atomic <mimg<0x19>, "image_atomic_or">;
383defm IMAGE_ATOMIC_XOR : MIMG_Atomic <mimg<0x1a>, "image_atomic_xor">;
384defm IMAGE_ATOMIC_INC : MIMG_Atomic <mimg<0x1b>, "image_atomic_inc">;
385defm IMAGE_ATOMIC_DEC : MIMG_Atomic <mimg<0x1c>, "image_atomic_dec">;
386//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"image_atomic_fcmpswap", 0x0000001d>; -- not on VI
387//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"image_atomic_fmin", 0x0000001e>; -- not on VI
388//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"image_atomic_fmax", 0x0000001f>; -- not on VI
389defm IMAGE_SAMPLE : MIMG_Sampler_WQM <0x00000020, "image_sample">;
390defm IMAGE_SAMPLE_CL : MIMG_Sampler_WQM <0x00000021, "image_sample_cl">;
391defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "image_sample_d">;
392defm IMAGE_SAMPLE_D_CL : MIMG_Sampler <0x00000023, "image_sample_d_cl">;
393defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "image_sample_l">;
394defm IMAGE_SAMPLE_B : MIMG_Sampler_WQM <0x00000025, "image_sample_b">;
395defm IMAGE_SAMPLE_B_CL : MIMG_Sampler_WQM <0x00000026, "image_sample_b_cl">;
396defm IMAGE_SAMPLE_LZ : MIMG_Sampler <0x00000027, "image_sample_lz">;
397defm IMAGE_SAMPLE_C : MIMG_Sampler_WQM <0x00000028, "image_sample_c">;
398defm IMAGE_SAMPLE_C_CL : MIMG_Sampler_WQM <0x00000029, "image_sample_c_cl">;
399defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "image_sample_c_d">;
400defm IMAGE_SAMPLE_C_D_CL : MIMG_Sampler <0x0000002b, "image_sample_c_d_cl">;
401defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "image_sample_c_l">;
402defm IMAGE_SAMPLE_C_B : MIMG_Sampler_WQM <0x0000002d, "image_sample_c_b">;
403defm IMAGE_SAMPLE_C_B_CL : MIMG_Sampler_WQM <0x0000002e, "image_sample_c_b_cl">;
404defm IMAGE_SAMPLE_C_LZ : MIMG_Sampler <0x0000002f, "image_sample_c_lz">;
405defm IMAGE_SAMPLE_O : MIMG_Sampler_WQM <0x00000030, "image_sample_o">;
406defm IMAGE_SAMPLE_CL_O : MIMG_Sampler_WQM <0x00000031, "image_sample_cl_o">;
407defm IMAGE_SAMPLE_D_O : MIMG_Sampler <0x00000032, "image_sample_d_o">;
408defm IMAGE_SAMPLE_D_CL_O : MIMG_Sampler <0x00000033, "image_sample_d_cl_o">;
409defm IMAGE_SAMPLE_L_O : MIMG_Sampler <0x00000034, "image_sample_l_o">;
410defm IMAGE_SAMPLE_B_O : MIMG_Sampler_WQM <0x00000035, "image_sample_b_o">;
411defm IMAGE_SAMPLE_B_CL_O : MIMG_Sampler_WQM <0x00000036, "image_sample_b_cl_o">;
412defm IMAGE_SAMPLE_LZ_O : MIMG_Sampler <0x00000037, "image_sample_lz_o">;
413defm IMAGE_SAMPLE_C_O : MIMG_Sampler_WQM <0x00000038, "image_sample_c_o">;
414defm IMAGE_SAMPLE_C_CL_O : MIMG_Sampler_WQM <0x00000039, "image_sample_c_cl_o">;
415defm IMAGE_SAMPLE_C_D_O : MIMG_Sampler <0x0000003a, "image_sample_c_d_o">;
416defm IMAGE_SAMPLE_C_D_CL_O : MIMG_Sampler <0x0000003b, "image_sample_c_d_cl_o">;
417defm IMAGE_SAMPLE_C_L_O : MIMG_Sampler <0x0000003c, "image_sample_c_l_o">;
418defm IMAGE_SAMPLE_C_B_O : MIMG_Sampler_WQM <0x0000003d, "image_sample_c_b_o">;
419defm IMAGE_SAMPLE_C_B_CL_O : MIMG_Sampler_WQM <0x0000003e, "image_sample_c_b_cl_o">;
420defm IMAGE_SAMPLE_C_LZ_O : MIMG_Sampler <0x0000003f, "image_sample_c_lz_o">;
421defm IMAGE_GATHER4 : MIMG_Gather_WQM <0x00000040, "image_gather4">;
422defm IMAGE_GATHER4_CL : MIMG_Gather_WQM <0x00000041, "image_gather4_cl">;
423defm IMAGE_GATHER4_L : MIMG_Gather <0x00000044, "image_gather4_l">;
424defm IMAGE_GATHER4_B : MIMG_Gather_WQM <0x00000045, "image_gather4_b">;
425defm IMAGE_GATHER4_B_CL : MIMG_Gather_WQM <0x00000046, "image_gather4_b_cl">;
426defm IMAGE_GATHER4_LZ : MIMG_Gather <0x00000047, "image_gather4_lz">;
427defm IMAGE_GATHER4_C : MIMG_Gather_WQM <0x00000048, "image_gather4_c">;
428defm IMAGE_GATHER4_C_CL : MIMG_Gather_WQM <0x00000049, "image_gather4_c_cl">;
429defm IMAGE_GATHER4_C_L : MIMG_Gather <0x0000004c, "image_gather4_c_l">;
430defm IMAGE_GATHER4_C_B : MIMG_Gather_WQM <0x0000004d, "image_gather4_c_b">;
431defm IMAGE_GATHER4_C_B_CL : MIMG_Gather_WQM <0x0000004e, "image_gather4_c_b_cl">;
432defm IMAGE_GATHER4_C_LZ : MIMG_Gather <0x0000004f, "image_gather4_c_lz">;
433defm IMAGE_GATHER4_O : MIMG_Gather_WQM <0x00000050, "image_gather4_o">;
434defm IMAGE_GATHER4_CL_O : MIMG_Gather_WQM <0x00000051, "image_gather4_cl_o">;
435defm IMAGE_GATHER4_L_O : MIMG_Gather <0x00000054, "image_gather4_l_o">;
436defm IMAGE_GATHER4_B_O : MIMG_Gather_WQM <0x00000055, "image_gather4_b_o">;
437defm IMAGE_GATHER4_B_CL_O : MIMG_Gather <0x00000056, "image_gather4_b_cl_o">;
438defm IMAGE_GATHER4_LZ_O : MIMG_Gather <0x00000057, "image_gather4_lz_o">;
439defm IMAGE_GATHER4_C_O : MIMG_Gather_WQM <0x00000058, "image_gather4_c_o">;
440defm IMAGE_GATHER4_C_CL_O : MIMG_Gather_WQM <0x00000059, "image_gather4_c_cl_o">;
441defm IMAGE_GATHER4_C_L_O : MIMG_Gather <0x0000005c, "image_gather4_c_l_o">;
442defm IMAGE_GATHER4_C_B_O : MIMG_Gather_WQM <0x0000005d, "image_gather4_c_b_o">;
443defm IMAGE_GATHER4_C_B_CL_O : MIMG_Gather_WQM <0x0000005e, "image_gather4_c_b_cl_o">;
444defm IMAGE_GATHER4_C_LZ_O : MIMG_Gather <0x0000005f, "image_gather4_c_lz_o">;
Matt Arsenault856777d2017-12-08 20:00:57 +0000445
446let mayLoad = 0, mayStore = 0 in {
Changpeng Fangb28fe032016-09-01 17:54:54 +0000447defm IMAGE_GET_LOD : MIMG_Sampler_WQM <0x00000060, "image_get_lod">;
Matt Arsenault856777d2017-12-08 20:00:57 +0000448}
449
Changpeng Fangb28fe032016-09-01 17:54:54 +0000450defm IMAGE_SAMPLE_CD : MIMG_Sampler <0x00000068, "image_sample_cd">;
451defm IMAGE_SAMPLE_CD_CL : MIMG_Sampler <0x00000069, "image_sample_cd_cl">;
452defm IMAGE_SAMPLE_C_CD : MIMG_Sampler <0x0000006a, "image_sample_c_cd">;
453defm IMAGE_SAMPLE_C_CD_CL : MIMG_Sampler <0x0000006b, "image_sample_c_cd_cl">;
454defm IMAGE_SAMPLE_CD_O : MIMG_Sampler <0x0000006c, "image_sample_cd_o">;
455defm IMAGE_SAMPLE_CD_CL_O : MIMG_Sampler <0x0000006d, "image_sample_cd_cl_o">;
456defm IMAGE_SAMPLE_C_CD_O : MIMG_Sampler <0x0000006e, "image_sample_c_cd_o">;
457defm IMAGE_SAMPLE_C_CD_CL_O : MIMG_Sampler <0x0000006f, "image_sample_c_cd_cl_o">;
458//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"image_rsrc256", 0x0000007e>;
459//def IMAGE_SAMPLER : MIMG_NoPattern_ <"image_sampler", 0x0000007f>;
460}
461
462/********** ======================= **********/
463/********** Image sampling patterns **********/
464/********** ======================= **********/
465
Changpeng Fang4737e892018-01-18 22:08:53 +0000466// ImageSample for amdgcn
Changpeng Fangb28fe032016-09-01 17:54:54 +0000467// TODO:
Changpeng Fang4737e892018-01-18 22:08:53 +0000468// 1. Handle v4i32 rsrc type (Register Class for the instruction to be SReg_128).
469// 2. Add A16 support when we pass address of half type.
470multiclass ImageSamplePattern<SDPatternOperator name, MIMG opcode, ValueType dt, ValueType vt> {
Matt Arsenault90c75932017-10-03 00:06:41 +0000471 def : GCNPat<
Changpeng Fang8236fe12016-11-14 18:33:18 +0000472 (dt (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, i32:$dmask, i1:$unorm, i1:$glc,
Changpeng Fangb28fe032016-09-01 17:54:54 +0000473 i1:$slc, i1:$lwe, i1:$da)),
474 (opcode $addr, $rsrc, $sampler,
475 (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $slc),
476 0, 0, (as_i1imm $lwe), (as_i1imm $da))
477 >;
478}
479
Changpeng Fang4737e892018-01-18 22:08:53 +0000480multiclass ImageSampleDataPatterns<SDPatternOperator name, string opcode, ValueType dt, string suffix = ""> {
481 defm : ImageSamplePattern<name, !cast<MIMG>(opcode # _V1 # suffix), dt, f32>;
482 defm : ImageSamplePattern<name, !cast<MIMG>(opcode # _V2 # suffix), dt, v2f32>;
483 defm : ImageSamplePattern<name, !cast<MIMG>(opcode # _V4 # suffix), dt, v4f32>;
484 defm : ImageSamplePattern<name, !cast<MIMG>(opcode # _V8 # suffix), dt, v8f32>;
485 defm : ImageSamplePattern<name, !cast<MIMG>(opcode # _V16 # suffix), dt, v16f32>;
Changpeng Fang8236fe12016-11-14 18:33:18 +0000486}
487
Changpeng Fang4737e892018-01-18 22:08:53 +0000488// ImageSample patterns.
489multiclass ImageSamplePatterns<SDPatternOperator name, string opcode> {
490 defm : ImageSampleDataPatterns<name, !cast<string>(opcode # _V1), f32>;
491 defm : ImageSampleDataPatterns<name, !cast<string>(opcode # _V2), v2f32>;
492 defm : ImageSampleDataPatterns<name, !cast<string>(opcode # _V4), v4f32>;
493
494 let SubtargetPredicate = HasUnpackedD16VMem in {
495 defm : ImageSampleDataPatterns<name, !cast<string>(opcode # _V1), f16, "_D16_gfx80">;
496 } // End HasUnpackedD16VMem.
497
498 let SubtargetPredicate = HasPackedD16VMem in {
499 defm : ImageSampleDataPatterns<name, !cast<string>(opcode # _V1), f16, "_D16">;
500 defm : ImageSampleDataPatterns<name, !cast<string>(opcode # _V1), v2f16, "_D16">;
501 } // End HasPackedD16VMem.
Changpeng Fangb28fe032016-09-01 17:54:54 +0000502}
503
Changpeng Fang4737e892018-01-18 22:08:53 +0000504// ImageSample alternative patterns for illegal vector half Types.
505multiclass ImageSampleAltPatterns<SDPatternOperator name, string opcode> {
506 let SubtargetPredicate = HasUnpackedD16VMem in {
507 defm : ImageSampleDataPatterns<name, !cast<string>(opcode # _V2), v2i32, "_D16_gfx80">;
508 defm : ImageSampleDataPatterns<name, !cast<string>(opcode # _V4), v4i32, "_D16_gfx80">;
509 } // End HasUnpackedD16VMem.
Changpeng Fangb28fe032016-09-01 17:54:54 +0000510
Changpeng Fang4737e892018-01-18 22:08:53 +0000511 let SubtargetPredicate = HasPackedD16VMem in {
512 defm : ImageSampleDataPatterns<name, !cast<string>(opcode # _V1), i32, "_D16">;
513 defm : ImageSampleDataPatterns<name, !cast<string>(opcode # _V2), v2i32, "_D16">;
514 } // End HasPackedD16VMem.
Changpeng Fangb28fe032016-09-01 17:54:54 +0000515}
516
Changpeng Fang4737e892018-01-18 22:08:53 +0000517// ImageLoad for amdgcn.
Changpeng Fang8236fe12016-11-14 18:33:18 +0000518multiclass ImageLoadPattern<SDPatternOperator name, MIMG opcode, ValueType dt, ValueType vt> {
Matt Arsenault90c75932017-10-03 00:06:41 +0000519 def : GCNPat <
Changpeng Fang8236fe12016-11-14 18:33:18 +0000520 (dt (name vt:$addr, v8i32:$rsrc, i32:$dmask, i1:$glc, i1:$slc, i1:$lwe,
Tom Stellardfac248c2016-10-12 16:35:29 +0000521 i1:$da)),
522 (opcode $addr, $rsrc,
Changpeng Fangb28fe032016-09-01 17:54:54 +0000523 (as_i32imm $dmask), 1, (as_i1imm $glc), (as_i1imm $slc),
Tom Stellardfac248c2016-10-12 16:35:29 +0000524 0, 0, (as_i1imm $lwe), (as_i1imm $da))
525 >;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000526}
527
Changpeng Fang4737e892018-01-18 22:08:53 +0000528multiclass ImageLoadDataPatterns<SDPatternOperator name, string opcode, ValueType dt, string suffix = ""> {
529 defm : ImageLoadPattern<name, !cast<MIMG>(opcode # _V1 # suffix), dt, i32>;
530 defm : ImageLoadPattern<name, !cast<MIMG>(opcode # _V2 # suffix), dt, v2i32>;
531 defm : ImageLoadPattern<name, !cast<MIMG>(opcode # _V4 # suffix), dt, v4i32>;
Tom Stellardfac248c2016-10-12 16:35:29 +0000532}
533
Changpeng Fang4737e892018-01-18 22:08:53 +0000534// ImageLoad patterns.
Changpeng Fang8236fe12016-11-14 18:33:18 +0000535// TODO: support v3f32.
536multiclass ImageLoadPatterns<SDPatternOperator name, string opcode> {
537 defm : ImageLoadDataPatterns<name, !cast<string>(opcode # _V1), f32>;
538 defm : ImageLoadDataPatterns<name, !cast<string>(opcode # _V2), v2f32>;
539 defm : ImageLoadDataPatterns<name, !cast<string>(opcode # _V4), v4f32>;
Changpeng Fang4737e892018-01-18 22:08:53 +0000540
541 let SubtargetPredicate = HasUnpackedD16VMem in {
542 defm : ImageLoadDataPatterns<name, !cast<string>(opcode # _V1), f16, "_D16_gfx80">;
543 } // End HasUnpackedD16VMem.
544
545 let SubtargetPredicate = HasPackedD16VMem in {
546 defm : ImageLoadDataPatterns<name, !cast<string>(opcode # _V1), f16, "_D16">;
547 defm : ImageLoadDataPatterns<name, !cast<string>(opcode # _V1), v2f16, "_D16">;
548 } // End HasPackedD16VMem.
Changpeng Fang8236fe12016-11-14 18:33:18 +0000549}
550
Changpeng Fang4737e892018-01-18 22:08:53 +0000551// ImageLoad alternative patterns for illegal vector half Types.
552multiclass ImageLoadAltPatterns<SDPatternOperator name, string opcode> {
553 let SubtargetPredicate = HasUnpackedD16VMem in {
554 defm : ImageLoadDataPatterns<name, !cast<string>(opcode # _V2), v2i32, "_D16_gfx80">;
555 defm : ImageLoadDataPatterns<name, !cast<string>(opcode # _V4), v4i32, "_D16_gfx80">;
556 } // End HasUnPackedD16VMem.
557
558 let SubtargetPredicate = HasPackedD16VMem in {
559 defm : ImageLoadDataPatterns<name, !cast<string>(opcode # _V1), i32, "_D16">;
560 defm : ImageLoadDataPatterns<name, !cast<string>(opcode # _V2), v2i32, "_D16">;
561 } // End HasPackedD16VMem.
562}
563
564// ImageStore for amdgcn.
Changpeng Fang8236fe12016-11-14 18:33:18 +0000565multiclass ImageStorePattern<SDPatternOperator name, MIMG opcode, ValueType dt, ValueType vt> {
Matt Arsenault90c75932017-10-03 00:06:41 +0000566 def : GCNPat <
Changpeng Fang8236fe12016-11-14 18:33:18 +0000567 (name dt:$data, vt:$addr, v8i32:$rsrc, i32:$dmask, i1:$glc, i1:$slc,
Tom Stellardfac248c2016-10-12 16:35:29 +0000568 i1:$lwe, i1:$da),
569 (opcode $data, $addr, $rsrc,
Changpeng Fangb28fe032016-09-01 17:54:54 +0000570 (as_i32imm $dmask), 1, (as_i1imm $glc), (as_i1imm $slc),
Tom Stellardfac248c2016-10-12 16:35:29 +0000571 0, 0, (as_i1imm $lwe), (as_i1imm $da))
572 >;
573}
Changpeng Fangb28fe032016-09-01 17:54:54 +0000574
Changpeng Fang4737e892018-01-18 22:08:53 +0000575multiclass ImageStoreDataPatterns<SDPatternOperator name, string opcode, ValueType dt, string suffix = ""> {
576 defm : ImageStorePattern<name, !cast<MIMG>(opcode # _V1 # suffix), dt, i32>;
577 defm : ImageStorePattern<name, !cast<MIMG>(opcode # _V2 # suffix), dt, v2i32>;
578 defm : ImageStorePattern<name, !cast<MIMG>(opcode # _V4 # suffix), dt, v4i32>;
Changpeng Fang8236fe12016-11-14 18:33:18 +0000579}
580
Changpeng Fang4737e892018-01-18 22:08:53 +0000581// ImageStore patterns.
Changpeng Fang8236fe12016-11-14 18:33:18 +0000582// TODO: support v3f32.
Changpeng Fangb28fe032016-09-01 17:54:54 +0000583multiclass ImageStorePatterns<SDPatternOperator name, string opcode> {
Changpeng Fang8236fe12016-11-14 18:33:18 +0000584 defm : ImageStoreDataPatterns<name, !cast<string>(opcode # _V1), f32>;
585 defm : ImageStoreDataPatterns<name, !cast<string>(opcode # _V2), v2f32>;
586 defm : ImageStoreDataPatterns<name, !cast<string>(opcode # _V4), v4f32>;
Changpeng Fang4737e892018-01-18 22:08:53 +0000587
588 let SubtargetPredicate = HasUnpackedD16VMem in {
589 defm : ImageStoreDataPatterns<name, !cast<string>(opcode # _V1), f16, "_D16_gfx80">;
590 } // End HasUnpackedD16VMem.
591
592 let SubtargetPredicate = HasPackedD16VMem in {
593 defm : ImageStoreDataPatterns<name, !cast<string>(opcode # _V1), f16, "_D16">;
594 defm : ImageStoreDataPatterns<name, !cast<string>(opcode # _V1), v2f16, "_D16">;
595 } // End HasPackedD16VMem.
Changpeng Fangb28fe032016-09-01 17:54:54 +0000596}
597
Changpeng Fang4737e892018-01-18 22:08:53 +0000598// ImageStore alternative patterns.
599multiclass ImageStoreAltPatterns<SDPatternOperator name, string opcode> {
600 let SubtargetPredicate = HasUnpackedD16VMem in {
601 defm : ImageStoreDataPatterns<name, !cast<string>(opcode # _V2), v2i32, "_D16_gfx80">;
602 defm : ImageStoreDataPatterns<name, !cast<string>(opcode # _V4), v4i32, "_D16_gfx80">;
603 } // End HasUnpackedD16VMem.
604
605 let SubtargetPredicate = HasPackedD16VMem in {
606 defm : ImageStoreDataPatterns<name, !cast<string>(opcode # _V1), i32, "_D16">;
607 defm : ImageStoreDataPatterns<name, !cast<string>(opcode # _V2), v2i32, "_D16">;
608 } // End HasPackedD16VMem.
609}
610
611// ImageAtomic for amdgcn.
Matt Arsenault90c75932017-10-03 00:06:41 +0000612class ImageAtomicPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : GCNPat <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000613 (name i32:$vdata, vt:$addr, v8i32:$rsrc, imm:$r128, imm:$da, imm:$slc),
614 (opcode $vdata, $addr, $rsrc, 1, 1, 1, (as_i1imm $slc), (as_i1imm $r128), 0, 0, (as_i1imm $da))
615>;
616
Changpeng Fang4737e892018-01-18 22:08:53 +0000617// ImageAtomic patterns.
Changpeng Fangb28fe032016-09-01 17:54:54 +0000618multiclass ImageAtomicPatterns<SDPatternOperator name, string opcode> {
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000619 def : ImageAtomicPattern<name, !cast<MIMG>(opcode # _V1_V1), i32>;
620 def : ImageAtomicPattern<name, !cast<MIMG>(opcode # _V1_V2), v2i32>;
621 def : ImageAtomicPattern<name, !cast<MIMG>(opcode # _V1_V4), v4i32>;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000622}
623
Changpeng Fang4737e892018-01-18 22:08:53 +0000624// ImageAtomicCmpSwap for amdgcn.
Matt Arsenault90c75932017-10-03 00:06:41 +0000625class ImageAtomicCmpSwapPattern<MIMG opcode, ValueType vt> : GCNPat <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000626 (int_amdgcn_image_atomic_cmpswap i32:$vsrc, i32:$vcmp, vt:$addr, v8i32:$rsrc,
627 imm:$r128, imm:$da, imm:$slc),
628 (EXTRACT_SUBREG
629 (opcode (REG_SEQUENCE VReg_64, $vsrc, sub0, $vcmp, sub1),
630 $addr, $rsrc, 3, 1, 1, (as_i1imm $slc), (as_i1imm $r128), 0, 0, (as_i1imm $da)),
631 sub0)
632>;
633
Changpeng Fangb28fe032016-09-01 17:54:54 +0000634// ======= amdgcn Image Intrinsics ==============
635
Changpeng Fang4737e892018-01-18 22:08:53 +0000636// Image load.
Changpeng Fangb28fe032016-09-01 17:54:54 +0000637defm : ImageLoadPatterns<int_amdgcn_image_load, "IMAGE_LOAD">;
638defm : ImageLoadPatterns<int_amdgcn_image_load_mip, "IMAGE_LOAD_MIP">;
Changpeng Fang8236fe12016-11-14 18:33:18 +0000639defm : ImageLoadPatterns<int_amdgcn_image_getresinfo, "IMAGE_GET_RESINFO">;
Changpeng Fang4737e892018-01-18 22:08:53 +0000640defm : ImageLoadAltPatterns<SIImage_load, "IMAGE_LOAD">;
641defm : ImageLoadAltPatterns<SIImage_load_mip, "IMAGE_LOAD_MIP">;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000642
Changpeng Fang4737e892018-01-18 22:08:53 +0000643// Image store.
644defm : ImageStorePatterns<SIImage_store, "IMAGE_STORE">;
645defm : ImageStorePatterns<SIImage_store_mip, "IMAGE_STORE_MIP">;
646defm : ImageStoreAltPatterns<SIImage_store, "IMAGE_STORE">;
647defm : ImageStoreAltPatterns<SIImage_store_mip, "IMAGE_STORE_MIP">;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000648
Changpeng Fang4737e892018-01-18 22:08:53 +0000649// Basic sample.
650defm : ImageSamplePatterns<int_amdgcn_image_sample, "IMAGE_SAMPLE">;
651defm : ImageSamplePatterns<int_amdgcn_image_sample_cl, "IMAGE_SAMPLE_CL">;
652defm : ImageSamplePatterns<int_amdgcn_image_sample_d, "IMAGE_SAMPLE_D">;
653defm : ImageSamplePatterns<int_amdgcn_image_sample_d_cl, "IMAGE_SAMPLE_D_CL">;
654defm : ImageSamplePatterns<int_amdgcn_image_sample_l, "IMAGE_SAMPLE_L">;
655defm : ImageSamplePatterns<int_amdgcn_image_sample_b, "IMAGE_SAMPLE_B">;
656defm : ImageSamplePatterns<int_amdgcn_image_sample_b_cl, "IMAGE_SAMPLE_B_CL">;
657defm : ImageSamplePatterns<int_amdgcn_image_sample_lz, "IMAGE_SAMPLE_LZ">;
658defm : ImageSamplePatterns<int_amdgcn_image_sample_cd, "IMAGE_SAMPLE_CD">;
659defm : ImageSamplePatterns<int_amdgcn_image_sample_cd_cl, "IMAGE_SAMPLE_CD_CL">;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000660
Changpeng Fang4737e892018-01-18 22:08:53 +0000661// Sample with comparison.
662defm : ImageSamplePatterns<int_amdgcn_image_sample_c, "IMAGE_SAMPLE_C">;
663defm : ImageSamplePatterns<int_amdgcn_image_sample_c_cl, "IMAGE_SAMPLE_C_CL">;
664defm : ImageSamplePatterns<int_amdgcn_image_sample_c_d, "IMAGE_SAMPLE_C_D">;
665defm : ImageSamplePatterns<int_amdgcn_image_sample_c_d_cl, "IMAGE_SAMPLE_C_D_CL">;
666defm : ImageSamplePatterns<int_amdgcn_image_sample_c_l, "IMAGE_SAMPLE_C_L">;
667defm : ImageSamplePatterns<int_amdgcn_image_sample_c_b, "IMAGE_SAMPLE_C_B">;
668defm : ImageSamplePatterns<int_amdgcn_image_sample_c_b_cl, "IMAGE_SAMPLE_C_B_CL">;
669defm : ImageSamplePatterns<int_amdgcn_image_sample_c_lz, "IMAGE_SAMPLE_C_LZ">;
670defm : ImageSamplePatterns<int_amdgcn_image_sample_c_cd, "IMAGE_SAMPLE_C_CD">;
671defm : ImageSamplePatterns<int_amdgcn_image_sample_c_cd_cl, "IMAGE_SAMPLE_C_CD_CL">;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000672
Changpeng Fang4737e892018-01-18 22:08:53 +0000673// Sample with offsets.
674defm : ImageSamplePatterns<int_amdgcn_image_sample_o, "IMAGE_SAMPLE_O">;
675defm : ImageSamplePatterns<int_amdgcn_image_sample_cl_o, "IMAGE_SAMPLE_CL_O">;
676defm : ImageSamplePatterns<int_amdgcn_image_sample_d_o, "IMAGE_SAMPLE_D_O">;
677defm : ImageSamplePatterns<int_amdgcn_image_sample_d_cl_o, "IMAGE_SAMPLE_D_CL_O">;
678defm : ImageSamplePatterns<int_amdgcn_image_sample_l_o, "IMAGE_SAMPLE_L_O">;
679defm : ImageSamplePatterns<int_amdgcn_image_sample_b_o, "IMAGE_SAMPLE_B_O">;
680defm : ImageSamplePatterns<int_amdgcn_image_sample_b_cl_o, "IMAGE_SAMPLE_B_CL_O">;
681defm : ImageSamplePatterns<int_amdgcn_image_sample_lz_o, "IMAGE_SAMPLE_LZ_O">;
682defm : ImageSamplePatterns<int_amdgcn_image_sample_cd_o, "IMAGE_SAMPLE_CD_O">;
683defm : ImageSamplePatterns<int_amdgcn_image_sample_cd_cl_o, "IMAGE_SAMPLE_CD_CL_O">;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000684
Changpeng Fang4737e892018-01-18 22:08:53 +0000685// Sample with comparison and offsets.
686defm : ImageSamplePatterns<int_amdgcn_image_sample_c_o, "IMAGE_SAMPLE_C_O">;
687defm : ImageSamplePatterns<int_amdgcn_image_sample_c_cl_o, "IMAGE_SAMPLE_C_CL_O">;
688defm : ImageSamplePatterns<int_amdgcn_image_sample_c_d_o, "IMAGE_SAMPLE_C_D_O">;
689defm : ImageSamplePatterns<int_amdgcn_image_sample_c_d_cl_o, "IMAGE_SAMPLE_C_D_CL_O">;
690defm : ImageSamplePatterns<int_amdgcn_image_sample_c_l_o, "IMAGE_SAMPLE_C_L_O">;
691defm : ImageSamplePatterns<int_amdgcn_image_sample_c_b_o, "IMAGE_SAMPLE_C_B_O">;
692defm : ImageSamplePatterns<int_amdgcn_image_sample_c_b_cl_o, "IMAGE_SAMPLE_C_B_CL_O">;
693defm : ImageSamplePatterns<int_amdgcn_image_sample_c_lz_o, "IMAGE_SAMPLE_C_LZ_O">;
694defm : ImageSamplePatterns<int_amdgcn_image_sample_c_cd_o, "IMAGE_SAMPLE_C_CD_O">;
695defm : ImageSamplePatterns<int_amdgcn_image_sample_c_cd_cl_o, "IMAGE_SAMPLE_C_CD_CL_O">;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000696
Changpeng Fang4737e892018-01-18 22:08:53 +0000697// Basic gather4.
698defm : ImageSamplePatterns<int_amdgcn_image_gather4, "IMAGE_GATHER4">;
699defm : ImageSamplePatterns<int_amdgcn_image_gather4_cl, "IMAGE_GATHER4_CL">;
700defm : ImageSamplePatterns<int_amdgcn_image_gather4_l, "IMAGE_GATHER4_L">;
701defm : ImageSamplePatterns<int_amdgcn_image_gather4_b, "IMAGE_GATHER4_B">;
702defm : ImageSamplePatterns<int_amdgcn_image_gather4_b_cl, "IMAGE_GATHER4_B_CL">;
703defm : ImageSamplePatterns<int_amdgcn_image_gather4_lz, "IMAGE_GATHER4_LZ">;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000704
Changpeng Fang4737e892018-01-18 22:08:53 +0000705// Gather4 with comparison.
706defm : ImageSamplePatterns<int_amdgcn_image_gather4_c, "IMAGE_GATHER4_C">;
707defm : ImageSamplePatterns<int_amdgcn_image_gather4_c_cl, "IMAGE_GATHER4_C_CL">;
708defm : ImageSamplePatterns<int_amdgcn_image_gather4_c_l, "IMAGE_GATHER4_C_L">;
709defm : ImageSamplePatterns<int_amdgcn_image_gather4_c_b, "IMAGE_GATHER4_C_B">;
710defm : ImageSamplePatterns<int_amdgcn_image_gather4_c_b_cl, "IMAGE_GATHER4_C_B_CL">;
711defm : ImageSamplePatterns<int_amdgcn_image_gather4_c_lz, "IMAGE_GATHER4_C_LZ">;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000712
Changpeng Fang4737e892018-01-18 22:08:53 +0000713// Gather4 with offsets.
714defm : ImageSamplePatterns<int_amdgcn_image_gather4_o, "IMAGE_GATHER4_O">;
715defm : ImageSamplePatterns<int_amdgcn_image_gather4_cl_o, "IMAGE_GATHER4_CL_O">;
716defm : ImageSamplePatterns<int_amdgcn_image_gather4_l_o, "IMAGE_GATHER4_L_O">;
717defm : ImageSamplePatterns<int_amdgcn_image_gather4_b_o, "IMAGE_GATHER4_B_O">;
718defm : ImageSamplePatterns<int_amdgcn_image_gather4_b_cl_o, "IMAGE_GATHER4_B_CL_O">;
719defm : ImageSamplePatterns<int_amdgcn_image_gather4_lz_o, "IMAGE_GATHER4_LZ_O">;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000720
Changpeng Fang4737e892018-01-18 22:08:53 +0000721// Gather4 with comparison and offsets.
722defm : ImageSamplePatterns<int_amdgcn_image_gather4_c_o, "IMAGE_GATHER4_C_O">;
723defm : ImageSamplePatterns<int_amdgcn_image_gather4_c_cl_o, "IMAGE_GATHER4_C_CL_O">;
724defm : ImageSamplePatterns<int_amdgcn_image_gather4_c_l_o, "IMAGE_GATHER4_C_L_O">;
725defm : ImageSamplePatterns<int_amdgcn_image_gather4_c_b_o, "IMAGE_GATHER4_C_B_O">;
726defm : ImageSamplePatterns<int_amdgcn_image_gather4_c_b_cl_o, "IMAGE_GATHER4_C_B_CL_O">;
727defm : ImageSamplePatterns<int_amdgcn_image_gather4_c_lz_o, "IMAGE_GATHER4_C_LZ_O">;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000728
Changpeng Fang4737e892018-01-18 22:08:53 +0000729// Basic sample alternative.
730defm : ImageSampleAltPatterns<SIImage_sample, "IMAGE_SAMPLE">;
731defm : ImageSampleAltPatterns<SIImage_sample_cl, "IMAGE_SAMPLE_CL">;
732defm : ImageSampleAltPatterns<SIImage_sample_d, "IMAGE_SAMPLE_D">;
733defm : ImageSampleAltPatterns<SIImage_sample_d_cl, "IMAGE_SAMPLE_D_CL">;
734defm : ImageSampleAltPatterns<SIImage_sample_l, "IMAGE_SAMPLE_L">;
735defm : ImageSampleAltPatterns<SIImage_sample_b, "IMAGE_SAMPLE_B">;
736defm : ImageSampleAltPatterns<SIImage_sample_b_cl, "IMAGE_SAMPLE_B_CL">;
737defm : ImageSampleAltPatterns<SIImage_sample_lz, "IMAGE_SAMPLE_LZ">;
738defm : ImageSampleAltPatterns<SIImage_sample_cd, "IMAGE_SAMPLE_CD">;
739defm : ImageSampleAltPatterns<SIImage_sample_cd_cl, "IMAGE_SAMPLE_CD_CL">;
740
741// Sample with comparison alternative.
742defm : ImageSampleAltPatterns<SIImage_sample_c, "IMAGE_SAMPLE_C">;
743defm : ImageSampleAltPatterns<SIImage_sample_c_cl, "IMAGE_SAMPLE_C_CL">;
744defm : ImageSampleAltPatterns<SIImage_sample_c_d, "IMAGE_SAMPLE_C_D">;
745defm : ImageSampleAltPatterns<SIImage_sample_c_d_cl, "IMAGE_SAMPLE_C_D_CL">;
746defm : ImageSampleAltPatterns<SIImage_sample_c_l, "IMAGE_SAMPLE_C_L">;
747defm : ImageSampleAltPatterns<SIImage_sample_c_b, "IMAGE_SAMPLE_C_B">;
748defm : ImageSampleAltPatterns<SIImage_sample_c_b_cl, "IMAGE_SAMPLE_C_B_CL">;
749defm : ImageSampleAltPatterns<SIImage_sample_c_lz, "IMAGE_SAMPLE_C_LZ">;
750defm : ImageSampleAltPatterns<SIImage_sample_c_cd, "IMAGE_SAMPLE_C_CD">;
751defm : ImageSampleAltPatterns<SIImage_sample_c_cd_cl, "IMAGE_SAMPLE_C_CD_CL">;
752
753// Sample with offsets alternative.
754defm : ImageSampleAltPatterns<SIImage_sample_o, "IMAGE_SAMPLE_O">;
755defm : ImageSampleAltPatterns<SIImage_sample_cl_o, "IMAGE_SAMPLE_CL_O">;
756defm : ImageSampleAltPatterns<SIImage_sample_d_o, "IMAGE_SAMPLE_D_O">;
757defm : ImageSampleAltPatterns<SIImage_sample_d_cl_o, "IMAGE_SAMPLE_D_CL_O">;
758defm : ImageSampleAltPatterns<SIImage_sample_l_o, "IMAGE_SAMPLE_L_O">;
759defm : ImageSampleAltPatterns<SIImage_sample_b_o, "IMAGE_SAMPLE_B_O">;
760defm : ImageSampleAltPatterns<SIImage_sample_b_cl_o, "IMAGE_SAMPLE_B_CL_O">;
761defm : ImageSampleAltPatterns<SIImage_sample_lz_o, "IMAGE_SAMPLE_LZ_O">;
762defm : ImageSampleAltPatterns<SIImage_sample_cd_o, "IMAGE_SAMPLE_CD_O">;
763defm : ImageSampleAltPatterns<SIImage_sample_cd_cl_o, "IMAGE_SAMPLE_CD_CL_O">;
764
765// Sample with comparison and offsets alternative.
766defm : ImageSampleAltPatterns<SIImage_sample_c_o, "IMAGE_SAMPLE_C_O">;
767defm : ImageSampleAltPatterns<SIImage_sample_c_cl_o, "IMAGE_SAMPLE_C_CL_O">;
768defm : ImageSampleAltPatterns<SIImage_sample_c_d_o, "IMAGE_SAMPLE_C_D_O">;
769defm : ImageSampleAltPatterns<SIImage_sample_c_d_cl_o, "IMAGE_SAMPLE_C_D_CL_O">;
770defm : ImageSampleAltPatterns<SIImage_sample_c_l_o, "IMAGE_SAMPLE_C_L_O">;
771defm : ImageSampleAltPatterns<SIImage_sample_c_b_o, "IMAGE_SAMPLE_C_B_O">;
772defm : ImageSampleAltPatterns<SIImage_sample_c_b_cl_o, "IMAGE_SAMPLE_C_B_CL_O">;
773defm : ImageSampleAltPatterns<SIImage_sample_c_lz_o, "IMAGE_SAMPLE_C_LZ_O">;
774defm : ImageSampleAltPatterns<SIImage_sample_c_cd_o, "IMAGE_SAMPLE_C_CD_O">;
775defm : ImageSampleAltPatterns<SIImage_sample_c_cd_cl_o, "IMAGE_SAMPLE_C_CD_CL_O">;
776
777// Basic gather4 alternative.
778defm : ImageSampleAltPatterns<SIImage_gather4, "IMAGE_GATHER4">;
779defm : ImageSampleAltPatterns<SIImage_gather4_cl, "IMAGE_GATHER4_CL">;
780defm : ImageSampleAltPatterns<SIImage_gather4_l, "IMAGE_GATHER4_L">;
781defm : ImageSampleAltPatterns<SIImage_gather4_b, "IMAGE_GATHER4_B">;
782defm : ImageSampleAltPatterns<SIImage_gather4_b_cl, "IMAGE_GATHER4_B_CL">;
783defm : ImageSampleAltPatterns<SIImage_gather4_lz, "IMAGE_GATHER4_LZ">;
784
785// Gather4 with comparison alternative.
786defm : ImageSampleAltPatterns<SIImage_gather4_c, "IMAGE_GATHER4_C">;
787defm : ImageSampleAltPatterns<SIImage_gather4_c_cl, "IMAGE_GATHER4_C_CL">;
788defm : ImageSampleAltPatterns<SIImage_gather4_c_l, "IMAGE_GATHER4_C_L">;
789defm : ImageSampleAltPatterns<SIImage_gather4_c_b, "IMAGE_GATHER4_C_B">;
790defm : ImageSampleAltPatterns<SIImage_gather4_c_b_cl, "IMAGE_GATHER4_C_B_CL">;
791defm : ImageSampleAltPatterns<SIImage_gather4_c_lz, "IMAGE_GATHER4_C_LZ">;
792
793// Gather4 with offsets alternative.
794defm : ImageSampleAltPatterns<SIImage_gather4_o, "IMAGE_GATHER4_O">;
795defm : ImageSampleAltPatterns<SIImage_gather4_cl_o, "IMAGE_GATHER4_CL_O">;
796defm : ImageSampleAltPatterns<SIImage_gather4_l_o, "IMAGE_GATHER4_L_O">;
797defm : ImageSampleAltPatterns<SIImage_gather4_b_o, "IMAGE_GATHER4_B_O">;
798defm : ImageSampleAltPatterns<SIImage_gather4_b_cl_o, "IMAGE_GATHER4_B_CL_O">;
799defm : ImageSampleAltPatterns<SIImage_gather4_lz_o, "IMAGE_GATHER4_LZ_O">;
800
801// Gather4 with comparison and offsets alternative.
802defm : ImageSampleAltPatterns<SIImage_gather4_c_o, "IMAGE_GATHER4_C_O">;
803defm : ImageSampleAltPatterns<SIImage_gather4_c_cl_o, "IMAGE_GATHER4_C_CL_O">;
804defm : ImageSampleAltPatterns<SIImage_gather4_c_l_o, "IMAGE_GATHER4_C_L_O">;
805defm : ImageSampleAltPatterns<SIImage_gather4_c_b_o, "IMAGE_GATHER4_C_B_O">;
806defm : ImageSampleAltPatterns<SIImage_gather4_c_b_cl_o, "IMAGE_GATHER4_C_B_CL_O">;
807defm : ImageSampleAltPatterns<SIImage_gather4_c_lz_o, "IMAGE_GATHER4_C_LZ_O">;
808
809defm : ImageSamplePatterns<int_amdgcn_image_getlod, "IMAGE_GET_LOD">;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000810
811// Image atomics
812defm : ImageAtomicPatterns<int_amdgcn_image_atomic_swap, "IMAGE_ATOMIC_SWAP">;
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000813def : ImageAtomicCmpSwapPattern<IMAGE_ATOMIC_CMPSWAP_V1_V1, i32>;
814def : ImageAtomicCmpSwapPattern<IMAGE_ATOMIC_CMPSWAP_V1_V2, v2i32>;
815def : ImageAtomicCmpSwapPattern<IMAGE_ATOMIC_CMPSWAP_V1_V4, v4i32>;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000816defm : ImageAtomicPatterns<int_amdgcn_image_atomic_add, "IMAGE_ATOMIC_ADD">;
817defm : ImageAtomicPatterns<int_amdgcn_image_atomic_sub, "IMAGE_ATOMIC_SUB">;
818defm : ImageAtomicPatterns<int_amdgcn_image_atomic_smin, "IMAGE_ATOMIC_SMIN">;
819defm : ImageAtomicPatterns<int_amdgcn_image_atomic_umin, "IMAGE_ATOMIC_UMIN">;
820defm : ImageAtomicPatterns<int_amdgcn_image_atomic_smax, "IMAGE_ATOMIC_SMAX">;
821defm : ImageAtomicPatterns<int_amdgcn_image_atomic_umax, "IMAGE_ATOMIC_UMAX">;
822defm : ImageAtomicPatterns<int_amdgcn_image_atomic_and, "IMAGE_ATOMIC_AND">;
823defm : ImageAtomicPatterns<int_amdgcn_image_atomic_or, "IMAGE_ATOMIC_OR">;
824defm : ImageAtomicPatterns<int_amdgcn_image_atomic_xor, "IMAGE_ATOMIC_XOR">;
825defm : ImageAtomicPatterns<int_amdgcn_image_atomic_inc, "IMAGE_ATOMIC_INC">;
826defm : ImageAtomicPatterns<int_amdgcn_image_atomic_dec, "IMAGE_ATOMIC_DEC">;
827
828/* SIsample for simple 1D texture lookup */
Matt Arsenault90c75932017-10-03 00:06:41 +0000829def : GCNPat <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000830 (SIsample i32:$addr, v8i32:$rsrc, v4i32:$sampler, imm),
831 (IMAGE_SAMPLE_V4_V1 $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 0)
832>;
833
Matt Arsenault90c75932017-10-03 00:06:41 +0000834class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : GCNPat <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000835 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, imm),
836 (opcode $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 0)
837>;
838
Matt Arsenault90c75932017-10-03 00:06:41 +0000839class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : GCNPat <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000840 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_RECT),
841 (opcode $addr, $rsrc, $sampler, 0xf, 1, 0, 0, 0, 0, 0, 0)
842>;
843
Matt Arsenault90c75932017-10-03 00:06:41 +0000844class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : GCNPat <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000845 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_ARRAY),
846 (opcode $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 1)
847>;
848
849class SampleShadowPattern<SDNode name, MIMG opcode,
Matt Arsenault90c75932017-10-03 00:06:41 +0000850 ValueType vt> : GCNPat <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000851 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_SHADOW),
852 (opcode $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 0)
853>;
854
855class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Matt Arsenault90c75932017-10-03 00:06:41 +0000856 ValueType vt> : GCNPat <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000857 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_SHADOW_ARRAY),
858 (opcode $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 1)
859>;
860
861/* SIsample* for texture lookups consuming more address parameters */
862multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
863 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
864MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
865 def : SamplePattern <SIsample, sample, addr_type>;
866 def : SampleRectPattern <SIsample, sample, addr_type>;
867 def : SampleArrayPattern <SIsample, sample, addr_type>;
868 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
869 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
870
871 def : SamplePattern <SIsamplel, sample_l, addr_type>;
872 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
873 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
874 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
875
876 def : SamplePattern <SIsampleb, sample_b, addr_type>;
877 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
878 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
879 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
880
881 def : SamplePattern <SIsampled, sample_d, addr_type>;
882 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
883 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
884 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
885}
886
887defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
888 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
889 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
890 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
891 v2i32>;
892defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
893 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
894 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
895 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
896 v4i32>;
897defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
898 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
899 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
900 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
901 v8i32>;
902defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
903 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
904 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
905 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
906 v16i32>;